**TS3USB221** SCDS220I - NOVEMBER 2006 - REVISED JANUARY 2016 # TS3USB221 High-Speed USB 2.0 (480-Mbps) 1:2 Multiplexer – Demultiplexer Switch With Single Enable #### **Features** - V<sub>CC</sub> Operation from 2.3 V and 3.6 V - V<sub>I/O</sub> Accepts Signals up to 5.5 V - 1.8-V Compatible Control-Pin Inputs - Low-Power Mode When OE Is Disabled (1 µA) - $r_{ON} = 6 \Omega Maximum$ - $\Delta r_{ON} = 0.2 \Omega$ Typical - $C_{io(on)} = 6 pF Maximum$ - Low Power Consumption (30 µA Maximum) - ESD > 2000-V Human-Body Model (HBM) - High Bandwidth (1.1 GHz Typical) # **Applications** - Routes Signals for USB 1.0, 1.1, and 2.0 - Mobile Industry Processor Interface (MIPI™) Signal Routing - MHL 1.0 # **Block Diagram** 2D+ 2D-S **Digital Control** OE ## 3 Description The TS3USB221 is a high-bandwidth switch specially designed for the switching of high-speed USB 2.0 signals in handset and consumer applications, such as cell phones, digital cameras, and notebooks with hubs or controllers with limited USB I/Os. The wide bandwidth (1.1 GHz) of this switch allows signals to pass with minimum edge and phase distortion. The device multiplexes differential outputs from a USB host device to one of two corresponding outputs. The switch is bidirectional and offers little or no attenuation of the high-speed signals at the outputs. The TS3USB221 is designed for low bit-to-bit skew and high channel to channel noise isolation. The TS3USB221 is also compatible with various standards, such as high-speed USB 2.0 (480 Mbps). #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | TS3USB221 | VSON (10) | 3.00 mm × 3.00 mm | | | UQFN (10) | 1.50 mm × 2.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ## Simplified Schematic, Each FET Switch (SW) EN is the internal enable signal applied to the switch. # **Table of Contents** | 1 | Features | 1 8 | Detailed Description | . 12 | |---|-------------------------------------------------------------------------------------|------|--------------------------------------------------|------| | 2 | Applications | 1 | 8.1 Overview | . 12 | | 3 | Description | | 8.2 Functional Block Diagram | . 12 | | 4 | Revision History | | 8.3 Feature Description | . 12 | | 5 | Pin Configuration and Functions | | 8.4 Device Functional Modes | . 13 | | 6 | Specifications | 0 | Application and Implementation | . 13 | | • | 6.1 Absolute Maximum Ratings | | 9.1 Application Information | | | | 6.2 ESD Ratings | | 9.2 Typical Application | . 13 | | | 6.3 Recommended Operating Conditions | 40 | Power Supply Recommendations | . 18 | | | 6.4 Thermal Information | 4.4 | Layout | . 18 | | | 6.5 Electrical Characteristics | 5 | 11.1 Layout Guidelines | . 1 | | | 6.6 Dynamic Electrical Characteristics, V <sub>CC</sub> = 3.3 V ± | | 11.2 Layout Example | . 16 | | | 10% | 6 12 | Device and Documentation Support | . 17 | | | 6.7 Dynamic Electrical Characteristics, $V_{CC} = 2.5 \text{ V} \pm 1.00 \text{ M}$ | | 12.1 Documentation Support | . 1 | | | 10% | | 12.2 Trademarks | . 17 | | | 6.8 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$ | | 12.3 Electrostatic Discharge Caution | . 17 | | | 6.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 10\%$ | | 12.4 Glossary | . 17 | | 7 | 6.10 Typical Characteristics Parameter Measurement Information | 13 | Mechanical, Packaging, and Orderable Information | . 13 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision H (February 2015) to Revision I | Page | |----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | es from Revision G (September 2010) to Revision H Page anged V <sub>IH</sub> Max from 5.5 to V <sub>CC</sub> in Recommended Operating Conditions table | | | CI | hanges from Revision G (September 2010) to Revision H | Page | | • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device | | | | and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | | | • | Removed the Ordering Information table | 1 | # 5 Pin Configuration and Functions **Pin Functions** | PIN | | 1/0 | DESCRIPTION | | |-----------------|-----|-----|-------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | 1D+ | 1 | I/O | USD port 1 | | | 1D- | 2 | I/O | USB port 1 | | | 2D+ | 3 | I/O | LICD most 0 | | | 2D- | 4 | I/O | USB port 2 | | | GND | 5 | _ | Ground | | | ŌĒ | 6 | 1 | Bus-switch enable | | | D- | 7 | I/O | Common LICD nort | | | D+ | 8 | I/O | Common USB port | | | S | 9 | I | Select input | | | V <sub>CC</sub> | 10 | _ | Supply voltage | | # 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------|----------------------|------|------|------| | $V_{CC}$ | Supply voltage | | -0.5 | 4.6 | V | | $V_{IN}$ | Control input voltage (2) (3) | | -0.5 | 7 | V | | V <sub>I/O</sub> | Switch I/O voltage <sup>(2) (3) (4)</sup> | | -0.5 | 7 | V | | I <sub>IK</sub> | Control input clamp current | V <sub>IN</sub> < 0 | | -50 | mA | | I <sub>I/OK</sub> | I/O port clamp current | V <sub>I/O</sub> < 0 | | -50 | mA | | I <sub>I/O</sub> | ON-state switch current <sup>(5)</sup> | | | ±120 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltages are with respect to ground, unless otherwise specified. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 | 2000 | V | # 6.3 Recommended Operating Conditions See (1). | | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------------------|--------------------------------------------|------------------------|------------------------|------| | $V_{CC}$ | Supply voltage | | 2.3 | 3.6 | V | | ., | High level control input valtage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0.46 \/ | \/ | \/ | | V <sub>IH</sub> | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0.46 × V <sub>CC</sub> | $V_{CC}$ | V | | ., | Laurel accepted in most valte as | V <sub>CC</sub> = 2.3 V to 2.7 V | 0 | 0.25 × V <sub>CC</sub> | V | | $V_{IL}$ | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 6.4 Thermal Information | | | TS3U | TS3USB221 | | | |----------------------|----------------------------------------------|------------|------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DRC (VSON) | RSE (UQFN) | UNIT | | | | | 10 PINS | 10 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 57.7 | 169.8 | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 87.7 | 84.7 | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 32.6 | 94.9 | °C/W | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 8.2 | 5.7 | C/VV | | | ΨЈВ | Junction-to-board characterization parameter | 32.8 | 94.9 | | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 18.5 | N/A | | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>(3)</sup> The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(4)</sup> $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . <sup>(5)</sup> I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. #### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted)(1) | PAR | RAMETER | TES | T CONDITIONS | | MIN | TYP <sup>(2)</sup> | MAX | UNIT | | |-------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------|-----|--------------------|------|----------|--| | V <sub>IK</sub> | | V <sub>CC</sub> = 3.6 V, 2.7 V, | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V, 2.7 V, 0 V, | $V_{IN} = 0 V \text{ to } 3.6 V$ | | | | ±1 | μΑ | | | I <sub>OZ</sub> (3) | | $V_{CC} = 3.6 \text{ V}, 2.7 \text{ V},$<br>$V_{O} = 0 \text{ V to } 3.6 \text{ V}, V_{I} = 0 \text{ V},$ | $V_{IN} = V_{CC}$ or GND,<br>Switch OFF | | | | ±1 | μΑ | | | I <sub>OFF</sub> | V <sub>CC</sub> = 0 V | $V_{I/O} = 0 \text{ V to } 3.6 \text{ V}$ | | | | ±2 | μA | | | | | ACC = O A | $V_{I/O} = 0 V \text{ to } 2.7 V$ | | | | ±1 | μА | | | | I <sub>CC</sub> | | $V_{CC} = 3.6 \text{ V}, 2.7 \text{ V}, V_{IN} = V_{CC} \text{ or GND},$ | $I_{I/O} = 0 \text{ V},$<br>Switch ON or OFF | | | | 30 | μΑ | | | I <sub>CC</sub><br>(low<br>power<br>mode) | | $V_{CC} = 3.6 \text{ V}, 2.7 \text{ V}, $ $V_{IN} = V_{CC} \text{ or GND}$ | Switch disabled (OE in high state) | | | | 1 | μΑ | | | $\Delta I_{CC}^{(4)}$ | Control | One input at 1.8 V, | $V_{CC} = 3.6 \text{ V}$ | | | | 20 | 20<br>μΑ | | | Δi()() | inputs | Other inputs at V <sub>CC</sub> or GND | $V_{CC} = 2.7 \text{ V}$ | | | | 0.5 | μΑ | | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3 V, 2.5 V, | $V_{IN}$ = 3.3 V or 0 V | | | 1 | 2 | pF | | | C <sub>io(OFF)</sub> | | V <sub>CC</sub> = 3.3 V, 2.5 V, | $V_{I/O} = 3.3 \text{ V or } 0$ V, | Switch OFF | | 3 | 4 | pF | | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V, 2.5 V, | $V_{I/O} = 3.3 \text{ V or } 0$ V, | Switch ON | | 5 | 6 | pF | | | r <sub>on</sub> <sup>(5)</sup> | | V 2V 22V | $V_I = 0 V$ , | I <sub>O</sub> = 30 mA | | | 6 | 0 | | | Ion ` ′ | | $V_{CC} = 3 \text{ V}, 2.3 \text{ V}$ | $V_1 = 2.4 V,$ | $I_O = -15 \text{ mA}$ | | | 6 | Ω | | | ۸- | | V - 2 V 2 2 V | $V_I = 0 V$ , | I <sub>O</sub> = 30 mA | | 0.2 | | Ω | | | ∆r <sub>on</sub> | | $V_{CC} = 3 \text{ V}, 2.3 \text{ V}$ | $V_1 = 1.7,$ | I <sub>O</sub> = -15 mA | | 0.2 | | | | | | | V 2V 22V | $V_I = 0 V$ , | I <sub>O</sub> = 30 mA | | 1 | | 0 | | | r <sub>on(flat)</sub> | | $V_{CC} = 3 \text{ V}, 2.3 \text{ V}$ | $V_1 = 1.7$ , | $I_{O} = -15 \text{ mA}$ | | 1 | | Ω | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. All typical values are at $V_{CC} = 3.3$ V (unless otherwise noted), $T_A = 25^{\circ}$ C. For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. This is the increase in supply current for each input that is at the specified TTL voltage level, rather than $V_{CC}$ or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # 6.6 Dynamic Electrical Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 3.3 \text{ V} \pm 10$ %, GND = 0 V | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | UNIT | |------------------|-------------------|-----------------------------------|--------------------|------| | $X_{TALK}$ | Crosstalk | $R_L = 50 \Omega$ , $f = 250 MHz$ | -40 | dB | | O <sub>IRR</sub> | OFF isolation | $R_L = 50 \Omega$ , $f = 250 MHz$ | -41 | dB | | BW | Bandwidth (-3 dB) | $R_L = 50 \Omega$ | 1.1 | GHz | (1) For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type. ### 6.7 Dynamic Electrical Characteristics, $V_{CC} = 2.5 \text{ V} \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 2.5$ V $\pm$ 10%, GND = 0 V | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | UNIT | |-------------------|-------------------|-----------------------------------|--------------------|------| | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $f = 250 MHz$ | -39 | dB | | O <sub>IRR</sub> | OFF isolation | $R_L = 50 \Omega$ , $f = 250 MHz$ | -40 | dB | | BW | Bandwidth (-3 dB) | $R_L = 50 \Omega$ | 1.1 | GHz | (1) For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type. ### 6.8 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 3.3 \text{ V} \pm 10$ %, GND = 0 V | | PARAMETER | | | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------|-------------------------------------------------------|----------------------------------------------------------|--|--------------------|-----|------| | t <sub>pd</sub> | Propagation delay <sup>(2)</sup> (3) | | | 0.25 | | ns | | t <sub>ON</sub> | Line analyle time | S to D, nD | | | 30 | ns | | | Line enable time OE to D | OE to D, nD | | | 17 | | | | Line disable time | S to D, nD | | | 12 | ns | | t <sub>OFF</sub> | | OE to D, nD | | | 10 | | | t <sub>SK(O)</sub> | Output skew between center port to any other port (2) | | | 0.1 | 0.2 | ns | | t <sub>SK(P)</sub> | Skew between opposite transitions of the same outp | ut (t <sub>PHL</sub> - t <sub>PLH</sub> ) <sup>(2)</sup> | | 0.1 | 0.2 | ns | <sup>(1)</sup> For Maximum or Minimum conditions, use the appropriate value specified under Electrical Characteristics for the applicable device type. #### 6.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 2.5 \text{ V} \pm 10$ %, GND = 0 V | | PARAME | TER | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------|------------------------------------------|----------------------------------------------------------------------|-----|--------------------|-----|------| | t <sub>pd</sub> | Propagation delay <sup>(2) (3)</sup> | | | 0.25 | | ns | | | Line enable time | S to D, nD | | | 50 | no | | t <sub>ON</sub> | Line enable time | OE to D, nD | | | 32 | ns | | | Line disable time | S to D, nD | | | 23 | 20 | | t <sub>OFF</sub> | Line disable time | OE to D, nD | | | 12 | ns | | t <sub>SK(O)</sub> | Output skew between center port to any | | 0.1 | 0.2 | ns | | | t <sub>SK(P)</sub> | Skew between opposite transitions of the | ne same output (t <sub>PHL</sub> - t <sub>PLH</sub> ) <sup>(2)</sup> | | 0.1 | 0.2 | ns | <sup>(1)</sup> For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type. <sup>(2)</sup> Specified by design <sup>(3)</sup> The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. This time constant adds very little propagational delay to the system because it is much smaller than the rise/fall times of typical driving signals. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side. <sup>(2)</sup> Specified by design The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. The time constraint adds very little propagational delay to the system because it is much smaller than the rise and fall times of typical driving signals. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side. ## 6.10 Typical Characteristics ## TEXAS INSTRUMENTS ### 7 Parameter Measurement Information - (1) All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 W, t<sub>r</sub>< 5 ns, t<sub>f</sub><5 ns. - (2) C<sub>L</sub> includes probe and jig capacitance. Figure 6. Turnon (t<sub>ON</sub>) and Turnoff Time (t<sub>OFF</sub>) Channel OFF: 1D to D V<sub>CTRL</sub> = V<sub>CC</sub> or GND Network Analyzer Setup Source Power = 0 dBm (632-mV P-P at 50-Ω load) DC Bias = 350 mV Figure 7. OFF Isolation (O<sub>ISO</sub>) Channel ON: 1D to D Channel OFF: 2D to D V<sub>CTRL</sub> = V<sub>CC</sub> or GND Network Analyzer Setup Source Power = 0 dBm (632-mV P-P at $50-\Omega$ load) DC Bias = 350 mV Figure 8. Crosstalk (X<sub>TALK</sub>) # **Parameter Measurement Information (continued)** Figure 9. Bandwidth (BW) Figure 10. Propagation Delay Copyright © 2006–2016, Texas Instruments Incorporated # **Parameter Measurement Information (continued)** $\mathbf{t}_{\mbox{\tiny SK(O)}}$ = | $\mathbf{t}_{\mbox{\tiny PLH1}} - \mathbf{t}_{\mbox{\tiny PLH2}}$ | or | $\mathbf{t}_{\mbox{\tiny PHL1}} - \mathbf{t}_{\mbox{\tiny PHL2}}$ | OUTPUT SKEW $t_{_{\rm SK(P)}}$ Figure 11. Skew Test Figure 12. ON-State Resistance (r<sub>on</sub>) ## **Parameter Measurement Information (continued)** Figure 13. OFF-State Leakage Current Figure 14. Capacitance Copyright © 2006–2016, Texas Instruments Incorporated ## 8 Detailed Description #### 8.1 Overview The TS3USB221 device is a 2-channel SPDT switch specially designed for the switching of high-speed USB 2.0 signals in handset and consumer applications, such as cell phones, digital cameras, and notebooks with hubs or controllers with limited USB I/Os. The wide bandwidth (1.1 GHz) of this switch allows signals to pass with minimum edge and phase distortion. The device multiplexes differential outputs from a USB host device to one of two corresponding outputs. The switch is bidirectional and offers little or no attenuation of the high-speed signals at the outputs. The device also has a low power mode that reduces the power consumption to 1 µA for portable applications with a battery or limited power budget. The device is designed for low bit-to-bit skew and high channel-to-channel noise isolation, and is compatible with various standards, such as high-speed USB 2.0 (480 Mbps). The TS3USB221 device integrates ESD protection cells on all pins, is available in a tiny $\mu$ QFN package (2 mm × 1.5 mm) and is characterized over the free-air temperature range from $-40^{\circ}$ C to 85°C. #### 8.2 Functional Block Diagram ### 8.3 Feature Description #### 8.3.1 Low Power Mode The TS3USB221 has a low power mode that reduces the power consumption to 1 $\mu$ A when the device is not in use. The bus-switch enable pin $\overline{OE}$ must be supplied with a logic high signal to put the device in low power mode and disable the switch. #### 8.4 Device Functional Modes **Table 1. Truth Table** | S | ŌĒ | FUNCTION | |---|----|------------| | X | Н | Disconnect | | L | L | D = 1D | | Н | L | D = 2D | # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information There are many USB applications in which the USB hubs or controllers have a limited number of USB I/Os. The TS3USB221 solution can effectively expand the limited USB I/Os by switching between multiple USB buses in order to interface them to a single USB hub or controller. TS3USB221 can also be used to connect a single controller to two USB connectors. ## 9.2 Typical Application Figure 15. Simplified Schematic #### 9.2.1 Design Requirements Design requirements of the USB 1.0, 1.1, and 2.0 standards should be followed. TI recommends that the digital control pins S and $\overline{OE}$ be pulled up to $V_{CC}$ or down to GND to avoid undesired switch positions that could result from the floating pin. ### 9.2.2 Detailed Design Procedure The TS3USB221 may be properly operated without any external components. However, it is recommended that unused pins be connected to ground through a $50-\Omega$ resistor to prevent signal reflections back into the device. Copyright © 2006–2016, Texas Instruments Incorporated # **Typical Application (continued)** ## 9.2.3 Application Curves ## 10 Power Supply Recommendations Power to the device is supplied through the $V_{CC}$ pin and should follow the USB 1.0, 1.1, and 2.0 standards. TI recommends placing a bypass capacitor as close as possible to the supply pin $V_{CC}$ to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum. ## 11 Layout #### 11.1 Layout Guidelines Place supply bypass capacitors as close to $V_{CC}$ pin as possible. Avoid placing the bypass caps near the D+/D-traces. The high-speed D+/D- traces should always be matched lengths and must be no more than 4 inches, otherwise the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In the layout, the impedance of D+ and D- traces should match the cable characteristic differential impedance for optimal performance. Route the high-speed USB signals using a minimum of vias and corners which will reduce signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended. When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities. Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or IC's that use or duplicate clock signals. Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, then the stub should be less than 200 mm. Route all high-speed USB signal traces over continuous planes (V<sub>CC</sub> or GND), with no interruptions. Avoid crossing over anti-etch, commonly found with plane splits. A printed circuit board with at least four layers is recommended because of high frequencies associated with the USB; two signal layers separated by a ground and power layer as shown in Figure 19. Figure 19. Four-Layer Board Stack-Up The majority of signal traces should run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see *High Speed Layout Guidelines* (SCAA082) and *USB 2.0 Board Design and Layout Guidelines* (SPRAAR7). ## 11.2 Layout Example Figure 20. Package Layout Diagram # 12 Device and Documentation Support #### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: - High Speed Layout Guidelines, SCAA082 - USB 2.0 Board Design and Layout Guidelines, SPRAAR7 #### 12.2 Trademarks MIPI is a trademark of Mobile Industry Processor Interface Alliance. All other trademarks are the property of their respective owners. #### 12.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 15-Apr-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|-----------------------------|---------| | SN080104RSER | ACTIVE | UQFN | RSE | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (L57 ~ L5O ~ L5R ~<br>L5V) | Samples | | TS3USB221DRCR | ACTIVE | VSON | DRC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | ZWG | Samples | | TS3USB221DRCRG4 | ACTIVE | VSON | DRC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZWG | Samples | | TS3USB221RSER | ACTIVE | UQFN | RSE | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | (L57 ~ L5O ~ L5R ~<br>L5V) | Samples | | TS3USB221RSERG4 | ACTIVE | UQFN | RSE | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (L57 ~ L5O ~ L5R ~<br>L5V) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # **PACKAGE OPTION ADDENDUM** 15-Apr-2017 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 6-May-2017 # TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | ſ | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All differsions are nominal | | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TS3USB221DRCR | VSON | DRC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.0 | 8.0 | 12.0 | Q2 | | TS3USB221RSER | UQFN | RSE | 10 | 3000 | 180.0 | 8.4 | 1.68 | 2.13 | 0.76 | 4.0 | 8.0 | Q1 | | TS3USB221RSER | UQFN | RSE | 10 | 3000 | 180.0 | 9.5 | 1.7 | 2.3 | 0.75 | 4.0 | 8.0 | Q1 | | TS3USB221RSER | UQFN | RSE | 10 | 3000 | 180.0 | 9.5 | 1.7 | 2.2 | 0.75 | 4.0 | 8.0 | Q1 | www.ti.com 6-May-2017 \*All dimensions are nominal | 7 til difficiono di c fictimidi | | | | | | | | |---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TS3USB221DRCR | VSON | DRC | 10 | 3000 | 370.0 | 355.0 | 55.0 | | TS3USB221RSER | UQFN | RSE | 10 | 3000 | 202.0 | 201.0 | 28.0 | | TS3USB221RSER | UQFN | RSE | 10 | 3000 | 184.0 | 184.0 | 19.0 | | TS3USB221RSER | UQFN | RSE | 10 | 3000 | 189.0 | 185.0 | 36.0 | - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No—Lead (SON) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions, if present # DRC (S-PVSON-N10) ## PLASTIC SMALL OUTLINE NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # DRC (S-PVSON-N10) # PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. C. QFN (Quad Flatpack No-Lead) package configuration. D. This package complies to JEDEC MO-288 variation UEFD. # RSE (R-PUQFN-N10) ## PLASTIC QUAD FLATPACK NO-LEAD - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.