

Sample &

Buv



## TPD3S716-Q1

SLVSDH9C - MARCH 2016 - REVISED JUNE 2016

Support &

Community

2.2

# TPD3S716-Q1 Automotive USB 2.0 Interface Protection with Adjustable Current Limit and Short-to-Battery, Short-Circuit Protection

Technical

Documents

## 1 Features

- AEC-Q100 Qualified (Grade 1)
  - Operating Temperature Range: -40°C to +125°C
- Short-to-Battery (up to 18 V) and Short-to-Ground Protection on V<sub>BUS\_CON</sub>
- Short-to-Battery (up to 18 V) and Short-to-V<sub>BUS</sub> Protection on VD+, VD–
- IEC 61000-4-2 ESD Protection on V<sub>BUS\_CON</sub>, VD+, VD–
  - ±8-kV Contact Discharge
  - ±15-kV Air Gap Discharge
- ISO 10605 330-pF, 330-Ω ESD Protection on V<sub>BUS\_CON</sub>, VD+, VD–
  - ±8-kV Contact Discharge
  - ±15-kV Air Gap Discharge
- Low R<sub>ON</sub> nFET V<sub>BUS</sub> Switch (63 mΩ typical)
- High Speed Data Switches (1-GHz, 3-dB Bandwidth)
- Adjustable Hiccup Current Limit up to 2.4 A
- Fast Over-voltage Response Time
  - 2-µs typical (V<sub>BUS</sub> switch)
  - 200-ns typical (Data switches)
- Independent V<sub>BUS</sub> and Data enable pins for configuring both Host and Client/OTG mode
- Fault Output Signal
- Thermal Shutdown Feature
- Flow-through layout in 16-Pin SSOP Package (4.9 mm x 3.9 mm)

## 2 Applications

- End Equipment
  - Head Units
  - Rear Seat Entertainment
  - Telematics
  - USB Hubs
  - Navigation Modules
  - Media Interface
- Interfaces
  - USB 2.0

## 3 Description

Tools &

Software

The TPD3S716-Q1 is a single-chip solution for shortto-battery, short-circuit, and ESD protection with an adjustable current-limit for the USB connector's VBUS and data lines in automotive applications. The integrated data switches provide best-in-class bandwidth for minimal signal degradation while providing 18 V short-to-battery simultaneously protection. The high bandwidth of 1 GHz allows for USB2.0 high-speed data rates for applications like Car Play. Extra margin in bandwidth above 720-MHz also helps to maintain a clean USB 2.0 eye diagram with the long captive cables that are common in the automotive USB environment. The short-to-battery protection isolates the internal system circuits from any over-voltage conditions at the V<sub>BUS\_CON</sub>, VD+, and VD- pins. On these pins, the TPD3S716-Q1 can handle over-voltage protection up to 18 V for hot plug and DC events. The over-voltage protection circuit provides the most reliable short-to-battery isolation in the industry, shutting off the data switches in 200 ns and protecting the upstream circuitry from harmful voltage and current spikes.

The V<sub>BUS\_CON</sub> pin also provides an adjustable current limited load switch and handles short-to-ground protection. The device supports V<sub>BUS</sub> currents up to 2.4 A, allowing support for charging USB BC1.2, USB Type-C 5V/1.5A, and proprietary charging schemes up to 2.4 A. The separate enable pins for data and VBUS allow for both host and client-OTG mode. TPD3S716-Q1 also integrates system level IEC 61000-4-2 and ISO 10605 ESD protection on its V<sub>BUS\_CON</sub>, VD+, and VD– pins removing the need to provide external high voltage, low capacitance diodes.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TPD3S716-Q1 | SSOP (16) | 4.90 mm × 3.90 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Schematic**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 |      | ision History 2                    |
| 5 |      | Configuration and Functions        |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings—AEC Specification 4    |
|   | 6.3  | ESD Ratings—IEC Specification 4    |
|   | 6.4  | ESD Ratings—ISO Specification 4    |
|   | 6.5  | Recommended Operating Conditions 4 |
|   | 6.6  | Thermal Information 5              |
|   | 6.7  | Electrical Characteristics 5       |
|   | 6.8  | Timing Characteristics7            |
|   | 6.9  | Typical Characteristics 9          |
| 7 | Para | ameter Measurement Information 12  |
| 8 | Deta | ailed Description 13               |
|   | 8.1  | Overview 13                        |
|   | 8.2  | Functional Block Diagram 13        |
|   |      |                                    |

|    | 8.3  | Feature Description                      | 13               |
|----|------|------------------------------------------|------------------|
|    | 8.4  | Device Functional Modes                  | 16               |
| 9  | Арр  | lication and Implementation              | 18               |
|    | 9.1  | Application Information                  | 18               |
|    | 9.2  | Typical Application                      | 18               |
| 10 | Pow  | ver Supply Recommendations               | 23               |
|    | 10.1 | V <sub>BUS</sub> Path                    | 23               |
|    |      | V <sub>IN</sub> Pin                      |                  |
| 11 | Lay  | out                                      | 23               |
|    | 11.1 | Layout Guidelines                        | 23               |
|    | 11.2 | Layout Example                           | 23               |
|    | 11.3 | Layout Optimized for Thermal Performance | <mark>2</mark> 4 |
| 12 | Dev  | ice and Documentation Support            | 26               |
|    | 12.1 | Documentation Support                    | 26               |
|    | 12.2 | Community Resources                      | 26               |
|    | 12.3 | Trademarks                               | 26               |
|    | 12.4 | Electrostatic Discharge Caution          | 26               |
|    | 12.5 | Glossary                                 | 26               |
| 13 | Med  | hanical, Packaging, and Orderable        |                  |
|    | Info | rmation                                  | 26               |
|    |      |                                          |                  |

## **4** Revision History

2

| Changes from Revision B (April 2016) to Revision C       Pag         • Changed Adjustable Hiccup Current Limit from 1.7 A to 2.4 A in the Features section       • Updated Description section         • Updated Description section       • Updated through V <sub>BUS</sub> switch from 1.7 A to 2.4 A         • Updated the R <sub>ADJ</sub> minimum resistance to 57 kΩ in Recommended Operating Conditions table       • aDDED new current limit values to Electrical Characteristics table         • Updated Figure 21       1         • Updated I <sub>VBUS</sub> Operating Maximum in Figure 28 to go up to 2.4 A | Page                                                                                                       |    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----|
| • (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Changed Adjustable Hiccup Current Limit from 1.7 A to 2.4 A in the Features section                        | 1  |
| • (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Updated <i>Description</i> section                                                                         | 1  |
| • (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Changed Current through V <sub>BUS</sub> switch from 1.7 A to 2.4 A                                        | 5  |
| • (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Updated the $R_{ADJ}$ minimum resistance to 57 k $\Omega$ in <i>Recommended Operating Conditions</i> table | 5  |
| • 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | aDDED new current limit values to <i>Electrical Characteristics</i> table                                  | 6  |
| • (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Updated Figure 21                                                                                          | 14 |
| • (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Updated I <sub>VBUS</sub> Operating Maximum in Figure 28 to go up to 2.4 A                                 | 21 |

| Changes from Revision A (April 2016) to Revision B  Made changes to the <i>Electrical Characteristics</i> table  Changes from Original (March 2016) to Revision A  Changed device status from <i>Product Preview</i> to <i>Production Data</i> | Page |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Made changes to the <i>Electrical Characteristics</i> table                                                                                                                                                                                    | 1    |
| Changes from Original (March 2016) to Revision A                                                                                                                                                                                               | Page |
| Changed device status from Product Preview to Production Data                                                                                                                                                                                  | 1    |

# STRUMENTS

EXAS

www.ti.com

#### Page



#### TPD3S716-Q1 SLVSDH9C – MARCH 2016– REVISED JUNE 2016

# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN |                      | ТҮРЕ   | DESCRIPTION                                                                                                                                                                 |  |  |
|-----|----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME                 | TIFE   | DESCRIPTION                                                                                                                                                                 |  |  |
| 1   | NC                   | NC     | No connect, leave floating or connect to ground. Do not connect to $V_{\text{BUS}\_\text{CON}}$                                                                             |  |  |
| 2   | V <sub>BUS_CON</sub> | 0      | Connect to LISP connector // provides IEC 61000 4.2 ESD protection                                                                                                          |  |  |
| 3   | V <sub>BUS_CON</sub> | 0      | Connect to USB connector V <sub>BUS</sub> ; provides IEC 61000-4-2 ESD protection                                                                                           |  |  |
| 4   | GND                  | Ground | Connect to PCB ground plane                                                                                                                                                 |  |  |
| 5   | VD-                  | I/O    | Connect to USB connector D-; provides IEC 61000-4-2 ESD protection                                                                                                          |  |  |
| 6   | VD+                  | I/O    | Connect to USB connector D+; provides IEC 61000-4-2 ESD protection                                                                                                          |  |  |
| 7   | VEN                  | I      | nable Active-Low Input. Drive $\overline{VEN}$ low to enable the $V_{BUS}$ path of the device. Drive $\overline{VEN}$ high to isable the $V_{BUS}$ path of the device       |  |  |
| 8   | DEN                  | I      | Enable Active-Low Input. Drive $\overline{\text{DEN}}$ low to enable the data path of the device. Drive $\overline{\text{DEN}}$ high to disable the data path of the device |  |  |
| 9   | V <sub>IN</sub>      | I      | Connect to 3.3-V I/O. Controls the OVP threshold for VD+/VD-                                                                                                                |  |  |
| 10  | FLT                  | 0      | Open-Drain fault pin. See the Detailed Description section for operation                                                                                                    |  |  |
| 11  | D+                   | I/O    | Connect to the internal transceiver D+ pin                                                                                                                                  |  |  |
| 12  | D-                   | I/O    | Connect to the internal transceiver D- pin                                                                                                                                  |  |  |
| 13  | GND                  | Ground | Connect to PCB ground plane                                                                                                                                                 |  |  |
| 14  | V <sub>BUS_SYS</sub> | I      | Connect to internal V                                                                                                                                                       |  |  |
| 15  | V <sub>BUS_SYS</sub> | I      | - Connect to internal V <sub>BUS</sub> plane                                                                                                                                |  |  |
| 16  | I <sub>ADJ</sub>     | I      | Connect to a resistor to GND to adjust the current limit threshold                                                                                                          |  |  |

## **6** Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                      |                                                                      | MIN  | MAX                         | UNIT |
|----------------------|----------------------------------------------------------------------|------|-----------------------------|------|
| V <sub>BUS_CON</sub> | Supply voltage from USB connector                                    | -0.3 | 18                          | V    |
| V <sub>BUS_SYS</sub> | Internal Supply DC voltage Rail on the PCB                           | -0.3 | 6                           | V    |
| VD+, VD-             | Voltage range from connector-side USB data lines                     | -0.3 | 18                          | V    |
| D+, D–               | Voltage range for internal USB data lines                            | -0.3 | V <sub>IN</sub> + 0.3       | V    |
| V <sub>IN</sub>      | Voltage range for V <sub>IN</sub> supply input                       | -0.3 | 4                           | V    |
| DEN                  |                                                                      |      | 7                           | V    |
| VEN                  | Voltage on enable pins                                               |      | 7                           | V    |
| I <sub>BUS</sub>     | Maximum DC output current on V <sub>BUS_CON</sub> pin <sup>(3)</sup> |      | 2.4                         | А    |
| V <sub>IADJ</sub>    | Voltage range for I <sub>ADJ</sub> pin                               | -0.3 | V <sub>VBUS_SYS</sub> + 0.3 | V    |
| V <sub>FLT</sub>     | Voltage range for the FLT pin                                        | -0.3 | 7                           | V    |
| T <sub>A</sub>       | Operating free air temperature <sup>(3)</sup>                        | -40  | 125                         | °C   |
| T <sub>STG</sub>     | Storage temperature                                                  | -65  | 150                         | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

(3) Thermal limits and power dissipation limits must be observed.

## 6.2 ESD Ratings—AEC Specification

|                    |                         |                                                         | VALUE | UNIT |  |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|--|
| M                  | Electrostatio discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V    |  |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1500 | v    |  |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 ESD Ratings—IEC Specification

|      |                              |                         |                                       |                                  | VALUE  | UNIT |
|------|------------------------------|-------------------------|---------------------------------------|----------------------------------|--------|------|
| v    |                              | Electrostatia discharge | IEC 61000-4-2, V <sub>BUS_CON</sub> , | Contact discharge <sup>(1)</sup> | ±8000  |      |
| V (E | ESD) Electrostatic discharge |                         |                                       | Air-gap discharge <sup>(1)</sup> | ±15000 | V    |

(1) See Figure 20 for details on system level ESD testing setup.

## 6.4 ESD Ratings—ISO Specification

|                    |                         |                                      |                                  | VALUE  | UNIT |
|--------------------|-------------------------|--------------------------------------|----------------------------------|--------|------|
| V                  | Electroptotic discharge | ISO 10605 (330 pF, 330 Ω),           | Contact discharge <sup>(1)</sup> | ±8000  | M    |
| V <sub>(ESD)</sub> | Electrostatic discharge | V <sub>BUS_CON</sub> , VD+, VD– pins | Air-gap discharge <sup>(1)</sup> | ±15000 | v    |

(1) See Figure 20 for details on system level ESD testing setup.

## 6.5 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      |                                                  | MIN  | NOM MAX               | UNIT |
|----------------------|--------------------------------------------------|------|-----------------------|------|
| V <sub>BUS_CON</sub> | Supply voltage from USB connector                |      | 5.9                   | V    |
| V <sub>BUS_SYS</sub> | Internal supply DC voltage Rail on the PCB       | 4.75 | 5.9                   | V    |
| VD+, VD-             | Voltage range from connector-side USB data lines | 0    | V <sub>IN</sub> + 0.3 | V    |
| D+, D–               | Voltage range for internal USB data lines        | 0    | V <sub>IN</sub> + 0.3 | V    |
| V <sub>IN</sub>      | Voltage range for V <sub>IN</sub> supply         | 3    | 3.6                   | V    |



#### **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)

|                   |                                                        |                          | MIN | NOM | MAX | UNIT |
|-------------------|--------------------------------------------------------|--------------------------|-----|-----|-----|------|
| I <sub>BUS</sub>  | Current through V <sub>BUS</sub> switch <sup>(1)</sup> |                          |     |     | 2.4 | А    |
| VEN, DEN          | Voltage range for enable                               |                          | 0   |     | 5.9 | V    |
| C <sub>SYS</sub>  | Input capacitance <sup>(2)</sup>                       | V <sub>BUS_SYS</sub> pin |     | 100 |     | μF   |
| C <sub>LOAD</sub> | Output load capacitance <sup>(2)</sup>                 | V <sub>BUS_CON</sub> pin | 1   |     |     | μF   |
| C <sub>VIN</sub>  | V <sub>IN</sub> capacitance <sup>(2)</sup>             | V <sub>IN</sub> pin      | 1   |     |     | μF   |
| R <sub>ADJ</sub>  | Resistance of R <sub>ADJ</sub> resistor <sup>(2)</sup> | I <sub>ADJ</sub> pin     | 57  |     |     | kΩ   |

(1) Depending on your I<sub>BUS</sub> current level, maximum operating junction temperature derating may be required. For I<sub>BUS</sub> > 1.5A, care should be taken in the PCB design to improve the board's thermal coefficient. Please see both the Power Dissipation and Junction Temperature and Layout Optimized for Thermal Performance sections for more details.

(2) See the Figure 22 for configuration details.

#### 6.6 Thermal Information

|                       |                                                          | TPD3S716-0 | ຊ1      |
|-----------------------|----------------------------------------------------------|------------|---------|
|                       | THERMAL METRIC <sup>(1)</sup>                            | DBQ (SSO   | P) UNIT |
|                       |                                                          | 16 PINS    |         |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance                   | 98.8       | °C/W    |
| $\theta_{JCtop}$      | Junction-to-case (top) thermal resistance                | 48.0       | °C/W    |
| $\theta_{JB}$         | Junction-to-board thermal resistance                     | 41.6       | °C/W    |
| ΨJT                   | Junction-to-top characterization parameter               | 8.5        | °C/W    |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter             | 41.2       | °C/W    |
| $\theta_{JCbot}$      | Junction-to-case (bottom) thermal resistance             | N/A        | °C/W    |
| $\theta_{JA(Custom)}$ | See the Layout Optimized for Thermal Performance section | 57.0       | °C/W    |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.7 Electrical Characteristics

|                            | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | TEST CONDITIONS                                                                                                                                                                                                           | MIN | TYP | MAX | UNIT |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| SUPPLY CURREN              | T CONSUMPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  | · · · · · ·                                                                                                                                                                                                               |     |     |     |      |
| I <sub>VBUS_SLEEP</sub>    | V <sub>BUS</sub> Sleep current cons                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | umption          | Measured at $V_{BUS_SYS}$ pin, $\overline{VEN} = 5 V$ , $\overline{DEN} = 5 V$                                                                                                                                            |     | 45  | 150 | μA   |
| I <sub>VBUS</sub>          | V <sub>BUS</sub> Operating current of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | consumption      | Measured at V <sub>BUS_SYS</sub> pin                                                                                                                                                                                      |     | 285 | 380 | μA   |
| I <sub>VIN</sub>           | Leakage current for V <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | Measured at $V_{IN}$ pin, $V_{IN}$ = 3.6 V                                                                                                                                                                                |     | 12  | 20  | μA   |
| I <sub>ON(LEAK)</sub>      | Leakage into V <sub>BUS_SYS</sub> w<br>battery and powered on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | hile shorted to  | Measured flowing into $V_{BUS_SYS}$ pin, $V_{BUS_SYS}$ = 5 V, $V_{BUS_CON}$ = 18 V                                                                                                                                        |     | 225 | 300 | μA   |
| I <sub>OFF(LEAK)</sub>     | Leakage through V <sub>BUS</sub> pastern of the second |                  | Measured flowing out of $V_{BUS\_SYS}$ pin, $V_{BUS\_SYS} = 0$<br>V, $V_{BUS\_CON} = 18$ V                                                                                                                                |     |     | 50  | μA   |
| I <sub>D(OFF_LEAK)</sub>   | Leakage out of data path<br>to battery and unpowere                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | Measured flowing out of D+ or D– pins, $V_{BUS_SYS} = 0 V$ , VD+ or VD– = 18 V, $V_{IN} = 0 V$ , D+/D– = 0 V                                                                                                              | -1  |     | 1   | μA   |
| I <sub>D(ON_LEAK)</sub>    | Leakage out of data path<br>to battery and powered of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  | Measured flowing out of D+ or D– pins, $V_{BUS_SYS}$ = 5 V, VD+ or VD– = 18 V, $V_{IN}$ = 3.3 V, D+/D– = 0 V                                                                                                              | -1  |     | 1   | μΑ   |
| I <sub>VD(OFF_LEAK)</sub>  | Leakage into data path v<br>battery and unpowered                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | vhile shorted to | Measured flowing in to VD+ or VD– pins, $V_{BUS_SYS}$<br>= 0 V, VD+ or VD– = 18 V, $V_{IN}$ = 0 V, D+/D– = 0 V                                                                                                            |     |     | 85  | μΑ   |
| I <sub>VD(ON_LEAK)</sub>   | Leakage into data path v battery and powered on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | vhile shorted to | Measured flowing in to VD+ or VD- pins, $V_{BUS_SYS}$<br>= 5 V, VD+ or VD- = 18 V, $V_{IN}$ = 3.3 V D+/D- = 0<br>V                                                                                                        |     |     | 85  | μA   |
| V <sub>IN</sub> PIN        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                                                                                                                                                                                                                           |     |     |     |      |
| V <sub>UVLO(RISING)</sub>  | Undervoltage lockout rising for V <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | $\label{eq:result} \begin{array}{l} Ramp \; V_{\text{IN}} \; up \; until \; V_{\text{BUS}} \; and \; Data \; \text{FETs turn on}, \\ \overline{\text{VEN}} \; = 0 \; V, \; \overline{\text{DEN}} \; = 0 \; V \end{array}$ | 2.6 | 2.7 | 2.9 | V    |
| V <sub>UVLO(FALLING)</sub> | Undervoltage lockout<br>falling for V <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>IN</sub>  | $\frac{Ramp}{VIN} V_{IN} \frac{down}{DEN} until V_{BUS} and Data FETs turn off, VEN =0 V, DEN = 0 V$                                                                                                                      | 2.5 | 2.6 | 2.8 | v    |
| VEN, DEN, FLT PIN          | IS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | +                | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                     |     |     |     |      |

Copyright © 2016, Texas Instruments Incorporated

## **Electrical Characteristics (continued)**

over operating free-air temperature range,  $\overline{VEN} = 0 V$ ,  $\overline{DEN} = 0 V$ ,  $V_{BUS_SYS} = 5 V$ ,  $V_{IN} = 3.3 V$ ,  $VD+/VD-/D+/D-/V_{BUS_CON} = 10 O V$  (unless otherwise noted)

|                                                | PARAMETER                                                     |                                                | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MIN   | TYP  | MAX  | UNIT |
|------------------------------------------------|---------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| V <sub>IH</sub>                                | High-level input voltage                                      | VEN, DEN                                       | Set $\overline{\text{VEN}}$ ( $\overline{\text{DEN}}$ )= 0 V; Sweep $\overline{\text{VEN}}$ ( $\overline{\text{DEN}}$ ) to 1.4 V;<br>Measure when V <sub>BUS</sub> (Data) FET turns off                                                                                                                                                                                                                                                                                   | 1.2   |      |      | V    |
| V <sub>IL</sub>                                | Low-level input voltage                                       | VEN, DEN                                       | Set $\overline{VEN}$ (DEN) = 3.3 V; Sweep $\overline{VEN}$ (DEN) from 3.3 V to 0.5 V; Measure when V <sub>BUS</sub> (Data) FET turns on                                                                                                                                                                                                                                                                                                                                   |       |      | 0.8  | V    |
| IIL                                            | Input Leakage Current                                         | VEN, DEN                                       | $V_{(\overline{VEN})}$ (V <sub>(DEN)</sub> )= 3.3 V ; Measure Current into $\overline{VEN}$ (DEN) pin                                                                                                                                                                                                                                                                                                                                                                     |       |      | 1    | μA   |
| V <sub>OL</sub>                                | Low-level output voltage                                      | FLT                                            | I <sub>OL</sub> = 3 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |      | 0.4  | V    |
| OCP CIRCUIT-VBUS                               |                                                               | ł                                              | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |      |      |      |
| I <sub>LIM</sub>                               | Overcurrent limit, $R_{ADJ}$<br>= 280 k $\Omega$ ± 1%         | V <sub>BUS</sub>                               | $\frac{Progressively\ load\ V_{BUS\_CON}\ until \ device\ asserts}{FLT}$                                                                                                                                                                                                                                                                                                                                                                                                  | 505   |      | 620  | mA   |
| I <sub>LIM</sub>                               | Overcurrent limit, $R_{ADJ}$<br>= 158 k $\Omega$ ± 1%         | V <sub>BUS</sub>                               | $\frac{Progressively\ load\ V_{BUS\_CON}\ until \ device\ asserts}{FLT}$                                                                                                                                                                                                                                                                                                                                                                                                  | 0.905 |      | 1.1  | А    |
| I <sub>LIM</sub>                               | Overcurrent limit, $R_{ADJ}$<br>= 143 k $\Omega$ ± 1%         | V <sub>BUS</sub>                               | $\frac{Progressively\ load\ V_{BUS\_CON}\ until \ device\ asserts}{FLT}$                                                                                                                                                                                                                                                                                                                                                                                                  | 1.005 |      | 1.2  | А    |
| I <sub>LIM</sub>                               | Overcurrent limit, $R_{ADJ}$<br>= 93.1 kΩ ± 1%                | V <sub>BUS</sub>                               | $\frac{Progressively\ load\ V_{BUS\_CON}\ until \ device\ asserts}{FLT}$                                                                                                                                                                                                                                                                                                                                                                                                  | 1.505 |      | 1.8  | А    |
| I <sub>LIM</sub>                               | Overcurrent limit, $R_{ADJ}$<br>= 76.8 k $\Omega \pm 1\%$     | V <sub>BUS</sub>                               | Progressively load $V_{\text{BUS}\_\text{CON}}$ until device asserts FLT                                                                                                                                                                                                                                                                                                                                                                                                  | 1.8   |      | 2.16 | А    |
| I <sub>LIM</sub>                               | Overcurrent limit, $R_{ADJ}$<br>= 66.5 k $\Omega \pm 1\%$     | V <sub>BUS</sub>                               | Progressively load $V_{\text{BUS}\_\text{CON}}$ until device asserts FLT                                                                                                                                                                                                                                                                                                                                                                                                  | 2.105 |      | 2.57 | А    |
| I <sub>LIM</sub>                               | Overcurrent limit, $R_{ADJ}$<br>= 57.6 k $\Omega \pm 1\%$     | V <sub>BUS</sub>                               | Progressively load $V_{\text{BUS}\_\text{CON}}$ until device asserts FLT                                                                                                                                                                                                                                                                                                                                                                                                  | 2.405 |      | 2.93 | А    |
| I <sub>LIM</sub>                               | Overcurrent limit, I <sub>ADJ</sub> = GND                     | V <sub>BUS</sub>                               | Progressively load $V_{\text{BUS}\_\text{CON}}$ until device asserts FLT                                                                                                                                                                                                                                                                                                                                                                                                  | 550   | 700  | 850  | mA   |
| I <sub>LIM</sub>                               | Overcurrent limit, I <sub>ADJ</sub> =<br>V <sub>BUS SYS</sub> | V <sub>BUS</sub>                               | Progressively load $V_{\text{BUS}\_\text{CON}}$ until device asserts FLT                                                                                                                                                                                                                                                                                                                                                                                                  | 1.1   | 1.4  | 1.7  | А    |
| OVER TEMPERATUR                                | E PROTECTION                                                  | I                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |      |      |      |
| T <sub>SD(RISING)</sub>                        | The rising over-temperat shutdown threshold                   | ure protection                                 | $V_{BUS_{SYS}} = 5 V$ , $\overline{VEN} = 0 V$ , $\overline{DEN} = 0 V$ , No Load<br>on $V_{BUS_{CON}}$ , $T_A$ stepped up until FLT is asserted                                                                                                                                                                                                                                                                                                                          | 150   | 165  | 180  | °C   |
| T <sub>SD(FALLING)</sub>                       | The falling over-tempera shutdown threshold                   | ture protection                                | $V_{BUS\_SYS} = 5 V$ , $\overline{VEN} = 0 V$ , $\overline{DEN} = 0 V$ , No Load<br>on $V_{BUS\_CON}$ , $T_A$ stepped down from $T_{SD(RISING)}$<br>until FLT is deasserted                                                                                                                                                                                                                                                                                               | 125   | 130  | 142  | °C   |
| T <sub>SD(HYST)</sub>                          | The over-temperature pr<br>shutdown threshold hyst            |                                                | $T_{SD(RISING)} - T_{SD(FALLING)}$                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10    | 35   | 55   | °C   |
| OVP CIRCUIT-V <sub>BUS</sub>                   |                                                               |                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |      |      |      |
| V <sub>OVP(RISING)</sub>                       | Input overvoltage protection threshold                        | V <sub>BUS_CON</sub>                           | Increase $V_{\text{BUS}\_\text{CON}}$ from 5 V to 7 V. Measure when FLT is asserted                                                                                                                                                                                                                                                                                                                                                                                       | 5.6   | 5.8  | 6    | V    |
| V <sub>HYS(OVP)</sub>                          | Hysteresis on OVP                                             | V <sub>BUS_CON</sub>                           | Difference between rising and falling OVP thresholds on $V_{\text{BUS}\_\text{CON}}$                                                                                                                                                                                                                                                                                                                                                                                      |       | 50   |      | mV   |
| V <sub>OVP(FALLING)</sub>                      | Input overvoltage protection threshold                        | V <sub>BUS_CON</sub>                           | Decrease $V_{BUS_{CON}}$ from 7 V to 5 V. Measure when FLT is deasserted                                                                                                                                                                                                                                                                                                                                                                                                  | 5.52  | 5.75 | 5.98 | V    |
| $V_{\text{REV}\_\text{SUPPLY}(\text{RISING})}$ | Reverse supply detection threshold                            | V <sub>BUS_CON</sub> –<br>V <sub>BUS_SYS</sub> | $\begin{array}{l} \text{Set } V_{\text{BUS}\_\text{SYS}} \text{ to } 5 \text{ V.} \text{ Increase } V_{\text{BUS}\_\text{CON}} \text{ from} \\ V_{\text{BUS}\_\text{SYS}} \text{ to } V_{\text{BUS}\_\text{SYS}} + 300 \text{ mV}. \text{ Measure the value} \\ \text{of } V_{\text{BUS}\_\text{CON}} - V_{\text{BUS}\_\text{SYS}} \text{ when } \overline{\text{FLT}} \text{ asserts.} \\ 25^{\circ}\text{C} \leq T_{\text{A}} \leq 125^{\circ}\text{C}^{-} \end{array}$ | 140   | 200  | 260  | mV   |
| $V_{REV\_SUPPLY(FALLING)}$                     | Reverse supply detection threshold                            | V <sub>BUS_CON</sub> –<br>V <sub>BUS_SYS</sub> | $\begin{array}{l} \text{Set } V_{\text{BUS}\_\text{SYS}} \text{ to 5 V. Decrease } V_{\text{BUS}\_\text{CON}} \text{ from} \\ V_{\text{BUS}\_\text{SYS}} + 300 \text{ mV to } V_{\text{BUS}\_\text{SYS}}. \\ \text{Measure the value} \\ \text{of } V_{\text{BUS}\_\text{CON}} - V_{\text{BUS}\_\text{SYS}} \text{ when } \text{FLT} \text{ deasserts.} \\ 25^{\circ}\text{C} \leq T_{\text{A}} \leq 125^{\circ}\text{C} \end{array}$                                     | 70    | 120  | 165  | mV   |
| V <sub>REV_SUPPLY(HYST)</sub>                  | Hysteresis on reverse<br>supply detection                     | V <sub>BUS_CON</sub> –<br>V <sub>BUS_SYS</sub> | Difference between rising and falling reverse<br>supply detection thresholds                                                                                                                                                                                                                                                                                                                                                                                              |       | 80   |      | mV   |
| VUVLO(SYS_RISING)                              | Undervoltage lockout<br>rising for V <sub>BUS_SYS</sub>       | V <sub>BUS_SYS</sub>                           | $V_{\text{BUS}\_\text{SYS}}$ voltage rising from 0 V to 5 V                                                                                                                                                                                                                                                                                                                                                                                                               | 3.1   | 3.3  | 3.6  | V    |
| V <sub>HYS(UVLO_SYS)</sub>                     | V <sub>BUS_SYS</sub> UVLO<br>Hysteresis                       | V <sub>BUS_SYS</sub>                           | Difference between rising and falling UVLO thresholds on $V_{\text{BUS}\_\text{SYS}}$                                                                                                                                                                                                                                                                                                                                                                                     | 50    | 75   | 100  | mV   |
| V <sub>UVLO(SYS_FALLING)</sub>                 | Undervoltage lockout<br>falling for V <sub>BUS SYS</sub>      | V <sub>BUS_SYS</sub>                           | $V_{\text{BUS}\_\text{SYS}}$ voltage falling from 5 V to 2.9 V                                                                                                                                                                                                                                                                                                                                                                                                            | 3     | 3.2  | 3.5  | V    |



## **Electrical Characteristics (continued)**

over operating free-air temperature range,  $\overline{VEN} = 0 V$ ,  $\overline{DEN} = 0 V$ ,  $V_{BUS\_SYS} = 5 V$ ,  $V_{IN} = 3.3 V$ ,  $VD+/VD-/D+/D-/V_{BUS\_CON} = 0 V$ ,  $V_{BUS\_SYS} = 5 V$ ,  $V_{IN} = 3.3 V$ ,  $VD+/VD-/D+/D-/V_{BUS\_CON} = 0 V$ ,  $V_{BUS\_SYS} = 5 V$ ,  $V_{IN} = 3.3 V$ ,  $VD+/VD-/D+/D-/V_{BUS\_CON} = 0 V$ ,  $V_{BUS\_SYS} = 5 V$ ,  $V_{IN} = 3.3 V$ ,  $VD+/VD-/D+/D-/V_{BUS\_CON} = 0 V$ ,  $V_{BUS\_SYS} = 5 V$ ,  $V_{IN} = 3.3 V$ ,  $VD+/VD-/D+/D-/V_{BUS\_CON} = 0 V$ ,  $V_{BUS\_SYS} = 5 V$ ,  $V_{IN} = 3.3 V$ ,  $VD+/VD-/D+/D-/V_{BUS\_CON} = 0 V$ ,  $V_{IN} = 0 V$ ,  $V_{IN$ float (unless otherwise noted)

|                           | PARAMETER                                               |                      | TEST CONDITIONS                                                                                                                                                                                                                | MIN                        | TYP                       | MAX                        | UNIT |
|---------------------------|---------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------|----------------------------|------|
| $V_{SHRT(RISING)}$        | Short-to-ground<br>comparator rising<br>threshold       | V <sub>BUS_CON</sub> | Increase $V_{BUS,CON}$ voltage from 0 V until the device transitions from the short-circuit to over-<br>current mode of operation                                                                                              | 2.5                        | 2.6                       | 2.7                        | V    |
| $V_{SHRT}(Falling)$       | Short-to-ground<br>comparator falling<br>threshold      | V <sub>BUS_CON</sub> | Set $V_{BUS_SYS} = 5 V$ ; $V_{IN} = 3.3 V$ ; $\overline{VEN} = 0 V$ , $\overline{DEN} = 0 V$ ; Decrease $V_{BUS_{CON}}$ voltage from 5 V until the device transitions from the over-current to short-circuit mode of operation | 2.4                        | 2.5                       | 2.6                        | V    |
| V <sub>SHRT(HYST)</sub>   | Short-to-ground comparator hysteresis                   | V <sub>BUS_CON</sub> | Difference between $V_{\text{SHRT}(\text{RISING})}$ and $V_{\text{SHRT}(\text{FALLING})}$                                                                                                                                      |                            | 125                       |                            | mV   |
| I <sub>SHRT</sub>         | Short-to-ground current source                          | V <sub>BUS_CON</sub> | Current sourced from $V_{\text{BUS}\_\text{SYS}}$ when device is in short-circuit mode                                                                                                                                         | 150                        |                           | 350                        | mA   |
| OVP CIRCUIT-VD            | )+/VD-                                                  |                      |                                                                                                                                                                                                                                |                            |                           |                            |      |
| V <sub>OVP(RISING)</sub>  | Input overvoltage protection threshold                  | VD+/VD-              | Increase VD+ or VD– (with D+ and D–) from 3.3 V to 4.5 V. Measure the value at which FLT is asserted                                                                                                                           | V <sub>IN</sub> + 0.6      | V <sub>IN</sub> +<br>0.8  | V <sub>IN</sub> + 1        | V    |
| V <sub>HYS(OVP)</sub>     | Hysteresis on OVP                                       | VD+/VD-              | Difference between rising and falling OVP thresholds on VD+/VD-                                                                                                                                                                |                            | 50                        |                            | mV   |
| V <sub>OVP(FALLING)</sub> | Input overvoltage<br>protection threshold               | VD+/VD-              | Decrease VD+ or VD– (with D+ or D–) from 4.5 V to 2 V. Measure the value at $\overline{FLT}$ is deasserted                                                                                                                     | V <sub>IN</sub> +<br>0.525 | V <sub>IN</sub> +<br>0.75 | V <sub>IN</sub> +<br>0.975 | V    |
| SHORT TO BATTE            | RY                                                      |                      |                                                                                                                                                                                                                                |                            |                           |                            |      |
| V <sub>(VBUS_STB)</sub>   | V <sub>BUS</sub> hotplug short-to-<br>battery tolerance | V <sub>BUS_CON</sub> | Charge battery-equivalent capacitor to test voltage<br>then discharge to pin under test through a 1 meter,                                                                                                                     |                            |                           | 18                         | V    |
| V <sub>(DATA_STB)</sub>   | Data line hotplug short-<br>to-battery tolerance        | VD+/VD-              | 18 gauge wire. (See Figure 19 for more details)                                                                                                                                                                                |                            |                           | 18                         | V    |
| DATA LINE SWITC           | HES—VD+ to D+ or VD- to D                               | )                    |                                                                                                                                                                                                                                |                            |                           |                            |      |
| C <sub>ON</sub>           | Equivalent On Capacitar                                 | ice                  | Capacitance of D+/D– switches when enabled – measure on connector side at VDx = $0.4$ V                                                                                                                                        |                            | 6.9                       |                            | pF   |
| R <sub>ON</sub>           | On Resistance                                           |                      | Measure resistance between D+ and VD+ or D– and VD–, voltage between 0 V and 0.4 V $$                                                                                                                                          |                            | 4                         | 6.5                        | Ω    |
| R <sub>ON(Flat)</sub>     | On Resistance flatness                                  |                      | Measure resistance between D+ and VD+ or D– and VD–, sweep voltage between 0 V and 0.4 V $$                                                                                                                                    |                            | 0.2                       | 1                          | Ω    |
| BW <sub>ON</sub>          | On Bandwidth (-3dB)                                     |                      | Measure S <sub>21</sub> bandwidth from D+ to VD+ or D– to VD– with voltage swing = 400 mVpp, V <sub>CM</sub> = 0.2 V                                                                                                           |                            | 910                       |                            | MHz  |
| BW <sub>ON_DIFF</sub>     | On Bandwidth (–3dB)                                     |                      | Measure S <sub>DD21</sub> bandwidth from D+ to VD+ and D- to VD- with voltage swing = 800 mVpp differential, V <sub>CM</sub> = 0.2 V                                                                                           |                            | 1050                      |                            | MHz  |
| X <sub>talk</sub>         | Crosstalk                                               |                      | Measure $S_{21}$ bandwidth from D+ to VD– or D– to VD+ with voltage swing = 400 mVpp. Make sure to terminate open sides to 50 ohms. f = 480 MHz                                                                                |                            | -28                       |                            | dB   |
| nFET SWITCH—V             | BUS                                                     |                      |                                                                                                                                                                                                                                |                            |                           |                            |      |
| R <sub>(DISCHARGE)</sub>  | Output discharge resista                                | nce                  | $\overline{\text{VEN}}$ = 5 V, $\overline{\text{DEN}}$ = 5 V, Set V <sub>BUS_CON</sub> = 5 V and<br>measure current flow to ground                                                                                             |                            | 18                        | 30                         | kΩ   |
| R <sub>ON</sub>           | V <sub>BUS</sub> path ON resistance                     |                      | $V_{BUS_{CON}} = 5 \text{ V}, \text{ I}_{OUT} = 1.5 \text{ A}.$ See Figure 29 for a plot of the maximum $V_{BUS} R_{ON}$ possible at a given junction temperature                                                              |                            | 63                        | 135                        | mΩ   |

## 6.8 Timing Characteristics

over operating free-air temperature range,  $\overline{VEN} = 0 V$ ,  $\overline{DEN} = 0 V$ ,  $V_{BUS\_SYS} = 5 V$ ,  $V_{IN} = 3.3 V$ , D+/D- = 45  $\Omega$  to GND, VD+/VD-/V<sub>BUS CON</sub> = float (unless otherwise noted)

|                        | PARAMETER                  | TEST CONDITIONS                                                                                                                      | MIN | TYP | MAX | UNIT |
|------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| ENABLE PIN             |                            |                                                                                                                                      |     |     |     |      |
| t <sub>ON_HOST</sub>   | Host mode enable on time   | Time between $\overline{VEN}$ and $\overline{DEN}$ asserted low and $V_{BUS}$ and Data FETs turn on, $C_{VBUS\_CON}$ = 0 $\mu F$     |     | 5.7 |     | ms   |
| t <sub>ON_CLIENT</sub> | Client mode enable on time | Time between $\overline{\text{DEN}}$ asserted low and Data FETs turn on. VEN remains high                                            |     | 2.4 |     | ms   |
| t <sub>OFF_HOST</sub>  | Host mode disable time     | Time between $\overline{VEN}$ and $\overline{DEN}$ deasserted high and $V_{BUS}$ and Data FETs turn off, $C_{VBUS\_CON}$ = 0 $\mu F$ |     | 30  |     | μs   |

Copyright © 2016, Texas Instruments Incorporated

## **Timing Characteristics (continued)**

over operating free-air temperature range,  $\overline{VEN} = 0 \text{ V}$ ,  $\overline{DEN} = 0 \text{ V}$ ,  $V_{BUS\_SYS} = 5 \text{ V}$ ,  $V_{IN} = 3.3 \text{ V}$ ,  $D+/D- = 45 \Omega$  to GND,  $VD+/VD-/V_{BUS\_CON} = \text{float}$  (unless otherwise noted)

|                                   | PARAMETER                           | TEST CONDITIONS                                                                                                     | MIN | TYP | MAX | UNIT |
|-----------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| toff_client                       | Client mode disable time            | Time between DEN deasserted high and Data FETs turn off. VEN remains high                                           |     | 5   |     | μs   |
| t <sub>HOST_TO_CLIE</sub><br>NT   | Host to Client mode transition time | Time between $\overline{VEN}$ deasserted high and V_{BUS} FET turns off. DEN remains low, C_{VBUS_CON} = 0 $\mu F$  |     | 70  |     | μs   |
| t <sub>CLIENT_TO_HO</sub>         | Client to Host mode transition time | Time between $\overline{VEN}$ asserted low and $V_{BUS}$ FET turns on. DEN remains low, $C_{VBUS\_CON}$ = 0 $\mu F$ |     | 3.4 |     | ms   |
| OVER CURRE                        | ENT PROTECTION                      | · · · · · · · · · · · · · · · · · · ·                                                                               |     |     | 1   |      |
| t <sub>BLANK</sub>                | Overcurrent blanking time           | Time from overcurrent condition until $\overline{\text{FLT}}$ assertion and $V_{\text{BUS}}$ FET turn off           |     |     | 2   | ms   |
| t <sub>RETRY</sub>                | Overcurrent retry time              | Time from overcurrent FET shut off until FET turns back on                                                          | 100 |     |     | ms   |
| t <sub>RECV</sub>                 | Overcurrent recovery time           | Time from end of t <sub>RETRY</sub> until FLT deassertion if overcurrent condition is removed                       |     | 8   |     | ms   |
| OVER VOLTA                        | GE PROTECTION                       |                                                                                                                     |     |     |     |      |
| t <sub>OVP_response</sub>         | OVP Response time – $V_{BUS}$       | Measured from OVP Condition to FET turnoff                                                                          |     | 2   | 4   | μs   |
| t <sub>OVP_response</sub>         | OVP Response time – data switches   | Measured from OVP Condition to FET turnoff                                                                          |     | 200 |     | ns   |
| t <sub>OVP_FLT_ASSE</sub><br>RT   | OVP $\overline{FLT}$ assertion time | Measured from an OVP Condition to FLT assertion                                                                     |     | 14  |     | μs   |
| SHORT TO G                        | ROUND PROTECTION                    |                                                                                                                     |     |     |     |      |
| t <sub>SHRT</sub>                 | Short to ground response time       | Time from short condition until current falls below 120% of $I_{SHRT},C_{VBUS\_CON}=0~\mu F$                        |     | 2   | 4   | μs   |
| t <sub>SHRT_FLTZ</sub>            | Short to ground FLT assertion time  | Time from short condition until $\overline{FLT}$ is asserted, $C_{VBUS\_CON} = 0 \ \mu F$                           |     | 20  |     | μs   |
| REVERSE SU                        | PPLY DETECTION                      |                                                                                                                     |     |     |     |      |
| t <sub>REV_SUPPLY_</sub><br>BLANK | Reverse supply blanking time        | Time from reverse current condition until FLT assertion                                                             |     |     | 2   | ms   |



## 6.9 Typical Characteristics



TPD3S716-Q1 SLVSDH9C – MARCH 2016– REVISED JUNE 2016



www.ti.com

## **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





## 7 Parameter Measurement Information



Copyright © 2016, Texas Instruments Incorporated

Figure 19. Short-to-Battery System Test Setup



Figure 20. ESD System Test Setup



## 8 Detailed Description

## 8.1 Overview

The TPD3S716-Q1 provides a single-chip ESD protection and over voltage protection solution for automotive USB interfaces. It offers short to <u>battery</u> protection up to 18 V and short to ground protection on  $V_{BUS\_CON}$ . The TPD3S716-Q1 also provides a FLT pin that indicates to the system if a fault condition has occurred. The TPD3S716-Q1 offers ESD clamps on the  $V_{BUS\_CON}$ , VD+, and VD– pins, therefore eliminating the need for external TVS clamp circuits in the application.

The TPD3S716-Q1 has internal circuitry that controls the turnon of the internal <u>nFET</u> switches. An internal oscillator controls the timers that enable the switches and resets the open-drain FLT output. If  $V_{BUS_{CON}}$  and VD+/VD– are less than  $V_{OVP}$ , the switches are enabled. After an internal delay the charge-pump starts-up and turns on the internal nFET switches through a soft start. At any time, if any <u>of the external USB pins rise above</u> their respective  $V_{OVP}$  thresholds, the nFET switches are turned OFF and the FLT pin is pulled LOW.



## 8.2 Functional Block Diagram

## 8.3 Feature Description

## 8.3.1 AEC-Q100 Qualified

The TPD3S716-Q1 is an automotive qualified device according to the AEC-Q100 standards. The TPD3S716-Q1 is qualified to operate from –40 to +125°C ambient temperature.

## 8.3.2 Short-to-Battery and Short-to-Ground Protection on V<sub>BUS\_CON</sub>

The V<sub>BUS CON</sub> pin is protected against shorts to battery and shorts to ground.

If a voltage on  $V_{BUS\_CON}$  is detected as too low (below the  $V_{SHRT}$  threshold) after the device is enabled, the device enters short-circuit protection mode and asserts FLT. It sources the  $I_{SHRT}$  current until it detects the voltage rising above the  $V_{SHRT}$  threshold, where it resumes standard operating mode and deasserts FLT.

If a voltage above the  $V_{OVP}$  threshold is detected by the device, it shuts off all FETs and assert a fault on the FLT pin. When the excessive voltage is removed, the device automatically re-enables and FLT deasserts.

#### Copyright © 2016, Texas Instruments Incorporated

#### Feature Description (continued)

#### 8.3.3 Short-to-Battery and Short-to-V<sub>BUS</sub> Protection on VD+, VD-

The VD+ and VD– pins are protected against shorts to battery and shorts to bus. The OVP threshold on the VD+ and VD– pins is low enough that it protects against shorts to  $V_{BUS}$ .

When a voltage above the V<sub>OVP</sub> threshold is detected by the device, it shuts off all FETs and asserts a fault on the FLT pin. When the excessive voltage is removed, the device automatically re-enables and FLT deasserts.

#### 8.3.4 ESD Protection on V<sub>BUS CON</sub>, VD+, VD-

The protected pins (V<sub>BUS\_CON</sub>, VD+, VD–) are tested to pass the IEC 61000-4-2 ESD standard up to Level 4 ESD protection. Additionally, these pins are tested against ISO 10605 with the 330-pF, 330-  $\Omega$  equivalent network. This guarantees passing of at least ±8-kV contact discharge and ±15-kV air gap discharge according to both standards. See Figure 20 for the test set-up used for testing IEC 61000-4-2 and ISO 10605.

#### 8.3.5 Low R<sub>ON</sub> nFET V<sub>BUS</sub> Switch

The V<sub>BUS</sub> switch has a low R<sub>ON</sub> that provides minimal voltage droop from system to connector. Typical resistance is 63 m $\Omega$  and is specified for 135 m $\Omega$  at 150°C junction temperature.

#### 8.3.6 High Speed Data Switches

The D+ and D– switches have a very low capacitance and a high bandwidth (1-GHz typical), allowing for a clean USB 2.0 eye diagram.

#### 8.3.7 Adjustable Hiccup Current Limit up to 2.4-A

The V<sub>BUS</sub> path of this device has an integrated overcurrent protection circuit. The current limit threshold for the overcurrent protection is adjustable via an external resistor  $R_{ADJ}$  to GND on the  $I_{ADJ}$  pin. Equation 1 to Equation 3 approximate the minimum, nominal, and maximum current limit values for TPD3S716-Q1 assuming a 1% tolerant resistor:



Figure 21. TPD3S716-Q1 Current Limit Thresholds vs. R<sub>ADJ</sub>

Equation 1, Equation 2 and Equation 3 are useful for approximating the current limit threshold of TPD3S716-Q1; however, they do not constitute as part of TI's published device specifications for purposes of TI's product warranty. For the officially tested current limit threshold values, see the *Electrical Characteristics* table.

When the  $V_{BUS}$  current exceeds the overcurrent threshold, the device goes into a fault state where it limits the current to the overcurrent threshold value and asserts the FLT pin. After a short blanking time, the device cycles on and off to try to check if the connected device is still in overcurrent.

www.ti.com



#### TPD3S716-Q1 SLVSDH9C – MARCH 2016– REVISED JUNE 2016

www.ti.com

#### Feature Description (continued)

#### 8.3.8 Fast Over-Voltage Response Time

The over-voltage FETs are designed to have a fast turnoff time to protect the upstream SoC as quickly as possible. Typical response time for complete turnoff is 2  $\mu$ s for the V<sub>BUS</sub> path and 200 ns for the data path.

#### 8.3.9 Independent V<sub>BUS</sub> and Data Enable Pins for Configuring both Host and Client/OTG Mode

The TPD3S716-Q1 has two enable inputs to turn on and off the device's internal FETs. The  $\overline{\text{VEN}}$  pin disables and enables the V<sub>BUS</sub> path. The DEN pin disables and enables the data path. Independent control of the V<sub>BUS</sub> and data paths enables the TPD3S716-Q1 to be configured for both USB Host and Client/OTG mode. See Table 1.

#### 8.3.10 Fault Output Signal

The TPD3S716-Q1 has a fault pin ,FLT that indicates when there is any sort of fault condition because of an OVP, OCP, short-circuit, reverse-current, or thermal shutdown event occurring.

#### 8.3.11 Thermal Shutdown Feature

In the event that the device exceeds the maximum allowable junction temperature, the thermal shutdown circuit disables the  $V_{BUS}$  and data switches and assert the fault pin low.

#### 8.3.12 16-Pin SSOP Package

The TPD3S716-Q1 is packaged in a standard 16-pin SSOP leaded package.

#### 8.3.13 Reverse Current Detection

If  $V_{BUS\_CON}$  exceeds  $V_{BUS\_SYS}$  by a voltage greater than  $V_{REV\_SUPPLY(RISING)}$  for  $t_{REV\_SUPPLY\_BLANK}$ , then TPD3S716-Q1 detects this reverse current condition and asserts the fault pin. When  $V_{BUS\_CON} - V_{BUS\_SYS}$  falls below  $V_{REV\_SUPPLY(FALLING)}$ , the fault pin is be deasserted and TPD3S716-Q1 enters back into its normal operating mode.

#### 8.4 Device Functional Modes

#### 8.4.1 Normal Operation

The TPD3S716-Q1 operates in normal operation modes when enabled, both  $V_{BUS_SYS}$  and  $V_{IN}$  are above their UVLO thresholds, and the device is not in any fault conditions. Table 1 shows the normal operating modes of the TPD3S716-Q1.

| MODE           | VEN | DEN | V <sub>BUS</sub> PATH | DATA PATH |
|----------------|-----|-----|-----------------------|-----------|
| USB Host       | 0   | 0   | ON                    | ON        |
| Power Only     | 0   | 1   | ON                    | OFF       |
| USB Client/OTG | 1   | 0   | OFF                   | ON        |
| Disabled       | 1   | 1   | OFF                   | OFF       |

#### Table 1. Device Normal Operating Mode Table

#### 8.4.2 Overvoltage Condition

When the VD+, VD–, or  $V_{BUS\_CON}$  pins exceed their OVP threshold, the device enters the overvoltage state. All FETs are disabled and the FLT pin is asserted. When the protected pins drop below their OVP threshold, the device automatically turns back on and deasserts the FLT pin. An overvoltage condition is only detected on an enabled path. For example, if the data path is enabled and the V<sub>BUS</sub> path is disabled (USB Client/OTG mode), if an overvoltage condition occurs on V<sub>BUS\_CON</sub>, the fault pin is not be asserted. However, because the FETs of disabled paths are already turned off, proper protection from overvoltage conditions are still guaranteed by the device on disabled paths.

#### 8.4.3 Overcurrent Condition

When the current through the V<sub>BUS</sub> path exceeds the I<sub>LIM</sub> current threshold, the device enters into the overcurrent state. The TPD3S716-Q1 limits current to the I<sub>LIM</sub> threshold by dropping voltage across the V<sub>BUS</sub> FET to maintain constant current. When it continues to sense an overcurrent condition for the blanking time ( $t_{BLANK}$ ), the device disables itself for the retry time ( $t_{RETRY}$ ) and then retry automatically for the retry time ( $t_{BLANK_{RETRY}}$ ). In the event that the current is below the overcurrent threshold, the device deasserts fault and resumes normal operation.

#### 8.4.4 Short-Circuit Condition

If the voltage on the  $V_{BUS\_CON}$  side is pulled below the  $V_{SHRT}$  threshold while the device is enabled, the TPD3S716-Q1 enters the short-circuit mode. It sources a constant current of  $I_{SHRT}$  until it rises above the  $V_{SHRT}$  threshold. When that occurs, the device automatically re-enters normal operation and deasserts the fault pin.



## 8.4.5 Device Logic Table

Table 2 shows the TPD3S716-Q1 logic table.

| Table 2. TPD35716-Q1 Logic Table             |     |     |                                                                                 |       |                   |                           |       |     |                                     |            |  |
|----------------------------------------------|-----|-----|---------------------------------------------------------------------------------|-------|-------------------|---------------------------|-------|-----|-------------------------------------|------------|--|
| Mode                                         | VEN | DEN | V <sub>BUS_CON</sub>                                                            | VDx   | I <sub>VBUS</sub> | V <sub>BUS_SYS</sub><br>, | TJ    | FLT | V <sub>BUS</sub> PATH               | DATA PATH  |  |
| Unpowered                                    | Х   | Х   | Х                                                                               | х     | None              | < UVLO                    | Х     | н   | OFF                                 | OFF        |  |
| Disabled                                     | Н   | Н   | Х                                                                               | Х     | None              | > UVLO                    | < TSD | Н   | OFF                                 | OFF        |  |
| Host                                         | L   | L   | < OVP & <<br>V <sub>BUS_SYS</sub> +<br>200 mV(typical) &<br>> V <sub>SHRT</sub> | < OVP | < OCP             | > UVLO                    | < TSD | Н   | ON                                  | ON         |  |
| Client/OTG                                   | Н   | L   | Х                                                                               | < OVP | None              | > UVLO                    | < TSD | Н   | OFF                                 | ON         |  |
| Power Only                                   | L   | Н   | < OVP & <<br>V <sub>BUS_SYS</sub> +<br>200 mV(typical) &<br>> V <sub>SHRT</sub> | x     | < OCP             | > UVLO                    | < TSD | Н   | ON                                  | OFF        |  |
| Thermal<br>Shutdown                          | х   | х   | х                                                                               | х     | None              | > UVLO                    | > TSD | L   | OFF                                 | OFF        |  |
| Host: V <sub>BUS</sub><br>OVP Fault          | L   | L   | > OVP                                                                           | х     | None              | > UVLO                    | < TSD | L   | OFF                                 | OFF        |  |
| Host: Data<br>OVP Fault                      | L   | L   | Х                                                                               | > OVP | None              | > UVLO                    | < TSD | L   | OFF                                 | OFF        |  |
| Host: OCP<br>Fault                           | L   | L   | < OVP & <<br>V <sub>BUS_SYS</sub> +<br>200 mV(typical) &<br>> V <sub>SHRT</sub> | x     | > OCP             | > UVLO                    | < TSD | L   | CURRENT<br>LIMITED, AUTO-<br>RETRY  | AUTO-RETRY |  |
| Host: Short-<br>Circuit Fault                | L   | L   | < V <sub>SHRT</sub>                                                             | х     | х                 | > UVLO                    | < TSD | L   | CURRENT LIMITED<br>250 mA (typical) | OFF        |  |
| Host: RCP<br>Fault                           | L   | L   | < OVP & ><br>V <sub>BUS_SYS</sub> +<br>200 mV (typical)                         | х     | х                 | > UVLO                    | < TSD | L   | ON                                  | ON         |  |
| OTG: Data<br>OVP Fault                       | н   | L   | х                                                                               | > OVP | None              | > UVLO                    | < TSD | L   | OFF                                 | OFF        |  |
| Power Only:<br>V <sub>BUS</sub> OVP<br>Fault | L   | н   | > OVP                                                                           | x     | None              | > UVLO                    | < TSD | L   | OFF                                 | OFF        |  |
| Power Only:<br>OCP Fault                     | L   | н   | х                                                                               | х     | > OCP             | > UVLO                    | < TSD | L   | CURRENT<br>LIMITED, AUTO-<br>RETRY  | OFF        |  |
| Power Only:<br>Short-<br>Circuit Fault       | L   | н   | < V <sub>SHRT</sub>                                                             | х     | х                 | > UVLO                    | < TSD | L   | CURRENT LIMITED<br>250 mA (typical) | OFF        |  |
| Power Only:<br>RCP Fault                     | L   | н   | < OVP & ><br>V <sub>BUS_SYS</sub> +<br>200 mV (typical)                         | х     | х                 | > UVLO                    | < TSD | L   | ON                                  | OFF        |  |

### Table 2. TPD3S716-Q1 Logic Table

Texas Instruments

www.ti.com

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPD3S716-Q1 offers fully featured automotive USB2.0 protection including short-to-battery, overcurrent, and ESD protection. Care must be taken during the implementation to make sure the device provides adequate protection to the system.

## 9.2 Typical Application

Figure 22 shows a fully featured USB2.0 high speed port, with an 18-V short-to-battery requirement on the connector side.



Figure 22. Typical Application Configuration for TPD3S716-Q1

#### 9.2.1 Design Requirements

Table 3 shows the TPD3S716-Q1 input parameters for this application example.

#### Table 3. Design Parameters

| -                                                            |                   |
|--------------------------------------------------------------|-------------------|
| DESIGN PARAMETER                                             | EXAMPLE VALUE     |
| Short-to-battery tolerance on VD+, VD-, V <sub>BUS_CON</sub> | 18 V              |
| Max current in normal operation on V <sub>BUS</sub>          | 1.5 A             |
| Current Limit Setting on V <sub>BUS</sub>                    | 1.505 A (minimum) |
| Maximum Ambient Temperature Requirement                      | 105°C             |
| USB Data Rate                                                | 480 Mbps          |



#### 9.2.2 Detailed Design Procedure

The following parameters must be known to the designer to begin the design process:

- Short-to-battery tolerance on connector pins
- Maximum current in normal operation on V<sub>BUS</sub>
- Maximum operating ambient temperature
- USB Data Rate

#### 9.2.2.1 Short-to-Battery Tolerance

The TPD3S716-Q1 is capable of handling up to 18 V DC on the VD+, VD–, and  $V_{BUS\_CON}$  pins. In the event of a short-to-battery on  $V_{BUS\_CON}$ , significant ringing would be expected because of the hot plug-like nature of the short-to-battery event. In typical ceramic capacitor configurations, a standard RLC response is expected which results in a ringing of nearly two times the applied DC voltage. The TPD3S716-Q1 is capable of withstanding the transient ringing from hot plug-like events, assuming some precautions are taken.

Careful capacitor selection on the  $V_{BUS\_CON}$  pin must be observed. A capacitor with a low derating percentage under the applied voltages must be used to prevent excess ringing. In the example, a 1-µF, 100-V tolerant ceramic X7R capacitor is used. It is best practice to carefully select the capacitors used in this circuit to prevent derating-based voltage spikes under hot plug events. See Figure 25 and Figure 26 to compare ringing of a 50-V capacitor to a 100-V capacitor. Figure 27 shows the 100-V capacitor with the TPD3S716-Q1 installed.

Another alternative to a high rated ceramic capacitor is to implement either a standard R-C snubber circuit, or a small external TVS diode. Depending on the short-to-battery tolerance needed, no special precautions may be needed.

#### 9.2.2.2 Maximum Current on V<sub>BUS</sub>

The TPD3S716-Q1 is capable of operating up to 2.4 A maximum DC current. In this example, the maximum current for USB2.0 BC1.2 of 1.5 A has been chosen.

#### 9.2.2.3 Power Dissipation and Junction Temperature

This section demonstrates how to analyze the power dissipation and junction temperature of the TPD3S716-Q1 to validate that the application requirements of an  $I_{VBUS}$  operating current level of 1.5 A and a maximum operating ambient temperature of 105 °C can be met.

It is good design practice to estimate power dissipation and maximum expected junction temperature of TPD3S716-Q1. This is important to insure the device does not go into thermal shutdown in normal operation and that the long term reliability of the device is maintained. Using Equation 4 to Equation 6, the system designer can control choices of the device's proximity to other power dissipating devices and the design of the printed circuit board (PCB). These have a direct influence on maximum junction temperature. Other factors, such as airflow and maximum ambient temperature, are often determined by system considerations. It is important to remember that these calculations do not include the effects of adjacent heat sources, and enhanced or restricted air flow. Addition of extra PCB copper area around these devices is recommended to reduce the thermal impedance and maintain the junction temperature as low as practical.

For TPD3S716-Q1, the operating junction temperature must be kept below 150°C in order to prevent the device from going into thermal shutdown. Equation 4 is used to calculate the junction temperature of the device:

 $T_{J} = T_{A} + [(I_{OUT}^{2} \times R_{ON}) \times R_{\theta JA}]$ 

where

- I<sub>OUT</sub> = Rated OUT pin current (A)
- $R_{ON}$  = Power path on-resistance at an assumed  $T_J(\Omega)$
- T<sub>A</sub> = Maximum ambient temperature (°C)
- T<sub>J</sub> = Maximum junction temperature (°C)
- $R_{\theta JA}$  = Thermal resistance (°C/W)

(4)

This application example requires an  $I_{VBUS}$  operating current level of 1.5 A. TPD3S716-Q1 has maximum junction temperature derating requirements depending on the maximum operating current of the device according to Equation 5:

```
T_{J(MAX)} = -15.6 \times (I_{VBUS(MAX OPERATING)}) + 161.5 (°C)
```

STRUMENTS

where

- T<sub>J(MAX)</sub> = Maximum allowed junction temperature (°C)
- I<sub>VBUS(MAX OPERATING)</sub> = Maximum I<sub>VBUS</sub> operating current (A)

See Figure 28 for a plot of the reliability curve equation. Using this equation, 138.1°C is the maximum allowed junction temperature in this application.

This example requires a maximum operating ambient temperature of 105°C. To determine if this can be supported using Equation 4, the maximum  $V_{BUS}$  path  $R_{ON}$  must be determined. Equation 6 calculates the maximum  $V_{BUS}$  path  $R_{ON}$  possible for TPD3S716-Q1 for a given junction temperature:

 $R_{ON(MAX)} = (T_J + 183.15) / 2726.7 (\Omega)$ 

where

- R<sub>ON(MAX)</sub> = Maximum V<sub>BUS</sub> R<sub>ON</sub> at a given junction temperature (Ω)
- $T_J$  = Device junction temperature (°C)

(6)

(5)

See Figure 29 for a plot of the maximum  $V_{BUS}$  path  $R_{ON}$  vs. Junction Temperature curve. Using the above equation, the maximum  $V_{BUS}$   $R_{ON}$  possible for TPD3S716-Q1 at 138.1°C is  $R_{ON(MAX)} = 0.118 \Omega$ .

Using the calculated parameters for this example and the standard datasheet  $R_{\theta JA}$  for TPD3S716-Q1, the maximum operating ambient temperature possible in this example is  $T_A = 111^{\circ}$ C. Because this is greater than the application requirement of 105°C, TPD3S716-Q1 can safely be operated at 1.5 A with  $R_{\theta JA} = 98.8$  (°C/W). If the resulting ambient temperature in the above calculations resulted in a  $T_A < 105^{\circ}$ C, methods for improving  $R_{\theta JA}$  would need to be taken. See the *Layout Optimized for Thermal Performance* section for guidelines on improving  $R_{\theta JA}$  for TPD3S716-Q1. The example given in the *Layout Optimized for Thermal Performance* yields an  $R_{\theta JA} = 57$  (°C/W). Excellent thermal performance of TPD3S716-Q1 can be achieved with the proper PCB layout.

## 9.2.2.4 USB Data Rate

The TPD3S716-Q1 is capable of operating at the maximum USB2.0 High Speed data rate of 480-Mbps because of the high data switch bandwidth of 1-GHz (typical). In this design example the maximum data rate of 480-Mbps has been chosen.



#### 9.2.3 Application Curves



TPD3S716-Q1 SLVSDH9C – MARCH 2016– REVISED JUNE 2016

www.ti.com





## **10** Power Supply Recommendations

## 10.1 V<sub>BUS</sub> Path

The V<sub>BUS\_SYS</sub> pins provide power to the chip and supply current through the load switch to V<sub>BUS\_CON</sub>. A 100- $\mu$ F bulk capacitor is recommended on V<sub>BUS\_SYS</sub> to supply the USB port and maintain compliance. A 1- $\mu$ F capacitor is recommended on the V<sub>BUS\_CON</sub> pin with adequate voltage rating to tolerate short-to-battery conditions. A supply voltage above the UVLO threshold for V<sub>BUS\_SYS</sub> must be supplied for the device to power on.

## 10.2 V<sub>IN</sub> Pin

The V<sub>IN</sub> pin provides a voltage reference for the data switch OVP level as well as a bypass for ESD clamping. A 1- $\mu$ F capacitor must be placed as close to the pin as possible and the supply must be set to be above the UVLO threshold for V<sub>IN</sub>.

## 11 Layout

## 11.1 Layout Guidelines

Proper routing and placement maintains signal integrity for high-speed signals. The following guidelines apply to the TPD3S716-Q1:

- Place the bypass capacitors as close as possible to the V<sub>IN</sub>, V<sub>BUS\_SYS</sub>, and V<sub>BUS\_CON</sub> pins. Capacitors must be attached to a solid ground. This minimizes voltage disturbances during transient events such as short-tobattery, ESD, or overcurrent conditions.
- High speed traces (data switch path) must be routed as straight as possible and any sharp bends must be minimized.

Standard ESD recommendations apply to the VD+, VD–, and V<sub>BUS CON</sub> pins as well:

- The optimum placement is as close to the connector as possible.
- EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
- The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

## 11.2 Layout Example

Figure 30 shows a full layout for a standard USB2.0 port. A common mode choke and inductors are used on the high speed data lines, and the requisite bypassing caps are placed on  $V_{BUS_{CON}}$ ,  $V_{BUS_{SYS}}$ , and  $V_{IN}$ .



## Layout Example (continued)



## 11.3 Layout Optimized for Thermal Performance

Figure 31 and Figure 32 show images from a real PCB design optimized for the best thermal performance for TPD3S716-Q1. This PCB layout has 6 layers (2 signal and 4 plane layers). The 2 signal layers are the outer layers of the PCB and constructed with 2-oz copper, and the 4 internal plane layers are constructed with 1-oz copper. Using this PCB layout yielded an  $R_{\theta JA(CUSTOM)} = 57$  (°C/W). The images contain rough dimensions of the copper traces and pours used around the device. One key strategy to optimize thermal performance of the device is to maximize the area of the copper pours and traces used to route the device power, GND, and signal pins when possible. Another key strategy is to maximize the copper weight of the PCB metal layers. This example demonstrates that excellent thermal performance can be achieved with TPD3S716-Q1 with the proper PCB layout.



## Layout Optimized for Thermal Performance (continued)



Figure 31. Thermally Optimized PCB Layout Top Layer



Figure 32. Thermally Optimized PCB Layout Bottom Layer

TEXAS INSTRUMENTS

www.ti.com

## **12** Device and Documentation Support

#### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

TPD3S716-Q1 Evaluation Module, SLVUAL9

#### **12.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



2-Jun-2016

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPD3S716QDBQRQ1  | ACTIVE | SSOP         | DBQ     | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | RJ716Q         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

2-Jun-2016

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All di | mensions | are | nominal |  |
|---------|----------|-----|---------|--|
|         |          |     |         |  |

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD3S716QDBQRQ1 | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

2-Jun-2016



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD3S716QDBQRQ1 | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |

DBQ (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AB.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated