# TLV767-Q1 1-A, 16-V Linear Voltage Regulator ### 1 Features - AEC-Q100 qualified for automotive applications: - Temperature grade 1: –40°C to +125°C, T<sub>A</sub> - Junction temperature: –40°C to +150°C, T<sub>J</sub> - Input voltage range: 2.5 V to 16 V (18 V max) - Output voltage range: - 0.8 V to 14.6 V (adjustable) - 1.2 V to 12 V (fixed) - 1% output accuracy over load and temperature - Low quiescent current (I<sub>O</sub>): - 50 μA (typ) with no load - 4 μA (max) when disabled - High PSRR: 70 dB at 1 kHz, 46 dB at 1 MHz - Internal soft-start time: 500 µs (typical) - Fold-back current limiting and thermal protection - Stable with a 1-µF or larger capacitor - Package: 8-pin, 3-mm × 3-mm WSON with wettable flanks - Low thermal resistance (R<sub>θJA</sub>): 51.9°C/W # 2 Applications - DC/DC converters - Inverter and motor controls - On-board (OBC) and wireless chargers - Automotive head units # OUT IN TLV767-Q1 FΝ FΒ GND **Typical Application Circuit** # 3 Description The TLV767-Q1 is a wide input linear voltage regulator supporting an input voltage range from 2.5 V to 16 V and up to 1 A of load current. The output range is from 0.8 V to 12 V or up to 14.6 V with the adjustable version. The wide input voltage range makes the device a good choice for operating from transformer secondary windings and regulated rails such as 10 V or 12 V. Additionally, the wide output voltage range allows the device to generate the bias voltage for silicon carbide (SiC) gate drivers and microphones as well as power microcontrollers (MCUs) and processors. The TLV767-Q1 has a 1% output accuracy that is required for powering digital loads with tight supply requirements. The internal soft-start circuit reduces inrush current during startup, thus allowing for smaller input capacitance. Wide bandwidth PSRR performance is greater than 70 dB at 1 kHz and 46 dB at 1 MHz, which helps attenuate the switching frequency of an upstream DC/DC converter and minimizes post regulator filtering. The high ripple rejection from 20 Hz to 20 kHz make the device a good choice for powering audio components. The TLV767-Q1 is available in a 8-pin, 3-mm × 3-mm VSON (DRB) package with wettable flanks and low thermal resistance. ### Device Information (1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | TLV767-Q1 | VSON (8) | 3.00 mm × 3.00 mm | For all available packages, see the orderable addendum at the end of the data sheet. **PSRR Performance** # **Table of Contents** | 1 Features | 1 | 8 Application and Implementation | 18 | |--------------------------------------|----------------|--------------------------------------------------|------------------------| | 2 Applications | | 8.1 Application Information | | | 3 Description | | 8.2 Typical Application | | | 4 Revision History | | 9 Power Supply Recommendations | | | 5 Pin Configuration and Functions | | 10 Layout | 23 | | 6 Specifications | 4 | 10.1 Layout Guidelines | | | 6.1 Absolute Maximum Ratings | | 10.2 Layout Examples | | | 6.2 ESD Ratings | | 11 Device and Documentation Support | | | 6.3 Recommended Operating Conditions | <mark>5</mark> | 11.1 Device Support | | | 6.4 Thermal Information | <mark>5</mark> | 11.2 Documentation Support | | | 6.5 Electrical Characteristics | 6 | 11.3 Receiving Notification of Documentation Upd | lates <mark>2</mark> 4 | | 6.6 Typical Characteristics | <b>7</b> | 11.4 Support Resources | <u>2</u> 4 | | 7 Detailed Description | | 11.5 Trademarks | | | 7.1 Overview | | 11.6 Electrostatic Discharge Caution | 24 | | 7.2 Functional Block Diagrams | 13 | 11.7 Glossary | 24 | | 7.3 Feature Description | | 12 Mechanical, Packaging, and Orderable | | | 7.4 Device Functional Modes | 17 | Information | 25 | | | | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision * (April 2020) to Revision A (December 2020) | Page | |---|---------------------------------------------------------------------|-------------------------------| | • | Changed document status from advance information to production data | · · · · · · · · · · · · · · · | # **5 Pin Configuration and Functions** Figure 5-1. DRB Package (Adjustable Version), 8-Pin WSON, Top View Figure 5-2. DRB Package (Fixed Version), 8-Pin WSON, Top View **Table 5-1. Pin Functions** | | PIN | | | ble 5-1. Pin Functions | | |-------------|---------------------|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | DRB<br>(Adjustable) | DRB<br>(Fixed) | I/O | DESCRIPTION | | | EN | 5 | 5 | Input | Enable pin. Driving the enable pin high enables the device. Driving this pin low disables the device. High and low thresholds are listed in the <i>Electrical Characteristics</i> table. This pin has an internal pullup resistor and can be left floating to enable the device or the pin can be connected to the input pin. | | | FB | 3 | _ | Input | Feedback pin. Input to the control-loop error amplifier. This pin is used to set the output voltage of the device with the use of external resistors. Do not float this pin. For adjustable-voltage version devices only. | | | GND | 4, 6 | 4, 6 | _ | Ground pin. All ground pins must be grounded. | | | NC | 2, 7 | 2, 7 | _ | NC pin. Not internally connected. This pin can be either floated or connected to GND for best thermal performance. | | | IN | 8 | 8 | Input | Input pin. Use the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the IN and GND pins of the device as possible. | | | ОИТ | 1 | 1 | Output | Output pin. Use the recommended capacitor value as listed in the<br>Recommended Operating Conditions table. Place the output capacitor as close to the OUT and GND pins of the device as possible. | | | SNS | _ | 3 | Input | Output sense pin. Connect the SNS pin to the OUT pin, or to remotely sense the output voltage at the load, connect the SNS pin to the load. Do not float this pin. For fixed-voltage version devices only. | | | Thermal pad | | | _ | Exposed pad of the package. Connect this pad to ground or leave floating. Connect the thermal pad to a large-area ground plane for best thermal performance. | | # **6 Specifications** # **6.1 Absolute Maximum Ratings** Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------|--------------------------------------|----------------|-----------------------|------| | | Input pin, IN | -0.3 | 18 | | | | Output pin, OUT <sup>(3)</sup> | -0.3 | V <sub>IN</sub> + 0.3 | | | Voltage <sup>(2)</sup> | Sense pin, SNS <sup>(3)</sup> | -0.3 | V <sub>IN</sub> + 0.3 | V | | | Feedback pin, FB | -0.3 | 3 | | | | Enable pin, EN | -0.3 | 18 | | | Current | Maximum output current | Internally lin | nited | Α | | | Ambient (T <sub>A</sub> ) | -40 | 125 | | | Temperature | Operating junction (T <sub>J</sub> ) | -50 | 150 | °C | | | Storage (T <sub>STG</sub> ) | -65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|--------------------------------------------|--------------------------------|---------------------------|-------|------| | | | Human body model (HBM), per AE | C Q100-002 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), | All pins | ±500 | V | | | | per AEC Q100-011 | Corner pins | ±750 | | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. Product Folder Links: TLV767-Q1 <sup>(2)</sup> All voltages with respect to GND. <sup>(3)</sup> V<sub>IN</sub> + 0.3 V or 18 V (whichever is smaller). # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-------------------------|-------------------------------------------------------------------------------|-----|-----|------|------| | V <sub>IN</sub> | Input voltage | 2.5 | | 16 | V | | V <sub>EN</sub> | Enable voltage | 0 | | 16 | V | | V <sub>OUT</sub> | Output voltage | 0.8 | | 14.6 | V | | I <sub>OUT</sub> | Output current | 0 | | 1 | Α | | C <sub>OUT</sub> | Output capacitor <sup>(1)</sup> | 1 | 2.2 | 220 | μF | | C <sub>OUT</sub> ESR | Output capacitor ESR | 2 | | 500 | mΩ | | C <sub>IN</sub> | Input capacitor | | 1 | | μF | | C <sub>FF</sub> | Feed-forward capacitor (optional <sup>(2)</sup> , for adjustable device only) | | 10 | | pF | | I <sub>FB_DIVIDER</sub> | Feedback divider current <sup>(2)</sup> (adjustable device only) | 5 | | | μA | | T <sub>A</sub> | Ambient temperature range | -40 | | 125 | °C | | TJ | Junction temperature range | -40 | | 150 | °C | <sup>(1)</sup> Effective output capacitance of 0.5 µF minimum required for stability. ## **6.4 Thermal Information** | | | TLV767-Q1 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | DRB (VSON) | UNIT | | | | 8 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 51.9 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 66.2 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 24.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 24.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> C<sub>FF</sub> required for stability if the feedback divider current < 5 μA. Feedback divider current = V<sub>OUT</sub> / (R<sub>1</sub> + R<sub>2</sub>). See the Feed-Forward Capacitor (C<sub>FF</sub>) section for details. ### 6.5 Electrical Characteristics specified at $T_J = -40$ °C to 150°C, $V_{IN} = V_{OUT(nom)} + 1.5$ V or $V_{IN} = 2.5$ V (whichever is greater), FB/SNS tied to OUT, $I_{OUT} = 10$ mA, $V_{EN} = 2$ V, $C_{IN} = 1.0$ $\mu$ F, and $C_{OUT} = 1.0$ $\mu$ F (unless otherwise noted); typical values are at $T_J = 25$ °C | TID I, VEIN 2 | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|---------------| | | | T <sub>J</sub> = 25°C | | -0.5 | | 0.5 | % | | V <sub>OUT</sub> | Output accuracy | T 40%O to | V <sub>IN</sub> ≥ 3.0 V, 1 mA ≤ I <sub>OUT</sub> ≤ 1 A | -1 | | 1 | % | | VOU1 | output accuracy | T <sub>J</sub> = -40°C to<br>150°C | $2.5 \text{ V} \le \text{V}_{\text{IN}} < 3.0 \text{ V}, 1 \text{ mA} \le \text{I}_{\text{OUT}} \le 800 \text{ mA}$ | -1 | | 1 | % | | V <sub>FB</sub> | Feedback voltage | | | | 0.8 | | V | | V | Internal reference (adjustable device) | T <sub>J</sub> = 25°C | | -0.5 | | 0.5 | % | | $V_{REF}$ | Internal reference (adjustable device) | $T_J = -40^{\circ}$ C to 15 | 60°C | -1 | | 1 | 70 | | I <sub>FB</sub> | Feedback pin current | V <sub>FB</sub> = 1 V | | -20 | 1 | 50 | nA | | $\Delta V_{OUT(\Delta VIN)}$ | Line regulation <sup>(1)</sup> | V <sub>OUT(NOM)</sub> +1.5 \ | / ≤ V <sub>IN</sub> ≤ 16 V, I <sub>OUT</sub> = 10 mA | | | 0.02 | %/V | | ۸۱/ | Lood regulation | 1 mA ≤ I <sub>OUT</sub> ≤ 1 . | A, V <sub>IN</sub> ≥ 3.0 V | | 0.1 | 0.5 | %/A | | $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation | 1 mA ≤ I <sub>OUT</sub> ≤ 80 | 00 mA, 2.5 V ≤ V <sub>IN</sub> < 3.0 V | | 0.1 | 0.5 | 70/A | | V | Drangut valtage(2) | V <sub>IN(NOM)</sub> ≥ 3.0V, | I <sub>OUT</sub> = 1 A | 0.63 | 0.94 | 1.5 | V | | $V_{DO}$ | Dropout voltage <sup>(2)</sup> | 2.5 V ≤ V <sub>IN(NOM)</sub> | < 3.0 V, I <sub>OUT</sub> = 800 mA | 0.48 | 0.8 | 1.4 | V | | 1 | Output ourrant limit | $V_{OUT} = 0.9 \times V_{OUT(NOM)}, V_{IN} \ge 3.0V$<br>$V_{OUT} = 0.9 \times V_{OUT(NOM)}, 2.5 V \le V_{IN} < 3.0 V$ | | 1.1 | 1.37 | 1.6 | Α | | I <sub>CL</sub> | Output current limit | | | 0.81 | 1.28 | 1.6 | А | | I <sub>SC</sub> | Short-circuit current limit | V <sub>OUT</sub> = 0 V | | 150 | 250 | 350 | mA | | 1 | Quincant current | Adjustable output device, I <sub>OUT</sub> = 0 mA | | 25 | 50 | 80 | | | IQ | Quiescent current | Fixed output dev | rices, I <sub>OUT</sub> = 0 mA | 25 | 60 | 95 | - μA | | I <sub>GND</sub> | Ground current | I <sub>OUT</sub> = 1 A, V <sub>IN</sub> ≥ 3.0 V | | | 1.5 | | mA | | I <sub>SHUTDOWN</sub> | Shutdown current | V <sub>EN</sub> ≤ 0.4 V, V <sub>IN</sub> = 16 V | | 0.1 | 1.6 | 4 | μΑ | | V <sub>EN(HIGH)</sub> | Enable pin logic high | 2.5 V ≤ V <sub>IN</sub> ≤ 16 V | | 1.2 | | | V | | V <sub>EN(LOW)</sub> | Enable pin logic low | 2.5 V ≤ V <sub>IN</sub> ≤ 16 | V | | | 0.4 | V | | I <sub>EN</sub> | Enable pullup current | V <sub>EN</sub> = 0 V | | 200 | 400 | 800 | nA | | I <sub>PULLDOWN</sub> | Output pulldown current | V <sub>IN</sub> = 16 V, V <sub>OUT</sub> | = 2.5 V, V <sub>EN</sub> = 0 V | 0.9 | 1.4 | 1.6 | mA | | PSRR | Power-supply rejection ratio | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 300 mA, f = 120 Hz | | | 70 | | dB | | V <sub>n</sub> | Output noise voltage | BW = 10 Hz to 100 kHz, $V_{IN}$ = 3.3 V, $V_{OUT}$ = 0.8 V, $I_{OUT}$ = 100 mA | | | 60 | | $\mu V_{RMS}$ | | V <sub>UVLO+</sub> | UVLO threshold rising | V <sub>IN</sub> rising | | 2 | 2.22 | 2.4 | V | | V <sub>UVLO-</sub> | UVLO threshold falling | V <sub>IN</sub> falling | | 1.9 | 2.09 | 2.3 | V | | V <sub>UVLO(HYS)</sub> | UVLO hysteresis | - | | 100 | 130 | 200 | mV | | T <sub>SD(shutdown)</sub> | Thermal shutdown temperature | Temperature increasing | | | 180 | | °C | | T <sub>SD(reset)</sub> | Thermal shutdown reset temperature | Temperature falling | | | 160 | | °C | | | | 1 | | | | | | <sup>(1)</sup> Line regulation is measured with V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V (whichever is greater). (2) V<sub>DO</sub> is measured with V<sub>IN</sub> = 95% x V<sub>OUT(nom)</sub> for fixed output devices. V<sub>DO</sub> is not measured for fixed output devices when V<sub>OUT</sub> < 2.5 V. For the adjustable output device, V<sub>DO</sub> is measured with V<sub>FB</sub> = 95% x V<sub>FB(nom)</sub>. ### **6.6 Typical Characteristics** # 7 Detailed Description ## 7.1 Overview The TLV767-Q1 is a low quiescent current, high PSRR linear regulator capable of handling up to 1 A of load current. Unlike typical high current linear regulators, the TLV767-Q1 consumes significantly less quiescent current. This device is ideal for high current applications that require very sensitive power-supply rails. This device features an integrated foldback current limit, thermal shutdown, output enable, internal output pulldown, and undervoltage lockout (UVLO). This device delivers excellent line and load transient performance. This device is low noise and exhibits very good PSRR. The operating ambient temperature range of the device is $-40^{\circ}$ C to $+125^{\circ}$ C. # 7.2 Functional Block Diagrams Figure 7-1. Adjustable-Version Block Diagram Figure 7-2. Fixed-Version Block Diagram ### 7.3 Feature Description ### 7.3.1 Output Enable The enable pin for the device is an active-high pin. The output voltage is enabled when the voltage of the enable pin is greater than the high-level input voltage of the EN pin and disabled with the enable pin voltage is less than the low-level input voltage of the EN pin. If independent control of the output voltage is not needed, connect the enable pin to the input of the device. This device has an internal pullup current on the EN pin. The EN pin can be left floating to enable the device. The device has an internal pulldown circuit that activates when the device is disabled to actively discharge the output voltage. ### 7.3.2 Dropout Voltage Dropout voltage $(V_{DO})$ is defined as the input voltage minus the output voltage $(V_{IN} - V_{OUT})$ at the rated output current $(I_{RATED})$ , where the pass transistor is fully on. $I_{RATED}$ is the maximum $I_{OUT}$ listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well. For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the $R_{DS(ON)}$ of the device. $$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}} \tag{1}$$ #### 7.3.3 Foldback Current Limit The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brickwall-foldback scheme. The current limit transitions from a brickwall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. For this device, $V_{FOLDBACK} = 50\% \times V_{OUT(nom)}$ The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report. Figure 7-3 shows a diagram of the foldback current limit. Figure 7-3. Foldback Current Limit ### 7.3.4 Undervoltage Lockout (UVLO) The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis as specified in the *Electrical Characteristics* table. ### 7.3.5 Output Pulldown The device has an output pulldown circuit. V<sub>OUT</sub> pulldown sink to ground capability is listed in the *Electrical Characteristics* table. The output pulldown activates under the following conditions: - · Device disabled - $1.0 V < V_{IN} < V_{UVLO}$ The output pulldown current for this device is 1.2 mA typical, as listed in the *Electrical Characteristics* table of the *Specifications* section. Do not rely on the output pulldown circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input. This reverse current flow can cause damage to the device. See the *Reverse Current* section for more details. #### 7.3.6 Thermal Shutdown The device contains a thermal shutdown protection circuit to disable the device when the junction temperature $(T_J)$ of the pass transistor rises to $T_{SD(shutdown)}$ (typical). Thermal shutdown hysteresis assures that the device resets (turns on) when the temperature falls to $T_{SD(reset)}$ (typical). The thermal time-constant of the semiconductor die is fairly short, thus the device may cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during startup can be high from large $V_{\text{IN}} - V_{\text{OUT}}$ voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before startup completes. For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed its operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability. Submit Document Feedback Copyright © 2020 Texas Instruments Incorporated ### 7.4 Device Functional Modes ### 7.4.1 Device Functional Mode Comparison The *Device Functional Mode Comparison* table shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values. **Table 7-1. Device Functional Mode Comparison** | OPERATING MODE | PARAMETER | | | | | | |---------------------------------------------------|-------------------------------------------------------------|----------------------------------------|------------------------------------------|----------------------------|--|--| | OPERATING WIDDE | V <sub>IN</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | TJ | | | | Normal operation | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub> | $I_{OUT} < I_{OUT(max)}$ | $T_J < T_{SD(shutdown)}$ | | | | Dropout operation | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub> | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | $T_J < T_{SD(shutdown)}$ | | | | Disabled (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub> | V <sub>EN</sub> < V <sub>EN(LOW)</sub> | Not applicable | $T_{J} > T_{SD(shutdown)}$ | | | ### 7.4.2 Normal Operation The device regulates to the nominal output voltage when the following conditions are met: - The input voltage is greater than the set MID\_OUT output voltage plus the V<sub>MID\_OUT</sub> dropout voltage (V<sub>MID\_OUT(nom)</sub> + V<sub>DO(MID\_OUT)</sub>) - The current sourced from OUT or MID\_OUT is less than the current limits (I<sub>OUT</sub> < I<sub>CL(OUT)</sub> or I<sub>MID\_OUT</sub> < I<sub>CL(MID\_OUT)</sub>) respectively - The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>) - The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold or the EN pin is left floating ### 7.4.3 Dropout Operation If the input voltage is lower than the set MID\_OUT voltage plus the specified $V_{DO(MID\_OUT)}$ dropout voltage, but all other conditions are met for normal operation, the device operates in $V_{MID\_OUT}$ dropout mode. When the devcie operates in this mode while $V_{MID\_OUT}$ voltage is still higher than $V_{OUT(nom)} + V_{DO(OUT)}$ , then $V_{OUT}$ is still in regulation however $V_{MID\_OUT}$ voltage is in its dropout mode. In $V_{MID\_OUT}$ dropout mode, $V_{MID\_OUT}$ voltage tracks the input voltage and during this mode, the transient performance of $V_{MID\_OUT}$ voltage becomes significantly degraded because the MID\_OUT pass transistor is in the ohmic or triode region, and acts as a switch. Also $V_{MID\_OUT}$ line or load transients can result in large $V_{MID\_OUT}$ voltage deviations. The devcie enters $V_{DO(OUT)}$ dropout mode when the input voltage is lower than the set MID\_OUT voltage and $V_{MID\_OUT}$ is lower than $V_{OUT(nom) + VDO(OUT)}$ . In $V_{OUT}$ dropout mode, $V_{OUT}$ voltage tracks $V_{MID\_OUT}$ voltage which in return tracks the input voltage. During this mode, the transient performance of both $V_{MID\_OUT}$ and $V_{OUT}$ voltages becomes significantly degraded because the pass transistors are in the ohmic or triode region and acting as switches. Also line or load transients can result in large $V_{MID\_OUT}$ and $V_{OUT}$ voltages deviations. When the device is in a steady dropout state (defined as when the device is in dropout, $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during startup), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region. ### 7.4.4 Disabled The output of the device can be shutdown by forcing the voltage of the enable pin to less than the maximum EN pin low-level input voltage (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground. # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information ### 8.1.1 Adjustable Device Feedback Resistors The adjustable-version device requires external feedback divider resistors to set the output voltage. $V_{OUT}$ is set using the feedback divider resistors, $R_1$ and $R_2$ , according to the following equation: $$V_{OLIT} = V_{FB} \times (1 + R_1 / R_2)$$ (2) To ignore the FB pin current error term in the V<sub>OUT</sub> equation, set the feedback divider current to 100x the FB pin current listed in the *Electrical Characteristics* table. This setting provides the maximum feedback divider series resistance, as shown in the following equation: $$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$ (3) ### 8.1.2 Recommended Capacitor Types The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance. Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. As a rule of thumb, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value. ### 8.1.3 Input and Output Capacitor Requirements Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. An input capacitor is recommended if the source impedance is more than $0.5~\Omega$ . A higher value capacitor may be necessary if large, fast rise-time load or line transients are anticipated or if the device is located several inches from the input power source. Dynamic performance of the device is improved with the use of an output capacitor. Use an output capacitor within the range specified in the *Recommended Operating Conditions* table for stability. #### 8.1.4 Reverse Current Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device. Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of $V_{OUT} \le V_{IN} + 0.3 \text{ V}$ . - If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current - The output is biased when the input supply is not established - The output is biased above the input supply Submit Document Feedback Copyright © 2020 Texas Instruments Incorporated If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated. Figure 8-1 shows one approach for protecting the device. Figure 8-1. Example Circuit for Reverse Current Protection Using a Schottky Diode ### 8.1.5 Feed-Forward Capacitor (C<sub>FF</sub>) For the adjustable-voltage version device, a feed-forward capacitor ( $C_{FF}$ ) can be connected from the OUT pin to the FB pin. $C_{FF}$ improves transient, noise, and PSRR performance, but is not required for regulator stability. Recommended $C_{FF}$ values are listed in the *Recommended Operating Conditions* table. A higher capacitance $C_{FF}$ can be used; however, the startup time increases. For a detailed description of $C_{FF}$ tradeoffs, see the *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* application report. $C_{FF}$ and $R_1$ form a zero in the loop gain at frequency $f_Z$ , while $C_{FF}$ , $R_1$ , and $R_2$ form a pole in the loop gain at frequency $f_P$ . $C_{FF}$ zero and pole frequencies can be calculated from the following equations: $$f_Z = 1 / (2 \times \pi \times C_{FF} \times R_1) \tag{4}$$ $$f_P = 1 / (2 \times \pi \times C_{FF} \times (R_1 || R_2))$$ (5) $C_{FF} \ge 10$ pF is required for stability if the feedback divider current is less than 5 $\mu$ A. Equation 6 calculates the feedback divider current. $$I_{FB Divider} = V_{OUT} / (R_1 + R_2)$$ (6) To avoid startup time increases from $C_{FF}$ , limit the product $C_{FF} \times R_1 < 50 \ \mu s$ . For an output voltage of 0.8 V with the FB pin tied to the OUT pin, no CFF is used. ### 8.1.6 Power Dissipation (P<sub>D</sub>) Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress. To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation ( $P_D$ ). $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (7) #### Note Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation. For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation. The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. According to the following equation, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ). $$T_{J} = T_{A} + (R_{\theta,JA} \times P_{D}) \tag{8}$$ Thermal resistance $(R_{\theta JA})$ is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance. ### 8.1.7 Estimating Junction Temperature The JEDEC standard now recommends the use of psi $(\Psi)$ thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter $(\psi_{JT})$ and junction-to-board characterization parameter $(\psi_{JB})$ . These parameters provide two methods for calculating the junction temperature $(T_J)$ , as described in the following equations. Use the junction-to-top characterization parameter $(\psi_{JT})$ with the temperature at the center-top of device package $(T_T)$ to calculate the junction temperature. Use the junction-to-board characterization parameter $(\psi_{JB})$ with the PCB surface temperature 1 mm from the device package $(T_B)$ to calculate the junction temperature. $$T_{J} = T_{T} + \psi_{JT} \times P_{D} \tag{9}$$ where: - P<sub>D</sub> is the dissipated power - T<sub>T</sub> is the temperature at the center-top of the device package $$T_{J} = T_{B} + \psi_{JB} \times P_{D} \tag{10}$$ where: T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application report # 8.2 Typical Application This section discusses implementing this device for a typical application. Figure 8-2 shows the application circuit. Figure 8-2. Typical Application Circuit ### 8.2.1 Design Requirements Table 8-1 summarizes the design requirements for this application. **Table 8-1. Design Parameters** | PARAMETER | DESIGN REQUIREMENT | |----------------|--------------------| | Input voltage | 5 V | | Output voltage | 3.3 V | | Output current | 100 mA | ### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Transient Response As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude. If load transients are expected with ramp rates greater than 0.5 A/µs, use a 2.2-µF or larger output capacitor. # 8.2.2.2 Choose Feedback Resistors For this design example, $V_{OUT}$ is set to 3.3 V. The following equations set the feedback divider resistors for the desired output voltage: $$V_{OUT} = V_{FB} \times (1 + R_1 / R_2)$$ (11) $$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$ (12) For improved output accuracy, use Equation 12 and $I_{FB}$ = 50 nA as listed in the *Electrical Characteristics* table in the *Specifications* section to calculate the upper limit for series feedback resistance ( $R_1 + R_2 \le 660 \text{ k}\Omega$ ). The control-loop error amplifier drives the FB pin to the same voltage as the internal reference ( $V_{FB}$ = 0.8 V, as listed in the *Electrical Characteristics* table). Use Equation 11 to determine the ratio of $R_1$ / $R_2$ = 3.125. Use this ratio and solve Equation 12 for $R_2$ . Now calculate the upper limit for $R_2 \le 160 \text{ k}\Omega$ . Select a standard value resistor for $R_2$ = 160 k $\Omega$ . Reference Equation 11 and solve for R<sub>1</sub>: $$R_1 = (V_{OLIT} / V_{FB} - 1) \times R_2$$ (13) From Equation 13, $R_1$ = 500 k $\Omega$ can be determined. Select a standard value resistor for $R_1$ = 499 k $\Omega$ . $V_{OUT}$ = 3.3 V (as determined by Equation 11). ### 8.2.3 Application Curves # 9 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 2.5 V to 16 V. To ensure that the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least $V_{OUT(nom)}$ + 1.5 V or 2.5 V, whichever is greater. For a 1-A output current operation, the input supply must be 3 V or greater. Connect a low output impedance power supply directly to the input pin of the TLV767-Q1. # 10 Layout # 10.1 Layout Guidelines - Place input and output capacitors as close to the device as possible - Use copper planes for device connections to IN, OUT, and GND pins to optimize thermal performance - Place thermal vias around the device to distribute heat ## 10.2 Layout Examples Denotes a via Figure 10-1. Layout Example for the Adjustable Version Denotes a via Figure 10-2. Layout Example for the Fixed Version # 11 Device and Documentation Support # 11.1 Device Support ### 11.1.1 Device Nomenclature # Table 11-1. Available Options (1) | | • • • • • • • • • • • • • • • • • • • | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PRODUCT | V <sub>OUT</sub> | | TLV767xx(x)QWyyyRQ1 | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 33 = 3.3 V; 125 = 1.25 V). 01 indicates the adjustable output version.</li> <li>W indicates a wettable flanks package.</li> <li>yyy is the package designator.</li> <li>R is the package quantity. R is for the large quantity reel.</li> </ul> | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com. ### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Texas Instruments, TLV767EVM-014 Evaluation Module user's guide - Texas Instruments, Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator application report - Texas Instruments, Know Your Limits application report - Texas Instruments, Universal Low-Dropout (LDO) Linear Voltage Regulator MultiPkgLDOEVM-823 Evaluation Module user's guide # 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 11.5 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.7 Glossary **TI Glossary** This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 21-Feb-2021 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | TI. V ==== 1 C V E = = = 0 V | | 2011 | | | | 5 110 0 0 | (6) | | | | | | TLV76701QWDRBRQ1 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | V76701 | Samples | | TLV76733QWDRBRQ1 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | V76733 | Samples | | TLV76750QWDRBRQ1 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | V76750 | Samples | | TLV76760QWDRBRQ1 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | V76760 | Samples | | TLV76780QWDRBRQ1 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | V76780 | Samples | | TLV76790QWDRBRQ1 | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | V76790 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** 21-Feb-2021 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TLV767-Q1: NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Feb-2021 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV76701QWDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV76733QWDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV76750QWDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV76760QWDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV76780QWDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV76790QWDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 22-Feb-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV76701QWDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TLV76733QWDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TLV76750QWDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TLV76760QWDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TLV76780QWDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TLV76790QWDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203482/L PLASTIC QUAD FLAT PACK- NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated