Photocouplers Infrared LED & Photo IC

# **TLP5214A**

Isolated IGBT/Power MOSFET gate drive AC and brushless DC motor drives Industrial Inverters and Uninterruptible Power Supply (UPS)

The TLP5214A is a highly integrated 4.0 A output current IGBT gate drive photocoupler housed in a long creepage and clearance SO16L package.

The TLP5214A, a smart gate driver photocoupler, includes functions of IGBT desaturation detection, isolated fault status feedback, soft IGBT turn-off, active

Miller cramping and under voltage lockout (UVLO). Moreover, this phorocoupler has features of the desaturation leading edge blanking time, filtering time, and optimisation of the soft-shutdown performance for secure operation of applications. This photocoupler is suitable for driving IGBT and power MOSFET used in inverter applications.

The TLP5214A consists two infrared LEDs and two high-gain and high-speed ICs. They realize high current, high-speed output control and output fault status feedback.

Peak output current: ±4.0 A (max) Guaranteed performance over temperature: -40 to 110 °C Supply current: 3.8 mA (max) 15 V to 30 V Power supply voltage: Threshold input current: 6 mA (max) Propagation delay time: 150 ns (max) DESAT leading edge blanking time: 1.1 μs (typ.) Common-mode transient immunity: ±35 kV/μs (min) Isolation voltage: 5000 Vrms (min)

UL-recognized: UL 1577, File No.E67349

cUL-recognized :CSA Component Acceptance Service

No. 5A, File No.E67349

VDE approved: EN 60747-5-5, EN 62368-1 (Note 1)



Weight: 0.37 g (typ.)

· Construction mechanical rating

|                      | SO16L        |
|----------------------|--------------|
| Height               | 2.3 mm (max) |
| Creepage Distance    | 8.0 mm (min) |
| Clearance            | 8.0 mm (min) |
| Insulation Thickness | 0.4 mm (min) |

Note 1: When a VDE approved type is needed, please designate the Option(D4).

#### **Truth Table**

| l-              | UVLO                                            | DESAT                          | FAULT                        | V-   |  |
|-----------------|-------------------------------------------------|--------------------------------|------------------------------|------|--|
| IF (VCC2-VE) (1 |                                                 | (14Pin DESAT Terminal Input)   | (3Pin FAULT Terminal Output) | Vo   |  |
| OFF             | Not Active ( > VuvLo <sup>+</sup> )             | Not Active                     | High                         | Low  |  |
| ON              | Not Active ( > V <sub>UVLO</sub> <sup>+</sup> ) | Low ( < V <sub>DESATth</sub> ) | High                         | High |  |
| ON              | Not Active ( > VuvLo <sup>+</sup> )             | High ( > VDESATth)             | Low ( FAULT)                 | Low  |  |
| ON              | Active ( < VuvLo⁻)                              | Not Active                     | High                         | Low  |  |
| OFF             | Active ( < VuvLo⁻)                              | Not Active                     | High                         | Low  |  |

Start of commercial production 2017-03



## Pin Configuration (top view)



### **Internal Circuit**



Note: A 1- $\mu$ F bypass capacitor must be connected between pins 9 and 13, pins 13 and 16.



### Absolute Maximum Ratings (Note) (Unless otherwise specified, Ta = 25 °C)

|          | Characteristic                          | es                    | Symbol                | Rating                                | Unit  |
|----------|-----------------------------------------|-----------------------|-----------------------|---------------------------------------|-------|
| LED      | Input forward current                   | lF                    | 25                    | mA                                    |       |
|          | Input forward current derating (Ta ≥    | 95°C)                 | ∆l <sub>F</sub> /∆Ta  | -1                                    | mA/°C |
|          | Peak transient input forward current    | (Note 1)              | I <sub>FPT</sub>      | 1                                     | Α     |
|          | Peak transient input forward current of | lerating (Ta ≥ 95°C)  | ΔΙϝρτ/ΔΤα             | -25                                   | mA/°C |
|          | Reverse input voltage                   |                       | VR                    | 6                                     | V     |
|          | Input power dissipation                 |                       | PD                    | 145                                   | mW    |
|          | Input power dissipation derating (Ta    | ı ≥ 95°C)             | Δ P <sub>D</sub> /ΔTa | -5.0                                  | mW/°C |
| Detector | Positive input supply voltage           |                       | Vcc1                  | -0.5 to 7                             | V     |
|          | "H" peak output current                 | Ta = -40 to 110 °C    | ІОРН                  | -4.0                                  | Α     |
|          | "L" peak output current                 | (Note 2)              | lopl                  | +4.0                                  | Α     |
|          | FAULT output current                    |                       | IFAULT                | 8                                     | mA    |
|          | FAULT pin voltage                       | VFAULT                | -0.5 to Vcc1          | V                                     |       |
|          | Total output supply voltage             |                       | (VCC2-VEE)            | -0.5 to 35                            | V     |
|          | Negative output supply voltage          |                       | (VE-VEE)              | -0.5 to 15                            | V     |
|          | Positive output supply voltage          |                       | (VCC2-VE)             | -0.5 to 35 - (VE-VEE)                 | V     |
|          | Output voltage                          |                       | Vo                    | -0.5 to VCC2                          | V     |
|          | Peak clamping sinking current           |                       | lClamp                | 1.7                                   | Α     |
|          | Miller clamping pin voltage             |                       | VClamp                | -0.5 to VCC2                          | V     |
|          | DESAT voltage                           |                       | VDESAT                | V <sub>E</sub> to V <sub>E</sub> + 10 | V     |
|          | Output power dissipation                |                       | Po                    | 410                                   | mW    |
|          | Output power dissipation derating (Ta   | Δ P <sub>O</sub> /ΔTa | -14.0                 | mW/°C                                 |       |
| Common   | Operating temperature range             |                       | Topr                  | -40 to 110                            | °C    |
|          | Storage temperature range               |                       | Tstg                  | -55 to 125                            | °C    |
|          | Lead soldering temperature (10 s)       | (Note 3)              | Tsol                  | 260                                   | °C    |
|          | Isolation voltage (AC, 60 s, R.H. ≤ 60  | %) (Note 4)           | BVS                   | 5000                                  | Vrms  |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note: A ceramic capacitor (1  $\mu$ F) should be connected between pins 9 and 13, pins 13 and 16 to stabilize the operation of the high gain linear amplifier. Furthermore, in case  $V_E - V_{EE} > 0$  V, a bypass capacitor, which has good high frequency characteristic, a ceramic capacitor (1  $\mu$ F) should be connected between pins 9 and 16. Failure to provide the bypassing may impair the switching property. The total lead length between capacitor and coupler should not exceed 1 cm.

- Note 1: Pulse width  $P_W \le 1 \mu s$ , 300 pps
- Note 2: Exponential waveform pulse width  $P_W \le 0.2 \mu s$ ,  $f \le 15 \text{ kHz}$ ,  $V_{CC2}$  = 15 V
- Note 3: For the effective lead soldering area.
- Note 4: This device considered a two-terminal device: All pins on the LED side are shorted together, and all pin on the photodetector side are shorted together.

## **Recommended Operating Conditions (Note)**

| Characteristics                      | Symbol               | Min | Тур. | Max           | Unit |
|--------------------------------------|----------------------|-----|------|---------------|------|
| Total output supply voltage (Note 1) | (VCC2-VEE)           | 15  | -    | 30            | V    |
| Negative output supply voltage       | (VE-VEE)             | 0   | -    | 15            | V    |
| Positive output supply voltage       | (VCC2-VE)            | 15  | -    | 30 - (VE-VEE) | V    |
| Positive input supply voltage        | Vcc1                 | 3.3 | -    | 5.5           | V    |
| Input on-state current (Note 2)      | IF(ON)               | 7.5 | -    | 10            | mA   |
| Input off-state voltage              | V <sub>F</sub> (OFF) | 0   | -    | 0.8           | V    |
| Operating frequency (Note 3)         | f                    | -   | -    | 50            | kHz  |

Note: Recommended operating conditions are given as a design guideline to obtain expected performance of the device. Additionally, each item is an independent guideline respectively. In developing designs using this product, please confirm specified characteristics shown in this document.

TLP5214A

Note 1: If the  $V_{CC2}$  rise slope is sharp, an internal circuit might not operate with stability. Please design the  $V_{CC2}$  rise slope under 3.0 V /  $\mu$ s.

Note 2: Input signal rise time (fall time)  $\leq 0.5 \mu s$ .

Note 3: Exponential waveform.  $I_{OPH} \ge -4.0 \text{ A} (\le 90 \text{ ns}), I_{OPL} \le 4.0 \text{ A} (\le 90 \text{ ns}), Ta = 110 °C$ 

# Electrical Characteristics (Note) (Unless otherwise specified, Ta = -40 to 110 $^{\circ}$ C, VCC2 - VEE = 15 to 30 V, VE - VEE = 0 V)

| Characteristics                                 | Symbol              | Test<br>Circuit | Test Condition                              | Min      | Тур.     | Max   | Unit |  |
|-------------------------------------------------|---------------------|-----------------|---------------------------------------------|----------|----------|-------|------|--|
| Input forward voltage                           | VF                  | _               | IF = 10 mA, Ta = 25°C                       | 1.4      | -        | 1.7   | ٧    |  |
| Input reverse current                           | IR                  | _               | V <sub>R</sub> = 5 V                        | -        | -        | 10    | μА   |  |
| Input capacitance                               | Ct                  | _               | V = 0 V, f = 1 MHz, Ta = 25 °C              | -        | 95       | -     | pF   |  |
| EALII T low lovel output voltage                | \/ <del>=</del>     |                 | IFAULT = 1.1 mA, VCC1 = 5.5 V               | -        | 0.2      | 0.4   |      |  |
| FAULT low level output voltage                  | VFAULTL             | _               | IFAULT = 1.1 mA, VCC1 = 3.3 V               | -        | 0.2      | 0.4   | V    |  |
| EALILT high level output outront                | leave ev            |                 | VFAULT = 5.5 V, VCC1 = 5.5 V,<br>Ta = 25 °C | -        | -        | 0.5   |      |  |
| FAULT high level output current                 | IFAULTH             | 1               | VFAULT = 5.5 V, VCC1 = 3.3 V,<br>Ta = 25 °C | -        | -        | 0.3   | μΑ   |  |
| High level output current (Note 1)              | Іорн                | 1               | Vo = Vcc2 - 4 V                             | -        | -4.0     | -1.2  |      |  |
| High level output current (Note 1)              | IOPH                | '               | Vo = Vcc2 - 7 V                             | -        | -6.5     | -3.0  |      |  |
| Low level output current (Note 1)               | lopl                | 2               | Vo = VEE + 2.5 V                            | 1.2      | 3.5      | -     | A .  |  |
| Low level output current (Note 1)               | IOPL                | 2               | Vo = VEE + 7 V                              | 3        | 5.5      | -     |      |  |
| Low level output current during fault condition | lolf                | _               | VO - VEE = 14 V                             | 90       | 150      | 230   | mA   |  |
| High level output voltage                       | Voн                 | 3               | IO = -100 mA                                | Vcc2-0.3 | VCC2-0.1 | -     |      |  |
| Low level output voltage                        | Vol                 | 4               | IO = 100 mA                                 | -        | 0.1      | 0.2   | V    |  |
| Clamp pin threshold voltage                     | V <sub>tClamp</sub> | _               | _                                           | -        | 2.5      | -     |      |  |
| Clamp low level sinking current                 | ICL                 | _               | Vo = VEE + 2.5 V                            | 0.56     | 1.8      | -     | Α    |  |
| High level supply current                       | Ісс2н               | 5               | Io = 0 mA                                   | -        | 2.4      | 3.8   |      |  |
| Low level supply current                        | ICC2L               | 6               | Io = 0 mA                                   | -        | 2.3      | 3.8   |      |  |
| Blanking capacitor charging current             | Ichg                | 7               | VDESAT = 2 V                                | -0.33    | -0.24    | -0.13 | mA   |  |
| Blanking capacitor discharge current            | IDSCHG              | 8               | V <sub>DESAT</sub> = 7 V                    | 10       | 49       | -     |      |  |
| DESAT threshold voltage                         | VDESAT              | _               | VCC2 - VE > VUVLO-                          | 5.9      | 6.5      | 7.5   |      |  |
|                                                 | Vuvlo+              | 9               | Vo > 5 V                                    | 10.5     | 11.6     | 13.5  | Ī.,  |  |
| UVLO threshold voltage                          | V <sub>UVLO</sub> - | 9               | V <sub>O</sub> < 5 V                        | 9.2      | 10.3     | 11.1  | V    |  |
| UVLO hysteresis                                 | UVLO <sub>HYS</sub> | _               | _                                           | -        | 1.3      | -     | 1    |  |
| Threshold input current (L/H)                   | IFLH                | 10              | VCC2 = 30 V, VO < 5 V                       | -        | 2.6      | 6     | mA   |  |
| Threshold input voltage (H/L)                   | VFHL                | _               | VCC2 = 30 V, VO > 5 V                       | 0.8      | -        | -     | V    |  |

Note: All typical values are at Ta = 25 °C

Note: This product is more sensitive than conventional products to electrostatic discharge ESD owing to its low power consumption design.

It is therefore all the more necessary to observe general precautions regarding ESD when handling this component.

Note 1:  $I_0$  application time  $\leq 50 \mu s$ , 1 pulse

# Isolation Characteristics (Note) (Ta = 25 °C)

| Characteristic              | Symbol Test Condition |                                     | Min              | Тур.             | Max | Unit |
|-----------------------------|-----------------------|-------------------------------------|------------------|------------------|-----|------|
| Capacitance input to output | Cs                    | Vs = 0 V, f = 1 MHz                 | -                | 1.0              | -   | pF   |
| Isolation resistance        | Rs                    | R.H. ≤ 60 %, V <sub>S</sub> = 500 V | 10 <sup>12</sup> | 10 <sup>14</sup> | -   | Ω    |
| Isolation voltage           | BVs                   | AC, 60 s                            | 5000             | -                |     | Vrms |

Note: This device considered a two-terminal device: All pins on the LED side are shorted together, and all pin on the photodetector side are shorted together.

# Switching Characteristics (Note) (Unless otherwise specified, Ta = -40 to 110 °C, VCC2 - V EE = 15 to 30 V, VE - VEE = 0 V)

| Characteristics                             | Characteristics Symbol Test Circuit Test Condition |                | Condition        | Min                                                                                                                                | Тур.                                                          | Max        | Unit |     |       |    |
|---------------------------------------------|----------------------------------------------------|----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------|------|-----|-------|----|
| Propagation delay time                      | $L\toH$                                            | tpLH           |                  |                                                                                                                                    | $I_F = 0 \rightarrow 10 \text{ mA}$                           | 50         | 85   | 150 |       |    |
| (Note 1)                                    | $H \rightarrow L$                                  | tpHL           |                  |                                                                                                                                    | I <sub>F</sub> = 10 → 0 mA                                    | 50         | 90   | 150 | ns    |    |
| Output rise time (10-90 %)                  | (Note 1)                                           | tr             |                  | $R_g = 10 \Omega$ ,                                                                                                                | $I_F = 0 \rightarrow 10 \text{ mA}$                           | -          | 32   | -   |       |    |
| Output fall time (90-10 %)                  | (Note 1)                                           | tf             | 11               | $C_g = 25 \text{ nF},$                                                                                                             | I <sub>F</sub> = 10 → 0 mA                                    | -          | 18   | -   |       |    |
| Pulse with distortion                       | (Note 1)                                           | tpHL-tpLH      |                  | V <sub>CC2</sub> = 30 V                                                                                                            | I <sub>F</sub> = 0 ↔ 10 mA                                    | -          | -    | 50  |       |    |
| Propagation delay skew (device to device)   | (Note 1)<br>(Note 2)                               | tpsk           |                  |                                                                                                                                    | I <sub>F</sub> = 0 ↔ 10 mA                                    | -80        | -    | 80  |       |    |
| DESAT sense to 90% dela                     | ay                                                 | tDESAT(90%)    |                  |                                                                                                                                    | Cg = 25 nF                                                    | -          | 230  | 500 |       |    |
| DESAT sense to 10% dela                     | av.                                                | tDESAT(10%)    |                  |                                                                                                                                    | Cg = 25 nF                                                    | -          | 7.0  | 8.5 |       |    |
|                                             | • 9                                                | 3220711(1070)  | CDESAT = 100 pF, | 1 1 1 1                                                                                                                            | CDESAT = 100 pF,                                              | Cg = 10 nF | -    | 2.5 | 3.5   | μS |
| DESAT leading edge blank                    | king time                                          | tDESAT(LEB)    |                  | Rg = $10 \Omega$ ,<br>VCC2 = $30 \text{ V}$ .                                                                                      |                                                               | -          | 1.1  | -   |       |    |
| DESAT filter time                           |                                                    | tDESAT(FILTER) |                  | $R_F = 2.1 \text{ k}\Omega$                                                                                                        |                                                               | -          | 90   | -   | ns    |    |
| DESAT sense to low level FAULT signal delay |                                                    | tDESAT(FAULT)  | 12 V             | 12                                                                                                                                 | V <sub>CC1</sub> = 5 V                                        |            | ı    | 350 | 550   | ns |
| DESAT sense to low propa                    | agation                                            | tdesat(low)    |                  |                                                                                                                                    |                                                               | -          | 200  | -   | 115   |    |
| DESAT input mute                            |                                                    | tdesat(mute)   |                  |                                                                                                                                    |                                                               | 7          | 20   | -   |       |    |
| RESET to high level FAUL signal delay       | .Т                                                 | treset(fault)  |                  | $C_{DESAT} = 100 \text{ pF},$ $Rg = 10 \Omega,$ $V_{CC2} = 30 \text{ V},$ $R_{F} = 2.1 \text{ k}\Omega,$ $V_{CC1} = 5.5 \text{ V}$ |                                                               | 0.2        | 0.6  | 2   | μS    |    |
| High-level Common-mode transient immunity   | (Note 3)                                           | СМн            |                  | $T_a = 25$ °C,<br>Rg = 10 Ω,                                                                                                       | V <sub>O (min)</sub> = 26 V,<br>V <sub>FAULT(min)</sub> = 2 V | ±35        | 1    | -   |       |    |
| Low-level Common-mode transient immunity    | (Note 4)                                           | CML            | 13 to<br>16      | Cg = 25  nF,                                                                                                                       | V <sub>O (max)</sub> = 1 V,<br>VFAULT(max) = 0.8 V            | ±35        | -    | -   | kV/μs |    |

Note: All typical values are at  $T_a = 25$  °C.

Note 1: Input signal (f = 10 kHz, duty = 50%, tr = tf = 5 ns or less)  $C_L$  is approximately 15 pF which includes probe and stray wiring capacitance.

Note 2: The propagation delay skew, t<sub>psk</sub>, is equal to the magnitude of the worst-case difference in t<sub>pHL</sub> and/or t<sub>pLH</sub> that will be seen between units at the same given conditions (supply voltage, input current, temperature, etc).

Note 3:  $CM_H$  is the maximum rate of fall of the common mode voltage that can sustained with the output voltage in the logic high state ( $V_O > 26 \text{ V or } V_{FAULT} > 2 \text{ V}$ ).

Note 4:  $CM_L$  is the maximum rate of rise of the common mode voltage that can sustained with the output voltage in the logic low state ( $V_O < 1 \text{ V or V}_{FAULT} < 0.8 \text{ V}$ ).

#### **Test Circuit**

Test Circuit 1: IOPH



Test Circuit 2: IOPL



**Test Circuit 3: VOH** 



**Test Circuit 4: Vol** 



Test Circuit 5: ICC2H



Test Circuit 6: ICC2L



#### **Test Circuit 7: ICHG**



#### Test Circuit 8: IDSCHG



**Test Circuit 9: VUVLO** 



Test Circuit 10: IFLH



### Test Circuit 11: tpLH, tpHL, tr, tf, | tpHL-tpLH |

 $I_F = 10$  mA (P.G.) (f =10 kHz, duty = 50%, rise / fall time 5 ns or less)



P.G.: Pulse generator



Test Circuit 12: tdesat(90%), tdesat(10%), tdesat(Leb), tdesat(Filter), tdesat(Fault), tdesat(Low), tdesat(Mute), treset(Fault)

 $I_F = 10$  mA (P.G.) (f = 10 kHz, duty = 50%, rise / fall time 5 ns or less)



P.G.: Pulse generator



## Test Circuit 13: CMR\_LED1 ON



# Test Circuit 14: CMR\_LED1 OFF



# Test Circuit 15: CMR\_LED2 ON



# Test Circuit 16: CMR\_LED2 OFF



# **Characteristics Curves (Note)**







400



 $t_{pHL},\,t_{pLH},\,|t_{pHL}$  -  $t_{pLH}|$  -  $V_{CC2}$ 



t<sub>DESAT(90%)</sub> - T<sub>a</sub>



tDESAT(10%) - Ta



t<sub>DESAT(LEB)</sub> - T<sub>a</sub>









Note: The above characteristics curves are presented for reference only and not guaranteed by production test, unless otherwise noted.

## Soldering and Storage

### (1) Precautions for Soldering

The soldering temperature should be controlled as closely as possible to the conditions shown below, irrespective of whether a soldering iron or a reflow soldering method is used.

· When using soldering reflow

The soldering temperature profile is based on the package surface temperature.

(See the figure shown below, which is based on the package surface temperature.)

Reflow soldering must be performed once or twice.

The mounting should be complicated with the interval from the first to the last mountings being 2 weeks.



|                                                          | Symbol         | Min | Max | Unit |
|----------------------------------------------------------|----------------|-----|-----|------|
| Preheat temperature                                      | Ts             | 150 | 200 | °C   |
| Preheat time                                             | ts             | 60  | 120 | S    |
| Ramp-up rate (T <sub>L</sub> to T <sub>P</sub> )         |                |     | 3   | °C/s |
| Liquidus temperature                                     | T <sub>L</sub> | 217 |     | °C   |
| Time above T <sub>L</sub>                                | t∟             | 60  | 150 | S    |
| Peak temperature                                         | T <sub>P</sub> |     | 260 | °C   |
| Time during which $T_c$ is between $(T_P - 5)$ and $T_P$ | t <sub>P</sub> |     | 30  | s    |
| Ramp-down rate $(T_P \text{ to } T_L)$                   |                |     | 6   | °C/s |

#### An example of a temperature profile when lead(Pb)-free solder is used

· When using soldering flow

Preheat the device at a temperature of 150 °C (package surface temperature) for 60 to 150 seconds. Mounting condition of 260 °C within 10 seconds is recommended.

Flow soldering must be performed once.

When using soldering iron

Complete soldering within 10 seconds for lead temperature not exceeding 260 °C or within 3 seconds not exceeding 350 °C.

Heating by soldering iron must be done only once per lead.

#### (2) Precautions for General Storage

- · Avoid storage locations where devices may be exposed to moisture or direct sunlight.
- Follow the precautions printed on the packing label of the device for transportation and storage.
- Keep the storage location temperature and humidity within a range of 5 °C to 35 °C and 45 % to 75 %.
- Do not store the products in locations with poisonous gases (especially corrosive gases) or in dusty conditions.
- Store the products in locations with minimal temperature fluctuations. Rapid temperature changes during storage can cause condensation, resulting in lead oxidation of corrosion, which will deteriorate the solderability of the leads.
- · When restoring devices after removal from their packing, use anti-static containers.
- Do not allow loads to be applied directly to devices while they are in storage.
- If devices have been stored for more than two years under normal storage conditions, it is recommended that you check the leads for ease of soldering prior to use.



# **Land Pattern Dimensions for Reference Only**



Unit: mm

# Marking



### 1. Ordering Method

When placing an order, please specify the part number, the tape and the quantity (Multiples of 1500) as shown in the following example.

Example) TLP5214A(TP,E 1500 pcs

Part number: TLP5214A Tape type: TP (12-mm pitch)

[[G]]/RoHS COMPATIBLE: E (Note 1)

Quantity (must be a multiple of 1500): 1500 pcs

Note 1:Please contact your Toshiba sales representative for details on environmental information such as the product's RoHS compatibility.

RoHS is the Directive 2011/65/EU of the European Parliament and of the Council of 8 June 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment.

#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical
  equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to
  control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative or contact us via our website.
- . Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- GaAs (Gallium Arsenide) is used in Product. GaAs is harmful to humans if consumed or absorbed, whether in the form of dust or vapor. Handle with care and do not break, cut, crush, grind, dissolve chemically or otherwise expose GaAs in Product.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
   OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

https://toshiba.semicon-storage.com/