## **TLE9185QXV33** #### **BLDC** Driver #### 1 Overview #### **Features** - Low-drop voltage regulator 3.3 V, 250 mA for main supply - Three half-bridge gate drivers for external N-channel MOSFETs - Adaptive MOSFET gate control: - Regulation of the MOSFET switching time - Reduced switching losses in PWM mode - High efficient constant gate charge - Control of reverse battery protection MOSFET - One low-side capable current sense amplifier (CSA) with configurable gain for protection and diagnosis - Configurable wake-up sources - Six PWM inputs - High-side and low-side PWM capable - Active free-wheeling - Up to 25 kHz PWM frequency - 32 bit serial peripheral interface (SPI) with cyclic redundancy check (CRC) - Very low quiescent current consumption in Stop Mode and Sleep Mode - Periodic cyclic wake in Normal Mode, Stop Mode and Sleep Mode - Reset and interrupt output - Drain-source monitoring and open-load detection - Configurable time-out and window watchdog - Overtemperature and short circuit protection features - Leadless power package with support of optical lead tip inspection - · Green Product (RoHS compliant) # infineon #### Overview ### **Potential applications** - Auxiliary pumps (fuel, water, etc.) - Blower motor - · Engine cooling fan - Sunroof module - Transfer case #### **Product validation** Qualified for automotive applications. Product validation according to AEC-Q100. ## **Description** The TLE9185QXV33 is a multifunctional IC with integrated power supply, multiple half-bridges and support features in an exposed pad PG-VQFN-48 power package. The device is designed for various motor control automotive applications. To support these applications, the BLDC Driver provides the main functions, such as a 3.3 V low-dropout voltage regulator, three half-bridges for BDLC motor control, one current sense amplifier and one 32 bit serial peripheral interface (SPI). The device includes diagnostic and supervision features, such as drain-source monitoring and open-load detection, short circuit protection, configurable time-out and window watchdog, as well as overtemperature protection. The device is intended to operate with 3.3 V microcontroller. | Туре | Package | Marking | |--------------|------------|-----------| | TLE9185QXV33 | PG-VQFN-48 | TLE9185QX | ## **Table of Contents** | 1 | Overview | 1 | |-------------------|----------------------------------------------------------------------------------------------|------| | 2 | Block Diagram | 7 | | 3.1<br>3.2<br>3.3 | Pin Configuration Pin Assignment Pin Definitions and Functions Hints for not functional pins | 8 | | <b>4</b><br>4.1 | General Product Characteristics | | | 4.2 | Functional Range | | | 4.3 | Thermal Resistance | | | 4.4 | Current Consumption | | | 5 | System Features | . 16 | | 5.1 | Short State Machine Description | . 16 | | 5.2 | Device Configuration | . 17 | | 5.3 | Block Description of State Machine | | | 5.4 | State Machine Modes Description | | | 5.4.1 | Init Mode | | | 5.4.2 | Normal Mode | | | 5.4.3 | Stop Mode | | | 5.4.4 | Sleep Mode | | | 5.4.5 | Restart Mode | | | 5.4.6 | Fail-Safe Mode | | | 5.4.7 | Software Development Mode | | | 5.5 | Transition Between States | | | 5.5.1 | Transition into Init Mode | | | 5.5.2 | Init Mode -> Normal Mode | | | 5.5.3<br>5.5.4 | Normal Mode -> Stop Mode | | | 5.5.4<br>5.5.5 | Normal Mode -> Sleep Mode Stop Mode -> Normal Mode | | | 5.5.6 | Stop Mode -> Normal Mode | | | 5.5.7 | Restart Mode -> Normal Mode | | | 5.5.8 | Fail-Safe Mode -> Restart Mode | | | 5.6 | Reaction on Detected Faults | | | 5.6.1 | Stay in Current State | | | 5.6.2 | Transition into Restart Mode | | | 5.6.3 | Transition into Fail-Safe Mode | | | 5.7 | Wake Features | | | 5.7.1 | Cyclic Wake | | | 5.7.2 | Internal Timers | | | 5.8 | VS Supply Multiplexing | | | 6 | Voltage Regulator 1 | . 32 | | 6.1 | Block Description | | | 6.2 | Functional Description | | | 6.3 | Electrical Characteristics | | | 7 | High-Voltage Wake Input | . 35 | |---------|-----------------------------------------------------------------|------| | 7.1 | Block Description | . 35 | | 7.2 | High-Voltage Wake Function | . 36 | | 7.2.1 | Functional Description | . 36 | | 7.2.2 | Wake Input Configuration | . 36 | | 7.3 | Electrical Characteristics | . 38 | | 8 | Interrupt Function | . 39 | | 8.1 | Block and Functional Description | . 39 | | 8.2 | Electrical Characteristics | . 42 | | 9 | Gate Drivers | . 43 | | 9.1 | MOSFET control | . 43 | | 9.2 | Static activation | . 44 | | 9.2.1 | Static activation of a high-side MOSFET | . 45 | | 9.2.2 | Static activation of a low-side MOSFET | | | 9.2.3 | Turn-off of the high-side and low-side MOSFETs of a half-bridge | | | 9.3 | PWM operation | | | 9.3.1 | Determination of the active and freewheeling MOSFET | | | 9.3.2 | Configurations in PWM mode | | | 9.3.3 | PWM operation with 3 PWM inputs | | | 9.3.3.1 | Control signals with active free-wheeling (AFWx = 1) | | | 9.3.3.2 | Control signals with passive free-wheeling (AFWx = 0) | | | 9.3.3.3 | Time modulation of pre-charge and pre-discharge times | | | 9.3.3.4 | Operation at high and low duty cycles | | | 9.3.3.5 | Measurements of the switching times | | | 9.3.4 | PWM operation with 6 PWM inputs | | | 9.3.5 | Status bits for regulation of turn-on and turn-off delay times | | | 9.3.6 | Gate driver current | | | 9.4 | Passive discharge | | | 9.5 | Slam mode | | | 9.6 | Parking braking mode | . 79 | | 9.7 | Charge pump | | | 9.8 | Frequency modulation | . 81 | | 9.9 | Electrical characteristics gate driver | . 82 | | 10 | Supervision Functions | . 90 | | 10.1 | Reset Function | | | 10.1.1 | Reset Output Description | . 90 | | 10.1.2 | Soft Reset Description | | | 10.2 | Watchdog Function | | | 10.2.1 | Time-Out Watchdog | . 93 | | 10.2.2 | Window Watchdog | | | 10.2.3 | Watchdog Setting Check Sum | | | 10.2.4 | Watchdog during Stop Mode | | | 10.3 | VSINT Power On Reset | | | 10.4 | VSINT Under- and Overvoltage | | | 10.4.1 | VSINT Undervoltage | | | 10.4.2 | VSINT Overvoltage | | | | | | | 10.5 | VS Under- and Overvoltage | 98 | |----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | 10.5.1 | VS Undervoltage | 98 | | 10.5.2 | VS Overvoltage | 98 | | 10.6 | VCC1 Over-/ Undervoltage and Undervoltage Prewarning | 99 | | 10.6.1 | VCC1 Undervoltage and Undervoltage Prewarning | 99 | | 10.6.2 | VCC1 Overvoltage | 100 | | 10.7 | VCC1 Short Circuit Diagnostics | 100 | | 10.8 | Thermal Protection | 101 | | 10.8.1 | Individual Thermal Shutdown | 101 | | 10.8.2 | Temperature Prewarning | 101 | | 10.8.3 | Thermal Shutdown | 101 | | 10.9 | Bridge driver | 102 | | 10.9.1 | Bridge driver supervision with activated charge pump | 102 | | 10.9.1.1 | Drain-source voltage monitoring | 102 | | 10.9.1.2 | Cross-current protection and drain-source overvoltage blank time | 103 | | 10.9.1.3 | OFF-state diagnostic | 104 | | 10.9.1.4 | Charge pump undervoltage | 105 | | 10.9.1.5 | Switching parameters of MOSFETs in PWM mode | 105 | | 10.9.2 | Low-side drain-source voltage monitoring during braking | 105 | | 10.9.3 | VS or VSINT Overvoltage braking | 106 | | 10.10 | Current sense amplifier | 106 | | 10.10.1 | Unidirectional and bidirectional operation | 106 | | 10.10.2 | Gain configuration | 107 | | 10.10.3 | Overcurrent Detection | 107 | | 10.10.4 | CSO output capacitor | 109 | | 10 11 | Floatsiaal Chasastasiatiaa | | | 10.11 | Electrical Characteristics | 110 | | 10.11<br><b>11</b> | | | | 11 | Serial Peripheral Interface | 118 | | 11 | Serial Peripheral Interface | <b>118</b> | | <b>11</b><br>11.1<br>11.2 | Serial Peripheral Interface | <b>118</b> 118 | | 11<br>11.1<br>11.2<br>11.3 | Serial Peripheral Interface | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC | 118 118 121 121 | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers | | | 11.1 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2<br>11.6 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers Device Status Registers | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2<br>11.6<br>11.6.1 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers Device Status Registers Status registers bridge driver | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2<br>11.6<br>11.6.1<br>11.6.2 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers Device Status Registers | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2<br>11.6<br>11.6.1<br>11.6.2<br>11.6.3 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers Device Status Registers Status registers bridge driver Family and product information register | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2<br>11.6<br>11.6.1<br>11.6.2<br>11.6.3<br>11.7 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers Device Status Registers Status registers bridge driver Family and product information register Electrical Characteristics Application Information | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2<br>11.6<br>11.6.1<br>11.6.2<br>11.6.3<br>11.7 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers Device Status Registers Status registers bridge driver Family and product information register Electrical Characteristics | 118118118121122125125127127128141163183185 | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2<br>11.6<br>11.6.1<br>11.6.2<br>11.6.3<br>11.7 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers Device Status Registers Status registers bridge driver Family and product information register Electrical Characteristics Application Information Application Diagrams ESD Tests | | | 11<br>11.1<br>11.2<br>11.3<br>11.3.1<br>11.4<br>11.4.1<br>11.5<br>11.5.1<br>11.5.2<br>11.6<br>11.6.1<br>11.6.2<br>11.6.3<br>11.7 | Serial Peripheral Interface SPI Block Description Failure Signalization in the SPI Data Output SPI Programming CRC SPI Bit Mapping Register Banking SPI control registers Device Control Registers Control registers bridge driver SPI status information registers Device Status Registers Electrical Characteristics Application Information Application Diagrams | | 5 | 13 | Package Outlines | 190 | |----|------------------|-----| | 14 | Revision History | 191 | 6 **Block Diagram** #### **Block Diagram** 2 Figure 1 **Block Diagram** **Pin Configuration** ## 3 Pin Configuration ### 3.1 Pin Assignment Figure 2 Pin Configuration #### 3.2 Pin Definitions and Functions | Pin | Symbol | Function | |-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------| | 1 | VCC1 | Voltage reference for CSA, SPI and PWM inputs. Output voltage 1 | | 2 | RSTN | Reset Output. Active LOW, internally passive pull-up with open-drain output | | 3 | INTN/TEST | Interrupt Output. Active LOW output, push-pull structure TEST. Connect to GND (via pull-down) to activate Software Development Mode | | 4 | SDO | SPI Data Output to Microcontroller (=MISO). Push-pull structure | | 5 | SDI | SPI Data Input from Microcontroller (=MOSI). Internal pull-down | | 6 | GND | Ground. Analog/digital ground | | 7 | CSAP | Not Inverting input of Current Sense Amplifier. | ### **Pin Configuration** | Pin | Symbol | Function | |-----|----------|---------------------------------------------------------------------| | 8 | CSAN | Inverting input of Current Sense Amplifier. | | 9 | CSO | Current Sense Amplifier Output. | | 10 | CLK | SPI Clock Input. Internal passive pull-down | | 11 | N.U. | Not used. | | 12 | N.U. | Not used. | | 13 | N.U. | Not used. | | 14 | N.U. | Not used. | | 15 | N.U. | Not used. | | 16 | GND | Ground | | 17 | N.U. | Not used. | | 18 | CSN | SPI Chip Select Not input. Internal passive pull-up | | 19 | SL | Source Low Side. | | 20 | GL2 | Gate Low Side 2. | | 21 | GL1 | Gate Low Side 1. | | 22 | PWM2 | PWM input 2. Internal passive pull-up | | 23 | GH2 | Gate High Side 2. | | 24 | SH2 | Source High Side 2. | | 25 | SH1 | Source High Side 1. | | 26 | GH1 | Gate High Side 1. | | 27 | PWM1/CRC | PWM input 1. Internal passive pull-down | | | | CRC. Connect to GND (via pull-down) to activate CRC functionality | | 28 | CPC2N | Negative connection to Charge Pump Capacitor 2. | | 29 | CPC2P | Positive connection to Charge Pump Capacitor 2. | | 30 | CPC1P | Positive connection to Charge Pump Capacitor 1. | | 31 | CPC1N | Negative connection to Charge Pump Capacitor 1. | | 32 | VS | Supply voltage for Bridge Drivers and Charge pump. Connected to the | | | | battery voltage after reverse protection. | | 33 | СР | Charge Pump output voltage. | | 34 | PWM3 | PWM input 3. Internal passive pull-down | | 35 | GH3 | Gate High Side 3. | | 36 | SH3 | Source High Side 3. | | 37 | N.U. | Not used. | | 38 | N.U. | Not used. | | 39 | PWM4 | PWM input 4. Internal passive pull-down | | 40 | GL3 | Gate Low Side 3. | | 41 | N.U. | Not used. | | 42 | WK4/SYNC | Wake-up input 4/Sync. | | 43 | N.U. | Not used. | | 44 | N.U. | Not used. | #### **Pin Configuration** | Pin | Symbol | Function | |----------------|--------|-------------------------------------------------------------------------------------------------------------| | 45 | N.U. | Not used. | | 46 | PWM5 | PWM input 5. Internal passive pull-down | | 47 | PWM6 | PWM input 6. Internal passive pull-down | | 48 | VSINT | <b>Voltage regulator and main supply voltage.</b> Connected to the battery voltage after reverse protection | | Cooling<br>Tab | g GND | Cooling Tab - Exposed Die Pad; For cooling purposes only, do not use as an electrical ground <sup>1)</sup> | <sup>1)</sup> The exposed die pad at the bottom of the package allows better power dissipation of heat from the device via the PCB. The exposed die pad is not connected to any active part of the IC. However, it should be connected to GND for the best EMC performance. Note: The GND pin as well as the Cooling Tab must be connected to one common GND potential. ### 3.3 Hints for not functional pins It must be ensured that the correct configurations are also selected, i.e. in case functions are not used that they are disabled via SPI. Unused pins should be handled as follows: - **N.U.**: not used; internally bonded for testing purpose; leave open except pin 17. Pin 17 to be connected to VS. - **RSVD**: must be connected to GND. #### **General Product Characteristics** ## 4 General Product Characteristics ## 4.1 Absolute Maximum Ratings ## Table 1 Absolute Maximum Ratings<sup>1)</sup> $T_{\rm j}$ = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or | Number | |---------------------------------------------------------------|--------------------------------------|----------------------|------|------------------------|------|--------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Voltages | | * | | | * | | * | | Supply Voltage VS | V <sub>S, max</sub> | -0.3 | - | 28 | V | _ | P_4.1.1 | | Supply Voltage VS | V <sub>S, max</sub> | -0.3 | _ | 40 | ٧ | Load Dump | P_4.1.2 | | Supply Voltage VSINT | V <sub>SINT, max</sub> | -0.3 | _ | 28 | V | - | P_4.1.3 | | Supply Voltage VSINT | V <sub>SINT, max</sub> | -0.3 | - | 40 | ٧ | Load Dump | P_4.1.4 | | Voltage Regulator 1 | V <sub>CC1, max</sub> | -0.3 | - | 5.5 | ٧ | | P_4.1.7 | | Charge Pump Output Pin<br>(CP) | V <sub>CP, max</sub> | V <sub>S</sub> - 0.8 | - | V <sub>S</sub> + 17 | V | I <sub>CP</sub> >-200 μA if CP is disabled | P_4.1.8 | | CPC1P, CPC2P | V <sub>CPCxP, max</sub> | - 0.3 | - | V <sub>S</sub> + 17 | ٧ | | P_4.1.38 | | CPC1N, CPC2N | V <sub>CPCxN, max</sub> | - 0.3 | _ | V <sub>S</sub> + 0.3 | ٧ | | P_4.1.39 | | Bridge Driver Gate High Side<br>(GHx) | V <sub>GHx, max</sub> | -8.0 | - | 40 | V | - | P_4.1.11 | | Bridge Driver Gate Low Side (GLx) | V <sub>GLx, max</sub> | -8.0 | _ | 24 | V | _ | P_4.1.12 | | Voltage difference between<br>GHx-SHx and between GLx-<br>SLx | $V_{GS}$ | -0.3 | _ | 16 | V | - | P_4.1.13 | | Bridge Driver Source High<br>(SHx) | V <sub>SHx, max</sub> | -8.0 | - | 40 | V | - | P_4.1.14 | | Bridge Driver Source Low<br>Side SL | V <sub>SL, max</sub> | -8.0 | _ | 6.0 | V | _ | P_4.1.15 | | Current Sense Amplifier inputs (CSAP, CSAN) | V <sub>CSx, max</sub> | -8.0 | _ | +8.0 | V | _ | P_4.1.16 | | Current Sense Amplifier<br>Output CSO | V <sub>CSx, max</sub> | -0.3 | - | V <sub>CC1</sub> + 0.3 | V | _ | P_4.1.17 | | Differential input voltage<br>range CSAPx - CSANx | $V_{\rm CSA,Diff}$ | -8.0 | - | 8.0 | V | _ | P_4.1.18 | | Wake Input WKx | V <sub>WKx, max</sub> | -0.3 | - | 40 | ٧ | - | P_4.1.19 | | PWM1/CRC, PWM2, PWM3,<br>PWM4, PWM 5, PWM6 Input<br>Pins | V <sub>PWM1-2-3-4-5-</sub><br>6, max | -0.3 | - | 40 | V | - | P_4.1.25 | | Logic Input Pins (SDI, CLK, ) | V <sub>I, max</sub> | -0.3 | - | V <sub>CC1</sub> + 0.3 | V | _ | P_4.1.28 | ## TLE9185QXV33 #### **BLDC Driver** #### **General Product Characteristics** #### Table 1 Absolute Maximum Ratings<sup>1)</sup> (cont'd) $T_j$ = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | Values | | Note or | Number | |------------------------------------------------------------------------|---------------------|--------|------|------------------------|----------|-----------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | CSN | $V_{\rm CSN}$ | -0.3 | - | 40 | V | - | P_4.1.29 | | Logic Output Pins (SDO, RSTN, INTN, ) | V <sub>O, max</sub> | -0.3 | - | V <sub>CC1</sub> + 0.3 | V | _ | P_4.1.30 | | Temperatures | | | | | <u>'</u> | | | | Junction Temperature | T <sub>j</sub> | -40 | - | 150 | °C | - | P_4.1.32 | | Storage Temperature | $T_{\rm stg}$ | -55 | - | 150 | °C | - | P_4.1.33 | | ESD Susceptibility | | · | | | · | | | | ESD Resistivity | V <sub>ESD,11</sub> | -2 | - | 2 | kV | HBM <sup>2)</sup> | P_4.1.34 | | ESD Resistivity to GND | V <sub>ESD,12</sub> | -8 | - | 8 | kV | HBM <sup>2)3)</sup> | P_4.1.35 | | ESD Resistivity to GND | V <sub>ESD,21</sub> | -500 | - | 500 | V | CDM <sup>4)</sup> | P_4.1.36 | | ESD Resistivity Pin 1,<br>12,13,24,25,36,37,48 (corner<br>pins) to GND | V <sub>ESD,22</sub> | -750 | - | 750 | V | CDM <sup>4)</sup> | P_4.1.37 | - 1) Not subject to production test, specified by design. - 2) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega$ , 100 pF). - 3) For ESD "GUN" Resistivity (according to IEC61000-4-2 "gun test" (150 pF, 330 $\Omega$ )), is shown in Application Information and test report will be provided from IBEE. - 4) ESD susceptibility, Charged Device Model "CDM" EIA/JESD22-C101 or ESDA STM5.3.1. #### **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. #### 4.2 Functional Range Table 2 Functional Range<sup>1)</sup> | Parameter | Symbol | Symbol Values | | Unit | Note or | Number | | |-----------------------|------------------|---------------|------|------|---------|-----------------------|---------| | | | Min. | Typ. | Max. | | <b>Test Condition</b> | | | Supply Voltage | $V_{SINT,func}$ | $V_{POR,f}$ | - | 28 | V | 2) | P_4.2.1 | | Bridge Supply Voltage | $V_{\rm S,func}$ | 6.0 | - | 28 | V | - | P_4.2.2 | | Junction Temperature | T <sub>j</sub> | -40 | - | 150 | °C | - | P_4.2.6 | - 1) Not subject to production test, specified by design. - 2) Including Power-On Reset, Over- and Undervoltage Protection. Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table. # infineon #### **General Product Characteristics** #### **Device Behavior Outside of Specified Functional Range** - $28 \text{ V} < \mathbf{V}_{\text{SINT,func}} < 40 \text{ V}$ : Device will still be functional including the state machine; the specified electrical characteristics might not be ensured anymore. The $V_{\text{CC1}}$ is working properly, however, a thermal shutdown might occur due to high power dissipation. The specified SPI communication speed is ensured; the absolute maximum ratings are not violated, however the device is not intended for continuous operation of $V_{\text{SINT}} > 28 \text{ V}$ and a thermal shutdown might occur due to high power dissipation. The device operation at high junction temperatures for long periods might reduce the operating life time. - $V_{POR,f} < V_{SINT} < 5.5 \text{ V}$ (given the fact that the device was powered up correctly before with $V_{SINT} > 5.5 \text{ V}$ ): Device will still be functional; the specified electrical characteristics might not be ensured anymore: - A reset could be triggered depending on the Vrthx settings. - The specified SPI communication speed is ensured. Note: $V_{s,uv} < V_s < 6.0 V$ : the charge pump might be deactivated due to a charge pump undervoltage detection, resulting in a turn-off of the external MOSFETs. #### 4.3 Thermal Resistance Table 3 Thermal Resistance<sup>1)</sup> | Parameter | Symbol | | Values | | | Note or | Number | |-----------------------------|-------------------|------|--------|------|-----|-----------------------|---------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Junction to Soldering Point | $R_{\rm th(JSP)}$ | _ | 7.2 | _ | K/W | Exposed Pad | P_4.3.1 | | Junction to Ambient | $R_{th(JA)}$ | _ | 27 | _ | K/W | 2) | P_4.3.2 | <sup>1)</sup> Not subject to production test, specified by design. #### 4.4 Current Consumption #### Table 4 Current Consumption Current consumption values are specified at $T_j = 25^{\circ}\text{C}$ , $V_{\text{SINT}} = V_{\text{S}} = 13.5 \text{ V}$ , all outputs open (unless otherwise specified) | Parameter | Symbol | | Values | | Unit | Note or | Number | |-----------------------------------------------------------|------------------------|------|--------|------|------|---------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Normal Mode | | | | | · | | | | Normal Mode current consumption | I <sub>Normal</sub> | - | 4.5 | 5.5 | mA | <sup>1)</sup> $V_{SINT} = 5.5 \text{ V to } 28 \text{ V};$<br>$T_{j} = -40^{\circ}\text{C to } +150^{\circ}\text{C};$<br>CP=off | P_4.4.37 | | Stop Mode current consumption (low active peak threshold) | I <sub>Stop_1,25</sub> | - | 50 | 65 | μΑ | 1)2) CSA=off;<br>WKx=CP=off:<br>Cyclic Wak.=off<br>Watchdog = off;<br>no load on $V_{CC1}$ ;<br>I_PEAK_TH = $0_B$ | P_4.4.38 | <sup>2)</sup> Specified $R_{th(JA)}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board for a power dissipation of 1.5 W; the product (chip+package) was simulated on a 76.2 x 114.3 x 1.5 mm³ with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m C); where applicable a thermal via array under the exposed pad contacted the first inner copper layer and 300 mm² cooling areas on the top layer and bottom layers (70 $\mu$ m). ## TLE9185QXV33 #### **BLDC Driver** #### **General Product Characteristics** ### **Table 4 Current Consumption** (cont'd) Current consumption values are specified at $T_j = 25$ °C, $V_{SINT} = V_S = 13.5$ V, all outputs open (unless otherwise specified) | Parameter | Symbol | | Value | s | Unit | Note or | Number | |------------------------------------------------------------|-------------------------|-------|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Stop Mode current consumption (low active peak threshold) | I <sub>Stop_1,85</sub> | - | 55 | 80 | μΑ | $^{1)2)3)}$ $T_{\rm j}$ = 85°C;<br>CSA=off;<br>WKx=CP=off:<br>Cyclic Wak.=off<br>Watchdog = off;<br>no load on $V_{\rm CC1}$ ;<br>I_PEAK_TH = $0_{\rm B}$ | P_4.4.39 | | Stop Mode current consumption (high active peak threshold) | I <sub>Stop_2,25</sub> | - | 70 | 95 | μΑ | 1)2) CSA=off;<br>WKx=CP=off: Cyclic<br>Wak.=off Watchdog =<br>off;<br>no load on $V_{CC1}$ ;<br>I_PEAK_TH = 1 <sub>B</sub> | P_4.4.40 | | Stop Mode current consumption (high active peak threshold) | I <sub>Stop_2,85</sub> | - | 75 | 105 | μΑ | $T_{\rm j}$ = 85°C;<br>CSA=off;<br>Cyclic Wak.=off;<br>Watchdog = off;<br>no load on $V_{\rm CC1}$ ;<br>I_PEAK_TH = 1 <sub>B</sub> | P_4.4.41 | | Sleep Mode | | | | | | | | | Sleep Mode current consumption | I <sub>Sleep,25</sub> | - | 18 | 30 | μΑ | <sup>1)</sup> CSA=off;<br>WKx=HSx=CP=off:<br>Cyclic Wak.= off | P_4.4.42 | | Sleep Mode current consumption | I <sub>Sleep,85</sub> | - | 28 | 40 | μА | 1)3) $T_j = 85^{\circ}\text{C};$<br>CSA=off;<br>WKx=HSx=CP=off:<br>Cyclic Wak.=off | P_4.4.43 | | Feature Incremental Curre | nt Consump | otion | | 1 | | | 1 | | Current consumption for each WK input | I <sub>WK,wake,25</sub> | _ | 0.2 | 2 | μΑ | uake capable;<br>no activity on WK pin; | P_4.4.22 | | Current consumption for each WK input | I <sub>WK,wake,85</sub> | - | 0.5 | 3 | μА | 1)3)4)5)6) Sleep Mode; $T_j$<br>= 85°C;<br>WK wake capable;<br>no activity on WK pin; | P_4.4.23 | | Current consumption for watchdog active in Stop Mode | I <sub>Stop,WD25</sub> | _ | 18 | 23 | μΑ | <sup>3)7)</sup> Stop Mode;<br>Watchdog running; | P_4.4.28 | | Current consumption for watchdog active in Stop Mode | I <sub>Stop,WD85</sub> | - | 19 | 25 | μΑ | $^{3)7)}$ Stop Mode;<br>$T_{\rm j}$ = 85°C;<br>Watchdog running; | P_4.4.29 | ## **TLE9185QXV33** #### **BLDC** Driver #### **General Product Characteristics** #### Table 4 **Current Consumption** (cont'd) Current consumption values are specified at $T_i = 25$ °C, $V_{SINT} = V_S = 13.5$ V, all outputs open (unless otherwise specified) | Parameter | Symbol | | Value | S | Unit | Note or | Number | | |-------------------------------------------------------------|------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------|----------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | Current Sense Amplifier | I <sub>CSA1</sub> | - | - | 4 | mA | $^{7)}$ CSA_OFF = $0_B$ ; VCSP<br>= VCSAP = VCSAN = 0 V;<br>CSO_CAP = $0_B$ ;<br>CCSO = 330 pF | P_4.4.44 | | | Current Sense Amplifier | I <sub>CSA2</sub> | - | - | 10 | mA | <sup>7)</sup> CSA_OFF = 0 <sub>B</sub> ; VCSP<br>= VCSAP = VCSAN = 0 V;<br>CSO_CAP = 1 <sub>B</sub> ;<br>CCSO = 2.2 nF | P_4.4.45 | | | Current consumption in parking braking mode (LSx ON) | Iparking | - | 10 | 14 | μΑ | Stop Mode or Sleep<br>Mode; $T_j < 85$ °C;<br>PARK_BRK_EN = $1_B$ | P_4.4.32 | | | Current consumption Over voltage braking mode (LSx OFF) | I <sub>OV,LS_OFF</sub> | - | 7 | 10 | μΑ | $^{3)7)}$ Stop Mode or Sleep<br>Mode; $T_j$ < 85°C;<br>OV_BRK_EN = $1_B$ | P_4.4.34 | | | Current consumption in VS for Charge Pump and Bridge Driver | $I_{\text{CP,BD}}$ | - | 30 | 40 | mA | Normal Mode;<br>$T_j = -40^{\circ}\text{C to } +150^{\circ}\text{C};$<br><b>CPEN</b> = 1; All HB OFF | P_4.4.35 | | - 1) Measured at $V_{SINT}$ . - 2) If the load current on $V_{\text{CC1}}$ will exceed the configured $V_{\text{CC1}}$ active peak threshold, the current consumption will increase by typ. 2.9 mA to ensure optimum dynamic load behavior. See also Chapter 6. - 3) Not subject to production test, specified by design. - 4) Current consumption adders of features defined for Stop Mode also apply for Sleep Mode and vice versa. Wake input signals are stable (i.e. not toggling), cyclic wake & watchdog are OFF (unless otherwise specified). - 5) No pull-up or pull-down configuration selected. - 6) The specified WKx current consumption adder for wake capability applies regardless how many WK inputs are activated. - Additional current will be drawn from $V_{SINT}$ . #### **Notes** - 1. There is no additional current consumption contribution in Normal Mode due to PWM generators or Timers. - 2. The quiescent current consumption in Stop Mode and Sleep Mode will increase for $V_{SINT} < 9 V$ . #### **System Features** #### 5 System Features This chapter describes the system features and behavior of the TLE9185QXV33: - · State machine - Device configuration - State machine modes and mode transitions - Wake-up features such as cyclic wake #### **5.1** Short State Machine Description The BLDC Driver offers six operating modes: - Init Mode: Power-up of the device and after a soft reset. - Normal Mode: The main operating mode of the device. - Stop Mode: The first-level power saving mode with the main voltage regulator VCC1 enabled. - Sleep Mode: The second-level power saving mode with VCC1 disabled. - Restart Mode: An intermediate mode after a wake event from Sleep Mode or Fail-Safe Mode or after a failure (e.g. WD failure, VCC1 under voltage reset). - Fail-Safe Mode: A safe-state mode after critical failures (e.g. Temperature shutdown) to bring the system into a safe state and to ensure a proper restart of the system. A special mode, called Software Development Mode, is available during software development or debugging of the system. All above mentioned operating modes can be accessed in this mode. However, the watchdog is still running. Watchdog failures are indicated over INTN pin instead. However, the watchdog reset signaling can be reactivated again in Software Development Mode. The Watchdog will start always with the Long Open Windows (t\_low). The BLDC Driver is controlled via a 32-bit SPI interface (refer to **Chapter 11** for detailed information). The configuration as well as the diagnosis is handled via the SPI. The device offers various supervision features to support functional safety requirements. Refer to **Chapter 10** for more information. # **(infineon** #### **System Features** #### **5.2** Device Configuration Two features on the BLDC Driver can be configured by hardware: - The selection of the normal device operation or the Software Development Mode. - Enabling/disabling the CRC on the SPI interface. The configurations are done monitoring the follow pins: - INTN/TEST - PWM1/CRC The hardware configuration can be done typically at device power-up, where the device is in Init Mode or (only in case of CRC setting) in Restart Mode. #### Software development Mode configuration detail After the RSTN is released, the INTN/TEST pin is internally pulled HIGH with a weak pull-up resistor. Therefore the default configuration is the device in normal operation. In order to configure the Software Development Mode, the following conditions have to be fulfilled: - Init Mode from power-up - VCC1>Vrtx - POR=1 - RSTN = HIGH The Software Development Mode is configured using the following scheme: - Only one external pull-down on INTN/TEST pin followed by an arbitrary SPI command, the device latches the Software Development Mode. - External pull-up or no pull-down on INTN/TEST pin enable the device in normal operation. - To enter Software Development Mode, a pull-down resistor to GND might be used. Figure 3 Software Development Mode Selection Timing Intn\_filt is a filtered signal from INTN/TEST, with the filter time $t_{SMD\_F}$ (P\_11.2.7). Intn\_filt starts (at the rising edge if RSNT) wit the value 1. #### **System Features** Note: If during monitoring the INTN/TEST pin for Software Development Mode entry, the device changes the mode without SPI command, the device will not enter/stay in Software Development Mode. #### **CRC** configuration detail The CRC is configured using the following scheme: - Pull-down on PWM1/CRC enable the CRC. - No external components on PWM1/CRC disables the CRC. In order to configure the CRC, the follow conditions have to be full filled: - Init Mode (from power-up) or Restart Mode - VCC1>Vrtx - POR=1 - RSTN = LOW The configuration selection is done during the reset delay time **t**<sub>RD1</sub> with a continuous filter time of **t**<sub>CFG\_F</sub> and the configuration (depending on the voltage level at PWM1/CRC) is latched at the rising edge of RSTN. Figure 4 CRC configuration Selection Timing Diagram at the device power-up. In case of mismatch between CRC setting between the device and $\mu$ C (CRC\_STAT), the device can accept two recovery SPI commands (static patterns). The pattern $67AA AA0E_H$ (addr + rw\_bit = 67; data = AAAA; CRC = 0E) enables the CRC. The pattern E7AA AAC3<sub>H</sub> (addr + rw\_bit = E7; data = AAAA; CRC = C3) disables the CRC. The patterns shall be send only in Normal Mode. For additional details about the CRC setting and configuration, refer also to Chapter 11.3.1. #### **System Features** #### 5.3 **Block Description of State Machine** The state machine describes the different states of operation, the device may get into. The following figure shows the state machine flow diagram. State Diagram showing the operating modes Figure 5 #### **Description:** - ON /OFF:= Indicate if the module is enabled or disabled either via SPI or from the device itself - config:= Settings can be changed in this mode - fixed:= Settings stay as defined in Normal Mode or Init Mode - active/inactive:= Indicate if the device activates/deactivates one specific feature # **(infineon** #### **System Features** ### 5.4 State Machine Modes Description #### 5.4.1 Init Mode The device starts up in Init Mode after crossing the power-on reset $V_{POR,r}$ threshold (see also **Chapter 10.3**) and the watchdog will start with a long open window ( $t_{LW}$ ) after RSTN is released (High level). In Init Mode, the device waits for the microcontroller to finish its startup and initialization sequence. | Init Mode<br>(Long open | window) | | |-------------------------|-------------|---------------------| | VCC1<br>ON | CP<br>OFF | BD<br>OFF | | CSA<br>OFF | WD<br>fixed | Cyc.<br>Wake<br>OFF | Figure 6 Init Mode Table 5 Init Mode Settings | Part/Function | Value | Description | |---------------|-------|----------------------------------------------------------------------------------------| | VCC1 | ON | The VCC1 is ON | | WD | fixed | <ul> <li>Watchdog is fixed and set with a long open window (t<sub>LW</sub>)</li> </ul> | | BD | OFF | Bridge Drivers is OFF | | СР | OFF | Charge Pump is OFF | | CSA | OFF | Current Sense Amplifier is OFF | | Cyc Wake | OFF | Cycle Wake is OFF | #### 5.4.2 Normal Mode The Normal Mode is the standard operating mode for the device. The VCC1 is active and all features are configurable. Supervision and monitoring features are enabled. | Normal M | ode | | |----------------|---------------|-------------------------| | VCC1<br>ON | CP<br>config. | BD config. | | CSA<br>config. | WD<br>config. | Cyc.<br>Wake<br>config. | Figure 7 Normal Mode # infineon #### **System Features** Table 6 Normal Mode Settings | Part/Function | Value | Description | |---------------|--------|---------------------------------------------------------------------------------------| | VCC1 | ON | VCC1 is active | | WD | config | Watchdog may be configured by SPI | | BD/CP | config | The Bridge Drivers and Charge Pump may be configured and switched<br>ON or OFF by SPI | | CSA | config | Current Sense Amplifier may be configurable and switched ON or OFF by SPI | | Cyc. Wake | config | Cyclic wake can be configured with the Timer1 or Timer 2 | #### 5.4.3 Stop Mode The Stop Mode is the first level technique to reduce the overall current consumption VCC1 into a low-power mode. Note: All settings have to be done before entering Stop Mode. In Stop Mode any kind of SPI WRITE commands are ignored and the **SPI\_FAIL** bit is set, except for changing to Normal Mode, triggering a device Soft Reset, refreshing the watchdog as well as for reading and clearing the SPI status registers. Note: A wake-up event on, WKx, Low-Side short circuit detection in parking braking mode or overvoltage brake detection, could generate an interrupt on pin INTN (based on INTN masking configuration; refer to **Chapter 8**) however, no change of the device mode will occur. | Stop Mode | | | | | |------------|-------------|--|-----------------------|--| | VCC1<br>ON | CP<br>OFF | | BD<br>OFF | | | CSA<br>OFF | WD<br>fixed | | Cyc.<br>Wake<br>fixed | | Figure 8 Stop Mode Table 7 Stop Mode Settings | Part/Function | Value | Description | |---------------|-------|---------------------------------------------------| | VCC1 | ON | VCC1 is ON | | WD | fixed | Watchdog is fixed as configured in Normal Mode | | BD/CP | OFF | The Bridge Drivers and Charge Pump are OFF | | CSA | OFF | Current Sense Amplifier is OFF | | Cyc. Wake | fixed | Cyclic wake is fixed as configured in Normal Mode | #### **System Features** Note: In Stop Mode, it is possible to activate the Low-Side of Bridge Drivers (e.g. in case of parking braking mode or overvoltage brake detection). Refer to **Chapter 10.9** for additional details. #### 5.4.4 Sleep Mode The Sleep Mode is the second level technique to reduce the overall current consumption to a minimum needed to react on wake-up events or for the device to perform autonomous actions. Note: All settings have to be done before entering Sleep Mode. | Sleep Mod | |-------------| | VCC1<br>OFF | | CSA<br>OFF | Figure 9 Sleep Mode Table 8 Sleep Mode Settings | Part/Function | Value | Description | |---------------|-------|--------------------------------------------| | VCC1 | OFF | VCC1 is OFF | | WD | OFF | Watchdog is OFF | | BD/CP | OFF | The Bridge Drivers and Charge Pump are OFF | | CSA | OFF | Current Sense Amplifier is OFF | | Cyc. Wake | fixed | Cyclic wake is fixed | Note: In Sleep Mode, it is possible to activate the Low-Side's of Bridge Drivers (e.g. in case of parking braking mode or overvoltage braking). Refer to **Chapter 10.9** for additional details. #### 5.4.5 Restart Mode The Restart Mode is a transition state where the RSNT pin is asserted. | Restart Mode<br>(RO pin is asserted) | | | | | | |--------------------------------------|-----------|--|---------------------|--|--| | VCC1<br>ON/<br>ramping | CP<br>OFF | | BD<br>OFF | | | | CSA<br>OFF | WD<br>OFF | | Cyc.<br>Wake<br>OFF | | | Figure 10 Restart Mode # infineon #### **System Features** Table 9 Restart Mode Settings | Part/Function | Value | Description | | | | |---------------|----------------|---------------------------------------------------------|--|--|--| | VCC1 | ON/<br>ramping | VCC1 is ON or ramping up | | | | | WD | OFF | WD will be disabled if it was activated before | | | | | BD/CP | OFF | The Bridge Drivers and Charge Pump are OFF | | | | | CSA | OFF | Current Sense Amplifier is OFF | | | | | Cyc. Wake | OFF | Cyclic wake will be disabled if it was activated before | | | | #### 5.4.6 Fail-Safe Mode The purpose of this mode is to bring the system in a safe status after a failure condition by turning OFF VCC1. After a wake event the system is then able to restart again. Figure 11 Fail-Safe Mode the TSD2 threshold. Table 10 Fail-Safe Mode Settings | Part/Function | Value | Description | | |---------------|-------|--------------------------------------------|--| | VCC1 | OFF | VCC1 is switched OFF | | | WD | OFF | WD is switched OFF | | | BD/CP | OFF | The Bridge Drivers and Charge Pump are OFF | | | CSA | OFF | Current Sense Amplifier is OFF | | | Cyc. Wake | OFF | Cyclic wake is switched OFF | | #### Note - In Fail-Safe Mode, the default wake sources WKx (if configured as wake inputs) are activated automatically and all wake event bits will be cleared. - The Fail-Safe Mode will be maintained until a wake event on the default wake sources occurs. To avoid any fast toggling behavior a filter time of typ. 100ms (t<sub>FS,min</sub>) is implemented. Wake events during this time will be stored and will automatically lead to entering Restart Mode after the filter time. In case of an VCC1 overtemperature shutdown (TSD2) the Restart Mode will be reached automatically after a filter time of typ. 1s (t<sub>TSD2</sub>) without the need of a wake event once the device temperature has fallen below - The parking braking mode is automatically disabled in Fail-Safe Mode. #### **System Features** #### 5.4.7 Software Development Mode The Software Development Mode is a dedicated device configuration especially useful for software development. Compared to the default device user mode operation, this mode is a super set of the state machine. The device will start also in Init Mode and it is possible to use all the modes and functions with following differences: Restart Mode or Fail-Safe Mode (depending on the configuration) is not reached due to watchdog failure but the other reasons to enter these modes are still valid. Table 11 Normal Mode Settings (Software Development Mode active) | Part/Function | Default<br>State | Description | |---------------|------------------|------------------------------------------------------------------------------------| | VCC1 | ON | VCC1 is active | | WD | ON | WD is on, but will not trigger transition to Fail-Safe Mode or Restart Mode | | BD/CP | OFF | The Bridge Drivers and Charge Pump may be configured and switched ON or OFF by SPI | | Cyc. Wake | OFF | Can be configured | #### **Software Development Mode entry** For timing and configuration details, refer to **Chapter 5.2**. #### Note - After Init Mode, the pull-up is released as the INTN/TEST pin acts as output then to drive the INTN signal. - If the device enters Fail-Safe Mode due to VCC1 short circuit to GND during the Init Mode, the Software Development Mode will not be entered and can only be reached at the next power-up of the device after the VCC1 short circuit is removed. - The absolute maximum ratings of the pin INTN must be observed. To increase the robustness of this pin during debugging or programming a series resistor between INTN and the connector can be added. #### **Watchdog in Software Development Mode** The Watchdog is enabled in Software Development Mode as default state. One INTN event is generated due to wrong watchdog trigger. It is possible to deactivate the integrated Watchdog module using the **WD\_SDM\_DISABLE** bit. After disabling the Watchdog, no INTN events are generated and the **WD\_FAIL** bit will also not be set anymore in case of a trigger failure. It is also possible only to mask / unmask the INTN event of the WD in Software Development Mode by using the bit **WD\_SDM**. In case of unmasking, a WD trigger fail will only lead to **WD\_FAIL** bit set. #### 5.5 Transition Between States This chapter describes the transition between the modes triggered by power-up, SPI commands or wake-up events. #### 5.5.1 Transition into Init Mode The device goes into Init Mode in case of a power-up or after sending a soft-reset in Normal or Stop Mode. #### **Prerequisites:** Power OFF # infineon #### **System Features** - Device in Normal Mode or Stop Mode with follow conditions: - VSINT > VPOR,r - RSTN High #### **Triggering Events:** • A Soft Reset command (MODE = '11'). All SPI registers will be changed to their respective Soft Reset values. #### **Note** - In case of Soft Reset command, a hardware RSTN event can be generated depending on the configuration. An external Reset will be generated in case of SOFT\_RESET\_RO = 0<sub>B</sub>. In case of SOFT\_RESET\_RO = 1<sub>B</sub>, no RSTN hardware event is generated in case of Soft Reset. - At power-up, the SPI bit VCC1\_UV will not be set as long as VCC1 is below the VRT,x threshold and if VSINT is below the VSINT,UV threshold. The RSTN pin will be kept LOW as long as VCC1 is below the selected VRT1,r threshold. The reset delay counter will start after VRT1,r threshold is reached. After the first threshold crossing of VCC1 > V<sub>RT1,R</sub> and RSTN transition from low to high, all subsequent undervoltage events will lead to Restart Mode. - Wake events are ignored during Init Mode and will be lost. - The bit **VSINT\_UV** will only be updated in Init Mode once RSTN resumes a high level. #### 5.5.2 Init Mode -> Normal Mode This transition moves the device in the mode where all configurations are accessable via SPI command. #### **Prerequisites:** - VSINT > VPOR,r - Init Mode - RSTN High #### **Triggering Events:** - Any valid SPI command (from SPI protocol point of view) will bring the device to Normal Mode (i.e. any register can be written, cleared and read) during the long open window where the watchdog has to be triggered (refer also Chapter 11.2). The CRC is not taken into account for this transition. - For example: - A SPI Sleep Mode command will still bring the device into Normal Mode. However, as this is an invalid state transition, the SPI bit **SPI\_FAIL** is set. - Any invalid SPI command (from content point of view) will still bring the device into Normal Mode. The SPI bit SPI\_FAIL is set. #### Note It is recommended to use the first SPI command to trigger and to configure the watchdog. #### 5.5.3 Normal Mode -> Stop Mode This transition is intended as first measure to reduce the current consumption. All the device features needed in Stop Mode shall be configured in Normal Mode. #### **Prerequisites:** - VCC1>Vrtx - Device in Normal Mode #### **Triggering Events:** #### **System Features** State transition is only initiated by specific SPI command. #### Note - An interrupt is triggered on the pin INTN when Stop Mode is entered and not all wake source signalization flags were cleared. - If high-side switches are kept enabled during Stop Mode, then the device current consumption will increase. - It is not possible to switch directly from Stop Mode to Sleep Mode. Doing so will also set the **SPI\_FAIL** flag and will bring the device into Restart Mode. #### 5.5.4 Normal Mode -> Sleep Mode This transition is intended to reduce as much as possible the current consumption keeping active only wake-up sources. All wake-up sources configurations shall be done in Normal Mode. #### **Prerequisites:** - VCC1>Vrtx - Device in Normal Mode - All wake source signalization flags were cleared (including the LSxDSOV\_BRK bit) - · At least one wake-up source activated #### **Triggering Events:** State transition is only initiated by specific SPI command. #### Note - If **VCC1\_UV** or **VCC1\_OV** (with Config to go to Restart Mode) occurs at the border of the Sleep Mode entry: The device will go immeditaley into Restart Mode. - If TSD2 or VCC1\_OV (with Config to go to Fail-Safe Mode) occurs at the border of the Sleep Mode entry: The device will enter immediately Fail-Safe Mode. - As soon as the Sleep Mode command is sent, the Reset will go low. - It is not possible to switch all wake sources off in Sleep Mode. Doing so will set the **SPI\_FAIL** flag and will bring the device into Restart Mode. #### 5.5.5 Stop Mode -> Normal Mode This transition is intented to set the device in Normal Mode where all the device integrated features are availbale and configurable. #### **Prerequisites:** - VCC1>Vrtx - Device in Stop Mode #### **Triggering Events:** State transition is only initiated by SPI command. #### Note None # infineon #### **System Features** #### 5.5.6 Sleep Mode -> Restart Mode This transition is the consequence of a detection of wake-up event by the device. This transition is used to ramp up VCC1 after a wake in a defined way. #### **Prerequisites:** - Device in Sleep Mode - At least one wake-up source active #### **Triggering Events:** - A wake-up event on WKx, Cyclic Wake. - Bridge driver low-side short circuit detected during overvoltage braking or in parking braking mode. #### Note - It is not possible to switch off all wake sources in Sleep Mode. Doing so will set the **SPI\_FAIL** flag and will bring the device into Restart Mode. - RSTN is pulled low during Restart Mode. - The Restart Mode entry is signalled in the SPI register DEV\_STAT. - The wake-up events are flaged in WK\_STAT register or DSOV register. #### 5.5.7 Restart Mode -> Normal Mode From Restart Mode, the device goes automatically to Normal Mode. #### **Prerequisites:** Device in Sleep Mode or Fail-Safe Mode #### **Triggering Events:** - Automatic - Reset is released #### Note The watchdog timer will start with a long open window starting from the moment of the rising edge of RSTN and the watchdog period setting in the register WD\_CTRL will be changed to the respective default value. #### 5.5.8 Fail-Safe Mode -> Restart Mode This transition is similar to device from Sleep Mode to Restart Mode and consequence of a detection of wakeup event by the device. This transition is used to ramp up VCC1 after a wake in a defined way. #### **Prerequisites:** Device in Fail-Safe Mode #### **Triggering Events:** - A wake-up event on WKx, TSD2 (released over temperature TDS2 after t<sub>TSD2</sub>). - Bridge Driver Low Side short circuit detected during VS/VSINT overvoltage braking mode or in parking braking mode. Note: After leaving Fail-Safe Mode, the **FAILURE** bit in **DEV\_STAT** register is set. # infineon #### **System Features** #### 5.6 Reaction on Detected Faults The device can react at some critical events either signalling the specific failure or changing the device mode. The chapter describes actions taken from the device in case of critical events in particular related the device mode change. #### **5.6.1** Stay in Current State The following failures will not trigger any device mode changes, but will indicate the failures by an INTN event (depending from the Interrupt Masking) and in dedicated status registers: Failures in Bridge Driver and/or Charge Pump #### 5.6.2 Transition into Restart Mode The Restart Mode can be entered in case of failure as shown in following figure. Figure 12 Move into Restart Mode #### **Prerequisites** - In case of wake-up event from Sleep Mode or Fail Safe Mode - In case of Normal Mode - In case of Stop Mode #### **Trigger Events** - VCC1 Undervoltage in case of Normal Mode or Stop Mode. - Watchdog trigger failure in case of Normal Mode or Stop Mode. - VCC1 Overvoltage (based on VCC1\_OV\_MOD) in case of Normal Mode or Stop Mode. - Sleep Mode entry without any wake-up sources enabled in Normal Mode or Stop Mode. #### Note None #### **System Features** #### 5.6.3 Transition into Fail-Safe Mode The Fail-Safe Mode can be entered in case of critical event as shown in the following figure. Figure 13 Move into Fail-Safe Mode #### **Prerequisites:** - Critical events on VCC1 - Watchdog trigger failures #### **Trigger Events:** - Device thermal shutdown (TSD2) (see also Chapter 10.8.3). - VCC1 is shorted to GND (see also Chapter 10.7). - VCC1 over voltage (based on VCC1\_OV\_MOD). - 4 consecutive Watchdog trigger failure. - 4 consecutive VCC1 under voltage events. #### 5.7 Wake Features Following wake sources are implemented in the device: - Static Sense: WKx inputs are permanently active as wake sources. - Cyclic Wake: wake controlled by internal timers, wake inputs are not used for cyclic wake. #### 5.7.1 Cyclic Wake For the cyclic wake feature one timer is configured as internal wake-up source and will periodically trigger an interrupt on INTN in Normal Mode and Stop Mode. During Sleep Mode, the timer triggers and wakes up the device again. The device enters via Restart Mode the Normal Mode. The correct sequence to configure the cyclic wake is shown in **Figure 14**. The sequence is as follows: # infineon #### **System Features** Figure 14 Cyclic Wake: Configuration and Sequence Note: The on-time is only used to enable the cyclic wake function regardless of the value of the on time, i.e. the on time value has no meaning to the cyclic wake function as long as it is not '000' or '110' or '111'. The cyclic wake function will start as soon as the on-time is configured. An interrupt is generated for every start of the on-time except for the very first time when the timer is started. #### 5.7.2 Internal Timers Two integrated timers can be used to control the below features: • Cyclic Wake, i.e. to wake up the microcontroller periodically in Normal Mode, Stop Mode and Sleep Mode. **System Features** ### 5.8 VS Supply Multiplexing Figure 15 VS Supply Multiplexing The internal supply voltage is multiplexed from VSINT and VS, choosing continuously the larger of both. In case of transient low VBAT, the buffered supply voltage takes over the internal supply, avoiding loss of power. Note: Only the internal digital logic of the device is supplied by the VMAX SWITCH. In case of a power loss of either VS or VSINT, the internal register values will not be lost. #### **Voltage Regulator 1** ### 6 Voltage Regulator 1 VCC1 is a voltage reference for the current sense amplifier, for the SPI interface and for the PWM inputs. VCC1 has its own internal voltage regulator and may not be connected to the output of another voltage regulator. #### 6.1 Block Description Figure 16 Module Block Diagram #### **Functional Features** - 3.3 V low-drop voltage regulator. - Undervoltage monitoring with adjustable reset level and VCC1 undervoltage prewarning (refer to **Chapter 10.6** and **Chapter 10.7** for more information). - Short circuit detection and switch off with undervoltage fail threshold, device enters Fail-Safe Mode. - Effective capacitance must be $\geq 1~\mu\text{F}$ at nominal voltage output for stability. A 2.2 $\mu\text{F}$ ceramic capacitor (MLCC) is recommended for best transient response. - Output current capability up to I<sub>VCC1,lim</sub>. #### **Voltage Regulator 1** #### 6.2 Functional Description The Voltage Regulator 1 (=VCC1) is "ON" in Normal Mode and Stop Mode and is disabled in Sleep Mode and in Fail-Safe Mode. The regulator can provide an output current up to I<sub>VCC1.lim</sub>. For low-quiescent current reasons, the output voltage tolerance is decreased in Stop Mode because only the less accurate low-power mode regulator will be active for small loads. If the load current on VCC1 exceeds the selected threshold (I<sub>VCC1,Ipeak1,r</sub> or I<sub>VCC1,Ipeak2,r</sub>) then the high-power mode regulator will be also activated to support an optimum dynamic load behavior. The current consumption will then increase (approx. 2.8 mA additional quiescent current). The device mode stays unchanged. If the load current on VCC1 falls below the selected threshold ( $I_{VCC1,lpeak1,f}$ or $I_{VCC1,lpeak2,f}$ ), then the low-quiescent current mode is resumed again by disabling the high-power mode regulator. Both regulators (low-power mode and high-power mode) are active in Normal Mode. Two different active peak thresholds can be selected via SPI: - I\_PEAK\_TH = '0' (default): the lower VCC1 active peak threshold 1 is selected with lowest quiescent current consumption in Stop Mode. - I\_PEAK\_TH = '1': the higher VCC1 active peak threshold 2 is selected with an increased quiescent current consumption in Stop Mode. #### **Voltage Regulator 1** #### **6.3** Electrical Characteristics #### **Table 12 Electrical Characteristics** ; $V_{SINT}$ = 3.8V to 28V; $T_j$ = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note or | Number | |---------------------------------------------------------------------------------------------------------------|----------------------------|-----------------|------|------|------|--------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Output Voltage including Line and Load Regulation | V <sub>CC1,out1</sub> | 3.23 | 3.3 | 3.37 | V | <sup>1)</sup> Normal Mode; 10 μA <<br>$I_{VCC1}$ < 150 mA | P_6.3.5 | | Output Voltage including Line<br>and Load Regulation<br>(Full Load Current Range) | V <sub>CC1,out2</sub> | 3.23 | 3.3 | 3.37 | V | 1) Normal Mode;<br>5.5 V < V <sub>SINT</sub> < 28 V;<br>10 μA < I <sub>VCC1</sub> < 250 mA | P_6.3.6 | | Output Voltage including Line and Load Regulation (low-power mode) | V <sub>CC1,out4</sub> | 3.17 | 3.3 | 3.43 | V | Stop Mode;<br>10 μA < I <sub>VCC1</sub> < I <sub>VCC1,Ipeak</sub> | P_6.3.8 | | Output Drop Voltage | V <sub>CC1,d1</sub> | _ | 200 | 400 | mV | $I_{VCC1} = 50 \text{ mA},$<br>$V_{SINT} = 3.3 \text{ V}$ | P_6.3.11 | | Output Drop Voltage | V <sub>CC1,d2</sub> | _ | 300 | 500 | mV | $I_{VCC1} = 150 \text{ mA},$<br>$V_{SINT} = 3.3 \text{ V}$ | P_6.3.12 | | VCC1 Active Peak Threshold 1<br>(Transition threshold<br>between low-power and high-<br>power mode regulator) | /VCC1,Ipeak1,r | - | 3.25 | 5.0 | mA | <sup>2)</sup> I <sub>CC1</sub> rising;<br>V <sub>SINT</sub> = 13.5 V;<br>I_PEAK_TH = '0' | P_6.3.17 | | VCC1 Active Peak Threshold 1<br>(Transition threshold<br>between high-power and low-<br>power mode regulator) | /VCC1,Ipeak1,f | 1.2 | 1.7 | - | mA | <sup>2)</sup> I <sub>CC1</sub> falling;<br>V <sub>SINT</sub> = 13.5V;<br>I_PEAK_TH = '0' | P_6.3.18 | | VCC1 Active Peak Threshold 2<br>(Transition threshold<br>between low-power and high-<br>power mode regulator) | I <sub>VCC1,lpeak2,r</sub> | 6 | - | 20 | mA | <sup>2)</sup> I <sub>CC1</sub> rising;<br>V <sub>SINT</sub> = 13.5 V;<br>I_PEAK_TH = '1' | P_6.3.19 | | VCC1 Active Peak Threshold 2<br>(Transition threshold<br>between high-power and low-<br>power mode regulator) | I <sub>VCC1,lpeak2,f</sub> | 5 | - | 15 | mA | <sup>2)</sup> I <sub>CC1</sub> falling;<br>V <sub>SINT</sub> = 13.5V;<br>I_PEAK_TH = '1' | P_6.3.20 | | Overcurrent Limitation | I <sub>VCC1,lim</sub> | 260 | 360 | 500 | mA | current following out of pin, VCC1= 0V 2) | P_6.3.21 | | Minimum Output Capacitance for stability | C <sub>VCC1,min</sub> | 1 <sup>3)</sup> | _ | _ | μF | 2) | P_6.3.22 | | Maximum Output<br>Capacitance | C <sub>VCC1,max</sub> | _ | _ | 47 | μF | 2) | P_6.3.23 | <sup>1)</sup> In Stop Mode, the specified output voltage tolerance applies when I<sub>VCC1</sub> has exceeded the selected active peak threshold (I<sub>VCC1,Ipeak1,r</sub> or I<sub>VCC1,Ipeak2,r</sub>) but with increased current consumption. <sup>2)</sup> Not subject to production test, specified by design. <sup>3)</sup> Value is meant to be an effective value at rated output voltage level. #### **High-Voltage Wake Input** #### **High-Voltage Wake Input** 7 The WK4 pin is used to wake up the device. #### **Block Description** 7.1 Figure 17 **Wake Input Block Diagram** #### **Features** - High-Voltage inputs with a 3 V (typ.) threshold voltage. - Wake-up capability for power saving modes. - Edge sensitive wake feature low to high and high to low. - Pull-up and Pull-down current sources, configurable via SPI. - In Normal Mode and Stop Mode the level of the WKx pin can be read via SPI. **High-Voltage Wake Input** #### 7.2 High-Voltage Wake Function #### 7.2.1 Functional Description The wake inputs pin are edge-sensitive inputs with a switching threshold of typically 3 V. Both transitions, high to low and low to high, result in a signalization by the device. The signalization occurs either in triggering the interrupt in Normal Mode and Stop Mode or by a wake up of the device in Sleep Mode and Fail-Safe Mode. A filter time tFWKx is implemented to avoid an unintentional wake-up due to transients or EMC disturbances in static sense configuration. The filter time (tFWKx) is triggered by a level change crossing the switching threshold and a wake signal is recognized if the input level will not cross again the threshold during the selected filter time. Figure 18 shows a typical wake-up timing and filtering of transient pulses. Figure 18 Wake-up Filter Timing for Static Sense The wake-up capability for the WKx pin can be enabled or disabled via SPI command. A wake event via the WKx pin can always be read in the register **WK\_STAT**. The actual voltage level of the WKx pin (low or high) can always be read in Normal Mode, Stop Mode and Init Mode in the register **WK\_LVL\_STAT**. #### 7.2.2 Wake Input Configuration To ensure a defined and stable voltage levels at the internal comparator input it is possible to configure integrated current sources via the SPI register **WK\_CTRL**. Table 13 Pull-Up / Pull-Down Resistor | WKx_PUPD_ | WKx_PUPD_ | <b>Current Sources</b> | Note | |-----------|-----------|------------------------|-----------------------------------------------------| | 1 | 0 | | | | 0 | 0 | no current source | WK input is floating if left open (default setting) | | 0 | 1 | pull-down | WK input internally pulled to GND | # **TLE9185QXV33** # **BLDC Driver** # **High-Voltage Wake Input** Pull-Up / Pull-Down Resistor (cont'd) Table 13 | WKx_PUPD_ | WKx_PUPD_ | <b>Current Sources</b> | Note | |-----------|-----------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 1 | 0 | | | | 1 | 0 | pull-up | WK input internally pulled to internal 5V supply | | 1 | 1 | Automatic switching | If a high level is detected at the WK input the pull-up source is activated, if low level is detected the pull down is activated. | If a WK input is not used, the respective WK input must be tied to GND on board to avoid unintended Note: floating state of the pin. One additional configuration is related the filter time of each Wake-up module. The bits **WK\_FILT** permit to set the filter time in static sensing. When the device mode is changed to normal (from INIT), in case of static sense, if the WK pin is set, Note: the WK\_STAT register is set in this time (also the interrupt pin). # **High-Voltage Wake Input** # 7.3 Electrical Characteristics # **Table 14 Electrical Characteristics** $V_{\text{SINT}}$ = 5.5 V to 28 V; $T_{\text{j}}$ = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | | Note or | Number | | | |----------------------------------------------------|-------------------------|-----|-----|---------|-----------------------|-------------------------------------------------------------------|-----------| | | | | | | <b>Test Condition</b> | | | | WK4 Input Pin Charact | teristics | | | | " | 1 | - | | Wake-up/monitoring<br>threshold voltage<br>falling | $V_{ m WKx\_th,f}$ | 2.5 | 3 | 3.5 | V | without external serial resistor R <sub>S</sub> | P_10.3.1 | | Wake-up/monitoring<br>threshold voltage<br>rising | $V_{ m WKx\_th,r}$ | 3 | 3.5 | 4 | V | without external serial resistor R <sub>S</sub> | P_10.3.2 | | Threshold hysteresis | V <sub>WKx_th,hys</sub> | 0.4 | 0.6 | 0.85 | V | without external serial resistor R <sub>S</sub> | P_10.3.3 | | WK pin Pull-up Current | I <sub>PU_WKx</sub> | -20 | -10 | -3 | μΑ | V <sub>WKx</sub> = 4 V | P_10.3.4 | | WK pin Pull-down<br>Current | I <sub>PD_WKx</sub> | 3 | 10 | 20 | μΑ | V <sub>WKx</sub> = 2.5 V | P_10.3.5 | | Input leakage current | I <sub>LK,lx</sub> | -2 | | 2 | μΑ | 0 V < V <sub>WKx</sub> < 40 V;<br>Pull-up / Pull-down<br>disabled | P_10.3.6 | | Timing | | | | • | | | · | | Wake-up filter time 1 | t <sub>FWK1</sub> | 12 | 16 | 22 | μs | 1) | P_10.3.16 | | Wake-up filter time 2 | t <sub>FWK2</sub> | 50 | 64 | 80 | μs | 1) | P_10.3.17 | <sup>1)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance. #### **Interrupt Function** 8 #### 8.1 **Block and Functional Description** Figure 19 **Interrupt Block Diagram** The interrupt is used to signalize special events in real time to the microcontroller. The interrupt block is designed as a push/pull output stage as shown in Figure 19. An interrupt is triggered and the INTN pin is pulled low (active low) for t<sub>INTN</sub> in Normal Mode and Stop Mode and it is released again once t<sub>INTN</sub> is expired. The minimum high-time of INTN between two consecutive interrupts is t<sub>INTND</sub>. An interrupt does not cause a device mode change. Two different interrupt generation methods are implemented: - Interrupt Mask: One dedicated register (INT\_MASK) is intended to enable or disable set of interrupt sources. The interrupt sources follow the SPI Status Information Field. In details: - SUPPLY\_STAT: "OR" of all bits on SUP\_STAT register except POR, VCC1\_UV, VCC1\_SC, VCC1\_OV - TEMP\_STAT: "OR" of all bits on THERM\_STAT register except TSD2 - BD\_STAT: "OR" of all bits on DSOV register - SPI\_CRC\_FAIL: or between SPI\_FAIL and CRC\_FAIL bits on DEV\_STAT register. - Wake-up events: all wake-up events stored in the wake status SPI register WK\_STAT only in case the corresponding input was configured as wake-up source. The wake-up sources are: - via WK pin - via TIMERx (cyclic wake) - via LSx\_DSOV\_BRK if any of the brake-feature is enabled The methods are both available at the same time. Note: The errors which will cause Restart or Fail-Safe Mode (VCC1\_UV, VCC1\_SC, VCC1\_OV, TSD2) are the exceptions of an INTN generation. Also the bit POR will not generate interrupts. If the above mentioned bits are not cleared after the device is back in Normal Mode or Stop Mode, the INTN is periodically generated (Register based cyclic interrupt generation). Note: Periodical interrupts are only generated by CRC fail and SPI fail from DEV\_STAT register. Note: During Restart Mode the SPI is blocked and the microcontroller is in reset. Therefore the INTN will not be in Restart Mode, which is the same behavior in Fail-Safe Mode or Sleep Mode. In addition to this behavior, INTN will be triggered when Stop Mode is entered and not all wake source bits were cleared in the WK\_STAT register and also the LSx\_DSOV\_BRK bits in the DSOV register.. The SPI status registers are updated at every falling edge of the INTN pulse. All interrupt events are stored in the respective register until the register is cleared via SPI command. A second SPI read after reading out the respective status register is optional but recommended to verify that the interrupt event is not present anymore. The interrupt behavior is shown in **Figure 20**. The INTN pin is also used during Init Mode to select the Software Development Mode entry. See **Chapter 5.2** for further information. In case of pending INTN event (SPI Status registers are not cleared after INTN event), additional periodical INTN events are generated as shown in **Figure 21**. The periodical INTN events generation can be disabled via SPI command using INTN\_CYC\_EN bit. Figure 20 Interrupt Signalization Behavior Note: For two or more interrupt events at the same time, when INTN pin is low the same time, it will not start multiple toggling. Figure 21 Interrupt Signalization Behavior in case of pending INTN events # 8.2 Electrical Characteristics # **Table 15 Electrical Characteristics** $V_{\text{SINT}}$ = 5.5 V to 28 V; $T_{\text{j}}$ = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Symbol | | Value | S | Unit | Note or | Number | | |-----------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | N | • | | | · | | | | | $V_{\rm INTN,H}$ | 0.8 × V <sub>CC1</sub> | - | - | V | <sup>1)</sup> I <sub>INTN</sub> = -2 mA;<br>INTN = off | P_11.2.8 | | | $V_{\rm INTN,L}$ | _ | - | 0.2 × V <sub>CC1</sub> | V | <sup>1)</sup> I <sub>INTN</sub> = 2mA;<br>INTN = on | P_11.2.9 | | | t <sub>INTN</sub> | 80 | 100 | 120 | μs | 2) | P_11.2.3 | | | $t_{INTND}$ | 80 | 100 | 120 | μs | <sup>2)</sup> between consecutive pulses | P_11.2.4 | | | t <sub>INTN_PUL</sub> | 4 | 5 | 6 | ms | <sup>2)</sup> between consecutive pulses | P_11.2.5 | | | 1 | 1 | -1 | - 1 | 1 | | | | | $R_{SDM}$ | 30 | 60 | 100 | kΩ | V <sub>INTN</sub> = 1.0 V | P_11.2.10 | | | $t_{SDM_F}$ | 50 | 64 | 80 | μs | 2) | P_11.2.7 | | | | $V_{\rm INTN,H}$ $V_{\rm INTN,L}$ $t_{\rm INTN}$ $t_{\rm INTN_PUL}$ SE | $\begin{array}{c c} \textbf{Min.} \\ \hline \textbf{N} \\ \hline V_{\text{INTN,H}} & 0.8 \times \\ V_{\text{CC1}} \\ \hline V_{\text{INTN,L}} & - \\ \hline t_{\text{INTN}} & 80 \\ \hline t_{\text{INTND}} & 80 \\ \hline t_{\text{INTN_PUL}} & 4 \\ \hline \text{SE} \\ \hline \\ \hline R_{\text{SDM}} & 30 \\ \hline \end{array}$ | Min. Typ. N $V_{\text{INTN,H}}$ $0.8 \times V_{\text{CC1}}$ $V_{\text{INTN,L}}$ - - - $t_{\text{INTN}}$ 80 100 $t_{\text{INTND}}$ 80 100 $t_{\text{INTN_PUL}}$ 4 5 SE 80 60 | Min. Typ. Max. N $V_{\text{INTN,H}}$ $0.8 \times \\ V_{\text{CC1}}$ - - $V_{\text{INTN,L}}$ - - $0.2 \times \\ V_{\text{CC1}}$ $t_{\text{INTN}}$ 80 100 120 $t_{\text{INTND}}$ 80 100 120 $t_{\text{INTN_PUL}}$ 4 5 6 $R_{\text{SDM}}$ 30 60 100 | Min. Typ. Max. N $V_{\text{INTN,H}}$ $0.8 \times V_{\text{CC1}}$ - - V $V_{\text{INTN,L}}$ - - 0.2 \times V_{\text{CC1}} V $t_{\text{INTN}}$ 80 100 120 µs $t_{\text{INTND}}$ 80 100 120 µs $t_{\text{INTN_PUL}}$ 4 5 6 ms $R_{\text{SDM}}$ 30 60 100 kΩ | Min. Typ. Max. Test Condition N $V_{INTN,H}$ $0.8 \times V_{CC1}$ - - V $V_{INTN} = -2$ mA; INTN = off $V_{INTN,L}$ - - 0.2 × V V INTN = 0 mA; | | <sup>1)</sup> Output Voltage Value also determines device configuration during Init Mode. <sup>2)</sup> Not subject to production test, tolerance defined by internal oscillator tolerance. # 9 Gate Drivers The TLE9185QXV33 integrates six floating gate drivers capable of controlling a wide range of N-channel MOSFETs. They are configured as three high-sides and three low-sides, building three half-bridges. Figure 22 Half-bridge gate driver - Block diagram This section describes the MOSFET control in static activation and during PWM operation. Note: PWMx mentioned in this chapter refer to the PWMx pins and signal used by the bridge driver to control the external MOSFETs. # 9.1 MOSFET control Depending on the configuration bits HBxMODE[1:0] (refer to **HBMODE**), **CPEN**, each high-side and low-side MOSFETs can be: - Kept off with the passive discharge. - · Kept off actively. ### **Gate Drivers** - Activated (statically, no PWM, HBx\_PWM\_EN = 0). - Activated in PWM mode (HBx\_PWM\_EN = 1). Refer to **Table 16** for details. Table 16 Half-bridge mode selection | CPEN | HBxMODE[1:0] <sup>1)</sup> | Configuration of HSx/LSx <sup>1)</sup> | |----------|----------------------------|------------------------------------------------------| | CPEN = 0 | Don't care | All MOSFETs are kept off by the passive discharge | | CPEN = 1 | 00 <sub>B</sub> | HBx MOSFETs are kept off by the passive discharge | | CPEN = 1 | 01 <sub>B</sub> | LSx MOSFET is ON, HSx MOSFET is actively kept OFF | | CPEN = 1 | 10 <sub>B</sub> | HSx MOSFET is ON, LSx MOSFET is actively kept OFF | | CPEN = 1 | 11 <sub>B</sub> | LSx and HSx MOSFETs are actively kept OFF with IHOLD | <sup>1)</sup> $x = 1 \dots 3$ # 9.2 Static activation In this section, we consider the static activation of the high-side and low-side MOSFET of the half-bridge x: HBx\_PWM\_EN= 0 (in **ST\_ICHG**) and **CPEN** = 1. The low-side or high-side MOSFET of HBx is statically activated (no PWM) by setting HBxMODE[1:0] to respectively (0,1) or (1,0). The configured active cross-current protection and the Drain-Source overvoltage blank times for the Half-Bridge x are noted $t_{\text{HBxCCP}ACTIVE}$ and $t_{\text{HBxBLANK}ACTIVE}$ . The charge and discharge currents applied to the static controlled Half-Bridge x are noted ICHGSTx (ST\_ICHG). IHARDOFF is the maximum current that the gate drivers can sink (150 mA typ.). This current is used to keep a MOSFET off, when the opposite MOSFET of the same half-bridge is being turned on. This feature reduces the risk of parasitic cross-current conduction. ICHGSTx is the current sourced, respectively sunk, by the gate driver to turn-on the high-side x or low-side x. ICHGSTx is configured in the control register **ST\_ICHG**. Table 17 Static charge currents | ICHGSTx[3:0] | Nom. charge current [mA] | Nom. discharge current [mA] | Max. deviation to typ. values | |-------------------|----------------------------|-----------------------------|-------------------------------| | 0000 <sub>B</sub> | 0.5 (I <sub>CHG0</sub> ) | 0.5 (I <sub>DCHG0</sub> ) | +/- 60% | | 0001 <sub>B</sub> | 1.8 (I <sub>CHG4</sub> ) | 1.8 (I <sub>DCHG4</sub> ) | +/- 60 % | | 0010 <sub>B</sub> | 4.7 (I <sub>CHG8</sub> ) | 4.7 (I <sub>DCHG8</sub> ) | +/- 60 % | | 0011 <sub>B</sub> | 9.4 (I <sub>CHG12</sub> ) | 9.4 (I <sub>DCHG12</sub> ) | +/- 60 % | | 0100 <sub>B</sub> | 15.3 (I <sub>CHG16</sub> ) | 15.1 (/ <sub>DCHG16</sub> ) | +/- 40 % | | 0101 <sub>B</sub> | 23 (I <sub>CHG20</sub> ) | 22.5 (I <sub>DCHG20</sub> ) | +/- 40 % | | 0110 <sub>B</sub> | 31.6 (I <sub>CHG24</sub> ) | 30.9 (I <sub>DCHG24</sub> ) | +/- 40 % | | 0111 <sub>B</sub> | 41.6 (I <sub>CHG28</sub> ) | 40.8 (I <sub>DCHG28</sub> ) | +/- 40% | ## **Gate Drivers** **Table 17** Static charge currents (cont'd) | ICHGSTx[3:0] | Nom. charge current [mA] | Nom. discharge current [mA] | Max. deviation to typ. values | |-------------------|-----------------------------|------------------------------|-------------------------------| | 1000 <sub>B</sub> | 52.5 (I <sub>CHG32</sub> ) | 51.5 (/ <sub>DCHG32</sub> ) | +/- 30 % | | 1001 <sub>B</sub> | 63.6 (I <sub>CHG36</sub> ) | 62.4 (I <sub>DCHG36</sub> ) | +/- 30 % | | 1010 <sub>B</sub> | 75.2 (I <sub>CHG40</sub> ) | 73.7 (I <sub>DCHG40</sub> ) | +/- 30 % | | 1011 <sub>B</sub> | 87.1 (I <sub>CHG44</sub> ) | 85.5 (I <sub>DCHG44</sub> ) | +/- 30 % | | 1100 <sub>B</sub> | 99.5 (I <sub>CHG48</sub> ) | 97.7 (I <sub>DCHG48</sub> ) | +/- 30 % | | 1101 <sub>B</sub> | 112.2 (I <sub>CHG52</sub> ) | 110.8 (I <sub>DCHG52</sub> ) | +/- 30 % | | 1110 <sub>B</sub> | 125.3 (I <sub>CHG56</sub> ) | 124.5 (I <sub>DCHG56</sub> ) | +/- 30 % | | 1111 <sub>B</sub> | 139 (/ <sub>CHG60</sub> ) | 138.7 (I <sub>DCHG60</sub> ) | +/- 30 % | IHOLD is the hold current used to keep the gate of the external MOSFETs in the desired state. This parameter is configurable with the IHOLD control bit in **GENCTRL**. If the control bit IHOLD = 0: - A MOSFET is kept ON with the current I<sub>CHG15</sub>. - A MOSFET is kept OFF with the current I<sub>DCHG15</sub>. If the control bit IHOLD = 1: - A MOSFET is kept ON with the current I<sub>CHG20</sub>. - A MOSFET is kept OFF with the current I<sub>DCHG20</sub>. # 9.2.1 Static activation of a high-side MOSFET # **Turn-on with cross-current protection** If LSx is ON (HBxMODE[1:0] = $01_B$ ), before the activation of HSx (HBxMODE[1:0] = $10_B$ ) then the high-side MOSFET is turned on after a cross-current protection time (refer to **Figure 23**): - After the CSN rising edge and for the duration $t_{\text{HBxCCP ACTIVE}}$ : - The high-side MOSFET is kept OFF with the current -ICHGSTx. - The gate of the low-side MOSFET is discharged with the current -ICHGSTx. - At the end of $t_{\text{HBxCCP ACTIVE}}$ and for the duration $t_{\text{HBxBLANK ACTIVE}} + t_{\text{FVDS}}$ : - The gate of the high-side MOSFET is charged with the current ICHGSTx. - Low-side MOSFET is kept OFF with the current -IHARDOFF (hard off phase). - At the end of $t_{FVDS}$ : - The drive current of the high-side MOSFET is reduced to IHOLD. - The drive current of the low-side MOSFET is set to -IHOLD. Figure 23 Turn-on of a high-side MOSFET with cross-current protection The CSN rising edge must be synchronized with the device logic. Therefore SPI commands are Note: executed with a delay of up to 3 µs after the CSN rising edge. # Turn-on without cross-current protection If LSx is OFF (HBxMODE[1:0] = $11_B$ ), before the activation of HSx (HBxMODE[1:0] = $10_B$ ), then the high-side MOSFET is turned on without cross-current protection (refer to **Figure 24**): - right after the CSN rising edge and for a duration $t_{\rm HBxBLANK\,ACTIVE}$ + $t_{\rm FVDS}$ : - The gate of the high-side MOSFET is charged with the current ICHGSTx. - The low-side MOSFET is kept OFF with the current -IHARDOFF. - At the end of $t_{\text{EVDS}}$ : - The drive current of the high-side MOSFET is reduced to IHOLD. - The drive current of the low-side MOSFET is set to -IHOLD. Figure 24 Turn-on of a high-side MOSFET without cross-current protection Note: The CSN rising edge must be synchronized with the device logic. Therefore SPI commands are executed with a delay of up to 3 µs after the CSN rising edge. ### **Gate Drivers** # 9.2.2 Static activation of a low-side MOSFET The description of the static activation of a low-side x differs from the description of **Chapter 9.2.1** only by exchanging high-side x and low-side x. # 9.2.3 Turn-off of the high-side and low-side MOSFETs of a half-bridge When the TLE9185QXV33 receives a SPI command to turn-off both the high-side and low-side MOSFETs of the half-bridge x (HBxMODE[1:0] = (0,0) or (1,1)): - The gate of HSx and LSx are discharged with the current -ICHGSTx for the duration $t_{\text{HBxCCP ACTIVE}}$ (Figure 25). - At the end of $t_{HBxCCP\ ACTIVE}$ , the drive current of HSx and LSx are reduced to -IHOLD. Figure 25 Turn-off of the high-side and low-side MOSFETs of a half-bridge Note: The CSN rising edge must be synchronized with the device logic. Therefore SPI commands are executed with a delay of up to 3 µs after the CSN rising edge. # 9.3 PWM operation The half-bridge can be controlled in PWM using either three or six PWM inputs. The TLE9185QXV33 offers the possibility to detect the active and the freewheeling (FW) MOSFET in each half-bridge. # 9.3.1 Determination of the active and freewheeling MOSFET If EN\_GEN\_CHECK = 1, right before each MOSFET activation, the device detects which MOSFET of the half-bridge is the active MOSFET and which MOSFET is the free-wheeling (FW) MOSFET: - If VSHx > VS VSHH: The high-side MOSFET is the FW MOSFET and the low-side MOSFET is the active MOSFET. - If VSHx < VSHL: Then the low-side MOSFET is the FW MOSFET and the high-side MOSFET is the active MOSFET. - If VSHL < VSHx < VSHH: No clear distinction between the active FW MOSFET and the active MOSFET. The next MOSFET to be turned on is turned on as if it was the active MOSFET. If **EN\_GEN\_CHECK** = 0, the detection of the active and FW MOSFET is disabled. The PWM MOSFET is considered as the active MOSFET. Figure 26 shows the detection of the active and of the FW MOSFET. Figure 26 Detection of the active and FW MOSFET - Principle # 9.3.2 Configurations in PWM mode The following sections describe the different control schemes in PWM mode. # infineon ### **Gate Drivers** # **Active gate control (AGC)** The active gate control is configured by the control bits AGC[1:0]. The control scheme during the pre-charge and pre-discharge phases of: - The active MOSFET (EN\_GEN\_CHECK=1). - The PWM MOSFET (EN\_GEN\_CHECK=0). can be selected. The following settings are possible: - Adaptive gate control (AGC[1:0] = (1,0) or (1,1), see GENCTRL): In this mode a pre-charge current and a pre-discharge current are applied to the gate of the controlled MOSFET. These currents are used to regulate effective the turn-on and turn-off delays to the respective target values. - No adaptive gate control (AGC[1;0] = (0,0)): in this mode, the pre-charge and pre-discharge phases are deactivated. - No adaptive gate control (AGC[1;0] = (0,1)). In this mode: - During the pre-charge phase, the MOSFET is discharged with the configured current IPCHGINIT (HB\_PCHG\_INIT). - During the pre-discharge phase, the MOSFET is discharged with the configured current IPDCHGINIT (HB\_PCHG\_INIT). Note: It is recommended to configure tPCHGx < tHBxBLANK Active and tPDCHGx < tHBxCCP Active (Refer to **TPRECHG** and **CCP\_BLK**) independently from the AGC settings. ### Active free-wheeling (AFW) The active free-wheeling is activated for HBx if these conditions are fulfilled: - AFWx = 1 (HBMODE) - HBx\_PWM\_EN = 1 (HBMODE) - PWM\_NB = 0 If AFWx = 1, a cross-current protection time is applied to HBx (set by **CCP\_BLK**) during the PWM operation. If AFWx = 0, no cross current protection is applied to HBx during the PWM operation. The active free-wheeling reduces the power dissipation of the free-wheeling MOSFET. If an active MOSFET is OFF, the opposite MOSFET of the same half-bridge is actively turned on. Refer to **Figure 30** and **Figure 31**. # **Post-charge** A post-charge is initiated if POCHGDIS is set to 0 (GENCTRL) to reach the minimum MOSFET Rdson: - POCHGDIS = 0: After the charge phase, the control signal for the charge current of LSx is increased by one current step at every bridge driver clock cycle (BDFREQ) to ICHGMAXx. Refer to Figure 27 - POCHGDIS = 1: The post-charge phase is disabled. The charge current is kept to the ICHGx Figure 27 PWM overview - AGC = 10<sub>B</sub> or 11<sub>B</sub>, POCHGDIS=0 (post-charge enabled) Figure 28 PWM overview - AGC = 10<sub>B</sub> or 11<sub>B</sub>, POCHGDIS=1 (post-charge disabled) Table 18 Abbreviations for adaptive turn-on and turn-off phases in PWM configuration | Abbreviation | Definition | |------------------|--------------------------------------------------------------------------------------------| | Suffix x | Related to the half-bridge x. | | VGS_HSx | Gate-Source voltage of high-side MOSFET x. | | IGS_HSx | Gate current of high-side MOSFET x. IGS_HSx is positive when the current flows out of GHx. | | VGS_LSx | Gate-Source voltage of low-side MOSFET x. | | IGS_LSx | Gate current of low-side MOSFET x. IGS_LSx is positive when the current flows out of GLx. | | tPWM_SYNCH | Synchronization delay between external and internal PWM signal. | | thbxccp active | Active cross-current protection time of HBx. See control register CCP_BLK. | | tHBxBLANK ACTIVE | Active Drain-source overvoltage blank time of HBx. See control register and CCP_BLK. | | tHBxCCP FW | Freewheeling cross-current protection time of HBx. See control register <b>CCP_BLK</b> . | # infineon # **Gate Drivers** Table 18 Abbreviations for adaptive turn-on and turn-off phases in PWM configuration (cont'd) | Abbreviation | Definition | | | | | | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | thbxblank fw | Freewheeling drain-source overvoltage blank time of HBx. See control register and CCP_BLK. | | | | | | | | PWMz | External PWM signal applied to the input pin PWMz. | | | | | | | | ICHGMAXx | Maximum drive current of the half-bridge x during the pre-charge and pre-discharge phases. See control register <b>HB_ICHG_MAX</b> . IPRECHGx and IPREDCHGx are limited to ICHGMAXx. | | | | | | | | IPRECHGx | Pre-charge current sourced by the gate driver to the active MOSFET of the half-bridge x during tPCHGx ( <b>TPRECHG</b> ). Internal and self-adaptive parameter (if AGC[1:0] = $(1,0)$ or $(1,1)$ , <b>GENCTRL</b> ). IPRECHGx is clamped between $I_{CHGO}$ (0.5 mA typ.) and ICHGMAXx. | | | | | | | | IPCHGINITx | Initial value of IPRECHGx. Refer to HB_PCHG_INIT. | | | | | | | | IPREDCHGx | Pre-discharge-current sunk by the gate driver mapped to the half-bridge x during tPDCHGx. Internal and self-adaptive parameter (if AGC[1:0] = $(1,0)$ or $(1,1)$ , <b>GENCTRL</b> ). IPREDCHGx is clamped between $I_{\text{DCHG0}}$ (0.5 mA typ.) and ICHGMAXx. | | | | | | | | IPDCHGINITx | Initial value of IPREDCHGx. Refer to HB_PCHG_INIT. | | | | | | | | ICHGx | Current sourced by the gate driver to the active MOSFET of the half-bridge x during the charge phase. See control register <b>HB_ICHG</b> . | | | | | | | | IDCHGx | Current sunk by the gate driver to turn-off the active MOSFET of the half-bridge x during the discharge phase. See control register <b>HB_ICHG</b> . | | | | | | | | ICHGFWx | Current sourced or sunk by the gate driver to turn on / turn off the freewheeling MOSFET of the half-bridge x . See control register <b>HB_ICHG</b> . | | | | | | | | tPCHGx | Duration of the pre-charge phase of half-bridge x. tPCHGx is configurable by SPI. See control register <b>TPRECHG</b> . | | | | | | | | tPDCHGx | Duration of the pre-discharge phase of half-bridge x. tPDCHGx is configurable by SPI. See control register <b>TPRECHG</b> . | | | | | | | | tDONx | Turn-on delay of the active MOSFET of HBx. | | | | | | | | tDOFFx | Turn-off delay of the active MOSFET of HBx. | | | | | | | | IHOLD | Hold current sourced or sunk by the gate driver to keep the MOSFET in the desired state. See IHOLD control bit in <b>GENCTRL</b> . | | | | | | | | IHARDOFF | IHARDOFF is the maximum current that the gate drivers can sink. It corresponds to the discharge current when IDCHGx[5:0] = $63_D$ (150 mA typ.). | | | | | | | | TFVDS | Drain-Source overvoltage filter time. See <b>LS_VDS</b> . | | | | | | | | - | | | | | | | | # 9.3.3 PWM operation with 3 PWM inputs Each half bridge are controlled by one input if PWM\_NB = 0 (see **CSA**) and HBx\_PWM\_EN (see **HBMODE**): - PWM1/CRC controls HB1 - PWM3 controls HB2 - PWM5 controls HB3 Figure 29 Half-bridge PWM control with three PWM inputs, PWM\_NB = 0 Table 19 Half-bridge PWM settings with 3 PWM inputs | PWM_NB | HBxPWM_<br>EN <sup>1)</sup> | HBxMODE <sup>1)</sup> | AFW | Half-bridge x settings <sup>1)</sup> | |--------|-----------------------------|-----------------------|------------|----------------------------------------------------------------------------------------------| | 0 | Don't care | 00 <sub>B</sub> | Don't care | LSx and HSx MOSFETs are kept OFF by the passive discharge | | 0 | 1 | 01 <sub>B</sub> | 0 | PWM signal applied to LSx PWM signal = 1: LSx, ON, HSx OFF PWM signal = 0: LSx OFF, HS x OFF | | 0 | 1 | 10 <sub>B</sub> | 1 | PWM signal applied to HSx PWM signal= 1: HSx, ON, LSx OFF PWM signal = 0: HSx OFF, LS x ON | | 0 | Don't care | 11 <sub>B</sub> | Don't care | LSx and HSx MOSFETs are actively kept OFF | <sup>1)</sup> x = 1 to 3 # 9.3.3.1 Control signals with active free-wheeling (AFWx = 1) This section describes the MOSFET control signals with active freewheeling and HS PWM: - The HS PWM MOSFET is the active MOSFET (Chapter 9.3.3.1.1). - The HS PWM MOSFET is the free-wheeling MOSFET (Chapter 9.3.3.1.2). # 9.3.3.1.1 The PWM MOSFET is the active MOSFET This section shows the control signals of the MOSFET when the PWM is the active MOSFET. # **Gate Drivers** Figure 30 Turn-on of an active MOSFET in PWM mode with active gate control, HS PWM, HS as active MOSFET, LS as FW MOSFET. PWM\_NB =0 (one PWM input per HB), HBxMODE = 10<sub>B</sub> (HS PWM), AGC = 01<sub>B</sub> or 10<sub>B</sub> (Active Gate Control), EN\_GEN\_CHECK=1 (detection of active / FW MOSFET), AFWx = 1 (active freewheeling for HBx is activated) Turn-off of an active MOSFET in PWM mode with active gate control, HS PWM, HS as active Figure 31 MOSFET, LS as FW MOSFET. PWM\_NB =0 (one PWM input per HB), HBxMODE = $10_B$ (HS PWM), $AGC = 01_B \text{ or } 10_B \text{ (Active Gate Control)}, EN_GEN_CHECK=1 \text{ (detection of active / FW MOSFET)},$ AFWx = 1 (active freewheeling for HBx is activated) # 9.3.3.1.2 The PWM MOSFET is the free-wheeling MOSFET This section shows the control signals of the MOSFET when the PWM is the free-wheeling MOSFET. Figure 32 PWM rising edge - PWM mode with active gate control, HS PWM (HBxMODE = $10_B$ ), LS as active MOSFET, HS as FW MOSFET. PWM\_NB =0 (one PWM input per HB), AGC = $01_B$ or $10_B$ (Active Gate Control), EN\_GEN\_CHECK=1 (detection of active / FW MOSFET), AFWx = 1 (active freewheeling for HBx is activated) Figure 33 PWM falling edge - PWM mode with active gate control, HS PWM (HBxMODE = $10_B$ ), LS as active MOSFET, HS as FW MOSFET. PWM\_NB =0 (one PWM input per HB), AGC = $01_B$ or $10_B$ (Active Gate Control), EN\_GEN\_CHECK=1 (detection of active / FW MOSFET), AFWx=1 (active freewheeling for HBx is activated) ### **Gate Drivers** #### Control signals with passive free-wheeling (AFWx = 0) 9.3.3.2 This section describes the MOSFET control signals with active freewheeling and HS PWM: - The HS PWM MOSFET is the active MOSFET (Chapter 9.3.3.2.1). - The HS PWM MOSFET is the free-wheeling MOSFET (Chapter 9.3.3.2.2). #### The PWM MOSFET is the active MOSFET 9.3.3.2.1 This section shows the control signals of the MOSFET when the PWM is the active MOSFET. # **Gate Drivers** Figure 34 Adaptive turn-on with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=0, POCHGDIS=0, the PWM MOSFET is the active MOSFET. PWM\_NB=0. # **Gate Drivers** Figure 35 Adaptive turn-off with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=0, POCHGDIS=0, the PWM MOSFET is the active MOSFET.PWM\_NB=0. # 9.3.3.2.2 The PWM MOSFET is the free-wheeling MOSFET This section shows the control signals of the MOSFET when the PWM is the free-wheeling MOSFET. # **Gate Drivers** Figure 36 PWM rising edge with adaptive control, EN\_GEN\_CHECK = 1 with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=0, POCHGDIS=0. The PWM MOSFET is the FW MOSFET. PWM\_NB=0. 61 # **Gate Drivers** Figure 37 PWM falling edge with adaptive control, EN\_GEN\_CHECK = 1 with high-side PWM, AGC[1:0] = (1,0) or (1,1), AFWx=0, POCHGDIS=0. The PWM MOSFET is the FW MOSFET. PWM\_NB=0. # 9.3.3.3 Time modulation of pre-charge and pre-discharge times If **DEEP\_ADAP** =0: ### **Gate Drivers** - one single precharge current is applied during tPCHGx to regulate TDON - one single precharge current is applied during tPDCHGx to regulate TDOFF If **DEEP\_ADAP** = 1 ("deep adaptation" or "time modulation") it is possible to: - to divide the precharge phase in two parts, during which two different precharge currents can be applied - to divide the predischarge phase in two parts, during which two different precharge currents can be applied **Figure 38** describes the principle of the time modulation applied to the precharge phase. The same principle is also applied for the regulation of the pre-discharge phase. # **Gate Drivers** Figure 38 Principle of the time modulation of the precharge phase, DEEP\_ADAP = 1, AGC = 10<sub>B</sub> or 11<sub>B</sub> # infineon ### **Gate Drivers** # 9.3.3.4 Operation at high and low duty cycles In the particular cases where the on-time is shorter than tHBxCCP FW or the off-time of the PWM signal is shorter than tHBxCCP Active: - No distinction between active MOSFET and FW MOSFET is possible. Therefore PWM MOSFET (selected by HBxMODE[1:0]) is controlled as active MOSFET. - The MOSFET opposite to the PWM MOSFET stays off (passive FW) # 9.3.3.5 Measurements of the switching times The effective switching times in PWM operation: - of the PWM MOSFET if EN\_GEN\_CHECK = 0 - of the active MOSFET if EN\_GEN\_CHECK = 1 are reported in the registers: EFF\_TDON\_OFF1,EFF\_TDON\_OFF2,EFF\_TDON\_OFF3. If the end of the rise time for a given MOSFET is not detected before $t_{\rm HBxBLANK}$ Active elapses, then the corresponding status register reports an effective rise time equal to zero. If the end of the fall time for a given MOSFET is not detected before $t_{\text{HBxCCP}}$ Active active elapses, then the corresponding status register reports an effective fall time equal to zero. The device cannot measure the switching times $t_{\text{DON}}$ , $t_{\text{DOFF}}$ , $t_{\text{RISE}}$ and $t_{\text{FALL}}$ at very high and very low duty cycles: $t_{\text{ON}} < t_{\text{HBxCCP}}$ FW and $t_{\text{OFF}} < t_{\text{HBxCCP}}$ active. In this case, the corresponding registers report effective $t_{\text{DON}}$ , $t_{\text{DOFF}}$ , $t_{\text{RISE}}$ and $t_{\text{FALL}}$ equal to zero. # 9.3.4 PWM operation with 6 PWM inputs Each high-side MOSFET and each low-side MOSFET is controlled by one PWM input. if PWM\_NB is set to 1 (see **CSA**) and HBx\_PWM\_EN are set to 1 (see **HBMODE**). Refer to **Table 20**. Figure 39 Half-bridge PWM control with six PWM inputs, PWM\_NB = 1 Table 20 Half-bridge PWM settings with 6 PWM inputs (PWM\_NB = 1)FW and Active MOSFET | PWM_NB | HBx_PWM<br>_EN <sup>1)</sup> | HBxMODE <sup>1)</sup> | Half-bridge x settings <sup>1)</sup> | |--------|------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Don't care | 00 <sub>B</sub> | LSx and HSx MOSFETs are kept OFF by the passive discharge (default) | | 1 | 1 | 01 <sub>B</sub> | HBx is controlled by its PWM inputs | | | | | <ul> <li>If EN_GEN_CHECK = 0: LSx is always considered as the<br/>active MOSFET</li> </ul> | | | | | <ul> <li>If EN_GEN_CHECK = 1: The active and the FW MOSFETs<br/>are detected according to Chapter 9.3.1,<br/>independently from HBxMODE</li> </ul> | | 1 | 1 | 10 <sub>B</sub> | HBx is controlled by its PWM inputs | | | | | <ul> <li>If EN_GEN_CHECK = 0: HSx is always considered as the<br/>active MOSFET</li> </ul> | | | | | <ul> <li>If EN_GEN_CHECK = 1: The active and the FW MOSFETs<br/>are detected according to Chapter 9.3.1<br/>independently from HBxMODE</li> </ul> | | 1 | Don't care | 11 <sub>B</sub> | LSx and HSx MOSFETs are actively kept OFF | <sup>1)</sup> x = 1 to 3 Table 21 PWM Control of HS1 and LS1, PWM\_NB = 1, HB1\_PWM\_EN = 1 | HB1MODE[1:0] | PWM1/CRC | PWM2 | HS1 | LS1 | |--------------|----------|------|-----|-----| | 01 | Low | Low | OFF | OFF | | 01 | Low | High | ON | OFF | | 01 | High | Low | OFF | ON | | 01 | High | High | OFF | OFF | | 10 | Low | Low | OFF | OFF | | 10 | Low | High | OFF | ON | | 10 | High | Low | ON | OFF | | 10 | High | High | OFF | OFF | Table 22 PWM Control of HS2 and LS2, PWM\_NB = 1, HB2\_PWM\_EN = 1 | HB2MODE[1:0] | PWM3 | PWM4 | HS2 | LS2 | | |--------------|------|------|-----|-----|---| | 01 | Low | Low | OFF | OFF | _ | | 01 | Low | High | ON | OFF | | | 01 | High | Low | OFF | ON | | | 01 | High | High | OFF | OFF | _ | | 10 | Low | Low | OFF | OFF | | | 10 | Low | High | OFF | ON | | | 10 | High | Low | ON | OFF | | | 10 | High | High | OFF | OFF | | Table 23 PWM Control of HS3 and LS3, PWM\_NB = 1, HB3\_PWM\_EN = 1 | HB3MODE[1:0] | PWM5 | PWM6 | HS3 | LS3 | |--------------|------|------|-----|-----| | 01 | Low | Low | OFF | OFF | | 01 | Low | High | ON | OFF | | 01 | High | Low | OFF | ON | | 01 | High | High | OFF | OFF | | 10 | Low | Low | OFF | OFF | | 10 | Low | High | OFF | ON | | 10 | High | Low | ON | OFF | | 10 | High | High | OFF | OFF | **Figure 40** shows the PWM control of HBx in PWM (HBx\_PWM\_EN = 1): Turn-off of the FW MOSFET (low-side MOSFET in this case) followed by the activation of the active MOSFET (high-side MOSFET in this case)<sup>1)</sup> with PWM\_NB = 1, AGC[1:0]= $01_B$ or $10_B$ , **POCHGDIS** = 0 (post-charge enabled). This control scheme is applicable for the following cases: <sup>1)</sup> If the synchronized HS PWM rising edge occurs after tHBxCCP FW and before the end of tOFF timeout FW, then the LS MOSFET is discharged with IHARDOFF and the HS is turned on, when the HS PWM rising edge is detected # **TLE9185QXV33** # **BLDC Driver** # **Gate Drivers** - 1. **EN\_GEN\_CHECK** = 0 (detection of FW/Active MOSFET disabled); HBxMODE[1:0] = $10_B$ (HS MOSFET is considered as active MOSFET by default). - 2. EN\_GEN\_CHECK = 1 (detection of active / FW MOSFET enabled); HS MOSFET detected as active MOSFET; $HBxMODE[1:0] = 01_B or 10_B$ . Note: If the synchronized HS PWM rising edge occurs before the end of tHBxCCP active, then the device prevents an activation of the HS MOSFET until tHBxCCP FW elapses. In other words, the HS PWM rising edge is ignored until the end of tHBxCCP FW. # **Gate Drivers** Figure 40 Turn-on of an active MOSFET in PWM mode with active gate control, HS as active MOSFET, LS as FW MOSFET. Two PWM inputs per half-bridge, active gate control enabled. PWM\_EN =1 # infineon ### **Gate Drivers** **Figure 41** shows the PWM control of HBx in PWM (HBx\_PWM\_EN = 1): Turn-off of the active MOSFET (high-side MOSFET in this case) followed by the activation of the FW MOSFET low-side MOSFET in this case) with PWM\_NB = 1, AGC[1:0] = $01_B$ or $10_B$ , **POCHGDIS** = 0 (post-charge enabled). This control scheme is applicable for the following cases: - 1. **EN\_GEN\_CHECK** = 0 (detection of FW/Active MOSFET disabled); $HBxMODE[1:0] = 10_B$ (HS MOSFET is considered as active MOSFET by default). - 2. **EN\_GEN\_CHECK** = 1 (detection of active / FW MOSFET enabled); HS MOSFET detected as active MOSFET; $HBxMODE[1:0] = 01_B \text{ or } 10_B$ . Note: If the synchronized LS PWM rising edge occurs before the end of tHBxCCP active, then the device prevents an activation of the LS MOSFET until tHBxCCP active elapses. In other words, the LS PWM rising edge is ignored until the end of tHBxCCP active. ### **Gate Drivers** Figure 41 Turn-off of an active MOSFET in PWM mode with active gate control, HS as active MOSFET, LS as FW MOSFET. two PWM inputs per half-bridge, active gate control enabled. PWM\_NB=1. # 9.3.5 Status bits for regulation of turn-on and turn-off delay times The control bits TDREGx (**TDREG**) indicate if tDONx and tDOFFx of the half-bridge x, using the adaptive control scheme (**AGC** = $10_B$ or $11_B$ ), are in regulation. # infineon ## **Gate Drivers** The half-bridge x is considered in regulation if one of the following conditions is met: - Condition 1: The effective turn-on and turn-off delays are equal to the configured delays for at least eight cumulative PWM cycle (HBx tDON counter ≥ 8 and HBx tDOFF counter ≥ 8). For each PWM cycle - if $tDONxEFF^{1)} = TDONx^{2)}$ , x = 1...3, HBx tDON counter is incremented - if $tDONxEFF^{1)} \neq TDONx^{2)}$ , x = 1...3, HBx tDON counter is decremented - if $tDOFFxEFF^{1)} = TDOFFx^{3)}$ , x = 1...3, HBx tDOFF counter is incremented - if tDOFFxEFF $^{1)} \neq$ TDOFFx $^{3)}$ , x = 1.. 3, HBx tDOFF counter is decremented - Condition 2: The error between the effective delays ((tDONxEFF-TDONx) and(tDOFFxEFF-TDOFFx )) changes its sign three times consecutively <sup>1)</sup> Refer to EFF\_TDON\_OFF1, EFF\_TDON\_OFF2, EFF\_TDON\_OFF3 <sup>2)</sup> Refer to TDON\_HB\_CTRL <sup>3)</sup> Refer to TDOFF\_HB\_CTRL **Gate Drivers** #### 9.3.6 Gate driver current Each gate driver is able to source and sink currents from 0.5 mA to 150 mA, with 64 steps. 73 Figure 42 Configurable discharge currents in PWM operation Table 24 Charge currents and initial precharge currents | ICHGx[5:0],<br>PCHGINITx[5:0] | | | Max. deviation to nominal values [%] | |-------------------------------|--------------------|------|--------------------------------------| | 000000 <sub>B</sub> | I <sub>CHG0</sub> | 0.5 | +/- 60% | | 000001 <sub>B</sub> | I <sub>CHG1</sub> | 0.7 | +/- 60 % | | 000010 <sub>B</sub> | I <sub>CHG2</sub> | 1.0 | +/- 60 % | | 000011 <sub>B</sub> | I <sub>CHG3</sub> | 1.4 | +/- 60 % | | 000100 <sub>B</sub> | I <sub>CHG4</sub> | 1.8 | +/- 60 % | | 000101 <sub>B</sub> | I <sub>CHG5</sub> | 2.4 | +/- 60 % | | 000110 <sub>B</sub> | I <sub>CHG6</sub> | 3.0 | +/- 60 % | | 000111 <sub>B</sub> | I <sub>CHG7</sub> | 3.8 | +/- 60 % | | 001000 <sub>B</sub> | I <sub>CHG8</sub> | 4.7 | +/- 55% | | 001001 <sub>B</sub> | I <sub>CHG9</sub> | 5.8 | +/- 55% | | 001010 <sub>B</sub> | I <sub>CHG10</sub> | 6.9 | +/- 55% | | 001011 <sub>B</sub> | I <sub>CHG11</sub> | 8.1 | +/- 55% | | 001100 <sub>B</sub> | I <sub>CHG12</sub> | 9.4 | +/- 55% | | 001101 <sub>B</sub> | I <sub>CHG13</sub> | 10.8 | +/- 55% | | 001110 <sub>B</sub> | I <sub>CHG14</sub> | 12.2 | +/- 40% | | 001111 <sub>B</sub> | I <sub>CHG15</sub> | 13.7 | +/- 40% | | 010000 <sub>B</sub> | I <sub>CHG16</sub> | 15.3 | +/- 40 % | | 010001 <sub>B</sub> | I <sub>CHG17</sub> | 17.1 | +/- 40 % | | 010010 <sub>B</sub> | I <sub>CHG18</sub> | 19 | +/- 40% | | 010011 <sub>B</sub> | I <sub>CHG19</sub> | 21 | +/- 40 % | | 010100 <sub>B</sub> | I <sub>CHG20</sub> | 23 | +/- 40% | | 010101 <sub>B</sub> | I <sub>CHG21</sub> | 25 | +/- 40 % | | 010110 <sub>B</sub> | I <sub>CHG22</sub> | 27.1 | +/- 40 % | | 010111 <sub>B</sub> | I <sub>CHG23</sub> | 29.3 | +/- 40 % | | 011000 <sub>B</sub> | I <sub>CHG24</sub> | 31.6 | +/- 40 % | | 011001 <sub>B</sub> | I <sub>CHG25</sub> | 34 | +/- 40 % | | 011010 <sub>B</sub> | I <sub>CHG26</sub> | 36.5 | +/- 40 % | | 011011 <sub>B</sub> | I <sub>CHG27</sub> | 39 | +/- 40 % | | 011100 <sub>B</sub> | I <sub>CHG28</sub> | 41.6 | +/- 40 % | | 011101 <sub>B</sub> | I <sub>CHG29</sub> | 44.2 | +/- 30 % | | 011110 <sub>B</sub> | I <sub>CHG30</sub> | 46.9 | +/- 30 % | | 011111 <sub>B</sub> | I <sub>CHG31</sub> | 49.7 | +/- 30 % | | 100000 <sub>B</sub> | I <sub>CHG32</sub> | 52.5 | +/- 30 % | | 100001 <sub>B</sub> | I <sub>CHG33</sub> | 55.3 | +/- 30 % | | 100010 <sub>B</sub> | I <sub>CHG34</sub> | 58.1 | +/- 30 % | | 100011 <sub>B</sub> | I <sub>CHG35</sub> | 60.8 | +/- 30 % | # infineon **Table 24** Charge currents and initial precharge currents (cont'd) | ICHGx[5:0], Paramet | | Nom. current | Max. deviation to nominal | |---------------------|--------------------|--------------|---------------------------| | PCHGINITx[5:0] | name | [mA] | values [%] | | 100100 <sub>B</sub> | I <sub>CHG36</sub> | 63.6 | +/- 30 % | | 100101 <sub>B</sub> | I <sub>CHG37</sub> | 66.5 | +/- 30 % | | 100110 <sub>B</sub> | I <sub>CHG38</sub> | 69.4 | +/- 30 % | | 100111 <sub>B</sub> | I <sub>CHG39</sub> | 72.3 | +/- 30 % | | 101000 <sub>B</sub> | I <sub>CHG40</sub> | 75.2 | +/- 30 % | | 101001 <sub>B</sub> | I <sub>CHG41</sub> | 78.1 | +/- 30 % | | 101010 <sub>B</sub> | I <sub>CHG42</sub> | 81.1 | +/- 30 % | | 101011 <sub>B</sub> | I <sub>CHG43</sub> | 84.1 | +/- 30 % | | 101100 <sub>B</sub> | I <sub>CHG44</sub> | 87.1 | +/- 30 % | | 101101 <sub>B</sub> | I <sub>CHG45</sub> | 90.2 | +/- 30 % | | 101110 <sub>B</sub> | I <sub>CHG46</sub> | 93.3 | +/- 30 % | | 101111 <sub>B</sub> | I <sub>CHG47</sub> | 96.4 | +/- 30 % | | 110000 <sub>B</sub> | I <sub>CHG48</sub> | 99.5 | +/- 30 % | | 110001 <sub>B</sub> | I <sub>CHG49</sub> | 102.7 | +/- 30 % | | 110010 <sub>B</sub> | I <sub>CHG50</sub> | 105.8 | +/- 30 % | | 110011 <sub>B</sub> | I <sub>CHG51</sub> | 109 | +/- 30 % | | 110100 <sub>B</sub> | I <sub>CHG52</sub> | 112.2 | +/- 30 % | | 110101 <sub>B</sub> | I <sub>CHG53</sub> | 115.4 | +/- 30 % | | 110110 <sub>B</sub> | I <sub>CHG54</sub> | 118.7 | +/- 30 % | | 110111 <sub>B</sub> | I <sub>CHG55</sub> | 122 | +/- 30 % | | 111000 <sub>B</sub> | I <sub>CHG56</sub> | 125.3 | +/- 30 % | | 111001 <sub>B</sub> | I <sub>CHG57</sub> | 128.7 | +/- 30 % | | 111010 <sub>B</sub> | I <sub>CHG58</sub> | 132.1 | +/- 30 % | | 111011 <sub>B</sub> | I <sub>CHG59</sub> | 135.5 | +/- 30 % | | 111100 <sub>B</sub> | I <sub>CHG60</sub> | 139 | +/- 30 % | | 111101 <sub>B</sub> | I <sub>CHG61</sub> | 142.5 | +/- 30 % | | 111110 <sub>B</sub> | I <sub>CHG62</sub> | 146 | +/- 30 % | | 111111 <sub>B</sub> | I <sub>CHG63</sub> | 150 | +/- 30 % | # infineon Figure 43 Configurable discharge currents in PWM operation Table 25 Discharge currents and initial predischarge currents | IDCHG[5:0], PDCHGINITx[5:0] | Parameter name | Nom. current<br>[mA] | Max. deviation to nominal values [%] | |-----------------------------|---------------------|----------------------|--------------------------------------| | 000000 <sub>B</sub> | I <sub>DCHG0</sub> | 0.5 | +/- 60% | | 000001 <sub>B</sub> | I <sub>DCHG1</sub> | 0.7 | +/- 60 % | | 000010 <sub>B</sub> | I <sub>DCHG2</sub> | 1.0 | +/- 60 % | | 000011 <sub>B</sub> | I <sub>DCHG3</sub> | 1.4 | +/- 60 % | | 000100 <sub>B</sub> | I <sub>DCHG4</sub> | 1.8 | +/- 60 % | | 000101 <sub>B</sub> | I <sub>DCHG5</sub> | 2.4 | +/- 60 % | | 000110 <sub>B</sub> | I <sub>DCHG6</sub> | 3.0 | +/- 60 % | | 000111 <sub>B</sub> | I <sub>DCHG7</sub> | 3.8 | +/- 60 % | | 001000 <sub>B</sub> | I <sub>DCHG8</sub> | 4.7 | +/- 60 % | | 001001 <sub>B</sub> | I <sub>DCHG9</sub> | 5.8 | +/- 60 % | | 001010 <sub>B</sub> | I <sub>DCHG10</sub> | 6.9 | +/- 60 % | | 001011 <sub>B</sub> | I <sub>DCHG11</sub> | 8.1 | +/- 60 % | | 001100 <sub>B</sub> | I <sub>DCHG12</sub> | 9.4 | +/- 60 % | | 001101 <sub>B</sub> | I <sub>DCHG13</sub> | 10.7 | +/- 60 % | | 001110 <sub>B</sub> | I <sub>DCHG14</sub> | 12.1 | +/- 40% | | 001111 <sub>B</sub> | I <sub>DCHG15</sub> | 13.5 | +/- 40% | | 010000 <sub>B</sub> | I <sub>DCHG16</sub> | 15.1 | +/- 40 % | | 010001 <sub>B</sub> | I <sub>DCHG17</sub> | 16.8 | +/- 40 % | | 010010 <sub>B</sub> | I <sub>DCHG18</sub> | 18.6 | +/- 40% | | 010011 <sub>B</sub> | I <sub>DCHG19</sub> | 20.5 | +/- 40 % | | 010100 <sub>B</sub> | I <sub>DCHG20</sub> | 22.5 | +/- 40% | | 010101 <sub>B</sub> | I <sub>DCHG21</sub> | 24.5 | +/- 40 % | | 010110 <sub>B</sub> | I <sub>DCHG22</sub> | 26.5 | +/- 40 % | | 010111 <sub>B</sub> | I <sub>DCHG23</sub> | 28.7 | +/- 40 % | | 011000 <sub>B</sub> | I <sub>DCHG24</sub> | 30.9 | +/- 40 % | | 011001 <sub>B</sub> | I <sub>DCHG25</sub> | 33.2 | +/- 40 % | | 011010 <sub>B</sub> | I <sub>DCHG26</sub> | 35.7 | +/- 40 % | | 011011 <sub>B</sub> | I <sub>DCHG27</sub> | 38.2 | +/- 40 % | | 011100 <sub>B</sub> | I <sub>DCHG28</sub> | 40.8 | +/- 40 % | | 011101 <sub>B</sub> | I <sub>DCHG29</sub> | 43.4 | +/- 30 % | | 011110 <sub>B</sub> | I <sub>DCHG30</sub> | 46.1 | +/- 30 % | | 011111 <sub>B</sub> | I <sub>DCHG31</sub> | 48.8 | +/- 30 % | | 100000 <sub>B</sub> | I <sub>DCHG32</sub> | 51.5 | +/- 30 % | | 100001 <sub>B</sub> | I <sub>DCHG33</sub> | 54.2 | +/- 30 % | | 100010 <sub>B</sub> | I <sub>DCHG34</sub> | 56.9 | +/- 30 % | | 100011 <sub>B</sub> | I <sub>DCHG35</sub> | 59.6 | +/- 30 % | #### **BLDC Driver** **Gate Drivers** Table 25 **Discharge currents and initial predischarge currents** (cont'd) | IDCHG[5:0], | Parameter | Nom. current | Max. deviation to nominal | | |---------------------|---------------------|--------------|---------------------------|--| | PDCHGINITx[5:0] | name | [mA] | values [%] | | | 100100 <sub>B</sub> | I <sub>DCHG36</sub> | 62.4 | +/- 30 % | | | 100101 <sub>B</sub> | I <sub>DCHG37</sub> | 65.2 | +/- 30 % | | | 100110 <sub>B</sub> | I <sub>DCHG38</sub> | 68 | +/- 30 % | | | 100111 <sub>B</sub> | I <sub>DCHG39</sub> | 70.8 | +/- 30 % | | | 101000 <sub>B</sub> | I <sub>DCHG40</sub> | 73.7 | +/- 30 % | | | 101001 <sub>B</sub> | I <sub>DCHG41</sub> | 76.6 | +/- 30 % | | | 101010 <sub>B</sub> | I <sub>DCHG42</sub> | 79.5 | +/- 30 % | | | 101011 <sub>B</sub> | I <sub>DCHG43</sub> | 82.5 | +/- 30 % | | | 101100 <sub>B</sub> | I <sub>DCHG44</sub> | 85.5 | +/- 30 % | | | 101101 <sub>B</sub> | I <sub>DCHG45</sub> | 88.5 | +/- 30 % | | | 101110 <sub>B</sub> | I <sub>DCHG46</sub> | 91.5 | +/- 30 % | | | 101111 <sub>B</sub> | I <sub>DCHG47</sub> | 94.6 | +/- 30 % | | | 110000 <sub>B</sub> | I <sub>DCHG48</sub> | 97.7 | +/- 30 % | | | 110001 <sub>B</sub> | I <sub>DCHG49</sub> | 100.9 | +/- 30 % | | | 110010 <sub>B</sub> | I <sub>DCHG50</sub> | 104.2 | +/- 30 % | | | 110011 <sub>B</sub> | I <sub>DCHG51</sub> | 107.5 | +/- 30 % | | | 110100 <sub>B</sub> | I <sub>DCHG52</sub> | 110.8 | +/- 30 % | | | 110101 <sub>B</sub> | I <sub>DCHG53</sub> | 114.2 | +/- 30 % | | | 110110 <sub>B</sub> | I <sub>DCHG54</sub> | 117.6 | +/- 30 % | | | 110111 <sub>B</sub> | I <sub>DCHG55</sub> | 121 | +/- 30 % | | | 111000 <sub>B</sub> | I <sub>DCHG56</sub> | 124.5 | +/- 30 % | | | 111001 <sub>B</sub> | I <sub>DCHG57</sub> | 128 | +/- 30 % | | | 111010 <sub>B</sub> | I <sub>DCHG58</sub> | 131.5 | +/- 30 % | | | 111011 <sub>B</sub> | I <sub>DCHG59</sub> | 135.1 | +/- 30 % | | | 111100 <sub>B</sub> | I <sub>DCHG60</sub> | 138.7 | +/- 30 % | | | 111101 <sub>B</sub> | I <sub>DCHG61</sub> | 142.3 | +/- 30 % | | | 111110 <sub>B</sub> | I <sub>DCHG62</sub> | 145.8 | +/- 30 % | | | 111111 <sub>B</sub> | I <sub>DCHG63</sub> | 150 | +/- 30 % | | #### **Passive discharge** 9.4 Resistors ( $R_{\rm GGND}$ ) between the gate of GHx and GND, and between GLx and GND, ensure that the external MOSFETs are turned off in the following conditions: - *V*<sub>CC1</sub> undervoltage - $HBxMODE = 00_B$ in Normal Mode - **CPEN** = 0 in Normal Mode - CSA Overcurrent detection with OCEN = 1 in normal mode # infineon #### **Gate Drivers** - VS overvoltage or VSINT overvoltage - Charge pump undervoltage and charge pump blank time (t<sub>CPUVBLANK</sub>) - Charge pump overtemperature (CP\_OT) - VDS overvoltage after active discharge in Normal Mode - In Init Mode, Stop Mode, Fail Safe Mode, Restart Mode and Sleep Mode (exceptions for low-sides in parking braking and VS / VSINT overvoltage braking, refer to **Chapter 9.6** and **Chapter 10.9.3**) #### 9.5 Slam mode The slam mode is applicable in Normal Mode. If the SLAM bit is set in **BRAKE** register: - 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active. - 2. Then charge pump is deactivated independently from CPEN - 3. Then PWM1/CRC input pin is mapped to LS1, LS2, LS3, independently from PWM\_NB, HBxMODE and HBx\_PWM\_EN - a) If PWM1/CRC is High, then the low-side MOSFETs are turned on within ton Brake. - b) If PWM1/CRC is Low, then the low-side MOSFETs are turned off within toff Brake. There is also the possibility to disable selectively the LSx in SLAM mode. #### 9.6 Parking braking mode If PARK\_BRK\_EN bit is set, while the device goes in Sleep Mode or in Stop Mode: - 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active. - 2. Then charge pump is deactivated independently from CPEN bit. - 3. Then the passive discharge ( $R_{GGND}$ ) of the low-sides is deactivated, the passive discharge of the high-sides are activated - 4. If PWM1/CRC is High, then the low-side MOSFETs are turned on within ton Brake. Refer to **Chapter 10.9.2** for the protection of the of low-side MOSFETs against short circuits when the parking braking mode is activated. # infineon #### **Gate Drivers** #### 9.7 Charge pump A dual-stage charge pump supplies the gate drivers for the high-side and low-side MOSFETs. It requires three external capacitors connected between CPC1N and CPC1P, CPC2N and CPC2P, VS and CP. The buffer capacitor between VS and CP must have a capacitance equal or higher than 470 nF. Figure 44 Charge pump - Block diagram #### **Logic or normal level MOSFETs** The regulation of the charge pump outputs voltage can be configured depending on the type of MOSFET. **FET\_LVL** = 0: Logic level MOSFETs are selected: - VCP VS = V<sub>CP3</sub> (11 V typ. at VS > 8 V). - The high-side gate-source voltage GHx SHx is $V_{GH4}$ ( $V_S > 8$ V). - The low-side gate-source voltage GLx SL is $V_{GH3}$ ( $V_S > 8 \text{ V}$ ). **FET\_LVL** = 1: Normal level MOSFETs are selected: - VCP VS = V<sub>CP1</sub>(15 V typ. at VS > 8 V). - The high-side and low-side gate-source voltage GHx SHx or GLx SL is $V_{GH1}$ ( $V_S > 8$ V). CPSTGA = 0 (default, see **GENCTRL**), the device operates with the dual-stage charge pump. If CPSTGA = 1, the device switches to single-stage or dual-stage charge pump automatically: - If $V_S > V_{CPSO\,DS}$ : the TLE9185QXV33 switches from a dual-stage to a single-stage charge pump. - If $V_S < V_{CPSO\ SD}$ : the TLE9185QXV33 switches from single-stage to dual-stage charge pump. The operation with the single-stage charge pump reduces the current consumption from the VS pin. #### **Gate Drivers** #### **Frequency modulation** 9.8 A modulation of the charge pump frequency can be activated to reduce the peak emission. The modulation frequency is set by the control bit FMODE in **GENCTRL**: - FMODE = 0: No modulation. - FMODE = 1: Modulation frequency = 15.6 kHz (default). # infineon #### **Gate Drivers** ### 9.9 Electrical characteristics gate driver The electrical characteristics related to the gate driver are valid for $V_{\rm CP} > V_{\rm S} + 8.5 \, {\rm V}$ #### Table 26 Electrical characteristics: gate drivers $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{i}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ $V_{\rm CP} > V_{\rm S} + 8.5 \, \rm V$ , $V_{\rm S} = 6 \, \rm to \, 19V$ , all voltages with respect to ground, positive current flowing into pin except for $I_{\rm GLx}$ and $I_{\rm GHx}$ (unless otherwise specified). | Parameter | Symbol | | Values | | | Note or | Number | |---------------------------------------------------------|--------------------|----------------------|--------|----------------------|----|--------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Comparators | | <b>-</b> | | | | | 1 | | SHx High Threshold | $V_{SHH}$ | V <sub>S</sub> - 2.6 | - | V <sub>s</sub> - 1.9 | V | | P_12.11.1 | | SHx Low Threshold | $V_{SHL}$ | 1.9 | - | 2.6 | V | Referred to GND | P_12.11.2 | | SHx comparator delay | $t_{SHx}$ | _ | 12 | 30 | ns | 1) | P_12.11.3 | | MOSFET Driver Output | | <b>-</b> | " | | | | 1 | | High Level Output Voltage<br>GHx vs. SHx and GLx vs. SL | $V_{ m GH1}$ | 10 | 11.5 | 12.5 | V | $^{2)} V_{S} \ge 8 \text{ V},$<br>$C_{Load} = 10 \text{ nF},$<br>$I_{CP} = -12 \text{ mA},$<br>$FET_{LVL} = 1$ | P_12.11.4 | | High Level Output Voltage<br>GHx vs. SHx and GLx vs. SL | $V_{\mathrm{GH2}}$ | 7 | _ | 12.5 | V | $V_S = 6 \text{ V},$<br>$C_{Load} = 10 \text{ nF},$<br>$I_{CP} = -6 \text{ mA},$<br>$FET_LVL = 1$ | P_12.11.5 | | High Level Output Voltage<br>GLx vs. SL | $V_{\mathrm{GH3}}$ | 10 | - | 12.5 | V | $^{3)} V_{S} \ge 6 \text{ V},$ $C_{Load} = 10 \text{ nF},$ $\text{FET\_LVL} = 0$ | P_12.11.6 | | High Level Output Voltage<br>GHx vs. SHx | $V_{ m GH4}$ | 8.5 | 10 | 12.5 | V | $^{2)} V_{S} \ge 8 \text{ V},$<br>$C_{Load} = 10 \text{ nF},$<br>$I_{CP} = -12 \text{ mA},$<br>$FET_{LVL} = 0$ | P_12.11.7 | | High Level Output Voltage<br>GHx vs. SHx | $V_{\mathrm{GH5}}$ | 7 | - | 12.5 | V | $V_S = 6 \text{ V},$ $C_{LOAD} = 10 \text{ nF},$ $I_{CP} = -6 \text{ mA},$ $FET_LVL = 0$ | P_12.11.8 | | Charge current | I <sub>CHG0</sub> | -60% | 0.5 | +60% | mA | ICHG = $0_D^{1}$<br>$C_{Load} = 2.2 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \le V_{GS(ON)}^{4}$ | P_12.11.70 | | Charge current | I <sub>CHG8</sub> | -55% | 4.7 | +55% | mA | ICHG =8 $_{\rm D}$ <sup>1)</sup> $C_{\rm Load}$ = 2.2 nF $V_{\rm S} \ge 8V, V_{\rm GS} \le V_{\rm GS(ON)}$ <sup>4)</sup> | P_12.11.71 | | Charge current | I <sub>CHG16</sub> | -40% | 15.3 | +40% | mA | ICHG =16 $_{D}^{1)}$<br>$C_{Load} = 2.2 \text{ nF}$<br>$V_{S} \ge 8V, V_{GS} \le V_{GS(ON)}^{4)}$ | P_12.11.72 | | Charge current | I <sub>CHG32</sub> | -30% | 52.5 | +30% | mA | ICHG =32 $_{\rm D}^{1)}$ $C_{\rm Load} = 10 \text{ nF}$ $V_{\rm S} \ge 8V, V_{\rm GS} \le V_{\rm GS(ON)}^{4)}$ | P_12.11.73 | ### **BLDC Driver** #### **Gate Drivers** #### **Electrical characteristics: gate drivers** (cont'd) Table 26 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ $V_{\text{CP}} > V_{\text{S}} + 8.5 \text{ V}$ , $V_{\text{S}} = 6 \text{ to } 19 \text{V}$ , all voltages with respect to ground, positive current flowing into pin except for $I_{\text{GLx}}$ and $I_{GHx}$ (unless otherwise specified). | Parameter | Symbol | | Values | <u> </u> | Unit | Note or | Number | |-------------------------------------|---------------------------|-------|--------|----------|------|----------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Charge current | I <sub>CHG48</sub> | -30% | 99.5 | +30% | mA | ICHG =48 $_{\rm D}^{1)}$ $C_{\rm Load} = 10 \text{ nF}$ $V_{\rm S} \ge 8V, V_{\rm GS} \le V_{\rm GS(ON)}^{4)}$ | P_12.11.74 | | Charge current | I <sub>CHG63</sub> | -30% | 150 | +30% | mA | ICHG =63 $_{D}^{1)}$<br>$C_{Load} = 22 \text{ nF}$<br>$V_{S} \ge 8V, V_{GS} \le V_{GS(ON)}^{4)}$ | P_12.11.75 | | Discharge current | I <sub>DCH0</sub> | -60% | -0.5 | +60% | mA | IDCHG =0 $_{D}^{1)}$<br>$C_{Load}$ = 2.2 nF<br>$V_{S} \ge 8V, V_{GS} \ge V_{GS(OFF1)}$ | P_12.11.76 | | Discharge current | I <sub>DCH8</sub> | -55% | -4.7 | 55% | mA | IDCHG =8 $_{D}^{1)}$<br>$C_{Load}$ = 2.2 nF<br>$V_{S} \ge 8V, V_{GS} \ge V_{GS(OFF1)}$ | P_12.11.77 | | Discharge current | I <sub>DCHG16</sub> | -40% | -15.1 | +40% | mA | IDCHG =16 <sub>D</sub> <sup>1)</sup> $C_{Load}$ = 2.2 nF $V_{S} \ge 8V, V_{GS} \ge V_{GS(OFF1)}$ | P_12.11.78 | | Discharge current | I <sub>DCHG32</sub> | -30% | -51.5 | +30% | mA | IDCHG =32 $_{D}$ <sup>1)</sup> $C_{Load}$ = 10 nF $V_{S} \ge 8V, V_{GS} \ge V_{GS(OFF2)}$ | P_12.11.79 | | Discharge current | I <sub>DCHG48</sub> | -30% | -97.7 | +30% | mA | IDCHG = $48_D^{1)}$<br>$C_{Load} = 10 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \ge V_{GS(OFF2)}$ | P_12.11.80 | | Discharge current | I <sub>DCHG63</sub> | -30% | -150 | +30% | mA | IDCHG = $63_D^{1)}$<br>$C_{Load} = 22 \text{ nF}$<br>$V_S \ge 8V, V_{GS} \ge V_{GS(OFF2)}$ | P_12.11.81 | | Charge current temperature drift | I <sub>CHG0,TDrift</sub> | -37% | -12% | 15% | | ICHG = $0_D^{(1)5)}$ | P_12.11.119 | | Charge current temperature drift | I <sub>CHG8,TDrift</sub> | -17% | 1% | 20% | | ICHG = 8 <sub>D</sub> <sup>1)5)</sup> | P_12.11.120 | | Charge current temperature drift | I <sub>CHG16,TDrift</sub> | -12% | 3% | 18% | | ICHG = 16 <sub>D</sub> 1)5) | P_12.11.121 | | Charge current temperature drift | I <sub>CHG32,TDrift</sub> | -11% | -1% | 9% | | ICHG = 32 <sub>D</sub> <sup>1)5)</sup> | P_12.11.122 | | Charge current temperature drift | I <sub>CHG48,TDrift</sub> | -7.5% | 0.5% | 8% | | ICHG = 48 <sub>D</sub> <sup>1)5)</sup> | P_12.11.123 | | Charge current temperature drift | I <sub>CHG63,TDrift</sub> | -5.5% | 1.5% | 8.5% | | IDCHG = 63 <sub>D</sub> <sup>1)5)</sup> | P_12.11.124 | | Discharge current temperature drift | I <sub>DCHG0,TDrift</sub> | -29% | -4.5% | 20% | | IDCHG = 0 <sub>D</sub> <sup>1)5)</sup> | P_12.11.125 | #### **Gate Drivers** #### **Electrical characteristics: gate drivers** (cont'd) Table 26 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ $V_{\rm CP} > V_{\rm S} + 8.5 \,\rm V$ , $V_{\rm S} = 6 \,\rm to \, 19V$ , all voltages with respect to ground, positive current flowing into pin except for $I_{\rm GLx}$ and $I_{GHx}$ (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note or | Number | |------------------------------------------------------|-----------------------------|--------|-------|------|------|------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Discharge current temperature drift | I <sub>DCHG8,TDrift</sub> | -8% | 8.5% | 26% | | IDCHG = 8 <sub>D</sub> 1)5) | P_12.11.126 | | Discharge current temperature drift | I <sub>DCHG16,TDrift</sub> | -4% | 9.5% | 23% | | IDCHG = 16 <sub>D</sub> <sup>1)5)</sup> | P_12.11.127 | | Discharge current temperature drift | I <sub>DCHG32,TDrift</sub> | -4% | 4.5% | 13% | | IDCHG = 32 <sub>D</sub> <sup>1)5)</sup> | P_12.11.128 | | Discharge current temperature drift | I <sub>DCHG48,TDrift</sub> | -4% | 3.5% | 10% | | IDCHG = 48 <sub>D</sub> <sup>1)5)</sup> | P_12.11.129 | | Discharge current temperature drift | I <sub>DCHG63,TDrift</sub> | -3.5% | 3.5% | 9.5% | | IDCHG = 63 <sub>D</sub> <sup>1)5)</sup> | P_12.11.130 | | Charge current V <sub>S</sub> drift | I <sub>CHG0,VsDrift</sub> | 3% | 4.5% | 6% | | ICHG = 0 <sub>D</sub> <sup>1)6)</sup> | P_12.11.131 | | Charge current V <sub>S</sub> drift | I <sub>CHG8,VsDrift</sub> | 4.5% | 6% | 7.5% | | ICHG = 8 <sub>D</sub> <sup>1)6)</sup> | P_12.11.132 | | Charge current V <sub>S</sub> drift | I <sub>CHG16,VsDrift</sub> | 4% | 5.8% | 7.5% | | ICHG = 16 <sub>D</sub> <sup>1)6)</sup> | P_12.11.133 | | Charge current V <sub>S</sub> drift | I <sub>CHG32,VsDrift</sub> | 2% | 3.8% | 5.8% | | ICHG = 32 <sub>D</sub> <sup>1)6)</sup> | P_12.11.134 | | Charge current V <sub>S</sub> drift | I <sub>CHG48,VsDrift</sub> | -0.5% | 2% | 4.5% | | ICHG = 48 <sub>D</sub> <sup>1)6)</sup> | P_12.11.135 | | Charge current V <sub>S</sub> drift | I <sub>CHG63,VsDrift</sub> | -2.3% | 0.3% | 2.8% | | ICHG = 63 <sub>D</sub> <sup>1)6)</sup> | P_12.11.136 | | Discharge current V <sub>S</sub> drift | I <sub>DCHG0,VsDrift</sub> | -3% | -1.5% | 0% | | IDCHG = 0 <sub>D</sub> 1)6) | P_12.11.137 | | Discharge current V <sub>S</sub> drift | I <sub>DCHG8,VsDrift</sub> | -3% | -0.5% | 2% | | IDCHG = 8 <sub>D</sub> <sup>1)6)</sup> | P_12.11.138 | | Discharge current V <sub>S</sub> drift | I <sub>DCHG16,VsDrift</sub> | -3.3% | -0.3% | 2.3% | | IDCHG = 16 <sub>D</sub> <sup>1)6)</sup> | P_12.11.139 | | Discharge current V <sub>S</sub> drift | I <sub>DCHG32,VsDrift</sub> | -2% | 0% | 2% | | IDCHG = 32 <sub>D</sub> <sup>1)6)</sup> | P_12.11.140 | | Discharge current V <sub>S</sub> drift | I <sub>DCHG48,VsDrift</sub> | -1.5% | 0% | 1.5% | | IDCHG = 48 <sub>D</sub> <sup>1)6)</sup> | P_12.11.141 | | Discharge current V <sub>S</sub> drift | I <sub>DCHG63,VsDrift</sub> | -1.5% | 0.2% | 1.5% | | IDCHG = 63 <sub>D</sub> <sup>1)6)</sup> | P_12.11.142 | | Passive discharge resistance between GHx/GLx and GND | $R_{GGND}$ | 10 | 20 | 30 | kΩ | 1) | P_12.11.22 | | Resistor between SHx and GND | R <sub>SHGND</sub> | 10 | 20 | 30 | kΩ | 1)7) | P_12.11.23 | | Low RDSON mode | R <sub>ONCCP</sub> | _ | 22 | 35 | Ω | <sup>1)</sup> $V_S = 13.5 \text{ V}$<br>$V_{CP} = V_S + 14 \text{ V}$<br>$I_{CHG} = I_{DCHG} = 63_D$ | P_12.11.24 | **Gate Drivers Dynamic Parameters** # infineon #### **Gate Drivers** ### Table 26 Electrical characteristics: gate drivers (cont'd) $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ $V_{\rm CP} > V_{\rm S} + 8.5 \, \text{V}$ , $V_{\rm S} = 6 \, \text{to} \, 19 \, \text{V}$ , all voltages with respect to ground, positive current flowing into pin except for $I_{\rm GLx}$ and $I_{\rm GHx}$ (unless otherwise specified). | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |--------------------------------------------------|----------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | | | | Gate Driver turn-on delay<br>Time | t <sub>DGDRV_ON1</sub> | - | - | 400 | ns | 8) From PWM <sup>9)</sup> rising edge to 20% of $I_{CHGx}$ , $x = 0$ to 63, $C_{Load} = 10$ nF, BDFREQ = 0 | P_12.11.25 | | Gate Driver turn-on delay<br>Time | t <sub>DGDRV_ON2</sub> | - | _ | 300 | ns | 8) From PWM <sup>9)</sup> rising edge to 20% of I <sub>CHGx</sub> , x = 0 to 63, C <sub>Load</sub> = 10 nF, BDFREQ = 1 | P_12.11.93 | | Gate Driver current turn-on rise time | t <sub>GDRV_RISE(ON)</sub> | - | 30 | 50 | ns | 8) From 20% of $I_{CHGx}$<br>to $I_{CHGx}$ ,<br>x = 0 to 63,<br>$C_{Load} = 10$ nF | P_12.11.26 | | Gate Driver turn-off delay<br>Time | t <sub>DGDRV_OFF1</sub> | - | _ | 400 | ns | 8) From PWM <sup>9)</sup> rising edge to 20% of I <sub>DCHGx</sub> , x = 0 to 63, C <sub>Load</sub> = 10 nF, BDFREQ = 0 | P_12.11.27 | | Gate Driver turn-off delay<br>Time | t <sub>DGDRV_OFF2</sub> | - | - | 300 | ns | <sup>8)</sup> From PWM <sup>9)</sup> rising edge to 20% of $I_{DCHGx}$ , $x = 0$ to 63, $C_{Load} = 10$ nF, <b>BDFREQ</b> = 1 | P_12.11.94 | | Gate Driver current turn-off rise time | $t_{ m GDRV\_RISE(OFF}$ ) | - | 30 | 50 | ns | <sup>8)</sup> From 20% of $I_{DCHGx}$ to $I_{DCHGx}$ , $x = 0$ to 63, $C_{Load} = 10$ nF | P_12.11.28 | | External MOSFET gate-to-<br>source voltage - ON | V <sub>GS(ON)1</sub> | 7 | - | - | V | $^{1)}V_{S} \ge 8 \text{ V},$ <b>FET_LVL</b> =1 | P_12.11.29 | | External MOSFET gate-to-<br>source voltage - ON | V <sub>GS(ON)1</sub> | 7 | - | - | V | $^{1)}V_{S} \ge 8 \text{ V},$ <b>FET_LVL</b> =1 | P_12.11.102 | | External MOSFET gate-to-<br>source voltage - ON | V <sub>GS(ON)2</sub> | 5.5 | - | - | V | $^{1)}V_{S} \ge 8 \text{ V},$ <b>FET_LVL</b> =0 | P_12.11.103 | | External MOSFET gate-to-<br>source voltage - OFF | V <sub>GS(OFF)1</sub> | _ | _ | 1.5 | V | 1) IDCHGx ≤ 24 <sub>D</sub> (≤<br>41 mA typ.) | P_12.11.30 | #### **Gate Drivers** #### **Electrical characteristics: gate drivers** (cont'd) Table 26 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ $V_{\text{CP}} > V_{\text{S}} + 8.5 \text{ V}$ , $V_{\text{S}} = 6 \text{ to } 19 \text{V}$ , all voltages with respect to ground, positive current flowing into pin except for $I_{\text{GLx}}$ and $I_{GHx}$ (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note or | Number | |--------------------------------------------------|-------------------------|--------|-------|------|------|----------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | External MOSFET gate-to-<br>source voltage - OFF | V <sub>GS(OFF)2</sub> | - | - | 5 | V | <sup>1)</sup> IDCHGx > 28 <sub>D</sub> (><br>41 mA typ.) | P_12.11.101 | | PWM synchronization delay | t <sub>PWM_SYNCH0</sub> | 80 | - | 200 | ns | 1) <b>BDFREQ</b> = 0 | P_12.11.33 | | PWM synchronization delay | t <sub>PWM_SYNCH1</sub> | 40 | _ | 100 | ns | 1) BDFREQ= 1 | P_12.11.82 | | Bridge driver frequency | $t_{\rm BDFREQ0}$ | 16.8 | 18.75 | 20.7 | MHz | 1) BDFREQ= 0 | P_12.11.83 | | Bridge driver frequency | $t_{\mathtt{BDFREQ1}}$ | 33.7 | 37.5 | 42.3 | MHz | 1) BDFREQ= 1 | P_12.11.84 | | Pre-charge time | t <sub>PCHG000</sub> | 80 | 107 | 140 | ns | 1) TPCHG = 000,<br>BDFREQ= 0 or 1 | P_12.11.34 | | Pre-charge time | t <sub>PCHG001</sub> | 130 | 160 | 190 | ns | 1) TPCHG = 001,<br>BDFREQ= 0 or 1 | P_12.11.35 | | Pre-charge time | t <sub>PCHG010</sub> | 170 | 214 | 260 | ns | 1) TPCHG = 010,<br>BDFREQ= 0 or 1 | P_12.11.36 | | Pre-charge time | t <sub>PCHG011</sub> | 210 | 267 | 330 | ns | 1) TPCHG = 011,<br>BDFREQ= 0 or 1 | P_12.11.37 | | Pre-charge time | t <sub>PCHG100</sub> | 250 | 320 | 390 | ns | 1) TPCHG = 100,<br>BDFREQ= 0 or 1 | P_12.11.85 | | Pre-charge time | t <sub>PCHG101</sub> | 420 | 533 | 630 | ns | 1) TPCHG = 101,<br>BDFREQ= 0 or 1 | P_12.11.86 | | Pre-charge time | t <sub>PCHG110</sub> | 600 | 747 | 900 | ns | 1) TPCHG = 110,<br>BDFREQ= 0 or 1 | P_12.11.87 | | Pre-charge time | t <sub>PCHG111</sub> | 840 | 1067 | 1260 | ns | <sup>1)</sup> TPCHG = 111,<br>BDFREQ= 0 or 1 | P_12.11.88 | | Pre-discharge time | t <sub>PDCHG000</sub> | 80 | 107 | 140 | ns | 1) TPDCHG = 000,<br>BDFREQ= 0 or 1 | P_12.11.38 | | Pre-discharge time | t <sub>PDCHG001</sub> | 130 | 160 | 190 | ns | 1) TPDCHG = 001,<br>BDFREQ= 0 or 1 | P_12.11.39 | | Pre-discharge time | t <sub>PDCHG010</sub> | 170 | 214 | 260 | ns | 1) TPDCHG = 010,<br>BDFREQ= 0 or 1 | P_12.11.40 | | Pre-discharge time | t <sub>PDCHG011</sub> | 210 | 267 | 330 | ns | 1) TPDCHG = 011,<br>BDFREQ= 0 or 1 | P_12.11.41 | | Pre-discharge time | t <sub>PDCHG100</sub> | 250 | 320 | 390 | ns | 1) TPDCHG = 100,<br>BDFREQ= 0 or 1 | P_12.11.89 | | Pre-discharge time | t <sub>PDCHG101</sub> | 420 | 533 | 630 | ns | 1) TPDCHG = 101,<br>BDFREQ= 0 or 1 | P_12.11.90 | | Pre-discharge time | t <sub>PDCHG110</sub> | 600 | 747 | 900 | ns | 1) TPDCHG = 110,<br>BDFREQ= 0 or 1 | P_12.11.91 | ### **BLDC Driver** ### **Gate Drivers** #### **Electrical characteristics: gate drivers (cont'd)** Table 26 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ $V_{\rm CP} > V_{\rm S} + 8.5 \,\rm V$ , $V_{\rm S} = 6 \,\rm to \, 19V$ , all voltages with respect to ground, positive current flowing into pin except for $I_{\rm GLx}$ and $I_{GHy}$ (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note or | Number | |--------------------------------------------|--------------------------|---------|----------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Pre-discharge time | t <sub>PDCHG111</sub> | 840 | 1067 | 1260 | ns | 1) TPDCHG = 111,<br>BDFREQ= 0 or 1 | P_12.11.92 | | Discharge timeout | t <sub>OFF_TIMEOUT</sub> | 3.2 | 4 | 4.8 | μs | 1) PWM_NB=1 <sub>B</sub> | P_12.11.9 | | Low-side gate driver, CP of | • | de, par | king bra | king and | VS over | voltage braking | + | | LS turn-on time, CP off | t <sub>ON_BRAKE</sub> | - | 4.5 | 9 | μs | $C_{LOAD} = 10 \text{ nF}$<br>VGLx-VSL = 5 V,<br>$V_S > 8 \text{ V or } V_{SINT} > 8 \text{ V}$ | P_12.11.42 | | LS turn-off time, CP off | t <sub>OFF_BRAKE</sub> | - | 0.7 | 2 | μs | $C_{LOAD} = 10 \text{ nF}$<br>VGLx-VSL = 1.5 V,<br>$V_S > 8 \text{ V or V}_{SINT} > 8 \text{ V}$ | P_12.11.43 | | High output voltage<br>GLx - SL | V <sub>GLx_BRAKE</sub> | 5 | - | 10 | V | $V_S > 8 V \text{ or } V_{SINT} > 8 V$ | P_12.11.48 | | Charge pump | | | | | | | | | Charge Pump Frequency | $f_{\sf CP}$ | _ | 250 | _ | kHz | 1) | P_12.11.49 | | Output Voltage VCP vs. VS | V <sub>CPmin1</sub> | 8.5 | - | - | V | $V_S = 6 \text{ V}, I_{CP} = -6 \text{ mA},$<br>FET_LVL =1 | P_12.11.50 | | Output Voltage VCP vs. VS | V <sub>CPmin2</sub> | 7.5 | - | - | V | $V_{\rm S} = 6 \text{V}, I_{\rm CP} = -6 \text{mA},$<br>FET_LVL =0 | P_12.11.51 | | Regulated CP output<br>voltage, VCP vs. VS | V <sub>CP1</sub> | 12 | 15 | 17 | V | $8 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $I_{\text{CP}} = -12 \text{ mA}^{11)},$ CPSTGA = 0, FET_LVL =1 | P_12.11.52 | | Regulated CP output<br>voltage, VCP vs. VS | V <sub>CP2</sub> | 12 | 15 | 17 | V | $18 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $I_{\text{CP}} = -12 \text{ mA}^{11},$ CPSTGA = 1, FET_LVL =1 | P_12.11.53 | | Regulated CP output<br>voltage, VCP vs. VS | V <sub>CP3</sub> | 7.5 | 11 | 13 | V | $8 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $I_{\text{CP}} = -12 \text{ mA}^{11)},$ CPSTGA = 0, FET_LVL =0 | P_12.11.54 | | Regulated CP output<br>voltage, VCP vs. VS | V <sub>CP4</sub> | 7.5 | 11 | 13 | V | $13 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $I_{\text{CP}} = -12 \text{ mA}^{11},$ CPSTGA = 0, FET_LVL =0 | P_12.11.55 | | Turn-on time | t <sub>ON_VCP1</sub> | 5 | - | 60 | μs | $^{1)10)11)}18 \text{ V} < V_{\text{S}} < 23 \text{ V}$ $(25\%), I_{\text{CP}} = 0,$ $\text{CPSTGA} = 1,$ $\text{FET\_LVL} = 1$ | P_12.11.56 | #### **BLDC Driver** #### **Gate Drivers** #### **Electrical characteristics: gate drivers** (cont'd) Table 26 $V_{\text{SINT}} = 5.5 \text{ V to } 28 \text{ V}, T_{\text{j}} = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ $V_{\text{CP}} > V_{\text{S}} + 8.5 \text{ V}$ , $V_{\text{S}} = 6 \text{ to } 19 \text{ V}$ , all voltages with respect to ground, positive current flowing into pin except for $I_{\text{GLx}}$ and $I_{GHx}$ (unless otherwise specified). | Parameter | Symbol | | Values | | Unit | Note or | Number | |--------------------------------------------------------|------------------------|------|--------|------|------|------------------------------------------------------------------------------------------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Rise time | t <sub>RISE_VCP1</sub> | 5 | 30 | 60 | μs | $^{1)10)11)}18 \text{ V} < V_{\text{S}} < 23 \text{ V} (25\%-75\%)$ $I_{\text{CP}} = 0$ , CPSTGA = 1, FET_LVL =1 | P_12.11.57 | | Turn-on time | t <sub>ON_VCP2</sub> | 20 | 60 | 120 | μs | $^{1)10)11)} 13 \text{ V} < V_{\text{S}} < 23 \text{ V} (25\%), I_{\text{CP}} = 0, \text{ CPSTGA} = 1, \text{ FET\_LVL} = 0$ | P_12.11.58 | | Rise time | t <sub>RISE_VCP2</sub> | 5 | 30 | 60 | μs | $^{1)10)11)}13 \text{ V} < V_{\text{S}} < 23$<br>V (25%-75%)<br>$I_{\text{CP}} = 0$ , CPSTGA = 1,<br>FET_LVL =0 | P_12.11.59 | | Automatic switch over dual to single stage charge pump | V <sub>CPSO DS</sub> | 16 | 17 | 18 | V | CPSTGA = 1,<br>FET_LVL =1,<br>VS rising | P_12.11.60 | | Automatic switch over dual to single stage charge pump | V <sub>CPSO DS</sub> | 11.5 | 12.25 | 13 | V | CPSTGA = 1,<br>FET_LVL = 0,<br>VS rising | P_12.11.61 | | Automatic switch over single to dual stage charge pump | V <sub>CPSO SD</sub> | 15.5 | 16.5 | 17.5 | V | CPSTGA = 1,<br>FET_LVL =1,<br>VS falling | P_12.11.62 | | Automatic switch over single to dual stage charge pump | V <sub>CPSO SD</sub> | 11 | 11.75 | 12.5 | V | CPSTGA = 1,<br>FET_LVL = 0,<br>VS falling | P_12.11.64 | | Charge pump switch over hysteresis | V <sub>CPSO HY</sub> | - | 0.5 | - | V | <sup>1)</sup> CPSTGA = 1 $V_{\text{CPSO DS}} - V_{\text{CPSO SD}}$ | P_12.11.65 | | Charge pump minimum output current | I <sub>CPOC1</sub> | - | - | -12 | mA | <sup>11)</sup> 8 V < V <sub>S</sub> < 28 V<br>CPSTGA = 0<br>FET_LVL =1 | P_12.11.68 | | Charge pump minimum output current | I <sub>CPOC2</sub> | - | - | -12 | mA | <sup>11)</sup> 8 V < V <sub>S</sub> < 28 V<br>CPSTGA = 0<br>FET_LVL =0 | P_12.11.69 | #### **BLDC Driver** #### **Gate Drivers** #### Table 26 **Electrical characteristics: gate drivers (cont'd)** $V_{SINT} = 5.5 \text{ V to } 28 \text{ V}, T_i = -40^{\circ}\text{C to } +150^{\circ}\text{C},$ $V_{CP} > V_S + 8.5 \text{ V}$ , $V_S = 6 \text{ to } 19 \text{ V}$ , all voltages with respect to ground, positive current flowing into pin except for $I_{GLX}$ and $I_{GHY}$ (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note or | Number | |---------------------------------------|----------------------|------------------------|-------------------------|------------------------|------|-----------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Digital PWMx Inputs | | * | * | <b>.</b> | • | | | | High Level Input Voltage<br>Threshold | $V_{PWMH}$ | - | - | 0.7 × V <sub>cc1</sub> | V | - | P_12.11.44 | | Low Level Input Voltage<br>Threshold | $V_{PWML}$ | 0.3 × V <sub>cc1</sub> | - | - | V | - | P_12.11.45 | | PWMx Input Hysteresis | V <sub>PWM,hys</sub> | - | 0.12 × V <sub>cc1</sub> | - | V | 1) | P_12.11.46 | | PWMx Pull-down<br>Resistance | R <sub>PD_PWM</sub> | 20 | 40 | 80 | kΩ | - | P_12.11.47 | | CRC Select; Pin PWM1/CR | С | | | | • | | | | Config Pull-up Resistance | $R_{CFG}$ | | 100 | | kΩ | 12) | P_12.11.63 | | Config Select Filter Time | $t_{CFG\_F}$ | 5 | 10 | 14 | μs | 1) | P_12.11.66 | - 1) Not subject to production test, specified by design. - 2) Independent from CPSTGA. - 3) ICP = -12 mA for $VS \ge 8 V$ , ICP = 6 mA for VS = 6 V. - 4) $V_{GS(ON)} = V_{GS(ON)1}$ if FET\_LVL = 1, $V_{GS(ON)} = V_{GS(ON)2}$ if FET\_LVL = 0. - 5) Tj reference = 25°C - 6) Valid for $V_s = 8$ to 19 V, $V_s$ reference = 13.5 V - 7) This resistance is the resistance between GHx and GND connected through a diode to SHx. As a consequence, the voltage at SHx can rise up to 0.6 V typ. before it is discharged through the resistor. - 8) Not subject to production test, specified by design. - 9) External PWM signal. - 10) Parameter dependent on the capacitance $C_{CP}$ . - 11) $C_{CPC1} = C_{CPC2} = 220 \text{ nF}$ , $C_{CP} = 470 \text{ nF}$ . Other $C_{CP}$ values higher than 470 nF can be used. Note that this capacitor influences the charge pump rise and turn-on times, and the charge, $V_{\rm CP}$ ripple voltage when charging the gate of a MOSFET. - 12) Config Pull-up will be only active during startup-phase for checking external pull-down. After checking, the typ. 40 k $\Omega$ Pull-down resistance will be present. ### 10 Supervision Functions #### 10.1 Reset Function Figure 45 Reset Block Diagram #### 10.1.1 Reset Output Description The reset output pin RSTN provides a reset information to the microcontroller, for example, in the event that the output voltage has fallen below the undervoltage threshold $V_{RTx}$ . In case of a reset event, the reset output RSTN is pulled to low after the filter time $\mathbf{t}_{RF}$ and stays low as long as the reset event is present plus a reset delay time $\mathbf{t}_{RD1}$ or $\mathbf{t}_{RD2}$ depending on the value in RSTN\_DEL. When connecting the device to battery voltage, the reset signal remains low initially. When the output voltage VCC1 has reached the reset default threshold $V_{RT1,r}$ , the reset output RSTN is released to high after the reset delay time $\mathbf{t}_{RD1}$ . A reset can also occur due to a watchdog trigger failure. The reset threshold can be adjusted via SPI, the default reset threshold is $\mathbf{V}_{RT1,f}$ . The RSTN pin has an integrated pull-up resistor. In case reset is triggered, it will be pulled low for $\mathbf{VCC1} \ge 1\mathbf{V}$ and for $\mathbf{VSINT} \ge \mathbf{V}_{POR,f}$ (see also **Chapter 10.3**). The timings for the RSTN triggering regarding VCC1 undervoltage and watchdog trigger is shown in Figure 46. # infineon #### **Supervision Functions** Figure 46 Reset Timing Diagram #### 10.1.2 Soft Reset Description In Normal Mode and Stop Mode, it is also possible to trigger a device internal reset via a SPI command in order to bring the device into a defined state in case of failures. In this case the microcontroller must send a SPI command and set the MODE bits to '11' in the M\_S\_CTRL register. As soon as this command becomes valid, the device is set back to Init Mode and all SPI registers are set to their default values (see SPI Chapter 11.5.1 and Chapter 11.6.1). Two different soft reset configurations are possible via the SPI bit **SOFT\_RESET\_RO**: - SOFT\_RESET\_RO = '0': The reset output (RSTN) is triggered when the soft reset is executed (default setting) The configured reset delay time t<sub>RD1</sub> or t<sub>RD2</sub> is applied depending on the value in RSTN\_DEL). - **SOFT\_RESET\_RO** = '1': The reset output (RSTN) is not triggered when the soft reset is executed. Note: The device must be in Normal Mode or Stop Mode when sending this command. Otherwise, the command will be ignored. Note: Allow CRC configuration after software-reset - or better check once again via SPI after software reset. #### **Supervision Functions** #### 10.2 Watchdog Function The watchdog is used to monitor the communication with the microcontroller and to trigger a reset or move the device to Fail Safe Mode, if the microcontroller stops serving the watchdog. Two different types of watchdog functions are implemented and can be selected via the bit WD\_CFG: - Time-Out Watchdog (default value) - Window Watchdog The respective watchdog functions can be selected and programmed in Normal Mode. The configuration stays unchanged in Stop Mode. Please refer to **Table 27** to match the device modes with the respective watchdog modes. Table 27 Watchdog Functionality by modes | Mode | <b>Watchdog Mode</b> | Remarks | |--------------|---------------------------------|--------------------------------------------------------------------| | Init Mode | Starts with Long Open<br>Window | Watchdog starts with Long Open Window after RSTN is released. | | Normal Mode | WD Programmable | Window Watchdog, Time-Out watchdog or switched off for Stop Mode. | | Stop Mode | Watchdog is fixed or off | | | Sleep Mode | Off | Device will start with Long Open Window when entering Normal Mode. | | Restart Mode | Off | Device will start with Long Open Window when entering Normal Mode. | The watchdog timing is programmed via SPI command in the register **WD\_CTRL**. As soon as the watchdog is programmed, the timer starts with the new setting and the watchdog must be served. The watchdog is triggered by sending a valid SPI-write command to the watchdog configuration register. The watchdog trigger command is executed when the SPI command is interpreted. When coming from Init Mode, Restart Mode or in certain cases from Stop Mode, the watchdog timer is always started with a long open window. The long open window ( $\mathbf{t_{LW}}$ ) allows the microcontroller to run its initialization sequences and then to trigger the watchdog via SPI. The watchdog timer period can be selected via SPI (**WD\_TIMER**). The timer setting is valid for both watchdog types. The following watchdog timer periods are available: - WD Setting 1: 10 ms - WD Setting 2: 20 ms - WD Setting 3: 50 ms - WD Setting 4: 100 ms - · WD Setting 5: 200 ms - WD Setting 6: 500 ms - WD Setting 7: 1 s - WD Setting 8: 10 s In case of a reset, Restart Mode or Fail-Safe Mode is entered according to the configuration and the SPI bits **WD\_FAIL** are set. Once the RSTN goes high again the watchdog immediately starts with a long open window the device enters automatically Normal Mode. The Watchdog behaviour in Software Development Mode is described in **Chapter 5.4.7**. #### **Supervision Functions** In case a watchdog-trigger was missed in Software Development Mode, the watchdog will start with the long-open-window once again. The **WD\_FAIL** bits will be set after a watchdog trigger failure. The **WD\_FAIL** bits are cleared automatically when following conditions apply: - After a successful watchdog trigger. - When the watchdog is off: in Stop Mode after successfully disabling it, in Sleep Mode, or in Fail-Safe Mode (except for a watchdog failure). #### 10.2.1 Time-Out Watchdog The time-out watchdog is an easier and less secure watchdog than a window watchdog as the watchdog trigger can be done at any time within the configured watchdog timer period. A correct watchdog service immediately results in starting a new watchdog timer period. Taking the tolerances of the internal oscillator into account leads to the safe trigger area as defined in **Figure 47**. If the time-out watchdog period elapses, a watchdog reset is created by setting the reset output RSTN low and the device switches to Restart Mode or Fail-Safe Mode. Figure 47 Time-out Watchdog Definitions #### 10.2.2 Window Watchdog Compared to the time-out watchdog the characteristic of the window watchdog is that the watchdog timer period is divided between a closed and an open window. The watchdog must be triggered within the open window. A correct watchdog trigger results in starting the window watchdog period by a closed window followed by an open window. The watchdog timer period is at the same time the typical trigger time and defines the middle of the open window. Taking the oscillator tolerances into account leads to a safe trigger area of: $t_{\rm WD} \times 0.72 < \text{safe trigger area} < t_{\rm WD} \times 1.20$ . The typical closed window is defined to a width of 60% of the selected window watchdog timer period. Taking the tolerances of the internal oscillator into account leads to the timings as defined in **Figure 48**. A correct watchdog service immediately results in starting the next closed window. If the trigger signal meet the closed window or if the watchdog timer period elapses, then a watchdog reset is triggered (RSTN low) and the device switches to Restart Mode or Fail-Safe Mode. Figure 48 Window Watchdog Definitions #### 10.2.3 Watchdog Setting Check Sum A check sum bit is part of the SPI command to trigger the watchdog and to set the watchdog setting. The sum of the 16 data bits in the register **WD\_CTRL** needs to have even parity (see **Equation (10.1)**). This is realized by either setting the bit **CHECKSUM** to 0 or 1. If the check sum is wrong, then the SPI command is ignored, i.e. the watchdog is not triggered or the settings are not changed and the bit SPI\_FAIL is set. The written value of the reserved bits of the **WD\_CTRL** register is considered (even if read as '0' in the SPI output) for checksum calculation, i.e. if a 1 is written on the reserved bit position, then a 1 will be used in the checksum calculation. (10.1) $Bit(CHECKSUM) = Bit22 \oplus ... \oplus Bit8$ #### 10.2.4 Watchdog during Stop Mode The watchdog can be disabled for Stop Mode in Normal Mode. For safety reasons, there is a special sequence to be followed in order to disable the watchdog as described in **Figure 49**. Two different SPI bits (WD\_STM\_EN\_0, WD\_STM\_EN\_1) in the registers HW\_CTRL and WD\_CTRL need to be set. Figure 49 Watchdog disabling sequence in Stop Mode If a sequence error occurs, then the bit **WD\_STM\_EN\_1** will be cleared and the sequence has to be started again. The watchdog can be enabled by triggering the watchdog in Stop Mode or by switching back to Normal Mode via SPI command. In both cases the watchdog will start with a long open window and the bits **WD\_STM\_EN\_1** and **WD\_STM\_EN\_0** are cleared. After the long open window the watchdog has to be served as configured in the **WD\_CTRL** register. Note: The bit WD\_STM\_EN\_0 will be cleared automatically when the sequence is started and it was 1 before. WD\_STM\_EN\_0 can also not be set if WD\_STM\_EN\_1 isn't yet set. # infineon #### **Supervision Functions** #### 10.3 VSINT Power On Reset At power up of the device, the Power on Reset is detected when VSINT > $V_{POR,r}$ and the SPI bit POR is set to indicate that all SPI registers are set to POR default settings. VCC1 is starting up and the reset output will be kept low and will only be released once VCC1 has crossed $V_{RT1,r}$ and after $t_{RD1}$ has elapsed. In case VSINT < **V**<sub>POR,f</sub>, an device internal reset will be generated and the device is switched off and will restart in Init Mode at the next VSINT rising. This is shown in **Figure 50**. Figure 50 Ramp up / down example of Supply Voltage #### 10.4 VSINT Under- and Overvoltage #### 10.4.1 VSINT Undervoltage The VSINT under-voltage monitoring is always active in Init Mode, Restart Mode, Normal Mode. If the supply voltage VSINT drops below $V_{SINT,UV}$ for more than $t_{VSUV\_FILT}$ , then the device does the following measures: - The VCC1 short circuit diagnosis becomes inactive (see Chapter 10.7). However, the thermal protection of the device remains active. If the undervoltage threshold is exceeded (VSINT rising) then the function will be automatically enabled again. - The status bit VSINT\_UV is set and latched until a clear command of SUP\_STAT is received. Note: VSINT under-voltage monitoring is not available in Stop Mode due to current consumption saving requirements except if the VCC1 load current is above the active peak threshold (I\_PEAK\_TH) or if VCC1 is below the VCC1 prewarning threshold. #### 10.4.2 VSINT Overvoltage The VSINT over-voltage monitoring is always active in Init Mode, Restart Mode and Normal Mode. If VSINT rises above $V_{S,OVD1}$ , $V_{S,OVD2}$ for more than $t_{VSOV\_FILT}$ then the device does the following measures: - 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active. - 2. Then the charge pump is turned off and the passive discharge is activated. - 3. The status bits **VSINT\_OV** is set and latched until a clear command of **SUP\_STAT** is received. If VS or VSINT fall below **V**<sub>S,OVD1</sub> or **V**<sub>S,OVD2</sub>: - If CPEN = 0: the charge pumps stays and the bridge driver stay off. - If CPEN = 1: - If BDOV\_REC = 0: Then the charge pump is reactivated but the bridge driver stays off until VS\_OV and VSINT\_OV are cleared. The current sense amplifier is reactivated (provided that CSA\_OFF = 0) - If BDOV\_REC = 1: Then the charge pump and the current sense amplifier are reactivated and the bridge driver is enabled if VCP > V<sub>CPUVx</sub>, even if VS\_OV or VSINT\_OV is set. The state of the external MOSFETs is according to the control registers. #### 10.5 VS Under- and Overvoltage #### 10.5.1 VS Undervoltage The VS under-voltage monitoring is always active in Init-, Restart Mode and Normal Mode. If VS drops below **V**<sub>S,UV</sub> for more than **t**<sub>VSUV</sub> <sub>FILT</sub>, then the device does the following measures: - 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active. - 2. Then the charge pump is turned off and the passive discharge is activated and the current sense amplifier is turned off. - 3. The status bits VS\_UV is set and latched until a clear command of SUP\_STAT is received. If VS rises above $V_{S,UV}$ , then the charge pump is reactivated (provided that CPEN is set) and the current sense amplifier is reactivated (provided CSA\_OFF = 0) but the bridge driver stays off until VS\_UV is cleared. The bridge driver will be reactivated once the VS\_UV bit is cleared. #### 10.5.2 VS Overvoltage The VS over-voltage monitoring is always active in Init-, Restart Mode and Normal Mode or when the charge pump is enabled. If VS rises above $V_{S,OVD1}$ or $V_{S,OVD2}$ for more than $t_{VSOV\_FILT}$ , then the device does the following measures: - 1. If HBxMODE = 01b or 10b, then the corresponding MOSFETs are actively turned off with their static discharge current during their respective tHBxCCP Active. - 2. Then the charge pump is turned off and the passive discharge is activated and current sense amplifier is turned off . - 3. The status bits **VS\_OV** is set and latched until a clear command of **SUP\_STAT** is received. If VS and VSINT fall below $V_{S,OVD1}$ or $V_{S,OVD2}$ : - If CPEN = 0: the charge pumps and the bridge driver stay off. - If CPEN = 1: - If BDOV\_REC = 0: Then the charge pump is reactivated (provided that CPEN = 1 and CP\_UV = 0) but the bridge driver stays off until VS\_OV and VSINT\_OV are cleared. The current sense amplifier is reactivated provided that CSA\_OFF = 0 - If BDOV\_REC = 1: Then the charge pump and the current sense amplifier are reactivated and the bridge driver is enabled if VCP > V<sub>CPUVx</sub>, even if VS\_OV or VSINT\_OV is set. The state of the external MOSFETs is according to the control registers. #### 10.6 VCC1 Over-/ Undervoltage and Undervoltage Prewarning #### 10.6.1 VCC1 Undervoltage and Undervoltage Prewarning This function is always active when the VCC1 voltage regulator is enabled. A first-level voltage detection threshold is implemented as a prewarning for the microcontroller. The prewarning event is signaled with the bit **VCC1\_WARN**. No other actions are taken. As described in **Chapter 10.1** and **Figure 51**, a reset will be triggered (RSTN pulled low) when the $V_{CC1}$ output voltage falls below the selected undervoltage threshold ( $V_{RTx}$ ). The device will enter Restart Mode and the bit **VCC1\_UV** is set when RSTN is released again. The hysteresis of the VCC1 undervoltage threshold can be increased by setting the bit **RSTN\_HYS**. In this case always the highest rising threshold ( $V_{RT1,R}$ ) is used for the release of the undervoltage reset. The falling reset threshold remains as configured. An additional safety mechanism is implemented to avoid repetitive VCC1 undervoltage resets due to high dynamic loads on VCC1: - A counter is increased for every consecutive VCC1 undervoltage event (regardless on the selected reset threshold). - The counter is active in Init Mode, Normal Mode and Stop Mode. - For VS < V<sub>SINT,UV</sub> the counter will be stopped in Normal Mode (i.e. the VS UV comparator is always enabled in Normal Mode). - A 4th consecutive VCC1 undervoltage event will lead to Fail-Safe Mode entry and to setting the bit VCC1\_UV\_FS. - This counter is cleared: - When Fail-Safe Mode is entered. - When the bit VCC1\_UV is cleared. - When a Soft-Reset is triggered. Note: After 4 consecutive VCC1\_UV events, the device will enter Fail-Safe Mode and the VCC1\_UV\_FS bit is set. Note: The VCC1\_WARN or VCC1\_UV bits are not set in Sleep Mode as $V_{CC1} = 0$ V in this case. Figure 51 VCC1 Undervoltage Timing Diagram #### **Supervision Functions** Note: It is recommended to clear the **VCC1\_WARN** and **VCC1\_UV** bit once it is detected by the microcontroller software to verify if the undervoltage still exists or not. #### 10.6.2 VCC1 Overvoltage For fail-safe reasons a configurable VCC1 over voltage detection feature is implemented. It is active when the VCC1 voltage regulator is enabled. In case the $V_{\text{cc1,ov,r}}$ threshold is crossed, the device triggers following measures depending on the configuration: - The bit VCC1\_OV is always set. - Based on the configuration of VCC1\_OV\_MOD, different kind of event are generated from device. - If the VCC1\_OV\_MOD=11<sub>B</sub>, in case of the device enters in Fail Safe Mode. Figure 52 VCC1 Over Voltage Timing Diagram #### 10.7 VCC1 Short Circuit Diagnostics The short circuit protection feature for $V_{CC1}$ is implemented as follows: - The short circuit detection is only enabled if VS > V<sub>SINT.UV</sub>. - If VCC1 is not above the V<sub>RTx</sub> within t<sub>VCC1,SC</sub> after device power up or after waking from Sleep Mode or Fail-Safe Mode (i.e. after VCC1 is enabled) then the SPI bit VCC1\_SC bit is set, VCC1 is turned off, the FO pin is enabled, FAILURE is set and Fail-Safe Mode is entered. The device can be activated again via a wake-up sources. - The same behavior applies, if $V_{CC1}$ falls below $V_{RTx}$ for longer than $t_{VCC1,SC}$ . #### **Supervision Functions** #### 10.8 Thermal Protection Three independent and different thermal protection features are implemented in the device according to the system impact: - Individual thermal shutdown of specific blocks - · Temperature prewarning of VCC1 voltage regulator - Device thermal shutdown due to VCC1 overtemperature #### 10.8.1 Individual Thermal Shutdown As a first-level protection measure, the charge pump is independently switched off if the respective block reaches the temperature threshold $T_{jTSD1}$ . Then the TSD1 bit is set. This bit can only be cleared via SPI once the overtemperature is not present anymore. Independent of the device mode the thermal shutdown protection is only active if the respective block is ON. The respective modules behave as follows: Charge pump: If the charge pump reaches T<sub>jTSD1</sub>, then CP\_OT is set, CPEN is cleared and the activated MOSFETs are actively discharged with their respective static currents during their respective active cross current protection times (tHBxCCP active). When all tHBxCCP active elapsed, then the charge pump and the MOSFETs active discharge are disabled and the current sense amplifier is deactivated. Once the over temperature condition is not present anymore, then CPEN has to be configured again by SPI. Note: The diagnosis bits are not cleared automatically and have to be cleared via SPI once the overtemperature condition is not present anymore. #### 10.8.2 Temperature Prewarning As a next level of thermal protection a temperature prewarning is implemented if the main supply VCC1 reaches the thermal prewarning temperature threshold $T_{jPW}$ . Then the status bit **TPW** is set. This bit can only be cleared via SPI once the overtemperature is not present anymore. #### 10.8.3 Thermal Shutdown As a highest level of thermal protection a temperature shutdown of the device is implemented if the main supply VCC1 reaches the thermal shutdown temperature threshold $T_{\rm jTSD2}$ . Once a TSD2 event is detected Fail-Safe Mode is entered. Only when device temperature falls below the TSD2 threshold then the device remains in Fail-Safe Mode for $t_{\rm TSD2}$ to allow the device to cool down. After this time has expired, the device will automatically change via Restart Mode to Normal Mode (see also **Chapter 5.4.6**). When a TSD2 event is detected, then the status bit **TSD2** is set. This bit can only be cleared via SPI in Normal Mode once the overtemperature is not present anymore. For increased robustness requirements it is possible to extend the TSD2 waiting time by 64x of t<sub>TSD2</sub> after 16 consecutive TSD2 events by setting the SPI bit TSD2\_DEL. The counter is incremented with each TSD2 event even if the bit TSD2 is not cleared. Once the counter has reached the value 16, then the bit TSD2\_SAFE is set and the extended TSD2 waiting time is active. The extended waiting time will be kept until TSD2\_SAFE is cleared. The TSD counter is cleared when TSD2 or TSD2\_DEL is cleared. Note: In case a TSD2 overtemperature occurs while entering Sleep Mode then Fail-Safe Mode is still entered. Note: In case of a TSD2 event, the **FAILURE** bit is set to '1' and the **DEV\_STAT** field is set to '01' inside the **DEV\_STAT** register. #### 10.9 Bridge driver This section describes the supervision functions related to the bridge driver. #### 10.9.1 Bridge driver supervision with activated charge pump This section describes the supervision functions when the charge pump is activated. #### 10.9.1.1 Drain-source voltage monitoring Voltage comparators monitor the activated MOSFETs to protect high-side MOSFETs and low-side MOSFETs against a short circuit respectively to ground and to the battery during ON-state. A drain-source overvoltage is detected on a low-side MOSFET if the voltage difference between VSHx and SL exceeds the threshold voltage configured by **LS\_VDS** (see **Table 28**). Consequently, the corresponding half-bridge is latched off with the static discharge current. A drain-source overvoltage is detected on a high-side MOSFET if the voltage difference between VS and VSHx exceeds the threshold voltage configured by **HS\_VDS** (see **Table 29**). Consequently, the corresponding half-bridge is latched off with the static discharge current. Table 28 Low-side drain-source overvoltage threshold | LSxVDSTH[2:0] | Drain-Source overvoltage threshold for LSx (typical) | | |------------------|------------------------------------------------------|--| | 000 <sub>B</sub> | 160 mV | | | 001 <sub>B</sub> | 200 mV (default) | | | 010 <sub>B</sub> | 300 mV | | | 011 <sub>B</sub> | 400 mV | | | 100 <sub>B</sub> | 500 mV | | | 101 <sub>B</sub> | 600 mV | | | 110 <sub>B</sub> | 800 mV | | | 111 <sub>B</sub> | 2 V | | Table 29 High-side drain-source overvoltage threshold | HSxVDSTH[2:0] | Drain-Source overvoltage threshold for HSx (typical) | | |------------------|------------------------------------------------------|--| | 000 <sub>B</sub> | 160 mV | | | 001 <sub>B</sub> | 200 mV (default) | | | 010 <sub>B</sub> | 300 mV | | | 011 <sub>B</sub> | 400 mV | | | 100 <sub>B</sub> | 500 mV | | | 101 <sub>B</sub> | 600 mV | | | 110 <sub>B</sub> | 800 mV | | | 111 <sub>B</sub> | 2 V | | Attention: 2 V threshold is dedicated for the diagnostic in off-state. It is highly recommended to select another drain-source overvoltage threshold once the routine of the diagnostic in off-state has been performed to avoid additional current consumption from VS and from the charge pump. The device reports a Drain-Source overvoltage error if both conditions are met: #### **Supervision Functions** - After expiration of the blank time. - If the Drain-Source voltage monitoring exceeds the configured threshold for a duration longer than the configured filter time (refer to **Table 30** and **LS\_VDS** TFVDS bits). Table 30 Drain-Source overvoltage filter time | TFVDS[2:0] | Drain-Source overvoltage filter time (typical) | |-----------------|------------------------------------------------| | 00 <sub>B</sub> | 0.5 μs (default) | | 01 <sub>B</sub> | 1 μs | | 10 <sub>B</sub> | 2 μs | | 11 <sub>B</sub> | 6 μs | If a short circuit is detected by the Drain-Source voltage monitoring: - The impacted half-bridge is latched off with the static discharge current for the configured cross-current protection time. - The corresponding bit in the status register DSOV is set. - The DSOV bit in Global Status Register GEN\_STAT is set. If a Drain-Source overvoltage is detected for one of the MOSFETs, then the status register **DSOV** must be cleared in order to re-enable the faulty half-bridge. #### 10.9.1.2 Cross-current protection and drain-source overvoltage blank time All gate drivers feature a cross-current protection time and a Drain-Source overvoltage blank time. The cross-current protection avoids the simultaneous activation of the high-side and the low-side MOSFETs of the same half-bridge. During the blank time, the drain-source overvoltage detection is disabled, to avoid a wrong fault detection during the activation phase of a MOSFET. Note: The setting of the cross-current protection and of the blank times may be changed by the microcontroller only if all HBx\_PWM\_EN bits are reset. Note: Changing the Drain-Source overvoltage of a half-bridge x (HBx) in on-state (HBxMODE[1:0]=(0,1) or (1,0)) may result in a wrong VDS overvoltage detection on HBx. Therefore it is highly recommended to change this threshold when HBxMODE[1:0]=(0,0) or (1,1) #### 10.9.1.2.1 Cross-current protection The active and freewheeling cross-current protection times of each half-bridge is configured individually with the control register **CCP\_BLK**. The typical cross-current protection time applied to the freewheeling MOSFET of the half-bridge x is 587 ns + $266 \text{ ns } \times \text{TCCP}[3:0]_D$ , where TCCP[ $3:0]_D$ is the decimal value of the control bits TCCP. #### 10.9.1.2.2 Drain-source overvoltage blank time A configurable blank time for the Drain-Source monitoring is applied at the turn-on of the MOSFETs. During the blank time, a Drain-Source overvoltage error is masked. #### **Supervision Functions** For Half-Bridges in PWM mode with AFWx = 1: - the blank time of the PWM MOSFET starts at the expiration of the cross-current protection time of the PWM MOSFET. Refer to Figure 53. - the blank time of the free-wheeling MOSFET starts after expiration of the cross-current protection time at turn-off of the PWM MOSFET. Refer to **Figure 53**. Figure 53 Blank time for half-bridges in PWM operation with AFW = 1 For statically activated half-bridges, the blank time starts: - Case1: at expiration of the cross-current protection (Figure 23), if the opposite MOSFET was previously activated. - Case 2: right after the decoding of the SPI command to turn on a MOSFET, if the half-bridge was in high impedance (Figure 24). The blank times of the active and FW MOSFETs can be configured with the control register **CCP\_BLK**. The typical blank is $587 \text{ ns} + 266 \text{ ns} \times \text{TBLK}[3:0]_D$ . Note: The blank time is implemented at every new activation of a MOSFET, including a recovery from VS undervoltage, VS overvoltage, VSINT overvoltage, CP UV, CP OT. #### 10.9.1.3 OFF-state diagnostic In order to support the off-state diagnostic (HBxMODE= 11 and **CPEN** = 1), the gate driver of each MOSFET provides pull-up ( $I_{PUDiag}$ ) and a pull-down currents ( $I_{PDDiag}$ ) at the SHx pins. This function requires an activated charge pump. The pull-up current source of a given half-bridge is on when the half-bridge is active: HBxMODE= 01, 10 or 11 and CPEN = 1. The pull-down current of each low-side gate driver is activated by the control bits HBx (**HB\_ICHG\_MAX** register). During the off-state diagnostic routine performed by the microcontroller, the drain-source overvoltage threshold of the relevant half-bridges must be set to 2V nominal. Refer to **Table 28**. Once the routine is finished, it is highly recommended to decrease the drain-source overvoltage threshold to a lower value, avoiding additional current consumption from the VS input. #### **Supervision Functions** The following failures can be detected: - MOSFET short circuit to GND - MOSFET short circuit the battery - Open load (disconnected motor) The status of the output voltages VOUTx, can be read back with status bit HBxVOUT (register **GEN\_STAT**) when the corresponding half-bridge is in off-state (HBxMODE[1:0] = 11). Note: HBxVOUT = 0 if the half-bridge x is not actively off (HBxMODE[1:0] = (0,0), (0,1) or (1,0) and CPEN=1) or when the charge pump is deactivated (CPEN=0). #### 10.9.1.4 Charge pump undervoltage The voltage of the charge pump output (VCP) is monitored in order to ensure a correct control of the external MOSFETs. The charge pump undervoltage threshold is configurable by the control bits **FET\_LVL** and **CPUVTH**. Table 31 Charge pump undervoltage thresholds | | FET_LVL = 0 | FET_LVL = 1 | |------------|------------------------------------------------|------------------------------------------------| | CPUVTH = 0 | V <sub>CPUV1</sub> (6 V typ. referred to VS) | V <sub>CPUV3</sub> (7.5 V typ. referred to VS) | | CPUVTH = 1 | V <sub>CPUV2</sub> (6.5 V typ. referred to VS) | V <sub>CPUV4</sub> (8 V typ. referred to VS) | If VCP falls below the configured charge pump undervoltage threshold while CPEN = 1: - If one of the MOSFET is on, then all MOSFETs are actively turned off with their configured static discharge current during their respective tHBxCCP active. - Then the gate drivers are turned off and CSA is turned off. - CP\_UV is set and latched. The CP\_UV is reset and the normal operation is resumed once SUP\_STAT is cleared and VCP > VCPUV. The charge pump undervoltage detection is blanked ( $t_{CPUVBLANK}$ ) during each new activation of the charge pump<sup>1)</sup>. #### 10.9.1.5 Switching parameters of MOSFETs in PWM mode The effective switching parameters of the active MOSFETs (**EN\_GEN\_CHECK**=1), respectively PWM MOSFET (**EN\_GEN\_CHECK**=0)can be read out with dedicated status registers: - The turn-on and turn off delays, noted tDON and tDOFF are reported by the status register EFF\_TDON\_OFF1, EFF\_TDON\_OFF2, EFF\_TDON\_OFF3. - The rise and fall times, noted tRISE and tFALL, are reported by the status register TRISE\_FALL1, TRISE\_FALL2, TRISE\_FALL3. #### 10.9.2 Low-side drain-source voltage monitoring during braking The low-side MOSFETs are turned-on while the charge pump is deactivated in the following conditions: The slam mode is activated and PWM1/CRC is High. <sup>1)</sup> Including CPEN set to 1, recovery from VS under/overvoltage, VSINT overvoltage and CP\_OT #### **Supervision Functions** - The parking braking mode is activated and the device is in Sleep Mode or Stop Mode. - VS overvoltage brake is activated and (VS > VS Overvoltage braking or VSINT > VSINT Overvoltage braking) in all device modes if OV\_BRK\_EN is set. Under these conditions, the drain-source voltage of the low-sides are monitored and the applied drain-source overvoltage thresholds are according to **VDSTH\_BRK**. The applied blank time, which starts at the beginning of the brake activation, is: - t<sub>BLK\_BRAKE1</sub> if TBLK\_BRK = 0 - t<sub>BLK BRAKE2</sub> if TBLK\_BRK = 1 During the blank time, a drain-source overvoltage of the low-sides is masked. The applied filter time is **t**<sub>FVDS</sub> **BRAKE**. If a drain-source overvoltage is detected during braking, then all low-side MOSFETs are turned off (latched) within toff\_Brake. SLAM\_LSx\_DIS (BRAKE, SLAM, PARK\_BRK\_EN, OV\_BRK\_EN are unchanged. The corresponding status bit LSxDSOV\_BRK is set in DSOV. The low-sides can be reactivated only if all LSxDSOV\_BRK bits (**DSOV**) are cleared (even in slam mode with the respective LSx disabled by the SLAM\_LSx\_DIS bit). If any of the status bits LSxDSOV\_BRK is set, then the charge pump stays off (CPEN=1 command is accepted but the charge pump stays disabled until all LSxDSOV\_BRK are cleared). #### 10.9.3 VS or VSINT Overvoltage braking The VS and VSINT overvoltage braking is activated if the **OV\_BRK\_EN** bit in **BRAKE** register is set regardless of the device mode. If VS, respectively VSINT, exceeds $V_{\text{OVBR,cfgx,r}}$ (x = 0 to 7), then all low-sides MOSFETs are turned-on within $\mathbf{t_{ON\_BRAKE}}$ . The status bits **VSOVBRAKE\_ST**, respectively **VSINTOVBRAKE\_ST**, is set and latched (see **DSOV** register). If VS and VSINT decrease below $V_{\text{OVBR,cfgx,r}}$ - $V_{\text{HYS,cfgx}}$ (x = 0 to 7), then all low-sides MOSFETs are turned-off within $\mathbf{t}_{\text{OFF BRAKE}}$ after the filter time $\mathbf{t}_{\text{OV BR FILT}}$ . If (VSHx - VSL) exceeds the configured threshold, then all low-sides MOSFETs are turned-off within $\mathbf{t}_{\mathsf{OFF\_BRAKE}}$ after the filter time $\mathbf{t}_{\mathsf{FVDS\_BRAKE}}$ . The threshold is: - V<sub>VDSMONTHO\_BRAKE</sub> if VDSTH\_BRK = 0 - V<sub>VDSMONTH1</sub> BRAKE if VDSTH\_BRK = 1 #### 10.10 Current sense amplifier The current sense amplifier (CSA) allows current measurements with external shunt resistor in low-side configuration. The CSA is supplied by the charge pump (CP). Therefore, if the CP is off, then the CSA is deactivated. #### 10.10.1 Unidirectional and bidirectional operation The current sense amplifier (CSA) can work either as unidirectional or bi-directional operation. Refer to CSA register. Unidirectional operation CSD = 0 #### **Supervision Functions** In unidirectional operation, the CSA is optimized to measure the current flowing through the external shunt resistor when VCSAP ≥ VCSAN. $VCSO = V_{REF\,Unidir} + (VCSAP - VCSAN + V_{OS}) \times G_{DIFF} \ provided \ that \ VCSO \ is \ in \ the \ linear \ range^{1)\ 2)}.$ #### Bidirectional operation CSD = 1 In bidirectional operation, the CSA measures the current flowing through the external shunt resistor in both directions: $VCSAP \ge VCSAN$ or $VCSAP \le VCSAN$ . The output CSO works at half-scale range: VCSO = $V_{\text{REF Bidir}}$ + (VCSAP - VCSAN + $V_{\text{OS}}$ ) × $G_{\text{DIFF}}$ , provided that VCSO is in the linear range <sup>2)</sup>. #### 10.10.2 Gain configuration The gain of the current sense amplifier is configurable by the configuration bits CSAG bits. Refer to Table 32. Table 32 Configuration of the current sense amplifier gain | CSAG[1:0] | Current sense amplifier gain G <sub>DIFF</sub> | |-----------------|------------------------------------------------| | 00 <sub>B</sub> | G <sub>DIFF10</sub> | | 01 <sub>B</sub> | G <sub>DIFF20</sub> | | 10 <sub>B</sub> | G <sub>DIFF40</sub> | | 11 <sub>B</sub> | G <sub>DIFF60</sub> | #### 10.10.3 Overcurrent Detection A comparator at CSO detects overcurrent conditions. The overcurrent threshold is configurable with the OCTH bits. Refer to **Table 33** for unidirectional operation and **Table 34** for bidirectional operation. Table 33 Overcurrent detection thresholds in unidirectional operation (CSD = 0) | OCTH[1:0] | Typical Overcurrent Detection Threshold | |-----------------|-----------------------------------------------------------| | 00 <sub>B</sub> | $V_{\rm CSO} > V_{\rm CC1}/2$ | | 01 <sub>B</sub> | $V_{\rm CSO} > V_{\rm CC1}/2 + V_{\rm CC1}/10$ | | 10 <sub>B</sub> | $V_{\rm CSO} > V_{\rm CC1}/2 + 2 \times V_{\rm CC1}/10$ | | 11 <sub>B</sub> | $V_{\rm CSO} > V_{\rm CC1/2}/2 + 3 \times V_{\rm CC1}/10$ | <sup>1)</sup> Valid if $0.5 \text{ V} \leq \text{VCSO} \leq \text{VCC1} - 0.5 \text{ V}$ . <sup>2)</sup> VCSO is clamped between VCC1 and GND. # infineon #### **Supervision Functions** Figure 54 Overcurrent detection thresholds in unidirectional operation (CSD = 0) ### BLDC Driver #### **Supervision Functions** Table 34 Overcurrent detection thresholds in bidirectional operation (CSD = 1) | OCTHx[1:0] | Typical Overcurrent Detection Threshold | |-----------------|---------------------------------------------------------------------------------------------------------------------------| | 00 <sub>B</sub> | $V_{\rm CSO} > V_{\rm CC1}/2 + 2 \times V_{\rm CC1}/20 \text{ or } V_{\rm CSO} < V_{\rm CC1}/2 - 2 \times V_{\rm CC1}/20$ | | 01 <sub>B</sub> | $V_{\rm CSO} > V_{\rm CC1}/2 + 4 \times V_{\rm CC1}/20 \text{ or } V_{\rm CSO} < V_{\rm CC1}/2 - 4 \times V_{\rm CC1}/20$ | | 10 <sub>B</sub> | $V_{\rm CSO} > V_{\rm CC1}/2 + 5 \times V_{\rm CC1}/20 \text{ or } V_{\rm CSO} < V_{\rm CC1}/2 - 5 \times V_{\rm CC1}/20$ | | 11 <sub>B</sub> | $V_{\rm CSO} > V_{\rm CC1}/2 + 6 \times V_{\rm CC1}/20 \text{ or } V_{\rm CSO} < V_{\rm CC1}/2 - 6 \times V_{\rm CC1}/20$ | Figure 55 Overcurrent detection thresholds in bidirectional operation (CSD = 1) It is possible to program the device behavior when an overcurrent condition is detected: - OCEN bit = 0 (see CSA): the device only reports the overcurrent event (bit is set), without any change of the gate driver states. - OCEN bit = 1 (see CSA): the device reports the overcurrent event (bit is set) and actively turns off all MOSFETs with static discharge curent: - The MOSFETs can be reactivated by clearing OC\_CSA or by resetting the OCEN bit. The overcurrent filter time is configurable (refer to $t_{FOC}$ ) by the OCFILT control bits. $t_{FOC}$ refers to the output of the current sense amplifier. The CSO settling time (2 µs max, $t_{SET}$ ) and the analog propagation delay (< 1 µs) are not taken into account by the overcurrent filter time. #### 10.10.4 CSO output capacitor The capacitor connected to CSO (CCSO) must be between 10 pF and 2.2 nF. The control bit **CSO\_CAP** optimizes the current consumption for CCSO < 400 pF or 400 pF < CCSO < 2.2 nF<sup>1)</sup>. # **(infineon** #### **Supervision Functions** #### 10.11 Electrical Characteristics #### **Table 35 Electrical Characteristics** $V_{\text{SINT}}$ = 5.5 V to 28 V; $T_{\text{j}}$ = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Parameter | Symbol Values | | s | Unit | Note or | Number | | |------------------------------------------------------------|-----------------------|------|------|------|---------|------------------------------------------|------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | VCC1 UV Prewarning<br>Detection Filter Time | $t_{ m VCC1,PW\_F}$ | 5 | 10 | 14 | us | <sup>2)</sup> rising and falling | P_13.12.4 | | VCC1 Monitoring; VCC1 = 3 | 3.3V Version | 1 | | | | | | | Undervoltage Prewarning<br>Threshold Voltage PW,f | $V_{\rm PW,f}$ | 2.98 | 3.09 | 3.2 | V | VCC1 falling,<br>SPI bit is set | P_13.12.14 | | Undervoltage Prewarning<br>Threshold Voltage PW,r | $V_{\rm PW,r}$ | 3.03 | 3.13 | 3.24 | V | VCC1 rising | P_13.12.15 | | Undervoltage Prewarning<br>Threshold Voltage<br>hysteresis | $V_{\rm PW,hys}$ | 25 | 40 | 55 | mV | 6) | P_13.12.16 | | Reset Threshold<br>Voltage RT1,f | $V_{RT1,f}$ | 2.93 | 3.03 | 3.14 | V | default setting;<br>VCC1 falling | P_13.12.17 | | Reset Threshold<br>Voltage RT1,r | V <sub>RT1,r</sub> | 3.02 | 3.12 | 3.21 | V | default setting;<br>VCC1 rising | P_13.12.18 | | Reset Threshold<br>Voltage RT2,f | $V_{RT2,f}$ | 2.42 | 2.54 | 2.65 | V | VCC1 falling | P_13.12.19 | | Reset Threshold<br>Voltage RT2,r | V <sub>RT2,r</sub> | 2.54 | 2.64 | 2.74 | V | VCC1 rising | P_13.12.20 | | Reset Threshold<br>Voltage RT3,f | $V_{RT3,f}$ | 2.13 | 2.24 | 2.35 | V | SPI option;<br>VS ≥ 4 V;<br>VCC1 falling | P_13.12.21 | | Reset Threshold<br>Voltage RT3,r | V <sub>RT3,r</sub> | 2.23 | 2.33 | 2.45 | V | VS ≥ 4 V;<br>VCC1 rising | P_13.12.22 | | Reset Threshold<br>Voltage RT4,f | $V_{RT4,f}$ | 1.64 | 1.74 | 1.85 | V | VS ≥ 4 V;<br>VCC1 falling | P_13.12.23 | | Reset Threshold<br>Voltage RT4,r , | V <sub>RT4,r</sub> | 1.74 | 1.84 | 1.95 | V | VS ≥ 4 V;<br>VCC1 rising, | P_13.12.24 | | Reset Threshold Hysteresis | $V_{\rm RT,hys}$ | 45 | 90 | 140 | mV | 6) | P_13.12.25 | | VCC1 Over Voltage<br>Detection Threshold<br>Voltage | V <sub>CC1,OV,r</sub> | 3.63 | 3.73 | 3.83 | V | <sup>1)6)</sup> rising VCC1 | P_13.12.28 | | VCC1 Over Voltage<br>Detection Threshold<br>Voltage | V <sub>CC1,OV,f</sub> | 3.56 | 3.66 | 3.76 | V | <sup>6)</sup> falling VCC1 | P_13.12.29 | <sup>1)</sup> for 400 pF < CCSO < 2.2 nF, a seial resistor of min. 45 Ohm between the CSO pin and the CCSO capacitor is required, #### **BLDC Driver** #### **Supervision Functions** #### **Electrical Characteristics** (cont'd) Table 35 $V_{\text{SINT}}$ = 5.5 V to 28 V; $T_{\text{j}}$ = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Parameter | Symbol | | Values | | | Note or | Number | | |-------------------------------------------|----------------------|------------------------|--------|--------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|------------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | VCC1 OV Detection Filter<br>Time | $t_{ m VCC1,OV\_F}$ | 51 | 64 | 80 | us | 2) | P_13.12.31 | | | VCC1 Short to GND Filter<br>Time | t <sub>VCC1,SC</sub> | 3.2 | 4 | 4.8 | ms | <sup>2)</sup> blanking time<br>during power-up,<br>short circuit<br>detection for<br>VS ≥ VS,UV | P_13.12.32 | | | Reset Generator; Pin RSTN | ı | | | | | | | | | Reset Low Output Voltage | $V_{RSTN,L}$ | - | 0.2 | 0.4 | V | $I_{RSTN} = 1 \text{ mA for}$<br>$V_{CC1} \ge 1 \text{ V \&}$<br>$V_{S} \ge V_{POR,f}$ | P_13.12.69 | | | Reset High Output Voltage | $V_{\rm RSTN,H}$ | 0.8 x V <sub>CC1</sub> | _ | V <sub>CC1</sub> + 0.3 V | V | $I_{RSTN} = -20 \mu A$ | P_13.12.88 | | | Reset Pull-up Resistor | R <sub>RSTN</sub> | 10 | 20 | 40 | kΩ | $V_{RSTN} = 0 \text{ V}$ | P_13.12.91 | | | Reset Filter Time | t <sub>RF</sub> | 4 | 10 | 26 | μs | $^{2)}$ $V_{CC1} < V_{RT1x}$<br>to RSTN = L see<br>also <b>Chapter 10.3</b> | P_13.12.36 | | | Reset Delay Time 1 | $t_{RD1}$ | 8 | 10 | 12 | ms | <sup>2)</sup> <b>RSTN_DEL</b> = 0 | P_13.12.37 | | | Reset Delay Time 2 | $t_{RD2}$ | 1.6 | 2 | 2.4 | ms | 2) <b>RSTN_DEL</b> = 1 | P_13.12.64 | | | Watchdog Generator / Inte | ernal Oscilla | ator | | | | | | | | Long Open Window | $t_{LW}$ | 160 | 200 | 240 | ms | 2) | P_13.12.42 | | | Internal Clock Generator<br>Frequency | $f_{CLKSBC,1}$ | 0.8 | 1.0 | 1.2 | MHz | - | P_13.12.43 | | | Minimum Waiting time du | ring Fail-Sa | fe Mode | | | | 1 | 1 | | | Min. waiting time Fail-Safe | t <sub>FS,min</sub> | 80 | 100 | 120 | ms | 2)3) | P_13.12.45 | | | Power-on Reset, Over / Un | • | Protect | ion | | | | 1 | | | VSINT Power on reset rising | $V_{\rm POR,r}$ | _ | _ | 4.5 | V | VSINT increasing | P_13.12.46 | | | VSINT Power on reset falling | $V_{POR,f}$ | - | - | 3 | V | VSINT decreasing | P_13.12.47 | | | VSINT Undervoltage<br>Detection Threshold | V <sub>SINT,UV</sub> | 3.7 | - | 4.4 | V | Supply UV<br>threshold for VCC1<br>SC detection;<br>hysteresis<br>included; includes<br>rising and falling<br>threshold | P_13.12.50 | | #### **BLDC Driver** #### **Supervision Functions** #### **Electrical Characteristics** (cont'd) Table 35 $V_{\text{SINT}}$ = 5.5 V to 28 V; $T_{\text{j}}$ = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-----------------------------------------------|-------------------------|-------|-------|-------|------|-------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Charge Pump<br>Undervoltage Referred to<br>VS | V <sub>CPUV1</sub> | 5.4 | 5.9 | 6.4 | V | FET_LVL = 0<br>CPUVTH = 0<br>falling threshold,<br>VS ≥6 V | P_13.12.59 | | Charge Pump<br>Undervoltage Referred to<br>VS | V <sub>CPUV2</sub> | 5.85 | 6.35 | 6.85 | V | FET_LVL = 0<br>CPUVTH = 1<br>falling threshold,<br>VS ≥ 6 V | P_13.12.60 | | Charge Pump<br>Undervoltage Referred to<br>VS | V <sub>CPUV3</sub> | 6.85 | 7.35 | 7.85 | V | FET_LVL = 1<br>CPUVTH = 0<br>falling threshold,<br>VS ≥ 6 V | P_13.12.61 | | Charge Pump<br>Undervoltage Referred to<br>VS | $V_{CPUV4}$ | 7.5 | 8 | 8.5 | V | FET_LVL = 1<br>CPUVTH = 1<br>falling threshold,<br>VS ≥ 6 V | P_13.12.62 | | Charge Pump<br>Undervoltage Filter Time | $t_{CPUV}$ | 51 | 64 | 80 | μs | <sup>6)</sup> VS ≥ 6 V | P_13.12.63 | | Charge Pump<br>Undervoltage Blank Time | t <sub>CPUVBLANK</sub> | 400 | 500 | 600 | μs | <sup>6)</sup> VS ≥ 6 V | P_13.12.175 | | VS monitoring | | | | | | | | | VS undervoltage threshold | $V_{\rm S,UV}$ | 4.7 | - | 5.4 | V | hysteresis included | P_13.12.66 | | VS overvoltage threshold detection 1 | V <sub>S,OVD1</sub> | 19 | - | 22.5 | V | hysteresis included, VS_OV_SEL = 0 | P_13.12.68 | | VS overvoltage threshold detection 2 | V <sub>S,OVD2</sub> | 27.75 | _ | 31.25 | V | hysteresis included, VS_OV_SEL = 1 | P_13.12.65 | | VS undervoltage filter time | $t_{ m VSUV\_FILT}$ | 5 | 10 | 14 | μs | <sup>2)</sup> rising and falling | P_13.12.71 | | VS overvoltage filter time | $t_{ m VSOV\_FILT}$ | 5 | 10 | 14 | μs | <sup>2)</sup> rising and falling | P_13.12.72 | | Off-state open load diagno | osis | | | | | | | | Pull-up diagnosis current | I <sub>PUDiag</sub> | -600 | -400 | -270 | μΑ | VS ≥ 6 V | P_13.12.73 | | Pull-down diagnosis current | I <sub>PDDiag</sub> | 1600 | 2200 | 2800 | μΑ | VS ≥ 6 V | P_13.12.74 | | Diagnosis current ratio | I <sub>Diag_ratio</sub> | 4.25 | 5.25 | 6.25 | | Ratio I <sub>PDDiag</sub> / I <sub>PUDiag</sub> | P_13.12.302 | | Drain-source monitoring ( | CP activated | i | | '<br> | ' | | | 112 Datasheet # infineon #### **Supervision Functions** #### **Table 35** Electrical Characteristics (cont'd) $V_{\text{SINT}}$ = 5.5 V to 28 V; $T_{\text{j}}$ = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Parameter | Symbol Va | | Values | /alues | | Note or | Number | | |------------------------------------------|-------------------------------|-------------|----------------------|-------------|--------|------------------------------------------------------------------|------------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | Blank time | t <sub>BLANK</sub> | typ-<br>20% | 587<br>+266<br>xTBLK | typ+20<br>% | ns | 6) TBLK: decimal value of TBLK[3:0], VS ≥ 6 V | P_13.12.75 | | | Cross-current protection time | t <sub>CCP</sub> | typ-<br>20% | 587<br>+266<br>xTCCP | typ+20<br>% | ns | 6) TCCP: decimal value of TCCPx[3:0], VS ≥ 6 V | P_13.12.76 | | | HS/LS Drain-source overvoltage 0 | V <sub>VDSMONTH0</sub> _ | 0.115 | 0.16 | 0.195 | V | VDSTH[2:0] = 000 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.77 | | | HS/LS Drain-source<br>overvoltage 1 | V <sub>VDSMONTH1_</sub> | 0.16 | 0.2 | 0.25 | V | VDSTH[2:0] = 001 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.78 | | | HS/LS Drain-source<br>overvoltage 2 | V <sub>VDSMONTH2</sub> | 0.24 | 0.3 | 0.36 | V | VDSTH[2:0] = 010 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.79 | | | HS/LS Drain-source overvoltage 3 | V <sub>VDSMONTH3</sub> _ | 0.32 | 0.4 | 0.48 | V | VDSTH[2:0] = 011 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.80 | | | HS/LS Drain-source<br>overvoltage 4 | V <sub>VDSMONTH4</sub> _ | 0.4 | 0.5 | 0.6 | V | VDSTH[2:0] = 100 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.81 | | | HS/LS Drain-source<br>overvoltage 5 | V <sub>VDSMONTH5</sub> _ | 0.48 | 0.6 | 0.72 | V | VDSTH[2:0] = 101 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.82 | | | HS/LS Drain-source overvoltage 6 | V <sub>VDSMONTH6_</sub> | 0.64 | 0.8 | 0.96 | V | VDSTH[2:0] = 110 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.83 | | | HS/LS Drain-source overvoltage 7 | V <sub>VDSMONTH7</sub> _ | 1.75 | 2.0 | 2.25 | V | VDSTH[2:0] = 111 <sub>B</sub> ,<br>VS≥6 V, TFVDS=00 <sub>B</sub> | P_13.12.84 | | | Drain-Source monitoring | - Slam mode | , parkin | g braking | and VS | overvo | ltage braking, VS o | VSINT ≥ 8V | | | Blank time | t <sub>BLK_BRAKE1</sub> | 4.5 | 7 | 9.5 | μs | TBLK_BRK = 0,<br>VS or VSINT ≥ 8 V | P_13.12.85 | | | Blank time | t <sub>BLK_BRAKE2</sub> | 9 | 11 | 13 | μs | TBLK_BRK = 1,<br>VS or VSINT ≥ 8 V | P_13.12.86 | | | VDS Filter time | t <sub>FVDS_BRAKE</sub> | 0.5 | 1 | 2.5 | μs | VS or VSINT ≥ 8 V | P_13.12.87 | | | LS Drain-source<br>monitoring thresholds | V <sub>VDSMONTH0</sub> _ | 0.56 | 0.8 | 1.05 | V | VS or VSINT ≥ 8 V<br>VDSTH_BRK = 0 | P_13.12.89 | | | LS Drain-source<br>monitoring thresholds | V <sub>VDSMONTH1_</sub> BRAKE | 0.15 | 0.22 | 0.29 | V | VS or VSINT ≥ 8 V<br>VDSTH_BRK = 1 | P_13.12.90 | | | VS Overvoltage Braking | | • | • | • | • | | | | | VS Overvoltage braking config 0 rising | V <sub>OVBR,cfg0,r</sub> | 25.65 | 27 | 28.35 | V | OV_BRK_TH=000 <sub>B</sub> | P_13.12.97 | | | VS Overvoltage braking config 1 rising | V <sub>OVBR,cfg1,r</sub> | 26.60 | 28 | 29.40 | V | OV_BRK_TH=001 <sub>B</sub> | P_13.12.98 | | ### **BLDC Driver** #### **Supervision Functions** #### **Electrical Characteristics** (cont'd) Table 35 $V_{\text{SINT}}$ = 5.5 V to 28 V; $T_{\text{j}}$ = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Parameter | Symbol | | Value | S | Unit | Note or | Number | | |------------------------------------------------------------------------------------------------|--------------------------|-------|-------|-------|------|----------------------------|-------------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | VS Overvoltage braking config 2 rising | V <sub>OVBR,cfg2,r</sub> | 27.55 | 29 | 30.45 | V | OV_BRK_TH=010 <sub>B</sub> | P_13.12.99 | | | VS Overvoltage braking config 3 rising | V <sub>OVBR,cfg3,r</sub> | 28.50 | 30 | 31.50 | V | OV_BRK_TH=011 <sub>B</sub> | P_13.12.100 | | | VS Overvoltage braking config 4 rising | V <sub>OVBR,cfg4,r</sub> | 29.45 | 31 | 32.55 | V | OV_BRK_TH=100 <sub>B</sub> | P_13.12.101 | | | VS Overvoltage braking config 5 rising | V <sub>OVBR,cfg5,r</sub> | 30.40 | 32 | 33.60 | V | OV_BRK_TH=101 <sub>B</sub> | P_13.12.102 | | | VS Overvoltage braking config 6 rising | V <sub>OVBR,cfg6,r</sub> | 31.35 | 33 | 34.65 | V | OV_BRK_TH=110 <sub>B</sub> | P_13.12.103 | | | VS Overvoltage braking config 7 rising | V <sub>OVBR,cfg7,r</sub> | 32.30 | 34 | 35.70 | V | OV_BRK_TH=111 <sub>B</sub> | P_13.12.104 | | | VS Overvoltage braking config 0 | V <sub>HYS,cfg0</sub> | 0.64 | 0.75 | 0.85 | V | OV_BRK_TH=000 <sub>B</sub> | P_13.12.105 | | | VS Overvoltage braking config 1 | V <sub>HYS,cfg1</sub> | 0.74 | 0.82 | 0.9 | V | OV_BRK_TH=001 <sub>B</sub> | P_13.12.109 | | | VS Overvoltage braking config 2 | V <sub>HYS,cfg2</sub> | 0.80 | 0.89 | 0.98 | V | OV_BRK_TH=010 <sub>B</sub> | P_13.12.113 | | | VS Overvoltage braking config 3 | V <sub>HYS,cfg3</sub> | 0.85 | 0.95 | 1.05 | V | OV_BRK_TH=011 <sub>B</sub> | P_13.12.117 | | | VS Overvoltage braking config 4 | V <sub>HYS,cfg4</sub> | 0.93 | 1.03 | 1.13 | V | OV_BRK_TH=100 <sub>B</sub> | P_13.12.121 | | | VS Overvoltage braking config 5 | V <sub>HYS,cfg5</sub> | 0.97 | 1.08 | 1.19 | V | OV_BRK_TH=101 <sub>B</sub> | P_13.12.125 | | | VS Overvoltage braking config 6 | V <sub>HYS,cfg6</sub> | 1.03 | 1.15 | 1.27 | V | OV_BRK_TH=110 <sub>B</sub> | P_13.12.129 | | | VS Overvoltage braking config 7 | V <sub>HYS,cfg7</sub> | 1.1 | 1.23 | 1.36 | V | OV_BRK_TH=111 <sub>B</sub> | P_13.12.133 | | | VS and VSINT overvoltage braking filter time | t <sub>OV_BR_FILT</sub> | 10 | 15 | 20 | μs | 6) | P_13.12.200 | | | Current sense amplifier 4) | | | | | | | | | | Operating common mode<br>input voltage range<br>referred to GND (CSAP -<br>GND) or (CSAN- GND) | V <sub>CM</sub> | -2.0 | - | 2.0 | V | | P_13.12.92 | | #### **BLDC Driver** #### **Supervision Functions** #### **Electrical Characteristics** (cont'd) Table 35 $V_{\text{SINT}}$ = 5.5 V to 28 V; $T_{\text{j}}$ = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Parameter | Symbol | Values | | | Unit | Note or | Number | | |------------------------------------------------------------|-----------------------------------------|----------------------|--------------------------------------------------|------------------------|------|------------------------------------------------------------------------------------|--------------------------|--| | | | Min. | Тур. Мах. | | | <b>Test Condition</b> | | | | Common Mode Rejection<br>Ratio | CMRR | 63<br>69<br>75<br>77 | -<br>-<br>- | -<br>-<br>- | dB | 6) CSAG = (0,0)<br>CSAG = (0,1)<br>CSAG = (1,0)<br>CSAG = (1,1) | P_13.12.93 | | | Settling time to 98% | t. | _ | 1500 | 2000 | ns | DC to 50 kHz $V_{CM} = -2 \dots 2 V$ $V_{CSAP} = V_{CSAN}$ 6) | P_13.12.94 | | | Settling time to 98% after | $t_{\text{SET}}$ $t_{\text{SET\_GAIN}}$ | _ | - | 5000 | ns | 6) After gain | P_13.12.94<br>P_13.12.95 | | | gain change | | | | | | change from CSN rising edge | | | | Input Offset voltage | $V_{os}$ | -1 | 0 | 1 | mV | | P_13.12.96 | | | Current Sense Amplifier DC<br>Gain (uncalibrated) | G <sub>DIFF10</sub> | 9.91 | 10.04 | 10.17 | V/V | CSAG = (0,0) | P_13.12.177 | | | Current Sense Amplifier DC<br>Gain (uncalibrated) | G <sub>DIFF20</sub> | 19.79 | 20.05 | 20.31 | V/V | CSAG = (0,1) | P_13.12.178 | | | Current Sense Amplifier DC<br>Gain (uncalibrated) | G <sub>DIFF40</sub> | 39.53 | 40.05 | 40.57 | V/V | CSAG = (1,0) | P_13.12.179 | | | Current Sense Amplifier DC<br>Gain (uncalibrated) | G <sub>DIFF60</sub> | 59.34 | 60.12 | 60.91 | V/V | CSAG = (1,1) | P_13.12.180 | | | Gain drift | G <sub>DRIFT</sub> | -0.5 | - | 0.5 | % | <sup>6)</sup> Gain drift after calibration | P_13.12.185 | | | CSO single ended output<br>voltage range (linear<br>range) | V <sub>cso</sub> | 0.5 | _ | V <sub>CC1</sub> - 0.5 | V | 6) | P_13.12.186 | | | Reference voltage for unidirectional CSAx | V <sub>REF Unidir</sub> | -1.25% | V <sub>CC1</sub> /5 | +1.25% | V | $CSD = 0$ $V_{CSAP} = V_{CSAN}$ | P_13.12.187 | | | Reference voltage for bidirectional CSAx | V <sub>REF Bidir</sub> | -1% | V <sub>CC1</sub> /2 | +1% | V | $CSD = 1$ $V_{CSAP} = V_{CSAN}$ | P_13.12.188 | | | Overcurrent detection | 1 | | 1 | | | | | | | Overcurrent filter time | t <sub>FOC</sub> | 4<br>7<br>40<br>80 | 6<br>10<br>50<br>100 | 8<br>13<br>60<br>120 | μs | $^{5)6)}$ OCFILT = $00_B$<br>OCFILT = $01_B$<br>OCFILT = $10_B$<br>OCFILT = $11_B$ | P_13.12.155 | | | OC threshold,<br>unidirectional | V <sub>OCTH1 Unidir</sub> | -4% | V <sub>CC1</sub> /2 | +4% | V | CSD = 0,<br>$OCTH[1:0] = 00_{B}$ | P_13.12.156 | | | OC threshold,<br>unidirectional | V <sub>OCTH2 Unidir</sub> | -4% | V <sub>CC1</sub> /2<br>+<br>V <sub>CC1</sub> /10 | +4% | V | CSD = 0,<br>OCTH[1:0]= 01 <sub>B</sub> | P_13.12.157 | | ### **BLDC Driver** #### **Supervision Functions** #### **Electrical Characteristics** (cont'd) Table 35 $V_{\rm SINT}$ = 5.5 V to 28 V; $T_{\rm j}$ = -40°C to +150°C; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Parameter | Symbol | Values | | | Unit | Note or | Number | |-------------------------------------|---------------------------|--------|-----------------------------------------------------|------|------|-----------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | OC threshold,<br>unidirectional | V <sub>OCTH3 Unidir</sub> | -4% | V <sub>CC1</sub> /2<br>+ 2x<br>VCC1/1<br>0 | +4% | V | CSD = 0,<br>OCTH[1:0]= 10 <sub>B</sub> | P_13.12.158 | | OC threshold,<br>unidirectional | V <sub>OCTH4 Unidir</sub> | -4% | $V_{\rm CC1}/2 + 3x V_{\rm CC1}/10$ | +4% | V | CSD = 0,<br>OCTH[1:0]= 11 <sub>B</sub> | P_13.12.159 | | High OC threshold,<br>bidirectional | V <sub>OCTH1 BidirH</sub> | -4% | V <sub>CC1</sub> /2<br>+ 2x<br>V <sub>CC1</sub> /20 | +4% | V | CSD = 1,<br>OCTH[1:0]= 00 <sub>B</sub> | P_13.12.160 | | High OC threshold,<br>bidirectional | V <sub>OCTH2 BidirH</sub> | -4% | V <sub>CC1</sub> /2<br>+ 4x<br>V <sub>CC1</sub> /20 | +4% | V | CSD = 1,<br>OCTH[1:0]= 01 <sub>B</sub> | P_13.12.161 | | High OC threshold, bidirectional | V <sub>OCTH3 BidirH</sub> | -4% | V <sub>CC1</sub> /2<br>+ 5x<br>V <sub>CC1</sub> /20 | +4% | V | CSD = 1,<br>OCTH[1:0]= 10 <sub>B</sub> | P_13.12.162 | | High OC threshold, bidirectional | V <sub>OCTH4 BidirH</sub> | -4% | VCC1/2<br>+ 6x<br>V <sub>CC1</sub> /20 | | V | CSD = 1,<br>OCTH[1:0]= 11 <sub>B</sub> | P_13.12.163 | | Low OC threshold,<br>bidirectional | V <sub>OCTH1 BidirL</sub> | -4% | $V_{\rm CC1}/2 - 2x$<br>$V_{\rm CC1}/20$ | +4% | V | CSD = 1,<br>OCTH[1:0]= 00 <sub>B</sub> | P_13.12.164 | | Low OC threshold,<br>bidirectional | V <sub>OCTH2 BidirL</sub> | -4% | V <sub>CC1</sub> /2 -<br>4x<br>V <sub>CC1</sub> /20 | | V | CSD = 1,<br>OCTH[1:0]= 01 <sub>B</sub> | P_13.12.165 | | Low OC threshold,<br>bidirectional | V <sub>OCTH3 BidirL</sub> | -4% | V <sub>CC1</sub> /2 -<br>5x<br>V <sub>CC1</sub> /20 | +4% | V | CSD = 1,<br>OCTH[1:0]= 10 <sub>B</sub> | P_13.12.166 | | Low OC threshold, bidirectional | V <sub>OCTH4 BidirL</sub> | -4% | V <sub>CC1</sub> /2 - 6x<br>V <sub>CC1</sub> /20 | +4% | V | CSD = 1,<br>OCTH[1:0]= 11 <sub>B</sub> | P_13.12.167 | | <b>Current Sense Amplifier I</b> | Dynamic Para | meters | <u>'</u> | | - | | | | Power Supply Rejection<br>Ratio | PSRR | 60 | - | _ | dB | <sup>6)</sup> VCP modulated<br>with sinewave<br>(100 kHz, 1 Vpp | P_13.12.168 | | Overtemperature Shutdo | own <sup>6)</sup> | | | | | | | | Thermal Prewarning<br>Temperature | $T_{\rm jPW}$ | 125 | 145 | 165 | °C | T <sub>j</sub> rising | P_13.12.169 | | Thermal Shutdown TSD1 | $T_{\rm jTSD1}$ | 170 | 185 | 200 | °C | T <sub>j</sub> rising | P_13.12.170 | | Thermal Shutdown TSD2 | $T_{\rm jTSD2}$ | 170 | 185 | 200 | °C | T <sub>j</sub> rising | P_13.12.171 | # **(infineon** #### **Supervision Functions** #### **Table 35 Electrical Characteristics** (cont'd) $V_{\text{SINT}} = 5.5 \text{ V}$ to 28 V; $T_{\text{j}} = -40 ^{\circ}\text{C}$ to +150 $^{\circ}\text{C}$ ; Normal Mode; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified. | Parameter | Symbol | | Values | | | Note or | Number | |-----------------------------------------------|--------------------|------|--------|------|----|-------------------------------------------------------------------------------|-------------| | | | Min. | Тур. | Max. | | Test Condition | | | Thermal Shutdown hysteresis | $T_{\rm jTSD,hys}$ | - | 25 | _ | °C | 6) | P_13.12.172 | | TSD/TPW Filter Time | $t_{TSD\_TPW\_F}$ | 5 | 10 | 15 | us | rising and falling,<br>applies to all<br>thermal sensors<br>(TPW, TSD1, TSD2) | P_13.12.173 | | Deactivation time after thermal shutdown TSD2 | $t_{TSD2}$ | 0.8 | 1 | 1.2 | S | 2) | P_13.12.174 | <sup>1)</sup> It is ensured that the threshold $V_{\text{CC1,OV,r}}$ in Normal Mode is always higher than the highest regulated $V_{\text{CC1}}$ output voltage $V_{\text{CC1,out4}}$ . - 2) Not subject to production test, tolerance defined by internal oscillator tolerance. - 3) This time applies for all failure entries except a device thermal shutdown (TSD2 has a typ. 1 s waiting time t<sub>TSD2</sub>). - 4) $6 \text{ V} \le V_{\text{S}} \le 23 \text{ V}$ - 5) $t_{FOC}$ refers to the output of the current sense amplifier. The CSO settling time (2 $\mu$ s max, $t_{SET}$ ) and the analog propagation delay (< 1 $\mu$ s) are not taken into account by the overcurrent filter time. - 6) Not subject to production test, specified by design. #### **Serial Peripheral Interface** ### 11 Serial Peripheral Interface The Serial Peripheral Interface is the communication link between the device and the microcontroller. The TLE9185QXV33 is supporting multi-slave operation in full-duplex mode with 32-bit data access. The SPI behavior for the different device modes is as follows: - The SPI is enabled in Init Mode, Normal Mode and Stop Mode. - The SPI is OFF in Sleep Mode, Restart Mode and Fail-Safe Mode. #### 11.1 SPI Block Description The Control Input Word is read via the data input SDI, which is synchronized with the clock input CLK provided by the microcontroller. The output word appears synchronously at the data output SDO (see **Figure 56** with a 32-bit data access example). The transmission cycle begins when the chip is selected by the input CSN (Chip Select Not), LOW active. After the CSN input returns from LOW to HIGH, the word that has been read is interpreted according to the content. The SDO output switches to tristate status (high impedance) at this point, thereby releasing the SDO bus for other use. The state of SDI is shifted into the input register with every falling edge on CLK. The state of SDO is shifted out of the output register after every rising edge on CLK. The SPI of the device is not daisy chain capable. Figure 56 SPI Data Transfer Timing (note the reversed order of LSB and MSB shown in this figure compared to the register description) #### **Serial Peripheral Interface** #### 11.2 Failure Signalization in the SPI Data Output When the microcontroller sends a wrong SPI command to the device, the device ignores the information. Wrong SPI commands are either invalid device mode commands or commands which are prohibited by the state machine to avoid undesired device or system states (see below). In this case the diagnosis bit SPI\_FAIL is set and the SPI Write command is ignored (no partial interpretation). This bit can be only reset by actively clearing it via a SPI command. #### Invalid SPI Commands leading to SPI FAIL are listed below (in this case the SPI command is ignored): - Illegal state transitions: - Going from Stop Mode to Sleep Mode. In this case the device enters Restart Mode. - Trying to go to Stop Mode or Sleep Mode from Init Mode<sup>1)</sup>. In this case Normal Mode is entered. - Uneven parity in the data bit of the WD\_CTRL register. In this case the watchdog trigger is ignored and/or the new watchdog settings are ignored respectively. - In Stop Mode: attempting to change any SPI settings, e.g. changing the watchdog configuration is ignored; only WD trigger, returning to Normal Mode, triggering a device soft reset, and read & clear status registers commands are valid SPI commands in Stop Mode; **Note:** No failure handling is done for the attempt to go to Stop Mode when all bits in the register **WK\_CTRL** is cleared because the microcontroller can leave this mode via SPI. - When entering Stop Mode and **WK\_STAT** is not cleared; **SPI\_FAIL** will not be set but the INTN pin will be triggered. - Changing from Stop Mode to Normal Mode and changing the other bits of the M\_S\_CTRL register. The other modifications will be ignored. - Sleep Mode: attempt to go to Sleep Mode without any wake source set, i.e. when all bits in the WK\_CTRL register is cleared. In this case the SPI\_FAIL bit is set and the device enters Restart Mode. Even though the Sleep Mode command is not entered in this case, the rest of the command is executed but restart values apply during Restart Mode; Note: At least one wake source must be activated in order to avoid a deadlock situation in Sleep Mode. If the only wake source is a timer and the timer is OFF, then the device will wake immediately from Sleep Mode and enter Restart Mode. - Setting a longer or equal on-time than the timer period of the respective timer. - SDI stuck at HIGH or LOW, e.g. SDI received all '0' or all '1'. Note: There is no SPI fail information for unused addresses. Note: In case that the register or banking are accessed but they are not valid as address or banks, the **SPI\_FAIL** is not triggered and the cmd is ignored. #### Signalization of the ERR Flag (high active) in the SPI Data Output (see Figure 56): The ERR flag presents an additional diagnosis possibility for the SPI communication. The ERR flag is being set for following conditions: - in case the number of received SPI clocks is not 0 or 32. - in case RSTN is LOW and SPI frames are being sent at the same time. <sup>1)</sup> If the device is externally configured to use SPI with CRC (by PWM1/CRC pin), the attempt to go to Stop or Sleep from Init, will generate SPI\_FAIL even if it is a SPI command with correct CRC. Still, the first SPI command will put the device from Init to Normal Mode even if CRC is not correct (CRC\_FAIL status bit will be set). #### **Serial Peripheral Interface** Note: In order to read the SPI ERR flag properly, CLK must be low when CSN is triggered, i.e. the ERR bit is not valid if the CLK is high on a falling edge of CSN. #### The number of received SPI clocks is not 0 or 32: The number of received input clocks is supervised to be 0 or 32 clock cycles and the input word is discarded in case of a mismatch (0 clock cycle to enable ERR signalization). The error logic also recognizes if CLK was high during CSN edges. Both errors (0 or 32 bit CLK mismatch or CLK high during CSN edges) are flagged in the following SPI output by a "HIGH" at the data output (SDO pin, bit ERR) before the first rising edge of the clock is received. The complete SPI command is ignored in this case. #### RSTN is LOW and SPI frames are being sent at the same time: The ERR flag will be set when the RSTN pin is triggered (during device restart) and SPI frames are being sent to the device at the same time. The behavior of the ERR flag will be signalized at the next SPI command for below conditions: - If the command begins when RSTN is HIGH and it ends when RSTN is LOW. - If a SPI command will be sent while RSTN is LOW. - If a SPI command begins when RSTN is LOW and it ends when RSTN is HIGH. And the SDO output will behave as follows: - Always when RSTN is LOW then SDO will be HIGH. - When a SPI command begins when RSTN is LOW and ends when RSTN is HIGH, then the SDO should be ignored because wrong data will be sent. Note: It is possible to quickly check for the ERR flag without sending any data bits. i.e. only the CSN is pulled low and SDO is observed - no SPI Clocks are sent in this case. Note: The ERR flag could also be set after the device has entered Fail-Safe Mode because the SPI communication is stopped immediately. # infineon #### **Serial Peripheral Interface** #### 11.3 SPI Programming For the TLE9185QX, 7 bits are used for the address selection (BIT 6...0). Bit 7 is used to decide between Read Only and Read & Clear for the status bits, and between Write and Read Only for configuration bits. For the actual configuration and status information, 16 data bits (BIT 23...8) are used. Writing, clearing and reading is done word wise. The SPI status bits are not cleared automatically and must be cleared by the microcontroller. Some of the configuration bits will automatically be cleared by the device (refer to the respective register descriptions for detailed information). In Restart Mode, the device ignores all SPI communication, i.e. it does not interpret it. There are two types of SPI registers: - Control registers: These registers are used to configure the device, e.g. mode, watchdog trigger, etc. - Status registers: These registers indicate the status of the device, e.g. wake events, warnings, failures, etc. For the status registers, the requested information is given in the same SPI command in the data out (SDO). For the control registers, the status of each byte is shown in the same SPI command as well. However, configuration changes of the same register are only shown in the next SPI command (configuration changes inside the device become valid only after CSN changes from low to high). See **Figure 57**. Writing of control registers is possible in Init and Normal Mode. During Stop Mode only the change to Normal Mode and triggering the watchdog is allowed as well as reading and clearing the status registers. No status information can be lost, even if a bit changes right after the first 7 SPI clock cycles before the SPI frame ends. In this case the status information field will be updated with the next SPI command. However, the flag is already set in the relevant status register. The device status information from the SPI status registers is transmitted in a compressed format with each SPI response on SDO in the so-called Status Information Field register (see also **Table 36**). The purpose of this register is to quickly signal changes in dedicated SPI status registers to the microcontroller. Table 36 Status Information Field | Bit in Status<br>Information Field | Corresponding<br>Address Bit | Status Register Description | |------------------------------------|------------------------------|------------------------------------------------------------------| | 0 | | SUPPLY_STAT = OR of all bits on SUP_STAT register | | 1 | | TEMP_STAT = OR of all bits on THERM_STAT register | | 2 | | Reserved | | 3 | | WAKE_UP = OR of all bits on WK_STAT register | | 4 | | Reserved | | 5 | | DEV_STAT = OR of all bits on DEV_STAT except CRC_STAT and SW_DEV | | 6 | | BD_STAT = OR of all bits on DSOV register | | 7 | | SPI_CRC_FAIL = (SPI_FAIL) OR (CRC_FAIL) | #### **Serial Peripheral Interface** Figure 57 SPI Operation Mode #### 11.3.1 CRC The SPI interface includes also 8 Bits (bits 24 to 31) used for Cyclic Redundancy Check (CRC) to ensure data integrity on sent or received SPI command. The implemented CRC is based on Autosar specification of CRC Routines revision 4.3.0 and in particular the function CRC8-2FH. The specification are based on the follow table: Table 37 CRC8x2FH definition | CRC result width: | 8 bits | |-----------------------|-----------------| | Polynomial | 2F <sub>H</sub> | | Initial Value | FF <sub>H</sub> | | Input data reflected | No | | Result data reflected | No | | XOR value | FF <sub>H</sub> | | Check | DF <sub>H</sub> | | Magic check | 42 <sub>H</sub> | Some examples of CRC calculation are shown in the follow table: Table 38 CRC8x2FH calculation example | Data B | Data Bytes (hexadecimal) | | | | | | | | | | | | | |--------|--------------------------|----|----|----|----|----|----|----|----|--|--|--|--| | 00 | 00 | 00 | 00 | | | | | | 12 | | | | | | F2 | 01 | 83 | | | | | | | C2 | | | | | | 0F | AA | 00 | 55 | | | | | | C6 | | | | | | 00 | FF | 55 | 11 | | | | | | 77 | | | | | | 33 | 22 | 55 | AA | ВВ | СС | DD | EE | FF | 11 | | | | | | 92 | 6B | 55 | | | | | | | 33 | | | | | | FF | FF | FF | FF | | | | | | 6C | | | | | # **(infineon** #### **Serial Peripheral Interface** #### **Polynominal** The polynomial is: $$x^8 + x^5 + x^3 + x^2 + x^1 + x^0 ag{11.1}$$ #### **Calculation in SDI and SDO** The calculation of the CRC is done considering the first 24 bits (BIT 0..23) either of SDI or SDO. The content of SDO Payload (BIT 8..23) is referring the previous data written at the addressed register via SDI. Figure 58 CRC calculation #### **CRC Activation and status information** For CRC activation, refer to **Chapter 5.2**. The CRC status (CRC\_STAT) and failure (CRC\_FAIL) are readable on DEV\_STAT. Read out of the register which contains the **CRC\_STAT** and **CRC\_FAIL** is done ignoring the CRC field and no failure flag are set. The **DEV\_STAT** register shall be cleared considering the CRC setting (ON or OFF). The **CRC\_STAT** bit is read only. The **CRC\_FAIL** is set in the follow conditions: - If the CRC is enabled and the μC sends wrong CRC field. - If the CRC is disabled and the $\mu$ C sends wrong static pattern (no A5<sub>H</sub>). #### CRC field in case of CRC disabled In case that the CRC is not activated, the bits needed for CRC field have to be filled with static pattern. In case of SDI, the CRC field has to be filled with A5<sub>H</sub> (bits 24:31). In case of SDO, the device will always answer with 5A<sub>H</sub> (bits 24:31). The status of the CRC is updated accordingly in CRC\_STAT bit. # infineon #### **Serial Peripheral Interface** #### 11.4 SPI Bit Mapping The following figures show the mapping of the registers and the SPI bits of the respective registers. The Control Registers are Read/Write Register with the following structure: - Device Control Registers from 000 0001<sub>B</sub> to 000 1011<sub>B</sub>. - Bridge Driver Control Registers from 001 0000<sub>B</sub> to 001 1101<sub>B</sub>. Depending on bit 7 the bits are only read (setting bit 7 to '0') or also written (setting bit 7 to '1'). The new setting of the bit after a write can be seen with a new read / write command. The Status Registers are Read/Clear with the following structure: - Device Status Registers from 100 0000<sub>B</sub> to 100 0110<sub>B</sub>. - Bridge Driver Status Registers from 101 0000<sub>B</sub> to 101 1011<sub>B</sub>. - Product Family is 111 0000<sub>B</sub>. The registers can be read or can be cleared (if clearing is possible) depending on bit 7. To clear the payload of one of the Status Registers bit 7 must be set to 1. The registers WK\_LVL\_STAT, and FAM\_PROD\_STAT are an exception as they show the actual voltage level at the respective WKx pin (LOW/HIGH), or a fixed family/ product ID respectively and can thus not be cleared. It is recommended for proper diagnosis to clear respective status bits for wake events or failure. When changing to a different device mode, certain configurations bits will be cleared automatically or modified: - The device mode bits are updated to the actual status, e.g. when returning to Normal Mode. - When changing to a low-power mode (Stop Mode or Sleep Mode), the diagnosis bits of the integrated module are not cleared. - When changing to Stop Mode, the control bits will not be modified. - When changing to Sleep Mode, the control bits will be modified if they were not OFF or wake capable before. Note: The detailed behavior of the respective SPI bits and control functions is described in **Chapter 11.5**, **Chapter 11.6**. and in the respective module chapter. The bit type be marked as 'rwh' in case the device will modify respective control bits. #### **Serial Peripheral Interface** Figure 59 SPI Register Mapping Structure The detailed register mappings for control registers and status registers are shown in **Table 39** and **Table 61** respectively. #### 11.4.1 Register Banking In order to minimize the number of configuration registers, seven registers follow a bank structure. The banked registers are: - WK\_CTRL - CCP\_BLK - TPRECHG - HB\_ICHG - HB\_PCHG\_INIT - TDON\_HB\_CTRL - TDOFF\_HB\_CTRL In these register, the first 3 bits of the payload (bit 8 to 10) select the bank that has to be configured. The rest of the payload is used to configure the selected bank (for more details refer to the specific banked register). In case that CRC is used, the CRC calculation is done considering the first 24 bits (from bit 0 to 23). The banked registers can be read like the other configuration registers but in the SDO one '0' is automatically added after the status information field. **Figure 60** shows the structure of SDO in banked register. ### **BLDC Driver** #### **Serial Peripheral Interface** Register read Out of banked register (3 bit banking) Figure 60 # Serial Peripheral Interface #### 11.5 SPI control registers READ/WRITE Operation (see also **Chapter 11.3**): - The 'POR / Soft Reset Value' defines the register content after POR or device reset. - The 'Restart Value' defines the register content after device restart, where 'x' means the bit is unchanged. - · There are different bit types: - 'r' = READ: read only bits (or reserved bits). - 'rw' = READ/WRITE: readable and writable bits. - 'rwh' = READ/WRITE/Hardware: readable/writable bits, which can also be modified by the device hardware. - Reserved bits are marked as "Reserved" and always read as "0". The respective bits shall also be programmed as "0". - Reading a register is done word wise by setting the SPI bit 7 to "0" (= Read Only). - SPI control bits are in general not cleared or changed automatically. This must be done by the microcontroller via SPI programming. Exceptions to this behavior are stated at the respective register description and the respective bit type is marked with a 'h' meaning that the device is able to change the register content. The registers are addressed wordwise. Table 39 Register Overview | Register Short Name | Register Long Name | Offset Address | Page<br>Number | | | | |----------------------------|--------------------------------------------------------------------|----------------------|----------------|--|--|--| | SPI control registers, Dev | rice Control Registers | | | | | | | M_S_CTRL | Mode and Supply Control | 0000001 <sub>B</sub> | 129 | | | | | HW_CTRL | Hardware Control | 0000010 <sub>B</sub> | 131 | | | | | WD_CTRL | Watchdog Control | 0000011 <sub>B</sub> | 133 | | | | | WK_CTRL | Wake-up Control | 0000101 <sub>B</sub> | 134 | | | | | TIMER_CTRL | Timer 1 and Timer 2 Control and Selection | 0000110 <sub>B</sub> | 136 | | | | | INT_MASK | MASK Interrupt Mask Control | | | | | | | SYS_STAT_CTRL | YS_STAT_CTRL System Status Control | | | | | | | SPI control registers, Con | ntrol registers bridge driver | | | | | | | GENCTRL | General Bridge Control | 0010000 <sub>B</sub> | 141 | | | | | CSA | Current sense amplifier | 0010001 <sub>B</sub> | 143 | | | | | LS_VDS | Drain-Source monitoring threshold | 0010010 <sub>B</sub> | 145 | | | | | HS_VDS | Drain-Source monitoring threshold | 0010011 <sub>B</sub> | 147 | | | | | CCP_BLK | CCP and times selection | 0010100 <sub>B</sub> | 149 | | | | | HBMODE | Half-Bridge MODE | 0010101 <sub>B</sub> | 150 | | | | | TPRECHG | PWM pre-charge and pre-discharge time | 0010110 <sub>B</sub> | 152 | | | | | ST_ICHG | Static charge/discharge current | 0010111 <sub>B</sub> | 153 | | | | | HB_ICHG | PWM charge/discharge current | 0011000 <sub>B</sub> | 154 | | | | | HB_ICHG_MAX | PWM max. pre-charge/pre-discharge current and diagnostic pull-down | 0011001 <sub>B</sub> | 155 | | | | | HB_PCHG_INIT | PWM pre-charge/pre-discharge initialization | 0011010 <sub>B</sub> | 157 | | | | ### **BLDC Driver** ### **Serial Peripheral Interface** #### **Register Overview** (cont'd) Table 39 | Register Short Name | Register Long Name | Offset Address | Page<br>Number | |---------------------|-------------------------------|----------------------|----------------| | TDON_HB_CTRL | PWM inputs TON configuration | 0011011 <sub>B</sub> | 158 | | TDOFF_HB_CTRL | PWM inputs TOFF configuration | 0011100 <sub>B</sub> | 159 | | BRAKE | Brake control | 0011101 <sub>B</sub> | 160 | ### **Serial Peripheral Interface** #### 11.5.1 **Device Control Registers** ### **Mode and Supply Control** ### M S CTRL | Mode a | | pply C | ontrol | | | | (000 | 0001 <sub>B</sub> ) | | | Reset | Value: | see Ta | ble 40 | | |--------|----|--------|--------|----|----|-------|------|---------------------|-----|---------------|-------|--------|--------|--------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | МО | DE | | RES | | | OV_MO | RES | RSTN_<br>HYS | RES | I_PEA<br>K_TH | | RES | | vcc | 1_RT | | rv | vh | Į. | r | | rv | vh | r | rw | r | rw | | r | | r | W | | Field | Bits | Type | Description | |-------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODE | 15:14 | rwh | Device Mode Control 00 <sub>B</sub> NORMAL, Normal Mode 01 <sub>B</sub> SLEEP, Sleep Mode 10 <sub>B</sub> STOP, Stop Mode 11 <sub>B</sub> RESET, Device reset: Soft reset is executed (configuration of RSTN triggering in bit SOFT_RESET_RO) | | RES | 13:11 | r | Reserved, always reads as 0 | | VCC1_OV_MOD | 10:9 | rwh | Reaction in case of VCC1 Over Voltage 00 <sub>B</sub> NO, no reaction 01 <sub>B</sub> INTN, INTN event is generated 10 <sub>B</sub> RSTN, RSTN event is generated 11 <sub>B</sub> FAILSAFE, Fail-Safe Mode is entered | | RES | 8 | r | Reserved, always reads as 0 | | RSTN_HYS | 7 | rw | VCC1 Undervoltage Reset Hysteresis Selection (see also Chapter 10.6.1 for more information) 0 <sub>B</sub> DEFAULT, default hysteresis applies as specified in the electrical characteristics table 1 <sub>B</sub> HIGHEST, the highest rising threshold (VRT1,R) is always used for the release of the undervoltage reset | | RES | 6 | r | Reserved, always reads as 0 | | I_PEAK_TH | 5 | rw | VCC1 Active Peak Threshold Selection 0 <sub>B</sub> LOW, low VCC1 active peak threshold selected 1 <sub>B</sub> HIGH, high VCC1 active peak threshold selected | | RES | 4:2 | r | Reserved, always reads as 0 | | VCC1_RT | 1:0 | rw | VCC1 Reset Threshold Control 00 <sub>B</sub> VRT1, Vrt1 selected (highest threshold) 01 <sub>B</sub> VRT2, Vrt2 selected 10 <sub>B</sub> VRT3, Vrt3 selected 11 <sub>B</sub> VRT4, Vrt4 selected | #### **BLDC Driver** #### **Serial Peripheral Interface** #### Table 40 Reset of M\_S\_CTRL | Register Reset Type | Reset Values | <b>Reset Short Name</b> | Reset Mode | Note | |---------------------|----------------------------------|-------------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0000 0000 x0x0 00xx <sub>B</sub> | | | | #### **Notes** - 1. It is not possible to change from Stop Mode to Sleep Mode via SPI Command. See also the State Machine Chapter. - 2. After entering Restart Mode, the MODE bits will be automatically set to Normal Mode. - 3. The SPI output will always show the previously written state with a Write Command (what has been programmed before). #### **BLDC Driver** ### **Serial Peripheral Interface** #### **Hardware Control** #### **HW CTRL** | Hard | rdware Control (000 0010 <sub>B</sub> ) Reset Value: see | | | | | | | | | (000 0010 <sub>B</sub> ) | | | | | | | | | |------|----------------------------------------------------------|----|--------------|----|----------------|--------------|----|----|-----------------------|--------------------------|---|----|---------------------|---|----|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | RES | 1 | TSD2_<br>DEL | _ | SH_DI<br>SABLE | RSTN_<br>DEL | RI | ES | SOFT_<br>RESET<br>_RO | RES | R | ES | WD_S<br>TM_E<br>N_1 | R | ES | | | | | | r | | rw | rw | rw | rw | ı | • | rw | r | | r | rwh | | r | | | | | Field | Bits | Туре | Description | |---------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:13 | r | Reserved, always reads as 0 | | TSD2_DEL | 12 | rw | TSD2 minimum Waiting Time Selection 0 <sub>B</sub> 1s, Minimum waiting time until TSD2 is released again is always 1 s 1 <sub>B</sub> 64s, Minimum waiting time until TSD2 is released again is 1 s, after >16 TSD2 consecutive events, it will extended x 64 | | VS_OV_SEL | 11 | rw | VS OV comparator threshold change 0 <sub>B</sub> 20V, Default threshold setting (V <sub>S,OVD1</sub> ) 1 <sub>B</sub> 30V, increased threshold setting (V <sub>S,OVD2</sub> ) | | SH_DISABLE | 10 | rw | Sample and hold circuitry disable 0 <sub>B</sub> ENABLED, Gate driver S&H circuitry enabled 1 <sub>B</sub> DISABLED, Gate driver S&H circuitry disabled | | RSTN_DEL | 9 | rw | Reset delay time 0 <sub>B</sub> 10ms, Reset delay time 10 ms (t <sub>RD1</sub> ) 1 <sub>B</sub> 2ms, Reset delay time to 2 ms (t <sub>RD2</sub> ) | | RES | 8:7 | r | Reserved, always reads as 0 | | SOFT_RESET_RO | 6 | rw | Soft Reset Configuration 0 <sub>B</sub> RSTN, RSTN will be triggered (pulled low) during a Soft Reset 1 <sub>B</sub> NO_RSTN, no RSTN trigger during a Soft Reset | | RES | 5 | r | Reserved, always reads as 0 | | RES | 4:3 | r | Reserved, always reads as 0 | | WD_STM_EN_1 | 2 | rwh | Watchdog Deactivation during Stop Mode, bit1 0 <sub>B</sub> ACTIVE, Watchdog is active in Stop Mode 1 <sub>B</sub> INACTIVE, Watchdog is deactivated in Stop Mode | | RES | 1:0 | r | Reserved, always reads as 0 | #### Table 41 Reset of HW\_CTRL | Register Reset Type | Reset Values | <b>Reset Short Name</b> | Reset Mode | Note | |---------------------|----------------------------------|-------------------------|------------|------| | POR | 0000 0000 0000 0000 <sub>B</sub> | | | | | Soft reset | 0000 00x0 0000 0000 <sub>B</sub> | | | | | Restart | 000x 00x0 0x00 0000 <sub>B</sub> | | | | ### **Serial Peripheral Interface** #### Notes 1. WD\_STM\_EN\_1 will also be cleared when changing from Stop Mode to Normal Mode . #### **BLDC Driver** #### **Serial Peripheral Interface** #### **Watchdog Control** #### WD\_CTRL | Field | Bits | Туре | Description | |-------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CHECKSUM | 15 | rw | Watchdog Setting Check Sum Bit 0 <sub>B</sub> 0, Counts as 0 for checksum calculation 1 <sub>B</sub> 1, Counts as 1 for checksum calculation | | RES | 14:7 | r | Reserved, always reads as 0 | | WD_STM_EN_0 | 6 | rwh | Watchdog Deactivation during Stop Mode, bit0 0 <sub>B</sub> ACTIVE, Watchdog is active in Stop Mode 1 <sub>B</sub> INACTIVE, Watchdog is deactivated in Stop Mode | | WD_CFG | 5 | rw | Watchdog Configuration 0 <sub>B</sub> TIMEOUT, Watchdog works as a Time-Out watchdog 1 <sub>B</sub> WINDOW, Watchdog works as a Window watchdog | | RES | 4 | rwh | Reserved, to be set to '0' | | RES | 3 | r | Reserved, always reads as 0 | | WD_TIMER | 2:0 | rwh | Watchdog Timer Period<br>000 <sub>B</sub> 10ms, 10ms<br>001 <sub>B</sub> 20ms, 20ms<br>010 <sub>B</sub> 50ms, 50ms<br>011 <sub>B</sub> 100ms, 100ms<br>100 <sub>B</sub> 200ms, 200ms<br>101 <sub>B</sub> 500ms, 500ms<br>110 <sub>B</sub> 1s, 1s<br>111 <sub>B</sub> 10s, 10s | #### Table 42 Reset of WD\_CTRL | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0001 0100 <sub>B</sub> | | | | | Restart | 0000 0000 000x 0100 <sub>B</sub> | | | | #### **Notes** - 1. See also **Chapter 10.2.4** for more information on disabling the watchdog in Stop Mode. - 2. See chapter **Chapter 10.2.3** for calculation of checksum. #### **BLDC Driver** #### **Serial Peripheral Interface** ### Wake-up Control ### WK\_CTRL | Wake- | | trol | | | | | (000 0 | 101 <sub>B</sub> ) | | | Reset | Value | : see Ta | ble 43 | | |-------|-----|------|---------|----|------|---------|--------|--------------------|---|-------|-------|-------|----------|--------|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RES | RES | ١ | WK_FILT | Г | WK_I | WK_PUPD | | RES | | WK_EN | | RES | | WK_BNK | | | r | r | | rw | | r | rw | | r | | rw | | r | | rw | | | Field | Bits | Type | Description | |---------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15 | r | Reserved, always reads as 0 | | RES | 14 | r | Reserved, always reads as 0 | | WK_FILT | 13:11 | rw | Wake-up Filter Time Configuration 000 <sub>B</sub> 16us, Filter with 16 μs filter time (static sensing) 001 <sub>B</sub> 64us, Filter with 64 μs filter time (static sensing) 010 <sub>B</sub> TIMER1, Filtering at the end of the on-time; filter time of 16 μs (cyclic sensing) is selected, Timer1 011 <sub>B</sub> TIMER2, Filtering at the end of the on-time; filter time of 16 μs (cyclic sensing) is selected, Timer2 100 <sub>B</sub> , reserved 110 <sub>B</sub> , reserved 110 <sub>B</sub> , reserved 111 <sub>B</sub> , reserved | | WK_PUPD | 10:9 | rw | WKx Pull-Up/Pull-Down Configuration 00 <sub>B</sub> NO, No pull-up/pull-down selected 01 <sub>B</sub> PULL_DOWN, Pull-down resistor selected 10 <sub>B</sub> PULL_UP, Pull-up resistor selected 11 <sub>B</sub> AUTO, Automatic switching to pull-up or pull-down | | RES | 8:7 | r | Reserved, always reads as 0 | | WK_EN | 6:5 | rw | WKx Enable ,to be set to 01B <sup>1)</sup> 00 <sub>B</sub> WK_OFF, WKx module OFF 01 <sub>B</sub> WK_ON, WKx module ON 10 <sub>B</sub> RES, reserved 11 <sub>B</sub> OFF, OFF | | RES | 4:3 | r | Reserved, always reads as 0 | | WK_BNK | 2:0 | rw | WKs input Banking, to be set to 011B $011_{\rm B}$ WK4, WK4 Module (Bank 4) $100_{\rm B}$ , reserved $101_{\rm B}$ , reserved $110_{\rm B}$ , reserved $111_{\rm B}$ , reserved | <sup>1)</sup> Warning: if WK\_EN is not set to 01<sub>B</sub>, then the device cannot wake up upon an edge of WK4. #### **BLDC Driver** #### **Serial Peripheral Interface** #### Table 43 Reset of WK\_CTRL | Register Reset Type | Reset Values | <b>Reset Short Name</b> | Reset Mode | Note | |---------------------|----------------------------------|-------------------------|------------|------| | POR/Soft reset | 0000 0000 0010 0000 <sub>B</sub> | | | | | Restart | 00xx xxx0 0xx0 0000 <sub>B</sub> | | | | #### Notes - 1. At Fail-Safe Mode entry **WK\_EN** will be automatically changed (by the device) in "01". - 2. During Fail-Safe Mode the **WK\_FILT** bits are ignored and static-sense with 16 µs filter time is used by default. #### **BLDC Driver** ### **Serial Peripheral Interface** #### Timer 1 and Timer 2 Control and Selection ### TIMER\_CTRL | Timer 1 and Timer2 Control and Selection | | | | | | | (000 0110 <sub>B</sub> ) | | | | | Reset Value: see Table 44 | | | | | |------------------------------------------|-----------|----|------------|-----|--------|----|--------------------------|---|-----|--------|----|---------------------------|-----|--------|-----|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TII | TIMER2_ON | | <b>RES</b> | TII | MER2_P | ER | CYC | | TII | MER1_0 | ON | <b>RES</b> | TII | MER1_F | PER | | | Field | Bits | Type | Description | |------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TIMER2_ON | 15:13 | rwh | Timer2 On-Time Configuration $000_B$ OFF, OFF $001_B$ 100us, 0.1ms on-time $010_B$ 300us, 0.3ms on-time $011_B$ 1ms, 1.0ms on-time $100_B$ 10ms, 10ms on-time $101_B$ 20ms, 20ms on-time $101_B$ , reserved $111_B$ , reserved | | RES | 12 | r | Reserved, always reads as 0 | | TIMER2_PER | 11:9 | rwh | Timer2 Period Configuration 000 <sub>B</sub> 10ms, 10ms 001 <sub>B</sub> 20ms, 20ms 010 <sub>B</sub> 50ms, 50ms 011 <sub>B</sub> 100ms, 100ms 100 <sub>B</sub> 200ms, 200ms 101 <sub>B</sub> 500ms, 500ms 111 <sub>B</sub> 1s, 1s 111 <sub>B</sub> 2s, 2s | | CYCWK | 8:7 | rwh | Cyclic Wake Configuration 00 <sub>B</sub> DISABLED, Timer1 and Timer2 disabled as wake up sources 01 <sub>B</sub> TIMER1, Timer1 is enabled as wake-up source (Cyclic Wake) 10 <sub>B</sub> TIMER2, Timer2 is enabled as wake-up source (Cyclic Wake) 11 <sub>B</sub> , reserved | | TIMER1_ON | 6:4 | rwh | Timer1 On-Time Configuration 000 <sub>B</sub> OFF, OFF 001 <sub>B</sub> 100us, 0.1ms on-time 010 <sub>B</sub> 300us, 0.3ms on-time 011 <sub>B</sub> 1ms, 1.0ms on-time 100 <sub>B</sub> 10ms, 10ms on-time 101 <sub>B</sub> 20ms, 20ms on-time 110 <sub>B</sub> , reserved 111 <sub>B</sub> , reserved | | RES | 3 | r | Reserved, always reads as 0 | #### **Serial Peripheral Interface** | Field | Bits | Туре | Description | | | | | | |------------|------|------|---------------------------------------|--|--|--|--|--| | TIMER1_PER | 2:0 | rwh | Timer1 Period Configuration | | | | | | | | | | 000 <sub>B</sub> <b>10ms</b> , 10ms | | | | | | | | | | 001 <sub>B</sub> <b>20ms</b> , 20ms | | | | | | | | | | 010 <sub>B</sub> <b>50ms</b> , 50ms | | | | | | | | | | 011 <sub>B</sub> <b>100ms</b> , 100ms | | | | | | | | | | 100 <sub>B</sub> <b>200ms</b> , 200ms | | | | | | | | | | 101 <sub>B</sub> <b>500ms</b> , 500ms | | | | | | | | | | 110 <sub>B</sub> <b>1s</b> , 1s | | | | | | | | | | 111 <sub>B</sub> <b>2s</b> , 2s | | | | | | #### Table 44 Reset of TIMER\_CTRL | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0000 0000 0000 0000 <sub>B</sub> | | | | #### **Notes** - 1. The timer must be first assigned and is then automatically activated as soon as the on-time is configured. - 2. Timer accuracy is linked to the oscillator accuracy (see Parameter P\_13.12.43). # infineon #### **Serial Peripheral Interface** #### Interrupt Mask Control<sup>1)</sup> ### INT MASK | nterr | upt Ma | sk Cor | ntrol | | | | (000 1001 <sub>B</sub> ) | | | | | Reset Value: see Table 45 | | | | |-------|--------|--------|-------|----|----|---|--------------------------|------------------------|-------------------------|----------------------|-------------|---------------------------|-----|---------------|---------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 1 | 1 | RES | 1 | 1 | 1 | INTN_<br>CYC_E<br>N | WD_S<br>DM_DI<br>SABLE | DW<br>MD <sup>2</sup> 2 | SPI_C<br>RC_FA<br>IL | BD_ST<br>AT | RES | RES | TEMP<br>_STAT | SUPP<br>LY_ST<br>AT | | | | | r | | | | rw | Field | Bits | Туре | Description | |----------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:9 | r | Reserved, always reads as 0 | | INTN_CYC_EN | 8 | rw | Periodical INTN generation 0 <sub>B</sub> DISABLED, no periodical INTN event generated in case of pending interrupts 1 <sub>B</sub> ENABLED, periodical INTN event generated in case of pending interrupts | | WD_SDM_DISABLE | 7 | rw | Disable Watchdog in Software Development Mode 0 <sub>B</sub> ENABLED, WD is enabled in Software Development Mode 1 <sub>B</sub> DISABLED, WD is disabled in Software Development Mode | | WD_SDM | 6 | rw | Watchdog failure in Software Development Mode 0 <sub>B</sub> DISABLED, no INTN event generated in case of WD trigger failure in Software Development Mode 1 <sub>B</sub> ENABLED, one INTN event is generated in case of WD trigger failure in Software Development Mode | | SPI_CRC_FAIL | 5 | rw | SPI and CRC interrupt generation 0 <sub>B</sub> DISABLED, no INTN event generated in case of SPI_FAIL or CRC_FAIL 1 <sub>B</sub> ENABLED, one INTN event is generated n case of SPI_FAIL or CRC_FAIL | | BD_STAT | 4 | rw | Bridge Driver Interrupt generation 0 <sub>B</sub> DISABLED, no INTN event generated in case BD_STAT (on Status Information Field) is set 1 <sub>B</sub> ENABLED, one INTN event generated in case BD_STAT (on Status Information Field) is set | | RES | 3 | rw | Reserved, to be set to '0' | | RES | 2 | rw | Reserved, to be set to '0' | <sup>1)</sup> Every event will generate a signal on the INTN pin (when masked accordingly). Even if the status-bit was already set in the corresponding status-register it can still trigger a signal on the INTN pin. ### **BLDC Driver** ### **Serial Peripheral Interface** | Field | Bits | Туре | Description | | | | | | | |-------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | TEMP_STAT | 1 | rw | Temperature Interrupt generation 0 <sub>B</sub> DISABLED, no INTN event generated in case TEMP_STAT (on Status Information Field) is set 1 <sub>B</sub> ENABLED, one INTN event generated in case TEMP_STAT (on Status Information Field) is set | | | | | | | | SUPPLY_STAT | 0 | rw | SUPPLY Status Interrupt generation 0 <sub>B</sub> DISABLED, no INTN event generated in case SUPPLY_STAT (on Status Information Field) is set 1 <sub>B</sub> ENABLED, one INTN event generated in case SUPPLY_STAT (on Status Information Field) is set | | | | | | | #### Reset of INT\_MASK Table 45 | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0001 0100 0000 <sub>B</sub> | | | | | Restart | 0000 000x xxxx xxxx <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** #### **System Status Control** | Field | Bits | Туре | Description | |----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYS_STAT | 15:0 | rw | System Status Control (bit0=LSB; bit15=MSB) Dedicated bytes for system configuration, access only by microcontroller. Cleared after power up and soft reset. | #### Table 46 Reset of SYS\_STAT\_CTRL | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | | | |---------------------|----------------------------------|------------------|------------|------|--|--| | POR / Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | | | Restart | XXXX XXXX XXXX XXXX <sub>B</sub> | | | | | | Note: This register is intended for storing system configuration of the ECU by the microcontroller and is only accessible in Normal Mode. The register is not accessible by the TLE9185QXV33 and is also not cleared after Fail-Safe or Restart Mode. It allows the microcontroller to quickly store system configuration without loosing data. ### **BLDC Driver** ### **Serial Peripheral Interface** #### Control registers bridge driver 11.5.2 ### **General Bridge Control** #### **GENCTRL** | Genera | | ge Cor | itrol | | | (001 0000 <sub>B</sub> ) | | | | | Reset Value: see Table 47 | | | | | |------------|-----|--------|------------|-------------|------------|--------------------------|--------------|----|----|------|---------------------------|-------------|----------------------|-------|-----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BDFR<br>EQ | RES | RES | CPUV<br>TH | FET_L<br>VL | CPST<br>GA | BDOV<br>_REC | IPCHG<br>ADT | AG | GC | CPEN | POCH<br>GDIS | AGCFI<br>LT | EN_GE<br>N_CH<br>ECK | IHOLD | FMOD<br>E | | rw | r | r | rw | rw | rw | rw | rw | r | w | rw | rw | rw | rw | rw | rw | | Field | Bits | Туре | Description | | | | | |---------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BDFREQ | 15 | rw | Bridge driver synchronization frequency 0 <sub>B</sub> 18MHz, typ. 18.75 MHz (default) 1 <sub>B</sub> 37MHz, typ. 37.5 MHz | | | | | | RES | 14 | r | Reserved, always reads as 0 | | | | | | RES | 13 | r | Reserved, always reads as 0 | | | | | | СРИУТН | 12 | rw | Charge pump under voltage (referred to VS) 0 <sub>B</sub> TH1, (default) CPUV threshold 1 for FET_LVL = 0, CPUV threshold 1 for FET_LVL = 1 1 <sub>B</sub> TH2, CPUV threshold 2 for FET_LVL = 0, CPUV threshold 2 for FET_LVL = 1 | | | | | | FET_LVL 11 rw | | | External MOSFET normal / logic level selection 0 <sub>B</sub> LOGIC, Logic level MOSFET selected 1 <sub>B</sub> NORMAL, Normal level MOSFET selected(default | | | | | | CPSTGA | 10 | rw | Automatic switchover between dual and single charge pump stage 0 <sub>B</sub> INACTIVE, Automatic switch over deactivated (default) 1 <sub>B</sub> ACTIVE, Automatic switch over activated | | | | | | BDOV_REC | 9 | rw | Bridge driver recover from VS and VSINT Overvoltage 0 <sub>B</sub> INACTIVE, Recover deactivated (default) 1 <sub>B</sub> ACTIVE, Recover activated | | | | | | IPCHGADT | 8 | rw | Adaptation of the pre-charge and pre-discharge current 0 <sub>B</sub> 1STEP, 1 current step (default) 1 <sub>B</sub> 2STEPS, 2 current steps | | | | | ### **Serial Peripheral Interface** | Field | Bits | Туре | Description | |--------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AGC | 7:6 | rw | Adaptive gate control 00 <sub>B</sub> INACTIVE1, (default) Adaptive gate control disabled, pre-charge and pre-discharge disabled 01 <sub>B</sub> INACTIVE2, Adaptive gate control disabled, precharge is enabled with IPRECHG = IPCHGINIT, predischarge is enabled with IPREDCHG = IPDCHGINIT 10 <sub>B</sub> ACTIVE, Adaptive gate control enabled, IPRECHG and IPREDCHG are self adapted 11 <sub>B</sub> , reserved. Adaptive gate control enabled, IPRECHG and IPRECHG and IPREDCHG are self adapted | | CPEN 5 rw | | | CPEN 0 <sub>B</sub> DISABLED, Charge pump disabled (default) 1 <sub>B</sub> ENABLED, Charge pump enabled | | POCHGDIS | 4 | rw | Postcharge disable bit 0 <sub>B</sub> ENABLED, The postcharge phase is enabled during PWM (default) 1 <sub>B</sub> DISABLED, The postcharge phase is disabled during PWM | | AGCFILT | 3 | rw | Filter for adaptive gate control 0 <sub>B</sub> NO_FILT, No filter applied (default) 1 <sub>B</sub> FILT_APPL, Filter applied | | EN_GEN_CHECK | 2 | rw | Detection of active / FW MOSFET 0 <sub>B</sub> DISABLED, Detection disabled (default) 1 <sub>B</sub> ENABLED, Detection enabled | | IHOLD | 1 | rw | Gate driver hold current IHOLD<br>$0_B$ TH1, (default) Charge: $I_{CHG15}$ , discharge $I_{DCHG15}$ .<br>$1_B$ TH2, Charge: $I_{CHG20}$ , discharge: $I_{DCHG20}$ | | FMODE | 0 | rw | Frequency modulation of the charge pump 0 <sub>B</sub> NO, No modulation 1 <sub>B</sub> 15KHz, Modulation frequency 15.6 kHz (default) | #### Table 47 **Reset of GENCTRL** | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | | |---------------------|----------------------------------|------------------|------------|------|--| | POR/Soft reset | 0000 1000 0000 0001 <sub>B</sub> | | | | | | Restart | x00x xxxx xxxx xxxx <sub>B</sub> | | | | | # infineon ### **Serial Peripheral Interface** ### **Current sense amplifier** #### CSA | Current sense amplifier | | | | | (001 0001 <sub>B</sub> ) | | | | Reset Value: see Table 48 | | | | | | | |-------------------------|----|-----|----|----|--------------------------|-------------|-----|-----|---------------------------|-------------|----|----|----|----|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RES | | ı | PWM_<br>NB | CSO_<br>CAP | CSD | OCF | ILT | CSA_O<br>FF | ОС | тн | cs | AG | OCEN | | | | r | | | rw | rw | rw | r۱ | N | rw | r۱ | N | r | N | rw | | Field | Bits | Type | Description | |---------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:11 | r | Reserved, always reads as 0 | | PWM_NB | 10 | rw | Selection of 3 or 6 PWM inputs 0 <sub>B</sub> 3PWM, 3 PWM inputs (default) 1 <sub>B</sub> 6PWM, 6 PWM inputs | | CSO_CAP | 9 | rw | Capacitance connected to the current sense amplifier output (CCSO), see also Chapter 10.10.4 0 <sub>B</sub> 400pF, CCSO < 400 pF (default) 1 <sub>B</sub> 2nF, 400 pF < CCSO < 2.2 nF | | CSD | 8 | rw | Direction of the current sense amplifier 0 <sub>B</sub> UNI, Unidirectional 1 <sub>B</sub> BI, Bidirectional (default) | | OCFILT | 7:6 | rw | Overcurrent filter time of CSO 00 <sub>B</sub> 6us, 6 μs (default) 01 <sub>B</sub> 10us, 10 μs 10 <sub>B</sub> 50us, 50 μs 11 <sub>B</sub> 100us, 100 μs | | CSA_OFF | 5 | rw | CSA OFF 0 <sub>B</sub> CSA_ON, CSA enabled 1 <sub>B</sub> CSA_OFF, CSA disabled (default) | | ОСТН | 4:3 | rw | Overcurrent detection threshold of CSO $00_{\rm B}$ TH1, $V_{\rm CSO} > V_{\rm CC1}/2 + 2 \times V_{\rm CC1}/20$ or $V_{\rm CSOx} < V_{\rm CC1}/2 - 2 \times V_{\rm CC1}/20$ (default) $01_{\rm B}$ TH2, $V_{\rm CSO} > V_{\rm CC1}/2 + 4 \times V_{\rm CC1}/20$ or $V_{\rm CSOx} < V_{\rm CC1}/2 - 4 \times V_{\rm CC1}/20$ $10_{\rm B}$ TH3, $V_{\rm CSO} > V_{\rm CC1}/2 + 5 \times V_{\rm CC1}/20$ or $V_{\rm CSOx} < V_{\rm CC1}/2 - 5 \times V_{\rm CC1}/20$ $11_{\rm B}$ TH4, $V_{\rm CSO} > V_{\rm CC1}/2 + 6 \times V_{\rm CC1}/20$ or $V_{\rm CSOx} < V_{\rm CC1}/2 - 6 \times V_{\rm CC1}/20$ | | CSAG | 2:1 | rw | Gain of the current sense amplifier $00_{\rm B}$ 10VV, $G_{\rm DIFF10}$ (default) $01_{\rm B}$ 20VV, $G_{\rm DIFF20}$ $10_{\rm B}$ 40VV, $G_{\rm DIFF40}$ $11_{\rm B}$ 60VV, $G_{\rm DIFF60}$ | | OCEN | 0 | rw | Overcurrent shutdown Enable 0 <sub>B</sub> DISABLED, Disabled 1 <sub>B</sub> ENABLED, Enabled (default) | ### **BLDC Driver** ### **Serial Peripheral Interface** #### Table 48 **Reset of CSA** | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0001 0010 0001 <sub>B</sub> | | | | | Restart | 0000 0xxx xxxx xxx1 <sub>B</sub> | | | | #### **BLDC Driver** ### **Serial Peripheral Interface** ### **Drain-Source monitoring threshold LS1-3** ### LS\_VDS | VDS monitoring threshold LS1-3 | | | | | | | (001 ( | 0010 <sub>B</sub> ) | | | Reset Value: see Table 49 | | | | | |--------------------------------|----|-----|-----|----|-----|---|--------|---------------------|---|---|---------------------------|---|---|--------|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RI | ES | TF\ | /DS | | RES | | L | S3VDST | Н | L | S2VDST | Н | L | S1VDST | н | | ı | ſ | r | W | ı | r | | 1 | rw | | | rw | | | rw | | | Field | Bits | Type | Description | |----------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved. Always read as 0 | | TFVDS | 13:12 | rw | Filter time of drain-source voltage monitoring $00_B$ 500ns, $0.5$ $\mu s$ (default) $01_B$ 1us, $1$ $\mu s$ $10_B$ 2us, $2$ $\mu s$ $11_B$ 6us, $6$ $\mu s$ | | RES | 11:9 | r | Reserved, always reads as 0 | | LS3VDSTH | 8:6 | rw | LS3 drain-source overvoltage threshold $000_B$ 160mV, $0.16$ V $001_B$ 200mV, $0.20$ V (default) $010_B$ 300mV, $0.30$ V $011_B$ 400mV, $0.40$ V $100_B$ 500mV, $0.50$ V $101_B$ 600mV, $0.60$ V $110_B$ 800mV, $0.80$ V $111_B$ 2V, $2.0$ V | | LS2VDSTH | 5:3 | rw | LS2 drain-source overvoltage threshold $000_B$ 160mV, 0.16V $001_B$ 200mV, 0.20 V (default) $010_B$ 300mV, 0.30 V $011_B$ 400mV, 0.40 V $100_B$ 500mV, 0.50 V $101_B$ 600mV, 0.60 V $110_B$ 800mV, 0.80 V $111_B$ 2V, 2.0 V | | LS1VDSTH | 2:0 | rw | LS1 drain-source overvoltage threshold<br>000 <sub>B</sub> 160mV, 0.16 V<br>001 <sub>B</sub> 200mV, 0.20 V (default)<br>010 <sub>B</sub> 300mV, 0.30 V<br>011 <sub>B</sub> 400mV, 0.40 V<br>100 <sub>B</sub> 500mV, 0.50 V<br>101 <sub>B</sub> 600mV, 0.60 V<br>110 <sub>B</sub> 800mV, 0.80 V<br>111 <sub>B</sub> 2V, 2.0 V | ### **BLDC Driver** ### **Serial Peripheral Interface** #### Table 49 Reset of LS\_VDS | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|---------------------|------------|------| | POR/Soft reset | 0000 0000 0100 1001 <sub>B</sub> | 0000 0000 0000 0000 | | | | Restart | 0000 000x xxxx xxxx <sub>B</sub> | | | | #### **BLDC Driver** ### **Serial Peripheral Interface** ### **Drain-Source monitoring Threshold HS1-3** #### HS\_VDS | VDS monitoring threshold HS1-3 | | | | | | | (001 0011 <sub>B</sub> ) | | | | | Reset Value: see Table 50 | | | | | |--------------------------------|----|----|-----|---------------|----|-----|--------------------------|---|--------|---|---|---------------------------|----|---|--------|------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RI | ES | RES | DEEP_<br>ADAP | | RES | | н | S3VDST | Ή | н | S2VDST | ГН | н | S1VDST | T <b>H</b> | | | r | | rw | rw | | r | | | rw | | | rw | | | rw | | | Field | Bits | Туре | Description | |-----------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved. Always read as 0 | | RES | 13 | rw | Reserved. This bit must be programmed to '0' | | DEEP_ADAP | 12 | rw | Deep adaptation enable 0 <sub>B</sub> NO_DEEP_ADAP, Deep adaptation disabled (default) 1 <sub>B</sub> DEEP_ADAP, Deep adaptation enabled | | RES | 11:9 | r | Reserved, always reads as 0 | | HS3VDSTH | 8:6 | rw | HS3 drain-source overvoltage threshold<br>000 <sub>B</sub> 160mV, 0.16 V<br>001 <sub>B</sub> 200mV, 0.20 V (default)<br>010 <sub>B</sub> 300mV, 0.30 V<br>011 <sub>B</sub> 400mV, 0.40 V<br>100 <sub>B</sub> 500mV, 0.50 V<br>101 <sub>B</sub> 600mV, 0.60 V<br>110 <sub>B</sub> 800mV, 0.80 V<br>111 <sub>B</sub> 2V, 2.0 V | | HS2VDSTH | 5:3 | rw | HS2 drain-source overvoltage threshold 000 <sub>B</sub> 160mV, 0.16 V 001 <sub>B</sub> 200mV, 0.20 V (default) 010 <sub>B</sub> 300mV, 0.30 V 011 <sub>B</sub> 400mV, 0.40 V 100 <sub>B</sub> 500mV, 0.50 V 101 <sub>B</sub> 600mV, 0.60 V 110 <sub>B</sub> 800mV, 0.80 V 111 <sub>B</sub> 2V, 2.0 V | | HS1VDSTH | 2:0 | rw | HS1 drain-source overvoltage threshold 000 <sub>B</sub> 160mV, 0.16 V 001 <sub>B</sub> 200mV, 0.20 V (default) 010 <sub>B</sub> 300mV, 0.30 V 011 <sub>B</sub> 400mV, 0.40 V 100 <sub>B</sub> 500mV, 0.50 V 101 <sub>B</sub> 600mV, 0.60 V 110 <sub>B</sub> 800mV, 0.80 V 111 <sub>B</sub> 2V, 2.0 V | ### **BLDC Driver** ### **Serial Peripheral Interface** #### Table 50 Reset of HS\_VDS | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0100 1001 <sub>B</sub> | | | | | Restart | 00xx 000x xxxx xxxx <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** #### **CCP** and times selection #### CCP\_BLK **CCP** and times selection (001 0100<sub>B</sub>) Reset Value: see Table 51 8 7 6 5 3 13 12 11 10 **TBLANK TCCP** RES CCP\_BNK rw rw rw | Field | Bits | Туре | Description | | | | | |---------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | TBLANK | 15:12 | rw | Blank time nom. tHBxBLANK = 587 ns + 266 x T[3:0] <sub>D</sub> The CCP_BNK bits select the blank time for the FW or active MOSFET and the half-bridge HBx Reset of active and FW tHBxBLANK: 2450 ns typ. | | | | | | ТССР | 11:8 | rw | Cross-current protection time nom. tHBxCCP = 587 ns + 266 x TCCP[3:0] <sub>D</sub> The CCP_BNK bits select the cross-current protection time for the FW or active MOSFET and the half-bridge HBx Reset of all active and FW tHBxCCP: 2450 ns typ. | | | | | | RES | 7:3 | r | Reserved, always reads as 0 | | | | | | CCP_BNK | 2:0 | rw | Cross-current and time banking OOO <sub>B</sub> ACT_HB1, Active blank and cross-current prot. times for HB1 (default) OO1 <sub>B</sub> ACT_HB2, Active blank and cross-current prot. times for HB2 O10 <sub>B</sub> ACT_HB3, Active blank and cross-current prot. times for HB3 O11 <sub>B</sub> RES, reserved 100 <sub>B</sub> FW_HB1, FW blank and cross-current prot. times for HB1 101 <sub>B</sub> FW_HB2, FW blank and cross-current prot. times for HB2 110 <sub>B</sub> FW_HB3, FW blank and cross-current prot. for times for HB3 111 <sub>B</sub> RES, reserved | | | | | #### Table 51 Reset of CCP\_BLK | Register Reset Type | Reset Values | <b>Reset Short Name</b> | Reset Mode | Note | |---------------------|----------------------------------|-------------------------|------------|------| | POR/Soft reset | 0111 0111 0000 0000 <sub>B</sub> | | | | | Restart | xxxx xxxx 0000 0000 <sub>B</sub> | | | | ### **BLDC Driver** ### **Serial Peripheral Interface** ### Half-Bridge MODE #### **HBMODE** | Half-Bridge MODE (001 0101 <sub>B</sub> ) | | | | | | | | | | | Reset | et Value: see Table 52 | | | | |-------------------------------------------|----|----|----|------|------|------|--------------------|------|------|------|--------------------|------------------------|------|------|--------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RI | ES | 1 | НВЗМ | MODE | AFW3 | HB3_<br>PWM_<br>EN | HB2N | MODE | AFW2 | HB2_<br>PWM_<br>EN | HB1N | MODE | AFW1 | HB1_<br>PWM_<br>EN | | | | r | • | r | W | rw | rw | r | N | rw | rw | r | N | rw | rw | | Field | Bits | Type | Description | |------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:12 | r | Reserved, always reads as 0 | | НВЗМОDE | 11:10 | rw | Half-bridge 3 MODE selection 00 <sub>B</sub> PASSIVE_OFF, LS3 and HS3 are off by passive discharge (default) 01 <sub>B</sub> LS3_ON, LS3 is ON 10 <sub>B</sub> HS3_ON, HS3 is ON 11 <sub>B</sub> ACTIVE_OFF, LS3 and HS3 kept off by the active discharge | | AFW3 | 9 | rw | Active freewheeling for half-bridge 3 during PWM 0 <sub>B</sub> DISABLED, active freewheeling disabled 1 <sub>B</sub> ENABLED, active freewheeling enabled (default) | | HB3_PWM_EN | 8 | rw | PWM mode for half-bridge 3 0 <sub>B</sub> INACTIVE, PWM deactivated for HB2(default) 1 <sub>B</sub> ACTIVE, PWM activated for HB2 | | HB2MODE | 7:6 | rw | Half-bridge 2 MODE selection 00 <sub>B</sub> PASSIVE_OFF, LS2 and HS2 are off by passive discharge (default) 01 <sub>B</sub> LS2_ON, LS2 is ON 10 <sub>B</sub> HS2_ON, HS2 is ON 11 <sub>B</sub> ACTIVE_OFF, LS2 and HS2 kept off by the active discharge | | AFW2 | 5 | rw | Active freewheeling for half-bridge 2 during PWM 0 <sub>B</sub> DISABLED, active freewheeling disabled 1 <sub>B</sub> ENABLED, active freewheeling enabled (default) | | HB2_PWM_EN | 4 | rw | PWM mode for half-bridge 2 0 <sub>B</sub> INACTIVE, PWM deactivated for HB2(default) 1 <sub>B</sub> ACTIVE, PWM activated for HB2 | | HB1MODE | 3:2 | rw | Half-bridge 1 MODE selection 00 <sub>B</sub> PASSIVE_OFF, LS1 and HS1 are off by passive discharge (default) 01 <sub>B</sub> LS1_ON, LS1 is ON 10 <sub>B</sub> HS1_ON, HS1 is ON 11 <sub>B</sub> ACTIVE_OFF, LS1 and HS1 kept off by the active discharge | ### **BLDC Driver** ### **Serial Peripheral Interface** | Field | Bits | Туре | Description | |------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | AFW1 | 1 | rw | Active freewheeling for half-bridge 1 during PWM O <sub>B</sub> DISABLED, active freewheeling disabled | | | | | <ul> <li>0<sub>B</sub> <b>DISABLED</b>, active freewheeling disabled</li> <li>1<sub>B</sub> <b>ENABLED</b>, active freewheeling enabled (default)</li> </ul> | | HB1_PWM_EN | 0 | rw | PWM mode for half-bridge 1 | | | | | 0 <sub>B</sub> <b>INACTIVE</b> , PWM deactivated for HB1 (default) | | | | | 1 <sub>B</sub> <b>ACTIVE</b> , PWM activated for HB1 | #### Table 52 Reset of HBMODE | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0010 0010 0010 <sub>B</sub> | | | | | Restart | 0000 0010 0010 0010 <sub>B</sub> | | | | # TLE9185QXV33 BLDC Driver # **(infineon** #### **Serial Peripheral Interface** #### HB pre-charge and pre-discharge time #### **TPRECHG** | Field | Bits | Туре | Description | |-----------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:13 | r | Reserved, always reads as 0 | | TPCHG3 | 12:10 | rw | If TPCHG_BNK=0: precharge time of HB 3, If TPCHG_BNK=1: predischarge time of HB 3 | | TPCHG2 | 9:7 | rw | If TPCHG_BNK=0: precharge time of HB 2, If TPCHG_BNK=1: predischarge time of HB 2 | | TPCHG1 | 6:4 | rw | If TPCHG_BNK=0: precharge time of HB 1, If TPCHG_BNK=1: predischarge time of HB 1 | | RES | 3 | r | Reserved, always read as 0 | | TPCHG_BNK | 2:0 | rw | Precharge/predischarge time selection 000 <sub>B</sub> PRECHARGE, Precharge time selected (default) 001 <sub>B</sub> PREDISCHARGE, Predischarge time selected x1x <sub>B</sub> , wrong setting of TPCHG_BNK 1xx <sub>B</sub> , wrong setting of TPCHG_BNK | #### Table 53 Reset of TPRECHG | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 000x xxxx xxxx 0000 <sub>B</sub> | | | | #### **BLDC Driver** ### **Serial Peripheral Interface** ### Static charge/discharge current #### ST\_ICHG | Field | Bits | Type | Description | |---------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:12 | r | Reserved, always read as 0 | | ICHGST3 | 11:8 | rw | Static charge and discharge currents of HB3 Refer to Table 17 Default: $0100_B$ - charge: $I_{CHG16}$ ,15.3 mA typ., discharge: $I_{DCHG16}$ , 15.1 mA typ. | | ICHGST2 | 7:4 | rw | Static charge and discharge currents of HB2 Refer to Default: $0100_B$ - charge: $I_{CHG16}$ , 15.3 mA typ., discharge: $I_{DCHG16}$ , 15.1 mA typ. | | ICHGST1 | 3:0 | rw | Static charge and discharge currents of HB1 Refer to Table 17 Default: $0100_B$ - charge: $I_{CHG16}$ , 15.3 mA typ., discharge: $I_{DCHG16}$ , 15.1 mA typ. | #### Table 54 Reset of ST\_ICHG | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0100 0100 0100 <sub>B</sub> | | | | | Restart | 0000 xxxx xxxx xxxx <sub>B</sub> | | | | #### **BLDC Driver** Reset Value: see Table 55 #### **Serial Peripheral Interface** #### **HB** charge/discharge currents for PWM operation ### HB\_ICHG **HB** charge/discharge currents for PWM operation (001 1000<sub>B</sub>) 3 13 12 11 10 6 5 **IDCHG ICHG RES** ICHG\_BNK rw rw rw | Field | Bits | Type | Description | |----------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDCHG | 15:10 | rw | If ICHG_BNK =0xx <sub>B</sub> : Discharge current of HBx active MOSFET If ICHG_BNK=1xx <sub>B</sub> : Reserved. Always read as '0' Default value for all active MOSFETs discharge currents: 001111 <sub>B</sub> , I <sub>DCHG15</sub> Refer to Table 25 for the configuration of the discharge current | | ICHG | 9:4 | rw | If ICHG_BNK=0xx <sub>B</sub> : Charge current of HBx active MOSFET If ICHG_BNK=1xx <sub>B</sub> : Charge and discharge current of HBx FW MOSFETs Default value for all active MOSFETs charge currents and all FW MOSFETs charge/discharge currents: 001101 <sub>B</sub> , I <sub>CHG13</sub> Refer to Table 24 for the configuration of the charge current of the active and FW MOSFET Refer to Table 25 for the configuration of the discharge current of the FW MOSFET | | RES | 3 | r | Reserved, always read as 0 | | ICHG_BNK | 2:0 | rw | Banking bits for charge and discharge currents of active MOSFETs 000 <sub>B</sub> ACT_HB1, Active MOSFET of HB1 is selected (default) 001 <sub>B</sub> ACT_HB2, Active MOSFET of HB2 is selected 010 <sub>B</sub> ACT_HB3, Active MOSFET of HB3 is selected 011 <sub>B</sub> RES, reserved 100 <sub>B</sub> FW_HB1, FW MOSFET of HB1 is selected 101 <sub>B</sub> FW_HB2, FW MOSFET of HB2 is selected 110 <sub>B</sub> FW_HB3, FW MOSFET of HB3 is selected 111 <sub>B</sub> RES, reserved | #### Table 55 Reset of HB\_ICHG | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|----------------------------------| | POR/Soft reset | 0011 1100 1101 0000 <sub>B</sub> | | | POR value valid for ICHG_BNK = 0 | | Restart | xxxx xxxx xxxx 0000 <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** HB max. pre-charge/pre-discharge in PWM operation current and diagnostic pull-down #### **HB\_ICHG\_MAX** HB max. pre-charge/pre-discharge in PWM operation current and diagnostic pull-down (001 1001<sub>B</sub>) Reset Value: see Table 56 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|--------------|--------------|--------------|----|----|----|---|----|----|------|------|------|------|------|------| | RES | HB3ID<br>IAG | HB2ID<br>IAG | HB1ID<br>IAG | | RE | ES | 1 | RI | ES | ICHG | МАХЗ | ICHG | MAX2 | ICHG | MAX1 | | r | rrw | rw | rw | | r | • | | ļ | r | r | W | r | W | r | W | | Field | Bits | Туре | Description | |----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15 | r | Reserved, always read as 0 | | HB3IDIAG | 14 | rrw | Control of HB3 off-state current source and current sink 0 <sub>B</sub> INACTIVE, Pull-down deactivated (default) 1 <sub>B</sub> ACTIVE, Pull-down activated | | HB2IDIAG | 13 | rw | Control of HB2 pull-down for off-state diagnostic 0 <sub>B</sub> INACTIVE, Pull-down deactivated (default) 1 <sub>B</sub> ACTIVE, Pull-down activated | | HB1IDIAG | 12 | rw | Control of HB1 pull-down for off-state diagnostic 0 <sub>B</sub> INACTIVE, Pull-down deactivated (default) 1 <sub>B</sub> ACTIVE, Pull-down activated | | RES | 11:8 | r | Reserved, always read as 0 | | RES | 7:6 | r | Reserved, always reads as 0 | | ICHGMAX3 | 5:4 | rw | Maximum drive current of HB3 during the precharge and pre-discharge phases <sup>1)</sup> 00 <sub>B</sub> 31mA, charge I <sub>CHG24</sub> : typ. 31.6 mA, discharge I <sub>DCHG24</sub> : typ. 30.9 mA (default) 01 <sub>B</sub> 52mA, charge I <sub>CHG32</sub> : typ. 52.5 mA, discharge I <sub>DCHG32</sub> : typ. 51.5 mA 10 <sub>B</sub> 112mA, charge I <sub>CHG52</sub> : typ. 112.2mA, discharge I <sub>DCHG52</sub> : typ. 110.8 mA 11 <sub>B</sub> 150mA, charge I <sub>CHG63</sub> : typ. 150 mA, discharge I <sub>DCHG63</sub> : typ. 150 mA | | ICHGMAX2 | 3:2 | rw | Maximum drive current of HB2 during the precharge phase and pre-discharge phases <sup>1)</sup> 00 <sub>B</sub> 31mA, charge I <sub>CHG24</sub> : typ. 31.6 mA, discharge I <sub>DCHG24</sub> : typ. 30.9 mA (default) 01 <sub>B</sub> 52mA, charge I <sub>CHG32</sub> : typ. 52.5 mA, discharge I <sub>DCHG32</sub> : typ. 51.5 mA 10 <sub>B</sub> 112mA, charge I <sub>CHG52</sub> : typ. 112.2mA, discharge I <sub>DCHG52</sub> : typ. 110.8 mA 11 <sub>B</sub> 150mA, charge I <sub>CHG63</sub> : typ. 150 mA, discharge I <sub>DCHG63</sub> : typ. 150 mA | # TLE9185QXV33 BLDC Driver ### **Serial Peripheral Interface** | Field | Bits | Туре | Description | |----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ICHGMAX1 | 1:0 | rw | Maximum drive current of HB1 during the pre-<br>charge and pre-discharge phases <sup>1)</sup> | | | | | <ul> <li>31mA, charge I<sub>CHG24</sub>: typ. 31.6 mA, discharge I<sub>DCHG24</sub>: typ. 30.9 mA (default)</li> <li>52mA, charge I<sub>CHG32</sub>: typ. 52.5 mA, discharge</li> </ul> | | | | | I <sub>DCHG32</sub> : typ. 51.5 mA<br>10 <sub>B</sub> <b>112mA</b> , charge I <sub>CHG52</sub> : typ. 112.2mA, discharge<br>I <sub>DCHG52</sub> : typ. 110.8 mA | | | | | 11 <sub>B</sub> <b>150mA</b> , charge I <sub>CHG63</sub> : typ. 150 mA, discharge I <sub>DCHG63</sub> : typ. 150 mA | <sup>1)</sup> ICHGMAX is also the current applied during the post-charge of the PWM MOSFET. ### Table 56 Reset of HB\_ICHG\_MAX | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0xxx 0000 00xx xxxx <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** #### HBx pre-charge/pre-dischage initialization configuration in PWM operation #### **HB\_PCHG\_INIT** ### HBx pre-charge/pre-discharge initialization configuration in PWM operation (001 1010<sub>B</sub>) Reset Value: see Table 57 15 12 11 10 6 **PDCHGINIT PCHGINIT RES** INIT\_BNK rw rw rw r | Field | Bits | Туре | Description | |-----------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PDCHGINIT | 15:10 | rw | Initial predischarge current of HBx, IPDCHGINITx The INIT_BNK bits select the addressed half-bridge Default: 001111 <sub>B</sub> Refer to Table 24 | | PCHGINIT | 9:4 | rw | Initial precharge current of HBx, IPCHGINITx The INIT_BNK bits select the addressed half-bridge Default: 001101 <sub>B</sub> Refer to Table 24 | | RES | 3 | r | Reserved, always reads as 0 | | INIT_BNK | 2:0 | rw | Banking bits for Precharge an Predischarge Initial Current 000 <sub>B</sub> HB1, precharge/discharge init. for HB1 selected (default) 001 <sub>B</sub> HB2, precharge/discharge init. for HB2 selected 010 <sub>B</sub> HB3, precharge/discharge init. for HB3 selected 010 <sub>B</sub> RES, reserved 011 <sub>B</sub> RES, reserved 1xx <sub>B</sub> , wrong setting of INIT_BANK | #### Table 57 Reset of HB\_PCHG\_INIT | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0011 1100 1101 0000 <sub>B</sub> | | | | | Restart | xxxx xxxx xxxx 0000 <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** ### **HBx inputs TDON configuration** ### TDON\_HB\_CTRL | Field | Bits | Туре | Description | |-------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved, always read as 0 | | TDON | 13:8 | rw | Turn-on delay time of active MOSFET of HBx The HB_TDON_BNK bits selects the turn-on delay time of the active MOSFET of the half-bridge HBx Nominal tDON = 53.3 ns x TDON[5:0] <sub>D</sub> Default: 00 1100 <sub>B</sub> : 640 ns typ. | | RES | 7:3 | r | Reserved, always read as 0 | | HB_TDON_BNK | 2:0 | rw | Banking bits for turn-on delay time 000 <sub>B</sub> HB1, tDON of HB1 selected (default) 001 <sub>B</sub> HB2, tDON of HB2 selected 010 <sub>B</sub> HB3, tDON of HB3 selected 011 <sub>B</sub> RES, reserved 1xx <sub>B</sub> , wrong setting of PWM_TDON_BNK | #### Reset of TDON\_HB\_CTRL Table 58 | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 1100 0000 0000 <sub>B</sub> | | | | | Restart | 00xx xxxx 0000 0000 <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** ### **HBx TDOFF configuration** ### TDOFF\_HB\_CTRL **HBx TDOFF configuration** (001 1100<sub>B</sub>) Reset Value: see Table 59 | Field | Bits | Type | Description | |--------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved, always read as 0 | | TDOFF | 13:8 | rw | Turn-off delay time of active MOSFET of HBx The HB_TDOFF_BNK bits selects the turn-off delay time of the active MOSFET of the half-bridge HBx Nominal tDOFF = $53.3 \text{ ns x TDOFF}[5:0]_D$ Default: $0000 \ 1100_B$ : $640 \text{ ns}$ | | RES | 7:3 | r | Reserved, always read as 0 | | HB_TDOFF_BNK | 2:0 | rw | Banking bits for turn-off delay time 000 <sub>B</sub> HB1, tDOFF of HB1 selected (default) 001 <sub>B</sub> HB2, tDOFF of HB2 selected 010 <sub>B</sub> HB3, tDOFF of HB3 selected 1xx <sub>B</sub> , wrong setting of PWM_TDOFF_BNK | #### Table 59 Reset of TDOFF\_HB\_CTRL | Register Reset Type | Reset Values | <b>Reset Short Name</b> | Reset Mode | Note | |---------------------|----------------------------------|-------------------------|------------|------| | POR/Soft reset | 0000 1100 0000 0000 <sub>B</sub> | | | | | Restart | 00xx xxxx 0000 0000 <sub>B</sub> | | | | ### **BLDC Driver** # **(infineon** ### **Serial Peripheral Interface** #### **Brake control** #### BRAKE | Brake | -<br>contro | ol | | | | | (001 | L101 <sub>B</sub> ) | | | | Reset | Value: | see Ta | ble 60 | |-------|-------------|-----|----------------------|----------------------|----|------|-------------------|---------------------|---------------------|-------------------|---|-------|--------|---------------------|--------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | ES | RES | SLAM<br>_LS3_<br>DIS | SLAM<br>_LS2_<br>DIS | | SLAM | VDST<br>H_BR<br>K | TBLK_<br>BRK | PARK_<br>BRK_E<br>N | OV_B<br>RK_E<br>N | R | RES | ov | /_BRK_ <sup>·</sup> | тн | | | r | r | rw | rw | | rw | | | Field | Bits | Type | Description | |--------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved, always read as 0 | | RES | 13 | r | Reserved, always read as 0 | | SLAM_LS3_DIS | 12 | rw | LS3 output disable during SLAM mode 0 <sub>B</sub> ACTIVE, LS3 control active in Slam mode | | SLAM_LS2_DIS | 11 | rw | LS2 output disable during SLAM mode 0 <sub>B</sub> ACTIVE, LS2 control active in Slam mode (default) 1 <sub>B</sub> DISABLED, LS2 control disabled in Slam mode | | SLAM_LS1_DIS | 10 | rw | LS1 output disable during SLAM mode 0 <sub>B</sub> ACTIVE, LS1 control active in Slam mode | | SLAM | 9 | rw | Slam mode 0 <sub>B</sub> INACTIVE, Slam mode deactivated (default) 1 <sub>B</sub> AVTIVE, Slam mode activated | | VDSTH_BRK | 8 | rw | VDS Overvoltage for LS1-3 during braking 0 <sub>B</sub> 800mV, V <sub>VDSMONTHO_BRAKE</sub> , 0.8 V, typ. (default) 1 <sub>B</sub> 220mV, V <sub>VDSMONTH1_BRAKE</sub> , 0.22 V typ. | | TBLK_BRK | 7 | rw | Blank time of VDS overvoltage during braking $0_B$ 7uS, $t_{BLK\_BRAKE1}$ , 7 $\mu s$ typ. $1_B$ 11uS, $t_{BLK\_BRAKE2}$ , 11 $\mu s$ typ. (default) | | PARK_BRK_EN | 6 | rw | Parking brake enable 0 <sub>B</sub> DISABLED, Parking brake disabled (default) 1 <sub>B</sub> ENABLED, Parking brake enabled | | OV_BRK_EN | 5 | rw | Overvoltage brake enable 0 <sub>B</sub> DISABLED, Overvoltage brake disabled 1 <sub>B</sub> ENABLED, Overvoltage brake enabled (default) | | RES | 4:3 | rw | Reserved, to be set to 0 | #### **BLDC Driver** #### **Serial Peripheral Interface** | Field | Bits | Туре | Description | | |-----------|------|------|--------------------------------------------------|--| | OV_BRK_TH | 2:0 | rw | Overvoltage brake threshold | | | | | | 000 <sub>B</sub> <b>27V</b> , typ. 27V (default) | | | | | | 001 <sub>B</sub> <b>28V</b> , typ. 28V | | | | | | 010 <sub>B</sub> <b>29V</b> , typ. 29V | | | | | | 011 <sub>B</sub> <b>30V</b> , typ. 30V | | | | | | 100 <sub>B</sub> <b>31V</b> , typ. 31V | | | | | | 101 <sub>B</sub> <b>32V</b> , typ. 32V | | | | | | 110 <sub>B</sub> <b>33V</b> , typ. 33V | | | | | | 111 <sub>B</sub> <b>34V</b> , typ. 34V | | #### Table 60 Reset of BRAKE | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 1010 0000 <sub>B</sub> | | | | | Restart | 000x xxxx xxx0 0xxx <sub>B</sub> | | | | For min and max values of **OV\_BRK\_TH**, refer to **Chapter 10.11**. Note: #### **Serial Peripheral Interface** #### **SPI status information registers** 11.6 READ/CLEAR Operation (see also **Chapter 11.3**): - One 32-bit SPI command consist of four bytes: - The 7-bit address and one additional bit for the register access mode and - following the two data bytes and the CRC. The numbering of following bit definitions refers to the data byte and correspond to the bits D0...D7 and to the SPI bits 8...23 (see also figure). - There are two different bit types: - 'r' = READ: read only bits (or reserved bits). - 'rc' = READ/CLEAR: readable and clearable bits. - Reading a register is done word wise by setting the SPI bit 7 to "0" (= Read Only). - Clearing a register is done word wise by setting the SPI bit 7 to "1". No single bits can be cleared. Therefore the content of a SPI message (bit 8..23) doesn't matter. - SPI status registers are in general not cleared or changed automatically (an exception are the x bits). This must be done by the microcontroller via SPI command. The registers are addressed wordwise. Table 61 **Register Overview** | Register Short Name | Register Long Name | Offset Address | Page<br>Number | |---------------------------|------------------------------------------------------------|----------------------|----------------| | SPI status information re | egisters, Device Status Registers | | | | SUP_STAT | Supply Voltage Fail Status | 1000000 <sub>B</sub> | 163 | | THERM_STAT | Thermal Protection Status | 1000001 <sub>B</sub> | 165 | | DEV_STAT | Device Information Status | 1000010 <sub>B</sub> | 166 | | WK_STAT | Wake-up Source and Information Status | 1000100 <sub>B</sub> | 168 | | WK_LVL_STAT | WK Input Level | 1000101 <sub>B</sub> | 169 | | SPI status information re | egisters, Status registers bridge driver | | | | GEN_STAT | GEN Status register | 1010000 <sub>B</sub> | 170 | | TDREG | Turn-on/off delay regulation register | 1010001 <sub>B</sub> | 172 | | DSOV | Drain-source overvoltage HBVOUT | 1010010 <sub>B</sub> | 174 | | EFF_TDON_OFF1 | Effective MOSFET turn-on/off delay - PWM half-<br>bridge 1 | 1010011 <sub>B</sub> | 176 | | EFF_TDON_OFF2 | Effective MOSFET turn-on/off delay - PWM half-<br>bridge 2 | 1010100 <sub>B</sub> | 177 | | EFF_TDON_OFF3 | Effective MOSFET turn-on/off delay - PWM half-bridge 3 | 1010101 <sub>B</sub> | 178 | | TRISE_FALL1 | MOSFET rise/fall time - PWM half-bridge 1 | 1010111 <sub>B</sub> | 179 | | TRISE_FALL2 | MOSFET rise/fall time - PWM half-bridge 2 | 1011000 <sub>B</sub> | 180 | | TRISE_FALL3 | MOSFET rise/fall time - PWM half-bridge 3 | 1011001 <sub>B</sub> | 181 | | SPI status information re | egisters, Family and product information register | | · | | FAM_PROD_STAT | Family and Product Identification Register | 1110000 <sub>B</sub> | 182 | ### **Serial Peripheral Interface** ### **11.6.1** Device Status Registers ### **Supply Voltage Fail Status** ### SUP\_STAT | Supply | y Volta | ge Fail | l Statu | s | | | (100 | 0000 <sub>B</sub> ) | | | | Reset | <b>Value</b> : | see Ta | able 62 | |--------|---------|---------|---------|----------------|----|----|--------------|---------------------|-------|-------|-------|-------------|----------------|-------------|---------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | POR | RI | ES | _ | VCC1_<br>UV_FS | RI | ES | VSINT<br>_UV | VSINT<br>_OV | vs_uv | vs_ov | CP_UV | VCC1_<br>SC | VCC1_<br>UV | VCC1_<br>OV | VCC1_<br>WARN | | rc | ı | r | rc | rc | r | С | rc | Field | Bits | Type | Description | |------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | POR | 15 | rc | Power-On reset detection 0 <sub>B</sub> NO_POR, No POR 1 <sub>B</sub> POR, POR occurred | | RES | 14:13 | r | Reserved, always reads as 0 | | CP_OT | 12 | rc | Charge pump overtemperature 0 <sub>B</sub> NO_CP_OT, No charge pump OT detected 1 <sub>B</sub> CP_OT, Charge pump OT detected | | VCC1_UV_FS | 11 | rc | 4th consecutive VCC1 UV-Detection 0 <sub>B</sub> NO_FAILSAFE, No Fail-Safe Mode entry due to 4th consecutive VCC1_UV 1 <sub>B</sub> FAILSAFE, Fail-Safe Mode entry due to 4th consecutive VCC1_UV | | RES | 10:9 | rc | Reserved | | VSINT_UV | 8 | rc | VSINT UV-Detection 0 <sub>B</sub> NO_UV, No Undervoltage 1 <sub>B</sub> UV_EVENT, VSINT Undervoltage detected | | VSINT_OV | 7 | rc | VSINT OV-Detection 0 <sub>B</sub> NO_OV, No Overvoltage 1 <sub>B</sub> OV_EVENT, VSINT Overvoltage detected | | VS_UV | 6 | rc | VS Undervoltage Detection (V <sub>s,uv</sub> ) 0 <sub>B</sub> NO_VS, No VS undervoltage detected 1 <sub>B</sub> VS_EVENT, VS undervoltage detected (detection is only active when VCC1 is enabled) | | vs_ov | 5 | rc | VS Overvoltage Detection (V <sub>s,ov</sub> ) 0 <sub>B</sub> NO_OV, No VS overvoltage detected 1 <sub>B</sub> OV_EVENT, VS overvoltage detected (detection is only active when VCC1 is enabled) | | CP_UV | 4 | rc | CP_UV 0 <sub>B</sub> NO_UV, No CP undervoltage detected 1 <sub>B</sub> UV_EVENT, CP undervoltage detected | | VCC1_SC | 3 | rc | VCC1 SC 0 <sub>B</sub> NO_SC, No VCC1 short to GND detected 1 <sub>B</sub> SC_EVENT, VCC1 short to GND | # TLE9185QXV33 BLDC Driver #### **Serial Peripheral Interface** | Field | Bits | Туре | Description | |-----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC1_UV | 2 | rc | VCC1 UV-Detection (due to Vrtx reset) 0 <sub>B</sub> NO_UV, No VCC1_UV detection 1 <sub>B</sub> UV_EVENT, VCC1 undervoltage detected | | VCC1_OV | 1 | rc | VCC1 Overvoltage Detection 0 <sub>B</sub> NO_OV, No VCC1 overvoltage warning 1 <sub>B</sub> OV_EVENT, VCC1 overvoltage detected | | VCC1_WARN | 0 | rc | VCC1 Undervoltage Prewarning 0 <sub>B</sub> NO_UV, No VCC1 undervoltage prewarning 1 <sub>B</sub> UV_PREWARN, VCC1 undervoltage prewarning detected | #### Table 62 Reset of SUP\_STAT | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | y000 0000 0000 0000 <sub>B</sub> | | | | | Restart | x00x xxxx xxxx xxxx <sub>B</sub> | | | | #### **Notes** - 1. The VCC1 undervoltage prewarning threshold $V_{PW,f}/V_{PW,r}$ is a fixed threshold and independent of the VCC1 undervoltage reset thresholds. - 2. VSINT undervoltage monitoring is not available in Stop Mode due to current consumption saving requirements. Exception: VSINT undervoltage detection is also available in Stop Mode if the VCC1 load current is above the active peak threshold (I\_PEAK\_TH) or if VCC1 is below the VCC1 prewarning threshold (VCC1\_WARN is set). - 3. The MSB of the POR/Soft Reset value is marked as 'y': the default value of the POR bit is set after Power-on reset (POR value = 1000 0000). However it will be cleared after a device Soft Reset command (Soft Reset value = 0000 0000). - 4. During Sleep Mode, the bits VCC1\_SC, VCC1\_OV and VCC1\_UV will not be set when VCC1 is off. - 5. The VCC1\_UV bit is never updated in Restart Mode, in Init Mode it is only updated after RSTN was released, it is always updated in Normal Mode and Stop Mode, and it is always updated in any device modes in a VCC1\_SC condition (after VCC1\_UV = 1 for > 2 ms). #### **BLDC Driver** #### **Serial Peripheral Interface** #### **Thermal Protection Status** #### THERM\_STAT | Field | Bits | Туре | Description | |-----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:4 | r | Reserved, always reads as 0 | | TSD2_SAFE | 3 | rc | TSD2 Thermal Shut-Down Safe State Detection 0 <sub>B</sub> NO_TSD2_SF, No TSD2 safe state detected 1 <sub>B</sub> TSD2_SF, TSD2 safe state detected: >16 consecutive TSD2 events occurred, next TSD2 waiting time will be 64s | | TSD2 | 2 | rc | TSD2 Thermal Shut-Down Detection 0 <sub>B</sub> NO_TSD2, No TSD2 event 1 <sub>B</sub> TSD2_EVENT, TSD2 OT detected - leading to Fail- Safe Mode | | TSD1 | 1 | rc | TSD1 Thermal Shut-Down Detection 0 <sub>B</sub> NO_TSD1, No TSD1 fail 1 <sub>B</sub> TSD1_EVENT, TSD1 OT detected (affected module is disabled) | | TPW | 0 | rc | Thermal Pre Warning 0 <sub>B</sub> NO_TPW, No Thermal Pre warning 1 <sub>B</sub> TPW, Thermal Pre warning detected | #### Table 63 Reset of THERM\_STAT | Register Reset Type | Reset Values | <b>Reset Short Name</b> | Reset Mode | Note | |---------------------|----------------------------------|-------------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0000 0000 0000 xxxx <sub>B</sub> | | | | Temperature warning and shutdown bits are not reset automatically, even if the temperature pre Note: warning or the TSD condition is not present anymore. #### **BLDC Driver** #### **Serial Peripheral Interface** #### **Device Information Status** ### **DEV STAT** | Device | Infor | mation | Statu | s | | (100 0010 <sub>B</sub> ) | | | | Reset Value: see Table 64 | | | | | | |----------------|-------|--------|-------|---|----|--------------------------|--------------|------|------|---------------------------|------------|-----|------|--------------|-------------| | 15 14 13 12 11 | | | | | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RES | | | | | 1 | CRC_S<br>TAT | CRC_F<br>AIL | DEV_ | STAT | RES | SW_D<br>EV | WD_ | FAIL | SPI_F<br>AIL | FAILU<br>RE | | r | | | | | • | r | rc | r | С | r | rh | r | h | rc | rc | | Field | Bits | Туре | Description | |----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:10 | r | Reserved, always read as 0 | | CRC_STAT | 9 | r | CRC STAT Information 0 <sub>B</sub> DISABLED, CRC disabled 1 <sub>B</sub> ENABLED, CRC enabled | | CRC_FAIL | 8 | rc | CRC Fail Information <sup>1)</sup> 0 <sub>B</sub> NO_FAIL, No CRC Failure 1 <sub>B</sub> FAIL, CRC Failure detected | | DEV_STAT | 7:6 | rc | <ul> <li>Device Status before Restart Mode</li> <li>00<sub>B</sub> CLEARED, Cleared (Register must be actively cleared)</li> <li>01<sub>B</sub> RESTART, Restart due to failure (WD fail, TSD2, VCC1_UV, trial to access Sleep Mode without any wake source activated); also after a wake from Fail-Safe Mode</li> <li>10<sub>B</sub> SLEEP, Sleep Mode</li> <li>11<sub>B</sub> , reserved</li> </ul> | | RES | 5 | | | | SW_DEV | 4 | rh | Status of Operating Mode 0 <sub>B</sub> NORMAL, Normal operation 1 <sub>B</sub> SW_DEV, Software Development Mode is enabled | | WD_FAIL | 3:2 | rh | Number of WD-Failure Events 00 <sub>B</sub> NO_FAIL, No WD Fail 01 <sub>B</sub> 1x, 1x WD Fail, 10 <sub>B</sub> 2x, 2x WD Fail 11 <sub>B</sub> 3x, more than 3xWD Fail | | SPI_FAIL | 1 | rc | SPI Fail Information 0 <sub>B</sub> NO_FAIL, No SPI fail 1 <sub>B</sub> INVALID, Invalid SPI command detected | | FAILURE | 0 | rc | Failure detection 0 <sub>B</sub> NO_FAIL, No Failure 1 <sub>B</sub> FAIL, Failure occured | <sup>1)</sup> The CRC\_FAIL bit will not be set in case the static CRC enabling / disabling sequence is sent (see **Chapter 5.2**). #### **BLDC Driver** #### **Serial Peripheral Interface** #### Table 64 Reset of DEV\_STAT | Register Reset Type | Reset Values | <b>Reset Short Name</b> | Reset Mode | Note | |---------------------|----------------------------------|-------------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0000 00xx xx0x xxxx <sub>B</sub> | | | | #### **Notes** - 1. The bits **DEV\_STAT** show the status of the device before exiting Restart Mode. Either the device came from regular Sleep Mode or a failure (Restart Mode or Fail-Safe Mode) occurred. Coming from Sleep Mode will also be shown if there was a trial to enter Sleep Mode without having cleared all wake flags before. - 2. The WD\_FAIL bits are implemented as a counter and are the only status bits, which are cleared automatically by the device. - 3. The SPI\_FAIL bit can only be cleared via SPI command. - 4. The bit CRC\_STAT and CRC\_FAIL can be read regardless the CRC setting. The SPI read command on **DEV\_STAT** ignores the CRC field. #### **BLDC Driver** #### **Serial Peripheral Interface** #### **Wake-up Source and Information Status** #### WK\_STAT | Wake-up Source and Information Status | | | | | | | | (100 0100 <sub>B</sub> ) | | | | Reset Value: see Table 65 | | | | | |---------------------------------------|-----|----|----|-----|-----|---------------|---------------|--------------------------|------|-----|------------|---------------------------|-----|-----|---|---| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RES | | | RES | RES | TIMER<br>2_WU | TIMER<br>1_WU | RI | ES . | RES | WK4_<br>WU | RES | RES | RES | | | | | | | r | | | r | r | rc | rc | - 1 | • | r | rc | r | r | r | | Field | Bits | Type | Description | |-----------|-------|------|-------------------------------------------------------------------------------------------| | RES | 15:11 | r | Reserved, always reads as 0 | | RES | 10 | r | Reserved, always reads as 0 | | RES | 9 | r | Reserved, always reads as 0 | | TIMER2_WU | 8 | rc | Wake up via Timer2 0 <sub>B</sub> NO_WU, No Wake up 1 <sub>B</sub> WU, Wake up detected | | TIMER1_WU | 7 | rc | Wake up via Timer1 0 <sub>B</sub> NO_WU, No Wake up 1 <sub>B</sub> WU, Wake up detected | | RES | 6:5 | r | Reserved, always reads as 0 | | RES | 4 | r | Reserved, always reads as 0 | | WK4_WU | 3 | rc | Wake up via WK4 0 <sub>B</sub> NO_WU, No Wake up 1 <sub>B</sub> WU, Wake up detected | | RES | 2 | r | Reserved, always reads as 0 | | RES | 1 | r | Reserved, always reads as 0 | | RES | 0 | r | Reserved, always reads as 0 | #### Table 65 Reset of WK\_STAT | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0000 0xxx x000 00x0 <sub>B</sub> | | | | At Fail-Safe Mode entry, the **WK\_STAT** register is automatically cleared by the device. Note: #### **BLDC Driver** #### **Serial Peripheral Interface** #### **WK Input Level** $WK_LVL_STAT$ **WK Input Level** $(100\ 0101_{\rm B})$ Reset Value: see Table 66 3 2 0 7 6 5 4 | Field | Bits | Туре | Description | |---------|------|------|-----------------------------------------------------------------------------------------| | RES | 15:5 | r | Reserved, always reads as 0 | | RES | 4 | r | Reserved, always reads as 0 | | WK4_LVL | 3 | r | Status of WK4 0 <sub>B</sub> LOW, Low Level (=0) 1 <sub>B</sub> HIGH, High Level (=1) | | RES | 2 | r | Reserved, always reads as 0 | | RES | 1 | r | Reserved, always reads as 0 | | RES | 0 | r | Reserved, always reads as 0 | #### Table 66 Reset of WK\_LVL\_STAT | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 00x0 <sub>B</sub> | | | | | Restart | 0000 0000 0000 00x0 <sub>B</sub> | | | | Note: WK\_LVL\_STAT is updated in Normal Mode and Stop Mode and also in Init and Restart Mode. In cyclic wake mode, the registers contain the sampled level, i.e. the registers are updated after every sampling. # infineon ### **Serial Peripheral Interface** ### 11.6.2 Status registers bridge driver ### **General Status register** ### GEN\_STAT | Genera | al Stat | us regi | ster | | | (101 0000 <sub>B</sub> ) | | | | | Reset Value: see Table 67 | | | | | |--------|----------------|---------|------|--|--|--------------------------|-------------|-------------|-------------|---|---------------------------|---|--------------|---|--------------| | 15 | 15 14 13 12 11 | | | | | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RES | | | | | | RES | HB3V<br>OUT | HB2V<br>OUT | HB1V<br>OUT | | | | PWM3<br>STAT | | PWM1<br>STAT | | | r | | | | | | r | r | r | r | r | r | r | r | r | | Field | Bits | Туре | Description | |----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:10 | r | Reserved, always reads as 0 | | RES | 9 | r | Reserved, always reads as 0 | | HB3VOUT | 8 | r | Voltage level at VSH3 when HB3MODE[1:0] = 11 and CPEN=1 <sup>1)</sup> $0_B$ LOW, VSH3 = Low : VS - VSH3 > $V_{\rm HS3VDSTHx}$ $1_B$ HIGH, VSH3 = High: VS - VSH3 $\leq V_{\rm HS3VDSTHx}$ | | HB2VOUT | 7 | r | Voltage level at VSH2 when HB2MODE[1:0] = 11 and CPEN=1 <sup>1)</sup> $0_B$ LOW, VSH2 = Low : VS - VSH2 > $V_{\rm HS2VDSTHx}$ $1_B$ HIGH, VSH2 = High: VS - VSH2 $\leq V_{\rm HS2VDSTHx}$ | | HB1VOUT | 6 | r | Voltage level at VSH1 when HB1MODE[1:0] = 11 and CPEN=1 <sup>1)</sup> $0_{B} LOW, VSH1 = Low : VS - VSH1 > V_{HS1VDSTHx}$ $1_{B} HIGH, VSH1 = High: VS - VSH1 \leq V_{HS1VDSTHx}$ | | PWM6STAT | 5 | r | PWM6 status 0 <sub>B</sub> LOW, PWM6 is Low 1 <sub>B</sub> HIGH, PWM6 is High | | PWM5STAT | 4 | r | PWM5 status 0 <sub>B</sub> LOW, PWM5 is Low 1 <sub>B</sub> HIGH, PWM5 is High | | PWM4STAT | 3 | r | PWM4 Status 0 <sub>B</sub> LOW, PWM4 is Low 1 <sub>B</sub> HIGH, PWM4 is High | | PWM3STAT | 2 | r | PWM3 status 0 <sub>B</sub> LOW, PWM3 is Low 1 <sub>B</sub> HIGH, PWM3 is High | | PWM2STAT | 1 | r | PWM2 Status 0 <sub>B</sub> LOW, PWM2 is Low 1 <sub>B</sub> HIGH, PWM2 is High | | PWM1STAT | 0 | r | PWM1/CRC status 0 <sub>B</sub> LOW, PWM1/CRC is Low 1 <sub>B</sub> HIGH, PWM1/CRC is High | <sup>1)</sup> HBxVOUT = 0 if (CPEN=1 and HBxMODE $\neq$ 11) or CPEN=0. ### **BLDC Driver** ### **Serial Peripheral Interface** #### Table 67 Reset of GEN\_STAT | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0000 0000 xx00 000x <sub>B</sub> | | | | ### **BLDC Driver** ### **Serial Peripheral Interface** ### Turn-on/off delay regulation register #### **TDREG** | | Turn-on/off delay regulation register | | | | | (101 0001 <sub>B</sub> ) | | | Reset Value: see Table 68 | | | | | | | | |---|---------------------------------------|----|----|----|-----|--------------------------|---|----------------|---------------------------|---------------|---------------|---|-----|------------|------------|------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Ĭ | | RI | ES | 1 | RES | | | IPDCH<br>G1_ST | | IPCHG<br>3_ST | IPCHG<br>2_ST | | RES | TDRE<br>G3 | TDRE<br>G2 | TDRE<br>G1 | | 1 | | | r | | r | r | r | r | r | r | r | r | r | r | r | r | | Field | Bits | Туре | Description | |------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:12 | r | Reserved, always reads as 0 | | RES | 11 | r | Reserved, always reads as 0 | | IPDCHG3_ST | 10 | r | HB3 predischarge status 0 <sub>B</sub> CLAMP, the predischarge current is equal to 0.5 mA typ. or ICHGMAX3 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB3_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < predischarge current < ICHGMAX3 <sup>1)</sup> | | IPDCHG2_ST | 9 | r | HB2 predischarge status 0 <sub>B</sub> CLAMP, the predischarge current is equal to 0.5 mA typ. or ICHGMAX2 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB2_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < predischarge current < ICHGMAX2 <sup>1)</sup> | | IPDCHG1_ST | 8 | r | HB1 predischarge status 0 <sub>B</sub> CLAMP, the predischarge current is equal to the 0.5 mA typ. or ICHGMAX1 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HBx_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < predischarge current < ICHGMAX1 <sup>1)</sup> | | RES | 7 | r | Reserved, always reads as 0 | | IPCHG3_ST | 6 | r | HB3 precharge status 0 <sub>B</sub> CLAMP, the precharge current is equal to 0.5 mA typ. or ICHGMAX3 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB3_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < precharge current < ICHGMAX3 <sup>1)</sup> | | IPCHG2_ST | 5 | r | HB2 precharge status 0 <sub>B</sub> CLAMP, the precharge current is equal to 0.5 mA typ. or ICHGMAX2 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB2_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < precharge current < ICHGMAX2 <sup>1)</sup> | # TLE9185QXV33 BLDC Driver #### **Serial Peripheral Interface** | Field | Bits | Type | Description | |-----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IPCHG1_ST | 4 | r | HB1 precharge status 0 <sub>B</sub> CLAMP, the precharge current is equal to the 0.5 mA typ. or ICHGMAX1 if AGC[1:0] = 10 <sub>B</sub> or 11 <sub>B</sub> , and HB1_PWM_EN = 1 <sup>1)</sup> 1 <sub>B</sub> NO_CLAMP, 0.5 mA < precharge current < ICHGMAX1 <sup>1)</sup> | | RES | 3 | r | Reserved, always reads as 0 | | TDREG3 | 2 | r | HB3 Regulation of turn-on/off delay 0 <sub>B</sub> NO_REG, tDON3 and tDOFF3 are not in regulation 1 <sub>B</sub> REG, tDON3 and/or tDOFF3 are in regulation | | TDREG2 | 1 | r | HB2 Regulation of turn-on/off delay 0 <sub>B</sub> NO_REG, tDON2 and tDOFF2 are not in regulation 1 <sub>B</sub> REG, tDON2 and/or tDOFF2 are in regulation | | TDREG1 | 0 | r | HB1 Regulation of turn-on/off delay 0 <sub>B</sub> NO_REG, tDON and tDOFF are not in regulation 1 <sub>B</sub> REG, tDON and/or tDOFF are in regulation | <sup>1)</sup> IPCHGx\_ST = 1 otherwise (PWM disabled, HB in high impedance or AGC[1:0] = $00_B$ or $01_B$ ). #### Table 68 Reset of TDREG | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0000 0000 xx00 000x <sub>B</sub> | | | | ### **BLDC Driver** ### **Serial Peripheral Interface** ### **Drain-source overvoltage status** #### **DSOV** | Drain-source overvoltage | | | | | | (101 0010 <sub>B</sub> ) | | | | | Reset Value: see Table 69 | | | ıble 69 | | |--------------------------|------|-----------------------------|------|-----|---------------------|--------------------------|---------------------|-----|-----|-------------|---------------------------|-------------|-------------|-------------|-------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RES | 00_0 | VSINT<br>OVBR<br>AKE_S<br>T | BRAK | RES | LS3DS<br>OV_B<br>RK | LS2DS<br>OV_B<br>RK | LS1DS<br>OV_B<br>RK | RES | RES | LS3DS<br>OV | HS3D<br>SOV | LS2DS<br>OV | HS2D<br>SOV | LS1DS<br>OV | HS1D<br>SOV | | r | rc | rc | rc | r | rc | rc | rc | r | r | rc | rc | rc | rc | rc | rc | | Field | Bits | Type | Description | |-----------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15 | r | Reserved, always reads as 0 | | OC_CSA | 14 | rc | CSA Overcurrent detection 0 <sub>B</sub> NO_OC, No overcurrent detected 1 <sub>B</sub> OC, Overcurrent detected | | VSINTOVBRAKE_ST | 13 | rc | VSINT Brake status 0 <sub>B</sub> NOT_DETECT, VSINT overvoltage brake condition is not detected 1 <sub>B</sub> DETECT, VSINT overvoltage brake conditions is detected | | VSOVBRAKE_ST | 12 | rc | VS Brake status 0 <sub>B</sub> NOT_DETECT, VS overvoltage brake conditions is not detected 1 <sub>B</sub> DETECT, VS overvoltage brake conditions is detected | | RES | 11 | r | Reserved, always reads as 0 | | LS3DSOV_BRK | 10 | rc | Drain-source overvoltage on low-side 3 during braking 0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS3 1 <sub>B</sub> OV, Drain-source overvoltage on LS3 | | LS2DSOV_BRK | 9 | rc | Drain-source overvoltage on low-side 2 during braking 0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS2 1 <sub>B</sub> OV, Drain-source overvoltage on LS2 | | LS1DSOV_BRK | 8 | rc | Drain-source overvoltage on low-side 1 during braking 0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS1 1 <sub>B</sub> OV, Drain-source overvoltage on LS1 | | RES | 7 | r | Reserved, always reads as 0 | | RES | 6 | r | Reserved, always reads as 0 | | LS3DSOV | 5 | rc | Drain-source overvoltage on low-side 3 0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS3 1 <sub>B</sub> OV, Drain-source overvoltage on LS3 | # TLE9185QXV33 BLDC Driver # infineon ### **Serial Peripheral Interface** | Field | Bits | Туре | Description | |---------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | HS3DSOV | 4 | rc | Drain-source overvoltage on high-side 3 0 <sub>B</sub> NO_OV, No drain-source overvoltage on HS3 1 <sub>B</sub> OV, Drain-source overvoltage on HS3 | | LS2DSOV | 3 | rc | Drain-source overvoltage on low-side 2 0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS2 1 <sub>B</sub> OV, Drain-source overvoltage on LS2 | | HS2DSOV | 2 | rc | Drain-source overvoltage on high-side 2 0 <sub>B</sub> NO_OV, No drain-source overvoltage on HS2 1 <sub>B</sub> OV, Drain-source overvoltage on HS2 | | LS1DSOV | 1 | rc | Drain-source overvoltage on low-side 1 0 <sub>B</sub> NO_OV, No drain-source overvoltage on LS1 1 <sub>B</sub> OV, Drain-source overvoltage on LS1 | | HS1DSOV | 0 | rc | Drain-source overvoltage on high-side 1 0 <sub>B</sub> NO_OV, No drain-source overvoltage on HS1 1 <sub>B</sub> OV, Drain-source overvoltage on HS1 | #### Table 69 Reset of DSOV | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 0xxx 0xxx 00xx xxxx <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** #### Effective MOSFET turn.on/off delay - PWM half-bridge 1 #### EFF\_TDON\_OFF1 | Field | Bits | Туре | Description | |-----------|-------|------|--------------------------------------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved, always reads as 0 | | TDOFF1EFF | 13:8 | r | Effective active MOSFET turn-off delay HB1 Nominal effective tDOFF1 = 53.3 ns x TDOFF1EFF[13:8] <sub>D</sub> | | RES | 7:6 | r | Reserved, always reads as 0 | | TDON1EFF | 5:0 | r | Effective active MOSFET turn-on delay HB1 Nominal effective tDON1 = 53.3 ns x TDON1EFF[5:0] <sub>D</sub> | #### Table 70 Reset of EFF\_TDON\_OFF1 | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 00xx xxxx 00xx xxxx <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** #### Effective MOSFET turn.on/off delay - PWM half-bridge 2 #### EFF\_TDON\_OFF2 | Field | Bits | Туре | Description | | |-----------|-------|------|----------------------------------------------------------------------------------------------------------|--| | RES | 15:14 | r | Reserved, always reads as 0 | | | TDOFF2EFF | 13:8 | r | Effective active MOSFET turn-off delay HB2 Nominal effective tDOFF2 = 53.3 ns x TDOFF2EFF[13:8] | | | RES | 7:6 | r | Reserved, always reads as 0 | | | TDON2EFF | 5:0 | r | Effective active MOSFET turn-on delay HB2 Nominal effective tDON2 = 53.3 ns x TDON2EFF[5:0] <sub>D</sub> | | #### Table 71 Reset of EFF\_TDON\_OFF2 | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 00xx xxxx 00xx xxxx <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** #### Effective MOSFET turn.on/off delay - PWM half-bridge 3 #### EFF\_TDON\_OFF3 | Field | Bits | Туре | Description | | |-----------|-------|------|------------------------------------------------------------------------------------------------------------|--| | RES | 15:14 | r | Reserved, always reads as 0 | | | TDOFF3EFF | 13:8 | r | Effective active MOSFET turn-off delay HB3 Nominal effective tDOFF3 = 53.3 ns x TDO3EFF[13:8] <sub>D</sub> | | | RES | 7:6 | r | Reserved, always reads as 0 | | | TDON3EFF | 5:0 | r | Effective active MOSFET turn-on delay HB3 Nominal effective tDON3 = 53.3 ns x TDON3EFF[5:0] <sub>D</sub> | | #### Table 72 Reset of EFF\_TDON\_OFF3 | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 00xx xxxx 00xx xxxx <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** ### MOSFET rise/fall time - PWM half-bridge 1 #### TRISE\_FALL1 | Field | Bits | Туре | Description | |--------|-------|------|---------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved, always reads as 0 | | TFALL1 | 13:8 | r | Active MOSFET fall time HB1 Nominal tFALL1 = 53.3 ns x TFALL1[5:0] <sub>D</sub> | | RES | 7:6 | r | Reserved, always reads as 0 | | TRISE1 | 5:0 | r | Active MOSFET rise time HB1 Nominal tRISE1 = 53.3 ns x TRISE1[5:0] <sub>D</sub> | #### Table 73 Reset of TRISE\_FALL1 | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 00xx xxxx 00xx xxxx <sub>B</sub> | | | | #### **BLDC Driver** #### **Serial Peripheral Interface** ### MOSFET rise/fall time - PWM half-bridge 2 #### TRISE\_FALL2 | Field | Bits | Туре | Description | |--------|-------|------|---------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved, always reads as 0 | | TFALL2 | 13:8 | r | Active MOSFET fall time HB2 Nominal tFALL2 = 53.3 ns x TFALL2[5:0] <sub>D</sub> | | RES | 7:6 | r | Reserved, always reads as 0 | | TRISE2 | 5:0 | r | Active MOSFET rise time HB2 Nominal tRISE2 = 53.3 ns x TRISE2[5:0] <sub>D</sub> | #### Table 74 Reset of TRISE\_FALL2 | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 00xx xxxx 00xx xxxx <sub>B</sub> | | | | # **TLE9185QXV33** ### **BLDC Driver** # **Serial Peripheral Interface** # MOSFET rise/fall time - PWM half-bridge 3 # TRISE\_FALL3 | Field | Bits | Туре | Description | |--------|-------|------|---------------------------------------------------------------------------------| | RES | 15:14 | r | Reserved, always reads as 0 | | TFALL3 | 13:8 | r | Active MOSFET fall time HB3 Nominal tFALL3 = 53.3 ns x TFALL3[5:0] <sub>D</sub> | | RES | 7:6 | r | Reserved, always reads as 0 | | TRISE3 | 5:0 | r | Active MOSFET rise time HB3 Nominal tRISE3 = 53.3 ns x TRISE3[5:0] <sub>D</sub> | #### Table 75 Reset of TRISE\_FALL3 | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0000 0000 0000 <sub>B</sub> | | | | | Restart | 00xx xxxx 00xx xxxx <sub>B</sub> | | | | ### **BLDC Driver** **Serial Peripheral Interface** #### Family and product information register 11.6.3 # **Family and Product Identification Register** ## FAM\_PROD\_STAT **Family and Product Identification Register** $(1110000_B)$ Reset Value: see Table 76 | Field | Bits | Туре | Description | |-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | 15:11 | r | Reserved, always reads as 0 | | FAM | 10:7 | r | <b>Device Family Identifier</b> 1000 <sub>B</sub> , BLDC Driver | | PROD | 6:0 | r | Device Product Identifier 000 0000 <sub>B</sub> TLE9562-3QX/QX, TLE9562-3QX/-3QXJ/QX 000 0001 <sub>B</sub> TLE9561-3QX/QX, TLE9561-3QX/-3QXJ/QX 000 0010 <sub>B</sub> TLE9563-3QX, TLE9563-3QX 000 0011 <sub>B</sub> TLE9564QX, TLE9564QX,TLE9185QX 001 0000 <sub>B</sub> TLE9562-3QX V33, TLE9562-3QX V33 001 0010 <sub>B</sub> TLE9564QX V33, TLE9563-3QX V33 001 0011 <sub>B</sub> TLE9564QX V33, TLE9564QX V33,TLE9185QX V33 001 1000 <sub>B</sub> TLE9560QX, TLE9560-3QX/-3QXJ | #### Table 76 Reset of FAM\_PROD\_STAT | Register Reset Type | Reset Values | Reset Short Name | Reset Mode | Note | |---------------------|----------------------------------|------------------|------------|------| | POR/Soft reset | 0000 0100 0001 0011 <sub>B</sub> | | | | | Restart | 0000 0100 0001 0011 <sub>B</sub> | | | | # Serial Peripheral Interface # 11.7 Electrical Characteristics # **Table 77 Electrical Characteristics: Power Stage** $V_{\text{SINT}}$ = 5.5 V to 28 V, $T_{\text{j}}$ = -40°C to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | | | Note or | Number | |------------------------------------------|-----------------------|------------------------|-------------------------|------------------------|-----|-------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | SPI frequency | | 1 | , | | | | <u>"</u> | | Maximum SPI frequency | $f_{\rm SPI,max}$ | _ | _ | 4.0 | MHz | 1) V <sub>CC1</sub> > 3 V | P_14.7.1 | | SPI Interface; Logic Inputs | | d CSN | | | | | | | H-input Voltage Threshold | V <sub>IH</sub> | - | - | 0.7 × V <sub>CC1</sub> | V | - | P_14.7.10 | | L-input Voltage Threshold | V <sub>IL</sub> | 0.3 × V <sub>CC1</sub> | - | - | V | - | P_14.7.30 | | Hysteresis of input Voltage | V <sub>IHY</sub> | - | 0.12 × V <sub>CC1</sub> | - | V | 1) | P_14.7.31 | | Pull-up Resistance at pin CSN | R <sub>ICSN</sub> | 20 | 40 | 80 | kΩ | - | P_14.7.32 | | Pull-down Resistance at pin SDI and CLK | R <sub>ICLK/SDI</sub> | 20 | 40 | 80 | kΩ | $V_{\text{SDI/CLK}} = 0.2 \times V_{\text{CC1}}$ | P_14.7.33 | | Input Capacitance at pin CSN, SDI or CLK | Cı | - | 10 | - | pF | $V_{\text{CSN}}, V_{\text{SDI}}, V_{\text{CLK}} = V_{\text{CC1}}$ | P_14.7.34 | | Logic Output SDO | | 1 | , | | | | <u>"</u> | | H-output Voltage Level | V <sub>SDOH</sub> | 0.8 × V <sub>CC1</sub> | - | _ | V | I <sub>DOH</sub> = -2 mA | P_14.7.35 | | L-output Voltage Level | $V_{\rm SDOL}$ | - | - | 0.2 × V <sub>CC1</sub> | V | I <sub>DOL</sub> = 2 mA | P_14.7.36 | | Tri-state Input Capacitance | C <sub>SDO</sub> | - | 10 | 15 | pF | $V_{\text{CSN}}, V_{\text{SDI}}, V_{\text{CLK}} = V_{\text{CC1}}$ | P_14.7.37 | | Tri-state Leakage Current | I <sub>SDOLK</sub> | -10 | - | 10 | μΑ | $^{1)}V_{CSN} = V_{CC1},$<br>$0V < V_{SDO} < V_{CC1}$ | P_14.7.38 | | Data Input Timing <sup>1)</sup> | | · | | | | | | | Clock Period | $t_{pCLK}$ | 250 | _ | - | ns | - | P_14.7.12 | | Clock HIGH Time | $t_{CLKH}$ | 125 | _ | _ | ns | - | P_14.7.13 | | Clock LOW Time | t <sub>CLKL</sub> | 125 | _ | _ | ns | - | P_14.7.14 | | Clock LOW before CSN LOW | $t_{bef}$ | 125 | _ | _ | ns | _ | P_14.7.15 | | CSN Setup Time | $t_{\text{lead}}$ | 250 | _ | - | ns | - | P_14.7.16 | | CLK Setup Time | t <sub>lag</sub> | 250 | _ | _ | ns | - | P_14.7.17 | | Clock LOW after CSN HIGH | $t_{beh}$ | 125 | _ | _ | ns | - | P_14.7.18 | | SDI Setup Time | $t_{\sf DISU}$ | 100 | _ | _ | ns | - | P_14.7.19 | | SDI Hold Time | $t_{DIHO}$ | 50 | - | _ | ns | - | P_14.7.20 | ## **Serial Peripheral Interface** ## **Table 77 Electrical Characteristics: Power Stage** (cont'd) $V_{\text{SINT}} = 5.5 \text{ V}$ to 28 V, $T_{\text{j}} = -40 ^{\circ}\text{C}$ to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |------------------------------------------------|------------------------|------|-------|------|------|-----------------------------------------------------------------------------|-----------| | | | Min. | Тур. | Max. | | | | | Input Signal Rise Time at pin SDI, CLK and CSN | t <sub>rIN</sub> | - | - | 50 | ns | - | P_14.7.21 | | Input Signal Fall Time at pin SDI, CLK and CSN | t <sub>fIN</sub> | - | - | 50 | ns | - | P_14.7.22 | | Delay Time for Mode<br>Changes <sup>2)</sup> | $t_{ m Del,Mode}$ | - | - | 5 | μs | 3) | P_14.7.23 | | CSN HIGH Time | t <sub>CSN(high)</sub> | 3 | _ | _ | μs | - | P_14.7.24 | | Data Output Timing <sup>1)</sup> | | 1 | | | 1 | | " | | SDO Rise Time | $t_{\sf rSDO}$ | - | 30 | 50 | ns | $C_{L} = 100 \text{ pF}, 0.2 \times V_{CC1} \text{ to } 0.8 \times V_{CC1}$ | P_14.7.25 | | SDO Fall Time | $t_{fSDO}$ | - | 30 | 50 | ns | $C_{L} = 100 \text{ pF}, 0.8 \times V_{CC1} \text{ to } 0.2 \times V_{CC1}$ | P_14.7.26 | | SDO Enable Time | $t_{\sf ENSDO}$ | _ | _ | 50 | ns | LOW impedance | P_14.7.27 | | SDO Disable Time | $t_{ extsf{DISSDO}}$ | _ | _ | 50 | ns | HIGH impedance | P_14.7.28 | | SDO Valid Time | $t_{\sf VASDO}$ | _ | _ | 50 | ns | C <sub>1</sub> = 100 pF | P_14.7.29 | - 1) Not subject to production test; specified by design. - 2) Applies to all mode changes triggered via SPI commands. - 3) Guaranteed by design. Figure 61 SPI Timing Diagram Note: Numbers in drawing correlate with the last 2 digits of the Number field in the Electrical Characteristics table. ## **Application Information** #### **Application Information 12** Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. #### **Application Diagrams** 12.1 Figure 62 **Application Diagram** Note: This is a very simplified example of an application circuit. The function must be always verified in the real application. Before going to sleep mode, it is highly recommended keep the WK4 internal pull-up and pull-down Note: deactivated, keep WK4 to High (via the external pull-up) and enable the static wake for WK4. The 3.3V microcontroller wakes up the device by pulling WK4 below $V_{WKx\ th,f}$ # **TLE9185QXV33** # **BLDC Driver** # **Application Information** **Bill of Material** Table 78 | Ref. | Typical Value | Purpose / Comment | |-----------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Capacitances | 3 | | | C <sub>in1</sub> | 100 nF ±20%<br>ceramic | Input filter battery capacitor for optimum EMC behavior | | C <sub>in2</sub> | 100 μF ±20%, 50 V<br>Electrolytic | Buffering capacitor to cut off battery spikes, depending on the application | | C <sub>in2b</sub> | 470 μF ±20%, 50 V<br>Electrolytic | Buffering capacitor for bridges. Cut off battery spikes, depending on the application | | C <sub>in3</sub> | 100 nF ±20%, 50 V<br>Ceramic | Input capacitor | | C <sub>in4</sub> | 100 nF ±20%, 50 V<br>Ceramic | Input capacitor | | C <sub>in5</sub> | 470 μF ±20%, 50 V<br>Electrolytic | Buffering capacitor for bridges. Cut off battery spikes, depending on the application | | C <sub>CP</sub> | 470 nF ±20%, 50 V<br>Ceramic | Charge-Pump buffering capacitor | | C <sub>CP1</sub> / C <sub>CP2</sub> | 220 nF ±20%, 50 V<br>Ceramic | Charge-Pump flying capacitor to be placed as closed as possible to the device pins, in order to minimize the length of the PCB tracks | | C <sub>FILT1</sub> | 1.5 nF ±20%, 16 V<br>Ceramic | Current-sense filtering | | C <sub>FILT2</sub> / C <sub>FILT3</sub> | 22 nF ±20%, 16 V<br>Ceramic | Current-sense filtering | | C <sub>CSO</sub> | 16 V<br>Ceramic | CSO buffering cap for a stable ADC voltage. Max 400 pF in case no resistor is used. With 50 $\Omega$ resistor up to 2.2 nF. (See CSA configuration register) | | C <sub>VCC1</sub> | 2.2 uF ±20%, 16 V | Blocking capacitor. Low ESR. Minimum 1 uF effective capacitance | | C <sub>HB1x</sub> | 10 nF ±20%, 50 V<br>Ceramic | Half-Bridge EME (electromagnetic emission) and ESD suppression filter to be placed close to the connector. Other capacitance values might be needed depending on application | | C <sub>HB2x</sub> | 560 pF ±20%, 50 V<br>Ceramic | Optional filter for EMI immunity to be placed close to the SHx pin (PCB footprints highly recommended). Other capacitance values might be needed depending on application | | C <sub>WK1</sub> / C <sub>WK2</sub> | 47 nF / OEM dependent | Spike filtering, as required by application, mandatory protection for off-board connections | | Inductances | | | | L <sub>1</sub> | 4 uH 6 uH | Input filter for power stage - consider high current rating (application dependent) | # **TLE9185QXV33 BLDC Driver** # **Application Information** #### **Bill of Material** (cont'd) Table 78 | Ref. | Typical Value | Purpose / Comment | |-----------------------------------------|-----------------|----------------------------------------------------------------| | Resistances | | | | R <sub>REV1</sub> | 100 kΩ ±5% | Other values needed depending on application | | R <sub>REV2</sub> | 10 kΩ ±5% | Device protection against reverse battery | | R <sub>REV3</sub> | 10 kΩ ±5% | | | R <sub>SENSE</sub> | 5 mΩ ±1% | Current-sense resistor | | R <sub>FILT1</sub> / R <sub>FILT2</sub> | 4.7 Ω ±5% | Current-sense filtering | | R <sub>CSO</sub> | 50 Ω ±5% | Compensation for internal opamp.Depending on SPI configuration | | R <sub>LED</sub> | 1 k | Limit LED-current | | R <sub>WK1</sub> / R <sub>WK2</sub> / | 10 kΩ ±5% | | | R <sub>WK3 / RWK4</sub> | | | | R <sub>SERIES</sub> | | The value of the resistor depends on the voltage difference | | | | between VCC1 and the microcontroller GPIO voltage | | Active Comp | onents | | | D <sub>REV1</sub> | RR268MM600 | Reverse polarity protection | | D <sub>REV2</sub> | BZX84C16 | Gate protection. Limit V <sub>GS</sub> | | D <sub>REV3</sub> | BAS21 | | | T <sub>REV1</sub> | IPZ40N04S5L-2R8 | Reverse battery protection, N-MOS | | T <sub>REV2</sub> | BC846 | | | $Q_1/Q_2$ | IPZ40N04S5-3R1 | Main power switches | # **Application Information** #### 12.2 ESD Tests # 12.2.1 ESD according to IEC61000-4-2 Tests for ESD robustness according to IEC61000-4-2 "GUN test" (150 pF, 330 $\Omega$ ) have been performed. The results and test condition are available in a test report. The values for the test are listed below. Table 79 ESD "GUN test" 1)2) | Performed Test | Result | Unit | Remarks | | |----------------------------------------|--------|------|----------------|--| | ESD at pin VS,VSINT,VS, WKx versus GND | > 6 | kV | positive pulse | | | ESD at pin VS,VSINT,VS, WKx versus GND | < -6 | kV | negative pulse | | <sup>1)</sup> ESD susceptibility "ESD GUN" according to EMC 1.3 Test specification, Section 4.3 (IEC 61000-4-2). Tested by external test house (IBEE Zwickau, EMC Test report Nr. 20.12.20). <sup>2)</sup> ESD Test "Gun Test" is specified with external components for pins VS, VSINT, VS, WKx. See the application diagram in **Chapter 12.1** for more information. ### **Application Information** ## 12.3 Thermal Behavior of Package Figure 63 Board Setup Board setup is defined according JESD 51-2, -5, -7. Board: $76.2 \times 114.3 \times 1.5 \text{ mm}^3$ with 2 inner copper layers (35 µm thick), with thermal via array under the exposed pad contacting the first inner copper layer and 300 mm<sup>2</sup> cooling area on the bottom layer (70 µm). # 12.4 Further Application Information - The VS pin supplies the bridge driver and the charge pump, and is the sense pin for the high-side MOSFETs drain voltage. It is therefore highly recommended to connect a 100 nF / 50V ceramic by-pass capacitor as close as possible to the VS pin with a short PCB trace to GND. - Please contact us for information regarding the FMEA pin - For further information you may contact http://www.infineon.com/ ## **Package Outlines** # 13 Package Outlines Figure 64 PG-VQFN-481) ## **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). ### **Further information on packages** https://www.infineon.com/packages # TLE9185QXV33 BLDC Driver # **(infineon** # **Revision History** # 14 Revision History | Revision | Date | Changes | |----------|------------|---------------| | 1.0 | 2021-01-21 | First release | #### Trademarks Edition 2021-01-21 Published by Infineon Technologies AG 81726 Munich, Germany © 2021 Infineon Technologies AG. All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com #### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.