## LOW-DROPOUT VOLTAGE REGULATORS #### **FEATURES** - Very Low Dropout Voltage, Less Than 0.6 V at 150 mA - Very Low Quiescent Current - TTL- and CMOS-Compatible Enable on TL751L Series - 60-V Load-Dump Protection - Reverse Transient Protection Down to –50 V - Internal Thermal-Overload Protection - Overvoltage Protection - Internal Overcurrent-Limiting Circuitry - Less Than 500-µA Disable (TL751L Series) #### DESCRIPTION/ORDERING INFORMATION The TL750L and TL751L series of <u>fixed-output</u> voltage regulators offer 5-V, 8-V, 10-V, and 12-V options. The TL751L series also has an enable (ENABLE) input. When ENABLE is high, the regulator output is placed in the high-impedance state. This gives the designer complete control over power up, power down, or emergency shutdown. The TL750L and TL751L series are low-dropout positive-voltage regulators specifically designed for battery-powered systems. These devices incorporate overvoltage and current-limiting protection circuitry, along with internal reverse-battery protection circuitry to protect the devices and the regulated system. The series is fully protected against 60-V load-dump and reverse-battery conditions. Extremely low quiescent current during full-load conditions makes these devices ideal for standby power systems. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## ORDERING INFORMATION(1) | TJ | V <sub>O</sub> TYP<br>AT 25°C | PACKAG | SE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |--------------|-------------------------------|--------------------------------|-----------------------|-----------------------|------------------| | | | PowerFLEX™ – KTE | Reel of 2000 | TL750L05CKTER | TL750L05C | | | | | Tube of 75 TL750L05CD | | 50L05C | | | | 0010 B | Reel of 2500 | TL750L05CDR | DULUDU | | | | SOIC – D Tube of 75 TL751L05CD | | TL751L05CD | E41.050 | | | | | Reel of 2500 | TL751L05CDR | 51L05C | | | 5 V | TO-226/TO-92 – LP | Bulk of 1000 | TL750L05CLP | 7501.050 | | | | 10-226/10-92 – LP | Reel of 2000 | TL750L05CLPR | 750L05C | | | | TO-220 – KC | Tube of 50 | TL750L05CKC | TL750L05C | | | | TO-220 – KCS | Tube of 50 | TL750L05CKCS | TL750L05C | | | | TO-252 – KVU | Reel of 2500 | TL750L05CKVUR | 750L05C | | | | TO-263 – KTT | Reel of 500 | TL750L05CKTTR | 750L05C | | | | SOIC - D | Tube of 75 | TL750L08CD | 50L08C | | 0°C to 125°C | 8 V | 3010 - D | Reel of 2500 | TL750L08CDR | 30L06C | | 0.0 10 125.0 | | TO-226/TO-92 – LP | Bulk of 1000 | TL750L08CLP | 750L08C | | | | PDIP – P | Tube of 50 | TL751L10CP | TL751L10C | | | | | Tube of 75 | TL750L10CD | 50L10C | | | | SOIC - D | Reel of 2500 | TL750L10CDR | 301100 | | | 10 V | 30IC - D | Tube of 75 | TL751L10CD | 51L10C | | | | | Reel of 2500 | TL751L10CDR | 311100 | | | | TO-226/TO-92 – LP | Bulk of 1000 | TL750L10CLP | 750L10C | | | | 10-220/10-92 – LP | Reel of 2000 | TL750L10CLPR | 750L10C | | | | | Tube of 75 | TL750L12CD | 50L12C | | | | SOIC - D | Reel of 2500 | TL750L12CDR | 30L12C | | | 12 V | 3010 - D | Tube of 75 TL751L12CD | | - 51L12C | | | | | Reel of 2500 | TL751L12CDR | SILIZU | | | | TO-226/TO-92 – LP | Bulk of 1000 | TL750L12CLP | 750L12C | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. <sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. | DEVICE COMPONENT COUNT | | | | | | | | | | |------------------------|----|--|--|--|--|--|--|--|--| | Transistors | 20 | | | | | | | | | | JFETs | 2 | | | | | | | | | | Diodes | 5 | | | | | | | | | | Resistors | 16 | | | | | | | | | ## **Absolute Maximum Ratings**(1) over operating junction temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|----------------------------------------|---------------------------|-----|-----|------| | | Continuous input voltage | | | 26 | V | | | Transient input voltage (2) | T <sub>A</sub> = 25°C | | 60 | V | | | Continuous reverse input voltage | | -15 | ٧ | | | | Transient reverse input voltage | t ≤ 100 ms | | -50 | ٧ | | TJ | Operating virtual junction temperature | | | 150 | °C | | | Lead temperature | 1,6 mm (1/16 in) for 10 s | | 260 | °C | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### Package Thermal Data<sup>(1)</sup> | PACKAGE | BOARD | $\theta_{JC}$ | $\theta_{JA}$ | |-------------------|-------------------|---------------|---------------| | PDIP (P) | High K, JESD 51-7 | 57°C/W | 85°C/W | | PowerFLEX™ (KTE) | High K, JESD 51-5 | 3°C/W | 23°C/W | | SOIC (D) | High K, JESD 51-7 | 39°C/W | 97°C/W | | TO-226/TO-92 (LP) | High K, JESD 51-7 | 55°C/W | 140°C/W | | TO-220 (KC) | High K, JESD 51-5 | 3°C/W | 19°C/W | | TO-220 (KCS) | High K, JESD 51-5 | 3°C/W | 19°C/W | | TO-252 (KVU) | High K, JESD 51-5 | - | 30.3°C/W | | TO-263 (KTT) | High K, JESD 51-5 | 18°C/W | 25.3°C/W | <sup>(1)</sup> Maximum power dissipation is a function of $T_J(max)$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum $T_J$ of 150°C can affect reliability. #### **Recommended Operating Conditions** over recommended operating junction temperature range (unless otherwise noted) | | <u> </u> | | | MIN | MAX | UNIT | | |---------------------|----------------------------------------|-----------------------|-----------|-------|-----|------|--| | | | | TL75xL05 | 6 | 26 | | | | V <sub>I</sub> | Input voltage | land college | | | | | | | | Input voltage | TL75xL10 | 11 | 26 | V | | | | | | | TL75xL12 | 13 | 26 | | | | $V_{IH}$ | High-level ENABLE input voltage | | TL75xLxx | 2 | 15 | V | | | V <sub>IL</sub> (1) | Low-level ENABLE input voltage | T <sub>J</sub> = 25°C | TL75xLxx | -0.3 | 0.8 | V | | | VIL ' | Low-level ENABLE Input voltage | $T_J = 0$ °C to 125°C | TL75xLxx | -0.15 | 0.8 | V | | | Io | Output current | | TL75xLxx | 0 | 150 | mA | | | $T_J$ | Operating virtual junction temperature | <u>-</u> | TL75xLxxC | 0 | 125 | °C | | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for ENABLE voltage levels and temperature only. <sup>(2)</sup> The transient input voltage rating applies to the waveform shown in Figure 1. # TEXAS INSTRUMENTS #### TL75xL05 Electrical Characteristics (1) $V_I = 14 \text{ V}, I_O = 10 \text{ mA}, T_J = 25^{\circ}\text{C}$ (unless otherwise noted) | PARAMETER | TEST CONDITI | TI<br>TI | | UNIT | | | | | |---------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|----|--|--| | | | | | | | | | | | Output valtage | V 6 V/to 26 V I 0 to 150 mA | T <sub>J</sub> = 25°C | 4.8 | 5 | 5.2 | \/ | | | | Output voltage | $V_1 = 6 \text{ V to } 26 \text{ V}, I_0 = 0 \text{ to } 150 \text{ mA}$ | $T_J = 0$ °C to 125°C | 4.75 | | 5.25 | V | | | | land an addisor deltan | V <sub>I</sub> = 9 V to 16 V | | | 5 | 10 | mV | | | | Input regulation voltage | V <sub>I</sub> = 6 V to 26 V | V <sub>I</sub> = 6 V to 26 V | | | | | | | | Ripple rejection | V <sub>I</sub> = 8 V to 18 V, f = 120 Hz | | 60 | 65 | | dB | | | | Output regulation voltage | I <sub>O</sub> = 5 mA to 150 mA | | | 20 | 50 | mV | | | | Drangut valtage | I <sub>O</sub> = 10 mA | | | 0.2 | ., | | | | | Dropout voltage | I <sub>O</sub> = 150 mA | | | | 0.6 | V | | | | Output noise voltage | f = 10 Hz to 100 kHz | | | 500 | | μV | | | | | I <sub>O</sub> = 150 mA | | 10 | 12 | | | | | | Quiescent current | $V_I = 6 \text{ V to } 26 \text{ V}, I_O = 10 \text{ mA}, T_J = 0^{\circ} \text{ C}$ | $V_{I} = 6 \text{ V to } 26 \text{ V}, I_{O} = 10 \text{ mA}, T_{J} = 0^{\circ}\text{C to } 125^{\circ}\text{C}$ | | | | | | | | | ENABLE ≥ 2 V | ENABLE ≥ 2 V | | | | | | | <sup>(1)</sup> Pulse-testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF capacitor, with equivalent series resistance of less than 0.4 Ω, across the output. ### TL75xL08 Electrical Characteristics(1) $V_I = 14 \text{ V}, I_O = 10 \text{ mA}, T_J = 25^{\circ}\text{C}$ (unless otherwise noted) | PARAMETER | TEST CONDITION | TI<br>TI | UNIT | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------|-----|------|----|--|--| | | | | MIN TYP MA | | | | | | | Output voltage | V = 0 V/ to 26 V = 0 to 150 mA | T <sub>J</sub> = 25°C | 7.68 | 8 | 8.32 | V | | | | Output voltage | $V_1 = 9 \text{ V to } 26 \text{ V}, I_0 = 0 \text{ to } 150 \text{ mA}$ | $T_J = 0$ °C to 125°C | 7.6 | | 8.4 | V | | | | la accidenta accidenta de la constancia del la constancia de la constancia de la constancia de la constancia | V <sub>I</sub> = 10 V to 17 V | | | 10 | 20 | \/ | | | | Input regulation voltage | V <sub>I</sub> = 9 V to 26 V | | | 25 | 50 | mV | | | | Ripple rejection | V <sub>I</sub> = 11 V to 21 V, f = 120 Hz | | 60 | 65 | | dB | | | | Output regulation voltage | I <sub>O</sub> = 5 mA to 150 mA | | | 40 | 80 | mV | | | | Dranaut valtage | I <sub>O</sub> = 10 mA | | | 0.2 | V | | | | | Dropout voltage | I <sub>O</sub> = 150 mA | | | | 0.6 | V | | | | Output noise voltage | f = 10 Hz to 100 kHz | | | 500 | | μV | | | | | I <sub>O</sub> = 150 mA | | | 10 | 12 | | | | | Quiescent current | $V_I = 9 \text{ V to } 26 \text{ V}, I_O = 10 \text{ mA}, T_J = 0^{\circ} \text{C}$ | $V_{I} = 9 \text{ V to } 26 \text{ V}, I_{O} = 10 \text{ mA}, T_{J} = 0^{\circ}\text{C to } 125^{\circ}\text{C}$ | | | | | | | | | ENABLE ≥ 2 V | | | | 0.5 | | | | <sup>(1)</sup> Pulse-testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF capacitor, with equivalent series resistance of less than 0.4 Ω, across the output. ### TL75xL10 Electrical Characteristics(1) $V_I = 14 \text{ V}, I_O = 10 \text{ mA}, T_J = 25^{\circ}\text{C}$ (unless otherwise noted) | PARAMETER | TEST CONDITION | TI<br>TI | | UNIT | | | | | |---------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|------|----|--|--| | | | | MIN | TYP | MAX | | | | | Output voltogo | \\ 11\\26\\ \ \ 0 to 150 m\\ | T <sub>J</sub> = 25°C | 9.6 | 10 | 10.4 | V | | | | Output voltage | $V_I = 11 \text{ V to } 26 \text{ V}, I_O = 0 \text{ to } 150 \text{ mA}$ | $T_J = 0$ °C to 125°C | 9.5 | | 10.5 | V | | | | land as addisor deltan | V <sub>I</sub> = 12 V to 19 V | = 12 V to 19 V | | | | | | | | Input regulation voltage | V <sub>I</sub> = 11 V to 26 V | V <sub>I</sub> = 11 V to 26 V | | | | | | | | Ripple rejection | V <sub>I</sub> = 12 V to 22 V, f = 120 Hz | | 60 | 65 | | dB | | | | Output regulation voltage | I <sub>O</sub> = 5 mA to 150 mA | | | 50 | 100 | mV | | | | Dranaut valtage | I <sub>O</sub> = 10 mA | | | 0.2 | V | | | | | Dropout voltage | I <sub>O</sub> = 150 mA | | | | 0.6 | V | | | | Output noise voltage | f = 10 Hz to 100 kHz | | | 700 | | μV | | | | | I <sub>O</sub> = 150 mA | | 10 | 12 | | | | | | Quiescent current | $V_I = 11 \text{ V to } 26 \text{ V}, I_O = 10 \text{ mA}, T_J = 0^{\circ}$ | $V_I = 11 \text{ V to } 26 \text{ V}, I_O = 10 \text{ mA}, T_J = 0^{\circ}\text{C to } 125^{\circ}\text{C}$ | | | | | | | | | ENABLE ≥ 2 V | ENABLE ≥ 2 V | | | | | | | <sup>(1)</sup> Pulse-testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF capacitor, with equivalent series resistance of less than 0.4 Ω, across the output. #### TL75xL12 Electrical Characteristics(1) $V_I = 14 \text{ V}, I_O = 10 \text{ mA}, T_J = 25^{\circ}\text{C}$ (unless otherwise noted) | PARAMETER | TEST CONDITION | TI<br>TI | | UNIT | | | | | | |---------------------------|-----------------------------------------------------------------------------|-----------------------------------------|-------|------|-------|----|--|--|--| | | | | | | | | | | | | Output voltage | V <sub>I</sub> = 13 V to 26 V, I <sub>O</sub> = 0 to 150 mA | $T_J = 25^{\circ}C$ | 11.52 | 12 | 12.48 | V | | | | | Output voltage | V <sub>1</sub> = 13 V to 26 V, 1 <sub>0</sub> = 0 to 130 IIIA | $T_J = 0$ °C to 125°C | 11.4 | | 12.6 | V | | | | | Input regulation valtage | V <sub>I</sub> = 14 V to 19 V | | | 15 | 30 | mV | | | | | Input regulation voltage | $V_1 = 13 \text{ V to } 26 \text{ V}$ | $V_{I} = 13 \text{ V to } 26 \text{ V}$ | | | | | | | | | Ripple rejection | V <sub>I</sub> = 13 V to 23 V, f = 120 Hz | | 50 | 55 | | dB | | | | | Output regulation voltage | $I_O = 5$ mA to 150 mA | | | 50 | 120 | mV | | | | | Dropout voltage | $I_O = 10 \text{ mA}$ | | | 0.2 | V | | | | | | Dropout voitage | $I_{O} = 150 \text{ mA}$ | I <sub>O</sub> = 150 mA | | | | | | | | | Output noise voltage | f = 10 Hz to 100 kHz | | | 700 | | μV | | | | | | I <sub>O</sub> = 150 mA | | 10 | 12 | | | | | | | Quiescent current | $V_I = 13 \text{ V to } 26 \text{ V}, I_O = 10 \text{ mA}, T_J = 0^{\circ}$ | | 1 2 m | | | | | | | | | ENABLE ≥ 2 V | | | | 0.5 | | | | | <sup>(1)</sup> Pulse-testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF capacitor, with equivalent series resistance of less than 0.4 Ω, across the output. #### PARAMETER MEASUREMENT INFORMATION The TL750L, TL751L series are low-dropout regulators. This means that capacitance loading is important to the performance of the regulator because it is a vital part of the control loop. The capacitor value and its equivalent series resistance (ESR) both affect the control loop and must be defined for the load range and temperature range. Figure 1 shows the recommended range of ESR for a given load with a 10-µF capacitor on the output. # TEXAS INSTRUMENTS ### TYPICAL CHARACTERISTICS # TL750L05 EQUIVALENT SERIES RESISTANCE vs Figure 1. # TRANSIENT INPUT VOLTAGE vs TIME Figure 2. # TL750L05 INPUT CURRENT vs TL750L12 INPUT CURRENT vs INPUT VOLTAGE Figure 4. 10-Jun-2014 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | 5962-9166901Q2A | OBSOLETE | LCCC | FK | 20 | | TBD | Call TI | Call TI | -55 to 125 | , , | | | 5962-9166901QPA | OBSOLETE | CDIP | JG | 8 | | TBD | Call TI | Call TI | -55 to 125 | | | | TL750L05CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L05C | Samples | | TL750L05CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L05C | Samples | | TL750L05CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L05C | Samples | | TL750L05CDRE4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L05C | Samples | | TL750L05CKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | 0 to 125 | TL750L05C | | | TL750L05CKCE3 | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | 0 to 125 | TL750L05C | | | TL750L05CKCS | ACTIVE | TO-220 | KCS | 3 | 50 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | TL750L05C | Samples | | TL750L05CKCSE3 | ACTIVE | TO-220 | KCS | 3 | 50 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | TL750L05C | Samples | | TL750L05CKTER | OBSOLETE | PFM | KTE | 3 | | TBD | Call TI | Call TI | 0 to 125 | TL750L05C | | | TL750L05CKTTR | ACTIVE | DDPAK/<br>TO-263 | KTT | 3 | 500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-245C-168 HR | 0 to 125 | TL750L05C | Samples | | TL750L05CKTTRG3 | ACTIVE | DDPAK/<br>TO-263 | KTT | 3 | 500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-245C-168 HR | 0 to 125 | TL750L05C | Samples | | TL750L05CKVURG3 | ACTIVE | TO-252 | KVU | 3 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | 0 to 125 | 750L05C | Samples | | TL750L05CLP | ACTIVE | TO-92 | LP | 3 | 1000 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | 750L05C | Samples | | TL750L05CLPE3 | ACTIVE | TO-92 | LP | 3 | 1000 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | 750L05C | Samples | | TL750L05CLPM | OBSOLETE | TO-92 | LP | 3 | | TBD | Call TI | Call TI | 0 to 125 | | | | TL750L05CLPR | ACTIVE | TO-92 | LP | 3 | 2000 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | 750L05C | Samples | | TL750L05CLPRE3 | ACTIVE | TO-92 | LP | 3 | 2000 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | 750L05C | Samples | | TL750L05CP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | 0 to 125 | | | www.ti.com 10-Jun-2014 | Orderable Device | Status | Package Type | _ | Pins | | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> | Sample | |------------------|----------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-----------------------|--------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TL750L05QD | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L05QDR | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L05QKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L05QLP | OBSOLETE | TO-92 | LP | 3 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L05QP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L08CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 125 | 50L08C | Sample | | TL750L08CDE4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 125 | 50L08C | Sample | | TL750L08CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 125 | 50L08C | Sample | | TL750L08CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 125 | 50L08C | Sample | | TL750L08CKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | 0 to 125 | | | | TL750L08CLP | ACTIVE | TO-92 | LP | 3 | 1000 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | 750L08C | Sample | | TL750L08CLPE3 | ACTIVE | TO-92 | LP | 3 | 1000 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | 750L08C | Sample | | TL750L08CP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | 0 to 125 | | | | TL750L08QD | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L08QDR | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L08QKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L08QLP | OBSOLETE | TO-92 | LP | 3 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L10CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L10C | Sample | | TL750L10CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L10C | Sample | | TL750L10CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L10C | Sample | | TL750L10CDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L10C | Sample | | TL750L10CKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | 0 to 125 | | | | TL750L10CLP | ACTIVE | TO-92 | LP | 3 | 1000 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | 750L10C | Sample | www.ti.com 10-Jun-2014 | Orderable Device | | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | TL750L10CLPR | ACTIVE | TO-92 | LP | 3 | 2000 | Pb-Free<br>(RoHS) | (6)<br>CU SN | N / A for Pkg Type | 0 to 125 | 750L10C | Samples | | TL750L10CP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | 0 to 125 | | | | TL750L10QD | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L10QDR | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L10QKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L10QLP | OBSOLETE | TO-92 | LP | 3 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L10QP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L12CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L12C | Samples | | TL750L12CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L12C | Samples | | TL750L12CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L12C | Samples | | TL750L12CDRE4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 50L12C | Samples | | TL750L12CKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | 0 to 125 | | | | TL750L12CLP | ACTIVE | TO-92 | LP | 3 | 1000 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | 750L12C | Samples | | TL750L12CP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | 0 to 125 | | | | TL750L12QD | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L12QDR | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L12QKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L12QLP | OBSOLETE | TO-92 | LP | 3 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL750L12QP | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL751L05CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L05C | Samples | | TL751L05CDE4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L05C | Samples | | TL751L05CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L05C | Samples | | TL751L05CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L05C | Samples | | TL751L05CP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | 0 to 125 | | | www.ti.com 10-Jun-2014 | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|----------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TL751L05MFKB | OBSOLETE | LCCC | FK | 20 | | TBD | Call TI | Call TI | -55 to 125 | | | | TL751L05MJGB | OBSOLETE | CDIP | JG | 8 | | TBD | Call TI | Call TI | -55 to 125 | | | | TL751L05QD | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL751L05QDR | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL751L05QP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL751L10CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L10C | Samples | | TL751L10CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L10C | Samples | | TL751L10CP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 125 | TL751L10C | Samples | | TL751L10QD | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL751L10QP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL751L12CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L12C | Samples | | TL751L12CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L12C | Samples | | TL751L12CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L12C | Samples | | TL751L12CDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 125 | 51L12C | Samples | | TL751L12CP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | 0 to 125 | | | | TL751L12MFKB | OBSOLETE | LCCC | FK | 20 | | TBD | Call TI | Call TI | -55 to 125 | | | | TL751L12MJGB | OBSOLETE | CDIP | JG | 8 | | TBD | Call TI | Call TI | -55 to 125 | | | | TL751L12QD | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL751L12QDR | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | | TL751L12QP | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | -40 to 125 | | | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. ### PACKAGE OPTION ADDENDUM 10-Jun-2014 (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Apr-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | — Reel Width (WT) #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TL750L05CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TL750L05CKTTR | DDPAK/<br>TO-263 | KTT | 3 | 500 | 330.0 | 24.4 | 10.8 | 16.1 | 4.9 | 16.0 | 24.0 | Q2 | | TL750L05CKTTR | DDPAK/<br>TO-263 | KTT | 3 | 500 | 330.0 | 24.4 | 10.8 | 16.3 | 5.11 | 16.0 | 24.0 | Q2 | | TL750L05CKVURG3 | TO-252 | KVU | 3 | 2500 | 330.0 | 16.4 | 6.9 | 10.5 | 2.7 | 8.0 | 16.0 | Q2 | | TL750L08CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TL750L10CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TL750L12CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TL751L05CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TL751L10CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TL751L12CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 30-Apr-2016 \*All dimensions are nominal | till difficiencies are memiliar | | | | | | | | | |---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | TL750L05CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | | TL750L05CKTTR | DDPAK/TO-263 | KTT | 3 | 500 | 350.0 | 334.0 | 47.0 | | | TL750L05CKTTR | DDPAK/TO-263 | KTT | 3 | 500 | 340.0 | 340.0 | 38.0 | | | TL750L05CKVURG3 | TO-252 | KVU | 3 | 2500 | 340.0 | 340.0 | 38.0 | | | TL750L08CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | | TL750L10CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | | TL750L12CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | | TL751L05CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | | TL751L10CDR SOIC | | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | | TL751L12CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | ### JG (R-GDIP-T8) #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP1-T8 ## FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 # P (R-PDIP-T8) ## PLASTIC DUAL-IN-LINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. #### KTE (R-PSFM-G3) #### **PowerFLEX™ PLASTIC FLANGE-MOUNT** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. The center lead is in electrical contact with the thermal tab. - D. Dimensions do not include mold protrusions, not to exceed 0.006 (0,15). - E. Falls within JEDEC MO-169 PowerFLEX is a trademark of Texas Instruments. # KTT (R-PSFM-G3) ## PLASTIC FLANGE-MOUNT PACKAGE - A. All linear dimensions are in millimeters. - 3. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side. - ⚠ Falls within JEDEC T0—263 variation AA, except minimum lead thickness and minimum exposed pad length. # KTT (R-PSFM-G3) ## PLASTIC FLANGE-MOUNT PACKAGE NOTES: A. - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-SM-782 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. - F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area. # KVU (R-PSFM-G3) ## PLASTIC FLANGE-MOUNT PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - The center lead is in electrical contact with the exposed thermal tab. - D. Body Dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.006 (0,15) per side. - E. Falls within JEDEC TO-252 variation AA. # KVU (R-PSFM-G3) # PLASTIC FLANGE MOUNT PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-SM-782 is an alternate information source for PCB land pattern designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad. TO-220 - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - This drawing is subject to change without notice. Reference JEDEC registration TO-220. TO-220 ## D (R-PDSO-G8) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. Lead dimensions are not controlled within this area. Falls within JEDEC TO−226 Variation AA (TO−226 replaces TO−92). E. Shipping Method: Straight lead option available in bulk pack only. Formed lead option available in tape & reel or ammo pack. Specific products can be offered in limited combinations of shipping mediums and lead options. Consult product folder for more information on available options. - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Tape and Reel information for the Formed Lead Option package. # KC (R-PSFM-T3) ### PLASTIC FLANGE-MOUNT PACKAGE NOTES: A. All linear - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Lead dimensions are not controlled within this area. - D. All lead dimensions apply before solder dip. - E. The center lead is in electrical contact with the mounting tab. - The chamfer is optional. - Thermal pad contour optional within these dimensions. - Falls within JEDEC TO-220 variation AB, except minimum lead thickness. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity