### 1. General description

The TJA1081G is a FlexRay transceiver that is fully compliant with FlexRay electrical physical layer specification ISO 17458-4:2013 (see <u>Ref. 1</u> and <u>Ref. 2</u>). It is intended for communication systems from 2.5 Mbit/s to 10 Mbit/s and provides an advanced interface between the protocol controller and the physical bus in a FlexRay network.

The TJA1081G features enhanced low-power modes, optimized for ECUs that are permanently connected to the battery.

The TJA1081G provides differential transmit capability to the network and differential receive capability to the FlexRay controller. It offers excellent EMC performance as well as effective ESD protection.

The TJA1081G actively monitors system performance using dedicated error and status information (that any microcontroller can read), along with internal voltage and temperature monitoring.

The TJA1081G supports mode control as used in the TJA1080A (see Ref. 3) and is fully functionally and pin compatible with the TJA1081B (see Ref. 4).

### 2. Features and benefits

### 2.1 Optimized for time triggered communication systems

- Compliant with ISO 17458-4:2013 (see <u>Ref. 2</u>)
- Automotive product qualification in accordance with AEC-Q100
- Data transfer rates from 2.5 Mbit/s to 10 Mbit/s
- Very low ElectroMagnetic Emissions (EME) to support unshielded cable, meeting latest industry standards
- Differential receiver with wide common-mode range for high ElectroMagnetic Immunity (EMI), meeting latest industry standards
- Enhanced EMC performance compared with TJA1081B
- Auto I/O level adaptation to host controller supply voltage V<sub>IO</sub>
- Can be used in 14 V, 24 V and 48 V powered systems
- Instant transmitter shut-down interface (via BGE pin)
- Independent power supply ramp-up for V<sub>BAT</sub>, V<sub>CC</sub> and V<sub>IO</sub>

### 2.2 Low-power management

- Low-power management including inhibit switch
- Very low current in Sleep and Standby modes



TJA1081G

FlexRay node transceiver

- V<sub>BAT</sub> operating range: 4.75 V to 60 V
- Gap-free specification
- Local and remote wake-up
- Supports remote wake-up via dedicated data frames
- Wake-up source recognition

### 2.3 Diagnosis (detection and signaling)

- Enhanced supply monitoring of V<sub>BAT</sub>, V<sub>CC</sub> and V<sub>IO</sub>
- Overtemperature detection
- Short-circuit detection on bus lines
- V<sub>BAT</sub> power-on flag (first battery connection and cold start)
- Clamping diagnosis on pin TXEN
- BGE status feedback

### 2.4 Protection

- Bus pins protected against ±6 kV ESD pulses according to IEC 61000-4-2 and HBM
- Pins V<sub>BAT</sub> and WAKE protected against ±6 kV ESD pulses according to IEC 61000-4-2
- Bus pins protected against transients in automotive environment (according to ISO 7637 class C)
- Bus pins short-circuit proof to battery voltage (14 V, 24 V and 48 V) and ground
- Fail-silent behavior in the event of an undervoltage on pins V<sub>BAT</sub>, V<sub>CC</sub> or V<sub>IO</sub>
- Passive behavior of bus lines while the transceiver is not powered
- No reverse currents from the digital input pins to V<sub>IO</sub> or V<sub>CC</sub> when the transceiver is not powered

# 2.5 Functional classes according to FlexRay electrical physical layer specification (see <u>Ref. 2</u>)

- Bus driver voltage regulator control
- Bus driver bus guardian interface
- Bus driver logic level adaptation
- Bus driver remote wake-up

#### Tiexitay node trans

## 3. Quick reference data

| Symbol                 | Parameter                                              | Conditions                                                                   | Min  | Тур | Max   | Unit |  |
|------------------------|--------------------------------------------------------|------------------------------------------------------------------------------|------|-----|-------|------|--|
| V <sub>CC</sub>        | supply voltage                                         |                                                                              | 4.75 | -   | 5.25  | V    |  |
| V <sub>uvd(VCC)</sub>  | undervoltage detection voltage on pin $V_{CC}$         |                                                                              | 4.45 | -   | 4.72  | V    |  |
| I <sub>CC</sub>        | supply current                                         | Normal mode; V <sub>BGE</sub> = V <sub>IO</sub> ;<br>V <sub>TXEN</sub> = 0 V | -    | 37  | 50    | mA   |  |
| V <sub>BAT</sub>       | battery supply voltage                                 |                                                                              | 4.75 | -   | 60    | V    |  |
| V <sub>uvd(VBAT)</sub> | undervoltage detection voltage on pin $V_{\text{BAT}}$ |                                                                              | 4.45 | -   | 4.715 | V    |  |
| I <sub>BAT</sub>       | battery supply current                                 | low-power modes;<br>no load on pin INH                                       | -    | -   | 55    | μA   |  |
|                        |                                                        | normal-power modes                                                           | -    | -   | 1     | mA   |  |
| V <sub>IO</sub>        | supply voltage on pin V <sub>IO</sub>                  |                                                                              | 2.8  | -   | 5.25  | V    |  |
| V <sub>uvd(VIO)</sub>  | undervoltage detection voltage on pin $V_{IO}$         |                                                                              | 2.55 | -   | 2.765 | V    |  |
| I <sub>IO</sub>        | supply current on pin V <sub>IO</sub>                  | Normal and Receive-only modes; $V_{TXD} = V_{IO}$                            | -    | -   | 1     | mA   |  |
| V <sub>ESD</sub>       | electrostatic discharge voltage                        | IEC 61000-4-2 on pins BP and BM to ground                                    | -6   | -   | +6    | kV   |  |

## 4. Ordering information

### Table 2.Ordering information

| Type number | Package |                                                                           |          |
|-------------|---------|---------------------------------------------------------------------------|----------|
|             | Name    | Description                                                               | Version  |
| TJA1081GTS  | SSOP16  | SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm | SOT338-1 |

FlexRay node transceiver

## 5. Block diagram



# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

### Table 3.Pin description

| Table 5.         | Thruce | scription           |                                                                                     |
|------------------|--------|---------------------|-------------------------------------------------------------------------------------|
| Symbol           | Pin    | Type <sup>[1]</sup> | Description                                                                         |
| INH              | 1      | AO                  | inhibit output for switching external voltage regulator                             |
| EN               | 2      | I                   | enable input; enabled when HIGH; internal pull-down                                 |
| V <sub>IO</sub>  | 3      | Р                   | supply voltage for $V_{\text{IO}}$ voltage level adaptation                         |
| TXD              | 4      | I                   | transmit data input; internal pull-down                                             |
| TXEN             | 5      | I                   | transmitter enable input; when HIGH transmitter disabled; internal pull-up          |
| RXD              | 6      | 0                   | receive data output                                                                 |
| BGE              | 7      | I                   | bus guardian enable input; when LOW transmitter disabled; internal pull-down        |
| STBN             | 8      | I                   | standby input; low-power mode when LOW; internal pull-down                          |
| RXEN             | 9      | 0                   | receive data enable output; when LOW bus activity detected                          |
| ERRN             | 10     | 0                   | error diagnoses output; when LOW error detected                                     |
| V <sub>BAT</sub> | 11     | Р                   | battery supply voltage                                                              |
| WAKE             | 12     | AI                  | local wake-up input; internal pull-up or pull-down (depends on voltage at pin WAKE) |
| GND              | 13     | G                   | ground                                                                              |
| BM               | 14     | AIO                 | bus line minus                                                                      |
| BP               | 15     | AIO                 | bus line plus                                                                       |
| V <sub>CC</sub>  | 16     | Р                   | supply voltage (+5 V)                                                               |

AO: analog output; AI: analog input; I: digital input (V<sub>IO</sub> related); O: digital output (V<sub>IO</sub> related); I/O: digital input/output (V<sub>IO</sub> related); AIO: analog input/output; P: power supply; G: ground.

#### **Functional description** 7.

The block diagram of the transceiver is shown in Figure 1.

#### 7.1 **Operating modes**

The TJA1081G supports the following operating modes:

- Normal (normal-power mode)
- Receive-only (normal-power mode)
- Standby (low-power mode)
- Go-to-sleep (low-power mode)
- Sleep (low-power mode)
- PowerOff

### 7.1.1 Bus activity and idle detection

The following mechanisms for activity and idle detection are valid in normal power modes:

- If the absolute differential voltage on the bus lines is higher than |V<sub>i(dif)det(act)</sub>| for t<sub>det(act)(bus)</sub>, activity is detected on the bus lines. Pin RXEN is switched LOW, releasing pin RXD:
  - if, after activity has been detected on the bus, the differential voltage on the bus lines is lower than  $V_{IL(dif)}$ , pin RXD will go LOW
  - if, after activity has been detected on the bus, the differential voltage on the bus lines is higher than VIH(dif), pin RXD will go HIGH
- If the absolute differential voltage on the bus lines is lower than  $|V_{i(dif)det(act)}|$  for t<sub>det(idle)(bus)</sub>, idle is detected on the bus lines. Pin RXEN is switched HIGH, blocking pin RXD (which is switched HIGH or remains HIGH)

### 7.1.2 Signaling on pin ERRN

Pin ERRN provides either error information or wake-up information. The behavior of ERRN is determined by the host (via pins STBN and EN) and not by the operating mode.

If STBN is LOW, pin ERRN is configured to signal a wake-up event. When STBN and EN are both HIGH, pin ERRN is configured to provide an error alert. Signaling on pin ERRN is described in <u>Table 4</u>.

If pin ERRN goes LOW in Standby mode or Sleep mode to signal a wake-up event, the host can switch the TJA1081G to Receive only mode (STBN  $\rightarrow$  H) to determine if the wake-up is local or remote. A LOW level on ERRN in Receive only mode (provided the transition to Receive only mode was not triggered by EN going LOW in Normal mode) indicates a remote wake-up was detected. A HIGH level on ERRN signals a local wake-up.

If EN had been forced HIGH after an earlier wake-up event (to switch the TJA1081G to Normal mode), ERRN will always indicate the error detection status (in both Normal and Receive only modes).

| STBN   | EN         | Conditions ERRN                                                                                                                      |      |  |  |  |  |  |  |
|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|--|
| Norma  | I mode ac  | tive                                                                                                                                 |      |  |  |  |  |  |  |
| Н      | Н          | no error detected HIGH                                                                                                               |      |  |  |  |  |  |  |
| Н      | Н          | error detected                                                                                                                       | LOW  |  |  |  |  |  |  |
| Receiv | ve only mo | ode active                                                                                                                           |      |  |  |  |  |  |  |
| Н      | L          | a wake-up was detected (ERRN went LOW in Standby/Sleep<br>mode; EN was LOW) before the TJA1081G was switched to<br>Receive only mode |      |  |  |  |  |  |  |
|        |            | local wake-up detected                                                                                                               | HIGH |  |  |  |  |  |  |
|        |            | remote wake-up detected                                                                                                              | LOW  |  |  |  |  |  |  |
| Н      | L          | EN was forced HIGH previously in response to an earlier wake-up event before the transition to Receive only mode                     |      |  |  |  |  |  |  |
|        |            | no error detected                                                                                                                    | HIGH |  |  |  |  |  |  |
|        |            | error detected                                                                                                                       | LOW  |  |  |  |  |  |  |
| Stand  | oy or Slee | p modes active                                                                                                                       |      |  |  |  |  |  |  |
| L      | Х          | no local or remote wake-up detected                                                                                                  | HIGH |  |  |  |  |  |  |
| L      | Х          | local or remote wake-up detected                                                                                                     | LOW  |  |  |  |  |  |  |

#### Table 4.Signaling on pin ERRN

ERRN is in a high-impedance state in PowerOff mode.

### 7.1.3 Signaling on pins RXEN and RXD

The TJA1081G operating mode determines signaling on pins RXEN and RXD, as detailed in <u>Table 5</u>.

| Operating mode | RXEN                            |                    | RXD                             | Transmitter        | INH      |          |  |  |  |
|----------------|---------------------------------|--------------------|---------------------------------|--------------------|----------|----------|--|--|--|
|                | LOW                             | HIGH               | LOW                             | HIGH               |          |          |  |  |  |
| Normal         | bus active                      | bus idle           | DATA_0                          | DATA_1 or idle     | enabled  | HIGH     |  |  |  |
| Receive-only   |                                 |                    |                                 |                    | disabled |          |  |  |  |
| Go-to-Sleep    | local or remote                 | no local or remote | local or remote                 | no local or remote | -        |          |  |  |  |
| Standby        | wake-up detected <sup>[1]</sup> | wake-up detected   | wake-up detected <sup>[1]</sup> | wake-up detected   |          |          |  |  |  |
| Sleep          |                                 |                    |                                 |                    |          | floating |  |  |  |
| PowerOff       | high impedance                  |                    | HIGH                            |                    | -        |          |  |  |  |

 Table 5.
 RXEN and RXD signaling

[1] Valid if  $V_{IO}$  and  $(V_{CC} \text{ or } V_{BAT})$  are present.



8 of 46

### 7.1.4 Operating mode transitions

State transitions are summarized in the state transition diagram in Figure 4 and detailed in Table 6 to Table 9. Numbers are used to represent the state transitions. The numbers in the diagram correspond to the numbers in the third column in the tables.



All information provided in this document is subject to legal disclaimers.

#### TJA10810 Table 6. State transitions forced by EN and STBN

 $\rightarrow$  indicates the action that initiates a transaction; 1 $\rightarrow$  and 2 $\rightarrow$  indicated the consequences of a transaction.

| Transition   | Direction to | Transition | Pin             |                 | Flag              |                    |                   |         |         | Notes |
|--------------|--------------|------------|-----------------|-----------------|-------------------|--------------------|-------------------|---------|---------|-------|
| from mode    | mode         | number     | STBN            | EN              | UV <sub>VIO</sub> | UV <sub>VBAT</sub> | UV <sub>VCC</sub> | PWON    | Wake    |       |
| Normal       | Receive-only | 1          | Н               | $\rightarrow$ L | cleared           | cleared            | cleared           | cleared | Х       |       |
|              | Go-to-sleep  | 2          | $\rightarrow$ L | Н               | cleared           | cleared            | cleared           | cleared | Х       |       |
|              | Standby      | 3          | $\rightarrow$ L | $\rightarrow$ L | cleared           | cleared            | cleared           | cleared | Х       |       |
| Receive-only | Normal       | 4          | Н               | $\rightarrow$ H | cleared           | cleared            | cleared           | Х       | Х       |       |
|              | Go-to-sleep  | 5          | $\rightarrow$ L | $\rightarrow$ H | cleared           | cleared            | cleared           | Х       | Х       |       |
|              | Standby      | 6          | $\rightarrow$ L | L               | cleared           | cleared            | cleared           | Х       | Х       |       |
| Standby      | Normal       | 7          | $\rightarrow$ H | $\rightarrow$ H | cleared           | cleared            | cleared           | Х       | Х       |       |
|              | Receive-only | 8          | $\rightarrow$ H | L               | cleared           | cleared            | cleared           | Х       | Х       |       |
|              | Go-to-sleep  | 9          | L               | $\rightarrow$ H | cleared           | cleared            | Х                 | X       | Х       |       |
| Go-to-sleep  | Normal       | 10         | $\rightarrow$ H | н               | cleared           | cleared            | cleared           | Х       | Х       |       |
|              | Receive-only | 11         | $\rightarrow$ H | $\rightarrow$ L | cleared           | cleared            | cleared           | X       | Х       |       |
|              | Standby      | 12         | L               | $\rightarrow$ L | cleared           | cleared            | Х                 | X       | Х       |       |
|              | Sleep        | 13         | L               | Н               | cleared           | cleared            | Х                 | X       | cleared |       |
| Sleep        | Normal       | 14         | $\rightarrow$ H | Н               | cleared           | cleared            | cleared           | X       | Х       |       |
|              | Receive-only | 15         | $\rightarrow$ H | L               | cleared           | cleared            | cleared           | Х       | Х       |       |
|              | Standby      | 16         | $\rightarrow$ H | Х               | cleared           | cleared            | Х                 | Х       | Х       |       |

[2] Hold time of go-to-sleep becomes greater than  $t_{h(gotosleep)}$ .

[3] Transition to a non-low-power mode is blocked when the voltage on pin V<sub>CC</sub> is below V<sub>uvd(VCC)</sub> for longer than t<sub>det(uv)(VCC)</sub>.

© NXP Semiconductors N.V. 2016. All rights reserved. 10 of 46

Product data sheet

Rev. T

28 October 2016

ē

# TJA10810

Table 7.State transitions forced by a wake-up $\rightarrow$  indicates the action that initiates a transaction; 1 $\rightarrow$  and 2 $\rightarrow$  indicated the consequences of a transaction.

| Transition  | <b>Direction to</b> | Transition | Pin  |    | Flag                    |                         |                         |      |                   | Note          |
|-------------|---------------------|------------|------|----|-------------------------|-------------------------|-------------------------|------|-------------------|---------------|
| from mode   | mode                | number     | STBN | EN | UV <sub>VIO</sub>       | UV <sub>VBAT</sub>      | UV <sub>VCC</sub>       | PWON | Wake              |               |
| Standby     | Normal              | 17         | Н    | Н  | cleared                 | cleared                 | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
|             | Receive-only        | 18         | Н    | L  | cleared                 | cleared                 | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
|             | Go-to-sleep         | 19         | L    | Н  | cleared                 | cleared                 | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
|             | Standby             | 20         | L    | L  | cleared                 | cleared                 | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
| Go-to-sleep | Normal              | 21         | Н    | Н  | cleared                 | cleared                 | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
|             | Receive-only        | 22         | Н    | L  | cleared                 | cleared                 | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
|             | Standby             | 23         | L    | L  | cleared                 | cleared                 | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
|             | Go-to-sleep         | 24         | L    | Н  | cleared                 | cleared                 | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
| Sleep       | Normal              | 25         | Н    | Н  | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | [1][          |
|             | Receive-only        | 26         | Н    | L  | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | [1][          |
|             | Standby             | 27         | L    | L  | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | ]             |
|             | Go-to-sleep         | 28         | L    | Н  | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | Х    | $\rightarrow$ set | <u>[1][</u> ; |

Setting the wake flag clears the  $\mathsf{UV}_{\mathsf{VIO}},\,\mathsf{UV}_{\mathsf{VBAT}}$  and  $\mathsf{UV}_{\mathsf{VCC}}$  flags. [1]

[2] Transition via Standby mode.

28 October 2016 document is subject to legal disclaim

Rev. 1

Product data sheet

#### Table 8. State transitions forced by an undervoltage condition

TJA1081  $\rightarrow$  indicates the action that initiates a transaction; 1 $\rightarrow$  and 2 $\rightarrow$  indicated the consequences of a transaction.

| Transition from | <b>Direction to</b> | Transition | n Flag            |                    |                   |         |                         |          |  |
|-----------------|---------------------|------------|-------------------|--------------------|-------------------|---------|-------------------------|----------|--|
| mode            | mode                | number     | UV <sub>VIO</sub> | UV <sub>VBAT</sub> | UV <sub>VCC</sub> | PWON    | Wake                    |          |  |
| Normal          | Sleep               | 29         | $\rightarrow$ set | cleared            | cleared           | cleared | $1 \rightarrow cleared$ | <u> </u> |  |
|                 | Sleep               | 30         | cleared           | $\rightarrow$ set  | cleared           | cleared | $1 \rightarrow cleared$ |          |  |
|                 | Standby             | 31         | cleared           | cleared            | $\rightarrow$ set | cleared | $1 \rightarrow cleared$ | [1]      |  |
| Receive-only    | Sleep               | 32         | $\rightarrow$ set | cleared            | cleared           | Х       | $1 \rightarrow$ cleared |          |  |
|                 | Sleep               | 33         | cleared           | $\rightarrow$ set  | cleared           | Х       | $1 \rightarrow cleared$ |          |  |
|                 | Standby             | 34         | cleared           | cleared            | $\rightarrow$ set | Х       | $1 \rightarrow cleared$ | [1][     |  |
| Go-to-sleep     | Sleep               | 35         | $\rightarrow$ set | cleared            | cleared           | Х       | $1 \rightarrow cleared$ |          |  |
|                 | Sleep               | 36         | cleared           | $\rightarrow$ set  | cleared           | Х       | $1 \rightarrow cleared$ | <u>!</u> |  |
| Standby         | Sleep               | 37         | $\rightarrow$ set | cleared            | Х                 | Х       | $1 \rightarrow cleared$ | [1][     |  |
|                 | Sleep               | 38         | cleared           | $\rightarrow$ set  | Х                 | Х       | $1 \rightarrow cleared$ | [1][     |  |
| Х               | PowerOff            | 39         | Х                 | Х                  | Х                 | Х       | Х                       |          |  |

[2] Transition already completed when the voltage on pin V<sub>CC</sub> is below V<sub>uvd(VCC)</sub> for longer than t<sub>det(uv)(VCC)</sub>.

[3]  $UV_{VIO}$  overrules  $UV_{VCC}$ .

[4] UV<sub>VBAT</sub> overrules UV<sub>VCC</sub>.

[5]  $V_{DIG}$  (the internal digital supply voltage to the state machine) <  $V_{th(det)POR}$ .

Rev. 

28 October 2016

ent is

subject to legal disclair

#### Table 9. State transitions forced by an undervoltage recovery

 $\rightarrow$  indicates the action that initiates a transaction;  $\rightarrow$ 1 and  $\rightarrow$ 2 are the consequences of a transaction.

| Transition Direction to |              | rection to Transition |      |    | Flag                  | Flag                  |                       |                   |      |   |  |
|-------------------------|--------------|-----------------------|------|----|-----------------------|-----------------------|-----------------------|-------------------|------|---|--|
| from mode               | mode         | number                | STBN | EN | UV <sub>VIO</sub>     | UV <sub>VBAT</sub>    | UV <sub>VCC</sub>     | PWON              | Wake |   |  |
| Standby                 | Normal       | 40                    | Н    | Н  | cleared               | cleared               | $\rightarrow$ cleared | Х                 | Х    | [ |  |
|                         | Receive-only | 41                    | Н    | L  | cleared               | cleared               | $\rightarrow$ cleared | Х                 | Х    | [ |  |
| Sleep                   | Normal       | 42                    | Н    | Н  | cleared               | $\rightarrow$ cleared | cleared               | Х                 | Х    |   |  |
|                         | Normal       | 43                    | Н    | Н  | $\rightarrow$ cleared | cleared               | cleared               | Х                 | Х    |   |  |
|                         | Receive-only | 44                    | Н    | L  | cleared               | $\rightarrow$ cleared | cleared               | Х                 | Х    |   |  |
|                         | Receive-only | 45                    | Н    | L  | $\rightarrow$ cleared | cleared               | cleared               | Х                 | Х    |   |  |
|                         | Standby      | 46                    | L    | L  | cleared               | $\rightarrow$ cleared | cleared               | Х                 | Х    |   |  |
|                         | Standby      | 47                    | L    | L  | $\rightarrow$ cleared | cleared               | cleared               | Х                 | Х    |   |  |
|                         | Go-to-sleep  | 48                    | L    | Н  | cleared               | $\rightarrow$ cleared | cleared               | Х                 | Х    |   |  |
|                         | Go-to-sleep  | 49                    | L    | Н  | $\rightarrow$ cleared | cleared               | cleared               | Х                 | Х    |   |  |
| PowerOff                | Standby      | 50                    | Х    | Х  | Х                     | Х                     | Х                     | $\rightarrow$ set | Х    |   |  |

[1] Transition already completed when the voltage on pin V<sub>CC</sub> is above V<sub>uvr(VCC)</sub> for longer than t<sub>rec(uv)(VCC)</sub>.

The voltage on pin VBAT is above Vuvr(VBAT) for longer than trec(uv)(VBAT) AND VDIG (the internal digital supply voltage to the state machine) > Vth(rec)POR.

28 October 2016

Rev.  $\rightarrow$ in this document is subject to legal disclaimer

[2]

### 7.1.5 Normal mode

In Normal mode, the transceiver is able to transmit and receive data via bus lines BP and BM. The output of the normal receiver is connected directly to pin RXD.

Transmitter behavior in Normal mode, with no TXEN timeout (see <u>Section 7.4.7</u>) and the temperature flag not set (TEMP HIGH = 0; see <u>Table 11</u>), is detailed in <u>Table 10</u>.

In this mode, pin INH is set HIGH.

| BGE | TXEN | TXD | Transmitter                                                                                          |
|-----|------|-----|------------------------------------------------------------------------------------------------------|
| L   | Х    | Х   | transmitter is disabled                                                                              |
| Х   | Н    | Х   | transmitter is disabled                                                                              |
| Н   | L    | Н   | transmitter is enabled; the bus lines are actively driven; BP is driven<br>HIGH and BM is driven LOW |
| Н   | L    | L   | transmitter is enabled; the bus lines are actively driven; BP is driven LOW and BM is driven HIGH    |

The first LOW level detected on pin TXD when pin BGE is HIGH and pin TXEN is LOW activates the transmitter.

### 7.1.6 Receive-only mode

In Receive-only mode, the transceiver can only receive data. The transmitter is disabled, regardless of the voltage levels on pins BGE and TXEN.

In this mode, pin INH is set HIGH.

### 7.1.7 Standby mode

Standby mode is a low-power mode featuring very low current consumption. In this mode, the transceiver cannot transmit or receive data. The low-power receiver is activated to monitor the bus for wake-up patterns.

A transition to Standby mode can be triggered by applying the appropriate levels on pins EN and STBN (see Figure 4 and Table 6) or if an undervoltage is detected on pin  $V_{CC}$  (see Figure 4 and Section 7.1.9).

In this mode, pin INH is set HIGH.

If the wake flag is set, pins RXEN and RXD are driven LOW; otherwise pins RXEN and RXD are set HIGH (see <u>Section 7.2</u>).

### 7.1.8 Go-to-sleep mode

In this mode, the transceiver behaves as in Standby mode. If Go-to-sleep mode remains active longer than the go-to-sleep hold time ( $t_{h(gotosleep)}$ ) and the wake flag has been cleared previously, the transceiver switches to Sleep mode regardless of the voltage on pin EN.

### 7.1.9 Sleep mode

Sleep mode is a low-power mode. The only difference between Sleep mode and Standby mode is that pin INH is set floating in Sleep mode. A transition to Sleep mode is triggered from all other modes when the  $UV_{VIO}$  flag or the  $UV_{VBAT}$  flag is set (see <u>Table 8</u>).

All information provided in this document is subject to legal disclaimers.

TJA1081G

When the wake flag is set and  $V_{IO}$  is valid, the undervoltage flags are reset. The transceiver switches from Sleep mode to the mode indicated by the levels on pins EN and STBN (see Table 8).

### 7.2 Wake-up mechanism

From Sleep mode (pin INH floating), the transceiver enters Standby mode if the wake flag is set. Consequently, pin INH is switched on (HIGH).

If an undervoltage is not detected on pins  $V_{IO}$ ,  $V_{CC}$  or  $V_{BAT}$ , the transceiver switches immediately to the mode indicated by the levels on pins EN and STBN.

In Standby, Go-to-sleep and Sleep modes, pins RXD, RXEN and ERRN are driven LOW if the wake flag is set.

### 7.2.1 Remote wake-up

#### 7.2.1.1 Bus wake-up via wake-up pattern

A valid wake-up pattern on the bus triggers a remote wake-up. A valid remote wake-up pattern consists of a DATA\_0, DATA\_1 or idle, DATA\_0, DATA\_1 or idle sequence. The DATA\_0 phases must last at least  $t_{det(wake)DATA_0}$  and the DATA\_1 or idle phases at least  $t_{det(wake)idle}$ . The entire sequence must be completed within  $t_{det(wake)iot}$ .



#### 7.2.1.2 Bus wake-up via dedicated FlexRay data frame

If the TJA1081G receives a dedicated data frame that emulates a valid wake-up pattern as detailed Figure 6, the remote wake-up source flag is set.

Due to the Byte Start Sequence (BSS) preceding each byte, the DATA\_0 and DATA\_1 phases for the wake-up symbol are interrupted every 1  $\mu$ s. For 10 Mbit/s, the maximum interruption time is 130 ns. Such interruptions do not prevent the transceiver from recognizing the wake-up pattern in the payload of a data frame.

The remote wake-up source flag is not set if an invalid wake-up pattern is received.

15 of 46

### **NXP Semiconductors**



### 7.2.2 Local wake-up via pin WAKE

If the voltage on pin WAKE is lower than  $V_{th(det)(WAKE)}$  for longer than  $t_{fltr(WAKE)}$  (falling edge on pin WAKE), a local wake-up event on pin WAKE is detected. At the same time, the biasing of this pin is switched to pull-down.

If the voltage on pin WAKE is higher than  $V_{th(det)(WAKE)}$  for longer than  $t_{fltr(WAKE)}$ , the biasing of this pin is switched to pull up and a local wake-up is not detected.



16 of 46

**TJA1081G** 

FlexRay node transceiver

### 7.3 Fail-silent behavior

To ensure fail-silent behavior, a reset mechanism for the digital state machine has been implemented along with undervoltage detection.

If an undervoltage is detected on pins  $V_{CC}$ ,  $V_{IO}$  and/or  $V_{BAT}$ , the transceiver switches to a low-power mode. This action ensures that the transmitter and receiver are passive when an undervoltage is detected and that their behavior is defined.

The digital state machine is supplied by V<sub>CC</sub>, V<sub>IO</sub> or V<sub>BAT</sub>. Therefore, the digital state machine is properly supplied as long as the voltage on pin V<sub>CC</sub>, V<sub>IO</sub> or V<sub>BAT</sub> remains above 4.5 V.

If the voltage on all pins (i.e.  $V_{CC}$ ,  $V_{IO}$  and  $V_{BAT}$ ) breaks down, a reset signal is transmitted to the digital state machine. The reset signal is transmitted as soon as the internal supply voltage to the digital state machine is no longer high enough to guarantee proper operation. This precaution ensures that the digital state machine is passive, and its behavior defined, when an undervoltage is detected.

### 7.3.1 V<sub>BAT</sub> undervoltage

If the  $UV_{VBAT}$  flag is set, the transceiver enters Sleep mode (pin INH is switched off) regardless of the voltage levels on pins EN and STBN. If the undervoltage recovers, the transceiver switches to the mode determined by the voltages on pins EN and STBN.

### 7.3.2 V<sub>CC</sub> undervoltage

If the  $UV_{VCC}$  flag is set, the transceiver switches to Standby mode regardless of the voltage levels on pins EN and STBN. If the undervoltage recovers or the wake flag is set, mode switching via pins EN and STBN is again enabled.

### 7.3.3 V<sub>IO</sub> undervoltage

If the voltage on pin V<sub>IO</sub> is lower than V<sub>uvd(VIO)</sub> for longer than t<sub>det(uv)(VIO)</sub> (even if the UV<sub>VIO</sub> flag is reset) pins EN, STBN, TXD and BGE are set LOW (internally) and pin TXEN is set HIGH (internally). If the UV<sub>VIO</sub> flag is set, the transceiver enters Sleep mode (pin INH is switched off). If the undervoltage recovers or the wake flag is set, mode switching via pins EN and STBN is again enabled.

### 7.4 Flags

### 7.4.1 Local wake-up source flag

The local wake-up source flag can only be set in a low-power mode. When a wake-up event is detected on pin WAKE (see <u>Section 7.2.2</u>), the local wake-up source flag is set. The local wake-up source flag is reset by entering a low-power mode.

### 7.4.2 Remote wake-up source flag

The remote wake-up source flag can only be set in a low-power mode if pin  $V_{BAT}$  is within its operating range. When a remote wake-up event is detected on the bus lines (see Section 7.2.1), the remote wake-up source flag is set. The remote wake-up source flag is reset by entering a low-power mode.

17 of 46

### 7.4.3 Wake flag

The wake flag is set if the local or remote wake-up source flag is set. The wake flag is reset by entering a low-power mode or by setting one of the undervoltage flags.

### 7.4.4 Power-on flag

If the internal supply voltage to the digital section rises above the minimum operating level, the PWON power-on flag is set. The PWON flag is reset when the TJA1081G enters Normal mode.

### 7.4.5 Temperature medium flag

If the junction temperature exceeds  $T_{j(warn)(medium)}$  in a normal-power mode, the temperature medium flag is set. The temperature medium flag is reset when the junction temperature drops below  $T_{j(warn)(medium)}$  (in a normal-power mode or after the status register has been read in a low-power mode). No action is taken when this flag is set.

### 7.4.6 Temperature high flag

If the junction temperature exceeds  $T_{j(dis)(high)}$  in a normal-power mode, the temperature high flag is set. If a negative edge is applied to pin TXEN while the junction temperature is below  $T_{j(dis)(high)}$  in a normal-power mode, the temperature high flag is reset.

The transmitter is disabled when the temperature high flag is set.

### 7.4.7 TXEN clamped flag

If pin TXEN is LOW for longer than  $t_{detCL(TXEN)}$ , the TXEN clamped flag is set. If pin TXEN is HIGH, the TXEN clamped flag is reset. The transmitter is disabled when the TXEN clamped flag is set.

### 7.4.8 Bus error flag

The bus error flag is set if pin TXEN is LOW, pin BGE is HIGH and the data received on the bus lines (pins BP and BM) is different to that received on pin TXD. The transmission of any valid communication element, including a wake-up pattern, is not detected as a bus error.

The bus error flag is reset if the data on the bus lines (pins BP and BM) is the same as on pin TXD or if the transmitter is disabled. No action is taken when the bus error flag is set.

### 7.4.9 UV<sub>VBAT</sub> flag

If the voltage on pin V<sub>BAT</sub> is lower than V<sub>uvd(VBAT)</sub> for longer than t<sub>det(uv)(VBAT)</sub>, the UV<sub>VBAT</sub> flag is set. The UV<sub>VBAT</sub> flag is reset if the voltage is higher than V<sub>uvr(VBAT)</sub> for longer than t<sub>to(uvr)(VBAT)</sub> or by setting the wake flag; see <u>Section 7.3.1</u>.

### 7.4.10 UV<sub>VCC</sub> flag

In a non-low-power mode, the UV<sub>VCC</sub> flag is set if the voltage on pin V<sub>CC</sub> is lower than V<sub>uvd(VCC)</sub> for longer than t<sub>det(uv)(VCC)</sub>. In a low-power mode, the UV<sub>VCC</sub> flag is set if the voltage on pin V<sub>CC</sub> is lower than V<sub>uvd(VCC)</sub> for longer than t<sub>to(uvd)(VCC)</sub>. The UV<sub>VCC</sub> flag is reset if the voltage on pin V<sub>CC</sub> is higher than V<sub>uvr(VCC)</sub> for longer than t<sub>to(uvr)(VCC)</sub> or the wake flag is set; see <u>Section 7.3.2</u>.

18 of 46

### 7.4.11 UV<sub>VIO</sub> flag

If the voltage on pin  $V_{IO}$  is lower than  $V_{uvd(VIO)}$  for longer than  $t_{to(uvd)(VIO)}$ , the UV<sub>VIO</sub> flag is set. The UV<sub>VIO</sub> flag is reset if the voltage on pin  $V_{IO}$  is higher than  $V_{uvr(VIO)}$  for longer than tto(uvr)(VIO) or the wake flag is set; see Section 7.3.3.

### 7.5 Status register

Pin ERRN goes LOW when one or more of status bits S4 to S10 is set. The contents of the status register (Table 11) can be read out on pin ERRN using the input signal on pin EN as a clock. The timing diagram is shown in Figure 8.

The status register is accessible if:

- $UV_{VIO}$  flag is not set and the voltage on pin  $V_{IO}$  is between 4.75 V and 5.25 V
- $UV_{VCC}$  flag is not set and the voltage on pin V<sub>IO</sub> is between 2.8 V and 4.75 V

If an edge is not detected on pin EN for t<sub>det(EN)</sub> after reading the status register, status bits S4 to S10 are cleared provided the corresponding flags have been reset.

| Bit number | Status bit    | Description                                                                    |  |  |  |  |  |
|------------|---------------|--------------------------------------------------------------------------------|--|--|--|--|--|
| S0         | LOCAL WAKEUP  | local wake-up source flag is redirected to this bit                            |  |  |  |  |  |
| S1         | REMOTE WAKEUP | remote wake-up source flag is redirected to this bit                           |  |  |  |  |  |
| S2         | -             | not used; always set                                                           |  |  |  |  |  |
| S3         | PWON          | status bit set means that PWON flag has been set previously                    |  |  |  |  |  |
| S4         | BUS ERROR     | status bit set means that bus error flag has been set previously               |  |  |  |  |  |
| S5         | TEMP HIGH     | status bit set means temperature high flag has been set previously             |  |  |  |  |  |
| S6         | TEMP MEDIUM   | status bit set means that temperature medium flag has been set previously      |  |  |  |  |  |
| S7         | TXEN CLAMPED  | status bit set means that TXEN clamped flag has been set previously            |  |  |  |  |  |
| S8         | UVVBAT        | status bit set means UV <sub>VBAT</sub> flag has been set previously           |  |  |  |  |  |
| S9         | UVVCC         | status bit set means $UV_{VCC}$ flag has been set previously                   |  |  |  |  |  |
| S10        | UVVIO         | status bit set means UV <sub>VIO</sub> flag has been set previously            |  |  |  |  |  |
| S11        | BGE FEEDBACK  | BGE feedback (status bit reset if pin BGE LOW; status bit set if pin BGE HIGH) |  |  |  |  |  |
| S12        | -             | not used; always reset                                                         |  |  |  |  |  |

| ľ | Tab | le 1 | 1. | Status | bits |
|---|-----|------|----|--------|------|
|   |     |      |    |        |      |

### **NXP Semiconductors**



FlexRay node transceiver



## 8. Limiting values

#### Table 12. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to ground.

| Symbol               | Parameter                    | Conditions                                                                    |            | Min  | Мах                    | Unit |
|----------------------|------------------------------|-------------------------------------------------------------------------------|------------|------|------------------------|------|
| V <sub>x</sub>       | voltage on pin x             | on pin V <sub>BAT</sub>                                                       | [1]        | -0.3 | +60                    | V    |
|                      |                              | on pins $V_{CC}$ , $V_{IO}$ , BGE, TXEN, TXD, EN and STBN                     | [1]        | -0.3 | +5.5                   | V    |
|                      |                              | on pins INH, WAKE                                                             | [1]        | -0.3 | V <sub>BAT</sub> + 0.3 | V    |
|                      |                              | on pins ERRN, RXD and RXEN                                                    | [1]        | -0.3 | V <sub>IO</sub> + 0.3  | V    |
|                      |                              | on pins BP and BM with resect to pins $V_{BAT},WAKE,$ INH, GND and each other | <u>[1]</u> | -60  | +60                    | V    |
| I <sub>O(INH)</sub>  | output current on pin INH    |                                                                               |            | -1   | -                      | mA   |
| I <sub>o(WAKE)</sub> | output current on pin WAKE   | pin GND not connected                                                         |            | -15  | -                      | mA   |
| V <sub>trt</sub>     | transient voltage            | on pins BM and BP                                                             | [2]        |      |                        |      |
|                      |                              | pulse 1                                                                       |            | -100 | -                      | V    |
|                      |                              | pulse 2a                                                                      | -          | -    | 75                     | V    |
|                      |                              | pulse 3a                                                                      | -          | -150 | -                      | V    |
|                      |                              | pulse 3b                                                                      | -          | -    | 100                    | V    |
| T <sub>stg</sub>     | storage temperature          |                                                                               |            | -55  | +150                   | °C   |
| T <sub>vj</sub>      | virtual junction temperature |                                                                               | [3]        | -40  | +150                   | °C   |
| T <sub>amb</sub>     | ambient temperature          |                                                                               |            | -40  | +125                   | °C   |
| V <sub>ESD</sub>     | electrostatic discharge      | IEC 61000-4-2 (150 pF, 330 Ω)                                                 | [4]        |      |                        |      |
|                      | voltage                      | on pins BP and BM to ground                                                   |            | -6.0 | +6.0                   | kV   |
|                      |                              | on pin V <sub>BAT</sub> to ground                                             | [5]        | -6.0 | +6.0                   | kV   |
|                      |                              | on pin WAKE to ground                                                         | [6]        | -6.0 | +6.0                   | kV   |
|                      |                              | Human Body Model (HBM); 100 pF, 1.5 k $\Omega$                                | [7]        |      |                        |      |
|                      |                              | on pins BP and BM to ground                                                   |            | -6.0 | +6.0                   | kV   |
|                      |                              | on pins V <sub>BAT</sub> and WAKE to ground                                   |            | -4.0 | +4.0                   | kV   |
|                      |                              | on any other pin                                                              |            | -2.0 | +2.0                   | kV   |
|                      |                              | Machine Model (MM); 200 pF, 0.75 $\mu$ H, 10 $\Omega$ ; any pin               | [8]        | -100 | +100                   | V    |
|                      |                              | Charged Device Model (CDM); field induced charge;<br>4 pF                     | <u>[9]</u> |      |                        |      |
|                      |                              | on corner pins                                                                |            | -750 | +750                   | V    |
|                      |                              | on any other pin                                                              |            | -500 | +500                   | V    |

[1] The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

[2] According to TS 62228 (2007), Section 4.2.4; parameters for standard pulses defined in ISO 7637-2:2004-09-15.

[3] In accordance with IEC 60747-1. An alternative definition of  $T_{vj}$  is:  $T_{vj} = T_{amb} + P \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

[4] According to TS 62228 (2007), Section 4.3; DIN EN IEC 61000-4-2.

[5] With 100 nF from  $V_{BAT}$  to GND.

[6] With 3.3 k $\Omega$  in series.

[7] According to AEC-Q100-002.

[8] According to AEC-Q100-003.

[9] According to AEC-Q100-011 Rev-C1. The classification level is C4B.

### 9. Thermal characteristics

#### Table 13. Thermal characteristics

| Symbol               | Parameter                                   | Conditions           | Тур | Unit |
|----------------------|---------------------------------------------|----------------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | dual-layer board [1] | 96  | K/W  |
|                      |                                             | four-layer board [2] | 72  | K/W  |

[1] According to JEDEC JESD51-2, JESD51-3 and JESD51-5 at natural convection on 1s board with thermal via array under the exposed pad connected to the second copper layer.

[2] According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer.

### **10. Static characteristics**

#### Table 14. Static characteristics

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100$  pF;  $R_{bus} = 40\Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                   | Parameter                                                        | Conditions                                                                       | Min   | Тур | Max   | Unit |
|--------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|-----|-------|------|
| Pin V <sub>BAT</sub>     |                                                                  | · · ·                                                                            |       |     |       | _    |
| V <sub>BAT</sub>         | battery supply voltage                                           |                                                                                  | 4.75  | -   | 60    | V    |
| I <sub>BAT</sub>         | battery supply current                                           | low-power modes;<br>no load on pin INH                                           | -     | -   | 55    | μA   |
|                          |                                                                  | normal-power modes                                                               | -     | -   | 1     | mA   |
| V <sub>uvd(VBAT)</sub>   | undervoltage detection voltage on pin $V_{\text{BAT}}$           |                                                                                  | 4.45  | -   | 4.715 | V    |
| V <sub>uvr(VBAT)</sub>   | undervoltage recovery voltage on pin V <sub>BAT</sub>            |                                                                                  | 4.475 | -   | 4.74  | V    |
| V <sub>uvhys(VBAT)</sub> | undervoltage hysteresis voltage on pin V <sub>BAT</sub>          |                                                                                  | 25    | -   | 290   | mV   |
| Pin V <sub>CC</sub>      |                                                                  | · · ·                                                                            |       |     |       | _    |
| V <sub>CC</sub>          | supply voltage                                                   |                                                                                  | 4.75  | -   | 5.25  | V    |
| I <sub>CC</sub>          | supply current                                                   | low-power modes                                                                  | -1    | +2  | +10   | μA   |
|                          |                                                                  | Normal mode;<br>$V_{BGE} = 0 V; V_{TXEN} = V_{IO};$<br>Receive-only mode         | -     | 13  | 21    | mA   |
|                          |                                                                  | Normal mode;<br>$V_{BGE} = V_{IO}$ ; $V_{TXEN} = 0 V$                            | -     | 37  | 50    | mA   |
|                          |                                                                  | Normal mode;<br>$V_{BGE} = V_{IO}; V_{TXEN} = 0 V;$<br>$R_{bus} = \infty \Omega$ | -     | 14  | 22    | mA   |
| V <sub>uvd(VCC)</sub>    | undervoltage detection voltage on pin $V_{CC}$                   |                                                                                  | 4.45  | -   | 4.72  | V    |
| V <sub>uvr(VCC)</sub>    | undervoltage recovery voltage on pin $V_{\mbox{\scriptsize CC}}$ |                                                                                  | 4.47  | -   | 4.74  | V    |
| V <sub>uvhys(VCC)</sub>  | undervoltage hysteresis voltage on pin $V_{CC}$                  |                                                                                  | 20    | -   | 290   | mV   |
| Pin V <sub>IO</sub>      | *                                                                | · · ·                                                                            |       | -   |       |      |
| V <sub>IO</sub>          | supply voltage on pin V <sub>IO</sub>                            |                                                                                  | 2.8   | -   | 5.25  | V    |

TJA1081G

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100$  pF;  $R_{bus} = 40\Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                  | Parameter                                              | Conditions                                                                                                                                                                                | Min                | Тур | Max                      | Unit |
|-------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------------|------|
| I <sub>IO</sub>         | supply current on pin V <sub>IO</sub>                  | low-power modes;<br>V <sub>TXEN</sub> = V <sub>IO</sub>                                                                                                                                   | -1                 | +2  | +10                      | μA   |
|                         |                                                        | Normal and Receive-only modes; $V_{TXD} = V_{IO}$                                                                                                                                         | -                  | -   | 1                        | mA   |
| I <sub>r(VIO)</sub>     | reverse current on pin V <sub>IO</sub>                 | from digital input pins;<br>PowerOff mode;<br>$V_{TXEN} = 5.25 V;$<br>$V_{TXD} = 5.25 V;$<br>$V_{BGE} = 5.25 V;$<br>$V_{EN} = 5.25 V;$<br>$V_{STBN} = 5.25 V;$<br>$V_{CC} = V_{IO} = 0 V$ | -5                 | -   | +5                       | μΑ   |
| V <sub>uvd(VIO)</sub>   | undervoltage detection voltage on pin $V_{\text{IO}}$  |                                                                                                                                                                                           | 2.55               | -   | 2.765                    | V    |
| V <sub>uvr(VIO)</sub>   | undervoltage recovery voltage on pin $V_{IO}$          |                                                                                                                                                                                           | 2.575              | -   | 2.79                     | V    |
| V <sub>uvhys(VIO)</sub> | undervoltage hysteresis voltage on pin V <sub>IO</sub> |                                                                                                                                                                                           | 25                 | -   | 240                      | mV   |
| Pin EN                  |                                                        |                                                                                                                                                                                           |                    |     |                          | 1    |
| V <sub>IH</sub>         | HIGH-level input voltage                               |                                                                                                                                                                                           | 0.7V <sub>IO</sub> | -   | 5.5                      | V    |
| V <sub>IL</sub>         | LOW-level input voltage                                |                                                                                                                                                                                           | -0.3               | -   | 0.3V <sub>IO</sub>       | V    |
| I <sub>IH</sub>         | HIGH-level input current                               | $V_{EN} = 0.7 V_{IO}$                                                                                                                                                                     | 3                  | -   | 15                       | μA   |
| IL                      | LOW-level input current                                | V <sub>EN</sub> = 0 V                                                                                                                                                                     | -1                 | 0   | +1                       | μA   |
| Pin STBN                |                                                        |                                                                                                                                                                                           |                    |     |                          |      |
| V <sub>IH</sub>         | HIGH-level input voltage                               |                                                                                                                                                                                           | 0.7V <sub>IO</sub> | -   | 5.5                      | V    |
| V <sub>IL</sub>         | LOW-level input voltage                                |                                                                                                                                                                                           | -0.3               | -   | 0.3V <sub>IO</sub>       | V    |
| I <sub>IH</sub>         | HIGH-level input current                               | $V_{STBN} = 0.7 V_{IO}$                                                                                                                                                                   | 3                  | -   | 15                       | μA   |
| IIL                     | LOW-level input current                                | V <sub>STBN</sub> = 0 V                                                                                                                                                                   | -1                 | 0   | +1                       | μA   |
| Pin TXEN                | ·                                                      |                                                                                                                                                                                           |                    |     |                          |      |
| V <sub>IH</sub>         | HIGH-level input voltage                               |                                                                                                                                                                                           | $0.7V_{IO}$        | -   | 5.5                      | V    |
| V <sub>IL</sub>         | LOW-level input voltage                                |                                                                                                                                                                                           | -0.3               | -   | 0.3V <sub>IO</sub>       | V    |
| I <sub>IH</sub>         | HIGH-level input current                               | $V_{TXEN} = V_{IO}$                                                                                                                                                                       | -1                 | 0   | +1                       | μA   |
| IIL                     | LOW-level input current                                | $V_{TXEN} = 0.3 V_{IO}$                                                                                                                                                                   | -300               | -   | -50                      | μA   |
| IL                      | leakage current                                        | V <sub>TXEN</sub> = 5.25 V; V <sub>IO</sub> = 0 V                                                                                                                                         | -1                 | 0   | +1                       | μA   |
| Pin BGE                 | ·                                                      |                                                                                                                                                                                           |                    |     |                          |      |
| V <sub>IH</sub>         | HIGH-level input voltage                               |                                                                                                                                                                                           | 0.7V <sub>IO</sub> | -   | 5.5                      | V    |
| V <sub>IL</sub>         | LOW-level input voltage                                |                                                                                                                                                                                           | -0.3               | -   | 0.3V <sub>IO</sub>       | V    |
| I <sub>IH</sub>         | HIGH-level input current                               | $V_{BGE} = 0.7 V_{IO}$                                                                                                                                                                    | 3                  | -   | 15                       | μA   |
| IIL                     | LOW-level input current                                | V <sub>BGE</sub> = 0 V                                                                                                                                                                    | -1                 | 0   | +1                       | μA   |
| Pin TXD                 | · · ·                                                  | · I                                                                                                                                                                                       |                    |     |                          |      |
| V <sub>IH</sub>         | HIGH-level input voltage                               | normal-power modes                                                                                                                                                                        | 0.6V <sub>IO</sub> | -   | V <sub>IO</sub> +<br>0.3 | V    |
| V <sub>IL</sub>         | LOW-level input voltage                                | normal-power modes                                                                                                                                                                        | -0.3               | -   | 0.4V <sub>IO</sub>       | V    |
| I <sub>IH</sub>         | HIGH-level input current                               | $V_{TXD} = V_{IO}$                                                                                                                                                                        | 3                  | -   | 15                       | μA   |

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100 \text{ pF}$ ;  $R_{bus} = 40\Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol          | Parameter                 | Conditions                                                                                      |            | Min                      | Тур | Max             | Unit |
|-----------------|---------------------------|-------------------------------------------------------------------------------------------------|------------|--------------------------|-----|-----------------|------|
| IIL             | LOW-level input current   | normal-power modes;<br>V <sub>TXD</sub> = 0 V                                                   |            | -5                       | 0   | +5              | μA   |
|                 |                           | low-power modes                                                                                 |            | -1                       | 0   | +1              | μA   |
| l <sub>LI</sub> | input leakage current     | V <sub>TXD</sub> = 5.25 V; V <sub>IO</sub> = 0 V                                                |            | -1                       | 0   | +1              | μA   |
| C <sub>i</sub>  | input capacitance         | not tested; with respect to all other pins at ground; $V_{TXD} = 100 \text{ mV}$ ; f = 5 MHz    | [1]        | -                        | 5   | 10              | pF   |
| Pin RXD         |                           |                                                                                                 |            |                          |     |                 |      |
| I <sub>OH</sub> | HIGH-level output current |                                                                                                 |            | -20                      | -   | -1              | mA   |
| I <sub>OL</sub> | LOW-level output current  | V <sub>RXD</sub> = 0.4 V                                                                        |            | 1                        | -   | 20              | mA   |
| V <sub>OH</sub> | HIGH-level output voltage | $I_{OH(RXD)} = -1 \text{ mA}$                                                                   | [1]        | V <sub>IO</sub> –<br>0.4 | -   | V <sub>IO</sub> | V    |
| V <sub>OL</sub> | LOW-level output voltage  | I <sub>OL(RXD)</sub> = 1 mA                                                                     | <u>[1]</u> | -                        | -   | 0.4             | V    |
| Vo              | output voltage            | when undervoltage on $V_{IO}; V_{CC} \ge 4.75 V;$ $R_L = 100 \text{ k}\Omega \text{ to ground}$ |            | -                        | -   | 0.5             | V    |
|                 |                           | $R_L = 100 \text{ k}\Omega \text{ to } V_{IO};$ power off                                       |            | V <sub>IO</sub> –<br>0.5 | -   | V <sub>IO</sub> | V    |
| Pin ERRN        |                           |                                                                                                 |            |                          |     |                 |      |
| I <sub>OH</sub> | HIGH-level output current | $\label{eq:VERRN} \begin{array}{l} V_{ERRN} = V_{IO} - 0.4 \ V; \\ V_{IO} = V_{CC} \end{array}$ |            | -8                       | -3  | -0.5            | mA   |
| I <sub>OL</sub> | LOW-level output current  | $V_{ERRN} = 0.4 V$                                                                              |            | 0.5                      | 2   | 8               | mA   |
| V <sub>OH</sub> | HIGH-level output voltage | $I_{OH(ERRN)} = -0.5 \text{ mA}$                                                                | <u>[1]</u> | V <sub>IO</sub> –<br>0.4 | -   | V <sub>IO</sub> | V    |
| V <sub>OL</sub> | LOW-level output voltage  | $I_{OL(ERRN)} = 0.5 \text{ mA}$                                                                 | <u>[1]</u> | -                        | -   | 0.4             | V    |
| IL              | leakage current           | $\begin{array}{l} 0 \ V \leq V_{ERRN} \leq V_{IO}; \\ power \ off \end{array}$                  |            | -5                       | 0   | +5              | μA   |
| Vo              | output voltage            | when undervoltage on $V_{IO}$ ; $V_{CC} > 4.75 V$ ; $R_L = 100 \text{ k}\Omega$ to ground       |            | -                        | -   | 0.5             | V    |
|                 |                           | $R_L = 100 \text{ k}\Omega$ to ground;<br>power off                                             |            | -                        | -   | 0.5             | V    |
| Pin RXEN        | · · · · ·                 | !                                                                                               |            |                          |     |                 |      |
| I <sub>OH</sub> | HIGH-level output current | $\label{eq:VRXEN} \begin{array}{l} V_{RXEN} = V_{IO} - 0.4 \ V; \\ V_{IO} = V_{CC} \end{array}$ |            | -8                       | -3  | -0.5            | mA   |
| I <sub>OL</sub> | LOW-level output current  | V <sub>RXEN</sub> = 0.4 V                                                                       |            | 0.5                      | 2   | 8               | mA   |
| V <sub>OH</sub> | HIGH-level output voltage | $I_{OH(RXEN)} = -0.5 \text{ mA}$                                                                | <u>[1]</u> | V <sub>IO</sub> –<br>0.4 | -   | V <sub>IO</sub> | V    |
| V <sub>OL</sub> | LOW-level output voltage  | $I_{OL(RXEN)} = 0.5 \text{ mA}$                                                                 | <u>[1]</u> | -                        | -   | 0.4             | V    |
| IL              | leakage current           | $0 V \le V_{RXEN} \le V_{IO};$ power off                                                        |            | -5                       | 0   | +5              | μA   |

TJA1081G **Product data sheet** 

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100$  pF;  $R_{bus} = 40\Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                      | Parameter                                                                 | Conditions                                                                                                  |                   | Min                      | Тур                | Max                | Unit |
|-----------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------|--------------------------|--------------------|--------------------|------|
| Vo                          | output voltage                                                            | when undervoltage on $V_{IO}$ ; $V_{CC} > 4.75$ V; $R_L = 100 \text{ k}\Omega$ to ground                    |                   | -                        | -                  | 0.5                | V    |
|                             |                                                                           | $R_L = 100 \text{ k}\Omega \text{ to } V_{IO};$ power off                                                   |                   | V <sub>IO</sub> –<br>0.5 | -                  | V <sub>IO</sub>    | V    |
| Pins BP and                 | BM                                                                        |                                                                                                             |                   |                          |                    |                    |      |
| V <sub>o(idle)</sub> (BP)   | idle output voltage on pin BP                                             | Normal or Receive-only mode; $V_{TXEN} = V_{IO}$ ;<br>4.5 V $\leq V_{CC} \leq$ 5.25 V                       |                   | 0.4V <sub>CC</sub>       | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
|                             |                                                                           | Standby, Go-to-sleep or<br>Sleep mode                                                                       |                   | -0.1                     | 0                  | +0.1               | V    |
| V <sub>o(idle)</sub> (BM)   | idle output voltage on pin BM                                             | Normal or Receive-only mode; $V_{TXEN} = V_{IO}$ ;<br>4.5 V $\leq V_{CC} \leq 5.25$ V                       |                   | 0.4V <sub>CC</sub>       | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
|                             |                                                                           | Standby, Go-to-sleep or<br>Sleep mode                                                                       |                   | -0.1                     | 0                  | +0.1               | V    |
| I <sub>o(idle)</sub> BP     | idle output current on pin BP                                             | $\begin{array}{l} -60~V \leq V_{BP} \leq +60~V; \mbox{ with respect to ground and } \\ V_{BAT} \end{array}$ |                   | -7.5                     | -                  | +7.5               | mA   |
| I <sub>o(idle)</sub> BM     | idle output current on pin BM                                             | $\begin{array}{l} -60~V \leq V_{BM} \leq +60~V; \mbox{ with respect to ground and } \\ V_{BAT} \end{array}$ |                   | -7.5                     | -                  | +7.5               | mA   |
| V <sub>o(idle)(dif)</sub>   | differential idle output voltage                                          |                                                                                                             | [2]               | -25                      | 0                  | +25                | mV   |
| V <sub>OH(dif)</sub>        | differential HIGH-level output voltage                                    | $4.75~\textrm{V} \leq \textrm{V}_{\textrm{CC}} \leq 5.25~\textrm{V}$                                        | [2]               | 600                      | -                  | 2000               | mV   |
|                             |                                                                           | $4.45~\textrm{V} \leq \textrm{V}_{CC} \leq 5.25~\textrm{V}$                                                 | [2]               | 530                      | -                  | 2000               | mV   |
| V <sub>OL(dif)</sub>        | differential LOW-level output voltage                                     | $4.75~\textrm{V} \leq \textrm{V}_{\textrm{CC}} \leq 5.25~\textrm{V}$                                        | [2]               | -2000                    | -                  | -600               | mV   |
|                             |                                                                           | $4.45~\text{V} \leq \text{V}_{CC} \leq 5.25~\text{V}$                                                       | [2]               | -2000                    | -                  | -530               | mV   |
| V <sub>IH(dif)</sub>        | differential HIGH-level input voltage                                     | normal-power modes;<br>-10 V $\leq$ V <sub>cm</sub> $\leq$ +15 V;<br>see <u>Figure 10</u>                   | <u>[3]</u><br>[4] | 150                      | 210                | 300                | mV   |
| V <sub>IL(dif)</sub>        | differential LOW-level input voltage                                      | normal-power modes;<br>-10 V $\leq$ V <sub>cm</sub> $\leq$ +15 V;<br>see <u>Figure 10</u>                   | <u>[3]</u><br>[4] | -300                     | -210               | -150               | mV   |
|                             |                                                                           | low-power modes;<br>see <u>Figure 10</u>                                                                    | <u>[4]</u>        | -400                     | -300               | -100               | mV   |
| $ \Delta V_{i(dif)(H-L)} $  | differential input volt. diff. betw. HIGH-<br>and LOW-levels (abs. value) | normal-power modes; $V_{cm} = 2.5 V$                                                                        | <u>[4]</u>        | -30                      | -                  | +30                | mV   |
| V <sub>i(dif)det(act)</sub> | activity detection differential input voltage (absolute value)            | normal-power modes                                                                                          |                   | 150                      | 210                | 300                | mV   |

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100$  pF;  $R_{bus} = 40\Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                       | Parameter                                                   | Conditions                                                                                                                       |                   | Min         | Тур         | Max         | Unit |
|------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|-------------|-------------|------|
| I <sub>O(sc)</sub>           | short-circuit output current (absolute value)               | on pin BP;<br>-5 V $\leq$ V <sub>BP</sub> $\leq$ +60 V<br>R <sub>sc</sub> $\leq$ 1 $\Omega;$ t <sub>sc</sub> $\geq$ 1500 $\mu s$ | [5]<br>[6]        | -           | -           | 60          | mA   |
|                              |                                                             | on pin BM;<br>-5 V $\leq$ V <sub>BM</sub> $\leq$ +60 V<br>R <sub>sc</sub> $\leq$ 1 $\Omega;$ t <sub>sc</sub> $\geq$ 1500 $\mu s$ | <u>[5]</u><br>[6] | -           | -           | 60          | mA   |
|                              |                                                             | on pins BP and BM;<br>$R_{sc} \le 1 \ \Omega$ ; $t_{sc} \ge 1500 \ \mu$ s;<br>$V_{BP} = V_{BM}$                                  | <u>[5]</u><br>[6] | -           | -           | 60          | mA   |
| R <sub>i(BP)</sub>           | input resistance on pin BP                                  | idle level; $R_{bus} = \infty \Omega$                                                                                            |                   | 10          | 18          | 40          | kΩ   |
| R <sub>i(BM)</sub>           | input resistance on pin BM                                  | idle level; $R_{bus} = \infty \Omega$                                                                                            |                   | 10          | 18          | 40          | kΩ   |
| R <sub>i(dif)(BP-BM)</sub>   | differential input resistance between pin<br>BP and pin BM  | idle level; $R_{bus} = \infty \Omega$                                                                                            |                   | 20          | 36          | 80          | kΩ   |
| I <sub>LI(BP)</sub>          | input leakage current on pin BP                             | power off;<br>$V_{BP} = V_{BM} = 5$ V; all other<br>pins connected to GND;<br>GND connected to 0 V                               |                   | -5          | 0           | +5          | μA   |
|                              |                                                             | loss of ground;<br>$V_{BP} = V_{BM} = 0 V$ ;<br>all other pins connected to<br>16 V via 0 $\Omega$                               | [1]               | -1600       |             | +1600       | μA   |
| I <sub>LI(BM)</sub>          | input leakage current on pin BM                             | power off;<br>$V_{BP} = V_{BM} = 5$ V; all other<br>pins connected to GND;<br>GND connected to 0 V                               |                   | -5          | 0           | +5          | μA   |
|                              |                                                             | loss of ground;<br>$V_{BP} = V_{BM} = 0 V$ ;<br>all other pins connected to<br>16 V via 0 $\Omega$                               | [1]               | -1600       |             | +1600       | μA   |
| V <sub>cm(bus)(DATA_0)</sub> | DATA_0 bus common-mode voltage                              |                                                                                                                                  |                   | $0.4V_{CC}$ | $0.5V_{CC}$ | $0.6V_{CC}$ | V    |
| V <sub>cm(bus)(DATA_1)</sub> | DATA_1 bus common-mode voltage                              |                                                                                                                                  |                   | $0.4V_{CC}$ | $0.5V_{CC}$ | $0.6V_{CC}$ | V    |
| $\Delta V_{cm(bus)}$         | bus common-mode voltage difference                          |                                                                                                                                  |                   | -30         | 0           | +30         | mV   |
| C <sub>i(BP)</sub>           | input capacitance on pin BP                                 | with respect to all other pins at ground; $V_{BP} = 100$ mV; f = 5 MHz                                                           | <u>[1]</u>        | -           | 8           | 15          | pF   |
| C <sub>i(BM)</sub>           | input capacitance on pin BM                                 | with respect to all other pins at ground; $V_{BM} = 100$ mV; f = 5 MHz                                                           | [1]               | -           | 8           | 15          | pF   |
| $C_{i(dif)(BP-BM)}$          | differential input capacitance between pin<br>BP and pin BM | with respect to all other<br>pins at ground;<br>$V_{(BM-BP)} = 100 \text{ mV};$<br>f = 5 MHz                                     | [1]               | -           | 2           | 5           | pF   |
| Z <sub>o(eq)TX</sub>         | transmitter equivalent output impedance                     | Normal mode;<br>$R_{bus} = 40 \Omega \text{ or } 100 \Omega;$<br>$C_{bus} = 100 \text{ pF}$                                      | [1]<br>[7]        | 35          | -           | 100         | Ω    |

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100 \ pF$ ;  $R_{bus} = 40\Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                       | Parameter                                  | Conditions                                                                                                                                                 | Min                       | Тур           | Max              | Unit |
|------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------|------------------|------|
| Pin INH                      |                                            |                                                                                                                                                            |                           |               |                  |      |
| V <sub>OH(INH)</sub>         | HIGH-level output voltage on pin INH       | I <sub>INH</sub> = -0.2 mA                                                                                                                                 | V <sub>BAT</sub> –<br>0.8 | <b>D</b> / () |                  | V    |
|                              |                                            | $I_{INH}$ = -1 mA; $V_{BAT} \ge 5.5 \text{ V}$                                                                                                             | V <sub>BAT</sub> –<br>4   | -             | V <sub>BAT</sub> | V    |
| I <sub>L(INH)</sub>          | leakage current on pin INH                 | Sleep mode                                                                                                                                                 | -5                        | 0             | +5               | μA   |
| I <sub>OL(INH)</sub>         | LOW-level output current on pin INH        | V <sub>INH</sub> = 0 V                                                                                                                                     | -7                        | -4            | -1               | mA   |
| Pin WAKE                     |                                            | · · ·                                                                                                                                                      |                           |               |                  |      |
| V <sub>th(det)(WAKE)</sub>   | detection threshold voltage on pin WAKE    | low-power mode                                                                                                                                             | 2                         | -             | 3.75             | V    |
| V <sub>hys</sub>             | hysteresis voltage                         |                                                                                                                                                            | 0.3                       | -             | 1.2              | V    |
| IIL                          | LOW-level input current                    | $V_{WAKE} = 2 V \text{ for}$<br>t > t <sub>fltr(WAKE)</sub>                                                                                                | 3                         | -             | 11               | μA   |
|                              |                                            | V <sub>WAKE</sub> = 0 V                                                                                                                                    | -2                        | -             | -0.3             | μA   |
| I <sub>IH</sub>              | HIGH-level input current                   | $\label{eq:VWAKE} \begin{array}{l} V_{WAKE} = 3.75 \text{ V for} \\ t > t_{fltr(WAKE)}; \\ 4.75 \text{ V} \le \text{V}_{BAT} \le 60 \text{ V} \end{array}$ | -11                       | -             | -3               | μA   |
|                              |                                            | V <sub>WAKE</sub> = V <sub>BAT</sub>                                                                                                                       | 0.2                       | -             | 2                | μA   |
| Temperature p                | rotection                                  | · · ·                                                                                                                                                      |                           |               |                  |      |
| T <sub>j(warn)(medium)</sub> | medium warning junction temperature        | V <sub>BAT</sub> > 5.5 V                                                                                                                                   | 155                       | 165           | 175              | °C   |
| T <sub>j(dis)(high)</sub>    | high disable junction temperature          | V <sub>BAT</sub> > 5.5 V                                                                                                                                   | 180                       | 190           | 200              | °C   |
| Power-on rese                | t                                          | · · ·                                                                                                                                                      |                           |               |                  |      |
| V <sub>th(det)</sub> POR     | power-on reset detection threshold voltage | of internal digital circuitry                                                                                                                              | 3.0                       | -             | 3.4              | V    |
| V <sub>th(rec)</sub> POR     | power-on reset recovery threshold voltage  | of internal digital circuitry                                                                                                                              | 3.1                       | -             | 3.5              | V    |
| V <sub>hys(POR)</sub>        | power-on reset hysteresis voltage          | of internal digital circuitry                                                                                                                              | 100                       | -             | 500              | mV   |

[1] Not tested in production; guaranteed by design.

Values also guaranteed when the signal on TXD is constant for between 100 ns and 4400 ns before the first edge. [2]

[3] Activity detected previously.

[4] V<sub>cm</sub> is the BP/BM common mode voltage.

[5] R<sub>sc</sub> is the short-circuit resistance; voltage difference between bus pins BP and BM is 60 V max.

t<sub>sc</sub> is the minimum duration of the short circuit. [6]

[7]

 $\begin{array}{l} Z_{o(eq)TX} = 50 \ \Omega \times (V_{bus(100)} \text{ - } V_{bus(40)}) / (2.5 \times V_{bus(40)} \text{ - } V_{bus(100)}) \ \text{where:} \\ \text{ - } V_{bus(100)} \ \text{is the differential output voltage on a load of 100 } \Omega \ \text{and 100 pF in parallel} \end{array}$ 

-  $V_{bus(40)}$  is the differential output voltage on a load of 40  $\Omega$  and 100 pF in parallel when driving a DATA\_1.

## **11. Dynamic characteristics**

### Table 15. Dynamic characteristics

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100 \text{ pF}$ ;  $R_{bus} = 40 \Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                       | Parameter                                          | Conditions                                                                                            |                   | Min | Тур | Мах   | Unit |
|------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|------|
| Pins BP and B                | M                                                  |                                                                                                       |                   |     |     |       |      |
| t <sub>d(TXD-bus)</sub>      | delay time from TXD to bus                         | Normal mode; see Figure 9                                                                             | [1]<br>[2]        |     |     |       |      |
|                              |                                                    | DATA_0                                                                                                |                   | -   | -   | 60    | ns   |
|                              |                                                    | DATA_1                                                                                                |                   | -   | -   | 60    | ns   |
| ∆t <sub>d(TXD-bus)</sub>     | delay time difference from TXD to bus              | Normal mode; between<br>DATA_0 and DATA_1;<br>see <u>Figure 10</u>                                    | [1]<br>[2]<br>[3] | -4  | -   | +4    | ns   |
| d(bus-RXD)                   | delay time from bus to RXD                         | Normal mode; $V_{cm} = 2.5 V$ ;<br>$C_{RXD} = 25 pF$ ; see <u>Figure 10</u>                           | <u>[3]</u>        |     |     |       |      |
|                              |                                                    | DATA_0                                                                                                |                   | -   | -   | 75    | ns   |
|                              |                                                    | DATA_1                                                                                                |                   | -   | -   | 75    | ns   |
| $\Delta t_{d(bus}$ -RXD)     | delay time difference from bus to RXD              | Normal mode; $V_{cm} = 2.5 V$ ;<br>$C_{RXD} = 25 pF$ ; between<br>DATA_0 and DATA_1;<br>see Figure 10 | [3]               | -5  | -   | +5    | ns   |
| t <sub>d(TXEN-busidle)</sub> | delay time from TXEN to bus idle                   | Normal mode; see Figure 9                                                                             |                   | -   | 50  | 75    | ns   |
| d(TXEN-busact)               | delay time from TXEN to bus active                 | Normal mode; see Figure 9                                                                             |                   | -   | 51  | 75    | ns   |
| $\Delta t_{d(TXEN-bus)}$     | delay time difference from TXEN to bus             | Normal mode; between<br>TXEN-to-bus active and<br>TXEN-to-bus idle; TXD LOW;<br>see Figure 9          |                   | -50 | -   | +50   | ns   |
| t <sub>d(BGE-busidle)</sub>  | delay time from BGE to bus idle                    | Normal mode; see Figure 9                                                                             |                   | -   | 50  | 75    | ns   |
| t <sub>d(BGE-busact)</sub>   | delay time from BGE to bus active                  | Normal mode; see Figure 9                                                                             |                   | -   | 53  | 75    | ns   |
| t <sub>d(TXENH-RXDH)</sub>   | delay time from TXEN HIGH to RXD<br>HIGH           | Normal mode; TXD LOW                                                                                  |                   | -   | -   | 325   | ns   |
| Bus slope                    |                                                    | 1                                                                                                     |                   |     |     |       |      |
| r(dif)(bus)                  | bus differential rise time                         | 20 % to 80 %                                                                                          | <u>[1]</u>        | 6   | -   | 18.75 | ns   |
|                              |                                                    | DATA_0 to idle;<br>-300 mV to -30 mV;<br>Normal mode                                                  |                   | -   | -   | 30    | ns   |
| f(dif)(bus)                  | bus differential fall time                         | 80 % to 20 %                                                                                          | [1]               | 6   | -   | 18.75 | ns   |
|                              |                                                    | idle to DATA_0;<br>-30 mV to -300 mV;<br>Normal mode                                                  |                   | -   | -   | 30    | ns   |
|                              |                                                    | DATA_1 to idle;<br>300 mV to 30 mV;<br>Normal mode                                                    |                   | -   | -   | 30    | ns   |
| $\Delta t_{(r-f)(dif)}$      | difference between differential rise and fall time | 80 % to 20 %                                                                                          |                   | -3  | -   | +3    | ns   |

TJA1081G Product data sheet

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100$  pF;  $R_{bus} = 40 \Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                        | Parameter                                                   | Conditions                                                                                                                   |            | Min | Тур | Max   | Unit |
|-------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|-------|------|
| Pin RXD                       |                                                             |                                                                                                                              |            |     |     |       |      |
| t <sub>r</sub>                | rise time                                                   | C <sub>RXD</sub> = 15 pF; 20 % to 80 %                                                                                       |            | -   | -   | 9     | ns   |
|                               |                                                             | $C_{RXD}$ = 25 pF; 20 % to 80 %                                                                                              |            | -   | -   | 10.75 |      |
| t <sub>f</sub>                | fall time                                                   | C <sub>RXD</sub> = 15 pF; 80 % to 20 %                                                                                       |            | -   | -   | 9     | ns   |
|                               |                                                             | C <sub>RXD</sub> = 25 pF; 80 % to 20 %                                                                                       |            | -   | -   | 10.75 |      |
| t <sub>(r+f)</sub>            | sum of rise and fall time                                   | C <sub>RXD</sub> = 15 pF; 20 % to 80 %<br>and 80 % to 20 %                                                                   |            | -   | -   | 13    | ns   |
|                               |                                                             | C <sub>RXD</sub> = 25 pF; 20 % to 80 %<br>and 80 % to 20 %                                                                   |            | -   | -   | 16.5  | ns   |
|                               |                                                             | $C_{RXD}$ = 10 pF load at end of<br>50 $\Omega$ µstrip with 1 ns delay;<br>20 % to 80 % and 80 %<br>to 20 %; simulation only |            | -   | -   | 16.5  | ns   |
| $\Delta t_{(r-f)}$            | difference between rise and fall time                       | C <sub>RXD</sub> = 15 pF; 20 % to 80 %                                                                                       |            | -5  | -   | +5    | ns   |
|                               |                                                             | C <sub>RXD</sub> = 25 pF; 20 % to 80 %                                                                                       |            | -5  | -   | +5    | ns   |
|                               |                                                             | $C_{RXD}$ = 10 pF load at end of<br>50 $\Omega$ µstrip with 1 ns delay;<br>20 % to 80 % and 80 %<br>to 20 %; simulation only |            | -5  | -   | +5    | ns   |
| WAKE symbol                   | detection                                                   | 1                                                                                                                            |            | 1   |     |       |      |
| t <sub>det(wake)DATA_0</sub>  | DATA_0 wake-up detection time                               | Standby or Sleep mode;                                                                                                       |            | 1   | -   | 4     | μS   |
| t <sub>det(wake)idle</sub>    | idle wake-up detection time                                 | $-10 \text{ V} \le \text{V}_{cm} \le +15 \text{ V}$                                                                          |            | 1   | -   | 4     | μS   |
| t <sub>det(wake)tot</sub>     | total wake-up detection time                                |                                                                                                                              |            | 50  | -   | 115   | μS   |
| t <sub>sup(int)wake</sub>     | wake-up interruption suppression time                       |                                                                                                                              | <u>[4]</u> | 130 | -   | 1000  | ns   |
| Reaction time                 |                                                             |                                                                                                                              |            |     |     |       |      |
| t <sub>d(wakedet-INHH)</sub>  | delay time from wake-up detection to INH HIGH               | $      low-power mode; \\ R_{L(INH-GND)} = 100 \ k\Omega; \\ V_{INH} = 2 \ V $                                               |            | -   | -   | 35    | μS   |
| t <sub>d(event-ERRNL)</sub>   | delay time from event detection to ERRN LOW                 | low-power mode                                                                                                               |            | -   | -   | 10    | μS   |
| t <sub>d(wakedet</sub> -RXDL) | delay time from wake-up detection to RXD LOW                | low-power mode                                                                                                               |            | -   | -   | 10    | μS   |
| $t_{d(STBNX-moch)}$           | delay time from STBN changing to mode change                |                                                                                                                              |            | -   | -   | 100   | μS   |
| t <sub>d(ENX-moch)</sub>      | delay time from EN changing to mode change                  |                                                                                                                              |            | -   | -   | 100   | μS   |
| Undervoltage o                | detection                                                   |                                                                                                                              | _          |     |     |       |      |
| t <sub>det(uv)(VCC)</sub>     | undervoltage detection time on pin $V_{CC}$                 | V <sub>CC</sub> = 4.35 V                                                                                                     |            | 5   | -   | 100   | μS   |
| t <sub>to(uvd)(VCC)</sub>     | undervoltage detection time-out time on pin $V_{\text{CC}}$ |                                                                                                                              |            | 100 | -   | 670   | ms   |
| t <sub>rec(uv)(VCC)</sub>     | undervoltage recovery time on pin $V_{CC}$                  | V <sub>CC</sub> = 4.85 V                                                                                                     |            | 5   | -   | 100   | μs   |
| t <sub>to(uvr)(VCC)</sub>     | undervoltage recovery time-out time on pin $V_{CC}$         |                                                                                                                              |            | 1   | -   | 5.2   | ms   |

TJA1081G

All parameters are guaranteed for  $V_{BAT} = 4.45$  V to 60 V;  $V_{CC} = 4.45$  V to 5.25 V;  $V_{IO} = 2.55$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $C_{bus} = 100$  pF;  $R_{bus} = 40 \Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                      | Parameter                                                   | Conditions                                                                                    |            | Min | Тур | Max | Unit |
|-----------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| t <sub>det(uv)(VIO)</sub>   | undervoltage detection time on pin $V_{IO}$                 | V <sub>IO</sub> = 2.45 V                                                                      |            | 5   | -   | 100 | μS   |
| t <sub>to(uvd)(VIO)</sub>   | undervoltage detection time-out time on pin $V_{\text{IO}}$ |                                                                                               |            | 100 | -   | 670 | ms   |
| t <sub>rec(uv)(VIO)</sub>   | undervoltage recovery time on pin $V_{\text{IO}}$           | V <sub>IO</sub> = 2.9 V                                                                       |            | 5   | -   | 100 | μS   |
| t <sub>to(uvr)(VIO)</sub>   | undervoltage recovery time-out time on pin $\rm V_{IO}$     |                                                                                               |            | 1   | -   | 5.2 | ms   |
| t <sub>det(uv)(VBAT)</sub>  | undervoltage detection time on pin $V_{\text{BAT}}$         | V <sub>BAT</sub> = 4.35 V                                                                     |            | 5   | -   | 100 | μS   |
| t <sub>rec(uv)(VBAT)</sub>  | undervoltage recovery time on pin $V_{\text{BAT}}$          | V <sub>BAT</sub> = 4.85 V                                                                     |            | 5   | -   | 100 | μS   |
| t <sub>to(uvr)(VBAT)</sub>  | undervoltage recovery time-out time on pin $V_{\text{BAT}}$ |                                                                                               |            | 1   | -   | 5.2 | ms   |
| Activity detec              | tion                                                        |                                                                                               |            |     |     |     |      |
| t <sub>det(act)(bus)</sub>  | activity detection time on bus pins                         | $V_{dif}$ : 0 mV $\rightarrow$ 400 mV;<br>$V_{cm}$ = 2.5 V;                                   |            | 100 | -   | 200 | ns   |
| t <sub>det(idle)(bus)</sub> | idle detection time on bus pins                             | $V_{dif}$ : 400 mV $\rightarrow$ 0 mV;<br>$V_{cm}$ = 2.5 V;                                   |            | 50  | -   | 200 | ns   |
| $\Delta t_{det(act-idle)}$  | difference between active and idle detection time           | V <sub>cm</sub> = 2.5 V                                                                       |            | -75 | -   | +75 | ns   |
| Mode control                | pins                                                        | 1                                                                                             |            |     |     |     |      |
| t <sub>d(STBN-RXD)</sub>    | STBN to RXD delay time                                      | STBN HIGH to RXD HIGH;<br>remote or local wake-up<br>source flag set                          |            | 3   | -   | 12  | μS   |
| t <sub>fltr(STBN)</sub>     | filter time on pin STBN                                     | rising and falling edges                                                                      |            | 3   | -   | 10  | μS   |
| t <sub>d(STBN-stb)</sub>    | delay time from STBN to standby mode                        | STBN LOW to Standby mode; Receive-only mode                                                   | <u>[5]</u> | -   | -   | 10  | μs   |
| t <sub>h(gotosleep)</sub>   | go-to-sleep hold time                                       |                                                                                               |            | 20  | 35  | 50  | μS   |
| Status registe              | er                                                          |                                                                                               |            |     |     |     |      |
| t <sub>det(EN)</sub>        | detection time on pin EN                                    | for mode control                                                                              |            | 5   | -   | 20  | μS   |
| T <sub>clk(EN)</sub>        | clock period on pin EN                                      | EN signal used as clock for reading status bits; see Figure 8                                 |            | 1   | -   | 5   | μs   |
| t <sub>d(EN-ERRN)</sub>     | delay time from EN to ERRN                                  | when reading status bits; see Figure 8                                                        |            | -   | -   | 0.5 | μS   |
| Pin WAKE                    |                                                             |                                                                                               |            |     |     | · · |      |
| t <sub>fltr(WAKE)</sub>     | filter time on pin WAKE                                     | low-power modes; falling edge on pin WAKE; 5.5 V $\leq$ V <sub>BAT</sub> $\leq$ 27 V          |            | 2.9 | -   | 100 | μS   |
|                             |                                                             | low-power modes; falling edge on pin WAKE; $27 \text{ V} \le \text{V}_{BAT} \le 60 \text{ V}$ |            | 2.9 | -   | 175 | μS   |

TJA1081G Product data sheet

All parameters are guaranteed for  $V_{BAT}$  = 4.45 V to 60 V;  $V_{CC}$  = 4.45 V to 5.25 V;  $V_{IO}$  = 2.55 V to 5.25 V;  $T_{vj}$  = -40 °C to +150 °C;  $C_{bus}$  = 100 pF;  $R_{bus}$  = 40  $\Omega$  to 55  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                   | Parameter                                | Conditions                                                          |                   | Min | Тур | Max  | Unit |
|--------------------------|------------------------------------------|---------------------------------------------------------------------|-------------------|-----|-----|------|------|
| Miscellaneous            |                                          |                                                                     |                   |     |     |      |      |
| t <sub>detCL(TXEN)</sub> | TXEN clamp detection time                |                                                                     |                   | 650 | -   | 2600 | μS   |
| $t_{d(busact-RXDL)}$     | delay time from bus active to RXD<br>LOW | Normal mode; $V_{cm} = 2.5 V$ ;<br>$C_{RXD} = 25 pF$ ; see Figure 9 | <u>[6]</u><br>[7] | 100 | -   | 275  | ns   |
| $t_{d(busidle-RXDH)}$    | delay time from bus idle to RXD HIGH     | Normal mode; $V_{cm} = 2.5 V$ ;<br>$C_{RXD} = 25 pF$ ; see Figure 9 | [6]<br>[8]        | 100 | -   | 275  | ns   |

[1] Values also guaranteed when the signal on TXD is constant for between 100 ns and 4400 ns before the first edge.

[2] Sum of rise and fall times on TXD (20 % to 80 % on  $V_{\text{IO}})$  is 9 ns (max).

[3] Guaranteed for  $V_{bus(dif)} = \pm 300 \text{ mV}$  and  $V_{bus(dif)} = \pm 150 \text{ mV}$ ;  $V_{bus(dif)}$  is the differential bus voltage  $V_{BP} - V_{BM}$ .

[4] The minimum value is guaranteed when the phase that was interrupted was present continuously for at least 870 ns.

[5] The same parameter is guaranteed by design for the transition from Normal to Go-to-sleep mode.

[6] Not tested in production; guaranteed by design.

 $[8] \quad t_{d(\text{busidle-RXDH})} = t_{d(\text{bus-RXD})} + t_{det(idle)(\text{bus})}.$ 

31 of 46

TJA1081G Product data sheet

All information provided in this document is subject to legal disclaimers **Rev. 1 — 28 October 2016** 







TJA1081G FlexRay node transceiver

NXP Semiconductors

# TJA1081G

FlexRay node transceiver



## **12. Application information**

Further information on the application of the TJA1081G can be found in NXP application hints *AH102 TJA1081B/TJA1081G FlexRay node transceiver* (*<u><i>Ref. 5*</u>).

33 of 46

## 13. Test information



### 13.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits, and is suitable for use in automotive applications.

34 of 46

TJA1081G

FlexRay node transceiver

### 14. Package outline



### Fig 12. Package outline SOT338-1 (SSOP16)

All information provided in this document is subject to legal disclaimers.

TJA1081G

### 15. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 15.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

TJA1081G

### 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 13</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 16</u> and <u>17</u>

#### Table 16. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |  |

#### Table 17. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 13.

TJA1081G

FlexRay node transceiver



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

## 16. Appendix: EPL 3.0.1 to TJA1081G parameter conversion

### Table 18. EPL 3.0.1 to TJA1081G conversion

This table maps the EPL 3.0.1 parameters names to those in the TJA1081G. Values are provided for reference only (see the characteristics tables for comprehensive listings of guaranteed parameter values).

| EPL 3.0.1                           |      |       |      | TJA1081G                                |                    |                    |      |
|-------------------------------------|------|-------|------|-----------------------------------------|--------------------|--------------------|------|
| Symbol                              | Min  | Max   | Unit | Symbol                                  | Min                | Max                | Unit |
| dBDRxAsym                           | -    | 5     | ns   | ∆t <sub>d(bus-RXD)</sub>                | -                  | 5                  | ns   |
| dBDRx10                             | -    | 75    | ns   | t <sub>d(bus-RXD)</sub>                 | -                  | 75                 | ns   |
| dBDRx01                             | -    | 75    | ns   | t <sub>d(bus-RXD)</sub>                 | -                  | 75                 | ns   |
| dBDRxai                             | 50   | 275   | ns   | t <sub>d(busidle-RXDH)</sub>            | 100                | 275                | ns   |
| dBDRxia                             | 100  | 325   | ns   | t <sub>d(busact-RXDL)</sub>             | 100                | 275                | ns   |
| dBDTxAsym                           | -    | 4     | ns   | $\Delta t_{d(TXD-bus)}$                 | -                  | 4                  | ns   |
| dBDTx10                             | -    | 75    | ns   | t <sub>d(TXD-bus)</sub>                 | -                  | 60                 | ns   |
| dBDTx01                             | -    | 75    | ns   | t <sub>d(TXD-bus)</sub>                 | -                  | 60                 | ns   |
| dBDTxai                             | -    | 75    | ns   | t <sub>d(TXEN-busidle)</sub>            | -                  | 75                 | ns   |
| dBDTxia                             | -    | 75    | ns   | t <sub>d(TXEN-busact)</sub>             | -                  | 75                 | ns   |
| dBusTxai                            | -    | 30    | ns   | t <sub>r(dif)(bus)(DATA_0-idle)</sub>   | -                  | 30                 | ns   |
| dBusTxia                            | -    | 30    | ns   | t <sub>f(dif)(bus)(idle-DATA_0)</sub>   | -                  | 30                 | ns   |
| dBusTx01                            | 6    | 18.75 | ns   | t <sub>r(dif)(bus)</sub>                | 6                  | 18.75              | ns   |
| dBusTx10                            | 6    | 18.75 | ns   | t <sub>f(dif)(bus)</sub>                | 6                  | 18.75              | ns   |
| uBDTx <sub>active</sub>             | 600  | 2000  | mV   | V <sub>OH(dif)</sub>                    | 600                | 2000               | mV   |
| uBDTx <sub>idle</sub>               | 0    | 30    | mV   | V <sub>O(idle)(dif)</sub>               | -25                | +25                | mV   |
| uV <sub>DIG-OUT-HIGH</sub>          | 80   | 100   | %    | V <sub>OH(RXD)</sub>                    | $V_{IO} - 0.4$     | V <sub>IO</sub>    | V    |
| uV <sub>DIG-OUT-LOW</sub>           | -    | 20    | %    | V <sub>OL(RXD)</sub>                    | -                  | 0.4                | V    |
| uV <sub>DIG-IN-HIGH</sub>           | -    | 70    | %    | V <sub>IH(TXEN)</sub>                   | 0.7V <sub>IO</sub> | 5.5                | V    |
|                                     |      |       |      | V <sub>IH(EN)</sub>                     | 0.7V <sub>IO</sub> | 5.5                | V    |
|                                     |      |       |      | V <sub>IH(STBN)</sub>                   | 0.7V <sub>IO</sub> | 5.5                | V    |
|                                     |      |       |      | V <sub>IH(BGE)</sub>                    | 0.7V <sub>IO</sub> | 5.5                | V    |
| uV <sub>DIG-IN-LOW</sub>            | 30   | -     | %    | V <sub>IL(TXEN)</sub>                   | -0.3               | 0.3V <sub>IO</sub> | V    |
|                                     |      |       |      | V <sub>IL(EN)</sub>                     | -0.3               | 0.3V <sub>IO</sub> | V    |
|                                     |      |       |      | V <sub>IL(STBN)</sub>                   | -0.3               | $0.3V_{IO}$        | V    |
|                                     |      |       |      | V <sub>IL(BGE)</sub>                    | -0.3               | $0.3V_{IO}$        | V    |
| uData0                              | -300 | -150  | mV   | V <sub>IL(dif)</sub>                    | -300               | -150               | mV   |
| uData1                              | 150  | 300   | mV   | V <sub>IH(dif)</sub>                    | 150                | 300                | mV   |
| uData1- uData0                      | -30  | +30   | mV   | ΔV <sub>i(dif)(H-L)</sub>               | -30                | +30                | mV   |
| dBDActivityDetection                | 100  | 250   | ns   | t <sub>det(act)(bus)</sub>              | 100                | 200                | ns   |
| dBDIdleDetection                    | 50   | 200   | ns   | t <sub>det(idle)(bus)</sub>             | 50                 | 200                | ns   |
| R <sub>CM1</sub> , R <sub>CM2</sub> | 10   | 40    | kΩ   | R <sub>i(BP)</sub> , R <sub>i(BM)</sub> | 10                 | 40                 | kΩ   |
| uCM                                 | -10  | +15   | V    | V <sub>cm</sub> [1]                     | -10                | +15                | V    |
| iBM <sub>GNDShortMax</sub>          | -    | 60    | mA   | I <sub>O(sc)(BM)</sub>                  | -                  | 60                 | mA   |
| iBP <sub>GNDShortMax</sub>          | -    | 60    | mA   | I <sub>O(sc)(BP)</sub>                  | -                  | 60                 | mA   |
| iBM <sub>BAT48ShortMax</sub>        | -    | 72    | mA   | I <sub>O(sc)(BM)</sub>                  | -                  | 60                 | mA   |

TJA1081G

### Table 18. EPL 3.0.1 to TJA1081G conversion ...continued

This table maps the EPL 3.0.1 parameters names to those in the TJA1081G. Values are provided for reference only (see the characteristics tables for comprehensive listings of guaranteed parameter values).

| EPL 3.0.1                                            |               |        |      | TJA1081G                                                |      |       |      |  |
|------------------------------------------------------|---------------|--------|------|---------------------------------------------------------|------|-------|------|--|
| Symbol                                               | Min           | Max    | Unit | Symbol                                                  | Min  | Max   | Unit |  |
| iBP <sub>BAT48ShortMax</sub>                         | -             | 72     | mA   | II <sub>O(sc)(BP)</sub>                                 | -    | 60    | mA   |  |
| iBM <sub>BAT27ShortMax</sub>                         | -             | 60     | mA   | I <sub>O(sc)(BM)</sub>                                  | -    | 60    | mA   |  |
| iBP <sub>BAT27ShortMax</sub>                         | -             | 60     | mA   | I <sub>O(sc)(BP)</sub>                                  | -    | 60    | mA   |  |
| uBias - Non-Low-Power                                | 1800          | 3200   | mV   | $V_{o(idle)(BP)}, V_{o(idle)(BM)}$ [2]                  | 1800 | 3150  | mV   |  |
| uBias - Low-Power                                    | -200          | +200   | mV   | V <sub>o(idle)(BP)</sub> , V <sub>o(idle)(BM)</sub> [3] | -0.1 | +0.1  | V    |  |
| dBDWakePulseFilter                                   | 1             | 500    | μs   | t <sub>fltr(WAKE)</sub>                                 | 2.9  | 100   | μs   |  |
| dWU <sub>0Detect</sub>                               | 1             | 4      | μs   | t <sub>det(wake)</sub> DATA_0                           | 1    | 4     | μs   |  |
| dWU <sub>IdleDetect</sub>                            | 1             | 4      | μs   | t <sub>det(wake)idle</sub>                              | 1    | 4     | μs   |  |
| dWU <sub>Timeout</sub>                               | 48            | 140    | μS   | t <sub>det(wake)tot</sub>                               | 50   | 115   | μs   |  |
| uV <sub>BAT-WAKE</sub> (V <sub>CC</sub> implemented) | -             | 7      | V    | V <sub>BAT</sub>                                        | 4.75 | 60    | V    |  |
| uBDUVV <sub>BAT</sub>                                | 4             | 5.5    | V    | V <sub>uvd(VBAT)</sub>                                  | 4.45 | 4.715 | V    |  |
| uBDUVV <sub>CC</sub>                                 | 4             | -      | V    | V <sub>uvd(VCC)</sub>                                   | 4.45 | 4.72  | V    |  |
| dBDUVV <sub>CC</sub>                                 | -             | 1000   | ms   | t <sub>det(uv)(VCC)</sub>                               | 5    | 100   | μs   |  |
|                                                      |               |        |      | t <sub>to(uvd)(VCC)</sub>                               | 100  | 670   | ms   |  |
| iBP <sub>Leak</sub>                                  | -             | 25     | μA   | I <sub>LI(BP)</sub>                                     | -5   | +5    | μA   |  |
| iBM <sub>Leak</sub>                                  | -             | 25     | μA   | I <sub>LI(BM)</sub>                                     | -5   | +5    | μA   |  |
| Functional class: BD voltage regula                  | ator control  |        |      | implemented; see Section 2                              | 2.5  |       |      |  |
| Functional class: Bus Driver logic l                 | evel adaptat  | ion    |      | implemented; see Section 2                              | 2.5  |       |      |  |
| Functional class: Bus Driver - Bus                   | guardian inte | erface |      | implemented; see Section 2.5                            |      |       |      |  |
| Device qualification according to A                  | EC-Q100 (R    | ev. F) |      | see Section 2.1                                         |      |       |      |  |
| T <sub>AMB_Class1</sub>                              | -40           | +125   | °C   | T <sub>amb</sub>                                        | -40  | +125  | °C   |  |
| dBDTxDM                                              | -50           | +50    | ns   | $\Delta t_{d(TXEN-bus)}$                                | -50  | +50   | μS   |  |
| iBM₋5∨shortMax                                       | -             | 60     | mA   | IIO(sc)(BM)                                             | -    | 60    | mA   |  |
| iBP <sub>-5VshortMax</sub>                           | -             | 60     | mA   | I <sub>O(sc)(BP)</sub>                                  | -    | 60    | mA   |  |
| iBM <sub>BPShortMax</sub>                            | -             | 60     | mA   | II <sub>O(sc)(BP-BM)</sub>                              | -    | 60    | mA   |  |
| iBP <sub>BMShortMax</sub>                            | -             | 60     | mA   | IIO(sc)(BM-BP)                                          | -    | 60    | mA   |  |
| iBM <sub>BAT60ShortMax</sub>                         | -             | 90     | mA   | I <sub>O(sc)(BM)</sub>                                  | -    | 60    | mA   |  |
| iBP <sub>BAT60ShortMax</sub>                         | -             | 90     | mA   | I <sub>O(sc)(BP)</sub>                                  | -    | 60    | mA   |  |
| dBDUVV <sub>BAT</sub>                                | -             | 1000   | ms   | t <sub>det(uv)(VBAT)</sub>                              | 5    | 100   | μs   |  |
| uUV <sub>IO</sub>                                    | 2             | -      | V    | V <sub>uvd(VIO)</sub>                                   | 2.55 | 2.765 | V    |  |
| dBDUVV <sub>IO</sub>                                 | -             | 1000   | ms   | t <sub>det(uv)(VIO)</sub>                               | 5    | 100   | μs   |  |
|                                                      |               |        |      | t <sub>to(uvd)(VIO)</sub>                               | 100  | 670   | ms   |  |
| dBDWakeupReaction <sub>local</sub>                   | -             | 100    | μs   | t <sub>d(wakedet-INHH)</sub>                            | -    | 35    | μs   |  |
|                                                      |               |        |      | t <sub>d(event-ERRNL)</sub>                             | -    | 10    | μS   |  |
|                                                      |               |        |      | t <sub>d(wakedet</sub> -RXDL)                           | -    | 10    | μs   |  |
| dBDWakeupReaction <sub>remote</sub>                  | -             | 100    | μs   | t <sub>d(wakedet-INHH)</sub>                            | -    | 35    | μs   |  |
|                                                      |               |        |      | t <sub>d(event-ERRNL)</sub>                             | -    | 10    | μs   |  |
|                                                      |               |        |      | t <sub>d(wakedet</sub> -RXDL)                           | -    | 10    | μs   |  |

### Table 18. EPL 3.0.1 to TJA1081G conversion ...continued

This table maps the EPL 3.0.1 parameters names to those in the TJA1081G. Values are provided for reference only (see the characteristics tables for comprehensive listings of guaranteed parameter values).

| EPL 3.0.1                                                |                                 |         |        | TJA1081G                                                          |                           |                            |      |  |
|----------------------------------------------------------|---------------------------------|---------|--------|-------------------------------------------------------------------|---------------------------|----------------------------|------|--|
| Symbol                                                   | Min                             | Max     | Unit   | Symbol                                                            | Min                       | Max                        | Unit |  |
| dBDTxActiveMax                                           | 650                             | 2600    | μS     | t <sub>detCL(TXEN)</sub>                                          | 650                       | 2600                       | μs   |  |
| dBDModeChange                                            | -                               | 100     | μS     | t <sub>d(STBNX-moch)</sub>                                        | -                         | 100                        | μs   |  |
|                                                          |                                 |         |        | t <sub>d(ENX-moch)</sub>                                          | -                         | 100                        | μs   |  |
| dReactionTime <sub>ERRN</sub>                            | -                               | 100     | μS     | t <sub>d(event-ERRNL)</sub>                                       | -                         | 10                         | μs   |  |
| uINH1 <sub>Not_Sleep</sub>                               | uVBAT<br>– 1 V                  | -       | V      | V <sub>OH(INH)</sub>                                              | V <sub>BAT</sub> –<br>0.8 | V <sub>BAT</sub>           | V    |  |
| iINH1 <sub>Leak</sub>                                    | -                               | 10      | μA     | I <sub>L(INH)</sub>                                               | -5                        | +5                         | μA   |  |
| uData0_LP                                                | -400                            | -100    | mV     | V <sub>IL(dif)</sub> (pins BP and BM)                             | -400                      | -100                       | mV   |  |
| dWU <sub>Interrupt</sub>                                 | 0.13                            | 1       | μS     | t <sub>sup(int)wake</sub>                                         | 130                       | 1000                       | ns   |  |
| uBDLogic_1                                               | -                               | 60      | %      | V <sub>IH(TXD)</sub>                                              | 0.6V <sub>IO</sub>        | V <sub>IO</sub> +<br>0.3 V | V    |  |
| uBDLogic_0                                               | 40                              | -       | %      | V <sub>IL(TXD)</sub>                                              | -0.3                      | 0.4V <sub>IO</sub>         | V    |  |
| dBDRV <sub>CC</sub>                                      | -                               | 10      | ms     | t <sub>rec(uv)(VCC)</sub>                                         | 5                         | 100                        | μs   |  |
|                                                          |                                 |         |        | t <sub>to(uvr)(VCC)</sub>                                         | 1                         | 5.2                        | ms   |  |
| dBDRV <sub>BAT</sub>                                     | -                               | 10      | ms     | t <sub>rec(uv)(VBAT)</sub>                                        | 5                         | 100                        | μS   |  |
|                                                          |                                 |         |        | t <sub>to(uvr)(VBAT)</sub>                                        | 1                         | 5.2                        | ms   |  |
| dBDRV <sub>IO</sub>                                      | -                               | 10      | ms     | t <sub>rec(uv)(VIO)</sub>                                         | 5                         | 100                        | μS   |  |
|                                                          |                                 |         |        | t <sub>to(uvr)(VIO)</sub>                                         | 1                         | 5.2                        | ms   |  |
| iBP <sub>LeakGND</sub>                                   | -                               | 1600    | μA     | I <sub>LI(BP)</sub>                                               | -1600                     | +1600                      | μA   |  |
| iBM <sub>LeakGND</sub>                                   | -                               | 1600    | μA     | I <sub>LI(BM)</sub>                                               | -1600                     | +1600                      | μA   |  |
| Functional class: Bus Driver Rem                         | ote Wakeup                      |         |        | implemented; see Section 2.5                                      |                           |                            |      |  |
| Functional class: Increased Voltag                       | ge Amplitude T                  | ransmit | ter    | implemented; see Section 2.5                                      |                           |                            |      |  |
| uESD <sub>EXT</sub>                                      | 6                               | - kV    | kV     | V <sub>ESD</sub>  : HBM on pins BP and BM to GND                  | 6                         | -                          | kV   |  |
|                                                          |                                 |         |        | $ V_{\text{ESD}} $ : HBM on pins $V_{\text{BAT}}$ and WAKE to GND | 4                         | -                          | kV   |  |
| uESD <sub>INT</sub>                                      | 2                               | -       | kV     | V <sub>ESD</sub>   (HBM on any other pin)                         | 2                         | -                          | kV   |  |
| uESD                                                     | 6                               | -       | kV     | IEC 61000-4-2 on pins BP, BM, $\rm V_{BAT}$ and WAKE              | 6                         | -                          | kV   |  |
| dBDRxD <sub>R15</sub> + dBDRxD <sub>F15</sub>            | -                               | 13      | ns     | t <sub>(r+f)</sub> (pin RXD; 15 pF load)                          | -                         | 13                         | ns   |  |
| dBDRxD <sub>R15</sub> – dBDRxD <sub>F15</sub>            | -                               | 5       | ns     | ∆t <sub>(r-f)</sub>   (pin RXD)                                   | -                         | 5                          | ns   |  |
| C_BDTxD                                                  | -                               | 10      | pF     | C <sub>I</sub> (pin TXD)                                          | -                         | 10                         | pF   |  |
| dBDTxRxai                                                | -                               | 325     | ns     | t <sub>d(TXENH-RXDH)</sub>                                        | -                         | 325                        | ns   |  |
| uV <sub>DIG-OUT-UV</sub>                                 | -                               | 500     | mV     | $V_{O(ERRN)}$ ; with $V_{IO} < V_{uvd(VIO)}$                      | -                         | 500                        | mV   |  |
|                                                          |                                 |         |        | $V_{O(RXD)}$ ; with $V_{IO} < V_{uvd(VIO)}$                       | -                         | 500                        | mV   |  |
|                                                          |                                 |         |        | $V_{O(RXEN)}$ ; with $V_{IO} < V_{uvd(VIO)}$                      | -                         | 500                        | mV   |  |
| valid operating modes when V <sub>BAT</sub> implemented) | $\geq$ 5.5 V; V <sub>CC</sub> = | – nomin | al (if | Normal, Receive only, Standby                                     | , Sleep                   | 1                          |      |  |
| valid operating modes when V <sub>BAT</sub>              | $\geq$ 7 V: V <sub>CC</sub> =   | nominal |        | Normal, Receive only, Standby                                     | , Sleep                   |                            |      |  |

TJA1081G

### Table 18. EPL 3.0.1 to TJA1081G conversion ...continued

This table maps the EPL 3.0.1 parameters names to those in the TJA1081G. Values are provided for reference only (see the characteristics tables for comprehensive listings of guaranteed parameter values).

| EPL 3.0.1                                             |                  |          |      | TJA1081G                                                                   |              |                 |      |
|-------------------------------------------------------|------------------|----------|------|----------------------------------------------------------------------------|--------------|-----------------|------|
| Symbol                                                | Min              | Max      | Unit | Symbol                                                                     | Min          | Max             | Unit |
| uV <sub>DIG-OUT-OFF</sub>                             | product          | specific |      | V <sub>O(ERRN)</sub> [4]                                                   | -            | 0.5             | V    |
|                                                       |                  |          |      | V <sub>O(RXD)</sub> [4]                                                    | $V_{IO}-0.5$ | V <sub>IO</sub> | V    |
|                                                       |                  |          |      | V <sub>O(RXEN)</sub> [4]                                                   | $V_{IO}-0.5$ | V <sub>IO</sub> | V    |
| R <sub>BDTransmitter</sub>                            | product-specific |          |      | Z <sub>o(eq)TX</sub>                                                       | 35           | 100             | Ω    |
| RxD signal sum of rise and fall time at TP4_CC        | -                | 16.5     | ns   | $t_{(r+f)(RXD)}$ (10 pF load on 50 $\Omega$ µstrip; simulated)             | -            | 16.5            | ns   |
| uV <sub>BAT-WAKE</sub> (no V <sub>CC</sub> )          | -                | 5.5      | V    | V <sub>BAT</sub> (operating range)                                         | 4.75         | 60              | V    |
| dBDRxD <sub>R25</sub> + dBDRxD <sub>F25</sub>         | -                | 16.5     | ns   | t <sub>(r+f)(RXD)</sub> (25 pF load)                                       | -            | 16.5            | ns   |
| dBDRxD <sub>R25</sub> – dBDRxD <sub>F25</sub>         | -                | 5        | ns   | Δt <sub>(r-f)(RXD)</sub>                                                   | -5           | +5              | ns   |
| dBusTxDif                                             | -                | 3        | ns   | $\Delta t_{(r-f)(dif)}$ (on bus)                                           | -3           | +3              | ns   |
| RxD signal difference of rise and fall time at TP4_CC | -                | 5        | ns   | $ \Delta t_{(r-f)(RXD)} $ (10 pF load on<br>50 $\Omega$ µstrip; simulated) | -            | 5               | ns   |

[1]  $V_{cm}$  is the BP/BM common mode voltage ( $V_{BP} + V_{BM}/2$ ) and is specified in conditions column for  $V_{IH(dif)}$  and  $V_{IH(dif)}$  for pins BP and BM; see <u>Table 14</u>.  $V_{cm}$  is tested on a receiving bus driver with a transmitting bus driver that has a ground offset voltage in the range –12.5 V to +12.5 V and that transmits a 50/50 pattern.

 $[2] Min: V_{o(idle)(BP)} = V_{o(idle)(BM)} = 0.4V_{CC} = 0.4 \times 4.5 \text{ V} = 1800 \text{ mV}; \text{ max value: } V_{o(idle)(BP)} = V_{o(idle)(BM)} = 0.6V_{CC} = 0.6 \times 5.25 \text{ V} = 3150 \text{ mV}; \text{ the nominal voltage is } 2500 \text{ mV}.$ 

[3] The nominal voltage is 0 mV.

[4] Power off.

42 of 46

FlexRay node transceiver

### **17. Abbreviations**

| Table 19. Abbre | eviations                     |
|-----------------|-------------------------------|
| Abbreviation    | Description                   |
| BSS             | Byte Start Sequence           |
| CDM             | Charged Device Model          |
| ECU             | Electronic Control Unit       |
| EMC             | ElectroMagnetic Compatibility |
| EME             | ElectroMagnetic Emission      |
| EMI             | ElectroMagnetic Immunity      |
| ESD             | ElectroStatic Discharge       |
| HBM             | Human Body Model              |
| MM              | Machine Model                 |
| TSS             | Transmission Start Sequence   |

### 18. References

- [1] EPL FlexRay Communications System Electrical Physical Layer Specification Version 3.0.1, FlexRay Consortium
- [2] ISO 17458-4:2013 Road vehicles FlexRay Communications System part 4: Electrical physical layer specification
- [3] TJA1080A FlexRay transceiver data sheet, www.nxp.com
- [4] **TJA1081B** FlexRay transceiver data sheet, www.nxp.com
- [5] AH1102 TJA1081B/TJA1081G FlexRay node transceiver application hints, available from NXP Semiconductors

### 19. Revision history

| Table 20. Revision histo | ry           |                    |               |            |
|--------------------------|--------------|--------------------|---------------|------------|
| Document ID              | Release date | Data sheet status  | Change notice | Supersedes |
| TJA1081G v.1             | 20161028     | Product data sheet | -             | -          |

### 20. Legal information

### 20.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 20.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

#### FlexRay node transceiver

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Quick reference data - The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Translations — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 20.4 Licenses

#### NXP ICs with FlexRay functionality

This NXP product contains functionality that is compliant with the FlexRay specifications.

These specifications and the material contained in them, as released by the FlexRay Consortium, are for the purpose of information only. The FlexRay Consortium and the companies that have contributed to the specifications shall not be liable for any use of the specifications.

The material contained in these specifications is protected by copyright and other types of Intellectual Property Rights. The commercial exploitation of the material contained in the specifications requires a license to such Intellectual Property Rights.

These specifications may be utilized or reproduced without any modification, in any form or by any means, for informational purposes only. For any other purpose, no part of the specifications may be utilized or reproduced, in any form or by any means, without permission in writing from the publisher.

The FlexRay specifications have been developed for automotive applications only. They have neither been developed nor tested for non-automotive applications.

The word FlexRay and the FlexRay logo are registered trademarks.

### 20.5 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 21. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# **TJA1081G**

FlexRay node transceiver

### 22. Contents

| 1       | General description 1                      |
|---------|--------------------------------------------|
| 2       | Features and benefits 1                    |
| 2.1     | Optimized for time triggered communication |
|         | systems 1                                  |
| 2.2     | Low-power management 1                     |
| 2.3     | Diagnosis (detection and signaling) 2      |
| 2.4     | Protection                                 |
| 2.5     | Functional classes according to FlexRay    |
|         | electrical physical layer                  |
|         | specification (see Ref. 2) 2               |
| 3       | Quick reference data                       |
| 4       | Ordering information 3                     |
| 5       | Block diagram 4                            |
| 6       | Pinning information                        |
| 6.1     | Pinning                                    |
| 6.2     | Pin description                            |
| 7       | Functional description                     |
| 7.1     | Operating modes                            |
| 7.1.1   | Bus activity and idle detection            |
| 7.1.2   | Signaling on pin ERRN                      |
| 7.1.3   | Signaling on pins RXEN and RXD 8           |
| 7.1.4   | Operating mode transitions                 |
| 7.1.5   | Normal mode                                |
| 7.1.6   | Receive-only mode                          |
| 7.1.7   | Standby mode                               |
| 7.1.8   | Go-to-sleep mode 14                        |
| 7.1.9   | Sleep mode 14                              |
| 7.2     | Wake-up mechanism 15                       |
| 7.2.1   | Remote wake-up 15                          |
| 7.2.1.1 | Bus wake-up via wake-up pattern 15         |
| 7.2.1.2 | Bus wake-up via dedicated FlexRay          |
|         | data frame                                 |
| 7.2.2   | Local wake-up via pin WAKE 16              |
| 7.3     | Fail-silent behavior                       |
| 7.3.1   | V <sub>BAT</sub> undervoltage 17           |
| 7.3.2   | V <sub>CC</sub> undervoltage               |
| 7.3.3   | V <sub>IO</sub> undervoltage 17            |
| 7.4     | Flags 17                                   |
| 7.4.1   | Local wake-up source flag 17               |
| 7.4.2   | Remote wake-up source flag 17              |
| 7.4.3   | Wake flag 18                               |
| 7.4.4   | Power-on flag                              |
| 7.4.5   | Temperature medium flag                    |
| 7.4.6   | Temperature high flag                      |
| 7.4.7   | TXEN clamped flag                          |
| 7.4.8   | Bus error flag 18                          |
| 7.4.9   | UV <sub>VBAT</sub> flag 18                 |

| 7.4.10 | UV <sub>VCC</sub> flag          | 18 |
|--------|---------------------------------|----|
| 7.4.11 | UV <sub>VIO</sub> flag          | 19 |
| 7.5    | Status register                 | 19 |
| 8      | Limiting values                 | 21 |
| 9      | Thermal characteristics         | 22 |
| 10     | Static characteristics          | 22 |
| 11     | Dynamic characteristics         | 28 |
| 12     | Application information         | 33 |
| 13     | Test information                | 34 |
| 13.1   | Quality information             | 34 |
| 14     | Package outline                 | 35 |
| 15     | Soldering of SMD packages       | 36 |
| 15.1   | Introduction to soldering.      | 36 |
| 15.2   | Wave and reflow soldering       | 36 |
| 15.3   | Wave soldering                  | 36 |
| 15.4   | Reflow soldering                | 37 |
| 16     | Appendix: EPL 3.0.1 to TJA1081G |    |
|        | parameter conversion            | 39 |
| 17     | Abbreviations                   | 43 |
| 18     | References                      | 43 |
| 19     | Revision history                | 43 |
| 20     | Legal information               | 44 |
| 20.1   | Data sheet status               | 44 |
| 20.2   | Definitions                     | 44 |
| 20.3   | Disclaimers                     | 44 |
| 20.4   | Licenses                        | 45 |
| 20.5   | Trademarks                      | 45 |
| 21     | Contact information             | 45 |
| 22     | Contents                        | 46 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2016.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 28 October 2016 Document identifier: TJA1081G