# **TJA1028**

# LIN transceiver with integrated voltage regulator

Rev. 2 — 25 February 2011

**Product data sheet** 

# 1. General description

The TJA1028 is a LIN 2.0/2.1/SAE J2602 transceiver with an integrated low-drop voltage regulator. The voltage regulator can deliver up to 70 mA and is available in 3.3 V and 5.0 V variants. TJA1028 facilitates the development of compact nodes in LIN bus systems. To support robust designs, the TJA1028 offers strong ElectroStatic Discharge (ESD) performance and can withstand high voltages on the LIN bus. In order to minimize current consumption, the TJA1028 supports a Sleep mode in which the LIN transceiver and the voltage regulator are powered down while still having wake-up capability via the LIN bus.

The TJA1028 comes in an SO8 package, and also in a 3 mm  $\times$  3 mm HVSON8 package that reduces the required board space by over 70 %. This feature can prove extremely valuable when board space is limited.

### 2. Features and benefits

- LIN 2.0/2.1 compliant
- SAE J2602 compliant
- Downward compatible with LIN 1.3
- Internal LIN slave termination resistor
- Voltage regulator offering 5 V or 3.3 V, 70 mA capability
- ±2 % voltage regulator accuracy over specified temperature and supply ranges
- Voltage regulator output undervoltage detection with reset output
- Voltage regulator is short-circuit proof to ground
- Voltage regulator stable with ceramic, tantalum and aluminum electrolyte capacitors
- Robust ESD performance; ±8 kV according to IEC61000-4-2 for pins LIN and V<sub>BAT</sub>
- Pins LIN and V<sub>BAT</sub> protected against transients in the automotive environment (ISO 7637)
- Very low LIN bus leakage current of < 2 μA when battery not connected</p>
- LIN pin short-circuit proof to battery and ground
- Transmit data (TXD) dominant time-out function
- Thermally protected
- Very low ElectroMagnetic Emission (EME)
- High ElectroMagnetic Immunity (EMI)
- Typical Standby mode current of 45 μA
- Typical Sleep mode current of 12 μA
- LIN bus wake-up function
- Available in SO8 and HVSON8 packages
- Leadless HVSON8 package with wettable sides



# LIN transceiver with integrated voltage regulator

- K-line compatible
- Pb-free; Restriction of Hazardous Substances (RoHS) and dark green compliant

# 3. Ordering information

Table 1. Ordering information

| Type number            | Package |                                                                                                                     |          |  |  |  |  |
|------------------------|---------|---------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|                        | Name    | Description                                                                                                         | Version  |  |  |  |  |
| TJA1028T/xxx/xx[1][2]  | SO8     | plastic small outline package; 8 leads; body width 3.9 mm                                                           | SOT96-1  |  |  |  |  |
| TJA1028TK/xxx/xx[1][2] | HVSON8  | plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body 3 $\times$ 3 $\times$ 0.85 mm | SOT782-1 |  |  |  |  |

<sup>[1]</sup> TJA1028T/5V0/xx and TJA1028TK/5V0/xx for the versions with the 5 V regulator; TJA1028T/3V3/xx and TJA1028TK/3V3/xx for the versions with the 3.3 V regulator.

# 4. Marking

Table 2. Marking codes

| Type number      | Marking |
|------------------|---------|
| TJA1028T/5V0/10  | 1028/51 |
| TJA1028T/5V0/20  | 1028/52 |
| TJA1028T/3V3/10  | 1028/31 |
| TJA1028T/3V3/20  | 1028/32 |
| TJA1028TK/5V0/10 | 28/51   |
| TJA1028TK/5V0/20 | 28/52   |
| TJA1028TK/3V3/10 | 28/31   |
| TJA1028TK/3V3/20 | 28/32   |

<sup>[2]</sup> TJA1028T/xxx/20 and TJA1028TK/xxx/20 for the normal slope versions that support baud rates up to 20 kBd; TJA1028T/xxx/10 and TJA1028TK/xxx/10 for the low slope versions that support baud rates up to 10.4 kBd (SAE J2602).

# LIN transceiver with integrated voltage regulator

# 5. Block diagram



#### LIN transceiver with integrated voltage regulator

# 6. Pinning information

#### 6.1 Pinning



#### 6.2 Pin description

Table 3. Pin description

| Symbol     Pin     Description       VBAT     1     battery supply for the TJA1028       EN     2     enable input       GND     3[1]     ground       LIN     4     LIN bus line       RXD     5     LIN receive data output       TXD     6     LIN transmit data input       RSTN     7     reset output (active LOW)       VCC     8     voltage regulator output |           |              |                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|--------------------------------|
| EN         2         enable input           GND         3[1]         ground           LIN         4         LIN bus line           RXD         5         LIN receive data output           TXD         6         LIN transmit data input           RSTN         7         reset output (active LOW)                                                                   | Symbol    | Pin          | Description                    |
| GND 3[1] ground  LIN 4 LIN bus line  RXD 5 LIN receive data output  TXD 6 LIN transmit data input  RSTN 7 reset output (active LOW)                                                                                                                                                                                                                                   | $V_{BAT}$ | 1            | battery supply for the TJA1028 |
| LIN 4 LIN bus line  RXD 5 LIN receive data output  TXD 6 LIN transmit data input  RSTN 7 reset output (active LOW)                                                                                                                                                                                                                                                    | EN        | 2            | enable input                   |
| RXD 5 LIN receive data output  TXD 6 LIN transmit data input  RSTN 7 reset output (active LOW)                                                                                                                                                                                                                                                                        | GND       | 3 <u>[1]</u> | ground                         |
| TXD 6 LIN transmit data input  RSTN 7 reset output (active LOW)                                                                                                                                                                                                                                                                                                       | LIN       | 4            | LIN bus line                   |
| RSTN 7 reset output (active LOW)                                                                                                                                                                                                                                                                                                                                      | RXD       | 5            | LIN receive data output        |
| 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                               | TXD       | 6            | LIN transmit data input        |
| V <sub>CC</sub> 8 voltage regulator output                                                                                                                                                                                                                                                                                                                            | RSTN      | 7            | reset output (active LOW)      |
|                                                                                                                                                                                                                                                                                                                                                                       | $V_{CC}$  | 8            | voltage regulator output       |

<sup>[1]</sup> HVSON8 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is recommended that the exposed center pad also be soldered to board ground.

# 7. Functional description

The TJA1028 combines the functionality of a LIN transceiver and a voltage regulator in a single chip and offers wake-up by bus activity. The voltage regulator is designed to power the Electronic Control Unit's (ECU) microcontroller and its peripherals.

The TJA1028 is the interface between a LIN master/slave protocol controller and the physical bus in a Local Interconnect Network (LIN). It is LIN 2.0/2.1/SAE J2602 compliant and achieves optimum ElectroMagnetic Compatibility (EMC) performance by wave shaping the LIN output.

#### LIN transceiver with integrated voltage regulator

The TJA1028T/xxx/20 and TJA1028TK/xxx/20 versions are optimized for a speed of 20 kBd, the maximum specified in the LIN standard. The TJA1028T/xxx/10 and TJA1028TK/xxx/10 versions are optimized for a transmission speed of 10.4 kBd, as specified in SAE J2602.

#### 7.1 Operating modes

The TJA1028 supports four operating modes: Normal, Standby, Sleep and Off. The operating modes, and the transitions between modes, are illustrated in Figure 3.



# 7.1.1 Off mode

The TJA1028 switches to Off mode from all other modes if the battery supply voltage drops below the power-off detection threshold ( $V_{th(det)poff}$ ) or the junction temperature exceeds the overtemperature protection activation threshold ( $T_{th(act)otp}$ ).

The voltage regulator and the LIN physical layer are disabled in Off mode, and pin RSTN is forced LOW.

#### 7.1.2 Standby mode

Standby mode is a low-power mode that guarantees very low current consumption.

TJA1028

#### LIN transceiver with integrated voltage regulator

The TJA1028 switches from Off mode to Standby mode as soon as the battery supply voltage rises above the power-on detection threshold ( $V_{BAT} > V_{th(det)pon}$ ), provided the junction temperature is below the overtemperature protection release threshold ( $T_{vj} < T_{th(rel)otp}$ ).

The TJA1028 switches to Standby mode from Normal mode during the mode select window if TXD is HIGH and EN is LOW (see Section 7.1.5), provided RSTN = 1.

A remote wake-up event will trigger a transition to Standby mode from Sleep mode. The remote wake-up event will be signalled by a continuous LOW level on pin RXD.

In Standby mode, the voltage regulator is on, the LIN physical layer is disabled and remote wake-up detection is active. The wake-up source is indicated by the level on RXD (LOW indicates a remote wake-up).

#### 7.1.3 Normal mode

If the EN pin is pulled HIGH while the TJA1028 is in Standby mode (with RSTN = 1) or Sleep mode, the device will enter Normal mode. The LIN physical layer and the voltage regulator are enabled in Normal mode.

#### 7.1.3.1 The LIN transceiver in Normal mode

The LIN transceiver is activated when the TJA1028 enters Normal mode.

In Normal mode, the transceiver can transmit and receive data via the LIN bus. The receiver detects data streams on the LIN pin and transfers them to the microcontroller via pin RXD. LIN recessive is represented by a HIGH level on RXD, LIN dominant by a LOW level.

The transmit data streams of the protocol controller at the TXD input are converted by the transmitter into bus signals with optimized slew rate and wave shaping to minimize EME. A LOW level at the TXD input is converted to a LIN dominant level while a HIGH level is converted to a LIN recessive level.

#### 7.1.4 Sleep mode

Sleep mode features extremely low power consumption.

The TJA1028 switches to Sleep mode from Normal mode during the mode select window if TXD and EN are both LOW (see <u>Section 7.1.5</u>), provided RSTN = 1.

The voltage regulator and the LIN physical layer are disabled in Sleep mode. Pin RSTN is forced LOW. Remote wake-up detection is active.

# 7.1.5 Transition from Normal to Sleep or Standby mode

When EN is driven LOW in Normal mode, the TJA1028 disables the transmit path. The mode select window opens  $t_{msel(min)}$  after EN goes LOW, and remains open until  $t_{msel(max)}$  after EN goes LOW (see <u>Figure 4</u>).

The TXD pin is sampled in the mode select window. A transition to Standby mode is triggered if TXD is HIGH, or to Sleep mode if TXD is LOW.

#### LIN transceiver with integrated voltage regulator

To avoid complicated timing in the application, EN and TXD can be pulled LOW at the same time without having any effect on the LIN bus. In order to ensure that the remote wake-up time ( $t_{wake(busdom)min}$ ) is not reset on a transition to Sleep mode, TXD should be pulled LOW at least  $t_{d(EN-TXD)}$  after EN goes LOW. This is guaranteed by design.

The user must ensure the appropriate level is present on pin TXD while the mode select window is open.



# 7.2 Power supplies

#### 7.2.1 Battery (pin V<sub>BAT</sub>)

The TJA1028 contains a single supply pin,  $V_{BAT}$ . An external diode is needed in series to protect the device against negative voltages. The operating range is from 4.5 V to 28 V. The TJA1028 can handle voltages up to 40 V (max). If the voltage on pin  $V_{BAT}$  falls below  $V_{th(det)poff}$ , the TJA1028 switches to Off mode, shutting down the internal logic and the voltage regulator and disabling the LIN transmitter. The TJA1028 exits Off mode as soon as the voltage rises above  $V_{th(det)pon}$ , provided the junction temperature is below  $T_{th(rel)otp}$ .

# 7.2.2 Voltage regulator (pin V<sub>CC</sub>)

The TJA1028 contains a voltage regulator supplied via pin  $V_{BAT}$ , which delivers up to 70 mA. It is designed to supply the microcontroller and its periphery via pin  $V_{CC}$ .

The output voltage on pin  $V_{CC}$  is monitored continuously and a system reset signal is generated (pin RSTN goes LOW) if an undervoltage event is detected ( $V_{CC} < V_{uvd}$  for  $t_{det(uv)(VCC)}$ ).

#### 7.3 LIN transceiver

The transceiver is the interface between a LIN master/slave protocol controller and the physical bus in a Local Interconnect Network (LIN). It is primarily intended for in-vehicle sub-networks using baud rates from 2.4 kBd up to 20 kBd and is LIN 2.0/LIN 2.1/SAE J2602 compliant.

#### LIN transceiver with integrated voltage regulator

### 7.4 Remote wake-up

A remote wake-up is triggered by a falling edge on pin LIN, followed by LIN remaining LOW for at least  $t_{\text{wake}(\text{busdom})\text{min}}$ , followed by a rising edge on pin LIN (see Figure 5).



The remote wake-up request is communicated to the microcontroller in Standby mode by a continuous LOW level on pin RXD.

Note that  $t_{\text{wake(busdom)min}}$  is measured in Sleep and Standby modes, and in Normal mode if TXD is HIGH.

#### 7.5 Fail-safe features

#### 7.5.1 General fail-safe features

The following general fail-safe features have been implemented:

- An internal pull-up towards V<sub>CC</sub> on pin TXD guarantees a recessive bus level if the pin is left floating by a bad solder joint or floating microcontroller port pin.
- The current in the transmitter output stage is limited in order to protect the transmitter against short circuits to pin V<sub>BAT</sub>.
- A loss of power (pins V<sub>BAT</sub> and GND) has no impact on the bus line or on the microcontroller. There will be no reverse currents from the bus.
- The LIN transmitter is automatically disabled when either EN or RSTN is LOW.
- After a transition to Normal mode, the LIN transmitter is only enabled if a recessive level is present on pin TXD.

#### 7.5.2 TXD dominant time-out function

A TXD dominant time-out timer circuit prevents the bus line being driven to a permanent dominant state (blocking all network communications) if TXD is forced permanently LOW by a hardware or software application failure. The timer is triggered by a negative edge on the TXD pin. If the pin remains LOW for longer than the TXD dominant time-out time ( $t_{to(dom)TXD}$ ), the transmitter is disabled, driving the bus line to a recessive state. The timer is reset by a positive edge on TXD.

# LIN transceiver with integrated voltage regulator

### 7.5.3 Temperature protection

The temperature of the IC is monitored in Normal, Standby and Off modes. If the temperature is too high ( $T_{vj} > T_{th(act)otp}$ ), the TJA1028 will switch to Off mode (if in Standby or Normal modes). The voltage regulator and the LIN transmitter will be switched off and the RSTN pin driven LOW.

When the temperature falls below the overtemperature protection release threshold  $(T_{vj} < T_{th(rel)otp})$ , the TJA1028 switches to Standby mode.

# 8. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                                                    |            | Min  | Max            | Unit |
|------------------|-------------------------|-----------------------------------------------------------------------------------------------|------------|------|----------------|------|
| $V_{BAT}$        | battery supply voltage  | DC; continuous                                                                                |            | -0.3 | +40            | V    |
| $V_x$            | voltage on pin x        | DC value                                                                                      |            |      |                |      |
|                  |                         | pin V <sub>CC</sub>                                                                           |            | -0.3 | +7             | V    |
|                  |                         | pins TXD, RXD, RSTN and EN                                                                    |            | -0.3 | $V_{CC} + 0.3$ | V    |
|                  |                         | pin LIN with respect to GND                                                                   |            | -40  | +40            | V    |
| V <sub>ESD</sub> | electrostatic discharge | НВМ                                                                                           | [1]        |      |                |      |
|                  | voltage                 | at pins LIN and V <sub>BAT</sub>                                                              | [2]        | -8   | +8             | kV   |
|                  |                         | at any other pin                                                                              |            | -2   | +2             | kV   |
|                  |                         | IEC 61000-4-2                                                                                 | [3]        |      |                |      |
|                  |                         | at pins LIN and V <sub>BAT</sub>                                                              |            | -8   | +8             | kV   |
|                  |                         | MM                                                                                            | [4]        |      |                |      |
|                  |                         | at any pin                                                                                    |            | -250 | +250           | V    |
|                  |                         | CDM                                                                                           | <u>[5]</u> |      |                |      |
|                  |                         | at corner pins                                                                                |            | -750 | +750           | V    |
|                  |                         | at any other pin                                                                              |            | -500 | +500           | V    |
| V <sub>trt</sub> | transient voltage       | on pin $V_{BAT}$ via reverse polarity diode/capacitor; on pin LIN via 1 nF coupling capacitor | [6]        | -150 | +100           | V    |

<sup>[1]</sup> Human Body Model (HBM): according to AEC-Q100-002 (100 pF, 1.5 k $\Omega$ ).

<sup>[2]</sup>  $V_{CC}$  and  $V_{BAT}$  connected to GND, emulating application circuit.

<sup>[3]</sup> ESD performance of pins LIN and  $V_{BAT}$  according to IEC 61000-4-2 (150 pF, 330  $\Omega$ ) has been verified by an external test house.

<sup>[4]</sup> Machine Model (MM): according to AEC-Q100-003 (200 pF, 0.75  $\mu$ H, 10  $\Omega$ ).

<sup>[5]</sup> Charged Device Model (CDM): according to AEC-Q100-011 (field Induced charge; 4 pF).

<sup>[6]</sup> Verified by an external test house to ensure pins can withstand ISO 7637 part 2 automotive transient test pulses 1, 2a, 3a and 3b.

LIN transceiver with integrated voltage regulator

# 9. Thermal characteristics

Table 5. Thermal characteristics

| Symbol        | Parameter                                                     | Conditions                 | Тур            | Unit |
|---------------|---------------------------------------------------------------|----------------------------|----------------|------|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient SO8; single-layer |                            | <u>[1]</u> 132 | K/W  |
|               |                                                               | SO8; four-layer board      | <u>[2]</u> 93  | K/W  |
|               |                                                               | HVSON8; single-layer board | <u>[1]</u> 129 | K/W  |
|               |                                                               | HVSON8; four-layer board   | <u>[2]</u> 67  | K/W  |

<sup>[1]</sup> According to JEDEC JESD51-2 and JESD51-3 at natural convection on 1s board.

### 10. Static characteristics

Table 6. Static characteristics

 $V_{BAT} = 5.5 \text{ V}$  to 28 V;  $T_{vj} = -40 \text{ °C}$  to +150 °C;  $R_{L(LIN\text{-}VBAT)} = 500 \Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 12 \text{ V}$ ; unless otherwise specified.

| Symbol                   | Parameter                                                       | Conditions                                                                                                                                                  | Min   | Тур | Max   | Unit |
|--------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| Supply; pin              | V <sub>BAT</sub>                                                |                                                                                                                                                             |       |     |       |      |
| I <sub>BAT</sub>         | battery supply current                                          | Standby mode; V <sub>LIN</sub> = V <sub>BAT</sub>                                                                                                           | -     | 45  | 59    | μΑ   |
|                          |                                                                 | Sleep mode; V <sub>LIN</sub> = V <sub>BAT</sub>                                                                                                             | -     | 12  | 18    | μΑ   |
|                          |                                                                 | Normal mode; bus recessive;<br>$V_{LIN} = V_{BAT}$ ; $V_{RXD} = V_{CC}$ ; $V_{RSTN} = HIGH$                                                                 | -     | 850 | 1800  | μА   |
|                          |                                                                 | Normal mode; bus dominant;<br>V <sub>BAT</sub> = 12 V; V <sub>TXD</sub> = 0 V; V <sub>RSTN</sub> = HIGH                                                     | -     | 2.0 | 4.5   | mA   |
| $V_{th(det)pon}$         | power-on detection threshold voltage                            | $V_{BAT} = 2 \text{ V to } 28 \text{ V}$                                                                                                                    | -     | -   | 5.25  | V    |
| $V_{th(det)poff}$        | power-off detection threshold voltage                           | $V_{BAT} = 2 V \text{ to } 28 V$                                                                                                                            | 3     | -   | 4.5   | V    |
| V <sub>hys(det)pon</sub> | power-on detection hysteresis voltage                           | $V_{BAT} = 2 \text{ V to } 28 \text{ V}$                                                                                                                    | 50    | -   | -     | mV   |
| Supply; pin              | V <sub>CC</sub>                                                 |                                                                                                                                                             |       |     |       |      |
| V <sub>CC</sub>          | supply voltage                                                  | $V_{CC(nom)} = 5 \text{ V}; I_{VCC} = -70 \text{ mA to } 0 \text{ mA}$                                                                                      | 4.9   | 5   | 5.1   | V    |
|                          |                                                                 | $V_{CC(nom)} = 3.3 \text{ V}; V_{BAT} = 4.5 \text{ V to } 28 \text{ V};$                                                                                    | 3.234 | 3.3 | 3.366 | V    |
|                          |                                                                 | $I_{VCC} = -70 \text{ mA}$ to 0 mA                                                                                                                          |       |     |       |      |
| I <sub>Olim</sub>        | output current limit                                            | V <sub>CC</sub> = 0 V to 5.5 V                                                                                                                              | -250  | -   | -70   | mA   |
| $V_{uvd}$                | undervoltage detection                                          | $V_{CC(nom)} = 5 \text{ V}$                                                                                                                                 | 4.5   | -   | 4.75  | V    |
|                          | voltage                                                         | V <sub>CC(nom)</sub> = 3.3 V                                                                                                                                | 2.97  | -   | 3.135 | V    |
| V <sub>uvr</sub>         | undervoltage recovery                                           | $V_{CC(nom)} = 5 \text{ V}$                                                                                                                                 | 4.6   | -   | 4.9   | V    |
|                          | voltage                                                         | V <sub>CC(nom)</sub> = 3.3 V                                                                                                                                | 3.036 | -   | 3.234 | V    |
| R <sub>(VBAT-VCC)</sub>  | resistance between pin $V_{\text{BAT}}$ and pin $V_{\text{CC}}$ | $V_{CC(nom)} = 5 \text{ V}; V_{BAT} = 4.5 \text{ V} \text{ to } 5.5 \text{ V};$<br>$I_{VCC} = -70 \text{ mA to } -5 \text{ mA};$<br>regulator in saturation | [1] - | -   | 5     | Ω    |
| C <sub>o</sub>           | output capacitance                                              | equivalent series resistance < 5 $\Omega$                                                                                                                   | 1.8   | 10  | -     | μF   |

<sup>[2]</sup> According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer.

# LIN transceiver with integrated voltage regulator

 Table 6.
 Static characteristics ...continued

 $V_{BAT} = 5.5 \text{ V}$  to 28 V;  $T_{vj} = -40 \text{ °C}$  to +150 °C;  $R_{L(LIN-VBAT)} = 500 \Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 12 \text{ V}$ ; unless otherwise specified.

| Symbol                   | Parameter                                                                | Conditions                                                                                            |            | Min                                                    | Тур                        | Max                         | Unit      |
|--------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------|----------------------------|-----------------------------|-----------|
| LIN transmit             | data input; pin TXD                                                      |                                                                                                       |            |                                                        |                            |                             |           |
| $V_{th(sw)}$             | switching threshold voltage                                              | $V_{CC} = 2.97 \text{ V to } 5.5 \text{ V}$                                                           |            | $\begin{array}{c} 0.3 \times \\ V_{CC} \end{array}$    | -                          | $0.7 \times V_{CC}$         | V         |
| V <sub>hys(i)</sub>      | input hysteresis voltage                                                 | V <sub>CC</sub> = 2.97 V to 5.5 V                                                                     |            | 200                                                    | -                          | -                           | mV        |
| R <sub>pu</sub>          | pull-up resistance                                                       |                                                                                                       |            | 5                                                      | 12                         | 25                          | kΩ        |
| LIN receive of           | lata output; pin RXD                                                     |                                                                                                       |            |                                                        |                            |                             |           |
| I <sub>OH</sub>          | HIGH-level output current                                                | Normal mode;<br>$V_{LIN} = V_{BAT}$ ; $V_{RXD} = V_{CC} - 0.4 \text{ V}$                              |            | -                                                      | -                          | -0.4                        | mA        |
| I <sub>OL</sub>          | LOW-level output current                                                 | Normal mode;<br>$V_{LIN} = GND$ ; $V_{RXD} = 0.4 \text{ V}$                                           |            | 0.4                                                    | -                          | -                           | mA        |
| Enable input             | ; pin EN                                                                 |                                                                                                       |            |                                                        |                            |                             |           |
| V <sub>th(sw)</sub>      | switching threshold voltage                                              |                                                                                                       |            | 8.0                                                    | -                          | 2                           | V         |
| R <sub>pd</sub>          | pull-down resistance                                                     |                                                                                                       |            | 50                                                     | 130                        | 400                         | $k\Omega$ |
| Reset output             | ; pin RSTN                                                               |                                                                                                       |            |                                                        |                            |                             |           |
| R <sub>pu</sub>          | pull-up resistance                                                       | $V_{RSTN} = V_{CC} - 0.4 \text{ V};$<br>$V_{CC} = 2.97 \text{ V to } 5.5 \text{ V}$                   |            | 3                                                      | -                          | 12                          | kΩ        |
| I <sub>OL</sub>          | LOW-level output current                                                 | $V_{RSTN} = 0.4 \text{ V}; V_{CC} = 2.97 \text{ V to } 5.5 \text{ V};$<br>-40 °C < $T_{vj}$ < 195 °C  |            | 3.2                                                    | -                          | 40                          | mA        |
| V <sub>OL</sub>          | LOW-level output voltage                                                 | $V_{CC} = 2.5 \text{ V to } 5.5 \text{ V};$<br>-40 °C < $T_{vj}$ < 195 °C                             |            | 0                                                      | -                          | 0.5                         | V         |
| V <sub>OH</sub>          | HIGH-level output voltage                                                | –40 °C < T <sub>vj</sub> < 195 °C                                                                     |            | $\begin{array}{c} 0.8 \times \\ V_{CC} \end{array}$    | -                          | V <sub>CC</sub> + 0.3       | V         |
| LIN bus line;            | pin LIN                                                                  |                                                                                                       |            |                                                        |                            |                             |           |
| I <sub>BUS_LIM</sub>     | current limitation for driver dominant state                             | $V_{BAT} = V_{LIN} = 18 \text{ V}; V_{TXD} = 0 \text{ V}$                                             |            | 40                                                     | -                          | 100                         | mA        |
| I <sub>BUS_PAS_rec</sub> | receiver recessive input leakage current                                 | $V_{LIN} = 18 \text{ V}; V_{BAT} = 5.5 \text{ V}; V_{TXD} = V_{CC}$                                   |            | -                                                      | -                          | 2                           | μΑ        |
| I <sub>BUS_PAS_dom</sub> | receiver dominant input<br>leakage current including<br>pull-up resistor | Normal mode;<br>$V_{TXD} = V_{CC}$ ; $V_{LIN} = 0 V$ ; $V_{BAT} = 12 V$                               |            | -600                                                   | -                          | -                           | μА        |
| $I_{L(log)}$             | loss of ground leakage current                                           | $V_{BAT} = 18 \text{ V}; V_{LIN} = 0 \text{ V}$                                                       |            | -750                                                   | -                          | +10                         | μΑ        |
| $I_{L(lob)}$             | loss of battery leakage current                                          | $V_{BAT} = 0 \text{ V}; V_{LIN} = 18 \text{ V}$                                                       |            | -                                                      | -                          | 2                           | μΑ        |
| $V_{rec(RX)}$            | receiver recessive voltage                                               | $V_{BAT} = 5.5 \text{ V to } 18 \text{ V}$                                                            |            | $0.6 \times \\ V_{BAT}$                                | -                          | -                           | V         |
| $V_{dom(RX)}$            | receiver dominant voltage                                                | $V_{BAT} = 5.5 \text{ V to } 18 \text{ V}$                                                            |            | -                                                      | -                          | $0.4 \times V_{BAT}$        | V         |
| V <sub>th(cntr)RX</sub>  | receiver center threshold voltage                                        | $V_{BAT} = 5.5 \text{ V to } 18 \text{ V};$<br>$V_{th(cntr)RX} = (V_{th(rec)RX} + V_{th(dom)RX}) / 2$ | [2]        | $\begin{array}{c} 0.475 \times \\ V_{BAT} \end{array}$ | $0.5 \times V_{BAT}$       | 0.525<br>× V <sub>BAT</sub> | V         |
| $V_{th(hys)RX}$          | receiver hysteresis threshold voltage                                    | $V_{BAT} = 5.5 \text{ V to } 18 \text{ V};$<br>$V_{th(hys)RX} = V_{th(rec)RX} - V_{th(dom)RX}$        | [2]        | $0.05 \times V_{BAT}$                                  | 0.15 ×<br>V <sub>BAT</sub> | 0.175<br>× V <sub>BAT</sub> | V         |
| C <sub>LIN</sub>         | capacitance on pin LIN                                                   | with respect to GND                                                                                   | <u>[1]</u> |                                                        | -                          | 30                          | pF        |
|                          |                                                                          |                                                                                                       |            |                                                        |                            |                             |           |

# LIN transceiver with integrated voltage regulator

 Table 6.
 Static characteristics ...continued

 $V_{BAT} = 5.5 \text{ V}$  to 28 V;  $T_{vj} = -40 \text{ °C}$  to +150 °C;  $R_{L(LIN-VBAT)} = 500 \Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 12 \text{ V}$ ; unless otherwise specified.

| Symbol                  | Parameter                                                   | Conditions                                                                            | Min | Тур | Max | Unit |
|-------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
| $V_{O(dom)}$            | dominant output voltage                                     | Normal mode;<br>$V_{TXD} = 0 \text{ V}; V_{BAT} = 7 \text{ V}$                        | -   | -   | 1.4 | V    |
|                         |                                                             | Normal mode;<br>V <sub>TXD</sub> = 0 V; V <sub>BAT</sub> = 18 V                       | -   | -   | 2.0 | V    |
| R <sub>slave</sub>      | slave resistance                                            | between pin LIN and $V_{BAT}$ ;<br>$V_{LIN} = 0 \text{ V}$ ; $V_{BAT} = 12 \text{ V}$ | 20  | 30  | 60  | kΩ   |
| Temperatu               | re protection                                               |                                                                                       |     |     |     |      |
| T <sub>th(act)otp</sub> | overtemperature protection activation threshold temperature |                                                                                       | 165 | 180 | 195 | °C   |
| T <sub>th(rel)otp</sub> | overtemperature protection release threshold temperature    |                                                                                       | 126 | 138 | 150 | °C   |

<sup>[1]</sup> Not tested in production; guaranteed by design.

<sup>[2]</sup> See Figure 7.

# LIN transceiver with integrated voltage regulator

# 11. Dynamic characteristics

Table 7. Dynamic characteristics

 $V_{BAT} = 5.5 \text{ V}$  to 18 V;  $T_{vj} = -40 \text{ °C}$  to +150 °C;  $R_{L(LIN-VBAT)} = 500 \Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 12 \text{ V}$ ; unless otherwise specified. [1]

| Symbol                    | Parameter                                                        | Conditions                                                                                                                                                     |                  | Min   | Тур       | Max              | Unit          |
|---------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|-----------|------------------|---------------|
| Duty cycles               |                                                                  |                                                                                                                                                                |                  |       |           |                  |               |
| δ1                        | duty cycle 1                                                     | $\begin{split} &V_{th(rec)RX(max)} = 0.744 V_{BAT};\\ &V_{th(dom)RX(max)} = 0.581 V_{BAT};\\ &t_{bit} = 50~\mu\text{s};\\ &V_{BAT} = 7~V~to~18~V \end{split}$  | [2][3]<br>[4][5] | 0.396 | -         | -                |               |
|                           |                                                                  | $\begin{split} &V_{th(rec)RX(max)} = 0.76V_{BAT};\\ &V_{th(dom)RX(max)} = 0.593V_{BAT};\\ &t_{bit} = 50~\mu s;\\ &V_{BAT} = 5.5~V~to~7.0~V \end{split}$        | [2][3]<br>[4][5] | 0.396 | -         | -                |               |
| δ2                        | duty cycle 2                                                     | $\begin{split} &V_{th(rec)RX(min)} = 0.422 V_{BAT}; \\ &V_{th(domRX)(min)} = 0.284 V_{BAT}; \\ &t_{bit} = 50~\mu s; \\ &V_{BAT} = 7.6~V~to~18~V \end{split}$   | [2][4]<br>[5][6] | -     | -         | 0.581            |               |
|                           |                                                                  | $\begin{split} &V_{th(rec)RX(min)} = 0.41 V_{BAT}; \\ &V_{th(dom)RX(min)} = 0.275 V_{BAT}; \\ &t_{bit} = 50~\mu s; \\ &V_{BAT} = 6.1~V~to~7.6~V \end{split}$   | [2][4]<br>[5][6] | -     | -         | 0.581            |               |
| δ3                        | duty cycle 3                                                     | $\begin{split} &V_{th(rec)RX(max)} = 0.778V_{BAT};\\ &V_{th(dom)RX(max)} = 0.616V_{BAT};\\ &t_{bit} = 96~\mu s;\\ &V_{BAT} = 7~V~to~18~V \end{split}$          | [3][4]<br>[5]    | 0.417 | -         | -                |               |
|                           |                                                                  | $\begin{split} &V_{th(rec)RX(max)} = 0.797 V_{BAT};\\ &V_{th(dom)RX(max)} = 0.630 V_{BAT};\\ &t_{bit} = 96~\mu\text{s};\\ &V_{BAT} = 5.5~V~to~7~V \end{split}$ | [3][4]<br>[5]    | 0.417 | -         | -                |               |
| δ4                        | duty cycle 4                                                     | $\begin{split} &V_{th(rec)RX(min)} = 0.389 V_{BAT} \\ &V_{th(dom)RX(min)} = 0.251 V_{BAT} \\ &t_{bit} = 96~\mu s \\ &V_{BAT} = 7.6~V~to~18~V \end{split}$      | [4][5]<br>[6]    | -     | -         | 0.590            |               |
|                           |                                                                  | $\begin{split} &V_{th(rec)RX(min)} = 0.378V_{BAT};\\ &V_{th(dom)RX(min)} = 0.242V_{BAT};\\ &t_{bit} = 96~\mu\text{s};\\ &V_{BAT} = 6.1~V~to~7.6~V \end{split}$ | [4][5]<br>[6]    | -     | -         | 0.590            |               |
| Timing charact            | eristics                                                         |                                                                                                                                                                |                  |       |           |                  |               |
| $t_{PD(RX)r}$             | rising receiver propagation delay                                | $C_{RXD} = 20 pF$                                                                                                                                              |                  | -     | -         | 6                | μS            |
| $t_{PD(RX)f}$             | falling receiver propagation delay                               | $C_{RXD} = 20 pF$                                                                                                                                              |                  | -     | -         | 6                | μS            |
| t <sub>PD(RX)sym</sub>    | receiver propagation delay symmetry                              | $C_{RXD} = 20 pF$                                                                                                                                              |                  | -2    | -         | +2               | μS            |
| twake(busdom)min          | minimum bus dominant wake-up time                                | Sleep mode                                                                                                                                                     |                  | 30    | 80        | 150              | μS            |
| $t_{to(dom)TXD}$          | TXD dominant time-out time                                       | $V_{TXD} = 0 V$                                                                                                                                                |                  | 6     | -         | 20               | ms            |
| t <sub>msel</sub>         | mode select time                                                 |                                                                                                                                                                |                  | 3     | -         | 20               | μS            |
| $t_{d(EN\text{-}TXD)}$    | delay time from EN to TXD                                        |                                                                                                                                                                | [7]              | 0     | -         | 1                | μS            |
| $t_{\text{det(uv)(VCC)}}$ | undervoltage detection time on pin $V_{\mbox{\footnotesize CC}}$ | $C_{RSTN} = 20 pF$                                                                                                                                             |                  | 1     | -         | 15               | μS            |
| Reset output; p           | oin RSTN                                                         |                                                                                                                                                                |                  |       |           |                  |               |
| t <sub>rst</sub>          | reset time                                                       |                                                                                                                                                                |                  | 2     | -         | 8                | ms            |
| TJA1028                   | All information provided in thi                                  | is document is subject to legal disclaimers.                                                                                                                   |                  |       | © NXP B.V | /. 2011. All rig | hts reserved. |
|                           |                                                                  |                                                                                                                                                                |                  |       |           |                  |               |

### LIN transceiver with integrated voltage regulator

- [1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage ranges.
- [2] Not applicable to the low slope versions (TJA1028T/xxx/10 and TJA1028TK/xxx/10) of the TJA1028.
- [3]  $\delta I, \delta 3 = \frac{t_{bus(rec)(min)}}{2 \times t_{bit}}$ . Variable  $t_{bus(rec)(min)}$  is illustrated in the LIN timing diagram in Figure 7.
- [4] Bus load conditions are:  $C_L = 1$  nF and  $R_L = 1$  k $\Omega$ ;  $C_L = 6.8$  nF and  $R_L = 660$   $\Omega$ ;  $C_L = 10$  nF and  $R_L = 500$   $\Omega$ .
- [5] For V<sub>BAT</sub> > 18 V, the LIN transmitter might be suppressed. If TXD is HIGH then the LIN transmitter output is recessive.
- [6]  $\delta 2$ ,  $\delta 4 = \frac{t_{bus(rec)(max)}}{2 \times t_{bit}}$ . Variable  $t_{bus(rec)(max)}$  is illustrated in the LIN timing diagram in Figure 7.
- [7] Not tested in production; guaranteed by design.





TJA1028

LIN transceiver with integrated voltage regulator

# 12. Test information

# 12.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

### LIN transceiver with integrated voltage regulator

# 13. Package outline

#### SO8: plastic small outline package; 8 leads; body width 3.9 mm

SOT96-1



#### Notes

inches

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

0.019 0.0100

0.014 0.0075

0.20

0.19

0.16

0.15

2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE |        | REFER  | ENCES |   | EUROPEAN   | ISSUE DATE                      |
|---------|--------|--------|-------|---|------------|---------------------------------|
| VERSION | IEC    | JEDEC  | JEITA |   | PROJECTION | ISSUE DATE                      |
| SOT96-1 | 076E03 | MS-012 |       |   |            | <del>99-12-27</del><br>03-02-18 |
|         |        |        |       | • |            |                                 |

0.05

0.244

0.228

0.039

0.016

0.041

0.028

0.024

0.01

0.01

Fig 8. Package outline SOT96-1 (SO8)

0.010

0.004

0.069

0.057

0.049

0.01

TJA1028

0°

0.028

0.004

**TJA1028 NXP Semiconductors** 

### LIN transceiver with integrated voltage regulator



Package outline SOT782-1 (HVSON8) Fig 9.

TJA1028 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved.

#### LIN transceiver with integrated voltage regulator

# 14. Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

# 15. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

#### 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 15.3 Wave soldering

Key characteristics in wave soldering are:

TJA1028

#### LIN transceiver with integrated voltage regulator

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

# 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 10</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 8 and 9

Table 8. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C)  Volume (mm³) |       |  |  |
|------------------------|-----------------------------------------------|-------|--|--|
|                        |                                               |       |  |  |
|                        | < 350                                         | ≥ 350 |  |  |
| < 2.5                  | 235                                           | 220   |  |  |
| ≥ 2.5                  | 220                                           | 220   |  |  |

Table 9. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm³)                    |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 10.

### LIN transceiver with integrated voltage regulator



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

# LIN transceiver with integrated voltage regulator

# 16. Revision history

#### Table 10. Revision history

| Document ID    | Release date                                                                                                                                               | Data sheet status  | Change notice | Supersedes  |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------|--|--|
| TJA1028 v.2    | 20110225                                                                                                                                                   | Product data sheet | -             | TJA1028 v.1 |  |  |
| Modifications: | <ul> <li>Section 1, Section 2, Section 7: text amended</li> </ul>                                                                                          |                    |               |             |  |  |
|                | <ul> <li>TJA1028TK/xxx/xx versions added</li> </ul>                                                                                                        |                    |               |             |  |  |
|                | <ul> <li><u>Table 3</u>: <u>Table note 1</u> added</li> <li><u>Table 4</u>, <u>Table 5</u>, <u>Table 6</u>: parameter values/conditions revised</li> </ul> |                    |               |             |  |  |
|                |                                                                                                                                                            |                    |               |             |  |  |
|                | <ul> <li><u>Table 7</u>: parameter added - t<sub>det(uv)(VCC)</sub>; <u>Table note 1</u> and <u>Table note 2</u> revised</li> </ul>                        |                    |               |             |  |  |
|                | <ul> <li>Section 4, Section 14, Section 15 and Section 16: added</li> </ul>                                                                                |                    |               |             |  |  |
|                | • Figure 6: revised                                                                                                                                        |                    |               |             |  |  |
| TJA1028 v.1    | 20100921                                                                                                                                                   | Product data sheet | -             | -           |  |  |

# 17.1 Data sheet status

17. Legal information

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use in automotive applications** — This NXP Semiconductors product has been qualified for use in automotive applications. The product is not designed, authorized or warranted to be

suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

LIN transceiver with integrated voltage regulator

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

TJA1028

### LIN transceiver with integrated voltage regulator

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# 18. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

18

### LIN transceiver with integrated voltage regulator

# 19. Contents

|         | Company description                      |
|---------|------------------------------------------|
| 1       | General description                      |
| 2       | Features and benefits 1                  |
| 3       | Ordering information 2                   |
| 4       | Marking 2                                |
| 5       | Block diagram 3                          |
| 6       | Pinning information 4                    |
| 6.1     | Pinning                                  |
| 6.2     | Pin description                          |
| 7       | Functional description 4                 |
| 7.1     | Operating modes 5                        |
| 7.1.1   | Off mode                                 |
| 7.1.2   | Standby mode                             |
| 7.1.3   | Normal mode 6                            |
| 7.1.3.1 | The LIN transceiver in Normal mode 6     |
| 7.1.4   | Sleep mode 6                             |
| 7.1.5   | Transition from Normal to Sleep or       |
|         | Standby mode                             |
| 7.2     | Power supplies                           |
| 7.2.1   | Battery (pin V <sub>BAT</sub> )          |
| 7.2.2   | Voltage regulator (pin V <sub>CC</sub> ) |
| 7.3     | LIN transceiver 7                        |
| 7.4     | Remote wake-up 8                         |
| 7.5     | Fail-safe features 8                     |
| 7.5.1   | General fail-safe features 8             |
| 7.5.2   | TXD dominant time-out function 8         |
| 7.5.3   | Temperature protection9                  |
| 8       | Limiting values 9                        |
| 9       | Thermal characteristics 10               |
| 10      | Static characteristics                   |
| 11      | Dynamic characteristics                  |
| 12      | Test information                         |
| 12.1    |                                          |
|         | Quality information                      |
| 13      | Package outline                          |
| 14      | Handling information 18                  |
| 15      | Soldering of SMD packages 18             |
| 15.1    | Introduction to soldering                |
| 15.2    | Wave and reflow soldering 18             |
| 15.3    | Wave soldering                           |
| 15.4    | Reflow soldering                         |
| 16      | Revision history                         |
| 17      | Legal information                        |
| 17.1    | Data sheet status                        |
| 17.2    | Definitions                              |
| 17.3    | Disclaimers                              |
| 17.4    | Trademarks                               |

| 19 | Contents | 24 |
|----|----------|----|
|    |          |    |

Contact information ...... 23

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com