

# TDA7575B

## 2 x 75W multifunction dual-bridge power amplifier with integrated digital diagnostics

## Features

- Multipower bcd technology
- MOSFET output power stage
- DMOS power output
- New Hi-efficiency (class AB)
- Single-channel 1Ω driving capability
- High output power capability 2x28W/4Ω @ 14.4V, 1KHz, 10% THD
- Max. output power 2x75W/2Ω, 1x150W/1Ω
- Single-channel 1Ω driving capability
  - 84W undistorted power
  - Full I<sup>2</sup>C bus driving with 4 address possibilities:
    - St-by
    - Play/mute
    - Gain 12/26dB
    - Full digital diagnostic (AC and DC loads)
- Possibility to disable the I<sup>2</sup>C bus
- Differential inputs
- Full fault protection
- DC offset detection
- Two independent short circuit protections
- Diagnostic on clipping detector with selectable threshold (2%/10%)
- Clipping detector as diagnostic pin when I<sup>2</sup>C bus is disabled
- St-by/mute pins
- ESD protection

#### Table 1.Device summary



## Description

The TDA7575B is a new MOSFET dual bridge amplifier specially intended for car radio applications. Thanks to the DMOS output stage the TDA7575B has a very low distortion allowing a clear powerful sound.

Among the features, its superior efficiency performance coming from the internal exclusive structure, makes it the most suitable device to simplify the thermal management in high power sets. The dissipated output power under average listening condition is in fact reduced up to 50% when compared to the level provided by conventional class AB solutions.

This device is equipped with a full diagnostic array that communicates the status of each speaker through the I<sup>2</sup>C bus. The TDA7575B has also the possibility of driving loads down to 1 $\Omega$  paralleling the outputs into a single channel. It is also possible to disable the I<sup>2</sup>C and control the TDA7575B by means of the usual ST-BY and MUTE pins.

| Order code   | Package              | Packing       |
|--------------|----------------------|---------------|
| TDA7575B     | Flexiwatt 27         | Tube          |
| TDA7575BPD   | PowerSSO36 (slug up) | Tube          |
| TDA7575BPDTR | PowerSSO36 (slug up) | Tape and reel |

## Contents

| 1 | Bloc  | k and pins diagrams5              |
|---|-------|-----------------------------------|
| 2 | Elec  | trical specifications6            |
|   | 2.1   | Absolute maximum ratings 6        |
|   | 2.2   | Thermal data                      |
|   | 2.3   | Electrical characteristics 6      |
| 3 | Elec  | trical characteristics curves11   |
| 4 | App   | lication circuit                  |
| 5 | 12C I | ous interface                     |
|   | 5.1   | Data validity                     |
|   | 5.2   | Start and stop conditions 16      |
|   | 5.3   | Byte format                       |
|   | 5.4   | Acknowledge                       |
|   | 5.5   | 1W capability setting 17          |
|   | 5.6   | I2C abilitation setting 17        |
| 6 | Soft  | ware specifications               |
|   | 6.1   | Examples of bytes sequence 22     |
| 7 | Diag  | nostics functional description 23 |
|   | 7.1   | Turn-on diagnostic                |
|   | 7.2   | Permanent diagnostics 25          |
|   | 7.3   | Output DC offset detection 26     |
|   | 7.4   | AC diagnostic                     |
|   | 7.5   | Multiple faults                   |
|   | 7.6   | Faults availability               |
|   | 7.7   | I2C programming/reading sequences |
| 8 | Pack  | age information                   |
| 9 | Revi  | sion history                      |
|   |       |                                   |

# List of tables

| Table 1.  | Device summary                            |
|-----------|-------------------------------------------|
|           | •                                         |
| Table 2.  | Absolute maximum ratings 6                |
| Table 3.  | Thermal data                              |
| Table 4.  | Electrical characteristics                |
| Table 5.  | Address selection                         |
| Table 6.  | IB1                                       |
| Table 7.  | IB2                                       |
| Table 8.  | DB1                                       |
| Table 9.  | DB2                                       |
| Table 10. | Double fault table for turn on diagnostic |
| Table 11. | Document revision history                 |



# List of figures

| Figure 1.          | Block diagram                                                                        |
|--------------------|--------------------------------------------------------------------------------------|
| Figure 2.          | Pin connections (top view)                                                           |
| Figure 3.          | Quiescent drain current vs. supply voltage11                                         |
| Figure 4.          | Output power vs. supply voltage                                                      |
| Figure 5.          | Output power vs. supply voltage                                                      |
| Figure 6.          | Output power vs. supply voltage                                                      |
| Figure 7.          | Distortion vs. output power                                                          |
| Figure 8.          | Distortion vs. output power                                                          |
| Figure 9.          | Distortion vs. output power                                                          |
| Figure 10.         | Distortion vs. output power                                                          |
| Figure 11.         | Distortion vs. output power                                                          |
| Figure 12.         | Distortion vs. frequency 12                                                          |
| Figure 13.         | Distortion vs. output voltage (LD mode) 12                                           |
| Figure 14.         | Cross talk vs. frequency 12                                                          |
| Figure 15.         | Cross talk vs. frequency (LD mode) 13                                                |
| Figure 16.         | CMRRR vs. frequency                                                                  |
| Figure 17.         | Output attenuation vs. supply voltage (vs. dependent muting)                         |
| Figure 18.         | Output attenuation vs. mute pin voltage                                              |
| Figure 19.         | Power dissipation vs. output power                                                   |
| $(4\Omega - SINE)$ | 13                                                                                   |
| Figure 20.         | Power dissipation vs. output power (2 $\Omega$ - SINE)                               |
| Figure 21.         | Power dissipation vs. average output power (Audio program simulation, $4\Omega$ ) 14 |
| Figure 22.         | Power dissipation vs. average output power (Audio program simulation, $2\Omega$ ) 14 |
| Figure 23.         | ITU R-ARM frequency response, weighting filter for transient pop14                   |
| Figure 24.         | Application circuit (TDA7575B) 15                                                    |
| Figure 25.         | Application circuit (TDA7575BPD) 15                                                  |
| Figure 26.         | Data validity on the I2C bus 16                                                      |
| Figure 27.         | Timing diagram on the I2C bus                                                        |
| Figure 28.         | Timing acknowledge clock pulse 17                                                    |
| Figure 29.         | Turn - on diagnostic: working principle                                              |
| Figure 30.         | SVR and output behavior - case 1: without turn-on diagnostic                         |
| Figure 31.         | SVR and output pin behavior - case 2: with turn-on diagnostic                        |
| Figure 32.         | Short circuit detection thresholds                                                   |
| Figure 33.         | Load detection thresholds - high gain setting 24                                     |
| Figure 34.         | Load detection thresholds - high gain setting 24                                     |
| Figure 35.         | Restart timing without diagnostic enable                                             |
| Figure 36.         | Restart timing with diagnostic enable                                                |
| Figure 37.         | Current detection high: Load impedance  Z  vs. output peak voltage27                 |
| Figure 38.         | Current detection low: Load impedance  Z  vs. output peak voltage                    |
| Figure 39.         | PowerSO36 (slug up) mechanical data and package dimensions                           |
| Figure 40.         | Flexiwatt 27 mechanical data and package dimensions                                  |



## 1 Block and pins diagrams









## 2 Electrical specifications

## 2.1 Absolute maximum ratings

| Table 2. | Absolute | maximum | ratings |
|----------|----------|---------|---------|
| Table 2. | Absolute | maximum | raunys  |

| Symbol                            | Parameter                                      | Value      | Unit |
|-----------------------------------|------------------------------------------------|------------|------|
| V <sub>op</sub>                   | Operating supply voltage                       | 18         | V    |
| V <sub>S</sub>                    | DC supply voltage                              | 28         | V    |
| V <sub>peak</sub>                 | Peak supply voltage (for t = 50ms)             | 50         | V    |
| V <sub>CK</sub>                   | CK pin voltage                                 | 6          | V    |
| V <sub>DATA</sub>                 | Data pin voltage                               | 6          | V    |
| ۱ <sub>0</sub>                    | Output peak current (not repetitive t = 100ms) | 8          | А    |
| Ι <sub>Ο</sub>                    | Output peak current (repetitive f > 10Hz)      | 6          | А    |
| P <sub>tot</sub>                  | Power dissipation $T_{case} = 70^{\circ}C$     | 86         | W    |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature               | -55 to 150 | °C   |

## 2.2 Thermal data

| Table | 3          | Thermal | data |
|-------|------------|---------|------|
| Table | <b>J</b> . | Incinai | uata |

| Symbol                 | Parameter                           |     | PowerSO36 | Flexiwatt 27 | Unit |
|------------------------|-------------------------------------|-----|-----------|--------------|------|
| R <sub>th j-case</sub> | Thermal resistance junction to case | Max | 1         | 1            | °C/W |

## 2.3 Electrical characteristics

#### Table 4. Electrical characteristics

```
(V<sub>S</sub> = 14.4V; f=1KHz; R_L=4\Omega; T_{amb}= 25°C unless otherwise specified)
```

| Symbol          | Parameter                       | Test condition                                                                                                                                        | Min.     | Тур.           | Max. | Unit |
|-----------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|------|------|
| Power an        | nplifier                        |                                                                                                                                                       |          | <u>.</u>       |      |      |
| Vs              | Supply voltage range            |                                                                                                                                                       | 8        |                | 18   | V    |
| I <sub>d</sub>  | Total quiescent drain current   |                                                                                                                                                       | 50       | 130            | 200  | mA   |
| Po Output power |                                 | Max. power <sup>(1)</sup>                                                                                                                             | 35       | 40             |      | W    |
|                 | THD = 10%<br>THD = 1%; BTL mode | 25                                                                                                                                                    | 28<br>22 |                | W    |      |
| 10              |                                 | $\begin{aligned} R_{L} &= 2\Omega; \text{ THD 10\%} \\ R_{L} &= 2\Omega; \text{ THD 1\%} \\ R_{L} &= 2\Omega; \text{ Max. power}^{(1)} \end{aligned}$ | 45<br>70 | 50<br>37<br>75 |      | W    |

### Table 4. Electrical characteristics (continued)

(V\_S = 14.4V; f=1KHz; RL=4 $\Omega$ ; Tamb= 25°C unless otherwise specified)

| Symbol           | Parameter                                   | Test condition                                                                                                               | Min.      | Тур.                | Max.       | Unit |
|------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------|------------|------|
| Po               | Output power                                | Single channel configuration<br>(1 $\Omega$ pin >2.5V); R <sub>L</sub> = 1 $\Omega$ ;<br>THD 3%<br>Max. power <sup>(1)</sup> | 80<br>140 | 84<br>150           |            | w    |
|                  |                                             | $P_O = 1-12W$ ; STD MODE<br>HE MODE; $P_O = 1-2W$<br>HE MODE; $P_O = 4-8W$                                                   |           | 0.03<br>0.03<br>0.5 | 0.1<br>0.1 | %    |
| THD              | Total harmonic distortion                   | P <sub>O</sub> = 1-12W, f = 10kHz                                                                                            |           | 0.15                | 0.5        | %    |
| me               |                                             | R <sub>L</sub> = 2; HE MODE; Po = 3W                                                                                         |           | 0.03                | 0.5        | %    |
|                  |                                             | Single channel configuration<br>(1 $\Omega$ pin >2.5V); R <sub>L</sub> = 1; P <sub>O</sub> = 4-<br>30W                       |           | 0.02                | 0.1        | %    |
| CT               | Cross talk                                  | $R_{g} = 600\Omega; P_{O} = 1W$                                                                                              | 60        | 75                  |            | dB   |
| R <sub>IN</sub>  | Input impedance                             |                                                                                                                              | 60        | 100                 | 130        | KΩ   |
| G <sub>V1</sub>  | Voltage gain 1 (default)                    |                                                                                                                              | 25        | 26                  | 27         | dB   |
| $\Delta G_{V1}$  | Voltage gain match 1                        |                                                                                                                              | -1        | 0                   | 1          | dB   |
| G <sub>V2</sub>  | Voltage gain 2                              |                                                                                                                              | 11        | 12                  | 13         | dB   |
| $\Delta G_{V2}$  | Voltage gain match 2                        |                                                                                                                              | -1        | 0                   | 1          | dB   |
| E <sub>IN1</sub> | Output noise voltage gain 1                 | $R_g = 600\Omega$ ; Gv = 26dB<br>filter 20 to 22kHz                                                                          |           | 40                  | 60         | μV   |
| E <sub>IN2</sub> | Output noise voltage gain 2                 | $R_g = 600\Omega$ ; Gv = 12dB<br>filter 20 to 22kHz                                                                          |           | 15                  | 25         | μV   |
| SVR              | Supply voltage rejection                    | f = 100Hz to 10kHz; V <sub>r</sub> = 1Vpk;<br>R <sub>g</sub> = 600Ω                                                          | 50        | 60                  |            | dB   |
| BW               | Power bandwidth                             | (-3dB)                                                                                                                       | 100       |                     |            | KHz  |
| A <sub>SB</sub>  | Stand-by attenuation                        |                                                                                                                              | 90        | 100                 |            | dB   |
| I <sub>SB</sub>  | Stand-by current consumption                | V <sub>st-by</sub> = 0V                                                                                                      |           | 2                   | 10         | μA   |
| A <sub>M</sub>   | Mute attenuation                            |                                                                                                                              | 80        | 90                  |            | dB   |
| V <sub>OS</sub>  | Offset voltage                              | Mute & play                                                                                                                  | -45       | 0                   | 45         | mV   |
| V <sub>AM</sub>  | Min. supply mute threshold                  |                                                                                                                              | 7         | 7.5                 | 8          | V    |
| CMRR             | Input CMRR                                  | $V_{CM}$ = 1Vpk-pk; Rg = 0 $\Omega$                                                                                          | 56        | 60                  |            | dB   |
| V <sub>MC</sub>  | Maximum common mode input level             | f = 1kHz                                                                                                                     |           |                     | 1          | Vrms |
| SR               | Slew rate                                   |                                                                                                                              | 1.5       | 4                   |            | V/µs |
| A)/              | During mute ON/OFF output<br>offset voltage | ITU R-ARM weighted                                                                                                           | -10       |                     | +10        | mV   |
| $\Delta V_{OS}$  | During St-By ON/OFF output offset voltage   | see Figure 23                                                                                                                | -10       |                     | +10        | mV   |



| Table 4. Electrical characteristics ( | (continued) |
|---------------------------------------|-------------|
|---------------------------------------|-------------|

(V\_S = 14.4V; f=1KHz; R\_L=4\Omega; T\_{amb}= 25^{\circ}C unless otherwise specified)

| Symbol           | Parameter                                                  | Test condition                                           | Min.        | Тур.     | Max.     | Unit     |
|------------------|------------------------------------------------------------|----------------------------------------------------------|-------------|----------|----------|----------|
| T <sub>ON</sub>  | Turn on delay                                              | D2 (IB1) 0 to 1                                          |             | 15       | 40       | ms       |
| T <sub>OFF</sub> | Turn off delay                                             | D2 (IB1) 1 to 0                                          |             | 15       | 40       | ms       |
| V <sub>OFF</sub> | St-by pin for st-by                                        |                                                          | 0           |          | 1.5      | V        |
| $V_{SB}$         | St-by pin for standard bridge                              |                                                          | 3.5         |          | 5        | V        |
| V <sub>HE</sub>  | St-by pin for Hi-eff                                       |                                                          | 7           |          | 18       | V        |
|                  | St-by pin current                                          | 1.5 < V <sub>stby/HE</sub> < 18V                         | 7           | 160      | 200      | μA       |
| Ι <sub>Ο</sub>   | St-by pin current                                          | V <sub>stby</sub> < 1.5V                                 | -10         | 0        | 10       | μA       |
| V <sub>m</sub>   | Mute pin voltage for mute mode                             |                                                          | 0           |          | 1.5      | V        |
| V <sub>m</sub>   | Mute pin voltage for play mode                             |                                                          | 3.5         |          | 18       | V        |
| ۱ <sub>m</sub>   | Mute pin current (st_by)                                   | V <sub>mute</sub> = 0V, V <sub>stby</sub> < 1.5V         | -5          | 0        | 5        | μA       |
| ۱ <sub>m</sub>   | Mute pin current (operative)                               | 0V < V <sub>mute</sub> < 18V, V <sub>stby</sub> > 3.5V   |             | 65       | 100      | μA       |
| V <sub>I2C</sub> | I <sup>2</sup> C pin voltage for I <sup>2</sup> C disabled |                                                          | 0           |          | 1.5      | V        |
| V <sub>I2C</sub> | I <sup>2</sup> C pin voltage for I <sup>2</sup> C enabled  |                                                          | 2.5         |          | 18       | V        |
| I <sup>2</sup> C | I <sup>2</sup> C pin current (st-by)                       | 0V < I <sup>2</sup> C EN < 18V, V <sub>stby</sub> < 1.5V | -5          | 0        | 5        | μA       |
| l <sup>2</sup> C | I <sup>2</sup> C pin current (operative)                   | I <sup>2</sup> C EN <18V, V <sub>stby</sub> >3.5V        | 7           | 11       | 15       | μA       |
| $V_{1\Omega}$    | $1\Omega$ pin voltage for 2ch mode                         |                                                          | 0           |          | 1.5      | V        |
| $V_{1\Omega}$    | $1\Omega$ pin voltage for $1\Omega$ mode                   |                                                          | 2.5         |          | 18       | V        |
| $I_{1\Omega}$    | 1 $\Omega$ pin current (st-by)                             | 0V < 1Ω <18V, V <sub>stby</sub> < 1.5V                   | -5          | 0        | 5        | μA       |
| $I_{1\Omega}$    | 1 $\Omega$ pin current (operative)                         | 1Ω <18V, V <sub>stby</sub> > 3.5V                        | 7           | 11       | 15       | μA       |
| La               | A min and the sur-                                         | Low logic level                                          | 0           |          | 1.5      | V        |
| Ha               | A pin voltage                                              | High logic level                                         | 2.5         |          | 18       | V        |
| la               | A pin current (st-by)                                      | 0V < A < 18V, V <sub>stby</sub> < 1.5V                   | -5          | 0        | 5        | μA       |
| la               | A pin current (operative)                                  | A<18V, V <sub>stby</sub> > 3.5V                          | 7           | 11       | 15       | μA       |
| Lb               | D min un literat                                           | Low logic level                                          | 0           |          | 1.5      | V        |
| Hb               | B pin voltage                                              | High logic level                                         | 2.5         |          | 18       | V        |
| lb               | B pin current (st-by)                                      | 0V < B < 18V, V <sub>stby</sub> < 1.5V                   | -5          | 0        | 5        | μA       |
| lb               | B pin current (operative)                                  | B < 18V, V <sub>stby</sub> > 3.5V                        | 7           | 11       | 15       | μA       |
| Τ <sub>W</sub>   | Thermal warning                                            |                                                          |             | 150      |          | °C       |
| T <sub>PI</sub>  | Thermal protection intervention                            |                                                          |             | 170      |          | °C       |
| I <sub>CDH</sub> | Clip pin high leakage current                              | CD off, 0V < V <sub>CD</sub> < 5.5V                      | -15         | 0        | 15       | μA       |
| I <sub>CDL</sub> | Clip pin low sink current                                  | CD on; V <sub>CD</sub> < 300mV                           | 1           |          |          | mA       |
|                  |                                                            | D0 (IB1) = 0                                             | 0.8         | 1.3      | 2.5      | %        |
| CD               | Clip detect THD level                                      | D0 (IB1) = 1                                             | 5           | 10       | 15       | %        |
| (*) ST-BY        | Pin high enables I <sup>2</sup> C bus; ST-BY               | Pin low puts the device in ST-BY co                      | ndition.(se | e "prog" | for more | details) |



### Table 4. Electrical characteristics (continued)

(V\_S = 14.4V; f=1KHz; RL=4\Omega; T\_{amb}= 25^{\circ}C unless otherwise specified)

| Symbol    | Parameter                                                                                            | Test condition                                                                                   | Min.                    | Тур. | Max.                | Unit |
|-----------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|------|---------------------|------|
| Turn on d | liagnostics (Power amplifier mod                                                                     | de)                                                                                              |                         |      | . <u> </u>          |      |
| Pgnd      | Short to GND det. (below this limit, the Output is considered in Short Circuit to GND)               | Power amplifier in st-by condition                                                               |                         |      | 1.2                 | V    |
| Pvs       | Short to Vs det. (above this<br>limit, the Output is considered<br>in Short Circuit to VS)           |                                                                                                  | V <sub>s</sub> -0.9     |      |                     | V    |
| Pnop      | Normal operation<br>thresholds.(Within these limits,<br>the Output is considered<br>without faults). |                                                                                                  | 1.8                     |      | V <sub>s</sub> -1.5 | V    |
| Lsc       | Shorted load det.                                                                                    |                                                                                                  |                         |      | 0.5                 | Ω    |
| Lop       | Open load det.                                                                                       |                                                                                                  | 130                     |      |                     | Ω    |
| Lnop      | Normal load det.                                                                                     |                                                                                                  | 1.5                     |      | 70                  | Ω    |
| TUrn on o | diagnostics (Line driver mode)                                                                       |                                                                                                  |                         |      |                     |      |
| Pgnd      | Short to GND det. (below this limit, the Output is considered in Short Circuit to GND)               |                                                                                                  |                         |      | 1.2                 | V    |
| Pvs       | Short to Vs det. (above this<br>limit, the Output is considered<br>in Short Circuit to VS)           |                                                                                                  | V <sub>s</sub> -0.9     |      |                     | V    |
| Pnop      | Normal operation<br>thresholds.(Within these limits,<br>the Output is considered<br>without faults). | Power amplifier in st-by                                                                         | 1.8                     |      | V <sub>s</sub> -1.5 | V    |
| Lsc       | Shorted load det.                                                                                    |                                                                                                  |                         |      | 1.5                 | Ω    |
| Lop       | Open load det.                                                                                       |                                                                                                  | 400                     |      |                     | Ω    |
| Lnop      | Normal load det.                                                                                     |                                                                                                  | 4.5                     |      | 200                 | Ω    |
| Permane   | nt diagnostics (Power amplifier i                                                                    | mode or line driver mode)                                                                        |                         |      |                     |      |
| Pgnd      | Short to GND det. (below this limit, the Output is considered in Short Circuit to GND)               | Power amplifier in Mute or Play<br>condition, one or more short<br>circuits protection activated |                         |      | 1.2                 | V    |
| Pvs       | Short to Vs det. (above this<br>limit, the Output is considered<br>in Short Circuit to VS)           |                                                                                                  | V <sub>s</sub> -<br>0.9 |      |                     | V    |
| Pnop      | Normal operation<br>thresholds.(Within these limits,<br>the Output is considered<br>without faults). |                                                                                                  | 1.8                     |      | V <sub>s</sub> -1.5 | V    |
|           | Shorted load det.                                                                                    | Pow. amp. mode                                                                                   |                         |      | 0.5                 | Ω    |
| Lsc       | Shuteu luau uet.                                                                                     | Line driver mode                                                                                 |                         |      | 1.5                 | Ω    |



### Table 4. Electrical characteristics (continued)

(V\_S = 14.4V; f=1KHz; RL=4\Omega; T\_{amb}= 25^{\circ}C unless otherwise specified)

| Symbol                  | Parameter                     | Test condition                                            | Min. | Тур. | Max. | Unit |
|-------------------------|-------------------------------|-----------------------------------------------------------|------|------|------|------|
| v <sub>o</sub>          | Offset detection              | Power amplifier in play condition<br>AC input signals = 0 | ±1.5 | ±2   | ±2.5 | V    |
| I <sub>NLH</sub>        | Normal load current detection | V <sub>O</sub> < (V <sub>S</sub> - 5)pk IB2 (D0) = 0      | 500  |      |      | mA   |
| I <sub>NLL</sub>        | Normal load current detection | V <sub>O</sub> < (V <sub>S</sub> - 5)pk IB2 (D0) = 1      | 250  |      |      | mA   |
| I <sub>OLH</sub>        | Open load current detection   | V <sub>O</sub> < (V <sub>S</sub> - 5)pk IB2 (D0) = 0      |      |      | 250  | mA   |
| I <sub>OLL</sub>        | Open load current detection   | V <sub>O</sub> < (V <sub>S</sub> - 5)pk IB2 (D0) =1       |      |      | 125  | mA   |
| I <sup>2</sup> C bus ir | nterface                      |                                                           |      |      |      |      |
| f <sub>SCL</sub>        | Clock frequency               |                                                           |      |      | 400  | KHz  |
| V <sub>IL</sub>         | Input low voltage             |                                                           |      |      | 1.5  | V    |
| V <sub>IH</sub>         | Input high voltage            |                                                           | 2.3  |      |      | V    |

1. Saturated sqare wave output.



## 3 Electrical characteristics curves

Figure 3. Quiescent drain current vs. supply Figure 4. Output power vs. supply voltage voltage











Figure 8. Distortion vs. output power



57

#### Figure 9. Distortion vs. output power











Figure 13. Distortion vs. output voltage (LD mode)

THD (%)

LD mode

Vs=14.4V

RL=100 Ohm

2

3

10

1

0.1

0.01

0.001

0 1





CROSSTALK (dB) CMRR (dB) -20 -40 LD mode Vo=1 Vrms -30 Vcm=1 Vpp -40 RL=100 Ohm -50 -50 -60 -70 -60 -80 -90 100 -70 1000 100 10000 10 100 10000 10 1000 f (Hz) f (Hz)

#### Figure 15. Cross talk vs. frequency (LD mode)



Figure 17. Output attenuation vs. supply voltage (vs. dependent muting)





Figure 19. Power dissipation vs. output power Figure 20. Power dissipation vs. output power (4Ω - SINE)

(2 $\Omega$  - SINE)



57





Figure 23. ITU R-ARM frequency response, weighting filter for transient pop







## 4 Application circuit





Figure 25. Application circuit (TDA7575BPD)





# 5 I<sup>2</sup>C bus interface

Data transmission from microprocessor to the TDA7575B and vice versa takes place through the 2 wires  $I^2C$  BUS interface, consisting of the two lines SDA and SCL (pull-up resistors to positive supply voltage must be connected).

### 5.1 Data validity

As shown by *Figure 26*, the data on the SDA line must be stable during the high period of the clock.

The HIGH and LOW state of the data line can only change when the clock signal on the SCL line is LOW.

### 5.2 Start and stop conditions

As shown by *Figure 27* a start condition is a HIGH to LOW transition of the SDA line while SCL is HIGH.

The stop condition is a LOW to HIGH transition of the SDA line while SCL is HIGH.

### 5.3 Byte format

Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is transferred first.

## 5.4 Acknowledge

The transmitter<sup>(\*)</sup> puts a resistive HIGH level on the SDA line during the acknowledge clock pulse (see *Figure 28*). The receiver<sup>(\*\*)</sup> the acknowledges has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse.

- (\*) Transmitter
  - = master ( $\mu$ P) when it writes an address to the TDA7575B
  - = slave (TDA7575B) when the  $\mu$ P reads a data byte from TDA7575B

- = slave (TDA7575B) when the  $\mu$ P writes an address to the TDA7575B
- = master ( $\mu$ P) when it reads a data byte from TDA7575B

#### Figure 26. Data validity on the I<sup>2</sup>C bus





<sup>(\*\*)</sup> Receiver









### 5.5 1 $\Omega$ capability setting

It is possible to drive  $1\Omega$  load paralleling the outputs into a single channel.

In order to implement this feature, outputs are to be connected on the board as follows:

OUT1+ (PIN35 and PIN36) shorted to OUT2+ (PIN19 and PIN20)

OUT1- (PIN28 and PIN29) shorted to OUT2- (PIN26 and PIN27).

It is recommended to minimize the impedance on the board between OUT2 and the load in order to minimize THD distortion. It is also recommended to control the maximum mismatch impedance between V<sub>CC</sub> pins (PIN21/PIN22 respect to PIN33/PIN34) and between PWGND pins (PIN24/PIN25 respect to PIN30/PIN31), mismatch that must not exceed a value of 20 m $\Omega$ .

With 1 $\Omega$  feature settled the active input is IN2 (PIN17 and PIN18), therefore IN1 pins should be let floating.

It is possible to set the load capability acting on  $1\Omega$  pin as follows:

 $1\Omega$  PIN (PIN15) < 1.5V: two channels mode (for a minimum load of  $2\Omega$ )

 $1\Omega$  PIN (PIN15) > 2.5V: one channel mode (for  $1\Omega$  load).

IT IS TO REMEMBER THAT 1

OHM FUNCTION IS A HARDWARE SELECTION.

Therefore it is recommended to leave  $1\Omega \text{ PIN}$  floating or shorted to GND to set the two channels mode configuration, or to short  $1\Omega \text{ PIN}$  to V<sub>CC</sub> to set the one channel ( $1\Omega$ ) configuration.

## 5.6 I<sup>2</sup>C abilitation setting

It is possible to disable the  $I^2C$  interface by acting on  $I^2C$  PIN (PIN16) and control the TDA7575B by means of the usual ST-BY and MUTE pins. In order to activate or deactivate this feature,  $I^2C$  PIN must be set as follows:



 $I^2C$  PIN (PIN16) < 1.5V:  $I^2C$  bus interface deactivated

I<sup>2</sup>C PIN (PIN16) > 2.5V: I<sup>2</sup>C bus interface activated

It is also possible to let I<sup>2</sup>C PIN floating to deactivate the I<sup>2</sup>C bus interface, or to short I<sup>2</sup>C PIN to V<sub>CC</sub> to activate it.

In particular:

 $I^2C$  ENABLED:  $I^2C$  pin (PIN16) > 2.5V

- STD MODE: V<sub>stbv</sub> (PIN5) > 3.5V, IB2(D1)=0
- HE MODE: V<sub>stbv</sub> (PIN5) > 3.5V, IB2(D1)=1
- PLAY MODE: V<sub>mute</sub> (pin 4) >3.5V, IB1 (D2) = 1

The amplifier can always be switched off by putting  $V_{stby}$  to 0V, but with I<sup>2</sup>C enabled it can be turn on only through I<sup>2</sup>C (with  $V_{stby}$ >3.5V).

 $I^2C$  DISABLED:  $I^2C$  pin (PIN16) < 1.5V

- STD MODE: 3.5V < st-by (PIN5) < 5
- HE MODE: V<sub>stby</sub> (PIN5) > 7V
- PLAY MODE: V<sub>mute</sub> (pin 4) >3.5V

For both STD and HE MODE the play/mute mode can be set acting on  $V_{mute}$  pin.

When I<sup>2</sup>C BUS is disabled, when a fault is detected PIN 14 (CD-OUT) is pulled down by the internal logic circuitry. The faults detected are the short circuit to ground, to  $V_{CC}$  and across the load (after an aver current detection).



## 6 Software specifications

All the functions of the TDA7575B are activated by  $\mathrm{I}^2\mathrm{C}$  interface.

The bit 0 of the "ADDRESS BYTE" defines if the next bytes are write instruction (from  $\mu$ P to TDA7575B) or read instruction (from TDA7575B to  $\mu$ P).

| Table 5. | Address selection |
|----------|-------------------|
| A6       | 1                 |
| A5       | 1                 |
| A4       | 0                 |
| A3       | 1                 |
| A2       | 0                 |
| A1       | В                 |
| A0       | A                 |
| R/W      | X                 |

Table 5.Address selection

If R/W = 0, the  $\mu$ P sends 2 "Instruction Bytes": IB1 and IB2.

#### Table 6. IB1

| Table 0. | ID I                                                                 |
|----------|----------------------------------------------------------------------|
| D7       | 0                                                                    |
| D6       | Diagnostic enable (D6 = 1)<br>Diagnostic defeat (D6 = 0)             |
| D5       | Offset Detection enable (D5 = 1)<br>Offset Detection defeat (D5 = 0) |
| D4       | Gain = 26dB (D4 = 0)<br>Gain = 12dB (D4 = 1)                         |
| D3       | 0                                                                    |
| D2       | Mute (D2 = 0)<br>Unmute (D2 = 1)                                     |
| D1       | 0                                                                    |
| D0       | CD 2% (D0 = 0)<br>CD 10% (D0 = 1)                                    |



| Table 7. | IB2                                                                                                           |
|----------|---------------------------------------------------------------------------------------------------------------|
| D7       | 0                                                                                                             |
| D6       | 0                                                                                                             |
| D5       | 0                                                                                                             |
| D4       | Stand-by on - Amplifier not working - $(D4 = 0)$<br>Stand-by off - Amplifier working - $(D4 = 1)$             |
| D3       | Power Amplifier Mode Diagnostic (D3 = 0);<br>Line Driver Mode Diagnostic (D3 = 1)                             |
| D2       | Current Detection Diagnostic Enabled (D2 = 1)<br>Current Detection Diagnostic Defeat (D2 = 0)                 |
| D1       | Power amplifier working in standard mode (D1 = 0)<br>Power amplifier working in high efficiency mode (D1 = 1) |
| D0       | Current Detection Threshold HIGH (D7 =0)<br>Current Detection Threshold LOW (D7 =1)                           |

If R/W = 1, the TDA7575B sends 2 "Diagnostics Bytes" to  $\mu$ P: DB1 and DB2.

#### Table 8. DB1

| D7 | Thermal warming (if Tchip $\ge 150^{\circ}$ C, D7 = 1)                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| D6 | Diag. cycle not activated or not terminated ( $D6 = 0$ )<br>Diag. cycle terminated ( $D6 = 1$ )                                                                                                                                                                                                 |  |  |  |  |  |  |
| D5 | Channel 1<br>current detection IB2 (D0) = 0Channel LF<br>current detection IB2 (D0) = 1Output peak current < 250 mA - Open load (D5 = 1)Output peak current < 125 mA - Open load (D5 = 1)Output peak current > 500 mA - Normal load (D5 = 0)Output peak current > 250 mA - Normal load (D5 = 0) |  |  |  |  |  |  |
| D4 | Channel 1<br>Turn-on diagnostic (D4 = 0)<br>Permanent diagnostic (D4 = 1)                                                                                                                                                                                                                       |  |  |  |  |  |  |
| D3 | Channel 1<br>Normal load (D3 = 0)<br>Short load (D3 = 1)                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| D2 | Channel 1<br>Turn-on diag.: No open load (D2 = 0)<br>Open load detection (D2 = 1)<br>Offset diag.: No output offset (D2 = 0)<br>Output offset detection (D2 = 1)                                                                                                                                |  |  |  |  |  |  |
| D1 | Channel 1<br>No short to $V_{cc}$ (D1 = 0)<br>Short to $V_{cc}$ (D1 = 1)                                                                                                                                                                                                                        |  |  |  |  |  |  |
| D0 | Channel 1<br>No short to GND (D1 = 0)<br>Short to GND (D1 = 1)                                                                                                                                                                                                                                  |  |  |  |  |  |  |



| Table 9 | 9. DB2                                                                                                                                                                      |                                                                                                                                                          |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7      | Offset detection not activated (D7 = 0)<br>Offset detection activated (D7 = 1)                                                                                              |                                                                                                                                                          |
| D6      | Current sensor not activated (D6 = 0)<br>Current sensor activated (D6 = 1)                                                                                                  |                                                                                                                                                          |
| D5      | Channel LR<br>Current detection IB2 (D0) = 0<br>Output peak current < 250 mA - Open load (D5 = 1)<br>Output peak current > 500 mA - Normal load (D5 = 0)                    | Channel LR<br>Current detection IB2 (D0) = 1<br>Output peak current < TBD mA - Open load (D5 = 1)<br>Output peak current > TBD mA - Normal load (D5 = 0) |
| D4      | Channel 2<br>Turn-on diagnostic (D4 = 0)<br>Permanent diagnostic (D4 = 1)                                                                                                   | <u>.</u>                                                                                                                                                 |
| D3      | Channel 2<br>Normal load (D3 = 0)<br>Short load (D3 = 1)                                                                                                                    |                                                                                                                                                          |
| D2      | Channel 2<br>Turn-on diag.: No open load $(D2 = 0)$<br>Open load detection $(D2 = 1)$<br>Permanent diag.: No output offset $(D2 = 0)$<br>Output offset detection $(D2 = 1)$ |                                                                                                                                                          |
| D1      | Channel 2<br>No short to $V_{cc}$ (D1 = 0)<br>Short to $V_{cc}$ (D1 = 1)                                                                                                    |                                                                                                                                                          |
| D0      | Channel 2<br>No short to GND (D1 = 0)<br>Short to GND (D1 = 1)                                                                                                              |                                                                                                                                                          |

## 6.1 Examples of bytes sequence

1 - Turn-On diagnostic - Write operation

|       | ° '                      |     |                 |     |     |     |      |
|-------|--------------------------|-----|-----------------|-----|-----|-----|------|
| Start | Address byte with D0 = 0 | ACK | IB1 with D6 = 1 | ACK | IB2 | ACK | STOP |
|       |                          | -   |                 |     |     |     |      |

#### 2 - Turn-On diagnostic - Read operation

| Start         Address byte with D0 = 1         ACK         DB1         ACK         DB2         ACK         STOP |       |                          |     |     |     |     |     |      |
|-----------------------------------------------------------------------------------------------------------------|-------|--------------------------|-----|-----|-----|-----|-----|------|
|                                                                                                                 | Start | Address byte with D0 = 1 | ACK | DB1 | ACK | DB2 | ACK | STOP |

The delay from 1 to 2 can be selected by software, starting from T.B.D. ms

#### **3a** - Turn-On of the power amplifier with mute on, diagnostic defeat.

| Start | Address byte with D0 = 0 | ACK | IB1      | ACK | IB2      | ACK | STOP |
|-------|--------------------------|-----|----------|-----|----------|-----|------|
|       |                          |     | X000XXXX |     | XXX1XX1X |     |      |

#### 3b - Turn-Off of the power amplifier

| Start | Address byte with D0 = 0 | ACK | IB1      | ACK | IB2      | ACK | STOP |
|-------|--------------------------|-----|----------|-----|----------|-----|------|
|       |                          |     | X0XXXXXX |     | XXX0XXXX |     |      |

#### 4 - Offset detection procedure enable

| Start | Address byte with D0 = 0 | ACK | IB1      | ACK | IB2      | ACK | STOP |
|-------|--------------------------|-----|----------|-----|----------|-----|------|
|       |                          |     | XX1XX1XX |     | XXX1XXXX |     |      |

**5** - Offset detection procedure stop and reading operation (the results are valid only for the offset detection bits (D2 of the bytes DB1, DB2, DB3, DB4).

- The purpose of this test is to check if a D.C. offset (2V typ.) is present on the outputs, produced by input capacitor with anomalous leakage current or humidity between pins.
- The delay from 4 to 5 can be selected by software, starting from T.B.D. ms



## 7 Diagnostics functional description

### 7.1 Turn-on diagnostic

It is activated at the turn-on (stand-by out) under I<sup>2</sup>C bus request. Detectable output faults are:

- SHORT TO GND
- SHORT TO Vs
- SHORT ACROSS THE SPEAKER
- OPEN SPEAKER

To verify if any of the above misconnections are in place, a subsonic (inaudible) current pulse (*Figure 29*) is internally generated, sent through the speaker(s) and sunk back. The Turn On diagnostic status is internally stored until a successive diagnostic pulse is requested (after a  $I^2C$  reading).

If the "stand-by out" and "diag. enable" commands are both given through a single programming step, the pulse takes place first (power stage still in stand-by mode, low, outputs = high impedance).

Afterwards, when the Amplifier is biased, the PERMANENT diagnostic takes place. The previous Turn On state is kept until a short appears at the outputs.





Fig. *Figure 30* and *Figure 31* show SVR and OUTPUT waveforms at the turn-on (stand-by out) with and without Turn-on diagnostic.





23/32

5/



Figure 31. SVR and output pin behavior - case 2: with turn-on diagnostic

The information related to the outputs status is read and memorized at the end of the current pulse top. The acquisition time is 100 ms (typ.). No audible noise is generated in the process. As for SHORT TO GND / Vs the fault-detection thresholds remain unchanged from 26 dB to 12 dB gain setting. They are as follows:

#### Figure 32. Short circuit detection thresholds



Concerning SHORT ACROSS THE SPEAKER / OPEN SPEAKER, the threshold varies from 26 dB to 12 dB gain setting, since different loads are expected (either normal speaker's impedance or high impedance). The values in case of 26 dB gain are as follows:

Figure 33. Load detection thresholds - high gain setting



If the Line-Driver mode (Gv= 12 dB and Line Driver Mode diagnostic = 1) is selected, the same thresholds will change as follows:

#### Figure 34. Load detection thresholds - high gain setting



 $\overline{\mathbf{A}}$ 

### 7.2 Permanent diagnostics

Detectable conventional faults are:

- SHORT TO GND
- SHORT TO Vs
- SHORT ACROSS THE SPEAKER

The following additional features are provided:

- OUTPUT OFFSET DETECTION

The TDA7575B has 2 operating statuses:

- 1. RESTART mode. The diagnostic is not enabled. Each audio channel operates independently from each other. If any of the a.m. faults occurs, only the channel(s) interested is shut down. A check of the output status is made every 1 ms (fig. 30). Restart takes place when the overload is removed.
- 2. DIAGNOSTIC mode. It is enabled via I<sup>2</sup>C bus and self activates if an output overload (such to cause the intervention of the short-circuit protection) occurs to the speakers outputs. Once activated, the diagnostics procedure develops as follows (fig. 31):
  - To avoid momentary re-circulation spikes from giving erroneous diagnostics, a check of the output status is made after 1ms: if normal situation (no overloads) is detected, the diagnostic is not performed and the channel returns back active.
  - Instead, if an overload is detected during the check after 1 ms, then a diagnostic cycle having a duration of about 100 ms is started.
  - After a diagnostic cycle, the audio channel interested by the fault is switched to RESTART mode. The relevant data are stored inside the device and can be read by the microprocessor. When one cycle has terminated, the next one is activated by an I<sup>2</sup>C reading. This is to ensure continuous diagnostics throughout the carradio operating time.
  - To check the status of the device a sampling system is needed. The timing is chosen at microprocessor level (over than half a second is recommended).

# Figure 35. Restart timing without diagnostic enable (permanent) each 1ms time, a sampling of the fault is done



#### Figure 36. Restart timing with diagnostic enable (permanent)



25/32

### 7.3 Output DC offset detection

Any DC output offset exceeding +/- 2 V are signalled out. This inconvenient might occur as a consequence of initially defective or aged and worn-out input capacitors feeding a DC component to the inputs, so putting the speakers at risk of overheating.

This diagnostic has to be performed with low-level output AC signal (or Vin = 0).

The test is run with selectable time duration by microprocessor (from a "start" to a "stop" command):

- START = Last reading operation or setting IB1 D5 (OFFSET enable) to 1
- STOP = Actual reading operation

Excess offset is signalled out if persistent throughout the assigned testing time. This feature is disabled if any overloads leading to activation of the short-circuit protection occurs in the process.

### 7.4 AC diagnostic

It is targeted at detecting accidental disconnection of tweeters in 2-way speaker and, more in general, presence of capacitively (AC) coupled loads.

This diagnostic is based on the notion that the overall speaker's impedance (woofer + parallel tweeter) will tend to increase towards high frequencies if the tweeter gets disconnected, because the remaining speaker (woofer) would be out of its operating range (high impedance). The diagnostic decision is made according to peak output current thresholds, and it is enabled by setting (IB2-D2) = 1. Two different detection levels are available:

HIGH CURRENT THRESHOLD IB2 (D7) = 0

lout > 500mApk = NORMAL STATUS

lout < 250mApk = OPEN TWEETER

LOW CURRENT THRESHOLD IB2 (D7) = 1

lout > 250mApk = NORMAL STATUS

lout < 125mApk = OPEN TWEETER

To correctly implement this feature, it is necessary to briefly provide a signal tone (with the amplifier in "play") whose frequency and magnitude are such to determine an output current higher than 500mApk with IB2(D7)=0 (higher than 250mApk with IB2(D7)=1) in normal conditions and lower than 250mApk with IB2(D7)=0 (lower than 125mApk with IB2(D7)=1) should the parallel tweeter be missing.

The test has to last for a minimum number of 3 sine cycles starting from the activation of the AC diagnostic function IB2<D2>) up to the  $I^2C$  reading of the results (measuring period). To confirm presence of tweeter, it is necessary to find at least 3 current pulses over the above threholds over all the measuring period, else an "open tweeter" message will be issued.

The frequency / magnitude setting of the test tone depends on the impedance characteristics of each specific speaker being used, with or without the tweeter connected (to be calculated case by case). High-frequency tones (> 10 KHz) or even ultrasonic signals



are recommended for their negligible acoustic impact and also to maximize the impedance module's ratio between with tweeter-on and tweeter-off.

*Figure 37* shows the Load Impedance as a function of the peak output voltage and the relevant diagnostic fields.

This feature is disabled if any overloads leading to activation of the short-circuit protection occurs in the process.

Figure 37. Current detection high: Load impedance IZI vs. output peak voltage



Figure 38. Current detection low: Load impedance |Z| vs. output peak voltage



### 7.5 Multiple faults

When more misconnections are simultaneously in place at the audio outputs, it is guaranteed that at least one of them is initially read out. The others are notified after successive cycles of I<sup>2</sup>C reading and faults removal, provided that the diagnostic is enabled. This is true for both kinds of diagnostic (Turn on and Permanent).

The table below shows all the couples of double-fault possible. It should be taken into account that a short circuit with the  $4\Omega$  speaker unconnected is considered as double fault.



|              | S. GND (sc) | S. GND (sk) | S. Vs             | S. Across L. | Open L.     |  |
|--------------|-------------|-------------|-------------------|--------------|-------------|--|
| S. GND (sc)  | S. GND      | S. GND      | S. Vs + S.<br>GND | S. GND       | S. GND      |  |
| S. GND (sk)  | /           | S. GND      | S. Vs             | S. GND       | Open L. (*) |  |
| S. Vs        | /           | /           | S. Vs             | S. Vs        | S. Vs       |  |
| S. Across L. | /           | /           | /                 | S. Across L. | N.A.        |  |
| Open L.      | /           | /           | /                 | /            | Open L. (*) |  |

Table 10. Double fault table for turn on diagnostic

S. GND (so) / S. GND (sk) in the above table make a distinction according to which of the 2 outputs is shorted to ground (test-current source side= so, test-current sink side = sk). More precisely, in both the Channels SO = CH+, and SK = CH-.

In Permanent Diagnostic the table is the same, with only a difference concerning Open Load(\*), which is not among the recognizable faults. Should an Open Load be present during the device's normal working, it would be detected at a subsequent Turn on Diagnostic cycle (i.e. at the successive Car Radio Turn on).

## 7.6 Faults availability

All the results coming from I<sup>2</sup>C bus, by read operations, are the consequence of measurements inside a defined period of time. If the fault is stable throughout the whole period, it will be sent out. This is true for DC diagnostic (Turn on and Permanent), for Offset Detector.

To guarantee always resident functions, every kind of diagnostic cycles (Turn on, Permanent, Offset) will be reactivate after any  $I^2C$  reading operation. So, when the micro reads the  $I^2C$ , a new cycle will be able to start, but the read data will come from the previous diag. cycle (i.e. The device is in Turn On state, with a short to Gnd, then the short is removed and micro reads  $I^2C$ . The short to Gnd is still present in bytes, because it is the result of the previous cycle. If another  $I^2C$  reading operation occurs, the bytes do not show the short). In general to observe a change in Diagnostic bytes, two  $I^2C$  reading operations are necessary.

## 7.7 I<sup>2</sup>C programming/reading sequences

A correct turn on/off sequence respectful of the diagnostic timings and producing no audible noises could be as follows (after battery connection):

- TURN-ON: (STAND-BY OUT + DIAG ENABLE) --- 500 ms (min) --- MUTING OUT
- TURN-OFF: MUTING IN --- 20 ms --- (DIAG DISABLE + STAND-BY IN)

Car Radio Installation: DIAG ENABLE (write) --- 200ms --- I<sup>2</sup>C read (repeat until All faults disappear).

- OFFSET TEST: Device in Play (no signal) --
- OFFSET ENABLE 30ms I<sup>2</sup>C reading

(repeat I<sup>2</sup>C reading until high-offset message disappears).

## 8 Package information

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.



Figure 39. PowerSO36 (slug up) mechanical data and package dimensions



Figure 40. Flexiwatt 27 mechanical data and package dimensions



# 9 Revision history

### Table 11. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 30-Oct-2007 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

