16-bit constant current LED driver with operating supply of 3.3V to 5V ## <u>TB62726AFNA</u> | Data Sheet<br>Version No. | Date | Note | Inspect | |---------------------------|------------|-----------------------------------------|---------| | 001 | 2002-4-26 | Target spec by AFNA | | | 002 | 2002-5-15 | The setup of the tentative Spec of lout | | | 003 | 2002-5-21 | Evaluation set of lout Spec. | | | 004 | 2002-5-28 | The reflection of the test Spec. | | | 005 | 2002-6-1 | Some of proofreading | | | 006 | 2002-6-22 | Some of proofreading | | | 007 | 2002-10-1 | A format is changed. | | | 800 | 2002-10-11 | IOUT Spec. reexamination | | | 009 | 2002-11-6 | Final Spec. | | | | | | | | | | | | | | | | | Company Date Signature We agree this specification. #### TOSHIBA BI-CMOS INTEGRATED CIRCUIT SILICON MONOLITHIC ### TB62726AFNA 16-bit constant current LED driver with operation supply of 3.3V to 5V The TB62726AFNA is comprised of constant-current drivers designed for LEDs and LED displays. The output current value can be set using an external resistor. As a result, all outputs will have virtually the same current levels. This driver incorporates a 16-bit constant-current output, a 16-bit shift register, a 16-bit latch and a gate circuit. These drivers have been designed using the Bi-CMOS process. #### Feature \*Output current capability and the number of output: 90 mA x 16 outputs \*Constant current range: 2 to 90 mA \*Application output voltage: 0.7V (output current 2 to 80mA) 0.4V (output current 2 to 40mA) \*For anode common LED \*Input signal voltage level: 3.3V-5.0V CMOS level (schmitt trigger input) \*Power supply voltage range VDD=3.0 to 5.5V \*Muximum output terminal voltage 17V \*Serial and parallel data transfer rate 20 MHz (min., Cascade Connection) \*Operation temperature range topr = -40 to 85 degrees \*Package: P-SSOP24-150-0.635 \*Current accuracy (not used dot-current correction.) | Output | Current | Output | | | |---------|--------------|-------------|------------|--| | voltage | between bits | between ICs | current | | | >= 0.4V | +/- 4 % | +/- 12 % | 2 to 40 mA | | | >= 0.7V | | | 2 to 90 mA | | Package and pin layout (Top view) Warnings: Short-circuiting an output terminal to GND or to the power supply terminal may broken the device. Please take care when wiring the output terminals, the power supply terminal and the GND terminals. #### **Block Diagram** **Truth Table** | CLOCK | LATCH | ENABLE | SERIAL-IN | SERIAL-IN OUT0 OUT7 OUT15 | | |---------------|-------|--------|-----------|---------------------------|-------| | Positive edge | Н | L | Dn | Dn Dn-7 Dn-15 | Dn-15 | | Positive edge | L | L | Dn+1 | No Change | Dn-14 | | Positive edge | Н | L | Dn+2 | Dn+2 Dn-5 Dn-13 | Dn-13 | | Negative edge | X | L | Dn+3 | Dn+2 Dn-5 Dn-13 | Dn-13 | | Negative edge | Х | Н | Dn+3 | Off | Dn-13 | Note 1: OUT0~OUT15=ON when Dn=H; OUT0~OUT15=OFF when Dn=L In order to ensure that the level of the power supply voltage is correct, an external resistor have to connected between R-EXT and GND. #### Timing diagram #### Warning: Latch circuit is leveled-latch circuit. Be careful because it is not triggered-latch circuit. #### Note 2: The latches circuit holds data by pulling the LATCH terminal Low. And, when LATCH terminal is a High-level, latch circuit doesn't hold data, and it passes from theInput to the output. When ENABLE terminal is Low-level, output terminal OUT0~OUT15 respond to the data, and on & off does. And, when ENABLE terminal is a High-level, it offs with the output terminal regardless of the data. Terminal description | T CITTIIII at a | escription | | |---------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Function | | 7 | GND | GND terminal for control logic | | 8 | SERIAL-IN | Input terminal for serial data for data shift register | | 9 | CLOCK | Input terminal for clock for data shift on rising edge | | 10 | LATCH | Input terminal for data strobe When the LATCH=High-level, data is no latched. When ithe LATCH=Low-level, data is latched. | | 1 to 2,<br>11 to 24 | OUT 0 to 7 | Constant-current output terminals | | 3 | ENABLE | Input terminal for output enable. All outputs (OUT0 ~ OUT15) are turned off, when the ENABLE=High-level. And are turned on, when the ENABLE=Low-level. | | 4 | SERIAL-OUT | Output terminal for serial data input on SERIAL-IN terminal | | 5 | R-EXT | Input terminal used to connect an external resistor. | | | | This regulated the output current. | | 6 | VDD | 3.3V - 5V supply voltage terminal. | #### Equivalent circuit of inputs and output # 3. CLOCK,SERIAL-IN Terminal VDD CLOCK, SERIAL - IN GND 5. OUT0 to 15 Terminal Absolute maximum ratings | Characteristics | Symbol | Rating | Unit | |-----------------------|----------------------|-----------------|----------| | Supply Voltage | $V_{DD}$ | +6 | V | | Input Voltage | V <sub>IN</sub> | -0.2 to VDD+0.2 | V | | Output Current | l <sub>OUT</sub> | +90 | mA/ch | | Output Voltage | V <sub>OUT</sub> | -0.2 to 17 | V | | Power Dissipation | P <sub>d</sub> 1 | 0.89 | W | | Thermal Resistance | R <sub>th(j-a)</sub> | 140 (Free Air) | degree/W | | Operating Temperature | T <sub>opr</sub> | -40 to 85 | dograe | | Storage Temperature | T <sub>stg</sub> | -55 to 150 | degree | Note 3: Subtract 7.10mW/degree every time an ambient temperature exceeds 25 times once. Recommended operating condition (VDD=4.5~5.5V, Topr = -40~85 degree, unless otherwise noted.) | Transfer of transfer | | ( VBB=+.0 0.0 V, Topi | 10 00 4 | og. 00, a. | ilogo otillol mio | o motour , | | |-------------------------------------------------------------------------|-------------------------|-------------------------------|---------|------------|-------------------|------------|--| | Characteristics | Symbol | Condition | Min | Тур | Max | Unit | | | Supply Voltage | $V_{DD}$ | - | 3 | - | 5.5 | V | | | Output Voltage | $V_{OUT}(On)$ | - | - | 0.7 | 4 | V | | | | I <sub>OUT</sub> | Each DC 1 Circuit | 2 | - | 80 | mA/ch | | | Output Current | I <sub>OH</sub> | SERIAL-OUT | - | - | -1 | mΛ | | | | I <sub>OL</sub> | SERIAL-OUT | - | - | 1 | mA | | | Input Valtage | $V_{IH}$ | | 0.7xVDD | - | VDD+0.15 | | | | Input Voltage | $V_{IL}$ | - | -0.15 | - | 0.3xVDD | V | | | Clock Frequency | $f_{CLK}$ | | - | - | 20 | MHz | | | LATCH Pulse Width | t <sub>w LATCH</sub> | Cascade Connected | 50 | - | - | | | | CLOCK Pulse Width | $t_{w \; \text{CLOCK}}$ | | 25 | - | - | | | | ENABLE Pulse Width<br>When the pulse of the Low<br>level is inputted to | t <sub>w ENABLE</sub> | Upper I <sub>OUT</sub> =20mA | 2000 | - | - | | | | the ENABLE terminal held in the H level. | | Lower I <sub>OUT</sub> =20 mA | 3000 | - | - | ns | | | Setup Time | t <sub>SETUP</sub> 1 | | 10 | - | - | | | | for CLOCK Terminal | SETUP | | 10 | - | - | | | | Hold Time<br>for CLOCK Terminal | t HOLD | - | 50 | | | | | | Setup Time<br>for /LATCH Terminal | t <sub>SETUP</sub> 2 | | 50 | - | - | | | Electrical characteristics (VDD=3V to 5.5V, Topr=25degree unless otherwise noted.) | Characteristics | Symbol | | | | Min | | Max | Unit | |-----------------------------------------|------------------------|----------------------------------------------------|--------------------|--------------------------------------|--------|-------|--------|------| | | V <sub>DD</sub> | Condition Normal operation | | | | Тур | | V | | Supply voltage | | | | | 3.0 | - | 5.5 | V | | | I <sub>OUT</sub> 1 | V <sub>OUT</sub> =0.4V,V <sub>DD</sub> =3 | | R <sub>EXT</sub> = | 31.96 | 36.20 | 40.54 | | | Output current | I <sub>OUT</sub> 2 | V <sub>OUT</sub> =0.4V,V <sub>DD</sub> = | | 490 ohm | 31.59 | 35.90 | 40.20 | mA | | | I <sub>OUT</sub> 3 | V <sub>OUT</sub> =0.7V,V <sub>DD</sub> =3 | | R <sub>EXT</sub> = | 63.63 | 72.30 | 80.97 | | | | I <sub>OUT</sub> 4 | V <sub>OUT</sub> =0.7V,V <sub>DD</sub> = | =5 V | 250 ohm | 62.75 | 71.30 | 79.95 | | | • | d <sub>IOUT</sub> 1 | $V_{OUT}=0.4V$ | | | | | | | | Output current | | R <sub>EXT</sub> =490 ohr | n | All output ON | _ | +/-1 | +/-4 | % | | error between bits | d <sub>IOUT</sub> 2 | $V_{OUT}=0.4V$ , | | | | | | | | | \$1001= | R <sub>EXT</sub> =250 ohr | n | | | | | | | Output leakage<br>Current Input voltage | loz | Vol | <sub>JT</sub> =15∖ | / | - | - | 1 | uA | | Input voltage | V <sub>IN</sub> | | - | | 0.7VDD | - | VDD | V | | iliput voltage | VIN | | - | | GND | - | 0.3VDD | V | | | \/ | I <sub>OL</sub> =+1 mA, Vdd=3.3V | | - | - | 0.3 | | | | SOUT terminal | Vol | I <sub>OL</sub> =+1 mA, Vdd=5V | | - | - | 0.3 | V | | | Voltage | | I <sub>OH</sub> =-1 mA, Vdd=3.3V | | 3 | - | - | V | | | | V <sub>OH</sub> | I <sub>OH</sub> =+1 mA,Vdd=5V | | 4.7 | - | - | | | | Output current | | | | | | | | | | supply voltage regulation | %/V <sub>DD</sub> | When V <sub>DD</sub> is ch | nange | d 3V to 5.5V | - | -1 | -5 | %/V | | Pull up resistor | R <sub>(UP)</sub> | ENABL | .E tern | ninal | 445 | 000 | 400 | | | Pull down resistor | R <sub>(DOWN)</sub> | LATC | H term | ninal | 115 | 230 | 460 | | | | I <sub>DD(OFF)</sub> 1 | R <sub>EXT</sub> =Ope | en, Vo | <sub>UT</sub> =15V | - | 0.1 | 0.5 | | | | I <sub>DD(OFF)</sub> 2 | R <sub>EXT</sub> =490ohm | All | output OFF, | 1 | 3.5 | 5 | | | | I <sub>DD(OFF)</sub> 3 | R <sub>EXT</sub> =250ohm | \ | √ <sub>OUT</sub> =15V | 4 | 6 | 9 | | | | 1 4 | R <sub>EVT</sub> =490ohm | | output ON,<br>/ <sub>OUT</sub> =0.7V | - | 9 | 15 | Ohm | | Supply current | I <sub>DD(ON)</sub> 1 | Ta= -4 | 0degr | ee, | | | 00 | | | | | Same as the avobe. | | - | - | 20 | | | | | | R <sub>EXT</sub> =250ohm | | output ON,<br>/ <sub>OUT</sub> =0.7V | - | 18 | 25 | | | | I <sub>DD(ON)</sub> 2 | T <sub>a</sub> = -40 degree,<br>Same as the avobe. | | - | - | 40 | | | Switching characterictics (Topr=25degree, unless otherwise noted) | | emitering enancetonesies (repr. 2000gres) amoss strictines noted / | | | | | | | | | | |-------------------|--------------------------------------------------------------------|---------------------------------|-----|-----|-----|------|--|--|--|--| | Characteristics | Symbol | Condition | Min | Тур | Max | Unit | | | | | | | t <sub>pLH</sub> 1 | CLK-OUTn, LATCH="H", ENABLE="L" | - | 150 | 300 | | | | | | | | t <sub>pLH</sub> 2 | LATCH-OUTn, ENABLE="L" | - | 140 | 300 | | | | | | | | t <sub>pLH</sub> 3 | ENABLE-OUTn, LATCH="H" | - | 140 | 300 | | | | | | | Droposotion dolov | t <sub>pLH</sub> | CLK-SERIALOUT | 3 | 6 | - | | | | | | | Propagation delay | t <sub>pHL</sub> 1 | CLK-OUTn, LATCH="H", ENABLE="L" | - | 170 | 340 | | | | | | | | t <sub>pHL</sub> 2 | LATCH-OUTn, ENABLE="L" | - | 170 | 340 | ns | | | | | | | t <sub>pHL</sub> 3 | ENABLE-OUTn, LATCH="H" | - | 170 | 340 | | | | | | | | t <sub>pLH</sub> | CLK-SERIAL-OUT | 4 | 7 | - | | | | | | | Output rise time | t <sub>or</sub> | Voltage waveform 10%~90% | 40 | 85 | 150 | | | | | | | Output fall time | t <sub>of</sub> | Voltage waveform 90%~10% | 40 | 70 | 150 | | | | | | | Maximum CLK | + | | - | - | 5 | | | | | | | rise time | t <sub>r</sub> | When not an DCD | | | | | | | | | | Maximum CLK | +, | When not on PCB | - | - | 5 | us | | | | | | fall time | t <sub>f</sub> | | | | | | | | | | Condition: (Refer to test circuit) Topr=25 degree, $V_{DD}=V_{IH}=3.3V$ and 5V, $V_{OUT}=0.7V$ , $V_{IL}=0V$ , $R_{EXT}=490$ ohms, $V_{L}=3.0V$ , $R_{L}=60$ ohms, $C_{L}=10.5$ pF #### Note 4: If the device is connected in a cascade and tr/tf for the waveform is large, it may not be possible to achieve the timing required for data transfer. Please consider the timings carefully. #### Test circuit #### **Timing Waveform** 2. CLOCK, SERIAL-IN , $\overline{\text{LATCH}}$ , $\overline{\text{ENABLE}}$ , $\overline{\text{OUTn}}$ #### Output current vs duty (LEDs turn on rate) Package dimmension P-SSOP24-150-0.635 The information contained herein is subject to change without notice. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patens or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within spacified operating ranges as set forth in the most recent products spacifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in the document may include products subject to foreign exchange and foreign trade control laws. (C) 2000-2002 TOSHIBA CORPORATION ALL RIGHT Reserved