# STM32F103xC STM32F103xD STM32F103xE High-density performance line ARM-based 32-bit MCU with 256 to 512KB Flash, USB, CAN, 11 timers, 3 ADCs, 13 communication interfaces #### **Features** - Core: ARM 32-bit Cortex<sup>TM</sup>-M3 CPU - 72 MHz maximum frequency, 1.25 DMIPS/MHz (Dhrystone 2.1) performance at 0 wait state memory - Single-cycle multiplication and hardware division #### ■ Memories - 256 to 512 Kbytes of Flash memory - up to 64 Kbytes of SRAM - Flexible static memory controller with 4 Chip Select. Supports Compact Flash, SRAM, PSRAM, NOR and NAND memories - LCD parallel interface, 8080/6800 modes - Clock, reset and supply management - 2.0 to 3.6 V application supply and I/Os - POR, PDR, and programmable voltage detector (PVD) - 4-to-16 MHz crystal oscillator - Internal 8 MHz factory-trimmed RC - Internal 40 kHz RC with calibration - 32 kHz oscillator for RTC with calibration #### ■ Low power - Sleep, Stop and Standby modes - V<sub>BAT</sub> supply for RTC and backup registers - 3 x 12-bit, 1 µs A/D converters (up to 21 channels) - Conversion range: 0 to 3.6 V - Triple-sample and hold capability - Temperature sensor - 2 × 12-bit D/A converters - DMA: 12-channel DMA controller - Supported peripherals: timers, ADCs, DAC, SDIO, I<sup>2</sup>Ss, SPIs, I<sup>2</sup>Cs and USARTs - Debug mode - Serial wire debug (SWD) & JTAG interfaces - Cortex-M3 Embedded Trace Macrocell™ - Up to 112 fast I/O ports - 51/80/112 I/Os, all mappable on 16 external interrupt vectors and almost all 5 V-tolerant - Up to 11 timers - Up to four 16-bit timers, each with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input - 2 x 16-bit motor control PWM timers with dead-time generation and emergency stop - 2 × watchdog timers (Independent and Window) - SysTick timer: a 24-bit downcounter - 2 $\times$ 16-bit basic timers to drive the DAC - Up to 13 communication interfaces - Up to $2 \times I^2C$ interfaces (SMBus/PMBus) - Up to 5 USARTs (ISO 7816 interface, LIN, IrDA capability, modem control) - Up to 3 SPIs (18 Mbit/s), 2 with I<sup>2</sup>S interface multiplexed - CAN interface (2.0B Active) - USB 2.0 full speed interface - SDIO interface - CRC calculation unit, 96-bit unique ID - ECOPACK<sup>®</sup> packages Table 1. Device summary | Reference | Part number | |-------------|----------------------------------------| | STM32F103xC | STM32F103RC STM32F103VC<br>STM32F103ZC | | STM32F103xD | STM32F103RD STM32F103VD<br>STM32F103ZD | | STM32F103xE | STM32F103RE STM32F103ZE<br>STM32F103VE | # **Contents** | 1 | Intro | duction | | . 9 | |---|-------|----------|-------------------------------------------------------------------|------| | 2 | Desc | cription | | 10 | | | 2.1 | Device | overview | 11 | | | 2.2 | Full co | mpatibility throughout the family | 14 | | | 2.3 | | ew | | | | | 2.3.1 | ARM <sup>®</sup> Cortex™-M3 core with embedded Flash and SRAM | | | | | 2.3.2 | Embedded Flash memory | . 15 | | | | 2.3.3 | CRC (cyclic redundancy check) calculation unit | . 15 | | | | 2.3.4 | Embedded SRAM | . 15 | | | | 2.3.5 | FSMC (flexible static memory controller) | . 15 | | | | 2.3.6 | LCD parallel interface | . 16 | | | | 2.3.7 | Nested vectored interrupt controller (NVIC) | . 16 | | | | 2.3.8 | External interrupt/event controller (EXTI) | . 16 | | | | 2.3.9 | Clocks and startup | . 16 | | | | 2.3.10 | Boot modes | . 17 | | | | 2.3.11 | Power supply schemes | . 17 | | | | 2.3.12 | Power supply supervisor | . 17 | | | | 2.3.13 | Voltage regulator | . 17 | | | | 2.3.14 | Low-power modes | . 18 | | | | 2.3.15 | DMA | . 18 | | | | 2.3.16 | RTC (real-time clock) and backup registers | . 18 | | | | 2.3.17 | Timers and watchdogs | . 19 | | | | 2.3.18 | I <sup>2</sup> C bus | . 20 | | | | 2.3.19 | Universal synchronous/asynchronous receiver transmitters (USARTs) | 21 | | | | 2.3.20 | Serial peripheral interface (SPI) | | | | | 2.3.21 | Inter-integrated sound (I <sup>2</sup> S) | . 21 | | | | 2.3.22 | SDIO | . 21 | | | | 2.3.23 | Controller area network (CAN) | . 21 | | | | 2.3.24 | Universal serial bus (USB) | . 22 | | | | 2.3.25 | GPIOs (general-purpose inputs/outputs) | . 22 | | | | 2.3.26 | ADC (analog to digital converter) | . 22 | | | | 2.3.27 | DAC (digital-to-analog converter) | | | | | 2.3.28 | Temperature sensor | . 23 | | | | 2.3.29 | Serial wire JTAG debug port (SWJ-DP) | 23 | |---|------|-----------|--------------------------------------------------------|-----| | | | 2.3.30 | Embedded Trace Macrocell™ | 23 | | 3 | Pino | uts and | pin descriptions | 24 | | 4 | Mem | ory map | oping | 38 | | 5 | Elec | trical ch | aracteristics | 39 | | | 5.1 | Parame | eter conditions | 39 | | | | 5.1.1 | Minimum and maximum values | 39 | | | | 5.1.2 | Typical values | 39 | | | | 5.1.3 | Typical curves | 39 | | | | 5.1.4 | Loading capacitor | 39 | | | | 5.1.5 | Pin input voltage | 39 | | | | 5.1.6 | Power supply scheme | 40 | | | | 5.1.7 | Current consumption measurement | 40 | | | 5.2 | Absolu | te maximum ratings | 41 | | | 5.3 | Operati | ing conditions | 42 | | | | 5.3.1 | General operating conditions | 42 | | | | 5.3.2 | Operating conditions at power-up / power-down | 43 | | | | 5.3.3 | Embedded reset and power control block characteristics | 43 | | | | 5.3.4 | Embedded reference voltage | 44 | | | | 5.3.5 | Supply current characteristics | 44 | | | | 5.3.6 | External clock source characteristics | 54 | | | | 5.3.7 | Internal clock source characteristics | 58 | | | | 5.3.8 | PLL characteristics | 60 | | | | 5.3.9 | Memory characteristics | 60 | | | | 5.3.10 | FSMC characteristics | 61 | | | | 5.3.11 | EMC characteristics | 80 | | | | 5.3.12 | Absolute maximum ratings (electrical sensitivity) | 81 | | | | 5.3.13 | I/O port characteristics | 82 | | | | 5.3.14 | NRST pin characteristics | 86 | | | | 5.3.15 | TIM timer characteristics | 87 | | | | 5.3.16 | Communications interfaces | 88 | | | | 5.3.17 | CAN (controller area network) interface | 97 | | | | 5.3.18 | 12-bit ADC characteristics | 98 | | | | 5.3.19 | DAC electrical specifications | 103 | | 8 | Revi | sion his | tory118 | | | | | |---|------|--------------|-----------------------------------------|--|--|--|--| | 7 | Part | rt numbering | | | | | | | | | 6.2.2 | Selecting the product temperature range | | | | | | | | 6.2.1 | Reference document114 | | | | | | | 6.2 | Therma | al characteristics 114 | | | | | | | 6.1 | Packag | ge mechanical data106 | | | | | | 6 | Pack | age cha | aracteristics 106 | | | | | | | | 5.3.20 | Temperature sensor characteristics | | | | | | | | | | | | | | # List of tables | Table 1. | Device summary | . 1 | |-----------|---------------------------------------------------------------------------|-----| | Table 2. | STM32F103xC, STM32F103xD and STM32F103xE features and peripheral counts | | | Table 3. | STM32F103xx family | | | Table 4. | High-density timer feature comparison | | | Table 5. | High-density STM32F103xx pin definitions | 30 | | Table 6. | FSMC pin definition | | | Table 7. | Voltage characteristics | | | Table 8. | Current characteristics | 41 | | Table 9. | Thermal characteristics | 42 | | Table 10. | General operating conditions | 42 | | Table 11. | Operating conditions at power-up / power-down | | | Table 12. | Embedded reset and power control block characteristics | | | Table 13. | Embedded internal reference voltage | | | Table 14. | Maximum current consumption in Run mode, code with data processing | | | | running from Flash | 45 | | Table 15. | Maximum current consumption in Run mode, code with data processing | | | | running from RAM | 45 | | Table 16. | Maximum current consumption in Sleep mode, code running from Flash or RAM | | | Table 17. | Typical and maximum current consumptions in Stop and Standby modes | | | Table 18. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | 51 | | Table 19. | Typical current consumption in Sleep mode, coderunning from Flash or | | | | RAM | 52 | | Table 20. | Peripheral current consumption | | | Table 21. | High-speed external user clock characteristics | | | Table 22. | Low-speed external user clock characteristics | | | Table 23. | HSE 4-16 MHz oscillator characteristics | | | Table 24. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 25. | HSI oscillator characteristics | | | Table 26. | LSI oscillator characteristics | | | Table 27. | Low-power mode wakeup timings | 59 | | Table 28. | PLL characteristics | | | Table 29. | Flash memory characteristics | 60 | | Table 30. | Flash memory endurance and data retention | | | Table 31. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings | | | Table 32. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings | | | Table 33. | Asynchronous multiplexed PSRAM/NOR read timings | | | Table 34. | Asynchronous multiplexed PSRAM/NOR write timings | | | Table 35. | Synchronous multiplexed NOR/PSRAM read timings | | | Table 36. | Synchronous multiplexed PSRAM write timings | | | Table 37. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Table 38. | Synchronous non-multiplexed PSRAM write timings | | | Table 39. | Switching characteristics for PC Card/CF read and write cycles | | | Table 40. | Switching characteristics for NAND Flash read and write cycles | | | Table 41. | EMS characteristics | | | Table 42. | EMI characteristics | | | Table 43. | ESD absolute maximum ratings | 81 | | Table 44. | Electrical sensitivities | | # List of tables | Table 45. | I/O static characteristics | 82 | |-----------|--------------------------------------------------------------------------------|-------| | Table 46. | Output voltage characteristics | | | Table 47. | I/O AC characteristics | 85 | | Table 48. | NRST pin characteristics | 86 | | Table 49. | TIMx characteristics | 87 | | Table 50. | I <sup>2</sup> C characteristics | 88 | | Table 51. | SCL frequency (f <sub>PCLK1</sub> = 36 MHz.,V <sub>DD</sub> = 3.3 V) | 89 | | Table 52. | SPI characteristics | 90 | | Table 53. | I <sup>2</sup> S characteristics | 93 | | Table 54. | SD / MMC characteristics | 96 | | Table 55. | USB startup time | | | Table 56. | USB DC electrical characteristics | | | Table 57. | USB: full-speed electrical characteristics | 97 | | Table 58. | ADC characteristics | 98 | | Table 59. | $R_{AIN}$ max for $f_{ADC}$ = 14 MHz | 99 | | Table 60. | ADC accuracy - limited test conditions | 99 | | Table 61. | ADC accuracy | | | Table 62. | DAC characteristics | . 103 | | Table 63. | TS characteristics | . 105 | | Table 64. | LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, | | | | 0.8 mm pitch, package data | . 107 | | Table 65. | LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package | | | | mechanical data | . 108 | | Table 66. | WLCSP, 64-ball $4.466 \times 4.395$ mm, 0.500 mm pitch, wafer-level chip-scale | | | | package mechanical data | | | Table 67. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data | | | Table 68. | LQPF100 – 14 x 14 mm 100-pin low-profile quad flat package mechanical data | | | Table 69. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data | | | Table 70. | Package thermal characteristics | . 114 | | Tahla 71 | Ordering information scheme | 117 | 57/ # **List of figures** | Figure 1. | STM32F103xC,STM32F103xDandSTM32F103xEperformancelineblockdiagram. | | |------------|---------------------------------------------------------------------------------------------|----| | Figure 2. | Clock tree | | | Figure 3. | STM32F103xC and STM32F103xE performance line BGA144 ballout | 24 | | Figure 4. | STM32F103xC and STM32F103xE performance line BGA100 ballout | | | Figure 5. | STM32F103xC and STM32F103xE performance line LQFP144 pinout | 26 | | Figure 6. | STM32F103xC and STM32F103xE performance line LQFP100 pinout | 27 | | Figure 7. | STM32F103xC and STM32F103xE performance line | | | | LQFP64 pinout | 28 | | Figure 8. | STM32F103xC and STM32F103xE performance line | | | | WLCSP64 ballout, ball side | 29 | | Figure 9. | Memory map | 38 | | Figure 10. | Pin loading conditions | 39 | | Figure 11. | Pin input voltage | 39 | | Figure 12. | Power supply scheme | 40 | | Figure 13. | Current consumption measurement scheme | 40 | | Figure 14. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | | | | code with data processing running from RAM, peripherals enabled | 46 | | Figure 15. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | | | | code with data processing running from RAM, peripherals disabled | 46 | | Figure 16. | Typical current consumption on $V_{BAT}$ with RTC on vs. temperature at different $V_{BAT}$ | | | | values | 48 | | Figure 17. | Typical current consumption in Stop mode with regulator in run mode | | | | versus temperature at different V <sub>DD</sub> values | 49 | | Figure 18. | Typical current consumption in Stop mode with regulator in low-power | | | | mode versus temperature at different V <sub>DD</sub> values | 49 | | Figure 19. | Typical current consumption in Standby mode versus temperature at | | | | different V <sub>DD</sub> values | | | Figure 20. | High-speed external clock source AC timing diagram | | | Figure 21. | Low-speed external clock source AC timing diagram | | | Figure 22. | Typical application with an 8 MHz crystal | | | Figure 23. | Typical application with a 32.768 kHz crystal | | | Figure 24. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | | | Figure 25. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | | | Figure 26. | Asynchronous multiplexed PSRAM/NOR read waveforms | | | Figure 27. | Asynchronous multiplexed PSRAM/NOR write waveforms | | | Figure 28. | Synchronous multiplexed NOR/PSRAM read timings | | | Figure 29. | Synchronous multiplexed PSRAM write timings | | | Figure 30. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Figure 31. | Synchronous non-multiplexed PSRAM write timings | | | Figure 32. | PC Card/CompactFlash controller waveforms for common memory read access | | | Figure 33. | PC Card/CompactFlash controller waveforms for common memory write access | 73 | | Figure 34. | PC Card/CompactFlash controller waveforms for attribute memory read | | | | access | 74 | | Figure 35. | PC Card/CompactFlash controller waveforms for attribute memory write | | | | access | | | Figure 36. | PC Card/CompactFlash controller waveforms for I/O space read access | | | Figure 37. | PC Card/CompactFlash controller waveforms for I/O space write access | | | Figure 38. | NAND controller waveforms for read access | 78 | | Figure 39. | NAND controller waveforms for write access | |------------|----------------------------------------------------------------------------------------------| | Figure 40. | NAND controller waveforms for common memory read access | | Figure 41. | NAND controller waveforms for common memory write access | | Figure 42. | I/O AC characteristics definition | | Figure 43. | Recommended NRST pin protection | | Figure 44. | I <sup>2</sup> C bus AC waveforms and measurement circuit89 | | Figure 45. | SPI timing diagram - slave mode and CPHA = 0 | | Figure 46. | SPI timing diagram - slave mode and CPHA = 0 | | Figure 47. | SPI timing diagram - master mode and GPTIA = 107 | | Figure 47. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | | • | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | | Figure 49. | | | Figure 50. | SDIO high-speed mode | | Figure 51. | | | Figure 52. | USB timings: definition of data signal rise and fall time | | Figure 53. | ADC accuracy characteristics | | Figure 54. | Typical connection diagram using the ADC | | Figure 55. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | Figure 56. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | Figure 57. | 12-bit buffered /non-buffered DAC | | Figure 58. | Recommended PCB design rules (0.80/0.75 mm pitch BGA) | | Figure 59. | LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, | | =: | 0.8 mm pitch, package outline | | Figure 60. | LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package | | | outline | | Figure 61. | WLCSP, 64-ball $4.466 \times 4.395$ mm, 0.500 mm pitch, wafer-level chip-scale | | | package outline | | Figure 62. | Recommended PCB design rules (0.5 mm pitch BGA) | | Figure 63. | LQFP144, 20 x 20 mm, 144-pin low-profile quad | | | flat package outline111 | | Figure 64. | Recommended footprint <sup>(1)</sup> | | Figure 65. | LQFP100, 14 x 14 mm 100-pin low-profile quad flat package outline | | Figure 66. | Recommended footprint <sup>(1)</sup> | | Figure 67. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | | Figure 68. | Recommended footprint <sup>(1)</sup> | | Figure 69. | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub> | # 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F103xC, STM32F103xD and STM32F103xE high-density performance line microcontrollers. For more details on the whole STMicroelectronics STM32F103xx family, please refer to Section 2.2: Full compatibility throughout the family. The high-density STM32F103xx datasheet should be read in conjunction with the STM32F10xxx reference manual. For information on programming, erasing and protection of the internal Flash memory please refer to the *STM32F10xxx Flash programming manual*. The reference and Flash programming manuals are both available from the STMicroelectronics website *www.st.com*. For information on the Cortex<sup>™</sup>-M3 core please refer to the Cortex<sup>™</sup>-M3 Technical Reference Manual, available from the *www.arm.com* website at the following address: http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0337e/. # 2 Description The STM32F103xC, STM32F103xD and STM32F103xE performance line family incorporates the high-performance ARM<sup>®</sup> Cortex<sup>™</sup>-M3 32-bit RISC core operating at a 72 MHz frequency, high-speed embedded memories (Flash memory up to 512 Kbytes and SRAM up to 64 Kbytes), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. All devices offer three 12-bit ADCs, four general-purpose 16-bit timers plus two PWM timers, as well as standard and advanced communication interfaces: up to two I<sup>2</sup>Cs, three SPIs, two I2Ss, one SDIO, five USARTs, an USB and a CAN. The STM32F103xx high-density performance line family operates in the –40 to +105 °C temperature range, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F103xx high-density performance line family offers devices in six different package types: from 64 pins to 144 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. These features make the STM32F103xx high-density performance line microcontroller family suitable for a wide range of applications: - Motor drive and application control - Medical and handheld equipment - PC peripherals gaming and GPS platforms - Industrial applications, PLC, inverters, printers, and scanners - Alarm systems, video intercom, and HVAC Figure 1 shows the general block diagram of the device family. # 2.1 Device overview Table 2. STM32F103xC, STM32F103xD and STM32F103xE features and peripheral counts | Peripherals | | STM | 32F103I | Rx | STM32F103Vx STM3 | | | STI | //32F10 | 3Zx | | |-----------------------------------------------------|--------------------------------------|---------|---------------------------|------|------------------|----------|-------|------|---------|---------|--| | Flash m | emory in Kbytes | 256 | 384 | 512 | 256 | 384 | 512 | 256 | 384 | 512 | | | SRAM in Kbytes | | 48 | 64 | (1) | 48 | 6 | 4 | 48 | 6 | 4 | | | FSMC General purpose | | | No Yes <sup>(2)</sup> Yes | | | | | | | | | | General-purpose | | 4 | | | | | | | | | | | Timers | Advanced-control | | 2 | | | | | | | | | | | Basic | | | | | 2 | | | | | | | | SPI(I <sup>2</sup> S) <sup>(3)</sup> | | | | ; | 3(2) | | | | | | | | I <sup>2</sup> C | | | | | 2 | | | | | | | Comm | USART | 5 | | | | | | | | | | | Comm | USB | 1 | | | | | | | | | | | | CAN | | | | | 1 | | | | | | | | SDIO | | | | | 1 | | | | | | | GPIOs | | 51 | | | 80 | | | 112 | | | | | 12-bit A<br>Number | DC<br>of channels | | 3<br>16 | | | 3<br>16 | | | 3<br>21 | | | | 12-bit D | AC<br>of channels | 2<br>2 | | | | | | | | | | | 12-bit A<br>Number<br>12-bit D<br>Number<br>CPU fre | quency | 72 MHz | | | | | | | | | | | Operating voltage | | | | | 2.01 | to 3.6 V | | | | | | | Operatir | ng temperatures | Ambient | tempera | | | | | | | ole 10) | | | Package | Э | LQFP64 | WLC | SP64 | LQFP | 100, BG | 3A100 | LQFP | 144, BC | 3A144 | | <sup>1. 64</sup> KB RAM for 256 KB Flash are available on devices delivered in CSP packages only. <sup>2.</sup> For the LQFP100 and BGA100 packages, only FSMC Bank1 and Bank2 are available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. Bank2 can only support a 16- or 8-bit NAND Flash memory using the NCE2 Chip Select. The interrupt line cannot be used since Port G is not available in this package. The SPI2 and SPI3 interfaces give the flexibility to work in an exclusive way in either the SPI mode or the I<sup>2</sup>S audio mode. Figure 1. STM32F103xC, STM32F103xD and STM32F103xE performance line block diagram 57 <sup>1.</sup> $T_A = -40$ °C to +85 °C (suffix 6, see *Table 71*) or -40 °C to +105 °C (suffix 7, see *Table 71*), junction temperature up to 105 °C or 125 °C, respectively. <sup>2.</sup> AF = alternate function on I/O port pin. Figure 2. **Clock tree** - When the HSI is used as a PLL clock input, the maximum system clock frequency that can be achieved is 64 MHz. - For the USB function to be available, both HSE and PLL must be enabled, with the CPU running at either 48 MHz or 72 MHz. - 3. To have an ADC conversion time of 1 µs, APB2 must be at 14 MHz, 28 MHz or 56 MHz. # 2.2 Full compatibility throughout the family The STM32F103xx is a complete family whose members are fully pin-to-pin, software and feature compatible. In the reference manual, the STM32F103x4 and STM32F103x6 are identified as low-density devices, the STM32F103x8 and STM32F103xB are referred to as medium-density devices and the STM32F103xC, STM32F103xD and STM32F103xE are referred to as high-density devices. Low-density and high-density devices are an extension of the STM32F103x8/B medium-density devices, they are specified in the STM32F103x4/6 and STM32F103xC/D/E datasheets, respectively. Low-density devices feature lower Flash memory and RAM capacities, less timers and peripherals. High-density devices have higher Flash memory and RAM capacities, and additional peripherals like SDIO, FSMC, I<sup>2</sup>S and DAC while remaining fully compatible with the other members of the family. The STM32F103x4, STM32F103x6, STM32F103xC, STM32F103xD and STM32F103xE are a drop-in replacement for the STM32F103x8/B devices, allowing the user to try different memory densities and providing a greater degree of freedom during the development cycle. Moreover, the STM32F103xx performance line family is fully compatible with all existing STM32F101xx access line and STM32F102xx USB access line devices. | Tubic c | . 011110 | OT MOZI TOOKK Turniny | | | | | | | | |---------|-------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------|-----------------|-----------------|--|--| | | Low-dens | ity devices | Medium-den | sity devices | High-density devices | | | | | | Pinout | 16 KB 32 KB<br>Flash Flash <sup>(1)</sup> | | 64 KB 128 KB<br>Flash Flash | | 256 KB<br>Flash | 384 KB<br>Flash | 512 KB<br>Flash | | | | | 6 KB RAM | 10 KB RAM | 20 KB RAM | 20 KB RAM | 48 or<br>64 KB <sup>(2)</sup><br>RAM | 64 KB RAM | 64 KB RAM | | | | 144 | | | | | 5 × USARTs | | | | | | 100 | | | 3 × USARTs | | $4 \times 16$ -bit timers, $2 \times$ basic timers<br>$3 \times SPIs$ , $2 \times I^2Ss$ , $2 \times I2Cs$ | | | | | | 64 | 64 2 × USARTs<br>2 × 16-bit tir<br>1 × SPI, 1 ×<br>48 CAN, 1 × PV | mers | $3 \times 16$ -bit timers<br>$2 \times SPIs$ , $2 \times I^2Cs$ , USB,<br>CAN, $1 \times PWM$ timer | | USB, CAN, 2 × PWM timers<br>3 × ADCs, 2 × DACs, 1 × SDIO<br>FSMC (100- and 144-pin packages <sup>(3)</sup> ) | | | | | | 48 | | | 2 × ADCs | | | | | | | | 36 | 2 × ADCs | | | | | | | | | Table 3. STM32F103xx family - For orderable part numbers that do not show the A internal code after the temperature range code (6 or 7), the reference datasheet for electrical characteristics is that of the STM32F103x8/B medium-density devices. - 2. 64 KB RAM for 256 KB Flash are available on devices delivered in CSP packages only. - 3. Ports F and G are not available in devices delivered in 100-pin packages. # 2.3 Overview # 2.3.1 ARM<sup>®</sup> Cortex<sup>™</sup>-M3 core with embedded Flash and SRAM The ARM Cortex<sup>TM</sup>-M3 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM Cortex<sup>™</sup>-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. With its embedded ARM core, STM32F103xC, STM32F103xD and STM32F103xE performance line family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the device family. # 2.3.2 Embedded Flash memory Up to 512 Kbytes of embedded Flash is available for storing programs and data. # 2.3.3 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 2.3.4 Embedded SRAM Up to 64 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states. #### 2.3.5 FSMC (flexible static memory controller) The FSMC is embedded in the STM32F103xC, STM32F103xD and STM32F103xE performance line family. It has four Chip Select outputs supporting the following modes: PC Card/Compact Flash, SRAM, PSRAM, NOR and NAND. Functionality overview: - The three FSMC interrupt lines are ORed in order to be connected to the NVIC - Write FIFO - Code execution from external memory except for NAND Flash and PC Card - The targeted frequency, f<sub>CLK</sub>, is HCLK/2, so external access is at 36 MHz when HCLK is at 72 MHz and external access is at 24 MHz when HCLK is at 48 MHz #### 2.3.6 LCD parallel interface The FSMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost-effective graphic applications using LCD modules with embedded controllers or high-performance solutions using external controllers with dedicated acceleration. # 2.3.7 Nested vectored interrupt controller (NVIC) The STM32F103xC, STM32F103xD and STM32F103xE performance line embeds a nested vectored interrupt controller able to handle up to 60 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>™</sup>-M3) and 16 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. # 2.3.8 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 19 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 112 GPIOs can be connected to the 16 external interrupt lines. # 2.3.9 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-16 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). Several prescalers allow the configuration of the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz. The maximum allowed frequency of the low speed APB domain is 36 MHz. See *Figure 2* for details on the clock tree. #### 2.3.10 Boot modes At startup, boot pins are used to select one of three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. # 2.3.11 Power supply schemes - $V_{DD} = 2.0$ to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through $V_{DD}$ pins. - $V_{SSA}$ , $V_{DDA}$ = 2.0 to 3.6 V: external analog power supplies for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to $V_{DDA}$ is 2.4 V when the ADC is used). $V_{DDA}$ and $V_{SSA}$ must be connected to $V_{DD}$ and $V_{SS}$ , respectively. - V<sub>BAT</sub> = 1.8 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. For more details on how to connect power pins, refer to Figure 12: Power supply scheme. # 2.3.12 Power supply supervisor The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. Refer to Table 12: Embedded reset and power control block characteristics for the values of $V_{POB/PDB}$ and $V_{PVD}$ . #### 2.3.13 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR) and power down. - MR is used in the nominal regulation mode (Run) - LPR is used in the Stop modes. - Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost) This regulator is always enabled after reset. It is disabled in Standby mode. #### 2.3.14 Low-power modes The STM32F103xC, STM32F103xD and STM32F103xE performance line supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm or the USB wakeup. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. #### 2.3.15 DMA The flexible 12-channel general-purpose DMAs (7 channels for DMA1 and 5 channels for DMA2) are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The two DMA controllers support circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose, basic and advanced-control timers TIMx, DAC, I<sup>2</sup>S, SDIO and ADC. # 2.3.16 RTC (real-time clock) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are forty-two 16-bit registers used to store 84 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, and they are not reset when the device wakes up from the Standby mode. The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a 477 periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. # 2.3.17 Timers and watchdogs The high-density STM32F103xx performance line devices include up to two advanced-control timers, up to four general-purpose timers, two basic timers, two watchdog timers and a SysTick timer. Table 4 compares the features of the advanced-control, general-purpose and basic timers. | Table 4 | . ingn-u | Citotty tiii | ici icatuic t | ,ompanison | | | |---------------------------------|--------------------|-------------------------|---------------------------------------|------------------------|--------------------------|-----------------------| | Timer | Counter resolution | Counter type | Prescaler factor | DMA request generation | Capture/compare channels | Complementary outputs | | TIM1,<br>TIM8 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | TIM2,<br>TIM3,<br>TIM4,<br>TIM5 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | TIM6,<br>TIM7 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | Table 4. High-density timer feature comparison #### Advanced-control timers (TIM1 and TIM8) The two advanced-control timers (TIM1 and TIM8) can each be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as a complete general-purpose timer. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switch driven by these outputs. Many features are shared with those of the general-purpose TIM timers which have the same architecture. The advanced-control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining. #### General-purpose timers (TIMx) There are up to 4 synchronizable general-purpose timers (TIM2, TIM3, TIM4 and TIM5) embedded in the STM32F103xC, STM32F103xD and STM32F103xE performance line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 16 input captures / output compares / PWMs on the largest packages. The general-purpose timers can work together with the advanced-control timer via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. #### Basic timers TIM6 and TIM7 These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base. #### Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source #### 2.3.18 I<sup>2</sup>C bus Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes. They support 7/10-bit addressing mode and 7-bit dual addressing mode (as slave). A hardware CRC generation/verification is embedded. They can be served by DMA and they support SMBus 2.0/PMBus. # 2.3.19 Universal synchronous/asynchronous receiver transmitters (USARTs) The STM32F103xC, STM32F103xD and STM32F103xE performance line embeds three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3) and two universal asynchronous receiver transmitters (UART4 and UART5). These five interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART1 interface is able to communicate at speeds of up to 4.5 Mbit/s. The other available interfaces communicate at up to 2.25 Mbit/s. USART1, USART2 and USART3 also provide hardware management of the CTS and RTS signals, Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All interfaces can be served by the DMA controller except for UART5. ### 2.3.20 Serial peripheral interface (SPI) Up to three SPIs are able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller. # 2.3.21 Inter-integrated sound (I<sup>2</sup>S) Two standard I<sup>2</sup>S interfaces (multiplexed with SPI2 and SPI3) are available, that can be operated in master or slave mode. These interfaces can be configured to operate with 16/32 bit resolution, as input or output channels. Audio sampling frequencies from 8 kHz up to 48 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency. #### 2.3.22 SDIO An SD/SDIO/MMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit. The interface allows data transfer at up to 48 MHz in 8-bit mode, and is compliant with SD Memory Card Specifications Version 2.0. The SDIO Card Specification Version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit. The current version supports only one SD/SDIO/MMC4.2 card at any one time and a stack of MMC4.1 or previous. In addition to SD/SDIO/MMC, this interface is also fully compliant with the CE-ATA digital protocol Rev1.1. # 2.3.23 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. # 2.3.24 Universal serial bus (USB) The STM32F103xC, STM32F103xD and STM32F103xE performance line embed a USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). #### 2.3.25 GPIOs (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current-capable except for analog inputs. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. I/Os on APB2 with up to 18 MHz toggling speed # 2.3.26 ADC (analog to digital converter) Three 12-bit analog-to-digital converters are embedded into STM32F103xC, STM32F103xD and STM32F103xE performance line devices and each ADC shares up to 21 external channels, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. Additional logic functions embedded in the ADC interface allow: - Simultaneous sample and hold - Interleaved sample and hold - Single shunt The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the general-purpose timers (TIMx) and the advanced-control timers (TIM1 and TIM8) can be internally connected to the ADC start trigger and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers. #### 2.3.27 DAC (digital-to-analog converter) The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. This dual digital Interface supports the following features: - two DAC converters: one for each output channel - 8-bit or 12-bit monotonic output - left or right data alignment in 12-bit mode - synchronized update capability - noise-wave generation - triangular-wave generation - dual DAC channel independent or simultaneous conversions - DMA capability for each channel - external triggers for conversion - input voltage reference V<sub>REF+</sub> Eight DAC trigger inputs are used in the STM32F103xC, STM32F103xD and STM32F103xE performance line family. The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels. ### 2.3.28 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2 V < $V_{DDA}$ < 3.6 V. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value. # 2.3.29 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### 2.3.30 Embedded Trace Macrocell™ The ARM® Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F10xxx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using USB, Ethernet, or any other high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools. # 3 Pinouts and pin descriptions Figure 3. STM32F103xC and STM32F103xE performance line BGA144 ballout Figure 4. STM32F103xC and STM32F103xE performance line BGA100 ballout | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|---------------------------------|---------------------|-------|-------------------|----------------------|-------------------|---------------------|--------|--------|--------| | A | PC14-\<br>OSC32_IN <sub>1</sub> | PC13-)<br>AMPER-RT | C PE2 | (PB9) | (PB7) | ( PB4 ) | (PB3) | (PA15) | (PA14) | (PA13) | | В | ,PC15-\<br>OSC32_QUT | (V <sub>BAT</sub> ) | (PE3) | (PB8) | (PB6) | (PD5) | (PD2) | (PC11) | (PC10) | (PA12) | | С | OSC_IN | 'Vss_5 | (PE4) | (PE1) | (PB5) | (PD6) | (PD3) | (PC12) | (PA9) | (PA11) | | D | osc_οὐτ | V <sub>DD_5</sub> | (PE5) | (PEO) | воото | (PD7) | (PD4) | PDO | (PA8) | (PA10) | | E | (NRST) | (PC2) | (PE6) | V <sub>SS_4</sub> | 'V <sub>SS_3</sub> ' | Vss_2 | V <sub>SS_1</sub> , | (PD1) | (PC9) | (PC7) | | F | (PCO) | (PC1) | (PC3) | V <sub>DD_4</sub> | 'V <sub>DD_3</sub> ' | V <sub>DD_2</sub> | V <sub>DD_1</sub> , | (NC) | (PC8) | (PC6) | | G | (V <sub>SSA</sub> ) | PÁO-WKŲP | (PA4) | PC4 | (PB2) | (PE10) | (PE14) | (PB15) | (PD11) | (PD15) | | Н | V <sub>REF</sub> - | (PA1) | (PA5) | (PC5) | (PE7) | (PE11) | (PE15) | (PB14) | (PD10) | (PD14) | | J | V <sub>REF+</sub> | PA2 | (PA6) | (PB0) | (PE8) | (PE12) | (PB10) | (PB13) | PD9 | (PD13) | | K | (V <sub>DDA</sub> ) | (PA3) | (PA7) | (PB1) | (PE9) | (PE13) | (PB11) | (PB12) | (PD8) | (PD12) | Figure 5. STM32F103xC and STM32F103xE performance line LQFP144 pinout Figure 6. STM32F103xC and STM32F103xE performance line LQFP100 pinout 577 Figure 7. STM32F103xC and STM32F103xE performance line LQFP64 pinout Figure 8. STM32F103xC and STM32F103xE performance line WLCSP64 ballout, ball side 577 Table 5. High-density STM32F103xx pin definitions | Pins | | | | | | - | | (2) | | Alternate functions <sup>(4)</sup> | | | |----------|----------|---------|--------|---------|---------|------------------------------------|---------------------|-----|--------------------------------------------------|------------------------------------|-------|--| | LFBGA144 | LFBGA100 | WLCSP64 | LQFP64 | LQFP100 | LQFP144 | Pin name | Type <sup>(1)</sup> | | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | | А3 | А3 | - | - | 1 | 1 | PE2 | I/O | FT | PE2 | TRACECK/ FSMC_A23 | | | | A2 | ВЗ | - | | 2 | 2 | PE3 | I/O | FT | PE3 | TRACED0/FSMC_A19 | | | | B2 | СЗ | - | | 3 | 3 | PE4 | I/O | FT | PE4 | TRACED1/FSMC_A20 | | | | ВЗ | D3 | - | - | 4 | 4 | PE5 | I/O | FT | PE5 | TRACED2/FSMC_A21 | | | | B4 | E3 | - | - | 5 | 5 | PE6 | I/O | FT | PE6 | TRACED3/FSMC_A22 | | | | C2 | B2 | C6 | 1 | 6 | 6 | V <sub>BAT</sub> | S | | V <sub>BAT</sub> | | | | | A1 | A2 | C8 | 2 | 7 | 7 | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O | | PC13 <sup>(6)</sup> | TAMPER-RTC | | | | B1 | A1 | B8 | 3 | 8 | 8 | PC14-<br>OSC32_IN <sup>(5)</sup> | I/O | | PC14 <sup>(6)</sup> | OSC32_IN | | | | C1 | B1 | В7 | 4 | 9 | 9 | PC15-<br>OSC32_OUT <sup>(5)</sup> | I/O | | PC15 <sup>(6)</sup> | OSC32_OUT | | | | СЗ | - | - | 1 | - | 10 | PF0 | I/O | FT | PF0 | FSMC_A0 | | | | C4 | - | - | - | - | 11 | PF1 | I/O | FT | PF1 | FSMC_A1 | | | | D4 | - | - | - | - | 12 | PF2 | I/O | FT | PF2 | FSMC_A2 | | | | E2 | - | - | - | - | 13 | PF3 | I/O | FT | PF3 | FSMC_A3 | | | | E3 | - | - | 1 | - | 14 | PF4 | I/O | FT | PF4 | FSMC_A4 | | | | E4 | - | - | 1 | - | 15 | PF5 | I/O | FT | PF5 | FSMC_A5 | | | | D2 | C2 | - | 1 | 10 | 16 | V <sub>SS_5</sub> | S | | V <sub>SS_5</sub> | | | | | D3 | D2 | - | | 11 | 17 | V <sub>DD_5</sub> | S | | V <sub>DD_5</sub> | | | | | F3 | - | - | - | - | 18 | PF6 | I/O | | PF6 | ADC3_IN4/FSMC_NIORD | | | | F2 | - | - | | - | 19 | PF7 | I/O | | PF7 | ADC3_IN5/FSMC_NREG | | | | G3 | - | - | - | - | 20 | PF8 | I/O | | PF8 | ADC3_IN6/FSMC_NIOWR | | | | G2 | - | - | - | - | 21 | PF9 | I/O | | PF9 | ADC3_IN7/FSMC_CD | | | | G1 | - | - | - | - | 22 | PF10 | I/O | | PF10 | ADC3_IN8/FSMC_INTR | | | | D1 | C1 | D8 | 5 | 12 | 23 | OSC_IN | I | | OSC_IN | | | | | E1 | D1 | D7 | 6 | 13 | 24 | OSC_OUT | 0 | | OSC_OUT | | | | | F1 | E1 | C7 | 7 | 14 | 25 | NRST | I/O | | NRST | | | | | H1 | F1 | E8 | 8 | 15 | 26 | PC0 | I/O | | PC0 | ADC123_IN10 | | | | H2 | F2 | F8 | 9 | 16 | 27 | PC1 | I/O | | PC1 | ADC123_IN11 | | | | НЗ | E2 | D6 | 10 | 17 | 28 | PC2 | I/O | | PC2 | ADC123_IN12 | | | | H4 | F3 | - | 11 | 18 | 29 | PC3 | I/O | | PC3 | ADC123_IN13 | | | | J1 | G1 | E7 | 12 | 19 | 30 | V <sub>SSA</sub> | S | | V <sub>SSA</sub> | | | | Table 5. High-density STM32F103xx pin definitions (continued) | Pins | | | | | | - | | | | Alternate functions <sup>(4)</sup> | | | |----------|----------|-----------|--------|---------|---------|-------------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------------------------------------------------|-----------|--| | LFBGA144 | LFBGA100 | WLCSP64 | LQFP64 | LQFP100 | LQFP144 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | | K1 | H1 | - | - | 20 | 31 | $V_{REF}$ | S | | V <sub>REF-</sub> | | | | | L1 | J1 | F7<br>(7) | - | 21 | 32 | $V_{REF+}$ | s | | V <sub>REF+</sub> | | | | | M1 | K1 | G8 | 13 | 22 | 33 | $V_{DDA}$ | S | | $V_{DDA}$ | | | | | J2 | G2 | F6 | 14 | 23 | 34 | PA0-WKUP | I/O | | PA0 | WKUP/USART2_CTS <sup>(8)</sup> ADC123_IN0 TIM2_CH1_ETR TIM5_CH1/TIM8_ETR | | | | K2 | H2 | E6 | 15 | 24 | 35 | PA1 | I/O | | PA1 | USART2_RTS <sup>(8)</sup> ADC123_IN1/ TIM5_CH2/TIM2_CH2 <sup>(8)</sup> | | | | L2 | J2 | Н8 | 16 | 25 | 36 | PA2 | I/O | | PA2 | USART2_TX <sup>(8)</sup> /TIM5_CH3<br>ADC123_IN2/<br>TIM2_CH3 <sup>(8)</sup> | | | | M2 | K2 | G7 | 17 | 26 | 37 | PA3 | I/O | | PA3 | USART2_RX <sup>(8)</sup> /TIM5_CH4<br>ADC123_IN3/TIM2_CH4 <sup>(8)</sup> | | | | G4 | E4 | F5 | 18 | 27 | 38 | V <sub>SS_4</sub> | S | | V <sub>SS_4</sub> | | | | | F4 | F4 | G6 | 19 | 28 | 39 | $V_{DD\_4}$ | S | | $V_{DD\_4}$ | | | | | J3 | G3 | H7 | 20 | 29 | 40 | PA4 | I/O | | PA4 | SPI1_NSS <sup>(8)</sup> /<br>USART2_CK <sup>(8)</sup><br>DAC_OUT1/ADC12_IN4 | | | | КЗ | НЗ | E5 | 21 | 30 | 41 | PA5 | I/O | | PA5 | SPI1_SCK <sup>(8)</sup><br>DAC_OUT2 ADC12_IN5 | | | | L3 | J3 | G5 | 22 | 31 | 42 | PA6 | I/O | | PA6 | SPI1_MISO <sup>(8)</sup><br>TIM8_BKIN/ADC12_IN6<br>TIM3_CH1 <sup>(8)</sup> | TIM1_BKIN | | | МЗ | КЗ | G4 | 23 | 32 | 43 | PA7 | I/O | | PA7 | SPI1_MOSI <sup>(8)</sup> /<br>TIM8_CH1N/ADC12_IN7<br>TIM3_CH2 <sup>(8)</sup> | TIM1_CH1N | | | J4 | G4 | Н6 | 24 | 33 | 44 | PC4 | I/O | | PC4 | ADC12_IN14 | | | | K4 | H4 | H5 | 25 | 34 | 45 | PC5 | I/O | | PC5 | ADC12_IN15 | | | | L4 | J4 | H4 | 26 | 35 | 46 | PB0 | I/O | | PB0 | ADC12_IN8/TIM3_CH3<br>TIM8_CH2N | TIM1_CH2N | | | M4 | K4 | F4 | 27 | 36 | 47 | PB1 | I/O | | PB1 | ADC12_IN9/TIM3_CH4 <sup>(8)</sup><br>TIM8_CH3N | TIM1_CH3N | | | J5 | G5 | Н3 | 28 | 37 | 48 | PB2 | I/O | FT | PB2/BOOT1 | | | | | M5 | - | • | • | - | 49 | PF11 | I/O | FT | PF11 | FSMC_NIOS16 | | | | L5 | - | - | - | - | 50 | PF12 | I/O | FT | PF12 | FSMC_A6 | | | Table 5. High-density STM32F103xx pin definitions (continued) | Pins | | | | | | | | (2) | | Alternate functions <sup>(4)</sup> | | | |----------|----------|---------|--------|---------|---------|-------------------|---------------------|--------------------------------------------|-------------------|-------------------------------------------------------------------------------------------|-----------|--| | LFBGA144 | LFBGA100 | WLCSP64 | LQFP64 | LQFP100 | LQFP144 | Pin name | Type <sup>(1)</sup> | Main function <sup>(3)</sup> (after reset) | | Default | Remap | | | H5 | - | - | - | - | 51 | $V_{SS\_6}$ | S | | $V_{SS\_6}$ | | | | | G5 | - | - | - | - | 52 | $V_{DD_6}$ | S | | $V_{DD_6}$ | | | | | K5 | - | - | - | - | 53 | PF13 | I/O | FT | PF13 | FSMC_A7 | | | | M6 | - | - | - | - | 54 | PF14 | I/O | FT | PF14 | FSMC_A8 | | | | L6 | - | - | ı | ı | 55 | PF15 | I/O | FT | PF15 | FSMC_A9 | | | | K6 | , | | , | - | 56 | PG0 | I/O | FT | PG0 | FSMC_A10 | | | | J6 | | | 1 | - | 57 | PG1 | I/O | FT | PG1 | FSMC_A11 | | | | M7 | H5 | - | - | 38 | 58 | PE7 | I/O | FT | PE7 | FSMC_D4 | TIM1_ETR | | | L7 | J5 | - | 1 | 39 | 59 | PE8 | I/O | FT | PE8 | FSMC_D5 | TIM1_CH1N | | | K7 | K5 | - | 1 | 40 | 60 | PE9 | I/O | FT | PE9 | FSMC_D6 | TIM1_CH1 | | | Н6 | - | - | - | - | 61 | V <sub>SS_7</sub> | S | | V <sub>SS_7</sub> | | | | | G6 | - | - | - | - | 62 | V <sub>DD_7</sub> | S | | V <sub>DD_7</sub> | | | | | J7 | G6 | - | - | 41 | 63 | PE10 | I/O | FT | PE10 | FSMC_D7 | TIM1_CH2N | | | Н8 | H6 | - | - | 42 | 64 | PE11 | I/O | FT | PE11 | FSMC_D8 | TIM1_CH2 | | | J8 | J6 | - | - | 43 | 65 | PE12 | I/O | FT | PE12 | FSMC_D9 | TIM1_CH3N | | | K8 | K6 | - | - | 44 | 66 | PE13 | I/O | FT | PE13 | FSMC_D10 | TIM1_CH3 | | | L8 | G7 | - | 1 | 45 | 67 | PE14 | I/O | FT | PE14 | FSMC_D11 | TIM1_CH4 | | | M8 | H7 | - | - | 46 | 68 | PE15 | I/O | FT | PE15 | FSMC_D12 | TIM1_BKIN | | | M9 | J7 | G3 | 29 | 47 | 69 | PB10 | I/O | FT | PB10 | I2C2_SCL/USART3_TX <sup>(8)</sup> | TIM2_CH3 | | | M10 | K7 | F3 | 30 | 48 | 70 | PB11 | I/O | FT | PB11 | I2C2_SDA/USART3_RX <sup>(8)</sup> | TIM2_CH4 | | | H7 | E7 | H2 | 31 | 49 | 71 | V <sub>SS_1</sub> | S | | V <sub>SS_1</sub> | | | | | G7 | F7 | H1 | 32 | 50 | 72 | V <sub>DD_1</sub> | S | | V <sub>DD_1</sub> | | | | | M11 | K8 | G2 | 33 | 51 | 73 | PB12 | I/O | FT | PB12 | SPI2_NSS/I2S2_WS/<br>I2C2_SMBA/<br>USART3_CK <sup>(8)</sup> /<br>TIM1_BKIN <sup>(8)</sup> | | | | M12 | J8 | G1 | 34 | 52 | 74 | PB13 | I/O | FT | PB13 | SPI2_SCK/I2S2_CK<br>USART3_CTS <sup>(8)</sup> /<br>TIM1_CH1N | | | | L11 | Н8 | F2 | 35 | 53 | 75 | PB14 | I/O | FT | PB14 | SPI2_MISO/TIM1_CH2N<br>USART3_RTS <sup>(8)</sup> / | | | | L12 | G8 | F1 | 36 | 54 | 76 | PB15 | I/O | FT | PB15 | SPI2_MOSI/I2S2_SD<br>TIM1_CH3N <sup>(8)</sup> / | | | | L9 | K9 | - | ı | 55 | 77 | PD8 | I/O | FT | PD8 | FSMC_D13 | USART3_TX | | | K9 | J9 | - | - | 56 | 78 | PD9 | I/O | FT | PD9 | FSMC_D14 | USART3_RX | | Table 5. High-density STM32F103xx pin definitions (continued) | Pins | | | | | | y 31W321 1037 | | (3) | - | Alternate functions <sup>(4)</sup> | | | |----------|----------|---------|--------|---------|---------|-------------------|---------------------|----------------------------|--------------------------------------------------|---------------------------------------------------------------------|--------------------------|--| | LFBGA144 | LFBGA100 | WLCSP64 | LQFP64 | LQFP100 | LQFP144 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | | J9 | H9 | - | - | 57 | 79 | PD10 | I/O | FT | PD10 | FSMC_D15 | USART3_CK | | | Н9 | G9 | - | 1 | 58 | 80 | PD11 | I/O | FT | PD11 | FSMC_A16 | USART3_CTS | | | L10 | K10 | • | - | 59 | 81 | PD12 | I/O | FT | PD12 | FSMC_A17 | TIM4_CH1 /<br>USART3_RTS | | | K10 | J10 | 1 | 1 | 60 | 82 | PD13 | I/O | FT | PD13 | FSMC_A18 | TIM4_CH2 | | | G8 | - | 1 | 1 | - | 83 | V <sub>SS_8</sub> | S | | V <sub>SS_8</sub> | | | | | F8 | - | 1 | - | - | 84 | V <sub>DD_8</sub> | S | | V <sub>DD_8</sub> | | | | | K11 | H10 | 1 | 1 | 61 | 85 | PD14 | I/O | FT | PD14 | FSMC_D0 | TIM4_CH3 | | | K12 | G10 | 1 | 1 | 62 | 86 | PD15 | I/O | FT | PD15 | FSMC_D1 | TIM4_CH4 | | | J12 | - | | | - | 87 | PG2 | I/O | FT | PG2 | FSMC_A12 | | | | J11 | - | - | 1 | - | 88 | PG3 | I/O | FT | PG3 | FSMC_A13 | | | | J10 | - | - | 1 | - | 89 | PG4 | I/O | FT | PG4 | FSMC_A14 | | | | H12 | - | | | - | 90 | PG5 | I/O | FT | PG5 | FSMC_A15 | | | | H11 | - | 1 | 1 | - | 91 | PG6 | I/O | FT | PG6 | FSMC_INT2 | | | | H10 | - | 1 | 1 | - | 92 | PG7 | I/O | FT | PG7 | FSMC_INT3 | | | | G11 | - | - | 1 | - | 93 | PG8 | I/O | FT | PG8 | | | | | G10 | - | - | - | - | 94 | V <sub>SS_9</sub> | S | | V <sub>SS_9</sub> | | | | | F10 | - | | - | - | 95 | $V_{DD_9}$ | S | | $V_{DD_9}$ | | | | | G12 | F10 | E1 | 37 | 63 | 96 | PC6 | I/O | FT | PC6 | I2S2_MCK/<br>TIM8_CH1/SDIO_D6 | TIM3_CH1 | | | F12 | E10 | E2 | 38 | 64 | 97 | PC7 | I/O | FT | PC7 | I2S3_MCK/<br>TIM8_CH2/SDIO_D7 | TIM3_CH2 | | | F11 | F9 | E3 | 39 | 65 | 98 | PC8 | I/O | FT | PC8 | TIM8_CH3/SDIO_D0 | TIM3_CH3 | | | E11 | E9 | D1 | 40 | 66 | 99 | PC9 | I/O | FT | PC9 | TIM8_CH4/SDIO_D1 | TIM3_CH4 | | | E12 | D9 | E4 | 41 | 67 | 100 | PA8 | I/O | FT | PA8 | USART1_CK/<br>TIM1_CH1 <sup>(8)</sup> /MCO | | | | D12 | С9 | D2 | 42 | 68 | 101 | PA9 | I/O | FT | PA9 | USART1_TX <sup>(8)</sup> /<br>TIM1_CH2 <sup>(8)</sup> | | | | D11 | D10 | D3 | 43 | 69 | 102 | PA10 | I/O | FT | PA10 | USART1_RX <sup>(8)</sup> /<br>TIM1_CH3 <sup>(8)</sup> | | | | C12 | C10 | C1 | 44 | 70 | 103 | PA11 | I/O | FT | PA11 | USART1_CTS/USBDM<br>CAN_RX <sup>(8)</sup> /TIM1_CH4 <sup>(8)</sup> | | | | B12 | B10 | C2 | 45 | 71 | 104 | PA12 | I/O | FT | PA12 | USART1_RTS/USBDP/<br>CAN_TX <sup>(8)</sup> /TIM1_ETR <sup>(8)</sup> | | | Table 5. High-density STM32F103xx pin definitions (continued) | Pins | | | | | | | | (2) | | Alternate functions <sup>(4)</sup> | | | |----------|----------|---------|--------|---------|---------|--------------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------|---------------------------------|--| | LFBGA144 | LFBGA100 | WLCSP64 | LQFP64 | LQFP100 | LQFP144 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | | A12 | A10 | D4 | 46 | 72 | 105 | PA13 | I/O | FT | JTMS-<br>SWDIO | | PA13 | | | C11 | F8 | - | - | 73 | 106 | | | | Not connected | d | | | | G9 | E6 | B1 | 47 | 74 | 107 | $V_{\rm SS\_2}$ | S | | $V_{SS\_2}$ | | | | | F9 | F6 | A1 | 48 | 75 | 108 | $V_{DD\_2}$ | S | | $V_{DD_2}$ | | | | | A11 | A9 | B2 | 49 | 76 | 109 | PA14 | I/O | FT | JTCK-<br>SWCLK | | PA14 | | | A10 | A8 | СЗ | 50 | 77 | 110 | PA15 | I/O | FT | JTDI | SPI3_NSS/<br>I2S3_WS | TIM2_CH1_ETR<br>PA15 / SPI1_NSS | | | B11 | В9 | A2 | 51 | 78 | 111 | PC10 | I/O | FT | PC10 | UART4_TX/SDIO_D2 | USART3_TX | | | B10 | B8 | ВЗ | 52 | 79 | 112 | PC11 | I/O | FT | PC11 | UART4_RX/SDIO_D3 | USART3_RX | | | C10 | C8 | C4 | 53 | 80 | 113 | PC12 | I/O | FT | PC12 | UART5_TX/SDIO_CK | USART3_CK | | | E10 | D8 | D8 | 5 | 81 | 114 | PD0 | I/O | FT | OSC_IN <sup>(9)</sup> | FSMC_D2 <sup>(10)</sup> | CAN_RX | | | D10 | E8 | D7 | 6 | 82 | 115 | PD1 | I/O | FT | OSC_OUT <sup>(9)</sup> | FSMC_D3 <sup>(10)</sup> | CAN_TX | | | E9 | B7 | АЗ | 54 | 83 | 116 | PD2 | I/O | FT | PD2 | TIM3_ETR/UART5_RX<br>SDIO_CMD | | | | D9 | C7 | - | - | 84 | 117 | PD3 | I/O | FT | PD3 | FSMC_CLK | USART2_CTS | | | C9 | D7 | - | - | 85 | 118 | PD4 | I/O | FT | PD4 | FSMC_NOE | USART2_RTS | | | В9 | B6 | - | - | 86 | 119 | PD5 | I/O | FT | PD5 | FSMC_NWE | USART2_TX | | | E7 | - | - | - | - | 120 | V <sub>SS_10</sub> | S | | V <sub>SS_10</sub> | | | | | F7 | - | - | - | - | 121 | V <sub>DD_10</sub> | S | | V <sub>DD_10</sub> | | | | | A8 | C6 | - | - | 87 | 122 | PD6 | I/O | FT | PD6 | FSMC_NWAIT | USART2_RX | | | A9 | D6 | - | - | 88 | 123 | PD7 | I/O | FT | PD7 | FSMC_NE1/FSMC_NCE2 | USART2_CK | | | E8 | - | - | - | - | 124 | PG9 | I/O | FT | PG9 | FSMC_NE2/FSMC_NCE3 | | | | D8 | , | - | - | - | 125 | PG10 | I/O | FT | PG10 | FSMC_NCE4_1/<br>FSMC_NE3 | | | | C8 | 1 | - | - | - | 126 | PG11 | I/O | FT | PG11 | FSMC_NCE4_2 | | | | В8 | • | - | - | - | 127 | PG12 | I/O | FT | PG12 | FSMC_NE4 | | | | D7 | - | - | - | - | 128 | PG13 | I/O | FT | PG13 | FSMC_A24 | | | | C7 | - | - | - | - | 129 | PG14 | I/O | FT | PG14 | FSMC_A25 | | | | E6 | - | - | - | - | 130 | V <sub>SS_11</sub> | S | | V <sub>SS_11</sub> | | | | | F6 | - | - | - | - | 131 | V <sub>DD_11</sub> | S | | V <sub>DD_11</sub> | | | | | B7 | - | - | - | - | 132 | PG15 | I/O | FT | PG15 | | | | Pins Alternate functions(4) O Level<sup>(2)</sup> **Type**<sup>(1)</sup> Main FBGA144 FBGA100 WLCSP64 44 LQFP100 function(3) LQFP64 Pin name LQFP1 **Default** (after reset) Remap PB3/TRACESWO **A**7 Α7 **A4** 55 89 133 PB3/ I/O FT **JTDO** SPI3\_SCK / I2S3\_CK/ TIM2\_CH2 / SPI1\_SCK PB4 / TIM3\_CH1 A6 A6 B4 56 90 134 PB4 I/O FT **NJTRST** SPI3\_MISO SPI1\_MISO I2C1\_SMBA/ SPI3\_MOSI TIM3\_CH2 / 91 PB5 I/O PB<sub>5</sub> C5A5 57 135 12S3\_SD SPI1\_MOSI I2C1 SCL(8)/ TIM4 CH1(8) **B**5 58 92 136 PB6 I/O FT PB6 USART1\_TX C6 **B**5 I2C1\_SDA(8) / D<sub>6</sub> A<sub>5</sub> C5 59 93 137 PB7 I/O FT PB7 FSMC\_NADV / USART1\_RX TIM4\_CH2<sup>(8)</sup> D5 D5 A6 60 94 138 BOOT0 I BOOT0 I2C1\_SCL/ TIM4\_CH3<sup>(8)</sup>/SDIO\_D4 FT C<sub>5</sub> B4 D5 61 95 139 PB8 I/O PB8 CAN RX I2C1\_SDA / TIM4\_CH4<sup>(8)</sup>/SDIO\_D5 B6 62 96 140 PB9 I/O FT PB9 B5 Α4 CAN\_TX I/O PE0 141 PE<sub>0</sub> FT TIM4\_ETR / FSMC\_NBL0 A5 D4 97 142 PE1 I/O PE1 A4 C4 \_ \_ 98 FT FSMC\_NBL1 $V_{SS_3}$ S $V_{SS\_3}$ E5 E5 Α7 63 99 143 S F5 F5 Α8 64 100 144 $V_{DD_3}$ $V_{DD_3}$ Table 5. High-density STM32F103xx pin definitions (continued) - 1. I = input, O = output, S = supply. - 2. FT = 5 V tolerant. - 3. Function availability depends on the chosen device. - 4. If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register). - 5. PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must not be used as a current source (e.g. to drive an LED). - 6. Main function after the first backup domain power-up. Later on, it depends on the contents of the Backup registers even after reset (because these registers are not reset by the main reset). For details on how to manage these IOs, refer to the Battery backup domain and BKP register description sections in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com. - 7. Unlike in the LQFP64 package, there is no PC3 in the WLCSP package. The $V_{REF+}$ functionality is provided instead. - This alternate function can be remapped by software to some other port pins (if available on the used package). For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com. - 9. For the LQFP64 package, the pins number 5 and 6 are configured as OSC\_IN/OSC\_OUT after reset, however the functionality of PD0 and PD1 can be remapped by software on these pins. For the LQFP100/BGA100 and LQFP144/BGA144 packages, PD0 and PD1 are available by default, so there is no need for remapping. For more details, refer to Alternate function I/O and debug configuration section in the STM32F10xxx reference manual. - 10. For devices delivered in LQFP64 packages, the FSMC function is not available. Table 6. FSMC pin definition | Table 6. | 1 SIVIC F | oin definiti | OII | | | | | |----------|-----------|--------------|--------------------|---------------|-------------|-----------------------|--| | | | LQFP100 | | | | | | | Pins | CF | CF/IDE | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | BGA100 <sup>(1)</sup> | | | PE2 | | | A23 | A23 | | Yes | | | PE3 | | | A19 | A19 | | Yes | | | PE4 | | | A20 | A20 | | Yes | | | PE5 | | | A21 | A21 | | Yes | | | PE6 | | | A22 | A22 | | Yes | | | PF0 | A0 | A0 | A0 | | | - | | | PF1 | A1 | A1 | A1 | | | - | | | PF2 | A2 | A2 | A2 | | | - | | | PF3 | А3 | | A3 | | | - | | | PF4 | A4 | | A4 | | | - | | | PF5 | A5 | | A5 | | | - | | | PF6 | NIORD | NIORD | | | | - | | | PF7 | NREG | NREG | | | | - | | | PF8 | NIOWR | NIOWR | | | | - | | | PF9 | CD | CD | | | | - | | | PF10 | INTR | INTR | | | | - | | | PF11 | NIOS16 | NIOS16 | | | | - | | | PF12 | A6 | | A6 | | | - | | | PF13 | A7 | | A7 | | | - | | | PF14 | A8 | | A8 | | | - | | | PF15 | A9 | | A9 | | | - | | | PG0 | A10 | | A10 | | | - | | | PG1 | | | A11 | | | - | | | PE7 | D4 | D4 | D4 | DA4 | D4 | Yes | | | PE8 | D5 | D5 | D5 | DA5 | D5 | Yes | | | PE9 | D6 | D6 | D6 | DA6 | D6 | Yes | | | PE10 | D7 | D7 | D7 | DA7 | D7 | Yes | | | PE11 | D8 | D8 | D8 | DA8 | D8 | Yes | | | PE12 | D9 | D9 | D9 | DA9 | D9 | Yes | | | PE13 | D10 | D10 | D10 | DA10 | D10 | Yes | | | PE14 | D11 | D11 | D11 | DA11 | D11 | Yes | | | PE15 | D12 | D12 | D12 | DA12 | D12 | Yes | | | PD8 | D13 | D13 | D13 | DA13 | D13 | Yes | | Table 6. FSMC pin definition (continued) | lable 0. | | | FSM: | <u> </u> | | | |----------|--------|--------|--------------------|---------------|-------------|----------------------------------| | Pins | CF | CF/IDE | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100<br>BGA100 <sup>(1)</sup> | | PD9 | D14 | D14 | D14 | DA14 | D14 | Yes | | PD10 | D15 | D15 | D15 | DA15 | D15 | Yes | | PD11 | | | A16 | A16 | CLE | Yes | | PD12 | | | A17 | A17 | ALE | Yes | | PD13 | | | A18 | A18 | | Yes | | PD14 | D0 | D0 | D0 | DA0 | D0 | Yes | | PD15 | D1 | D1 | D1 | DA1 | D1 | Yes | | PG2 | | | A12 | | | - | | PG3 | | | A13 | | | - | | PG4 | | | A14 | | | - | | PG5 | | | A15 | | | - | | PG6 | | | | | INT2 | - | | PG7 | | | | | INT3 | - | | PD0 | D2 | D2 | D2 | DA2 | D2 | Yes | | PD1 | D3 | D3 | D3 | DA3 | D3 | Yes | | PD3 | | | CLK | CLK | | Yes | | PD4 | NOE | NOE | NOE | NOE | NOE | Yes | | PD5 | NWE | NWE | NWE | NWE | NWE | Yes | | PD6 | NWAIT | NWAIT | NWAIT | NWAIT | NWAIT | Yes | | PD7 | | | NE1 | NE1 | NCE2 | Yes | | PG9 | | | NE2 | NE2 | NCE3 | - | | PG10 | NCE4_1 | NCE4_1 | NE3 | NE3 | | - | | PG11 | NCE4_2 | NCE4_2 | | | | - | | PG12 | | | NE4 | NE4 | | - | | PG13 | | | A24 | A24 | | - | | PG14 | | | A25 | A25 | | - | | PB7 | | | NADV | NADV | | Yes | | PE0 | | | NBL0 | NBL0 | | Yes | | PE1 | | | NBL1 | NBL1 | | Yes | <sup>1.</sup> Ports F and G are not available in devices delivered in 100-pin packages. # 4 Memory mapping The memory map is shown in Figure 9. Figure 9. Memory map # 5 Electrical characteristics ### 5.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 5.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). ### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 2 V $\leq$ V $_{DD}$ $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ). ## 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ## 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in *Figure 10*. ### 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 11*. Figure 10. Pin loading conditions Figure 11. Pin input voltage STM32F103xx pin C = 50 pF ai14141 # 5.1.6 Power supply scheme Figure 12. Power supply scheme Caution: In Figure 12, the 4.7 $\mu$ F capacitor must be connected to $V_{DD3}$ . # 5.1.7 Current consumption measurement Figure 13. Current consumption measurement scheme # 5.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 7: Voltage characteristics*, *Table 8: Current characteristics*, and *Table 9: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 7. Voltage characteristics | Symbol | Ratings | Min | Max | Unit | |---------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ and $V_{DD}$ ) <sup>(1)</sup> | -0.3 | 4.0 | | | V | Input voltage on five volt tolerant pin <sup>(2)</sup> | V <sub>SS</sub> - 0.3 | +5.5 | V | | $V_{IN}$ | Input voltage on any other pin <sup>(2)</sup> | $V_{SS}-0.3$ | V <sub>DD</sub> +0.3 | | | l∆V <sub>DDx</sub> l | Variations between different V <sub>DD</sub> power pins | 50 | | mV | | IV <sub>SSX</sub> - V <sub>SS</sub> I | Variations between all the different ground pins | | 50 | IIIV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 5.3.12: Absolute maximum ratings (electrical sensitivity) | | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. Table 8. Current characteristics | Symbol | Ratings | Max. | Unit | |---------------------------------------|------------------------------------------------------------------------------------------|------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> /V <sub>DDA</sub> power lines (source) <sup>(1)</sup> | 150 | | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 150 | | | | Output current sunk by any I/O and control pin | 25 | | | l <sub>IO</sub> | Output current source by any I/Os and control pin | - 25 | m A | | | Injected current on NRST pin | ± 5 | mA | | I <sub>INJ(PIN)</sub> (2)(3) | Injected current on HSE OSC_IN and LSE OSC_IN pins | ± 5 | | | | Injected current on any other pin <sup>(4)</sup> | ± 5 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> <sup>(2)</sup> | Total injected current (sum of all I/O and control pins) <sup>(4)</sup> | ± 25 | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. I<sub>INJ(PIN)</sub> must never be exceeded (see *Table 8: Current characteristics*). This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub> > V<sub>IN</sub>max while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. Negative injection disturbs the analog performance of the device. See note in Section 5.3.18: 12-bit ADC characteristics. <sup>4.</sup> When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with ΣI<sub>INJ(PIN)</sub> maximum current injection on four I/O port pins of the device. Table 9. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | # 5.3 Operating conditions # 5.3.1 General operating conditions Table 10. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------------------|-----------------------------------------|--------------------------------------|-----|-----|------| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 72 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | | 0 | 36 | MHz | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | | 0 | 72 | | | V <sub>DD</sub> | Standard operating voltage | | 2 | 3.6 | V | | V (1) | Analog operating voltage (ADC not used) | Must be the same potential | 2 | 3.6 | V | | V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage (ADC used) | as V <sub>DD</sub> <sup>(2)</sup> | 2.4 | 3.6 | V | | V <sub>BAT</sub> | Backup operating voltage | | 1.8 | 3.6 | V | | | | LQFP144 | | 666 | | | | Power dissipation at T <sub>A</sub> = | LQFP100 | | 434 | | | $P_{D}$ | 85 °C for suffix 6 or T <sub>A</sub> = | LQFP64 | | 444 | mW | | | 105 °C for suffix 7 <sup>(3)</sup> | LFBGA100 | | 500 | | | | | LFBGA144 | | 500 | | | | Ambient temperature for 6 | Maximum power dissipation | -40 | 85 | °C | | TA | suffix version | Low power dissipation <sup>(4)</sup> | -40 | 105 | °C | | IA | Ambient temperature for 7 | Maximum power dissipation | -40 | 105 | | | | suffix version | Low power dissipation <sup>(4)</sup> | -40 | 125 | °C | | TJ | lunation towns are turn rouge | 6 suffix version | -40 | 105 | °C | | IJ | Junction temperature range | 7 suffix version | -40 | 125 | | <sup>1.</sup> When the ADC is used, refer to Table 58: ADC characteristics. <sup>2.</sup> It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and operation. <sup>3.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_J$ max (see *Table 6.2: Thermal characteristics on page 114*). In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.2: Thermal characteristics on page 114). # 5.3.2 Operating conditions at power-up / power-down The parameters given in *Table 11* are derived from tests performed under the ambient temperature condition summarized in *Table 10*. Table 11. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|--------------------------------|------------|-----|-----|-------| | | V <sub>DD</sub> rise time rate | | 0 | ∞ | μs/V | | τνDD | V <sub>DD</sub> fall time rate | | 20 | 8 | μ5/ V | # 5.3.3 Embedded reset and power control block characteristics The parameters given in *Table 12* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. Table 12. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|--------------------------|-----------------------------|--------------------|------|------|------| | | | PLS[2:0]=000 (rising edge) | 2.1 | 2.18 | 2.26 | V | | | | PLS[2:0]=000 (falling edge) | 2 | 2.08 | 2.16 | V | | | | PLS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | V | | | | PLS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | V | | | | PLS[2:0]=010 (rising edge) | 2.28 | 2.38 | 2.48 | V | | | | PLS[2:0]=010 (falling edge) | 2.18 | 2.28 | 2.38 | V | | | | PLS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | V | | W | Programmable voltage | PLS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | ٧ | | V <sub>PVD</sub> | detector level selection | PLS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.59 | V | | | | PLS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | ٧ | | | | PLS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | V | | | | PLS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | ٧ | | | | PLS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | V | | | | PLS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | V | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | | | 100 | | mV | | V | Power on/power down | Falling edge | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | V | | $V_{POR/PDR}$ | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | V | | V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis | | | 40 | | mV | | T <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization | | 1 | 2.5 | 4.5 | mS | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $V_{POR/PDR}$ value. <sup>2.</sup> Guaranteed by design, not tested in production. ## 5.3.4 Embedded reference voltage The parameters given in *Table 13* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 10*. Table 13. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|---------------------|--------| | V | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.20 | 1.26 | ٧ | | V <sub>REFINT</sub> | internal reference voltage | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.20 | 1.24 | V | | T <sub>S_vrefint</sub> <sup>(1)</sup> | ADC sampling time when reading the internal reference voltage | | | 5.1 | 17.1 <sup>(2)</sup> | μs | | V <sub>RERINT</sub> <sup>(2)</sup> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V ±10 mV | | | 10 | mV | | T <sub>Coeff</sub> <sup>(2)</sup> | Temperature coefficient | | | | 100 | ppm/°C | <sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations. ## 5.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to Dhrystone 2.1 code. #### **Maximum current consumption** The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled f<sub>PCLK1</sub> = f<sub>HCLK</sub>/2, f<sub>PCLK2</sub> = f<sub>HCLK</sub> The parameters given in *Table 14*, *Table 15* and *Table 16* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. <sup>2.</sup> Guaranteed by design, not tested in production. Table 14. Maximum current consumption in Run mode, code with data processing running from Flash | Cymbol | Parameter | Conditions | | Ma | Unit | | |-----------------|-------------------|-------------------------------------|-------------------|------------------------|-------------------------|------| | Symbol | Parameter | | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 72 MHz | 69 | 70 | | | | | | 48 MHz | 50 | 50.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 39 | 39.5 | | | | Supply current in | peripherals enabled | 24 MHz | 27 | 28 | | | | | | 16 MHz | 20 | 20.5 | | | | | | 8 MHz | 11 | 11.5 | mA | | I <sub>DD</sub> | Run mode | | 72 MHz | 37 | 37.5 | шА | | | | | 48 MHz | 28 | 28.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 22 | 22.5 | | | | | peripherals disabled | 24 MHz | 16.5 | 17 | | | | | | 16 MHz | 12.5 | 13 | | | | | | 8 MHz | 8 | 8 | | <sup>1.</sup> Based on characterization, not tested in production. Table 15. Maximum current consumption in Run mode, code with data processing running from RAM | Symbol | Parameter | Conditions | • | Ma | Unit | | | |-----------------|----------------|-------------------------------------|------------------------------|------|-------------------------|------|--| | Syllibol | raiailletei | Conditions | Conditions f <sub>HCLK</sub> | | T <sub>A</sub> = 105 °C | Oill | | | | | | 72 MHz | 66 | 67 | | | | | | | 48 MHz | 43.5 | 45.5 | | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 33 | 35 | | | | | | peripherals enabled | 24 MHz | 23 | 24.5 | | | | | | | 16 MHz | 16 | 18 | | | | l | Supply current | | 8 MHz | 9 | 10.5 | mA | | | I <sub>DD</sub> | in Run mode | | 72 MHz | 33 | 33.5 | | | | | | | 48 MHz | 23 | 23.5 | | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 18 | 18.5 | | | | | | peripherals disabled | 24 MHz | 13 | 13.5 | | | | | | | 16 MHz | 10 | 10.5 | | | | | | | 8 MHz | 6 | 6.5 | | | <sup>1.</sup> Data based on characterization results, tested in production at $V_{DD}$ max, $f_{HCLK}$ max. <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{\mbox{\scriptsize HCLK}}$ > 8 MHz. <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. Figure 14. Typical current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals enabled Table 16. Maximum current consumption in Sleep mode, code running from Flash or RAM | Cymhal | Davamatav | Conditions | 4 | Ma | nx <sup>(1)</sup> | Unit | |-----------------|----------------|-------------------------------------|-------------------|------------------------|-------------------------|------| | Symbol | Parameter | | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 72 MHz | 45 | 46 | | | | | | 48 MHz | 31 | 32 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 24 | 25 | | | | Supply current | peripherals enabled | 24 MHz | 17 | 17.5 | | | | | | 16 MHz | 12.5 | 13 | | | | | | 8 MHz | 8 | 8 | mA | | I <sub>DD</sub> | in Sleep mode | | 72 MHz | 8.5 | 9 | IIIA | | | | | 48 MHz | 7 | 7.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 6 | 6.5 | | | | | peripherals disabled | 24 MHz | 5 | 5.5 | | | | | | 16 MHz | 4.5 | 5 | | | | | | 8 MHz | 4 | 4 | | <sup>1.</sup> Based on characterization, tested in production at $V_{DD}$ max, $f_{HCLK}$ max with peripherals enabled. <sup>2.</sup> External clock is 8 MHz and PLL is on when $\rm f_{HCLK} > 8$ MHz. Table 17. Typical and maximum current consumptions in Stop and Standby modes | | | | | Typ <sup>(1)</sup> | | М | ах | | |----------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | V <sub>DD</sub> /V <sub>BAT</sub><br>= 2.0 V | V <sub>DD</sub> /V <sub>BAT</sub><br>= 2.4 V | V <sub>DD</sub> /V <sub>BAT</sub><br>= 3.3 V | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | I <sub>DD</sub> | | Regulator in run mode, low-speed<br>and high-speed internal RC<br>oscillators and high-speed oscillator<br>OFF (no independent watchdog) | | 34.5 | 35 | 379 | 1130 | | | | | Regulator in low-power mode, low-<br>speed and high-speed internal RC<br>oscillators and high-speed oscillator<br>OFF (no independent watchdog) | | 24.5 | 25 | 365 | 1110 | | | -00 | | Low-speed internal RC oscillator and independent watchdog ON | | 3 | 3.8 | - | - | μΑ | | | Supply current in<br>Standby mode | Low-speed internal RC oscillator ON, independent watchdog OFF | | 2.8 | 3.6 | - | - | | | | , | Low-speed internal RC oscillator<br>and independent watchdog OFF,<br>low-speed oscillator and RTC OFF | | 1.9 | 2.1 | 5 <sup>(2)</sup> | 6.5 <sup>(2)</sup> | | | I <sub>DD_VBAT</sub> | Backup domain supply current | Low-speed oscillator and RTC ON | 1.05 | 1.1 | 1.4 | 2 <sup>(2)</sup> | 2.3 <sup>(2)</sup> | | <sup>1.</sup> Typical values are measured at $T_A = 25$ °C. Figure 16. Typical current consumption on V<sub>BAT</sub> with RTC on vs. temperature at different V<sub>BAT</sub> values <sup>2.</sup> Based on characterization, not tested in production. Figure 17. Typical current consumption in Stop mode with regulator in run mode versus temperature at different V<sub>DD</sub> values Figure 19. Typical current consumption in Standby mode versus temperature at different V<sub>DD</sub> values # **Typical current consumption** The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load). - All peripherals are disabled except if it is explicitly mentioned. - The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHZ and 2 wait states above). - Ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 10*. - Prefetch is ON (Reminder: this bit must be set before clock setting and bus prescaling) When the peripherals are enabled $f_{PCLK1} = f_{HCLK}/4$ , $f_{PCLK2} = f_{HCLK}/2$ , $f_{ADCCLK} = f_{PCLK2}/4$ Table 18. Typical current consumption in Run mode, code with data processing running from Flash | | | | | Typ <sup>(1)</sup> | | | | |-----------------|----------------------------------|-------------------------------|-------------------|----------------------------------------|--------------------------|------|--| | Symbol Paramete | | Conditions | f <sub>HCLK</sub> | All peripherals enabled <sup>(2)</sup> | All peripherals disabled | Unit | | | | | | | 72 MHz | 51 | 30.5 | | | | | | 48 MHz | 34.6 | 20.7 | | | | | | | 36 MHz | 26.6 | 16.2 | | | | | | | 24 MHz | 18.5 | 11.4 | | | | | | | 16 MHz | 12.8 | 8.2 | | | | | | External clock <sup>(3)</sup> | 8 MHz | 7.2 | 5 | mA | | | | Supply<br>current in<br>Run mode | | 4 MHz | 4.2 | 3.1 | | | | | | | 2 MHz | 2.7 | 2.1 | | | | | | | 1 MHz | 2 | 1.7 | | | | | | | 500 kHz | 1.6 | 1.4 | | | | | | | 125 kHz | 1.3 | 1.2 | | | | I <sub>DD</sub> | | | 64 MHz | 45 | 27 | | | | | | | 48 MHz | 34 | 20.1 | | | | | | | 36 MHz | 26 | 15.6 | | | | | | Running on high | 24 MHz | 17.9 | 10.8 | | | | | | speed internal RC | 16 MHz | 12.2 | 7.6 | | | | | | (HSI), AHB prescaler used to | 8 MHz | 6.6 | 4.4 | mA | | | | | reduce the | 4 MHz | 3.6 | 2.5 | | | | | | frequency | 2 MHz | 2.1 | 1.5 | | | | | | | 1 MHz | 1.4 | 1.1 | | | | | | | 500 kHz | 1 | 0.8 | | | | | | | 125 kHz | 0.7 | 0.6 | | | <sup>1.</sup> Typical values are measures at $T_A$ = 25 °C, $V_{DD}$ = 3.3 V. <sup>2.</sup> Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register). <sup>3.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK} > 8$ MHz. Table 19. Typical current consumption in Sleep mode, coderunning from Flash or | | | | | Туј | | | |-----------------|-------------------|-----------------------------------|-------------------|----------------------------------------|--------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | All peripherals enabled <sup>(2)</sup> | All peripherals disabled | Unit | | | | | 72 MHz | 29.5 | 6.4 | | | | | | 48 MHz | 20 | 4.6 | | | | | | 36 MHz | 15.1 | 3.6 | | | | | | 24 MHz | 10.4 | 2.6 | | | | | | 16 MHz | 7.2 | 2 | | | | | External clock <sup>(3)</sup> | 8 MHz | 3.9 | 1.3 | | | | | | 4 MHz | 2.6 | 1.2 | | | | Supply current in | | 2 MHz | 1.85 | 1.15 | | | | | | 1 MHz | 1.5 | 1.1 | | | | | | 500 kHz | 1.3 | 1.05 | | | | | | 125 kHz | 1.2 | 1.05 | mA | | I <sub>DD</sub> | Sleep mode | | 64 MHz | 25.6 | 5.1 | шА | | | | | 48 MHz | 19.4 | 4 | | | | | | 36 MHz | 14.5 | 3 | | | | | | 24 MHz | 9.8 | 2 | | | | | Running on high speed internal RC | 16 MHz | 6.6 | 1.4 | | | | | (HSI), AHB prescaler | 8 MHz | 3.3 | 0.7 | | | | | used to reduce the frequency | 4 MHz | 2 | 0.6 | | | | | ,, | 2 MHz | 1.25 | 0.55 | | | | | | 1 MHz | 0.9 | 0.5 | | | | | | 500 kHz | 0.7 | 0.45 | | | | | | 125 kHz | 0.6 | 0.45 | | <sup>1.</sup> Typical values are measures at $T_A$ = 25 °C, $V_{DD}$ = 3.3 V. <sup>2.</sup> Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register). <sup>3.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK} > 8$ MHz. ## On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 20*. The MCU is placed under the following conditions: - ullet all I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 7 Table 20. Peripheral current consumption<sup>(1)</sup> | | Peripheral | Typical consumption at 25 °C | Unit | |------|------------|------------------------------|------| | | TIM2 | 1.2 | | | | TIM3 | 1.2 | | | | TIM4 | 1.2 | | | | TIM5 | 1.2 | | | | TIM6 | 0.4 | | | | TIM7 | 0.4 | | | | SPI2 | 0.2 | | | | SPI3 | 0.2 | | | APB1 | USART2 | 0.4 | mA | | | USART3 | 0.4 | | | | UART4 | 0.5 | | | | UART5 | 0.6 | | | | I2C1 | 0.4 | | | | I2C2 | 0.4 | | | | USB | 0.65 | | | | CAN | 0.72 | | | | DAC | 0.72 | | | Pe | ripheral | Typical consumption at 25 °C | Unit | |------|---------------------|------------------------------|------| | | GPIOA | 0.55 | | | | GPIOB | 0.72 | | | | GPIOC | 0.72 | | | | GPIOD | 0.55 | | | | GPIOE | 1 | | | | GPIOF | 0.72 | | | APB2 | GPIOG | 1 | mA | | AFDZ | ADC1 <sup>(2)</sup> | 1.9 | ША | | | ADC2 | 1.7 | | | | TIM1 | 1.8 | | | | SPI1 | 0.4 | | | | TIM8 | 1.7 | | | | USART1 | 0.9 | | | | ADC3 | 1.7 | | Table 20. Peripheral current consumption<sup>(1)</sup> (continued) #### 5.3.6 External clock source characteristics ## High-speed external user clock generated from an external source The characteristics given in *Table 21* result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 10*. Table 21. High-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------|-----------------------------------------------------|----------------------------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency <sup>(1)</sup> | | 1 | 8 | 25 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | | $V_{DD}$ | ٧ | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | ٧ | | t <sub>w(HSE)</sub> | OSC_IN high or low time <sup>(1)</sup> | | 16 | | | ns | | t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub> | OSC_IN rise or fall time <sup>(1)</sup> | | | | 20 | 115 | | C <sub>in(HSE)</sub> | OSC_IN input capacitance <sup>(1)</sup> | | | 5 | | pF | | DuCy <sub>(HSE)</sub> | Duty cycle | | 45 | | 55 | % | | ΙL | OSC_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | | | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> $f_{HCLK} = 72 \text{ MHz}$ , $f_{APB1} = f_{HCLK}/2$ , $f_{APB2} = f_{HCLK}$ , default prescaler value for each peripheral. <sup>2.</sup> Specific conditions for ADC: $f_{HCLK} = 56$ MHz, $f_{APB1} = f_{HCLK}/2$ , $f_{APB2} = f_{HCLK}$ , $f_{ADCCLK} = f_{APB2/4}$ , ADON bit in the ADC\_CR2 register is set to 1. # Low-speed external user clock generated from an external source The characteristics given in *Table 22* result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 10*. Table 22. Low-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------|---------------------------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User External clock source frequency <sup>(1)</sup> | | | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | | t <sub>w(LSE)</sub> | OSC32_IN high or low time <sup>(1)</sup> | | 450 | | | ns | | t <sub>r(LSE)</sub> | OSC32_IN rise or fall time <sup>(1)</sup> | | | | 50 | 115 | | C <sub>in(LSE)</sub> | OSC32_IN input capacitance <sup>(1)</sup> | | | 5 | | pF | | DuCy <sub>(LSE)</sub> | Duty cycle | | 30 | | 70 | % | | IL | OSC32_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{D}$ | | | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 20. High-speed external clock source AC timing diagram Figure 21. Low-speed external clock source AC timing diagram # High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 23*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 23. | HSE 4-16 MHz oscillator characteristics <sup>(1)(2)</sup> | |-----------|-----------------------------------------------------------| | | | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | 8 | 16 | MHz | | $R_{F}$ | Feedback resistor | | | 200 | | kΩ | | С | Recommended load capacitance<br>versus equivalent serial<br>resistance of the crystal (R <sub>S</sub> ) <sup>(3)</sup> | R <sub>S</sub> = 30 Ω | | 30 | | pF | | i <sub>2</sub> | HSE driving current | V <sub>DD</sub> = 3.3 V, V <sub>IN</sub> = V <sub>SS</sub><br>with 30 pF load | | | 1 | mA | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 25 | | | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | | 2 | | ms | - 1. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 2. Based on characterization results, not tested in production. - 3. The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions. - t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 22*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 22. Typical application with an 8 MHz crystal 1. R<sub>EXT</sub> value depends on the crystal characteristics. #### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 24*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Table 24. LSE oscillator characteristics $(f_{LSE} = 32.768 \text{ kHz})^{(1)}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|-----|-----|-----------| | R <sub>F</sub> | Feedback resistor | | | 5 | | $M\Omega$ | | C <sup>(2)</sup> | Recommended load capacitance<br>versus equivalent serial<br>resistance of the crystal (R <sub>S</sub> ) <sup>(3)</sup> | R <sub>S</sub> = 30 kΩ | | | 15 | pF | | l <sub>2</sub> | LSE driving current | $V_{DD} = 3.3 \text{ V}, V_{IN} = V_{SS}$ | | | 1.4 | μΑ | | 9 <sub>m</sub> | Oscillator transconductance | | 5 | | | μA/V | | t <sub>SU(LSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | | 3 | | s | - 1. Based on characterization, not tested in production. - Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". - The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value for example MSIV-TIN32.768kHz. Refer to crystal manufacturer for more details - t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Note: For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality ceramic capacitors in the 5 pF to 15 pF range selected to match the requirements of the crystal or resonator (see Figure 23). $C_{L1}$ and $C_{L2}$ , are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . Load capacitance $C_{L1}$ has the following formula: $C_{L1} = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ where $C_{\rm stray}$ is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. #### Caution: To avoid exceeding the maximum value of $C_{L1}$ and $C_{L2}$ (15 pF) it is strongly recommended to use a resonator with a load capacitance $C_L \le 7$ pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if you choose a resonator with a load capacitance of $C_L = 6$ pF, and $C_{stray} = 2$ pF, then $C_{l,1} = C_{L,2} = 8$ pF. Figure 23. Typical application with a 32.768 kHz crystal #### 5.3.7 Internal clock source characteristics The parameters given in *Table 25* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. ## High-speed internal (HSI) RC oscillator Table 25. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|------------------------------------------------------|----------------------------------------------|------|-----|------------------|------| | f <sub>HSI</sub> | Frequency | | | | 8 | | MHz | | | | User-trimmed with the RCC_CR register <sup>(2)</sup> | | | | 1 <sup>(3)</sup> | % | | | Accuracy of the HSI oscillator | Factory-<br>calibrated <sup>(4)</sup> | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | -2 | | 2.5 | % | | ACC <sub>HSI</sub> | | | $T_A = -10 \text{ to } 85 ^{\circ}\text{C}$ | -1.5 | | 2.2 | % | | | | | T <sub>A</sub> = 0 to 70 °C | -1.3 | | 2 | % | | | | | T <sub>A</sub> = 25 °C | -1.1 | | 1.8 | % | | t <sub>su(HSI)</sub> <sup>(4)</sup> | HSI oscillator startup time | | | 1 | | 2 | μs | | I <sub>DD(HSI)</sub> <sup>(4)</sup> | HSI oscillator power consumption | | | | 80 | 100 | μΑ | <sup>1.</sup> $V_{DD}$ = 3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. <sup>2.</sup> Refer to application note AN2868 "STM32F10xxx internal RC oscillator (HSI) calibration" available from the ST website www.st.com. <sup>3.</sup> Guaranteed by design, not tested in production. <sup>4.</sup> Based on characterization, not tested in production. ## Low-speed internal (LSI) RC oscillator Table 26. LSI oscillator characteristics (1) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> <sup>(2)</sup> | Frequency | 30 | 40 | 60 | kHz | | t <sub>su(LSI)</sub> (3) | LSI oscillator startup time | | | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | | 0.65 | 1.2 | μΑ | - 1. $V_{DD}$ = 3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - 2. Based on characterization, not tested in production. - 3. Guaranteed by design, not tested in production. #### Wakeup time from low-power mode The wakeup times given in *Table 27* is measured on a wakeup phase with a 8-MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode: - Stop or Standby mode: the clock source is the RC oscillator - Sleep mode: the clock source is the clock that was set before entering Sleep mode. All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. Table 27. Low-power mode wakeup timings | Symbol | Parameter | Тур | Unit | |--------------------------|-----------------------------------------------------|-----|------| | t <sub>WUSLEEP</sub> (1) | Wakeup from Sleep mode | 1.8 | μs | | t <sub>wustop</sub> (1) | Wakeup from Stop mode (regulator in run mode) | 3.6 | 110 | | | Wakeup from Stop mode (regulator in low power mode) | 5.4 | μs | | twustdby <sup>(1)</sup> | Wakeup from Standby mode | 50 | μs | The wakeup times are measured from the wakeup event to the point in which the user application code reads the first instruction. #### 5.3.8 PLL characteristics The parameters given in *Table 28* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. Table 28. PLL characteristics | Symbol | Parameter | Value | | Unit | | |----------------------|--------------------------------|-------|-----|--------------------|------| | | Parameter | Min | Тур | Max <sup>(1)</sup> | Unit | | f <sub>PLL_IN</sub> | PLL input clock <sup>(2)</sup> | 1 | 8.0 | 25 | MHz | | | PLL input clock duty cycle | 40 | | 60 | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 | | 72 | MHz | | t <sub>LOCK</sub> | PLL lock time | | | 200 | μs | | Jitter | Cycle-to-cycle jitter | | | 300 | ps | <sup>1.</sup> Based on characterization, not tested in production. # 5.3.9 Memory characteristics # Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. Table 29. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|----------------------------------------------------------------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 52.5 | 70 | μs | | t <sub>ERASE</sub> | Page (2 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | | 40 | ms | | | | Read mode<br>f <sub>HCLK</sub> = 72 MHz with 2 wait<br>states, V <sub>DD</sub> = 3.3 V | | | 28 | mA | | I <sub>DD</sub> | Supply current | Write mode f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V | | | 7 | mA | | | | Erase mode f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V | | | 5 | mA | | | | Power-down mode / Halt,<br>V <sub>DD</sub> = 3.0 to 3.6 V | | | 50 | μΑ | | $V_{prog}$ | Programming voltage | | 2 | | 3.6 | V | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by $f_{\text{PLL\_OUT}}$ . Value **Symbol Parameter Conditions** Unit Min<sup>(1)</sup> Max Typ $T_A = -40 \text{ to } +85 \,^{\circ}\text{C} \text{ (6 suffix versions)}$ Endurance kcycles $N_{END}$ 10 $T_A = -40 \text{ to } +105 \text{ }^{\circ}\text{C} \text{ (7 suffix versions)}$ 1 kcycle<sup>(2)</sup> at T<sub>A</sub> = 85 °C 30 1 kcycle<sup>(2)</sup> at T<sub>A</sub> = 105 °C 10 Data retention Years **t<sub>RET</sub>** 10 kcycles<sup>(2)</sup> at $T_A = 55$ °C 20 Table 30. Flash memory endurance and data retention #### 5.3.10 FSMC characteristics # Asynchronous waveforms and timings Figure 24 through Figure 27 represent asynchronous waveforms and Table 31 through Table 34 provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration: - AddressSetupTime = 0 - AddressHoldTime = 1 - DataSetupTime = 1 <sup>1.</sup> Based on characterization not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. Figure 24. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms 1. Mode 2/B, C and D only. In Mode 1, FSMC\_NADV is not used. Table 31. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)</sup> (2) | Symbol | Parameter | Min | Max | Unit | |---------------------------|-----------------------------------------|--------------------------|--------------------------|------| | t <sub>w(NE)</sub> | FSMC_NE low time | 5T <sub>HCLK</sub> - 1.5 | 5T <sub>HCLK</sub> + 2 | ns | | t <sub>v(NOE_NE)</sub> | FSMC_NEx low to FSMC_NOE low | 0.5 | 1.5 | ns | | t <sub>w(NOE)</sub> | FSMC_NOE low time | 5T <sub>HCLK</sub> - 1.5 | 5T <sub>HCLK</sub> + 1.5 | ns | | t <sub>h(NE_NOE)</sub> | FSMC_NOE high to FSMC_NE high hold time | -1.5 | | ns | | t <sub>v(A_NE)</sub> | FSMC_NEx low to FSMC_A valid | | 7 | ns | | t <sub>h(A_NOE)</sub> | Address hold time after FSMC_NOE high | 0.1 | | ns | | t <sub>v(BL_NE)</sub> | FSMC_NEx low to FSMC_BL valid | | 0 | ns | | t <sub>h(BL_NOE)</sub> | FSMC_BL hold time after FSMC_NOE high | 0 | | ns | | t <sub>su(Data_NE)</sub> | Data to FSMC_NEx high setup time | 2T <sub>HCLK</sub> + 25 | | ns | | t <sub>su(Data_NOE)</sub> | Data to FSMC_NOEx high setup time | 2T <sub>HCLK</sub> + 25 | | ns | | t <sub>h(Data_NOE)</sub> | Data hold time after FSMC_NOE high | 0 | | ns | | t <sub>h(Data_NE)</sub> | Data hold time after FSMC_NEx high | 0 | | ns | | t <sub>v(NADV_NE)</sub> | FSMC_NEx low to FSMC_NADV low | | 5 | ns | | t <sub>w(NADV)</sub> | FSMC_NADV low time | | T <sub>HCLK</sub> + 1.5 | ns | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Based on characterization, not tested in production. Figure 25. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms 1. Mode 2/B, C and D only. In Mode 1, FSMC\_NADV is not used. Table 32. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |--------------------------|-----------------------------------------|-------------------------|-------------------------|------| | t <sub>w(NE)</sub> | FSMC_NE low time | 3T <sub>HCLK</sub> – 1 | 3T <sub>HCLK</sub> + 2 | ns | | t <sub>v(NWE_NE)</sub> | FSMC_NEx low to FSMC_NWE low | T <sub>HCLK</sub> - 0.5 | T <sub>HCLK</sub> + 1.5 | ns | | t <sub>w(NWE)</sub> | FSMC_NWE low time | T <sub>HCLK</sub> - 0.5 | T <sub>HCLK</sub> + 1.5 | ns | | t <sub>h(NE_NWE)</sub> | FSMC_NWE high to FSMC_NE high hold time | T <sub>HCLK</sub> | | ns | | t <sub>v(A_NE)</sub> | FSMC_NEx low to FSMC_A valid | | 7.5 | ns | | t <sub>h(A_NWE)</sub> | Address hold time after FSMC_NWE high | T <sub>HCLK</sub> | | ns | | t <sub>v(BL_NE)</sub> | FSMC_NEx low to FSMC_BL valid | | 1.5 | ns | | t <sub>h(BL_NWE)</sub> | FSMC_BL hold time after FSMC_NWE high | T <sub>HCLK</sub> - 0.5 | | ns | | t <sub>v(Data_NE)</sub> | FSMC_NEx low to Data valid | | T <sub>HCLK</sub> + 7 | ns | | t <sub>h(Data_NWE)</sub> | Data hold time after FSMC_NWE high | T <sub>HCLK</sub> | | ns | | t <sub>v(NADV_NE)</sub> | FSMC_NEx low to FSMC_NADV low | | 5.5 | ns | | t <sub>w(NADV)</sub> | FSMC_NADV low time | | T <sub>HCLK</sub> + 1.5 | ns | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Based on characterization, not tested in production. Figure 26. Asynchronous multiplexed PSRAM/NOR read waveforms Table 33. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)(2)</sup> | Symbol | Parameter Min Max Uni | | | | | |---------------------------|--------------------------------------------------------|--------------------------|--------------------------|-------|--| | Зупьог | Farameter | IVIIII | IVIAX | Offic | | | t <sub>w(NE)</sub> | FSMC_NE low time | 7T <sub>HCLK</sub> – 2 | 7T <sub>HCLK</sub> + 2 | ns | | | t <sub>v(NOE_NE)</sub> | FSMC_NEx low to FSMC_NOE low | 3T <sub>HCLK</sub> - 0.5 | 3T <sub>HCLK</sub> + 1.5 | ns | | | t <sub>w(NOE)</sub> | FSMC_NOE low time | 4T <sub>HCLK</sub> – 1 | 4T <sub>HCLK</sub> + 2 | ns | | | t <sub>h(NE_NOE)</sub> | FSMC_NOE high to FSMC_NE high hold time | -1 | | ns | | | t <sub>v(A_NE)</sub> | FSMC_NEx low to FSMC_A valid | | 0 | ns | | | t <sub>v(NADV_NE)</sub> | FSMC_NEx low to FSMC_NADV low | 3 | 5 | ns | | | t <sub>w(NADV)</sub> | FSMC_NADV low time | T <sub>HCLK</sub> -1.5 | T <sub>HCLK</sub> + 1.5 | ns | | | t <sub>h(AD_NADV)</sub> | FSMC_AD (address) valid hold time after FSMC_NADV high | T <sub>HCLK</sub> | | ns | | | t <sub>h(A_NOE)</sub> | Address hold time after FSMC_NOE high | T <sub>HCLK</sub> | | ns | | | t <sub>h(BL_NOE)</sub> | FSMC_BL hold time after FSMC_NOE high | 0 | | ns | | | t <sub>v(BL_NE)</sub> | FSMC_NEx low to FSMC_BL valid | | 0 | ns | | | t <sub>su(Data_NE)</sub> | Data to FSMC_NEx high setup time | 2T <sub>HCLK</sub> + 24 | | ns | | | t <sub>su(Data_NOE)</sub> | Data to FSMC_NOE high setup time | 2T <sub>HCLK</sub> + 25 | | ns | | | t <sub>h(Data_NE)</sub> | Data hold time after FSMC_NEx high | 0 | | ns | | | t <sub>h(Data_NOE)</sub> | Data hold time after FSMC_NOE high | 0 | | ns | | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Based on characterization, not tested in production. Figure 27. Asynchronous multiplexed PSRAM/NOR write waveforms Table 34. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|--------------------------------------------------------|-------------------------|-------------------------|------| | t <sub>w(NE)</sub> | FSMC_NE low time | 5T <sub>HCLK</sub> – 1 | 5T <sub>HCLK</sub> + 2 | ns | | t <sub>v(NWE_NE)</sub> | FSMC_NEx low to FSMC_NWE low | 2T <sub>HCLK</sub> | 2T <sub>HCLK</sub> + 1 | ns | | t <sub>w(NWE)</sub> | FSMC_NWE low time | 2T <sub>HCLK</sub> – 1 | 2T <sub>HCLK</sub> + 2 | ns | | t <sub>h(NE_NWE)</sub> | FSMC_NWE high to FSMC_NE high hold time | T <sub>HCLK</sub> – 1 | | ns | | t <sub>v(A_NE)</sub> | FSMC_NEx low to FSMC_A valid | | 7 | ns | | t <sub>v(NADV_NE)</sub> | FSMC_NEx low to FSMC_NADV low | 3 | 5 | ns | | t <sub>w(NADV)</sub> | FSMC_NADV low time | T <sub>HCLK</sub> – 1 | T <sub>HCLK</sub> + 1 | ns | | t <sub>h(AD_NADV)</sub> | FSMC_AD (address) valid hold time after FSMC_NADV high | T <sub>HCLK</sub> – 3 | | ns | | t <sub>h(A_NWE)</sub> | Address hold time after FSMC_NWE high | 4T <sub>HCLK</sub> | | ns | | t <sub>v(BL_NE)</sub> | FSMC_NEx low to FSMC_BL valid | | 1.6 | ns | | t <sub>h(BL_NWE)</sub> | FSMC_BL hold time after FSMC_NWE high | T <sub>HCLK</sub> – 1.5 | | ns | | t <sub>v(Data_NADV)</sub> | FSMC_NADV high to Data valid | | T <sub>HCLK</sub> + 1.5 | ns | | t <sub>h(Data_NWE)</sub> | Data hold time after FSMC_NWE high | T <sub>HCLK</sub> – 5 | | ns | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Based on characterization, not tested in production. ## Synchronous waveforms and timings Figure 28 through Figure 31 represent synchronous waveforms and Table 36 through Table 38 provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration: - BurstAccessMode = FSMC\_BurstAccessMode\_Enable; - MemoryType = FSMC\_MemoryType\_CRAM; - WriteBurst = FSMC WriteBurst Enable; - CLKDivision = 1; (0 is not supported, see the STM32F10xxx reference manual) - DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM Doc ID 14611 Rev 7 66/123 Table 35. Synchronous multiplexed NOR/PSRAM read timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |------------------------------|------------------------------------------------|-------------------------|----------------------|------| | t <sub>w(CLK)</sub> | FSMC_CLK period | 27.7 | | ns | | t <sub>d(CLKL-NExL)</sub> | FSMC_CLK low to FSMC_NEx low (x = 02) | | 1.5 | ns | | t <sub>d(CLKH-NExH)</sub> | FSMC_CLK high to FSMC_NEx high (x = 02) | T <sub>HCLK</sub> + 2 | | ns | | t <sub>d(CLKL-NADVL)</sub> | FSMC_CLK low to FSMC_NADV low | | 4 | ns | | t <sub>d(CLKL-NADVH)</sub> | FSMC_CLK low to FSMC_NADV high | 5 | | ns | | t <sub>d(CLKL-AV)</sub> | FSMC_CLK low to FSMC_Ax valid (x = 1625) | | 0 | ns | | t <sub>d(CLKH-AIV)</sub> | FSMC_CLK high to FSMC_Ax invalid (x = 1625) | T <sub>HCLK</sub> + 2 | | ns | | t <sub>d(CLKL-NOEL)</sub> | FSMC_CLK low to FSMC_NOE low | | T <sub>HCLK</sub> +1 | ns | | t <sub>d(CLKH-NOEH)</sub> | FSMC_CLK high to FSMC_NOE high | T <sub>HCLK</sub> + 0.5 | | ns | | t <sub>d(CLKL-ADV)</sub> | FSMC_CLK low to FSMC_AD[15:0] valid | | 12 | ns | | t <sub>d(CLKL-ADIV)</sub> | FSMC_CLK low to FSMC_AD[15:0] invalid | 0 | | ns | | t <sub>su(ADV-CLKH)</sub> | FSMC_A/D[15:0] valid data before FSMC_CLK high | 6 | | ns | | t <sub>h(CLKH-ADV)</sub> | FSMC_A/D[15:0] valid data after FSMC_CLK high | T <sub>HCLK</sub> – 10 | | ns | | t <sub>su(NWAITV-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high | 8 | | ns | | t <sub>h(CLKH-NWAITV)</sub> | FSMC_NWAIT valid after FSMC_CLK high | 2 | | ns | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Based on characterization, not tested in production. Figure 29. Synchronous multiplexed PSRAM write timings Table 36. Synchronous multiplexed PSRAM write timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |------------------------------|---------------------------------------------|-----------------------|-----|------| | t <sub>w(CLK)</sub> | FSMC_CLK period | 27.7 | | ns | | t <sub>d(CLKL-NExL)</sub> | FSMC_CLK low to FSMC_Nex low (x = 02) | | 2 | ns | | t <sub>d(CLKH-NExH)</sub> | FSMC_CLK high to FSMC_NEx high (x = 02) | T <sub>HCLK</sub> + 2 | | ns | | t <sub>d(CLKL-NADVL)</sub> | FSMC_CLK low to FSMC_NADV low | | 4 | ns | | t <sub>d(CLKL-NADVH)</sub> | FSMC_CLK low to FSMC_NADV high | 5 | | ns | | t <sub>d(CLKL-AV)</sub> | FSMC_CLK low to FSMC_Ax valid (x = 1625) | | 0 | ns | | t <sub>d(CLKH-AIV)</sub> | FSMC_CLK high to FSMC_Ax invalid (x = 1625) | T <sub>CK</sub> + 2 | | ns | | t <sub>d(CLKL-NWEL)</sub> | FSMC_CLK low to FSMC_NWE low | | 1 | ns | | t <sub>d(CLKH-NWEH)</sub> | FSMC_CLK high to FSMC_NWE high | T <sub>HCLK</sub> +1 | | ns | | t <sub>d(CLKL-ADV)</sub> | FSMC_CLK low to FSMC_AD[15:0] valid | | 12 | ns | | t <sub>d(CLKL-ADIV)</sub> | FSMC_CLK low to FSMC_AD[15:0] invalid | 3 | | ns | | t <sub>d(CLKL-Data)</sub> | FSMC_A/D[15:0] valid after FSMC_CLK low | | 6 | ns | | t <sub>su(NWAITV-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high | 7 | | ns | | t <sub>h(CLKH-NWAITV)</sub> | FSMC_NWAIT valid after FSMC_CLK high | 2 | | ns | | t <sub>d(CLKL-NBLH)</sub> | FSMC_CLK low to FSMC_NBL high | 1 | | ns | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Based on characterization, not tested in production. Figure 30. Synchronous non-multiplexed NOR/PSRAM read timings Table 37. Synchronous non-multiplexed NOR/PSRAM read timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |------------------------------|----------------------------------------------|-------------------------|-------------------------|------| | t <sub>w(CLK)</sub> | FSMC_CLK period | 27.7 | | ns | | t <sub>d(CLKL-NExL)</sub> | FSMC_CLK low to FSMC_NEx low (x = 02) | | 1.5 | ns | | t <sub>d(CLKH-NExH)</sub> | FSMC_CLK high to FSMC_NEx high (x = 02) | T <sub>HCLK</sub> + 2 | | ns | | t <sub>d(CLKL-NADVL)</sub> | FSMC_CLK low to FSMC_NADV low | | 4 | ns | | t <sub>d(CLKL-NADVH)</sub> | FSMC_CLK low to FSMC_NADV high | 5 | | ns | | t <sub>d(CLKL-AV)</sub> | FSMC_CLK low to FSMC_Ax valid (x = 025) | | 0 | ns | | t <sub>d(CLKH-AIV)</sub> | FSMC_CLK high to FSMC_Ax invalid (x = 025) | T <sub>HCLK</sub> + 4 | | ns | | t <sub>d(CLKL-NOEL)</sub> | FSMC_CLK low to FSMC_NOE low | | T <sub>HCLK</sub> + 1.5 | ns | | t <sub>d(CLKH-NOEH)</sub> | FSMC_CLK high to FSMC_NOE high | T <sub>HCLK</sub> + 1.5 | | ns | | t <sub>su(DV-CLKH)</sub> | FSMC_D[15:0] valid data before FSMC_CLK high | 6.5 | | ns | | t <sub>h(CLKH-DV)</sub> | FSMC_D[15:0] valid data after FSMC_CLK high | 7 | | ns | | t <sub>su(NWAITV-CLKH)</sub> | FSMC_NWAIT valid before FSMC_SMCLK high | 7 | | ns | | t <sub>h(CLKH-NWAITV)</sub> | FSMC_NWAIT valid after FSMC_CLK high | 2 | | ns | <sup>1.</sup> $C_L = 15 pF$ . **577** <sup>2.</sup> Based on characterization, not tested in production. Figure 31. Synchronous non-multiplexed PSRAM write timings Table 38. Synchronous non-multiplexed PSRAM write timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |------------------------------|---------------------------------------------|-----------------------|-----|------| | t <sub>w(CLK)</sub> | FSMC_CLK period | 27.7 | | ns | | t <sub>d(CLKL-NExL)</sub> | FSMC_CLK low to FSMC_NEx low (x = 02) | | 2 | ns | | t <sub>d(CLKH-NExH)</sub> | FSMC_CLK high to FSMC_NEx high (x = 02) | T <sub>HCLK</sub> + 2 | | ns | | t <sub>d(CLKL-NADVL)</sub> | FSMC_CLK low to FSMC_NADV low | | 4 | ns | | t <sub>d(CLKL-NADVH)</sub> | FSMC_CLK low to FSMC_NADV high | 5 | | ns | | t <sub>d(CLKL-AV)</sub> | FSMC_CLK low to FSMC_Ax valid (x = 1625) | | 0 | ns | | t <sub>d(CLKH-AIV)</sub> | FSMC_CLK high to FSMC_Ax invalid (x = 1625) | T <sub>CK</sub> + 2 | | ns | | t <sub>d(CLKL-NWEL)</sub> | FSMC_CLK low to FSMC_NWE low | | 1 | ns | | t <sub>d(CLKH-NWEH)</sub> | FSMC_CLK high to FSMC_NWE high | T <sub>HCLK</sub> + 1 | | ns | | t <sub>d(CLKL-Data)</sub> | FSMC_D[15:0] valid data after FSMC_CLK low | | 6 | ns | | t <sub>su(NWAITV-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high | 7 | | ns | | t <sub>h(CLKH-NWAITV)</sub> | FSMC_NWAIT valid after FSMC_CLK high | 2 | | ns | | t <sub>d(CLKL-NBLH)</sub> | FSMC_CLK low to FSMC_NBL high | 1 | | ns | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Based on characterization, not tested in production. ### PC Card/CompactFlash controller waveforms and timings *Figure 32* through *Figure 37* represent synchronous waveforms and *Table 39* provides the corresponding timings. The results shown in this table are obtained with the following FSMC configuration: - COM.FSMC\_SetupTime = 0x04; - COM.FSMC\_WaitSetupTime = 0x07; - COM.FSMC HoldSetupTime = 0x04; - COM.FSMC\_HiZSetupTime = 0x00; - ATT.FSMC SetupTime = 0x04; - ATT.FSMC WaitSetupTime = 0x07; - ATT.FSMC\_HoldSetupTime = 0x04; - ATT.FSMC HiZSetupTime = 0x00; - IO.FSMC SetupTime = 0x04; - IO.FSMC\_WaitSetupTime = 0x07; - IO.FSMC HoldSetupTime = 0x04; - IO.FSMC\_HiZSetupTime = 0x00; - TCLRSetupTime = 0; - TARSetupTime = 0; Figure 32. PC Card/CompactFlash controller waveforms for common memory read access 1. FSMC\_NCE4\_2 remains high (inactive during 8-bit access. Figure 33. PC Card/CompactFlash controller waveforms for common memory write access Figure 34. PC Card/CompactFlash controller waveforms for attribute memory read access 1. Only data bits 0...7 are read (bits 8...15 are disregarded). Doc ID 14611 Rev 7 Figure 35. PC Card/CompactFlash controller waveforms for attribute memory write access 1. Only data bits 0...7 are driven (bits 8...15 remains HiZ). Figure 37. PC Card/CompactFlash controller waveforms for I/O space write access Table 39. Switching characteristics for PC Card/CF read and write cycles<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------|------| | t <sub>v(NCEx-A)</sub> t <sub>v(NCE4_1-A)</sub> | FSMC_NCEx low (x = $4_1/4_2$ ) to FSMC_Ay valid (y = 010) FSMC_NCE4_1 low (x = $4_1/4_2$ ) to FSMC_Ay valid (y = 010) | | 0 | ns | | th(NCEx-AI)<br>th(NCE4_1-AI) | | 2.5 | | ns | | $t_{d(NREG-NCEx)} \\ t_{d(NREG-NCE4\_1)}$ | FSMC_NCEx low to FSMC_NREG valid FSMC_NCE4_1 low to FSMC_NREG valid | | 5 | ns | | t <sub>h(NCEx-NREG)</sub><br>t <sub>h(NCE4_1-NREG)</sub> | FSMC_NCEx high to FSMC_NREG invalid FSMC_NCE4_1 high to FSMC_NREG invalid | T <sub>HCLK</sub> + 3 | | ns | | t <sub>d(NCE4_1-NOE)</sub> | FSMC_NCE4_1 low to FSMC_NOE low | | 5T <sub>HCLK</sub> + 2 | ns | | t <sub>w(NOE)</sub> | FSMC_NOE low width | 8T <sub>HCLK</sub> -1.5 | 8T <sub>HCLK</sub> + 1 | ns | | t <sub>d(NOE-NCE4_1</sub> | FSMC_NOE high to FSMC_NCE4_1 high | 5T <sub>HCLK</sub> + 2 | | ns | | t <sub>su(D-NOE)</sub> | FSMC_D[15:0] valid data before FSMC_NOE high | 25 | | ns | | t <sub>h(NOE-D)</sub> | FSMC_D[15:0] valid data after FSMC_NOE high | 15 | | ns | | t <sub>w(NWE)</sub> | FSMC_NWE low width | 8T <sub>HCLK</sub> – 1 | 8T <sub>HCLK</sub> + 2 | ns | | t <sub>d(NWE-NCE4_1)</sub> | FSMC_NWE high to FSMC_NCE4_1 high | 5T <sub>HCLK</sub> + 2 | | ns | | t <sub>d(NCE4_1-NWE)</sub> | FSMC_NCE4_1 low to FSMC_NWE low | | 5T <sub>HCLK</sub> + 1.5 | ns | | t <sub>v(NWE-D)</sub> | FSMC_NWE low to FSMC_D[15:0] valid | | 0 | ns | | t <sub>h(NWE-D)</sub> | FSMC_NWE high to FSMC_D[15:0] invalid | 11T <sub>HCLK</sub> | | ns | | t <sub>d(D-NWE)</sub> | FSMC_D[15:0] valid before FSMC_NWE high | 13T <sub>HCLK</sub> | | ns | Table 39. Switching characteristics for PC Card/CF read and write cycles<sup>(1)(2)</sup> (continued) | Symbol | Parameter | Min | Max | Unit | |-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------|--------------------------|------| | t <sub>w(NIOWR)</sub> | FSMC_NIOWR low width | 8T <sub>HCLK</sub> + 3 | | ns | | t <sub>v(NIOWR-D)</sub> | FSMC_NIOWR low to FSMC_D[15:0] valid | | 5T <sub>HCLK</sub> +1 | ns | | t <sub>h(NIOWR-D)</sub> | FSMC_NIOWR high to FSMC_D[15:0] invalid | 11T <sub>HCLK</sub> | | ns | | t <sub>d(NCE4_1-NIOWR)</sub> | FSMC_NCE4_1 low to FSMC_NIOWR valid | | 5T <sub>HCLK</sub> +3ns | ns | | $\begin{bmatrix} t_{h(NCEx\text{-NIOWR})} \\ t_{h(NCE4\_1\text{-NIOWR})} \end{bmatrix}$ | FSMC_NCEx high to FSMC_NIOWR invalid FSMC_NCE4_1 high to FSMC_NIOWR invalid | 5T <sub>HCLK</sub> – 5 | | ns | | $\begin{bmatrix} t_{d(NIORD\text{-}NCEx)} \\ t_{d(NIORD\text{-}NCE4\_1)} \end{bmatrix}$ | FSMC_NCEx low to FSMC_NIORD valid FSMC_NCE4_1 low to FSMC_NIORD valid | | 5T <sub>HCLK</sub> + 2.5 | ns | | t <sub>h(NCEx-NIORD)</sub> t <sub>h(NCE4_1-NIORD)</sub> | FSMC_NCEx high to FSMC_NIORD invalid FSMC_NCE4_1 high to FSMC_NIORD invalid | 5T <sub>HCLK</sub> – 5 | | ns | | t <sub>su(D-NIORD)</sub> | FSMC_D[15:0] valid before FSMC_NIORD high | 4.5 | | ns | | t <sub>d(NIORD-D)</sub> | FSMC_D[15:0] valid after FSMC_NIORD high | 9 | | ns | | t <sub>w(NIORD)</sub> | FSMC_NIORD low width | 8T <sub>HCLK</sub> + 2 | | ns | <sup>1.</sup> $C_L = 15 pF$ . #### NAND controller waveforms and timings *Figure 38* through *Figure 41* represent synchronous waveforms and *Table 40* provides the corresponding timings. The results shown in this table are obtained with the following FSMC configuration: - COM.FSMC\_SetupTime = 0x01; - COM.FSMC\_WaitSetupTime = 0x03; - COM.FSMC\_HoldSetupTime = 0x02; - COM.FSMC\_HiZSetupTime = 0x01; - ATT.FSMC\_SetupTime = 0x01; - ATT.FSMC\_WaitSetupTime = 0x03; - ATT.FSMC\_HoldSetupTime = 0x02; - ATT.FSMC\_HiZSetupTime = 0x01; - Bank = FSMC\_Bank\_NAND; - MemoryDataWidth = FSMC\_MemoryDataWidth\_16b; - ECC = FSMC\_ECC\_Enable; - ECCPageSize = FSMC\_ECCPageSize\_512Bytes; - TCLRSetupTime = 0; - TARSetupTime = 0; <sup>2.</sup> Based on characterization, not tested in production. FSMC\_NCEX Low ALE (FSMC\_A17) CLE (FSMC\_A16) FSMC\_NWE FSMC\_NOE (NRE) th(NOE-ALE) th(NOE-D) FSMC\_D[15:0] ai14901b Figure 38. NAND controller waveforms for read access Figure 39. NAND controller waveforms for write access FSMC\_NCEX Low ALE (FSMC\_A17) CLE (FSMC\_A16) FSMC\_NWE FSMC\_NOE tw(NOE) th(NOE-ALE) th(NOE-ALE) th(NOE-D) FSMC\_D[15:0] 577 Figure 41. NAND controller waveforms for common memory write access Table 40. Switching characteristics for NAND Flash read and write cycles<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------------------|----------------------------------------------|--------------------------|--------------------------|------| | t <sub>d(D-NWE)</sub> <sup>(2)</sup> | FSMC_D[15:0] valid before FSMC_NWE high | 6T <sub>HCLK</sub> + 12 | | ns | | t <sub>w(NOE)</sub> <sup>(2)</sup> | FSMC_NOE low width | 4T <sub>HCLK</sub> – 1.5 | 4T <sub>HCLK</sub> + 1.5 | ns | | t <sub>su(D-NOE)</sub> <sup>(2)</sup> | FSMC_D[15:0] valid data before FSMC_NOE high | 25 | | ns | | t <sub>h(NOE-D)</sub> (2) | FSMC_D[15:0] valid data after FSMC_NOE high | 7 | | ns | | t <sub>w(NWE)</sub> <sup>(2)</sup> | FSMC_NWE low width | 4T <sub>HCLK</sub> – 1 | 4T <sub>HCLK</sub> + 2.5 | ns | | t <sub>v(NWE-D)</sub> <sup>(2)</sup> | FSMC_NWE low to FSMC_D[15:0] valid | | 0 | ns | | t <sub>h(NWE-D)</sub> <sup>(2)</sup> | FSMC_NWE high to FSMC_D[15:0] invalid | 10T <sub>HCLK</sub> + 4 | | ns | | t <sub>d(ALE-NWE)</sub> (3) | FSMC_ALE valid before FSMC_NWE low | | 3T <sub>HCLK</sub> + 1.5 | ns | | t <sub>h(NWE-ALE)</sub> (3) | FSMC_NWE high to FSMC_ALE invalid | 3T <sub>HCLK</sub> + 4.5 | | ns | | t <sub>d(ALE-NOE)</sub> (3) | FSMC_ALE valid before FSMC_NOE low | _ | 3T <sub>HCLK</sub> + 2 | ns | | t <sub>h(NOE-ALE)</sub> (3) | FSMC_NWE high to FSMC_ALE invalid | 3T <sub>HCLK</sub> + 4.5 | | ns | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Based on characterization, not tested in production. <sup>3.</sup> Guaranteed by design, not tested in production. #### 5.3.11 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 41*. They are based on the EMS levels and classes defined in application note AN1709. Table 41. EMS characteristics | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP144, $T_A$ = +25 °C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP144, $T_{A}$ = +25 °C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-4 | 4A | #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 42. EMI characteristics | Symbol | Parameter | Conditions | Monitored | Max vs. [f | Unit | | |------------------|--------------|-------------------------------------------------------------|-----------------|------------|----------|-------| | | i didilicici | | frequency band | 8/48 MHz | 8/72 MHz | Oilit | | | Peak level | $V_{DD} = 3.3 \text{ V}, T_{\Delta} = 25 ^{\circ}\text{C},$ | 0.1 to 30 MHz | 8 | 12 | | | | | | 30 to 130 MHz | 31 | 21 | dΒμV | | S <sub>EMI</sub> | | | 130 MHz to 1GHz | 28 | 33 | | | | | | SAE EMI Level | 4 | 4 | - | #### 5.3.12 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Table 43. ESD absolute maximum ratings | Symbol | Ratings | Conditions | Class | Maximum value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------|-------|------------------------------|------| | V <sub>ESD(HBM)</sub> | | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to JESD22-C101 | II | 500 | V | <sup>1.</sup> Based on characterization results, not tested in production. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 44. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | #### 5.3.13 I/O port characteristics ## General input/output characteristics Unless otherwise specified, the parameters given in *Table 45* are derived from tests performed under the conditions summarized in *Table 10*. All I/Os are CMOS and TTL compliant. Table 45. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------------------|-------------------------------------------------|-----------------------------------|-----|----------------------|------| | $V_{IL}$ | Input low level voltage | | -0.5 | | 0.8 | V | | V | Standard IO input high level voltage | TTL ports | 2 | | V <sub>DD</sub> +0.5 | V | | V <sub>IH</sub> | IO FT <sup>(1)</sup> input high level voltage | | 2 | | 5.5V | | | V <sub>IL</sub> | Input low level voltage | CMOS ports | -0.5 | | 0.35 V <sub>DD</sub> | V | | V <sub>IH</sub> | Input high level voltage | CiviO3 ports | 0.65 V <sub>DD</sub> | | V <sub>DD</sub> +0.5 | V | | V | Standard IO Schmitt trigger voltage hysteresis <sup>(2)</sup> | | 200 | | | mV | | V <sub>hys</sub> | IO FT Schmitt trigger voltage hysteresis <sup>(2)</sup> | | 5% V <sub>DD</sub> <sup>(3)</sup> | | | mV | | I <sub>lkg</sub> | Input leakage current <sup>(4)</sup> | $V_{SS} \le V_{IN} \le V_{DD}$<br>Standard I/Os | | | ±1 | μA | | J | | V <sub>IN</sub> = 5 V, I/O FT | | | 3 | | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{DD}$ | 30 | 40 | 50 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | | 5 | | pF | <sup>1.</sup> FT = Five-volt tolerant. <sup>2.</sup> Hysteresis voltage between Schmitt trigger switching levels. Based on characterization, not tested in production. <sup>3.</sup> With a minimum of 100 mV. <sup>4.</sup> Leakage could be higher than max. if negative current is injected on adjacent pins. <sup>5.</sup> Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This MOS/NMOS contribution to the series resistance is minimum (~10% order). All I/Os are CMOS and TTL compliant (no software configuration required), their characteristics consider the most strict CMOS-technology or TTL parameters: - For V<sub>IH</sub>: - if V<sub>DD</sub> is in the [2.00 V 3.08 V] range: CMOS characteristics but TTL included - if V<sub>DD</sub> is in the [3.08 V 3.60 V] range: TTL characteristics but CMOS included - For V<sub>II</sub>: - if V<sub>DD</sub> is in the [2.00 V 2.28 V] range: TTL characteristics but CMOS included - if V<sub>DD</sub> is in the [2.28 V 3.60 V] range: CMOS characteristics but TTL included #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm$ -8 mA, and sink $\pm$ 20 mA (with a relaxed $V_{OI}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2*: - The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 8*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 8*). #### **Output voltage levels** Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. All I/Os are CMOS and TTL compliant. Table 46. Output voltage characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|-------------------------------------------------------------------------------|----------------------------------------------|----------------------|-----|------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | TTL port | | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | $I_{IO}$ = +8 mA<br>2.7 V < $V_{DD}$ < 3.6 V | V <sub>DD</sub> -0.4 | | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | CMOS port | | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V | 2.4 | | V | | V <sub>OL</sub> <sup>(1)(3)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +20 mA | | 1.3 | V | | V <sub>OH</sub> <sup>(2)(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3 | | V | | V <sub>OL</sub> <sup>(1)(3)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +6 mA | | 0.4 | V | | V <sub>OH</sub> <sup>(2)(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.4 | | V | <sup>1.</sup> The $I_{\rm IO}$ current sunk by the device must always respect the absolute maximum rating specified in *Table 8* and the sum of $I_{\rm IO}$ (I/O ports and control pins) must not exceed $I_{\rm VSS}$ . <sup>2.</sup> The $I_{IO}$ current sourced by the device must always respect the absolute maximum rating specified in *Table 8* and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VDD}$ . <sup>3.</sup> Based on characterization data, not tested in production. ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 42* and *Table 47*, respectively. Unless otherwise specified, the parameters given in *Table 47* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. Table 47. I/O AC characteristics<sup>(1)</sup> | MODEx[1:0]<br>bit value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |----------------------------------------|-----------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------|-----|--------------------|----------|--| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 2 | MHz | | | 10 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>1</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 125 <sup>(3)</sup> | ns | | | | t <sub>r(IO)out</sub> | Output low to high level rise time | O <sub>L</sub> = 30 μr, ν <sub>DD</sub> = 2 ν to 3.0 ν | | 125 <sup>(3)</sup> | 115 | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 10 | MHz | | | 01 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 25 <sup>(3)</sup> | 20 | | | | t <sub>r(IO)out</sub> | Output low to high level rise time | -C <sub>L</sub> = 50 pr, v <sub>DD</sub> = 2 v to 3.6 v | | 25 <sup>(3)</sup> | ns<br>3) | | | | F <sub>max(IO)out</sub> Max | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 50 | MHz | | | | | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 30 | MHz | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 20 | MHz | | | | | _ | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | | | | 11 | t <sub>f(IO)out</sub> | Output high to low level fall time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8 <sup>(3)</sup> | | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 12 <sup>(3)</sup> | ne | | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | ns | | | | $t_{r(IO)out}$ | Output low to high level rise time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8 <sup>(3)</sup> | | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 12 <sup>(3)</sup> | | | | - | t <sub>EXTIpw</sub> | Pulse width of<br>external signals<br>detected by the EXTI<br>controller | | 10 | | ns | | The I/O speed is configured using the MODEx[1:0] bits. Refer to the STM32F10xxx reference manual for a description of GPIO Port configuration register. <sup>2.</sup> The maximum frequency is defined in Figure 42. <sup>3.</sup> Guaranteed by design, not tested in production. ai14131 EXTERNAL $t_r(IO)$ out $t_r(I$ Figure 42. I/O AC characteristics definition #### 5.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 45*). Unless otherwise specified, the parameters given in *Table 48* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. Table 48. NRST pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|-------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | | -0.5 | | 0.8 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | | 2 | | V <sub>DD</sub> +0.5 | \ \ \ | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | | | 200 | | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | | | | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | | 300 | | | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 43. Recommended NRST pin protection - The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 48. Otherwise the reset will not be taken into account by the device. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). #### 5.3.15 TIM timer characteristics The parameters given in *Table 49* are guaranteed by design. Refer to *Section 5.3.13: I/O port characteristics* for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 49. TIMx<sup>(1)</sup> characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|----------------------------------------------------|-------------------------------|--------|-------------------------|----------------------| | †(TIM) | Timer resolution time | | 1 | | t <sub>TIMxCLK</sub> | | <sup>t</sup> res(TIM) | Timer resolution time | f <sub>TIMxCLK</sub> = 72 MHz | 13.9 | | ns | | f <sub>EXT</sub> | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | EXI | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 72 MHz | 0 | 36 | MHz | | Res <sub>TIM</sub> | Timer resolution | | | 16 | bit | | t | 16-bit counter clock period when internal clock is | | 1 | 65536 | t <sub>TIMxCLK</sub> | | <sup>t</sup> COUNTER | selected | f <sub>TIMxCLK</sub> = 72 MHz | 0.0139 | 910 | μs | | t <sub>MAX_COUNT</sub> | Maximum possible count | | | 65536 × 65536 | t <sub>TIMxCLK</sub> | | -IVIAA_COUNT | maximum possible count | f <sub>TIMxCLK</sub> = 72 MHz | | 59.6 | s | <sup>1.</sup> TIMx is used as a general term to refer to the TIM1, TIM2, TIM3 and TIM4 timers. #### 5.3.16 Communications interfaces #### I<sup>2</sup>C interface characteristics Unless otherwise specified, the parameters given in *Table 50* are derived from tests performed under ambient temperature, $f_{PCLK1}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 10*. The STM32F103xC, STM32F103xD and STM32F103xE performance line $I^2C$ interface meets the requirements of the standard $I^2C$ communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 50*. Refer also to *Section 5.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). | Symbol | Parameter | Standard | mode I <sup>2</sup> C <sup>(1)</sup> | Fast mode | e I <sup>2</sup> C <sup>(1)(2)</sup> | Unit | |--------------------------------------------|-----------------------------------------|----------|--------------------------------------|------------------------|--------------------------------------|-------| | Symbol | raiametei | Min | Max | Min | Max | Oilit | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | 110 | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250 | | 100 | | | | t <sub>h(SDA)</sub> | SDA data hold time | 0(3) | | 0 <sup>(4)</sup> | 900 <sup>(3)</sup> | | | t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time | | 1000 | 20 + 0.1C <sub>b</sub> | 300 | ns | | t <sub>f(SDA)</sub> | SDA and SCL fall time | | 300 | | 300 | | | t <sub>h(STA)</sub> | Start condition hold time | 4.0 | | 0.6 | | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | | 0.6 | | μs | | t <sub>su(STO)</sub> | Stop condition setup time | 4.0 | | 0.6 | | μS | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | | 1.3 | | μS | | C <sub>b</sub> | Capacitive load for each bus line | | 400 | | 400 | pF | <sup>1.</sup> Guaranteed by design, not tested in production. f<sub>PCLK1</sub> must be higher than 2 MHz to achieve the maximum standard mode I<sup>2</sup>C frequency. It must be higher than 4 MHz to achieve the maximum fast mode I<sup>2</sup>C frequency. The maximum hold time of the Start condition has only to be met if the interface does not stretch the low period of SCL signal. The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. Figure 44. I<sup>2</sup>C bus AC waveforms and measurement circuit 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Table 51. SCL frequency $(f_{PCLK1} = 36 \text{ MHz.}, V_{DD} = 3.3 \text{ V})^{(1)(2)}$ | f. (kH=) | I2C_CCR value | |------------------------|-----------------------------| | f <sub>SCL</sub> (kHz) | $R_P = 4.7 \text{ k}\Omega$ | | 400 | 0x801E | | 300 | 0x8028 | | 200 | 0x803C | | 100 | 0x00B4 | | 50 | 0x0168 | | 20 | 0x0384 | <sup>1.</sup> $R_P$ = External pull-up resistance, $f_{SCL} = I^2C$ speed. <sup>2.</sup> For speeds around 200 kHz, the tolerance on the achieved speed is of $\pm 5\%$ . For other speed ranges, the tolerance on the achieved speed $\pm 2\%$ . These variations depend on the accuracy of the external components used to design the application. #### I<sup>2</sup>S - SPI characteristics Unless otherwise specified, the parameters given in *Table 52* for SPI or in *Table 53* for $I^2S$ are derived from tests performed under ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 10*. Refer to *Section 5.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S). Table 52. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------------------------------|----------------------------------|-------------------------------------------------------|--------------------|--------------------|--------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | | 18 | MHz | | 1/t <sub>c(SCK)</sub> | SFI clock frequency | Slave mode | | 18 | IVITIZ | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 30 pF | | 8 | ns | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 30 | 70 | % | | t <sub>su(NSS)</sub> <sup>(2)</sup> | NSS setup time | Slave mode | 4t <sub>PCLK</sub> | | | | t <sub>h(NSS)</sub> <sup>(2)</sup> | NSS hold time | Slave mode | 2t <sub>PCLK</sub> | | | | t <sub>w(SCKH)</sub> (2)<br>t <sub>w(SCKL)</sub> (2) | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | 50 | 60 | | | | Data input setup time | Master mode | 5 | | | | t <sub>su(MI)</sub> (2)<br>t <sub>su(SI)</sub> (2) | | Slave mode | 5 | | | | t <sub>h(MI)</sub> (2) | Data input hold time | Master mode | 5 | | | | t <sub>h(SI)</sub> (2) | Data input hold time | Slave mode | 4 | | ns | | t <sub>a(SO)</sub> (2)(3) | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | 0 | 3t <sub>PCLK</sub> | | | t <sub>dis(SO)</sub> (2)(4) | Data output disable time | Slave mode | 2 | 10 | | | t <sub>v(SO)</sub> (2)(1) | Data output valid time | Slave mode (after enable edge) | | 25 | | | t <sub>v(MO)</sub> <sup>(2)(1)</sup> | Data output valid time | Master mode (after enable edge) | | 5 | | | t <sub>h(SO)</sub> <sup>(2)</sup> | Data output hold time | Slave mode (after enable edge) | 15 | | | | t <sub>h(MO)</sub> <sup>(2)</sup> | Data output noid time | Master mode (after enable edge) | 2 | | | <sup>1.</sup> Remapped SPI1 characteristics to be determined. <sup>2.</sup> Based on characterization, not tested in production. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>4.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 45. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Figure 47. SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Table 53. I<sup>2</sup>S characteristics | Symbol | Parameter | Conditions | i | Min | Max | Unit | |-----------------------------------------|-------------------------------------------|-------------------------------------------------------------|------------|-------|-------|------| | DuCy(SCK) | I2S slave input clock duty cycle | Slave mode | | 30 | 70 | % | | f <sub>CK</sub> | I <sup>2</sup> S clock frequency | Master mode (data: 1<br>Audio frequency = 48 | | 1.522 | 1.525 | MHz | | 1/t <sub>c(CK)</sub> | | Slave mode | | 0 | 6.5 | | | t <sub>r(CK)</sub> | I <sup>2</sup> S clock rise and fall time | Capacitive load C <sub>L</sub> = 50 pF | | | 8 | ns | | t <sub>v(WS)</sub> (1) | WS valid time | Master mode | | 3 | | | | | WS hold time | Master mode | 12S2 | 2 | | | | t <sub>h(WS)</sub> (1) | ws noid time | Master mode | I2S3 | 0 | | | | t <sub>su(WS)</sub> (1) | WS setup time | Slave mode | I | 4 | | | | t <sub>h(WS)</sub> (1) | WS hold time | Slave mode | | 0 | | | | t <sub>w(CKH)</sub> (1) | CK high and law times | Master f <sub>PCLK</sub> = 16 MHz, audio frequency = 48 kHz | | 312.5 | | | | t <sub>w(CKL)</sub> (1) | CK high and low time | | | 345 | | | | | Data in a da a tom timo | Master receiver | I2S2 | 2 | | | | t <sub>su(SD_MR)</sub> (1) | Data input setup time | Master receiver | 12S3 | 6.5 | | | | t <sub>su(SD_SR)</sub> (1) | Data input setup time | Slave receiver | I | 1.5 | | | | t <sub>h(SD_MR)</sub> <sup>(1)(2)</sup> | Data invest hald time | Master receiver | | 0 | | | | t <sub>h(SD_SR)</sub> (1)(2) | Data input hold time | Slave receiver | | 0.5 | | | | t <sub>v(SD_ST)</sub> (1)(2) | Data output valid time | Slave transmitter (after edge) | er enable | | 18 | | | t <sub>h(SD_ST)</sub> (1) | Data output hold time | Slave transmitter (after enable edge) | | 11 | | | | t <sub>v(SD_MT)</sub> (1)(2) | Data output valid time | Master transmitter (af edge) | ter enable | | 3 | | | t <sub>h(SD_MT)</sub> (1) | Data output hold time | Master transmitter (af | ter enable | 0 | | | <sup>1.</sup> Based on design simulation and/or characterization results, not tested in production. <sup>2.</sup> Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ =8 MHz, then $T_{PCLK}$ = 1/ $f_{PLCLK}$ =125 ns. Figure 48. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup> - 1. Measurement points are done at CMOS levels: $0.3 \times V_{DD}$ and $0.7 \times V_{DD}$ . - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first Figure 49. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup> - Based on characterization, not tested in production. - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. #### SD/SDIO MMC card host interface (SDIO) characteristics Unless otherwise specified, the parameters given in *Table 54* are derived from tests performed under ambient temperature, f<sub>PCLKx</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in *Table 10*. Refer to *Section 5.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (D[7:0], CMD, CK). Figure 51. SD default mode Table 54. SD / MMC characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | | | |---------------------|---------------------------------------------------------------------|--------------------------|-----|-----|------|--|--| | f <sub>PP</sub> | Clock frequency in data transfer mode | $C_L \leq 30 \text{ pF}$ | 0 | 48 | MHz | | | | t <sub>W(CKL)</sub> | Clock low time, f <sub>PP</sub> = 16 MHz | C <sub>L</sub> ≤ 30 pF | 32 | | | | | | t <sub>W(CKH)</sub> | Clock high time, f <sub>PP</sub> = 16 MHz | C <sub>L</sub> ≤ 30 pF | 31 | | ns | | | | t <sub>r</sub> | Clock rise time | $C_L \leq 30 \text{ pF}$ | | 3.5 | | | | | t <sub>f</sub> | Clock fall time | $C_L \leq 30 \text{ pF}$ | | 5 | | | | | CMD, D inp | outs (referenced to CK) | | | | | | | | t <sub>ISU</sub> | Input setup time | $C_L \leq 30 \text{ pF}$ | 2 | | ns | | | | t <sub>IH</sub> | Input hold time | $C_L \leq 30 \text{ pF}$ | 0 | | 113 | | | | CMD, D ou | tputs (referenced to CK) in MMC and | d SD HS mode | | | | | | | t <sub>OV</sub> | Output valid time | C <sub>L</sub> ≤ 30 pF | | 6 | no | | | | t <sub>OH</sub> | Output hold time | $C_L \leq 30 \text{ pF}$ | 0.3 | | ns | | | | CMD, D ou | CMD, D outputs (referenced to CK) in SD default mode <sup>(1)</sup> | | | | | | | | t <sub>OVD</sub> | Output valid default time | C <sub>L</sub> ≤ 30 pF | | 7 | ne | | | | t <sub>OHD</sub> | Output hold default time | C <sub>L</sub> ≤ 30 pF | 0.5 | | ns | | | <sup>1.</sup> Refer to SDIO\_CLKCR, the SDI clock control register to control the CK output. #### **USB** characteristics The USB interface is USB-IF certified (Full Speed). Table 55. USB startup time | Symbol | Parameter | Max | Unit | |-------------------------------------|------------------------------|-----|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1 | μs | <sup>1.</sup> Guaranteed by design, not tested in production. Min.<sup>(1)</sup> Max.<sup>(1)</sup> **Symbol Parameter Conditions** Unit Input levels USB operating voltage(2) $3.0^{(3)}$ ٧ $V_{DD}$ 3.6 $V_{DI}^{(4)}$ Differential input sensitivity I(USBDP, USBDM) 0.2 $V_{CM}^{(4)}$ ٧ Differential common mode range Includes V<sub>DI</sub> range 0.8 2.5 $V_{SE}^{(4)}$ Single ended receiver threshold 2.0 1.3 **Output levels** $R_L$ of 1.5 $k\Omega$ to 3.6 $V^{(5)}$ $V_{OL}$ Static output level low 0.3 ${\rm R_L}$ of 15 ${\rm k}\Omega$ to ${\rm V_{SS}}^{(5)}$ Static output level high $V_{OH}$ 2.8 3.6 Table 56. USB DC electrical characteristics - 1. All the voltages are measured from the local ground potential. - 2. To be compliant with the USB 2.0 full-speed electrical specification, the USBDP (D+) pin should be pulled up with a 1.5 k $\Omega$ resistor to a 3.0-to-3.6 V voltage range. - The STM32F103xx USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V V<sub>DD</sub> voltage range. - 4. Guaranteed by characterization, not tested in production. - 5. $R_L$ is the load connected on the USB drivers Crossover points Differential Data Lines VCRS VSS tf tr tr Figure 52. USB timings: definition of data signal rise and fall time Table 57. USB: full-speed electrical characteristics | | Driver characteristics <sup>(1)</sup> | | | | | | | |------------------|---------------------------------------|--------------------------------|-----|-----|------|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | t <sub>f</sub> | Fall Time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | 110 | % | | | | V <sub>CRS</sub> | Output signal crossover voltage | | 1.3 | 2.0 | V | | | - 1. Guaranteed by design, not tested in production. - 2. Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification Chapter 7 (version 2.0). #### 5.3.17 CAN (controller area network) interface Refer to Section 5.3.13: I/O port characteristics for more details on the input/output alternate function characteristics (CAN TX and CAN RX). #### 5.3.18 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 58* are derived from tests performed under ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 10*. Note: It is recommended to perform a calibration after each power-up. Table 58. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|-------------------------------------------------|-----------------------------------------|----------------------------------------------------------|--------------------|--------------------|--------------------| | V <sub>DDA</sub> | Power supply | | 2.4 | | 3.6 | V | | V <sub>REF+</sub> | Positive reference voltage | | 2.4 | | $V_{DDA}$ | V | | I <sub>VREF</sub> | Current on the V <sub>REF</sub> input pin | | | 160 <sup>(1)</sup> | 220 <sup>(1)</sup> | μA | | f <sub>ADC</sub> | ADC clock frequency | | 0.6 | | 14 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | | 0.05 | | 1 | MHz | | £ (2) | External trigger frequency | $f_{ADC} = 14 \text{ MHz}$ | | | 823 | kHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External ingger frequency | | | | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range <sup>(3)</sup> | | 0 (V <sub>SSA</sub> or V <sub>REF-</sub> tied to ground) | | V <sub>REF+</sub> | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See Equation 1 and Table 59 for details | | | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | | | | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | | | | 8 | pF | | . (2) | Calibration times | f <sub>ADC</sub> = 14 MHz | 5. | 9 | | μs | | t <sub>CAL</sub> <sup>(2)</sup> | Calibration time | | 83 | 3 | | 1/f <sub>ADC</sub> | | <b>.</b> (2) | Injection trigger conversion | f <sub>ADC</sub> = 14 MHz | | | 0.214 | μs | | t <sub>lat</sub> <sup>(2)</sup> | latency | | | | 3 <sup>(4)</sup> | 1/f <sub>ADC</sub> | | ÷ (2) | Regular trigger conversion | f <sub>ADC</sub> = 14 MHz | | | 0.143 | μs | | t <sub>latr</sub> (2) | latency | | | | 2 <sup>(4)</sup> | 1/f <sub>ADC</sub> | | t <sub>S</sub> <sup>(2)</sup> | Compling time | f <sub>ADC</sub> = 14 MHz | 0.107 | | 17.1 | μs | | Is'- | Sampling time | | 1.5 | | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | | 0 | 0 | 1 | μs | | | Total conversion time | f <sub>ADC</sub> = 14 MHz | 1 | | 18 | μs | | t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time (including sampling time) | | 14 to 252 (t <sub>S</sub> for sa<br>successive approx | | +12.5 for | 1/f <sub>ADC</sub> | <sup>1.</sup> Based on characterization results, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA</sub>, depending on the package. Refer to Section 3: Pinouts and pin descriptions for further details. <sup>4.</sup> For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 58*. $$\begin{aligned} & \text{Equation 1: R}_{\text{AIN}} \underset{T_{S}}{\text{max formula}} \\ & R_{\text{AIN}} < \frac{T_{S}}{f_{\text{ADC}} \times C_{\text{ADC}} \times \text{In}(2^{N+2})} - R_{\text{ADC}} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). $R_{AIN}$ max for $f_{ADC} = 14 \text{ MHz}^{(1)}$ Table 59. | T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | $R_{AIN}$ max (kΩ) | |-------------------------|---------------------|--------------------| | 1.5 | 0.11 | 0.4 | | 7.5 | 0.54 | 5.9 | | 13.5 | 0.96 | 11.4 | | 28.5 | 2.04 | 25.2 | | 41.5 | 2.96 | 37.2 | | 55.5 | 3.96 | 50 | | 71.5 | 5.11 | NA | | 239.5 | 17.1 | NA | <sup>1.</sup> Guaranteed by design, not tested in production. ADC accuracy - limited test conditions<sup>(1)(2)</sup> Table 60. | Symbol | Parameter | Test conditions | Тур | Max <sup>(3)</sup> | Unit | |--------|------------------------------|-----------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | $f_{PCLK2} = 56 \text{ MHz},$ | ±1.3 | ±2 | | | EO | Offset error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ, $V_{DDA}$ = 3 V to 3.6 V | ±1 | ±1.5 | | | EG | Gain error | $T_A = 25 ^{\circ}\text{C}$ | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | Measurements made after | ±0.7 | ±1 | | | EL | Integral linearity error | ADC calibration<br>V <sub>REF+</sub> = V <sub>DDA</sub> | ±0.8 | ±1.5 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. 3. Based on characterization, not tested in production. <sup>2.</sup> ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in *Section 5.3.13* does not affect the ADC accuracy. ±1.5 ±3 EL | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|-----------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | f COMUL- | ±2 | ±5 | | | EO | Offset error | $f_{PCLK2}$ = 56 MHz,<br>$f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ, | ±1.5 | ±2.5 | | | EG | Gain error | $V_{DDA} = 2.4 \text{ V to } 3.6 \text{ V}$ | ±1.5 | ±3 | LSB | | FD | Differential linearity error | Measurements made after | +1 | +2 | 1 | ADC calibration Table 61. ADC accuracy<sup>(1)</sup> (2)(3) - 1. ADC DC accuracy values are measured after internal calibration. - 2. Better performance could be achieved in restricted $V_{DD}$ , frequency, $V_{REF}$ and temperature ranges. - 3. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 5.3.13 does not affect the ADC accuracy. - 4. Based on characterization, not tested in production. Integral linearity error Figure 53. ADC accuracy characteristics STM32F103xx Sample and hold ADC converter $V_{\mathsf{T}}$ **∑** 0.6 ∨ $R_{AIN}^{(1)}$ R<sub>ADC</sub><sup>(1)</sup> AINx 12-bit converter V<sub>T</sub> 0.6 V parasitic C<sub>ADC</sub>(1) ai14150c Figure 54. Typical connection diagram using the ADC - 1. Refer to *Table 58* for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{parasitic}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in Figure 55 or Figure 56, depending on whether $V_{\text{REF+}}$ is connected to $V_{\text{DDA}}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip. 1. V<sub>REF+</sub> and V<sub>REF-</sub> inputs are available only on 100-pin packages. Figure 56. Power supply and reference decoupling ( $V_{REF+}$ connected to $V_{DDA}$ ) 1. $V_{REF+}$ and $V_{REF-}$ inputs are available only on 100-pin packages. # 5.3.19 DAC electrical specifications Table 62. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------| | $V_{DDA}$ | Analog supply voltage | 2.4 | | 3.6 | V | | | V <sub>REF+</sub> | Reference supply voltage | 2.4 | | 3.6 | V | V <sub>REF+</sub> must always be below V <sub>DDA</sub> | | V <sub>SSA</sub> | Ground | 0 | | 0 | V | | | R <sub>LOAD</sub> <sup>(1)</sup> | Resistive load with buffer ON | 5 | | | kΩ | | | R <sub>O</sub> <sup>(1)</sup> | Impedance output with buffer<br>OFF | | | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 $M\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | | | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON | 0.2 | | | V | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code (0x0E0) to (0xF1C) at V <sub>REF+</sub> = 3.6 V | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | | | V <sub>DDA</sub> – 0.2 | V | and (0x155) and (0xEAB) at $V_{REF+} = 0.00$ V 2.4 V | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | | 0.5 | | mV | It gives the maximum output | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | | | V <sub>REF+</sub> – 1LSB | V | excursion of the DAC. | | I <sub>DDVREF+</sub> | DAC DC current<br>consumption in quiescent<br>mode (Standby mode) | | | 220 | μΑ | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | | DAC DC current | | | 380 | μΑ | With no load, middle code (0x800) on the inputs | | I <sub>DDA</sub> | consumption in quiescent<br>mode (Standby mode) | | | 480 | μΑ | With no load, worst code (0xF1C) at $V_{REF+} = 3.6 \text{ V}$ in terms of DC consumption on the inputs | | DNL <sup>(2)</sup> | Differential non linearity Difference between two | | | ±0.5 | LSB | Given for the DAC in 10-bit configuration | | | consecutive code-1LSB) | | | ±2 | LSB | Given for the DAC in 12-bit configuration | | | Integral non linearity (difference between | | | ±1 | LSB | Given for the DAC in 10-bit configuration | | INL <sup>(2)</sup> | measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | | | ±4 | LSB | Given for the DAC in 12-bit configuration | Table 62. DAC characteristics (continued) | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|----------------------------------------------------------------------------------------------------------| | Offset <sup>(2)</sup> | Offset error (difference between measured value at Code (0x800) and the ideal value = V REF+/2) | | | ±10 | m\/ | Given for the DAC in 12-bit configuration | | | | | | ±3 | LSB | Given for the DAC in 10-bit at $V_{REF+}$ = 3.6 V | | | | | | ±12 | LSB | Given for the DAC in 12-bit at V <sub>REF+</sub> = 3.6 V | | Gain<br>error <sup>(2)</sup> | Gain error | | | ±0.5 | 9/2 | Given for the DAC in 12bit configuration | | t <sub>SETTLING</sub> <sup>(2)</sup> | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | | 3 | 4 | μs | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5$ k $\Omega$ | | Update rate <sup>(2)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | | | 1 | MS/s | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5$ k $\Omega$ | | t <sub>WAKEUP</sub> <sup>(2)</sup> | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register) | | 6.5 | 10 | μs | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5$ k $\Omega$ input code between lowest and highest possible ones. | | PSRR+ (1) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | | -67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | - 1. Guaranteed by design, not tested in production. - 2. Guaranteed by characterization, not tested in production. Figure 57. 12-bit buffered /non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. ## 5.3.20 Temperature sensor characteristics Table 63. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------|------|------|------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> <sup>(1)</sup> | Voltage at 25 °C | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(2)</sup> | Startup time | 4 | | 10 | μs | | T <sub>S_temp</sub> <sup>(3)(2)</sup> | ADC sampling time when reading the temperature | | | 17.1 | μs | <sup>1.</sup> Guaranteed by characterization, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> Shortest sampling time can be determined in the application by multiple iterations. # 6 Package characteristics # 6.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. Figure 58. Recommended PCB design rules (0.80/0.75 mm pitch BGA) Figure 59. LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package outline 1. Drawing is not to scale. Table 64. LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package data | Symbol | | millimeters | | | inches <sup>(1)</sup> | | | | |--------|------|-------------|-------|--------|-----------------------|--------|--|--| | | Min | Тур | Max | Тур | Min | Max | | | | Α | | | 1.70 | | | 0.0669 | | | | A1 | 0.21 | | | 0.0083 | | | | | | A2 | | 1.07 | | | 0.0421 | | | | | A3 | | 0.27 | | | 0.0106 | | | | | A4 | | | 0.85 | | | 0.0335 | | | | b | 0.35 | 0.40 | 0.45 | 0.0138 | 0.0157 | 0.0177 | | | | D | 9.85 | 10.00 | 10.15 | 0.3878 | 0.3937 | 0.3996 | | | | D1 | | 8.80 | | | 0.3465 | | | | | E | 9.85 | 10.00 | 10.15 | 0.3878 | 0.3937 | 0.3996 | | | | E1 | | 8.80 | | | 0.3465 | | | | | е | | 0.80 | | | 0.0315 | | | | | F | | 0.60 | | | 0.0236 | | | | | ddd | | 0.10 | • | | 0.0039 | | | | | eee | 0.15 | | | | | | | | | fff | | 0.08 | | 0.0031 | | | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 60. LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package outline 1. Drawing is not to scale. Table 65. LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package mechanical data | Cumbal | | millimeters | | inches <sup>(1)</sup> | | | | |--------|-------|-------------|-------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | | | 1.700 | | | 0.0669 | | | A1 | 0.270 | | | 0.0106 | | | | | A2 | | 1.085 | | | 0.0427 | | | | A3 | | 0.30 | | | 0.0118 | | | | A4 | | | 0.80 | | | 0.0315 | | | b | 0.45 | 0.50 | 0.55 | 0.0177 | 0.0197 | 0.0217 | | | D | 9.85 | 10.00 | 10.15 | 0.3878 | 0.3937 | 0.3996 | | | D1 | | 7.20 | | | 0.2835 | | | | E | 9.85 | 10.00 | 10.15 | 0.3878 | 0.3937 | 0.3996 | | | E1 | | 7.20 | | | 0.2835 | | | | е | | 0.80 | | | 0.0315 | | | | F | | 1.40 | | | 0.0551 | | | | ddd | | 0.12 | | | | 0.0047 | | | eee | | 0.15 | | | | 0.0059 | | | fff | | 0.08 | | | | 0.0031 | | 1. Values in inches are converted from mm and rounded to 4 decimal digits. Figure 61. WLCSP, 64-ball $4.466 \times 4.395$ mm, 0.500 mm pitch, wafer-level chip-scale package outline - 1. Drawing is not to scale. - 2. Primary datum Z and seating plane are defined by the spherical crowns of the ball. Table 66. WLCSP, 64-ball 4.466 × 4.395 mm, 0.500 mm pitch, wafer-level chip-scale package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |------------------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.535 | 0.585 | 0.635 | 0.0211 | 0.0230 | 0.0250 | | A1 | 0.205 | 0.230 | 0.255 | 0.0081 | 0.0091 | 0.0100 | | A2 | 0.330 | 0.355 | 0.380 | 0.0130 | 0.0140 | 0.0150 | | b <sup>(2)</sup> | 0.290 | 0.320 | 0.350 | 0.0114 | 0.0126 | 0.0138 | | е | | 0.500 | | | 0.0197 | | | e1 | | 3.500 | | | 0.1378 | | | F | | 0.447 | | | 0.0176 | | | G | | 0.483 | | | 0.0190 | | | D | 4.446 | 4.466 | 4.486 | 0.1750 | 0.1758 | 0.1766 | | E | 4.375 | 4.395 | 4.415 | 0.1722 | 0.1730 | 0.1738 | | Н | | 0.250 | | | 0.0098 | | | L | | 0.200 | | | 0.0079 | | | eee | | 0.05 | | | 0.0020 | | | aaa | | 0.10 | | | 0.0039 | | | Number of balls | 64 | | | | | | - 1. Values in inches are converted from mm and rounded to 4 decimal digits. - 2. Dimension is measured at the maximum ball diameter parallel to primary datum Z. ai15469 Dpad 0.37 mm Dsm 0.52 mm typ. (depends on solder mask registration tolerance Solder paste 0.37 mm aperture diameter - Non solder mask defined pads are recommended - 4 to 6 mils screen print Figure 62. Recommended PCB design rules (0.5 mm pitch BGA) Dpad Dsm Figure 63. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package outline<sup>(1)</sup> Figure 64. Recommended footprint<sup>(1)(2)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 67. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data | Cumbal | | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|--------|-----------------------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | | | 1.60 | | | 0.063 | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.0059 | | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | | D | 21.80 | 22.00 | 22.20 | 0.8583 | 0.8661 | 0.874 | | | D1 | 19.80 | 20.00 | 20.20 | 0.7795 | 0.7874 | 0.7953 | | | D3 | | 17.50 | | | 0.689 | | | | E | 21.80 | 22.00 | 22.20 | 0.8583 | 0.8661 | 0.874 | | | E1 | 19.80 | 20.00 | 20.20 | 0.7795 | 0.7874 | 0.7953 | | | E3 | | 17.50 | | | 0.689 | | | | е | | 0.50 | | | 0.0197 | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | | 1.00 | | | 0.0394 | | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | ccc | | 0.08 | | | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 65. LQFP100, 14 x 14 mm 100-pin low-profile Figure 66. Recommended footprint<sup>(1)(2)</sup> quad flat package outline<sup>(1)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 68. LQPF100 – 14 x 14 mm 100-pin low-profile quad flat package mechanical data | Combal | | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|--------|-----------------------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | | | 1.60 | | | 0.063 | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.0059 | | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | | D | 15.80 | 16.00 | 16.20 | 0.622 | 0.6299 | 0.6378 | | | D1 | 13.80 | 14.00 | 14.20 | 0.5433 | 0.5512 | 0.5591 | | | D3 | | 12.00 | | | 0.4724 | | | | E | 15.80 | 16.00 | 16.20 | 0.622 | 0.6299 | 0.6378 | | | E1 | 13.80 | 14.00 | 14.20 | 0.5433 | 0.5512 | 0.5591 | | | E3 | | 12.00 | | | 0.4724 | | | | е | | 0.50 | | | 0.0197 | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | | 1.00 | | | 0.0394 | | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | ccc | | 0.08 | | | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 477 Figure 67. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline<sup>(1)</sup> Figure 68. Recommended footprint<sup>(1)(2)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 69. LQFP64 - 10 x 10 mm 64 pin low-profile quad flat package mechanical data | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------|----------------|-------|------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.60 | | | 0.0630 | | A1 | 0.05 | | 0.15 | 0.0020 | | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | D | | 12.00 | | | 0.4724 | | | D1 | | 10.00 | | | 0.3937 | | | E | | 12.00 | | | 0.4724 | | | E1 | | 10.00 | | | 0.3937 | | | е | | 0.50 | | | 0.0197 | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | N | Number of pins | | | | | | | IN | | | | 64 | | | 1. Values in inches are converted from mm and rounded to 4 decimal digits. #### 6.2 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 10: General operating conditions on page 42*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. Table 70. Package thermal characteristics | Symbol | Parameter | Value | Unit | |-------------------|-----------------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient<br>LFBGA144 - 10 × 10 mm / 0.8 mm pitch | 40 | | | | Thermal resistance junction-ambient LQFP144 - 20 × 20 mm / 0.5 mm pitch | 30 | | | | Thermal resistance junction-ambient<br>LFBGA100 - 10 × 10 mm / 0.8 mm pitch | 40 | °C/W | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient LQFP100 - 14 × 14 mm / 0.5 mm pitch | 46 | C/VV | | | Thermal resistance junction-ambient LQFP64 - 10 × 10 mm / 0.5 mm pitch | 45 | | | | Thermal resistance junction-ambient WLCSP64 | 50 | | ## 6.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ## 6.2.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 71: Ordering information scheme*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F103xC, STM32F103xD and STM32F103xE at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. #### **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax} = 82$ °C (measured according to JESD51-2), $I_{DDmax} = 50$ mA, $V_{DD} = 3.5$ V, maximum 20 I/Os used at the same time in output at low level with $I_{OL} = 8$ mA, $V_{OL} = 0.4$ V and maximum 8 I/Os used at the same time in output at low level with $I_{OL} = 20$ mA, $V_{OL} = 1.3$ V $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW: $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Thus: P<sub>Dmax</sub> = 447 mW Using the values obtained in *Table 70* T<sub>Jmax</sub> is calculated as follows: For LQFP100, 46 °C/W $T_{Jmax} = 82 \, ^{\circ}C + (46 \, ^{\circ}C/W \times 447 \, mW) = 82 \, ^{\circ}C + 20.6 \, ^{\circ}C = 102.6 \, ^{\circ}C$ This is within the range of the suffix 6 version parts ( $-40 < T_{.1} < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see *Table 71: Ordering information scheme*). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: $P_{Dmax} = 134 \text{ mW}$ Using the values obtained in Table 70 $T_{Jmax}$ is calculated as follows: For LQFP100, 46 °C/W $$T_{Jmax} = 115 \, ^{\circ}C + (46 \, ^{\circ}C/W \times 134 \, mW) = 115 \, ^{\circ}C + 6.2 \, ^{\circ}C = 121.2 \, ^{\circ}C$$ This is within the range of the suffix 7 version parts ( $-40 < T_J < 125$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see *Table 71: Ordering information scheme*). # 7 Part numbering Table 71. Ordering information scheme TR = tape and real For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office. # 8 Revision history Table 72. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 07-Apr-2008 | 1 | Initial release. | | | | Document status promoted from Target Specification to Preliminary Data. | | | | Section 1: Introduction and Section 2.2: Full compatibility throughout the family modified. Small text changes. | | | | Note 2 added in Table 2: STM32F103xC, STM32F103xD and STM32F103xE features and peripheral counts on page 11. | | | | LQPF100/BGA100 column added to <i>Table 6: FSMC pin definition on page 36</i> . | | | | Values and Figures added to Maximum current consumption on page 44 (see Table 14, Table 15, Table 16 and Table 17 and see Figure 14, Figure 15, Figure 17, Figure 18 and Figure 19). | | 22-May-2008 | 2 | Values added to <i>Typical current consumption on page 50</i> (see <i>Table 18</i> , <i>Table 19</i> and <i>Table 20</i> ). <i>Table 19: Typical current consumption in Standby mode</i> removed. | | | | Note 4 and Note 1 added to Table 56: USB DC electrical characteristics and Table 57: USB: full-speed electrical characteristics on page 97, respectively. | | | | V <sub>USB</sub> added to <i>Table 56: USB DC electrical characteristics on page 97.</i> | | | | Figure 64: Recommended footprint(1) on page 111 corrected. | | | | Equation 1 corrected. Figure 69: LQFP100 PD max vs. TA on page 116 modified. | | | | Tolerance values corrected in Table 64: LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package data on page 107. | Table 72. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21-Jul-2008 | 3 | Document status promoted from Preliminary Data to full datasheet. FSMC (flexible static memory controller) on page 15 modified. Number of complementary channels corrected in Figure 1: STM32F103xC, STM32F103xD and STM32F103xE performance line block diagram. Power supply supervisor on page 17 modified and VDDA added to Table 10: General operating conditions on page 42. Table notes revised in Section 5: Electrical characteristics. Capacitance modified in Figure 12: Power supply scheme on page 40. Table 51: SCL frequency (fPCLK1= 36 MHz., VDD = 3.3 V) updated. Table 52: SPI characteristics modified, th(NSS) modified in Figure 45: SPI timing diagram - slave mode and CPHA = 0 on page 91. Minimum SDA and SCL fall time value for Fast mode removed from Table 50: I2C characteristics on page 88, note 1 modified. IDD_VBAT values and some IDD values with regulator in run mode added to Table 17: Typical and maximum current consumptions in Stop and Standby modes on page 48. Table 30: Flash memory endurance and data retention on page 61 updated. tsu(NSS) modified in Table 52: SPI characteristics on page 90. EO corrected in Table 61: ADC accuracy on page 100. Figure 54: Typical connection diagram using the ADC on page 101 and note below corrected. Typical Ts_temp value removed from Table 63: TS characteristics on page 105. Section 6.1: Package mechanical data on page 106 updated. Small text changes. | Table 72. Document revision history | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12-Dec-2008 | 4 | Timers specified <i>on page 1</i> (motor control capability mentioned). Section 2.2: Full compatibility throughout the family updated. Table 4: High-density timer feature comparison added. General-purpose timers (TIMx) and Advanced-control timers (TIM1 and TIM8) on page 19 updated. Figure 1: STM32F103xC, STM32F103xD and STM32F103xE performance line block diagram modified. Note 10 added, main function after reset and Note 5 on page 35 updated in Table 5: High-density STM32F103xx pin definitions. Note 2 modified below Table 7: Voltage characteristics on page 41, $ \Delta V_{DDx} $ min and $ \Delta V_{DDx} $ min removed. Note 2 and $P_D$ values for LQFP144 and LFBGA144 packages added to Table 10: General operating conditions on page 42. Measurement conditions specified in Section 5.3.5: Supply current characteristics on page 44. Max values at $T_A = 85$ °C and $T_A = 105$ °C updated in Table 17: Typical and maximum current consumptions in Stop and Standby modes on page 48. Section 5.3.10: FSMC characteristics on page 61 updated. Data added to Table 42: EMI characteristics on page 98. Table 70: Package thermal characteristics on page 114 updated. Small text changes. | Table 72. Document revision history | 30-Mar-2009 | |-------------| Table 72. Document revision history | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21-Jul-2009 | 6 | Figure 1: STM32F103xC, STM32F103xD and STM32F103xE performance line block diagram updated. Note 5 updated and Note 4 added in Table 5: High-density STM32F103xx pin definitions. VRERINT and TCoeff added to Table 13: Embedded internal reference voltage. Table 16: Maximum current consumption in Sleep mode, code running from Flash or RAM modified. High-speed external user clock characteristics. CL1 and CL2 replaced by C in Table 23: HSE 4-16 MHz oscillator characteristics and Table 24: LSE oscillator characteristics (fLSE = 32.768 kHz), notes modified and moved below the tables. Note 1 modified below Figure 22: Typical application with an 8 MHz crystal. Table 25: HSI oscillator characteristics modified. Conditions removed from Table 27: Low-power mode wakeup timings. Jitter added to Table 28: PLL characteristics. Figure 43: Recommended NRST pin protection modified. In Table 31: Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings: th(BL_NOE) and th(Cata_NWE) modified. In Table 32: Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings: th(A_NWE) and th(Cata_NWE) modified. In Table 33: Asynchronous multiplexed PSRAM/NOR read timings: th(A_NOE) and th(Cata_NWE) modified. In Table 34: Asynchronous multiplexed PSRAM/NOR write timings: th(A_NWE) modified. In Table 35: Synchronous multiplexed PSRAM/NOR write timings: th(A_NWE) modified. In Table 36: Asynchronous multiplexed NOR/PSRAM read timings: th(CLKH-NWAITV) modified. In Table 36: Synchronous multiplexed NOR/PSRAM read timings: th(CLKH-NWAITV) modified. In Table 52: SPI characteristics modified. Values added to Table 53: I2S characteristics and Table 54: SD / MMC characteristics. CADC and RAIN parameters modified in Table 58: ADC characteristics. RAIN max values modified in Table 59: RAIN max for fADC = 14 MHz. Table 62: DAC characteristics modified. Figure 57: 12-bit buffered /non-buffered DAC added. Figure 60: LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package mechanical data updated. | | 24-Sep-2009 | 7 | Number of DACs corrected in <i>Table 3: STM32F103xx family</i> . I <sub>DD_VBAT</sub> updated in <i>Table 17: Typical and maximum current consumptions in Stop and Standby modes</i> . Figure 16: Typical current consumption on VBAT with RTC on vs. temperature at different VBAT values added. IEC 1000 standard updated to IEC 61000 and SAE J1752/3 updated to IEC 61967-2 in <i>Section 5.3.11: EMC characteristics on page 80</i> . Table 62: DAC characteristics modified. Small text changes. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com