

# STL42P4LLF6

# P-channel 40 V, 0.0155 Ω typ.,42 A, STripFET<sup>™</sup> F6 Power MOSFET in a PowerFLAT<sup>™</sup> 5x6 package

Datasheet - production data



Figure 1: Internal schematic diagram



### Features

| Order code  | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | ID   | Ртот |
|-------------|-----------------|--------------------------|------|------|
| STL42P4LLF6 | 40 V            | 0.018 Ω                  | 42 A | 75 W |

- Very low on-resistance
- Very low gate charge
- High avalanche ruggedness
- Low gate drive power loss

### **Applications**

• Switching applications

### Description

This device is a P-channel Power MOSFET developed using the STripFET<sup>TM</sup> F6 technology, with a new trench gate structure. The resulting Power MOSFET exhibits very low  $R_{DS(on)}$  in all packages.

For the P-channel Power MOSFET, current polarity of voltages and current have to be reversed.

|             |          | ······································ |               |
|-------------|----------|----------------------------------------|---------------|
| Order code  | Marking  | Package                                | Packaging     |
| STL42P4LLF6 | 42P4LLF6 | PowerFLAT™ 5x6                         | Tape and reel |

DocID025618 Rev 2

This is information on a product in full production.

#### Contents

## Contents

| 1 | Electric | al ratings                                | 3  |
|---|----------|-------------------------------------------|----|
| 2 | Electric | al characteristics                        | 4  |
|   | 2.1      | Electrical characteristics (curves)       | 6  |
| 3 | Test cir | cuits                                     | 8  |
| 4 | Packag   | e mechanical data                         | 9  |
|   | 4.1      | PowerFLAT™ 5x6 type R package information | 9  |
|   | 4.2      | PowerFLAT™ 5x6 packing information        | 11 |
| 5 | Revisio  | n history                                 | 13 |



# 1 Electrical ratings

 Table 2: Absolute maximum ratings

| Symbol                            | Parameter                                               | Value      | Unit |
|-----------------------------------|---------------------------------------------------------|------------|------|
| V <sub>DS</sub>                   | Drain-source voltage                                    | 40         | V    |
| V <sub>GS</sub>                   | Gate-source voltage                                     | ± 20       | V    |
| Ι <sub>D</sub> <sup>(1)</sup>     | Drain current (continuous) at $T_C = 25$ °C             | 42         | А    |
| ا <sub>D</sub> <sup>(1)</sup>     | Drain current (continuous) at $T_C = 100 \ ^{\circ}C$   | 29         | А    |
| I <sub>D</sub> <sup>(1)(3)</sup>  | Drain current (pulsed)                                  | 168        | А    |
| Ι <sub>D</sub> <sup>(2)</sup>     | Drain current (continuous) at T <sub>pcb</sub> = 25 °C  | 10         | А    |
| ID <sup>(2)</sup>                 | Drain current (continuous) at T <sub>pcb</sub> = 100 °C | 7.5        | А    |
| I <sub>DM</sub> <sup>(2)(3)</sup> | Drain current (pulsed)                                  | 40         | А    |
| P <sub>TOT</sub> <sup>(1)</sup>   | Total dissipation at $T_C = 25 \ ^{\circ}C$             | 75         | W    |
| P <sub>TOT</sub> <sup>(2)</sup>   | Total dissipation at T <sub>pcb</sub> = 25 °C           | 4.8        | W    |
| T <sub>stg</sub>                  | Storage temperature                                     | -55 to 175 | °C   |
| Tj                                | Maximum junction temperature                            | 175        | °C   |

#### Notes:

 $^{(1)}\mbox{The value is limited by $R_{thj-case}$}.$ 

 $^{(2)}\mbox{The value is limited by $R_{thj-pcb}$}.$ 

 $^{\rm (3)}{\rm Pulse}$  width is limited by safe operating area.

#### Table 3: Thermal data

| Symbol                              | Parameter                                         | Value | Unit |
|-------------------------------------|---------------------------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case max              | 2.00  | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb, single operation | 31.3  | °C/W |

#### Notes:

 $^{(1)}\!When$  mounted on FR-4 board of 1 inch², 2oz Cu, steady state



For the P-channel Power MOSFET, current polarity of voltages and current have to be reversed.



# 2 Electrical characteristics

(T<sub>c</sub> = 25 °C unless otherwise specified)

| Table 4: Static      |                                    |                                                         |     |        |       |      |
|----------------------|------------------------------------|---------------------------------------------------------|-----|--------|-------|------|
| Symbol               | Parameter                          | Test conditions                                         | Min | Тур.   | Max.  | Unit |
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage     | $V_{GS} = 0 \text{ V}, \text{ I}_{D} = 250 \mu\text{A}$ | 40  |        |       | V    |
|                      | Zana nata walta na Dasin           | $V_{GS} = 0 V, V_{DS} = 40 V$                           |     |        | 1     | μA   |
| I <sub>DSS</sub>     | Zero gate voltage Drain<br>current | $V_{GS} = 0 V, V_{DS} = 40 V, T_{C} = 125 °C$           |     |        | 10    | μA   |
| I <sub>GSS</sub>     | Gate-body leakage current          | $V_{DS} = 0 V, V_{GS} = \pm 20 V$                       |     |        | ±100  | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage             | $V_{DS} = V_{GS}, I_D = 250 \ \mu A$                    | 1   |        | 2.5   | V    |
| Р                    | Static drain-source on-            | $V_{GS} = 10 \text{ V}, I_D = 5 \text{ A}$              |     | 0.0105 | 0.018 | 0    |
| R <sub>DS(on)</sub>  | resistance                         | $V_{GS} = 4.5 \text{ V}, \text{ I}_{D} = 5 \text{ A}$   |     | 0.021  | 0.026 | Ω    |

| Table 5: Dynamic |                              |                                                                                              |      |      |      |      |
|------------------|------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol           | Parameter                    | Test conditions                                                                              | Min. | Тур. | Max. | Unit |
| C <sub>iss</sub> | Input capacitance            |                                                                                              | -    | 2850 | -    | pF   |
| Coss             | Output capacitance           | V <sub>DS</sub> = 25 V, f = 1 MHz,                                                           | -    | 270  | -    | pF   |
| Crss             | Reverse transfer capacitance | $V_{GS} = 0 V$                                                                               | -    | 180  | -    | pF   |
| Qg               | Total gate charge            | Vpp = 20 V. lp = 10 A.                                                                       | -    | 22   | -    | nC   |
| $Q_{gs}$         | Gate-source charge           | $V_{GS}$ = 4.5 V (see Figure 14:                                                             | -    | 9.4  | -    | nC   |
| $Q_{gd}$         | Gate-drain charge            | "Gate charge test circuit")                                                                  | -    | 7.3  | -    | nC   |
| R <sub>G</sub>   | Gate input resistance        | $I_D = 0$ A, gate DC<br>bias = 0 V, f = 1 MHz,<br>magnitude of alternative<br>signal = 20 mV | -    | 1.4  | -    | Ω    |

#### Table 6: Switching times

| Symbol              | Parameter           | Test conditions                                                    | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|--------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 20 \text{ V}, \text{ I}_{D} = 5 \text{ A}$               | -    | 43   | -    | ns   |
| tr                  | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$<br>(see Figure 13: "Switching | -    | 47   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off-delay time | times test circuit for                                             | -    | 148  | -    | ns   |
| t <sub>f</sub>      | Fall time           | resistive load")                                                   | -    | 19   | -    | ns   |



For the P-channel Power MOSFET, current polarity of voltages and current have to be reversed.



#### STL42P4LLF6

#### Electrical characteristics

|                                | Table 7: Source drain diode    |                                                                                                                                                                                 |      |      |      |      |
|--------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                         | Parameter                      | Test conditions                                                                                                                                                                 | Min. | Тур. | Max. | Unit |
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage             | $V_{GS} = 0 \text{ V}, \text{ I}_{SD} = 5 \text{ A}$                                                                                                                            | -    |      | 1.1  | V    |
| t <sub>rr</sub>                | Reverse<br>recovery time       |                                                                                                                                                                                 | -    | 26   |      | ns   |
| Qrr                            | Reverse<br>recovery<br>charge  | $I_{SD} = 5 \text{ A}$ , di/dt = 100 A/µs, $V_{DD} = 32 \text{ V}$ ,<br>$T_j = 150 \text{ °C}$ (see Figure 15: "Test circuit for<br>inductive load switching and diode recovery |      | 21   |      | nC   |
| I <sub>RRM</sub>               | Reverse<br>recovery<br>current | times")                                                                                                                                                                         | -    | 1.7  |      | А    |

#### Notes:

 $^{(1)}$ Pulse test: pulse duration = 300 µs, duty cycle 1.5%



For the P-channel Power MOSFET, current polarity of voltages and current have to be reversed.



### 2.1 Electrical characteristics (curves)







DocID025618 Rev 2



#### **Electrical characteristics**









### 3 Test circuits





57

# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 4.1 PowerFLAT<sup>™</sup> 5x6 type R package information



Figure 16: PowerFLAT™ 5x6 type R package outline





#### Package mechanical data

| Table 8: PowerFLAT™ 5x6 type R mechanical data |       |      |       |  |
|------------------------------------------------|-------|------|-------|--|
| Dim.                                           |       | mm   |       |  |
| Dim.                                           | Min.  | Тур. | Max.  |  |
| A                                              | 0.80  |      | 1.00  |  |
| A1                                             | 0.02  |      | 0.05  |  |
| A2                                             |       | 0.25 |       |  |
| b                                              | 0.30  |      | 0.50  |  |
| D                                              | 5.00  | 5.20 | 5.40  |  |
| E                                              | 5.95  | 6.15 | 6.35  |  |
| D2                                             | 4.11  |      | 4.31  |  |
| е                                              |       | 1.27 |       |  |
| L                                              | 0.60  |      | 0.80  |  |
| К                                              | 1.275 |      | 1.575 |  |
| E3                                             | 2.35  |      | 2.55  |  |
| E4                                             | 0.40  |      | 0.60  |  |
| E5                                             | 0.08  |      | 0.28  |  |







### 4.2 PowerFLAT<sup>™</sup> 5x6 packing information



Figure 19: PowerFLAT<sup>™</sup> 5x6 package orientation in carrier tape





#### Package mechanical data

#### STL42P4LLF6





# 5 Revision history

Table 9: Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-Jan-2014 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 24-Mar-2015 | 2        | Text edits throughout document<br>On cover page, updated title, description and features table<br>Renamed and updated Table 4: Static<br>Updated Table 5: Dynamic<br>Updated Table 6: Switching times<br>Updated Table 7: Source-drain diode<br>Added Section 2.1: Electrical characteristics (curves)<br>Renamed and updated Section 4.1 PowerFLAT <sup>™</sup> 5x6 type R<br>package information<br>Renamed and updated Section 5 Packing information |



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

