# SPC584Nx, SPC58ENx, SPC58NNx # 32-bit Power Architecture microcontroller for automotive ASIL-D applications #### Datasheet - production data #### **Features** - AEC-Q100 qualified - 32-bit Power Architecture VLE compliant CPU cores: - Five enhanced main e200z4256n3 cores, dual issue, two paired in lockstep - Floating Point, End-to-End Error Correction - 6576 KB (6288 KB code flash + 288 KB data flash) on-chip flash memory: - supports read during program and erase operations, and multiple blocks allowing EEPROM emulation - Supports read while read between the two code Flash partitions. - 128 KB on-chip general-purpose SRAM (in addition to 384 KB included in the CPUs) - 96-channel direct memory access controller (eDMA) - Comprehensive new generation ASIL-D safety concept - ASIL-D of ISO 26262 - FCCU for collection and reaction to failure notifications - Memory Error Management Unit (MEMU) for collection and reporting of error events in memories - Cyclic redundancy check (CRC) unit - Junction temperature range -40 °C to 165 °C - Dual-channel FlexRay controller - Hardware Security Module (HSM) - GTM344 generic timer module - Intelligent complex timer module - 144 channels (48 input and 96 output) - 5 programmable fine grain multi-threaded cores - 61 KB of dedicated RAM - 24-bit wide channels - Enhanced analog-to-digital converter system with: - 1 supervisor 12-bit SAR analog converter - 2 separate 10-bit SAR analog converter - 4 separate fast 12-bit SAR analog converters - 6 separate 16-bit Sigma-Delta analog converter with programmable decimation filters - SAR ADC Queued digital interfaces for individual channel ordering and command sequencing - · Communication interfaces - 7 LINFlexD modules - 8 deserial serial peripheral interface (DSPI) modules - 7 modular controller area network (MCAN) modules, and one time-triggered controller area network (M-TTCAN), all supporting flexible data rate (ISO CAN-FD) - One Ethernet controller 10/100 Mbps, compliant IEEE 802.3-2008 - Flexible Power Supply options: - External Regulators (1.2 V core, 3.3 V–5 V IO) - Single internal SMPS regulator - Nexus development interface (NDI) per IEEEISTO 5001-2003 standard, with some support for 2010 standard - Boot assist Flash (BAF) supports factory programming using a serial bootload through the asynchronous CAN or LIN/UART Table 1. Device summary | | | Part no | umber | | | |----------|-------------|-------------|-------------|-------------|--| | Package | 4 | МВ | 6 MB | | | | | Single core | Dual core | Dual core | Triple core | | | eLQFP176 | SPC584N80E7 | SPC58EN80E7 | SPC58EN84E7 | SPC58NN84E7 | | | FPBGA292 | SPC584N80C3 | SPC58EN80C3 | SPC58EN84C3 | SPC58NN84C3 | | # **Contents** | 1 | Intro | duction | |---|-------|----------------------------------------------------| | | 1.1 | Document overview 6 | | | 1.2 | Description | | | 1.3 | Device feature summary | | | 1.4 | Block Diagram 8 | | | 1.5 | Features | | 2 | Pack | age pinouts and signal descriptions | | 3 | Elect | rical characteristics14 | | | 3.1 | Introduction | | | 3.2 | Absolute maximum ratings | | | 3.3 | Operating conditions | | | | 3.3.1 Power domains and power up/down sequencing | | | 3.4 | Electrostatic discharge (ESD) | | | 3.5 | Electromagnetic compatibility characteristics | | | 3.6 | Temperature profile | | | 3.7 | Device consumption | | | 3.8 | I/O pad specification | | | | 3.8.1 I/O input DC characteristics | | | | 3.8.2 I/O output DC characteristics | | | | 3.8.3 I/O pad current specifications | | | 3.9 | Reset pad (PORST, ESR0) electrical characteristics | | | 3.10 | PLLs | | | | 3.10.1 PLL0 | | | | 3.10.2 PLL1 | | | 3.11 | Oscillators | | | | 3.11.1 Crystal oscillator 40 MHz | | | | 3.11.2 RC oscillator 16 MHz | | | 3.12 | ADC system | | | | 3.12.1 ADC input description | | | | 3.12.2 SAR ADC 12 bit electrical specification | | | | 3.12.3 | SAR ADC 10 bit electrical specification | 54 | | | | | | |---|------|-----------|------------------------------------------------------------------|-----|--|--|--|--|--| | | | 3.12.4 | S/D ADC electrical specification | 58 | | | | | | | | | 3.12.5 | SD ADC filter modes | 70 | | | | | | | | 3.13 | Tempe | Temperature Sensor | | | | | | | | | 3.14 | LFAST | pad electrical characteristics | 73 | | | | | | | | | 3.14.1 | LFAST interface timing diagrams | 73 | | | | | | | | | 3.14.2 | LFAST and MSC/DSPI LVDS interface electrical characteristics . | 74 | | | | | | | | | 3.14.3 | LFAST PLL electrical characteristics | 78 | | | | | | | | 3.15 | Aurora | LVDS electrical characteristics | 80 | | | | | | | | 3.16 | Power | management | 81 | | | | | | | | | 3.16.1 | Power management integration | 81 | | | | | | | | | 3.16.2 | Voltage regulators | 85 | | | | | | | | | 3.16.3 | Voltage monitors | 86 | | | | | | | | 3.17 | Flash r | memory | 89 | | | | | | | | 3.18 | AC Sp | ecifications | 93 | | | | | | | | | 3.18.1 | Debug and calibration interface timing | 93 | | | | | | | | | 3.18.2 | DSPI timing with CMOS and LVDS pads | 100 | | | | | | | | | 3.18.3 | Ethernet timing | 116 | | | | | | | | | 3.18.4 | FlexRay timing | 122 | | | | | | | | | 3.18.5 | PSI5 timing | 126 | | | | | | | | | 3.18.6 | CAN timing | 126 | | | | | | | | | 3.18.7 | UART timing | 127 | | | | | | | | | 3.18.8 | I2C timing | 127 | | | | | | | 4 | Dook | raga inf | armatian | 420 | | | | | | | 4 | | | ormation | | | | | | | | | 4.1 | | P176 package information | | | | | | | | | | 4.1.1 | Package mechanical drawings and data information | | | | | | | | | 4.2 | | A292 package information | | | | | | | | | | 4.2.1 | Package mechanical drawings and data information | | | | | | | | | 4.3 | ` | ge thermal characteristics | | | | | | | | | | 4.3.1 | LQFP176 | | | | | | | | | | 4.3.2 | FPBGA292 | | | | | | | | | | 4.3.3 | General notes for specifications at maximum junction temperature | 140 | | | | | | | 5 | Orde | erina inf | formation | 143 | | | | | | | | | _ | | | | | | | | Contents #### 1 Introduction #### 1.1 Document overview This document provides electrical specifications, pin assignments, and package diagrams for the SPC5x series of microcontroller units (MCUs). For functional characteristics, see the SPC5x microcontroller reference manual. ### 1.2 Description The SPC58xNx microcontroller belongs to a family of devices superseding the SPC5x family. SPC58xNx is built on the legacy of the SPC5x family, while introducing new features coupled with higher throughput to provide substantial reduction of cost per feature and significant power and performance improvement (MIPS per mW). ## 1.3 Device feature summary *Table 2* lists a summary of major features for the SPC58xNx device. The feature column represents a combination of module names and capabilities of certain modules. A detailed description of the functionality provided by each on-chip module is given later in this document. **Feature** Description SPC58 family 40 nm **Computing Shell 0** Number of Cores up to 2 Number of checker cores up to 1 32 KB Instruction Local RAM 128 KB Data Single Precision Floating Point Yes SIMD (LSP) Yes **VLE** Yes 16 KB Instruction Cache 8 KB Data **Computing Shell 1** Number of Cores 1 Number of checker cores up to 1 32 KB Instruction Local RAM 128 KB Data Single Precision Floating Point Yes Table 2. SPC58xNx feature summary Table 2. SPC58xNx feature summary (continued) | Feature | Description | | | | | |-----------------------------------------------------------------------------------------|----------------------------------|--|--|--|--| | SIMD (LSP) | Yes | | | | | | VLE | Yes | | | | | | | 16 KB Instruction | | | | | | Cache | 8 KB Data | | | | | | | Other | | | | | | Security (HSM Module) | up to 1 | | | | | | MPU | Yes | | | | | | Semaphores | Yes | | | | | | CRC Channels | 2 x 4 | | | | | | Software Watchdog Timer (SWT) | 4 | | | | | | Core Nexus Class | 3+ | | | | | | GOIG NOAGO CIGGO | 4 x SCU | | | | | | Event Processor | 4 x PMC | | | | | | Run control Module | Yes | | | | | | System SRAM | 128 KB | | | | | | User Flash memory | up to 6144 KB code / 256 KB data | | | | | | Security Flash memory | up to 144 KB code / 32 KB data | | | | | | Flash fetch accelerator | 2 x 2 x 4 x 256-bit | | | | | | Flash Overlay RAM | 2 x 16 KB | | | | | | Calibration Interface | 64-bit IPS Slave | | | | | | DMA channels | 96 | | | | | | DMA Nexus Class | 3 | | | | | | LINFlexD | 7 | | | | | | M_CAN supporting CAN-FD according to ISO 11898-1 2015 (instances supporting also TTCAN) | 8 (1) | | | | | | DSPI | 8 | | | | | | Microsecond channel downlink | 2 | | | | | | SENT bus | 15 | | | | | | I2C | 1 | | | | | | PSI5 / PSI5-S bus | 2/1 | | | | | | FlexRay | 1 x Dual channel | | | | | | Ethernet | 1 | | | | | | SIPI / LFAST Interprocessor bus | High Speed | | | | | Table 2. SPC58xNx feature summary (continued) | Feature | Description | | | | |-------------------------------------------------|---------------------------------------|--|--|--| | | 8 PIT channels | | | | | System Timers | 4 AUTOSAR® (STM) | | | | | | RTC/API | | | | | GTM Timer | 48 Input Channels, 96 Output Channels | | | | | GTM RAM | 61 KB | | | | | Interrupt controller | > 620 sources | | | | | ADC (SAR) | 7 | | | | | ADC (SD) | 6 | | | | | Temp. sensor | Yes | | | | | Self Test Controller | Yes | | | | | PLL | Dual PLL with FM | | | | | Integrated switch mode voltage regulator (SMPS) | Yes | | | | | External Power Supplies | 3.3 V - 5V, 1.2 V | | | | | Low Power Modes | Stop Mode | | | | | Low Fower Modes | Halt Mode | | | | # 1.4 Block Diagram The figures below show the top-level block diagrams. INTC\_1 JTAGM JTAGC DCI SPU Nexus Aurora Router All shadowed delayed Lock-step Nexus3p Nexus3p Nexus3p EFPU2 LSP LSP EFPU2 LSP VLE VLE EFPU2 VLE 32 KB I-MEM 16 KB 2 way 16 KB 2 way 16 KB 2 way Unified Backdoor 32 KB I-MEM Unified Backdoo SIPI\_0 (interproc Interface With E2E ECC 32 ADD 64 DATA 32 ADD 64 DATA 8 KB 2 way 8 KB 2 way Core Me Core Me Core Me nory Prote (CMPU) E2E ECC PAMU 100 MHz E2E ECC PAMU 100 MHz ory Prote (CMPU) nory Prote (CMPU) E2E ECC PAMU 50 MHz BIU with E2E ECC BIU with E2E ECC Decorated Storage Access BIU with E2E ECC Decorated Storage Access Decorated Storage Access Trace 32 ADD 64 DATA Nexus Data Trace Nexus Data Trace Nexus Data Trace Instruction 32 ADD 64 DATA Instruction 32 ADD 64 DATA Load / Stor 32 ADD 64 DATA Instruction 32 ADD 64 DATA Load / Store 32 ADD 64 DATA Load / Stor 32 ADD 64 DATA 32 ADD 64 DATA 32 ADD 64 DATA M5 M2 М3 M1 Fast Cross Bar Switch (XBAR\_1) AMBA 2.0 v6 AHB - 64 bit - 200 MHz M6 Fast Cross Bar Switch (XBAR\_0) AMBA 2.0 v6 AHB – 64 bit – 200 MHz System Memory Protection Unit (SMPU\_1) System Memory Protection Unit (SMPU\_0) S7 S7 S5 32 ADD 64 DATA Periph. Bridg PBRIDGE\_C E2E ECC 200 MHz 32 ADD **♣** 32 ADD A 32 ADD 32 ADD 64 DATA 32 ADD 64 DATA 32 ADD 64 DATA PRAMC\_0 with E2E ECC **♣** 32 ADD 32 ADD 64 DATA → Periph. Bridg PBRIDGE 2 E2E ECC 32 ADD 64 DATA Periph. Bridg PBRIDGE\_1 E2E ECC 200 MHz PRAMC\_2 with E2E ECC 200MHz 32 ADD 64 DATA ▼ 64 DATA PFLASHC\_0 200 MHz Set-Associative Prefetch PFLASHC\_1 200 MHz 256 Page Line FLASH 4 MB with E2E ECC 200MHz 200 MHz with E2E ECC 32 ADD 64 DATA 32 ADD 64 DATA 32 ADD 32 DATA 32 ADD 32 DATA 32 ADD 32 DATA EEPROM 2x2x64 KB Peripheral Cluster 1 50, 100, 200 MHz Peripheral Cluster 0 100, 200 MHz Buddy NAR Device AHB Interface Overlay RAM 16 KB SRAM **Buddy Device** Overlay RAM 1 KB Interface Array 2 64 KB Overlay to System SRAM -Overlay to System SRAM port Figure 1. Block Diagram 9/158 PBRIDGE\_2 XBAR\_0,1 XBIC\_Concentrator\_0,1 ETHERNET 0 GTM SMPU\_1 ON-Platform IP XBIC\_0, 1 SAR\_ADCQ\_10bit\_0 PRAM 0 PCM 0 SAR\_ADC\_12bit\_0, 2 PFLASH 0,1 SAR\_ADC\_10bit\_0 SAR\_ADC\_12bit\_SUPERVISO INTC 1 PSI5\_0 STM\_2 FLEXRAY\_0 SENT\_0 PRAM\_2 I2C 0 AMU DSPI\_0, 2, 4, 6 TDM 0 LINFlexD\_0, 2, 4, 14 CAN\_SUB\_0\_MESSAGE\_RAM CAN\_SUB\_0\_M\_TT\_CAN\_0 CAN\_SUB\_0\_M\_CAN\_1, 2, 3 PBRIDGE\_ PBRIDGE\_1 HSM Host I/F SAR\_ADCQ\_12bit\_1, 3 \_2 -DTS SAR ADCQ 10bit 1 SAR\_ADC\_12bit\_1, 3 SAR\_ADC\_10bit\_1 IDC Peripheral Cluster 2 STCU JTAGM MEMU LINFlexD\_1, 3, 15 DMAMUX\_0, 2, 4 CAN\_SUB\_1\_MESSAGE\_RAM CAN\_SUB\_1\_M\_CAN\_1, 2, 3, 4 SD ADC 1, 3, 5 PIT\_0 WKPU CRC\_1 MC PCU - Peripheral DMAMUX\_1, 3, 5 PMC\_DIG MC\_RGM PIT\_1 CMU\_1\_CORE\_XBAR\_BD RCOSC\_DIG CMU\_2\_HPBM OSC\_DIG Cluster CMU\_3\_PBRIDGE PLL\_DIG CMU\_0\_PLL0\_XOSC\_IRCOSO PBRIDGE CMU\_5\_SDADC MC ME PBRIDGE\_0 SIUL2 SMPU 0 CMU\_8\_PSI5\_F189 SIPI 0 0 - Peripheral Cluster 0 SEMA4 0 LFAST\_0 CMU\_9\_PSI5\_F125 SWT 0,1 FLASH 0 CMU\_10\_PSI5\_1us STM 0, 1 CMU\_11\_FBRIDGE CMU\_13\_PFBRIDGE FLASH\_ALT\_( eDMA 0 SIPI\_1 SSCM DEC\_FILTER\_0, 1, 2, 3 LFAST\_1 BAR Figure 2. Periphery allocation #### 1.5 Features On-chip modules within SPC58xNx include the following features: - Three enhanced main CPUs, dual issue, 32-bit CPU core complexes (e200z4256n3), two of them having a checker core in lock-step. - Power Architecture embedded specification compliance - Instruction set enhancement allowing variable length encoding (VLE), encoding a mix of 16-bit and 32-bit instructions, for code size footprint reduction - Single-precision floating point operations - Lightweight signal processing auxiliary processing unit (LSP APU) instruction support for digital signal processing (DSP on Core\_2) - 32 KB Local instruction RAM and 128 KB local data RAM for Core\_0, Core\_1 and Core\_2 - 16 KB I-Cache and 8 KB D-Cache for Core 0, Core 1 and Core 2 - 6582 KB on-chip Flash - Supports read during program and erase operations, and multiple blocks allowing EEPROM emulation - Supports read while read between the two code Flash partitions. - 128 KB on-chip general-purpose SRAM (+ 384 KB data RAM included in the CPUs) - Multi channel direct memory access controllers (eDMA paired in lock-step) - One eDMA with 64 channels - One eDMA with 32 channels - One interrupt controller (INTC) in lock-step - Dual phase-locked loops with stable clock domain for peripherals and FM modulation domain for computational shell - Dual crossbar switch architecture for concurrent access to peripherals, Flash, or RAM from multiple bus masters with end-to-end ECC - Hardware security module (HSM) to provide robust integrity checking of Flash memory - System integration unit lite (SIUL) - Boot assist Flash (BAF) supports factory programming using a serial bootload through the asynchronous CAN or LIN/UART. - GTM344 generic timer module - Intelligent complex timer module - 144 channels (48 input and 96 output) - 5 programmable fine grain multi-threaded cores - 61 KB of dedicated RAM - 24-bit wide channels - Hardware support for engine control, motor control and safety related applications - Enhanced analog-to-digital converter system with - One supervisor 12-bit SAR analog converter - Four separate fast 12-bit SAR analog converters - Two separate 10-bit SAR analog converters - Six separate 16-bit Sigma-Delta analog converters - Eight deserial serial peripheral interface (DSPI) modules 577 DS11734 Rev 6 11/158 - Seven LIN and UART communication interface (LINFlexD) modules - LINFlexD\_0 is a Master/Slave - All others are Masters - Eight MCAN interfaces with advanced shared memory scheme and ISO CAN-FD support, one supporting time-triggered controller area network (TTCAN) - Dual-channel FlexRay controller - One ethernet controller 10/100 Mbps, compliant IEEE 802.3-2008 - IEEE 1588-2008 Time stamping (internal 64-bit time stamp) - IEEE 802.1AS and IEEE 802.1Qav (AVB-Feature) - IEEE 802.1Q VLAN tag detection - IPv4 and IPv6 checksum modules - Flexible Power Supply options: - External Regulators (1.2V core, 3.3V–5V IO) - Single internal SMPS regulator - Nexus development interface (NDI) per IEEE-ISTO 5001-2003 standard, with some support for 2010 standard. - Device and board test support per Joint Test Action Group (JTAG) (IEEE 1149.1) # 2 Package pinouts and signal descriptions Refer to the SPC58xNx IO\_ Definition document. It includes the following sections: - 1. Package pinouts - 2. Pin descriptions - a) Power supply and reference voltage pins - b) System pins - c) LVDS pins - d) Generic pins 13/158 ## 3 Electrical characteristics #### 3.1 Introduction The present document contains the target Electrical Specification for the 40 nm family 32-bit MCU SPC58xNx products. In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" (Controller Characteristics) is included in the "Symbol" column. In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" (System Requirement) is included in the "Symbol" column. The electrical parameters shown in this document are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 3* are used and the parameters are tagged accordingly in the tables where appropriate. **Table 3. Parameter classifications** | Classification tag | Tag description | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Р | Those parameters are guaranteed during production testing on each individual device. NOTE: Parameters specified at junction temperature $T_J$ = 165 °C are tested at $T_J$ = 150 °C in production. Evaluation at higher temperature is performed during Design and Validation phases. | | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design validation on a small sample size from typical devices. | | D | Those parameters are derived mainly from simulations. | ## 3.2 Absolute maximum ratings *Table 4* describes the maximum ratings for the device. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Stress beyond the listed maxima, even momentarily, may affect device reliability or cause permanent damage to the device. Table 4. Absolute maximum ratings | Comple at | | С | Parameter Conditions - | | Value | | | | |----------------------------------------------------------------------------------------------------------------------------------|--------|---|-------------------------------------------------------------------|---------------------------------------|-------|-----|-----|------| | Symbol | Зушрог | | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>DD_LV</sub> | SR | D | Core voltage<br>operating life<br>range <sup>(1)</sup> | _ | -0.3 | _ | 1.4 | V | | V <sub>DD_LV_BD</sub> | SR | D | Buddy device<br>voltage<br>operating life<br>range <sup>(2)</sup> | _ | -0.3 | _ | 1.5 | V | | V <sub>DD_HV_IO_MAIN</sub> V <sub>DD_HV_IO_JTAG</sub> V <sub>DD_HV_IO_FLEX</sub> V <sub>DD_HV_IO_BD</sub> V <sub>DD_HV_FLA</sub> | SR | D | I/O supply<br>voltage <sup>(3)</sup> | _ | -0.3 | Ι | 6.0 | V | | V <sub>SS_HV_ADV</sub> | SR | D | ADC ground voltage | Reference to digital ground | -0.3 | | 0.3 | V | | V <sub>DD_HV_ADV</sub> | SR | D | ADC Supply voltage <sup>(3)</sup> | Reference to V <sub>SS_HV_ADV</sub> | -0.3 | _ | 6.0 | V | | V <sub>SS_HV_ADR_D</sub> | SR | D | SD ADC ground reference | _ | -0.3 | | 0.3 | V | | V <sub>DD_HV_ADR_D</sub> | SR | D | SD ADC voltage reference <sup>(3)</sup> | Reference to V <sub>SS_HV_ADR_D</sub> | -0.3 | _ | 6.0 | V | | V <sub>SS</sub> -V <sub>SS_HV_ADR_D</sub> | SR | D | V <sub>SS_HV_ADR_D</sub><br>differential<br>voltage | _ | -0.3 | _ | 0.3 | V | | V <sub>SS_HV_ADR_S</sub> | SR | D | SAR ADC<br>ground<br>reference | _ | -0.3 | _ | 0.3 | V | | V <sub>DD_HV_ADR_S</sub> | SR | D | SAR ADC<br>voltage<br>reference <sup>(3)</sup> | Reference to V <sub>SS_HV_ADR_S</sub> | -0.3 | _ | 6.0 | V | | V <sub>SS</sub> -V <sub>SS_HV_ADR_S</sub> | SR | D | V <sub>SS_HV_ADR_S</sub><br>differential<br>voltage | _ | -0.3 | _ | 0.3 | V | | V <sub>SS</sub> -V <sub>SS_HV_ADV</sub> | SR | D | V <sub>SS_HV_ADV</sub><br>differential<br>voltage | _ | -0.3 | _ | 0.3 | V | Table 4. Absolute maximum ratings (continued) | Cum-h al | | С | | iaximum raungs ( | | | 11.24 | | |------------------------|--------|---|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------|-----|--------------------|-------| | Symbol | Symbol | | Parameter Conditio | | Min | Тур | Max | Unit | | | | | | _ | -0.3 | _ | 6.0 | | | | | | I/O input voltage | Relative to V <sub>ss</sub> | -0.3 | _ | _ | | | V <sub>IN</sub> | SR | D | range <sup>(3)(4)</sup> (5) | Relative to V <sub>DD_HV_IO</sub> and V <sub>DD_HV_ADV</sub> | _ | _ | 0.3 | V | | T <sub>TRIN</sub> | SR | D | Digital Input pad transition time <sup>(6)</sup> | _ | | _ | 1 | ms | | I <sub>INJ</sub> | SR | Т | Maximum DC<br>injection current<br>for each<br>analog/digital<br>PAD <sup>(7)</sup> | _ | <b>–</b> 5 | _ | 5 | mA | | T <sub>STG</sub> | SR | Т | Maximum non-<br>operating<br>Storage<br>temperature<br>range | _ | <b>–</b> 55 | _ | 125 | °C | | T <sub>PAS</sub> | SR | С | Maximum non-<br>operating<br>temperature<br>during passive<br>lifetime | | <b>–</b> 55 | _ | 150 <sup>(8)</sup> | °C | | T <sub>STORAGE</sub> | SR | _ | Maximum<br>storage time,<br>assembled part<br>programmed in<br>ECU | No supply; storage<br>temperature in<br>range –40 °C to<br>60 °C | _ | _ | 20 | years | | T <sub>SDR</sub> | SR | Т | Maximum solder<br>temperature Pb-<br>free packaged <sup>(9)</sup> | _ | _ | _ | 260 | °C | | MSL | SR | Т | Moisture<br>sensitivity<br>level <sup>(10)</sup> | _ | _ | _ | 3 | _ | | T <sub>XRAY</sub> dose | SR | Т | Maximum<br>cumulated<br>XRAY dose | Typical range for<br>X-rays source<br>during<br>inspection:80 ÷<br>130 KV; 20 ÷<br>50 μA | _ | _ | 1 | grey | - 1. V<sub>DD\_LV</sub>: allowed 1.335 V 1.400 V for 60 seconds cumulative time at the given temperature profile. Remaining time allowed 1.260 V 1.335 V for 10 hours cumulative time at the given temperature profile. Remaining time as defined in Section 3.3: Operating conditions. In the range [1.26-1.33] V and if the above-mentioned cumulative times are not exceeded, the device functionality is granted and is expected to receive a flag by the internal HVD134 monitors to warn that the regulator (internal or external), providing the VDD\_LV supply, exited the expected operating conditions. If the internal HVD134 monitors are disabled by the application, then an external voltage monitor with equivalent thresholds measured at the device pad, has to be implemented. Please refer to Section 3.16.3: Voltage monitors for the list of available internal monitors and to the Reference Manual for the configurability of the monitors. In this range, the device may exceed the maximum consumptions reported in Table 9: Device consumption. - 2. V<sub>DD\_LV\_BD</sub>: allowed 1.450 V 1.500 V for 60 seconds cumulative time at the given temperature profile. Remaining time allowed 1.375 V 1.450 V for 10 hours cumulative time at maximum T<sub>J</sub> = 125 °C. Remaining time as defined in Section 3.3: Operating conditions. - 3. V<sub>DD\_HV</sub>: allowed 5.5 V 6.0 V for 60 seconds cumulative time at the given temperature profile, for 10 hours cumulative time with the device in reset at the given temperature profile. Remaining time as defined in Section 3.3: Operating conditions. - 4. The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage will be equal to the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies greatly across process and temperature, but a value of 0.3 V can be used for nominal calculations. - 5. Relative value can be exceeded if design measures are taken to ensure injection current limitation (parameter IINJ). - 6. This limitation applies to pads with digital input buffer enabled. If the digital input buffer is disabled, there are no maximum limits to the transition time. - 7. The limits for the sum of all normal and injected currents on all pads within the same supply segment can be found in Section 3.8.3: I/O pad current specifications. - 8. 175°C are allowed for limited time. Mission profile with passive lifetime temperature >150°C have to be evaluated by ST to confirm that are granted by product qualification. - 9. Solder profile per IPC/JEDEC J-STD-020D. - 10. Moisture sensitivity per JDEC test method A112. DS11734 Rev 6 17/158 # 3.3 Operating conditions *Table 5* describes the operating conditions for the device, and for which all the specifications in the data sheet are valid, except where explicitly noted. The device operating conditions must not be exceeded or the functionality of the device is not guaranteed. **Table 5. Operating conditions** | Symbol | | С | 0 B | Conditions | | 11!4 | | | |----------------------------------------------------------------------------------------------------------------------------------|----|---|-------------------------------------------------------|------------|---------------------|------|-------------------------|------| | Symbol | | C | Parameter | Tameter | | Тур | Max | Unit | | F <sub>SYS</sub> <sup>(2)</sup> | SR | Р | Operating<br>system clock<br>frequency <sup>(3)</sup> | _ | _ | _ | 200 | MHz | | T <sub>J_140</sub> Grade | SR | С | Operating<br>Junction<br>temperature | - | -40 | - | 165 | °C | | T <sub>J_125</sub> Grade | SR | Р | Operating<br>Junction<br>temperature | _ | -40 | _ | 150 | °C | | T <sub>A_140</sub> Grade | SR | С | Operating<br>Ambient<br>temperature | _ | -40 | _ | 140 | °C | | T <sub>A_125 Grade</sub> | SR | Р | Operating<br>Ambient<br>temperature | | -40 | | 125 | °C | | V <sub>DD_LV</sub> | SR | Р | Core supply voltage <sup>(4)</sup> | _ | 1.14 <sup>(5)</sup> | 1.20 | 1.26 <sup>(6) (7)</sup> | ٧ | | V <sub>DD_LV_BD</sub> | SR | Р | Buddy core supply voltage | _ | 1.20 | _ | 1.32 | V | | V <sub>DD_HV_IO_MAIN</sub> V <sub>DD_HV_IO_JTAG</sub> V <sub>DD_HV_IO_FLEX</sub> V <sub>DD_HV_FLA</sub> V <sub>DD_HV_IO_BD</sub> | SR | Р | IO supply<br>voltage | _ | 3.0 | _ | 5.5 | ٧ | | V <sub>DD_HV_ADV</sub> | SR | Р | ADC supply voltage | _ | 3.0 <sup>(8)</sup> | _ | 5.5 | V | | V <sub>SS_HV_ADV</sub> - | SR | D | ADC ground differential voltage | _ | -25 | _ | 25 | mV | | V <sub>DD_HV_ADR_D</sub> | SR | Р | SD ADC supply<br>reference<br>voltage | _ | 3.0 <sup>(8)</sup> | _ | 5.5 | V | | V <sub>DD_HV_ADR_D</sub> -<br>V <sub>DD_HV_ADV</sub> | SR | D | SD ADC<br>reference<br>differential<br>voltage | _ | _ | | 25 | mV | Table 5. Operating conditions (continued) | Carredo a l | | | | On the state of th | | | | | |------------------------------------------------------|----|---|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------|-----|--------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | - Unit | | V <sub>SS_HV_ADR_</sub> D | SR | Р | SD ADC<br>ground<br>reference<br>voltage | _ | V | V <sub>SS_HV_ADV</sub> | | V | | V <sub>SS_HV_ADR_D</sub> -<br>V <sub>SS_HV_ADV</sub> | SR | D | V <sub>SS_HV_ADR_D</sub><br>differential<br>voltage | _ | -25 | | 25 | mV | | V <sub>DD_HV_ADR_</sub> s | SR | Р | SAR ADC<br>reference<br>voltage | _ | 3.0 | _ | 5.5 | V | | V <sub>DD_HV_ADR_S</sub> -<br>V <sub>DD_HV_ADV</sub> | SR | D | SAR ADC<br>reference<br>differential<br>voltage | _ | V <sub>DD_HV_ADV</sub><br>-10% | _ | 25 | mV | | V <sub>SS_HV_ADR_</sub> S | SR | Р | SAR ADC<br>ground<br>reference<br>voltage | _ | V | SS_HV_ADV | | V | | Vss_hv_adr_s-<br>Vss_hv_adv | SR | D | V <sub>SS_HV_ADR_S</sub><br>differential<br>voltage | _ | -25 | _ | 25 | mV | | V <sub>RAMP_LV</sub> | SR | D | Slew rate on<br>core power<br>supply pins | V <sub>DD_LV</sub><br>V <sub>DD_LV_BD</sub> | _ | _ | 20 | V/ms | | V <sub>RAMP_HV</sub> | SR | D | Slew rate on<br>HV power<br>supply | _ | _ | _ | 100 | V/ms | | V <sub>IN</sub> | SR | Р | I/O input<br>voltage range | _ | 0 | _ | 5.5 | ٧ | | I <sub>INJ1</sub> | SR | Т | DC Injection<br>current (per<br>pin) without<br>performance<br>degradation <sup>(9)</sup><br>(10) (11) | Digital pins and analog pins | -3.0 | - | 3.0 | mA | | I <sub>INJ2</sub> | SR | D | Dynamic<br>Injection<br>current (per<br>pin) with<br>performance<br>degradation <sup>(11)</sup> | Digital pins and analog pins | -10 | I | 10 | mA | <sup>1.</sup> The ranges in this table are design targets and actual data may vary in the given range. The maximum number of PRAM wait states has to be configured accordingly to the system clock frequency. Refer to Table 6. - 3. Maximum operating frequency is applicable to the cores and platform of the device. See the Clock Chapter in the Microcontroller Reference Manual for more information on the clock limitations for the various IP blocks on the device. - 4. Core voltage as measured on device pin to guarantee published silicon performance. - 5. In the range [1.14-1.08]V, the device functionality and specifications are granted and the device is expected to receive a flag by the internal LVD100 monitors to warn that the regulator (internal or external), providing the V<sub>DD LV</sub> supply, exited the expected operating conditions. If the internal LVD100 monitors are disabled by the application, then an external voltage monitor with minimum threshold of V<sub>DD LV</sub>(min) = 1.08 V measured at the device pad, has to be implemented. Refer to Section 3.16.3: Voltage monitors for the list of available internal monitors and to the Reference Manual for the configurability of the monitors. - Core voltage can exceed 1.26 V with the limitations provided in Section 3.2: Absolute maximum ratings, provided that HVD134\_C monitor reset is disabled. - 1.260 V 1.290 V range allowed periodically for supply with sinusoidal shape and average supply value below or equal to 1.236 V at the given temperature profile. - S/D ADC is functional in the range 3.0 V < V<sub>DD\_HV\_ADV</sub> < 4.0 V and 3.0 V < V<sub>DD\_HV\_ADR\_D</sub> < 4.0 V, but precision of conversion is not guaranteed. - Full device lifetime. I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See Section 3.2: Absolute maximum ratings for maximum input current for reliability requirements. - 10. The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pins is above the supply rail, current will be injected through the clamp diode to the supply rails. For external RC network calculation, assume typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature. - 11. The limits for the sum of all normal and injected currents on all pads within the same supply segment can be found in Section 3.8.3: I/O pad current specifications. - 12. Positive and negative Dynamic current injection pulses are allowed up to this limit, with different specifications for I/O, ADC accuracy and analog input. See the dedicated chapters for the different specification limits. See the Absolute Maximum Ratings table for maximum input current for reliability requirements. Refer to the following pulses definitions: Pulse1 (ISO 7637-2:2011), Pulse 2a(ISO 7637-2:2011 5.6.2), Pulse 3a (ISO 7637-2:2011 5.6.3), Pulse 3b (ISO 7637-2:2011 5.6.3). Table 6. PRAM wait states configuration | PRAMC WS | Clock Frequency (MHz) | |----------|-----------------------| | 1 | ≤ 200 | | 0 | ≤ 120 | #### 3.3.1 Power domains and power up/down sequencing The following table shows the constraints and relationships for the different power domains. Supply1 (on rows) can exceed Supply2 (on columns), only if the cell at the given row and column is reporting 'ok'. This limitation is valid during power-up and power-down phases, as well as during normal device operation. Table 7. Device supply relation during power-up/power-down sequence | | | | | | Sup | ply2 | | | | |---------|----------------------------------------------------|-------------------------|--------------------------------|--------------------------------|----------------------------------------------------|---------------------------|----------------------------|-----------------------|-----------------------| | | | V <sub>DD</sub> _<br>LV | V <sub>DD_HV_IO</sub><br>_flex | V <sub>DD_HV_IO</sub><br>_JTAG | V <sub>DD_HV_IO_</sub> MAIN V <sub>DD_HV_FLA</sub> | V <sub>DD_HV</sub><br>ADV | V <sub>DD_HV</sub><br>_adr | V <sub>DD_LV_BD</sub> | V <sub>DD_HV_BD</sub> | | | V <sub>DD_LV</sub> <sup>(1)</sup> | | ok | | V <sub>DD_HV_IO_F</sub><br>LEX | ok | | ok | not allowed | ok | ok | ok | ok | | | V <sub>DD_HV_IO_J</sub><br>TAG | ok | ok | | not allowed | ok | ok | ok | ok | | Supply1 | V <sub>DD_HV_IO_</sub> MAIN V <sub>DD_HV_FLA</sub> | ok | ok | ok | | ok | ok | ok | ok | | | $V_{DD\_HV\_ADV}$ | ok | ok | ok | not allowed | | ok | ok | ok | | | V <sub>DD_HV_ADR</sub> | ok | ok | ok | not allowed | not<br>allowed | | ok | ok | | | V <sub>DD_LV_BD</sub> | ok | ok | ok | ok | ok | ok | | ok | | | $V_{DD\_HV\_BD}$ | ok | V<sub>DD, LV</sub> can be higher than V<sub>DD, HV</sub> supplies only during power-up/down transient ramps, in case of external LV regulator and if V<sub>DD,HV</sub> supply voltage level is lower than V<sub>DD,LV</sub> allowed max operating condition. During power-up, all functional terminals are maintained in a known state as described in the device pinout Microsoft Excel file attached to the IO\_Definition document. 22/158 ## 3.4 Electrostatic discharge (ESD) The following table describes the ESD ratings of the device: - All ESD testing are in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits, - Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which include the complete DC parametric and functional testing at room temperature and hot temperature, maximum DC parametric variation within 10% of maximum specification". **Table 8. ESD ratings** | Parameter | С | Conditions | Value | Unit | |-----------------------------------------------------------------|---|-------------|-------|------| | ESD for Human Body Model (HBM) <sup>(1)</sup> | Т | All pins | 2000 | V | | ESD for field induced Charged Device Model (CDM) <sup>(2)</sup> | Т | All pins | 500 | V | | E3D for field illudiced Charged Device Model (CDM) | Т | Corner Pins | 750 | V | <sup>1.</sup> This parameter tested in conformity with ANSI/ESD STM5.1-2007 Electrostatic Discharge Sensitivity Testing. DS11734 Rev 6 <sup>2.</sup> This parameter tested in conformity with ANSI/ESD STM5.3-1990 Charged Device Model - Component Level. # 3.5 Electromagnetic compatibility characteristics EMC measurements at IC-level IEC standards are available from STMicroelectronics on request. ## 3.6 Temperature profile The device is qualified in accordance to AEC-Q100 Grade1 requirements, such as HTOL 1,000 h and HTDR 1,000 hrs, $T_{J}$ = 150 °C. Mission profile with junction Temperature higher than 150 °C and up to 165 °C have to be evaluated by ST to confirm to be granted by product qualification. Please contact your STMicroelectronics Sales representative for validation. # 3.7 Device consumption Table 9. Device consumption | Cumb al | | | Downwoodow | Canditiana | | Value <sup>(1)</sup> | | l l mit | |----------------------------------------|----|---|-----------------------------------------------------------------------------------------------------------|----------------------------------|-----|----------------------|-----|---------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | С | | T <sub>J</sub> = 40 °C | | _ | 45 | | | (2).(3) | СС | D | Leakage current on the | T <sub>J</sub> = 120 °C | | _ | 190 | A | | I <sub>DD_LKG</sub> <sup>(2),(3)</sup> | | Р | $V_{ m DD\_LV}$ supply | T <sub>J</sub> = 150 °C | | _ | 340 | mA | | | | D | | T <sub>J</sub> = 165 °C | _ | _ | 550 | | | I <sub>DD_LV</sub> (3) | СС | Р | Dynamic current on<br>the V <sub>DD_LV</sub> supply,<br>very high consumption<br>profile <sup>(4)</sup> | | l | | 530 | mA | | I <sub>DD_HV</sub> | СС | Р | Total current on the V <sub>DD_HV</sub> supply <sup>(4)</sup> | f <sub>MAX</sub> | l | _ | 93 | mA | | I <sub>DD_MAIN_CORE_AC</sub> | СС | Т | Main Core dynamic<br>current <sup>(5)</sup> | f <sub>MAX</sub> | l | _ | 55 | mA | | I <sub>DD_CHKR_CORE_AC</sub> | СС | Т | Checker Core dynamic operating current | f <sub>MAX</sub> | | _ | 35 | mA | | I <sub>DD_HSM_AC</sub> | СС | Т | HSM platform dynamic operating current <sup>(6)</sup> | f <sub>MAX</sub> /2 | _ | _ | 23 | mA | | I <sub>DD_AMU_AC</sub> | СС | Т | AMU dynamic operating current <sup>(7)</sup> | f <sub>MAX</sub> | _ | _ | 20 | mA | | I <sub>DDSTOP</sub> <sup>(8)</sup> | СС | Т | Dynamic current on<br>the V <sub>DD_LV</sub> supply<br>+Total current on the<br>V <sub>DD_HV</sub> supply | | | 21 | 50 | mA | | | | Р | Buddy Device | T <sub>J</sub> = 150 °C | | _ | 500 | | | I <sub>DD_LV_BD</sub> | CC | D | Consumption on V <sub>DD_LV</sub> supply <sup>(9)</sup> | T <sub>J</sub> = 165 °C | | _ | 600 | mA | | I <sub>DD_HV_BD</sub> | СС | Т | Buddy Device<br>Consumption on<br>V <sub>DD_HV</sub> supply <sup>(9)</sup> | _ | _ | _ | 130 | mA | | I <sub>SPIKE</sub> | СС | Т | Maximum short term current spike <sup>(10)</sup> | < 20 µs<br>observation<br>window | _ | _ | 100 | mA | | dI | SR | D | Current difference ratio to average current (dl/avg(I)) <sup>(11)</sup> | 20 µs<br>observation<br>window | _ | _ | 20 | % | | I <sub>SR</sub> <sup>(12)</sup> | СС | D | Current variation during power up/down | See footnote <sup>(13)</sup> | _ | _ | 200 | mA | | I <sub>DDOFF</sub> | СС | Т | Power-off current on<br>high voltage supply<br>rails <sup>(14)</sup> | V <sub>DD_HV</sub> = 2.5 V | 100 | _ | _ | μА | <sup>1.</sup> The ranges in this table are design targets and actual data may vary in the given range. - The leakage considered is the sum of core logic and RAM memories. The contribution of analog modules is not considered, and they are computed in the dynamic I<sub>DD LV</sub> and I<sub>DD HV</sub> parameters. - 3. I<sub>DD\_LKG</sub> (leakage current) and I<sub>DD\_LV</sub> (dynamic current) are reported as separate parameters, to give an indication of the consumption contributors. The tests used in validation, characterization and production are verifying that the total consumption (leakage+dynamic) is lower or equal to the sum of the maximum values provided (I<sub>DD\_LKG</sub>+I<sub>DD\_LV</sub>). The two parameters, measured separately, may exceed the maximum reported for each, depending on the operative conditions and the software profile used. - Use case: 3 x e200Z4 @200 MHz with all locksteps on, HSM @100 MHz, all IPs clock enabled, all SARADC and SDADC in continuous conversion, DMA continuously triggered by ADC conversion, GTM @ 200 MHz (16 TOM channels, 4 ATOM, 4 TIM, DPLL, TBU), 4 CAN / 6 DSPI / PSI5, PLL0-1 running. - 5. Dynamic consumption of one core, including the dedicated I/D-caches and I/D-MEMS contribution. - Dynamic consumption of the HSM module, including the dedicated memories, during the execution of Electronic Code Book crypto algorithm on 1 block of 16 byte of shared RAM. - 7. Dynamic consumption of the AMU module standalone. - 8. Sysclk = RC16 MHz, RC16 MHz ON, RC1 MHz ON, PLL OFF. All possible peripherals off and clock gated. Flash in power down mode. - Worst case usage (data trace, data overlay, full Aurora utilization). If Aurora and JTAGM/LFAST not used, V<sub>DD\_LV\_BD</sub> current is reduced by ~20mA. - 10. Current spike may occur during normal operation that are above average current, valid for an application running and if the following conditions are unchanged: clock configuration, frequency and gating; peripherals activation and configuration; number of cores and checker-cores activation and configuration; no functional/destructive reset occurring; no mbist/lbist execution. An internal auxiliary and clamp regulator can be enabled, in order to support internal current variations. Please refer to the Power Management chapter for the details and the external component requirements. - 11. Moving window, measured on application specific pattern, with a maximum of 100 mA for the worst case application. - 12. This specification is the maximum value and is a boundary for the dl specification. - 13. Condition1: For power on period from 0 V up to normal operation with reset asserted. Condition 2: From reset asserted until PLL running free. Condition 3: Increasing PLL from free frequency to full frequency. Condition 4: reverse order for power down to 0 V. Internal schemes must be used by the application (example: frequency ramping feature enable) to ensure that incremental demands are made on the external power supply within the maximum value. Mbist/Lbist must be configured to avoid exceeding the maximum value. - 14. I<sub>DDOFF</sub> is the minimum guaranteed consumption of the device during power-up. It can be used to correctly size power-off ballast in case of current injection during power-off state. ## 3.8 I/O pad specification The following table describes the different pad type configurations. Table 10. I/O pad specification descriptions | Pad type | Description | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Weak configuration | Provides a good compromise between transition time and low electromagnetic emission. | | Medium configuration | Provides transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. | | Strong configuration | Provides fast transition speed; used for fast interface. | | Very strong configuration | Provides maximum speed and controlled symmetric behavior for rise and fall transition. Used for fast interface including Ethernet and FlexRay interfaces requiring fine control of rising/falling edge jitter. | | Differential configuration | A few pads provide differential capability providing very fast interface together with good EMC performances. | | Input only pads | These low input leakage pads are associated with the ADC channels. | Note: Each I/O pin on the device supports specific drive configurations. See the signal description table in the device reference manual for the available drive configurations for each I/O pin. PMC\_DIG\_VSIO register has to be configured to select the voltage level (3.3 V or 5.0 V) for each IO segment. #### 3.8.1 I/O input DC characteristics The following table provides input DC electrical characteristics, as described in Figure 3. V<sub>ID</sub> V<sub>IH</sub> V<sub>IL</sub> V<sub>IVS</sub> V<sub>IL</sub> VINTERNAL (SIUL register) Figure 3. I/O input electrical characteristics In the following table, in case of current injection pulses on one pad under the conditions and limits described in I<sub>INJ2</sub> parameter in *Section 3.3: Operating conditions*, other pads of 4 the same supply segment will have a drift of 4 % above the maximum $V_{il}$ and 4 % below the minimum $V_{ih}$ limits. Similarly $V_{hys}$ parameter will be decreased of 4 %. Table 11. I/O input electrical characteristics | | | | | i/O input electrical ci | | Value | | | |------------------------------------|-----|---|--------------------------------------|--------------------------------------------|---------------------------------|-------|--------------------------------|------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | TTL | L | | 1 | | | V <sub>ihttl</sub> | SR | Р | Input high level<br>TTL | _ | 2 | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 | V | | V <sub>ilttl</sub> | SR | Р | Input low level<br>TTL | _ | -0.3 | _ | 0.8 | V | | V <sub>hysttl</sub> | СС | С | Input hysteresis<br>TTL | _ | 0.3 | _ | _ | V | | AUTOMOTIVE | | | | | | | | | | V <sub>ihaut</sub> <sup>(1)</sup> | SR | Р | Input high level<br>AUTO | V <sub>DD_HV_IO</sub> = 5.0 V ± 10% | 3.8 | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 | V | | V <sub>ilaut</sub> <sup>(2)</sup> | SR | Р | Input low level<br>AUTO | V <sub>DD_HV_IO</sub> = 5.0 V ± 10% | -0.3 | _ | 2.2 | V | | V <sub>hysaut</sub> <sup>(3)</sup> | СС | С | Input hysteresis<br>AUTO | V <sub>DD_HV_IO</sub> = 5.0 V ± 10% | 0.5 | _ | _ | ٧ | | | | | | смоѕ | | | | | | V <sub>ihcmos</sub> | SR | Р | Input high level CMOS <sup>(1)</sup> | _ | 0.65 * V <sub>DD</sub> | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 | V | | V BD | CD. | Т | Input high level | Buddy Device,<br>hysteresis on | 0.65 *<br>V <sub>DD_HV_IO</sub> | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 | V | | V <sub>ihcmos</sub> BD | SR | | CMOS | Buddy Device,<br>hysteresis off | 0.60 *<br>V <sub>DD_HV_IO</sub> | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 | ٧ | | V <sub>ilcmos</sub> | SR | Р | Input low level CMOS | _ | -0.3 | _ | 0.35 * V <sub>DD</sub> | V | | V <sub>hyscmos</sub> | СС | С | Input hysteresis CMOS | _ | 0.10 * V <sub>DD</sub> | _ | _ | V | | | | | | COMMON | | | | | | I <sub>LKG</sub> | СС | Р | Pad input<br>leakage | INPUT-ONLY pads<br>T <sub>J</sub> = 150 °C | _ | _ | 200 | nA | | I <sub>LKG</sub> | СС | С | Pad input<br>leakage | INPUT-ONLY pads<br>T <sub>J</sub> = 165 °C | _ | _ | 270 | nA | | I <sub>LKG</sub> | СС | Р | Pad input<br>leakage | MEDIUM pads<br>T <sub>J</sub> = 150 °C | _ | _ | 360 | nA | | I <sub>LKG</sub> | СС | С | Pad input<br>leakage | MEDIUM pads<br>T <sub>J</sub> = 165 °C | _ | _ | 500 | nA | | I <sub>LKG</sub> | СС | Р | Pad input<br>leakage | STRONG pads<br>T <sub>J</sub> = 150 °C | _ | _ | 1,000 | nA | | Symbo | | С | Parameter | Conditions | | Value | | Unit | |--------------------|----|---|----------------------------------------------------------------|-------------------------------------------------------|-----|-------|-------|------| | Symbol | ı | | Farameter | Conditions | Min | Тур | Max | Unit | | I <sub>LKG</sub> | СС | С | Pad input<br>leakage | STRONG pads<br>T <sub>J</sub> = 165 °C | _ | _ | 1,500 | nA | | I <sub>LKG</sub> | СС | Р | Pad input<br>leakage | VERY STRONG pads,<br>T <sub>J</sub> = 150 °C | _ | | 1,000 | nA | | I <sub>LKG</sub> | СС | С | Pad input<br>leakage | VERY STRONG pads,<br>T <sub>J</sub> = 165 °C | | 1 | 2,000 | nA | | C <sub>P1</sub> | СС | D | Pad<br>capacitance | _ | | ı | 10 | pF | | V <sub>drift</sub> | СС | D | Input V <sub>il</sub> /V <sub>ih</sub><br>temperature<br>drift | In a 1 ms period, with a temperature variation <30 °C | _ | | 100 | mV | | W <sub>FI</sub> | SR | С | Wakeup input filtered pulse <sup>(4)</sup> | _ | _ | _ | 20 | ns | | W <sub>NFI</sub> | SR | С | Wakeup input<br>not filtered<br>pulse <sup>(4)</sup> | _ | 400 | _ | _ | ns | Table 11. I/O input electrical characteristics (continued) Table 12. I/O pull-up/pull-down electrical characteristics | Symbol | | С | Parameter | Conditions | | Value | | | | |------------------|----|---|----------------------------------|------------------------------------------------------------------|-----|-------|-----|------|--| | Symbol | | ) | raiametei | Conditions | Min | Тур | Max | Unit | | | | | Т | Weak pull-up | $V_{IN} = 1.1 V^{(1)}$ | _ | _ | 130 | | | | I <sub>WPU</sub> | CC | Р | current<br>absolute value | $V_{IN} = 0.69 * V_{DD\_HV\_IO}^{(2)}$ | 15 | _ | _ | μΑ | | | R <sub>WPU</sub> | СС | D | Weak Pull-up<br>resistance | V <sub>DD_HV_IO</sub> = 5.0 V ±<br>10% | 33 | _ | 93 | ΚΩ | | | | СС | Т | Weak pull- | V <sub>IN</sub> = 0.69 *<br>V <sub>DD_HV_IO</sub> <sup>(1)</sup> | _ | _ | 130 | μА | | | I <sub>WPD</sub> | | Р | down current absolute value | $V_{IN} = 0.9 V^{(2)}$ | 15 | | | | | | R <sub>WPD</sub> | СС | D | Weak Pull-<br>down<br>resistance | V <sub>DD_HV_IO</sub> = 5.0 V ± 10% | 29 | _ | 60 | ΚΩ | | <sup>1.</sup> Maximum current when forcing a change in the pin level opposite to the pull configuration. DS11734 Rev 6 29/158 <sup>1.</sup> Good approximation of the variation of the minimum value with supply is given by formula: 5 V range: $V_{IHAUT} = 0.69 \times V_{DD\_HV\_IO}$ ; 3.3 V range: $V_{IHAUT} = 0.75 \times V_{DD\_HV\_IO}$ <sup>2.</sup> Good approximation of the variation of the maximum value with supply is given by formula: 5 V range: $V_{ILAUT} = 0.49 \times V_{DD\_HV\_IO}$ ; 3.3 V range: $V_{ILAUT} = 0.35 \times V_{DD\_HV\_IO}$ <sup>3.</sup> Good approximation of the variation of the minimum value with supply is given by formula: 5 V and 3.3 V range: $V_{HYSAUT} = 0.11 \times V_{DD\ HV\ IO}$ <sup>4.</sup> In the range from W<sub>FI</sub> (max) to W<sub>NFI</sub> (min), pulses can be filtered or not filtered, according to operating temperature and voltage. Refer to the device pinout IO definition excel file for the list of pins supporting the wakeup filter feature. <sup>2.</sup> Minimum current when keeping the same pin level state than the pull configuration. #### 3.8.2 I/O output DC characteristics Figure 4 provides description of output DC electrical characteristics. Figure 4. I/O output DC electrical characteristics definition The following tables provide DC characteristics for bidirectional pads: - Table 13 provides output driver characteristics for I/O pads when in WEAK/SLOW configuration. - *Table 14* provides output driver characteristics for I/O pads when in MEDIUM configuration. - Table 15 provides output driver characteristics for I/O pads when in STRONG/FAST configuration. - *Table 16* provides output driver characteristics for I/O pads when in VERY STRONG/VERY FAST configuration. Note: 10%/90% is the default condition for any parameter if not explicitly mentioned differently. **47/** Table 13. WEAK/SLOW I/O output characteristics | Symbol | ı | С | Doromotor | Conditions | | Value | | Unit | | | | | |----------------------|----|------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------|-------|----------------------------|-----------------------------------------------------------------------------------|----|---|-----|----| | Symbol | | C | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | V <sub>ol_W</sub> | СС | D | Output low<br>voltage for Weak<br>type PADs | $I_{ol} = 0.5 \text{ mA}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 0.1*V <sub>DD</sub> | V | | | | | | V <sub>oh_W</sub> | СС | D | Output high<br>voltage for Weak<br>type PADs | loh = 0.5 mA<br>$V_{DD}$ = 5.0 V ± 10%<br>$V_{DD}$ = 3.3 V ± 10% | 0.9*V <sub>DD</sub> | _ | _ | V | | | | | | _ | | | Output | V <sub>DD</sub> = 5.0 V ± 10% | 380 | _ | 1040 | | | | | | | R_W | СС | Р | impedance for<br>Weak type PADs | V <sub>DD</sub> = 3.3 V ± 10% | 250 | _ | 700 | Ω | | | | | | _ | 66 | СС Т | Maximum output frequency for | CL = 25 pF<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 2 | MHz | | | | | | F <sub>max_W</sub> | | ' | Weak type PADs | CL = 50 pF<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 1 | MHz | | | | | | t | CC | CC T | CC T | СС Т | СС | CC T | Transition time output pin | CL = 25 pF<br>$V_{DD} = 5.0 \text{ V} + 10\%$<br>$V_{DD} = 3.3 \text{ V} + 10\%$ | 25 | _ | 120 | ns | | t <sub>TR_W</sub> | | ' | weak configuration, 10%-90% | CL = 50 pF<br>$V_{DD} = 5.0 \text{ V} \pm 10 \%$<br>$V_{DD} = 3.3 \text{ V} \pm 10 \%$ | 50 | _ | 240 | ns | | | | | | tskew_w | СС | Т | Difference<br>between rise<br>and fall time,<br>90%-10% | _ | _ | _ | 25 | % | | | | | | I <sub>DCMAX_W</sub> | СС | D | Maximum DC current | $V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 0.5 | mA | | | | | Table 14. MEDIUM I/O output characteristics | Symbol | | C | Davamatav | Conditions | | Value | | l lmi4 | |-------------------|----|---|---------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------|-------|---------------------|--------| | | | C | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>ol_M</sub> | СС | D | Output low<br>voltage for<br>Medium type<br>PADs | I <sub>ol</sub> = 2.0 mA<br>V <sub>DD</sub> =5.0 V ± 10 %<br>V <sub>DD</sub> =3.3 V ± 10 % | _ | _ | 0.1*V <sub>DD</sub> | V | | $V_{oh\_M}$ | СС | D | Output high<br>voltage for<br>Medium type<br>PADs | $I_{oh}$ =2.0 mA<br>$V_{DD}$ = 5.0 V ± 10%<br>$V_{DD}$ = 3.3 V ± 10% | 0.9*V <sub>DD</sub> | _ | _ | V | Table 14. MEDIUM I/O output characteristics (continued) | Symbol | ı | С | Parameter | Conditions | | Value | | Unit | |----------------------|----|---|---------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-------|-----|-------| | Symbol | | C | i arameter | Conditions | Min | Тур | Max | Oilit | | | | | Output | V <sub>DD</sub> = 5.0 V ± 10% | 90 | _ | 260 | | | R <sub>_M</sub> | CC | Р | impedance for<br>Medium type<br>PADs | V <sub>DD</sub> = 3.3 V ± 10% | 60 | _ | 170 | Ω | | E | СС | Т | Maximum output frequency for | CL = 25 pF<br>$V_{DD} = 5.0 V \pm 10\%$<br>$V_{DD} = 3.3 V \pm 10\%$ | _ | _ | 12 | MHz | | F <sub>max_M</sub> | | | Medium type PADs | CL = 50 pF<br>$V_{DD} = 5.0 \text{ V} \pm 10 \%$<br>$V_{DD} = 3.3 \text{ V} \pm 10 \%$ | _ | _ | 6 | MHz | | 4 | СС | Т | Transition time output pin | CL = 25 pF<br>$V_{DD} = 5.0 V \pm 10\%$<br>$V_{DD} = 3.3 V \pm 10\%$ | 8 | _ | 30 | ns | | t <sub>TR_M</sub> | | ' | MEDIUM<br>configuration,<br>10%-90% | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | 12 | _ | 60 | ns | | tskew_m | СС | Т | Difference<br>between rise<br>and fall time,<br>90%-10% | _ | _ | _ | 25 | % | | I <sub>DCMAX_M</sub> | СС | D | Maximum DC current | V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 2 | mA | Table 15. STRONG/FAST I/O output characteristics | Symbol | | С | Parameter | Conditions | | Value | | Unit | | | | | |-------------------|----|---|----------------------------------|-----------------------------------------------------------|---------------------------------------|-----------------------------------------------------------|------------------------|----------------------------------------------------------------|---|---|---------------------|---| | Symbol | | | Farameter | Conditions | Min | Тур | Max | Oilit | | | | | | V | СС | D | D | D | 7 | D | Output low voltage for | $I_{ol} = 8.0 \text{ mA}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | | _ | 0.1*V <sub>DD</sub> | V | | V <sub>ol_S</sub> | | | Strong type<br>PADs | I <sub>ol</sub> = 5.5 mA<br>V <sub>DD</sub> =3 .3 V ± 10% | _ | _ | 0.15*V <sub>DD</sub> | V | | | | | | V | СС | D | Output high voltage for | I <sub>oh</sub> = 8.0 mA<br>V <sub>DD</sub> = 5.0 V ± 10% | 0.9*V <sub>DD</sub> | _ | _ | V | | | | | | V <sub>oh_S</sub> | | | | ,0 | Strong type $I_{oh} = 5.5 \text{ mA}$ | I <sub>oh</sub> = 5.5 mA<br>V <sub>DD</sub> = 3.3 V ± 10% | 0.85*V <sub>DD</sub> | _ | _ | V | | | | | | | Output | V <sub>DD</sub> = 5.0 V ± 10% | 20 | _ | 65 | | | | | | | R_s | СС | P | P impedance for Strong type PADs | V <sub>DD</sub> = 3.3 V ± 10% | 28 | _ | 90 | Ω | | | | | Table 15. STRONG/FAST I/O output characteristics (continued) | Complete | | _ | Downwater | Conditions | | Value | | l lmi4 | | | | | | | | | |-----------------------|-------------|---|---------------------------------------------------------|---------------------------------------------|---------------------------------------------|-------|---------------------------------------------|--------|-----|----------------------------|---------------------------------------------|---|---|----|-------------------------------------|---------------------------------------------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | | | | | | | | CL = 25 pF<br>V <sub>DD</sub> =5.0 V ± 10% | _ | _ | 50 | MHz | | | | | | | | | | _ | СС | Т | Maximum output frequency for | CL = 50 pF<br>V <sub>DD</sub> =5.0 V ± 10% | _ | _ | 25 | MHz | | | | | | | | | | F <sub>max_S</sub> | | ı | Strong type<br>PADs | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 25 | MHz | | | | | | | | | | | | | | | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 12.5 | MHz | | | | | | | | | | | | | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 3 | _ | 10 | ns | | | | | | | | | | | СС | Т | Т | Т | Т | Т | Т | Т | Т | Transition time output pin | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 5 | _ | 16 | | | | t <sub>TR_S</sub> | | | | | | | | | | | <br> | ı | ı | 1 | STRONG<br>configuration,<br>10%-90% | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | | | | | | | | | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 2.5 | _ | 26 | | | | | | | | | СС | D | Maximum DC | V <sub>DD</sub> = 5 V ± 10% | _ | _ | 8 | mA | | | | | | | | | | I <sub>DCMAX_</sub> s | CMAX_S CC D | | current | V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 5.5 | | | | | | | | | | | tskew_s | СС | Т | Difference<br>between rise<br>and fall time,<br>90%-10% | _ | _ | _ | 25 | % | | | | | | | | | Table 16. VERY STRONG/VERY FAST I/O output characteristics | Symbol | | С | Parameter | Conditions | | Unit | | | |-------------------|----|-----|--------------------------------------------------------|----------------------------------------------------------------|----------------------|------|----------------------|-------| | | | ) | | Conditions | Min | Тур | Max | O III | | V <sub>ol_V</sub> | СС | D | Output low<br>voltage for Very<br>Strong type<br>PADs | $I_{ol} = 9.0 \text{ mA}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | 1 | _ | 0.1*V <sub>DD</sub> | V | | | | | | $I_{ol} = 9.0 \text{ mA}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 0.15*V <sub>DD</sub> | V | | V <sub>oh_V</sub> | СС | D | Output high<br>voltage for Very<br>Strong type<br>PADs | I <sub>oh</sub> = 9.0 mA<br>V <sub>DD</sub> = 5.0 V ± 10% | 0.9*V <sub>DD</sub> | _ | _ | V | | | | | | $I_{oh} = 9.0 \text{ mA}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | 0.85*V <sub>DD</sub> | _ | _ | ٧ | | | СС | C P | Output<br>impedance for<br>Very Strong type<br>PADs | V <sub>DD</sub> = 5.0 V ± 10% | 20 — 60 | | 60 | | | R_V | | | | V <sub>DD</sub> = 3.3 V ± 10% | 18 | _ | 50 | Ω | Table 16. VERY STRONG/VERY FAST I/O output characteristics (continued) | Symbol | | | Parameter | 0 | | l lmi4 | | | |--------------------------|----|---|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|--------|-----|------| | | | С | | Conditions | Min | Тур | Max | Unit | | F <sub>max_V</sub> | СС | | Maximum output<br>frequency for<br>Very Strong type<br>PADs | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 50 | MHz | | | | Т | | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 25 | MHz | | | | | | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 50 | MHz | | | | | | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 25 | MHz | | | | | 10–90%<br>threshold<br>transition time<br>output pin VERY<br>STRONG<br>configuration | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 1 | _ | 6 | | | t <sub>TR_V</sub> | СС | Т | | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 3 | _ | 12 | - ns | | | | | | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 1.5 | _ | 6 | | | | | | | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 3 | _ | 11 | | | t <sub>TR20-80_</sub> V | СС | Т | 20–80%<br>threshold<br>transition time | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 0.8 | _ | 4.5 | | | | | | output pin VERY<br>STRONG<br>configuration<br>(Flexray<br>Standard) | CL = 15 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 1 | _ | 4.5 | ns | | t <sub>TRTTL_</sub> v | СС | Т | TTL threshold<br>transition time<br>for output pin in<br>VERY STRONG<br>configuration<br>(Ethernet<br>standard) | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 0.88 | _ | 5 | ns | | Σt <sub>TR20-80_</sub> V | CC | Т | Sum of<br>transition time<br>20–80% output<br>pin VERY<br>STRONG<br>configuration | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 9 | | | | | | | CL = 15 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 9 | ns | | t <sub>skew_v</sub> | СС | Т | Difference<br>between rise<br>and fall delay | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 0 | _ | 1.2 | ns | | I <sub>DCMAX_V</sub> | СС | D | Maximum DC current | V <sub>DD</sub> = 5.0 V±10%<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 9 | mA | #### 3.8.3 I/O pad current specifications The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a $V_{DD}/V_{SS}$ supply pair as described in the device pinout Microsoft Excel file attached to the IO\_Definition document. Table 17 provides I/O consumption figures. In order to ensure device reliability, the average current of the I/O on a single segment should remain below the I<sub>RMSSEG</sub> maximum value. In order to ensure device functionality, the sum of the dynamic and static current of the I/O on a single segment should remain below the $I_{DYNSEG}$ maximum value. Pad mapping on each segment can be optimized using the pad usage information provided on the I/O Signal Description table. Note: In order to ensure the correct functionality for SENT, the sum of all pad usage ratio within the SENT segment should remain below 10%. Table 17. I/O consumption | Symbol | | С | Parameter | Conditions | Value <sup>(1)</sup> | | | Unit | | | | | | | | | | | | | | | |------------------------------------|----|------|-------------------------------------------------------|-----------------------------------------------------------------------------|----------------------|-----|-----|------|--|--|--|--|--|--|--|--|--|--------------------------------------------------|---|---|-----|--| | | | C | Faranietei | Conditions | Min | Тур | Max | Unit | | | | | | | | | | | | | | | | Average consumption <sup>(2)</sup> | | | | | | | | | | | | | | | | | | | | | | | | I <sub>RMSSEG</sub> | SR | D | Sum of all the DC I/O current within a supply segment | _ | _ | _ | 80 | mA | | | | | | | | | | | | | | | | | | C D | RMS I/O current for WEAK configuration | $C_L = 25 \text{ pF}, 2 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10 \%$ | _ | _ | 1.1 | - mA | | | | | | | | | | | | | | | | I <sub>RMS_W</sub> | СС | | | $C_L = 50 \text{ pF}, 1 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10 \%$ | _ | _ | 1.1 | | | | | | | | | | | | | | | | | | | | | $C_L$ = 25 pF, 2 MHz,<br>$V_{DD}$ = 3.3 V ± 10 % | _ | _ | 1.0 | | | | | | | | | | | | | | | | | | | | | $C_L = 25 \text{ pF}, 1 \text{ MHz},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 1.0 | | | | | | | | | | | | | | | | | I <sub>RMS_M</sub> | | | | | | | | | | | | | | | | | | $C_L$ = 25 pF, 12 MHz,<br>$V_{DD}$ = 5.0 V ± 10% | _ | _ | 5.5 | | | | CC | CC D | RMS I/O current for MEDIUM configuration | $C_L = 50 \text{ pF}, 6 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 5.5 | - mA | | | | | | | | | | | | | | | | | | | | $C_L$ = 25 pF, 12 MHz,<br>$V_{DD}$ = 3.3 V ± 10% | _ | _ | 4.2 | | | | | | | | | | | | | | | | | | | | | $C_L = 25 \text{ pF, } 6 \text{ MHz,}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 4.2 | | | | | | | | | | | | | | | | Table 17. I/O consumption (continued) | Symbol | | С | Parameter | Conditions | Value <sup>(1)</sup> | | | Unit | | | |-----------------------|------------------------------------|-----|-----------------------------------------------------------|------------------------------------------------------------------------------|----------------------|-----|------|-------|--|--| | Symbo | - Cymillon | | | Conditions | Min | Тур | Max | Oilit | | | | | 00 | D | RMS I/O current for STRONG configuration | $C_L = 25 \text{ pF, } 50 \text{ MHz,}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 21 | - mA | | | | | | | | $C_L$ = 50 pF, 25 MHz,<br>$V_{DD}$ = 5.0 V ± 10% | _ | _ | 21 | | | | | I <sub>RMS_S</sub> | CC | | | $C_L$ = 25 pF, 25 MHz,<br>$V_{DD}$ = 3.3 V ± 10% | _ | _ | 10 | | | | | | | | | C <sub>L</sub> = 25 pF, 12.5 MHz,<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 10 | | | | | | | D | RMS I/O current for VERY<br>STRONG configuration | $C_L = 25 \text{ pF}, 50 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 23 | - mA | | | | <b>.</b> | СС | | | $C_L = 50 \text{ pF}, 25 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 23 | | | | | I <sub>RMS_V</sub> C | | | | $C_L$ = 25 pF, 50 MHz,<br>$V_{DD}$ = 3.3 V ± 10% | _ | _ | 16 | | | | | | | | | $C_L$ = 25 pF, 25 MHz,<br>$V_{DD}$ = 3.3 V ± 10% | _ | _ | 16 | | | | | | Dynamic consumption <sup>(3)</sup> | | | | | | | | | | | levar oco | SR | D | Sum of all the dynamic and DC I/O current within a supply | V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 195 | mA | | | | I <sub>DYN</sub> _SEG | Oit | | segment $V_{DD} = 3.3 \text{ V} \pm 10\%$ | $V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 150 | , \ | | | | | CC | D | Dynamic I/O current for WEAK configuration | $C_L = 25 \text{ pF}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 16.7 | - mA | | | | <b>I</b> = | | | | $C_L = 50 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 16.8 | | | | | I <sub>DYN_W</sub> | | | | $C_L = 25 \text{ pF}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 12.9 | | | | | | | | | $C_L$ = 50 pF, $V_{DD}$ = 3.3 V ± 10% | _ | _ | 12.9 | | | | | | СС | C D | D Dynamic I/O current for MEDIUM configuration | $C_L = 25 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 18.2 | - mA | | | | laver se | | | | $C_L = 50 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 18.4 | | | | | I <sub>DYN_M</sub> | | | | $C_L$ = 25 pF, $V_{DD}$ = 3.3 V ± 10% | _ | _ | 14.3 | | | | | | | | | $C_L$ = 50 pF, $V_{DD}$ = 3.3 V ± 10% | _ | _ | 16.4 | | | | Table 17. I/O consumption (continued) | Symbo | J | С | Parameter | Conditions | , | Value <sup>(1</sup> | ) | Unit | | | | | | |-----------------------|----|----------------------|---------------------------------------|--------------------------------------------------------|-----|---------------------|------|------|--------------------------------------------------------|---|---|----|--| | Symbo | '1 | C | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | | | | | $C_L = 25 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 57 | | | | | | | | | СС | D | Dynamic I/O current for | $C_L$ = 50 pF, $V_{DD}$ = 5.0 V ± 10% | _ | _ | 63.5 | mA | | | | | | | I <sub>DYN_</sub> s | | D | STRONG configuration | $C_L$ = 25 pF, $V_{DD}$ = 3.3 V ± 10% | 31 | IIIA | | | | | | | | | | | | | $C_L$ = 50 pF, $V_{DD}$ = 3.3 V ± 10% | _ | _ | 33.5 | | | | | | | | | | | | | | | | | $C_L = 25 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 62 | | | | | D | Dynamic I/O current for VERY | $C_L$ = 50 pF, $V_{DD}$ = 5.0 V ± 10% | _ | _ | 70 | mA | | | | | | | I <sub>DYN_V</sub> CC | ט | STRONG configuration | $C_L$ = 25 pF, $V_{DD}$ = 3.3 V ± 10% | _ | _ | 52 | IIIA | | | | | | | | | | | $C_L$ = 50 pF, $V_{DD}$ = 3.3 V ± 10% | _ | _ | 55 | | | | | | | | <sup>1.</sup> I/O current consumption specifications for the 4.5 V $\leq$ V<sub>DD\_HV\_IO</sub> $\leq$ 5.5 V range are valid for VSIO\_[VSIO\_xx] = 1, and VSIO[VSIO\_xx] = 0 for 3.0 V $\leq$ V<sub>DD\_HV\_IO</sub> $\leq$ 3.6 V. <sup>2.</sup> Average consumption in one pad toggling cycle. Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. When possible (timed output) it is recommended to delay transition between pads by few cycles to reduce noise and consumption. ## 3.9 Reset pad (PORST, ESR0) electrical characteristics The device implements dedicated bidirectional reset pins as below specified. $\overline{\text{PORST}}$ pin does not require active control. It is possible to implement an external pull-up to ensure correct reset exit sequence. Recommended value is 4.7 K $\Omega$ . Figure 5. Startup Reset requirements Figure 6 describes the device behavior depending on the supply signal on PORST: - 1. PORST low pulse has too low amplitude: it is filtered by input buffer hysteresis. Device remains in current state. - 2. PORST low pulse has too short duration: it is filtered by low pass filter. Device remains in current state. - 3. PORST low pulse is generating a reset: - a) PORST low but initially filtered during at least WFRST. Device remains initially in current state. - b) PORST potentially filtered until WNFRST. Device state is unknown. It may either be reset or remains in current state depending on extra condition (temperature, voltage, device). - c) PORST asserted for longer than WNFRST. Device is under reset. Figure 6. Noise filtering on reset signal Table 18. Reset PAD electrical characteristics | Symbo | | С | Parameter | Conditions | | Value | | Unit | |---------------------|----|---|------------------------------------------------|----------------------------------|------|-------|-------------------------------|------| | Symbo | | C | Parameter | Conditions | Min | Тур | Max | Unit | | $V_{\text{IHRES}}$ | SR | Р | Input high level<br>TTL | V <sub>DD_HV</sub> = 5.0 V ± 10% | 2 | _ | V <sub>DD_HV_IO</sub><br>+0.3 | V | | V <sub>ILRES</sub> | SR | Р | Input low level<br>TTL | V <sub>DD_HV</sub> = 5.0 V ± 10% | -0.3 | _ | 0.8 | V | | V <sub>HYSRES</sub> | СС | С | Input hysteresis<br>TTL | V <sub>DD_HV</sub> = 5.0 V ± 10% | 0.3 | _ | _ | V | | $V_{DD\_POR}$ | CC | D | Minimum supply for strong pull-down activation | V <sub>DD_HV</sub> = 5.0 V ± 10% | _ | _ | 1.6 | V | | I <sub>OL_R</sub> | CC | Р | Strong pull-down current (1) | V <sub>DD_HV</sub> = 5.0 V ± 10% | 12 | _ | _ | mA | Table 18. Reset PAD electrical characteristics (continued) | Symbol | | С | Parameter | Conditions | | Value | | Unit | |--------------------|----|---|---------------------------------------------|---------------------------------------------------------------------------------|------|-------|-----|-------| | Symbol | | ) | Farailletei | Conditions | Min | Тур | Max | Oilit | | I <sub>WPU</sub> | CC | Р | Weak pull-up current absolute | $V_{IN} = 1.1 V^{(2)}$<br>$V_{DD\_HV} = 5.0 V \pm 10\%$ | _ | _ | 130 | μΑ | | | | Р | value | $V_{IN} = 0.69 * V_{DD\_HV\_IO}^{(3)} V_{DD\_HV} = 5.0 V \pm 10\%$ | 15 | _ | _ | | | I <sub>WPD</sub> | СС | Р | Weak pull-down<br>current absolute<br>value | $V_{IN} = 0.69 *$ $V_{DD\_HV\_IO}^{(2)}$ $V_{DD\_HV} = 5.0 \text{ V } \pm 10\%$ | _ | _ | 130 | μА | | | | Р | | V <sub>IN</sub> = 0.9 V<br>V <sub>DD_HV</sub> = 5.0 V ± 10% | 15 | _ | _ | | | W <sub>FRST</sub> | СС | Р | Input filtered pulse | V <sub>DD_HV</sub> = 5.0 V ± 10% | _ | _ | 500 | ns | | W <sub>NFRST</sub> | CC | Р | Input not filtered pulse | V <sub>DD_HV</sub> = 5.0 V ± 10% | 2000 | _ | | ns | I<sub>ol r</sub> applies to PORST: Strong Pull-down is active on PHASE0 for PORST. Refer to the device pinout IO definition excel file for details regarding pin usage. Table 19. Reset Pad state during power-up and reset | PAD | POWER-UP State | RESET state | DEFAULT state <sup>(1)</sup> | |-------|------------------|------------------|------------------------------| | PORST | Strong pull-down | Weak pull-down | Weak pull-down | | ESR0 | Strong pull-down | Strong pull-down | Weak pull-up | Before SW Configuration. Please refer to the Device Reference Manual, Reset Generation Module (MC\_RGM) Functional Description chapter for the details of the power-up phases. <sup>2.</sup> Maximum current when forcing a change in the pin level opposite to the pull configuration. <sup>3.</sup> Minimum current when keeping the same pin level state than the pull configuration. ### 3.10 PLLs Two phase-locked loop (PLL) modules are implemented to generate system and auxiliary clocks on the device. *Figure 7* depicts the integration of the two PLLs. Refer to the device Reference Manual for more detailed schematic. Figure 7. PLLs integration #### 3.10.1 PLL0 Table 20. PLL0 electrical characteristics | | | | T. | I | | | | | |-----------------------|----|---|----------------------------------------------------------------------|---------------------------------------------------|-------|------|--------------------|------| | Symbol | | С | Parameter | Conditions | | Unit | | | | Symbol | | | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>PLL0IN</sub> | SR | _ | PLL0 input clock <sup>(1)</sup> | _ | 8 | _ | 44 | MHz | | $\Delta_{PLL0IN}$ | SR | | PLL0 input clock duty cycle <sup>(1)</sup> | _ | 40 | _ | 60 | % | | f <sub>INFIN</sub> | SR | _ | PLL0 PFD (Phase<br>Frequency Detector) input<br>clock frequency | _ | 8 | _ | 20 | MHz | | f <sub>PLL0VCO</sub> | СС | Р | PLL0 VCO frequency | _ | 600 | _ | 1400 | MHz | | f <sub>PLL0PHI0</sub> | СС | D | PLL0 output frequency | _ | 4.762 | _ | 400 | MHz | | f <sub>PLL0PHI1</sub> | СС | D | PLL0 output clock PHI1 | _ | 20 | _ | 175 <sup>(2)</sup> | MHz | | t <sub>PLL0LOCK</sub> | СС | Р | PLL0 lock time | _ | _ | _ | 100 | μs | | Apllophiospj (3) | СС | Т | PLL0_PHI0 single period<br>jitter<br>fPLL0IN = 20 MHz<br>(resonator) | f <sub>PLL0PHI0</sub> = 400 MHz,<br>6-sigma pk-pk | _ | _ | 200 | ps | 42/158 Table 20. PLL0 electrical characteristics (continued) | Compleal | | _ | Parameter | Conditions | | Value | | 11:4 | |--------------------------|----|---|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-------|--------------------|------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | APLLOPHI1SPJ (3) | СС | D | PLL0_PHI1 single period<br>jitter<br>fPLL0IN = 20 MHz<br>(resonator) | f <sub>PLL0PHI1</sub> = 40 MHz,<br>6-sigma pk-pk | _ | _ | 300 <sup>(4)</sup> | ps | | | | | | 10 periods<br>accumulated jitter<br>(80 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | _ | _ | ±250 | ps | | $\Delta_{PLLOLTJ}^{(3)}$ | СС | D | PLL0 output long term jitter <sup>(4)</sup> f <sub>PLL0IN</sub> = 20 MHz (resonator), VCO frequency = 800 MHz | 16 periods<br>accumulated jitter<br>(50 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | | | ±300 | ps | | | | | | long term jitter<br>(< 1 MHz equivalent<br>frequency), 6-sigma<br>pk-pk) | _ | _ | ±500 | ps | | I <sub>PLL0</sub> | СС | D | PLL0 consumption | FINE LOCK state | _ | _ | 6 | mA | PLLOIN clock retrieved directly from either internal RCOSC or external FXOSC clock. Input characteristics are granted when using internal RCOSC or external oscillator is used in functional mode. If the PLL0\_PHI1 is used as an input for PLL1, then the PLL0\_PHI1 frequency shall obey the maximum input frequency limit set for PLL1 (87.5 MHz, according to Table 21). Jitter values reported in this table refer to the internal jitter, and do not include the contribution of the divider and the path to the output CLKOUT pin. <sup>4.</sup> V<sub>DD\_LV</sub> noise due to application in the range V<sub>DD\_LV</sub> = 1.20 V±5%, with frequency below PLL bandwidth (40 kHz) will be filtered. #### 3.10.2 PLL1 PLL1 is a frequency modulated PLL with Spread Spectrum Clock Generation (SSCG) support. Table 21. PLL1 electrical characteristics | Cumbal | | С | Parameter | Conditions | | Value | | Unit | |-----------------------|----|---|-----------------------------------------------------------------|---------------------------------------------|-------|-------|---------------------------------|-------| | Symbol | | | Farameter | Conditions | Min | Тур | Max | Ollit | | f <sub>PLL1IN</sub> | SR | _ | PLL1 input clock <sup>(1)</sup> | _ | 37.5 | _ | 87.5 | MHz | | $\Delta_{PLL1IN}$ | SR | | PLL1 input clock duty cycle <sup>(1)</sup> | 1 | 35 | | 65 | % | | f <sub>INFIN</sub> | SR | | PLL1 PFD (Phase<br>Frequency Detector)<br>input clock frequency | - | 37.5 | | 87.5 | MHz | | f <sub>PLL1VCO</sub> | СС | Р | PLL1 VCO frequency | _ | 600 | _ | 1400 | MHz | | f <sub>PLL1PHI0</sub> | СС | D | PLL1 output clock PHI0 | _ | 4.762 | _ | F <sub>SYS</sub> <sup>(2)</sup> | MHz | | t <sub>PLL1LOCK</sub> | СС | Р | PLL1 lock time | | | | 50 | μs | | f <sub>PLL1MOD</sub> | CC | Т | PLL1 modulation frequency | _ | 1 | | 250 | kHz | | IS I | СС | Т | PLL1 modulation depth | Center spread <sup>(3)</sup> | 0.25 | _ | 2 | % | | δ <sub>PLL1MOD</sub> | | ' | (when enabled) | Down spread | 0.5 | _ | 4 | % | | \Delta phiospjl (4) | СС | Т | PLL1_PHI0 single period peak to peak jitter | f <sub>PLL1PHI0</sub> =<br>200 MHz, 6-sigma | | _ | 500 <sup>(5)</sup> | ps | | I <sub>PLL1</sub> | СС | D | PLL1 consumption | FINE LOCK state | _ | | 5 | mA | PLL1IN clock retrieved directly from either internal PLL0 or external FXOSC clock. Input characteristics are granted when using internal PPL0 or external oscillator is used in functional mode. 5. 1.25 V±5%, application noise below 40 kHz at $V_{DD\_LV}$ pin - no frequency modulation. <sup>2.</sup> Refer to Section 3.3: Operating conditions for the maximum operating frequency. The device maximum operating frequency F<sub>SYS</sub> (max) includes the frequency modulation. If center modulation is selected, the FSYS must be below the maximum by MD (Modulation Depth Percentage), such that FSYS(max)=FSYS(1+MD%). Refer to the Reference Manual for the PLL programming details. <sup>4.</sup> Jitter values reported in this table refer to the internal jitter, and do not include the contribution of the divider and the path to the output CLKOUT pin. # 3.11 Oscillators # 3.11.1 Crystal oscillator 40 MHz Table 22. External 40 MHz oscillator electrical specifications | | | | _ | | V | alue | | |----------------------|----|---|--------------------------------------------------------------------|--------------------------------------------------------|-------------------------|----------------------------|------| | Symbo | 1 | С | Parameter | Conditions | Min | Max | Unit | | f <sub>XTAL</sub> | CC | D | Crystal Frequency | _ | 4 <sup>(2)</sup> | 8 | MHz | | | | | Range <sup>(1)</sup> | | >8 | 20 | | | | | | | | >20 | 40 | | | t <sub>cst</sub> | СС | Т | Crystal start-up time (3),(4) | T <sub>J</sub> = 150 °C | _ | 5 | ms | | | | | | T <sub>J</sub> = 165 °C | _ | 6 | | | t <sub>rec</sub> | CC | D | Crystal recovery time <sup>(5)</sup> | _ | _ | 0.5 | ms | | V <sub>IHEXT</sub> | CC | D | EXTAL input high<br>voltage <sup>(6)</sup> (External<br>Reference) | V <sub>REF</sub> = 0.29 * V <sub>DD_HV_OSC</sub> | V <sub>REF</sub> + 0.75 | _ | V | | V <sub>ILEXT</sub> | CC | D | EXTAL input low<br>voltage <sup>(6)</sup> (External<br>Reference) | V <sub>REF</sub> = 0.29 * V <sub>DD_HV_OSC</sub> | _ | V <sub>REF</sub> -<br>0.75 | V | | C <sub>S_EXTAL</sub> | CC | D | Total on-chip stray<br>capacitance on EXTAL<br>pin <sup>(7)</sup> | _ | 3 | 7 | pF | | C <sub>S_XTAL</sub> | CC | D | Total on-chip stray<br>capacitance on XTAL<br>pin <sup>(7)</sup> | _ | 3 | 7 | pF | | g <sub>m</sub> | СС | Р | Oscillator<br>Transconductance | f <sub>XTAL</sub> = 4 - 8 MHz<br>freq_sel[2:0] = 000 | 3.9 | 13.6 | mA/V | | | | D | | f <sub>XTAL</sub> = 5 - 10 MHz<br>freq_sel[2:0] = 001 | 5 | 17.5 | | | | | D | | f <sub>XTAL</sub> = 10 - 15 MHz<br>freq_sel[2:0] = 010 | 8.6 | 29.3 | | | | | Р | | f <sub>XTAL</sub> = 15 - 20 MHz<br>freq_sel[2:0] = 011 | 14.4 | 48 | | | | | D | | f <sub>XTAL</sub> = 20 - 25 MHz<br>freq_sel[2:0] = 100 | 21.2 | 69 | | | | | D | | f <sub>XTAL</sub> = 25 – 30 MHz<br>freq_sel[2:0] = 101 | 27 | 86 | | | | | D | | f <sub>XTAL</sub> = 30 - 35 MHz<br>freq_sel[2:0] = 110 | 33.5 | 115 | | | | | Р | | f <sub>XTAL</sub> = 35 - 40 MHz<br>freq_sel[2:0] = 111 | 33.5 | 115 | | | V <sub>EXTAL</sub> | СС | D | Oscillation Amplitude on | T <sub>J</sub> = -40 °C to 150 °C | 0.5 | 1.8 | V | | | | | the EXTAL pin after<br>startup <sup>(8)</sup> | T <sub>J</sub> = 150 °C to 165 °C | 0.5 | 1.9 | | | Symbo | ı | С | Parameter | Conditions | V | alue alue | Unit | |-------------------|----|---|---------------------------------|-----------------------------------|-----|-----------|------| | Symbo | | | Farameter | Conditions | Min | Min Max | | | V <sub>HYS</sub> | СС | D | Comparator Hysteresis | $T_J = -40$ °C to 150 °C | 0.1 | 1.0 | V | | | | | | T <sub>J</sub> = 150 °C to 165 °C | 0.1 | 1.1 | | | I <sub>XTAL</sub> | СС | D | XTAL current <sup>(8),(9)</sup> | T <sub>J</sub> = -40 °C to 150 °C | _ | 14 | mA | | | | | | T <sub>J</sub> = 150 °C to 165 °C | _ | 15 | | Table 22. External 40 MHz oscillator electrical specifications (continued) - 1. The range is selectable by UTEST miscellaneous DCF client XOSC\_FREQ\_SEL. - The XTAL frequency, if used to feed the PPL0 (or PLL1), shall obey the minimum input frequency limit set for PLL0 (or PLL1). - 3. This value is determined by the crystal manufacturer and board design, and it can potentially be higher than the maximum provided. - 4. Proper PC board layout procedures must be followed to achieve specifications. - 5. Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value. - 6. Applies to an external clock input and not to crystal mode. - 7. See crystal manufacturer's specification for recommended load capacitor (C<sub>L</sub>) values. The external oscillator requires external load capacitors when operating from 8 MHz to 16 MHz. Account for on-chip stray capacitance (C<sub>S EXTAL</sub>/C<sub>S XTAL</sub>) and PCB capacitance when selecting a load capacitor value. When operating at 20 MHz/40 MHz, the integrated load capacitor value is selected via S/W to match the crystal manufacturer's specification, while accounting for on-chip and PCB capacitance. - 8. Amplitude on the EXTAL pin after startup is determined by the ALC block, that is the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid over driving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions. - 9. I<sub>XTAL</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator. #### 3.11.2 RC oscillator 16 MHz Table 23. Internal RC oscillator electrical specifications | Symbol | | С | Parameter | Conditions | | Value | | Unit | |------------------------|----|---|---------------------------------------------------|-------------------------------------------|------------|--------------|-----|-------| | Symbol | | | raiailletei | Conditions | Min | Тур | Max | Oilit | | f <sub>Target</sub> | СС | D | IRC target frequency | _ | | 16 | _ | MHz | | δf <sub>var_noT</sub> | СС | Р | IRC frequency variation | T < 150 °C | -5 | | 5 | % | | | | Т | without temperature compensation | T < 165 °C | <b>-</b> 7 | _ | 7 | | | δf <sub>var_T</sub> | СС | Т | IRC frequency variation | T < 150 °C | -3 | _ | 3 | % | | | | | with temperature compensation | T < 165 °C | -4 | _ | 4 | | | δf <sub>var_SW</sub> | | Т | IRC software trimming accuracy | Trimming temperature | -0.5 | <u>+</u> 0.3 | 0.5 | % | | T <sub>start_noT</sub> | CC | Т | Startup time to reach within f <sub>var_noT</sub> | Factory<br>trimming<br>already<br>applied | _ | _ | 5 | μs | Table 23. Internal RC oscillator electrical specifications (continued) | Symbol | | С | Parameter | Conditions | | Value | | Unit | |----------------------|----|---|-------------------------------------------------------|-------------------------------------------|-----|-------|------|-------| | Symbol | | | Parameter | Conditions | Min | Тур | Max | Offic | | T <sub>start_T</sub> | CC | Т | Startup time to reach within f <sub>var_T</sub> | Factory<br>trimming<br>already<br>applied | _ | _ | 120 | μs | | I <sub>FIRC</sub> | СС | Т | Current consumption on HV power supply <sup>(1)</sup> | After T <sub>start_T</sub> | _ | _ | 1200 | μА | <sup>1.</sup> The consumption reported considers the sum of the RC oscillator 16 MHz IP, and the core logic clocked by the IP. ## 3.12 ADC system ### 3.12.1 ADC input description Figure 8 shows the input equivalent circuit for SARn and SARB channels. Figure 8. Input equivalent circuit (Fast SARn and SARB channels) All specifications in the following table are valid for the full input voltage range for the analog inputs. Table 24. ADC pin specification | Cumbal | | С | Dovometer | Conditions | Val | lue | Unit | |---------------------|----|---|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|-------| | Symbol | | | Parameter | Conditions | | Max | Ollit | | R <sub>20KΩ</sub> | СС | D | Internal voltage reference source impedance. | _ 16 30 | | | ΚΩ | | I <sub>LKG</sub> | СС | _ | Input leakage current, two ADC channels on input-only pin. | See IO chapter <i>Table 11: I/O input electrical characteristics</i> , parameter I <sub>LKG</sub> . | | | | | I <sub>INJ1,2</sub> | SR | _ | Injection current on analog input preserving functionality at full or degraded performances. | See Operating Conditions chapter <i>Table 5: Operating conditions</i> , I <sub>INJ1</sub> and I <sub>INJ2</sub> parameters | | | | | C <sub>HV_ADC</sub> | SR | D | V <sub>DD_HV_ADV</sub> external capacitance. | ce. See Power Management chapter <i>Table 38: Externation</i> , C <sub>ADC</sub> parameter. | | | | | C <sub>P1</sub> | СС | D | Pad capacitance | See IO chapter <i>Table 11: I/O input electrical characteristics</i> , parameter C <sub>P1</sub> . | | | | DS11734 Rev 6 47/158 | Symbol | | С | Davamatar | Conditions | Value | | Unit | |------------------------------------|----|---|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------|---------------------| | Symbol | | C | Parameter | Conditions | Min | Max | Unit | | | | | | SARB channels | _ | 2 | | | C <sub>P2</sub> | СС | D | Internal routing capacitance | SARn 10bit channels | _ | 0.5 | pF | | | | | | SARn 12bit channels | _ | 1 | | | C | СС | D | SAP ADC compling conscitance | SARn 12bit | _ | 5 | ηE | | C <sub>S</sub> | | | SAR ADC sampling capacitance | SARn 10bit | _ | 2 | pF | | | | | | SARB channels | 0 | 1.8 | | | R <sub>SWn</sub> | СС | D | Analog switches resistance | SARn 10bit channels | 0 | 0.8 | kΩ | | | | | | SARn 12bit channels | 0 | 1.8 | | | D | СС | D | ADC input analog switches | SARn 12bit | _ | 0.8 | kΩ | | R <sub>AD</sub> | | | resistance | SARn 10bit | _ | 3.2 | K22 | | R <sub>CMSW</sub> | СС | D | Common mode switch resistance | Sum of the two | | 9 | kΩ | | R <sub>CMRL</sub> | СС | D | Common mode resistive ladder | resistances | | 9 | kΩ | | D (1) | | - | Discharge resistance for ADC | V <sub>DD_HV_IO</sub> = 5.0 V ± 10% | _ | 300 | Ω | | R <sub>SAFEPD</sub> <sup>(1)</sup> | CC | D | input-only pins (strong pull-down for safety) | V <sub>DD_HV_IO</sub> = 3.3 V ± 10% | _ | 500 | Ω | | A <sub>BGAP</sub> | CC | D | ADC digital bandgap accuracy | | -1.5 | +1.5 | % | | C <sub>EXT</sub> | SR | | External capacitance at the pad input pin | To preserve the accuracy of the ADC that analog input pins have low AC Placing a capacitor with good high f characteristics at the input pin of the effective: the capacitor should be as possible. This capacitor contributes the noise present on the input pin. Trelative to the signal source can lim sample rate. | | impedan<br>frequence<br>e device<br>s large a<br>to atten<br>The impe | ce. can be s uating | Table 24. ADC pin specification (continued) ### 3.12.2 SAR ADC 12 bit electrical specification The SARn ADCs are 12-bit Successive Approximation Register analog-to-digital converters with full capacitive DAC. The SARn architecture allows input channel multiplexing. Note: The functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maximum may affect device reliability or cause permanent damage to the device. <sup>.</sup> It enables discharge of up to 100 nF from 5 V every 300 ms. Refer to the device pinout Microsoft Excel file attached to the IO\_Definition document for the pads supporting it. Table 25. SARn ADC electrical specification | Cumbal | | С | Parameter | Conditions | Va | lue | Unit | |--------------------------|-----|------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|-------|---------| | Symbol | | T drameter | | Conditions | Min | Max | | | f | SR | Р | · Clock frequency | Standard frequency mode | 7.5 | 13.33 | MHz | | f <sub>ADCK</sub> | SIX | Т | Clock requericy | High frequency mode | >13.33 | 16.0 | IVII IZ | | t <sub>ADCINIT</sub> | SR | _ | ADC initialization time | _ | 1.5 | _ | μs | | t <sub>ADCBIASINIT</sub> | SR | _ | ADC BIAS initialization time | _ | 5 | _ | μs | | | SR | Т | ADC doobarga tima | Fast SAR | 1/f <sub>ADCK</sub> | _ | | | <sup>t</sup> ADCPRECH | SK | ı | ADC decharge time | Slow SAR (SARADC_B) | 2/f <sub>ADCK</sub> | _ | - µs | | 4)/ | SR | D | Decharge voltage | T <sub>J</sub> < 150 °C | 0 | 0.25 | V | | $\Delta V_{PRECH}$ | SK | D | precision | T <sub>J</sub> < 165 °C | 0 | 0.3 | ] | | R <sub>20KΩ</sub> | СС | D | Internal voltage reference source impedance | _ | 16 | 30 | ΚΩ | | ΔV <sub>INTREF</sub> | СС | Ρ | Internal reference voltage precision | Applies to all internal reference points (Vss_Hv_ADR, 1/3 * VDD_Hv_ADR, 2/3 * VDD_Hv_ADR, VDD_Hv_ADR) | -0.20 | 0.20 | V | Table 25. SARn ADC electrical specification (continued) | Cumah al | | С | Downworton | Conditions | Va | lue | l lmi4 | | | | |------------------------|------------|---|--------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------|-----|-------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------|----------------------| | Symbol | | C | Parameter | Conditions | Min | Max | Unit | | | | | | | Р | | Fast SAR – 12-bit configuration | 6/f <sub>ADCK</sub> | | | | | | | | | | | Fast SAR – 10-bit configuration mode 1 <sup>(2)</sup> (Standard frequency mode only) | 6/f <sub>ADCK</sub> | | | | | | | | | | | Fast SAR – 10-bit configuration mode 2 <sup>(3)</sup> (Standard frequency mode only) | 5/f <sub>ADCK</sub> | | | | | | | | | | | Fast SAR – 10-bit<br>configuration mode 3 <sup>(4)</sup><br>(High frequency mode only) | 6/f <sub>ADCK</sub> | | | | | | | | | | | Slow SAR (SARADC_B) –<br>12-bit configuration | 12/f <sub>ADCK</sub> | | | | | | | <sup>t</sup> ADCSAMPLE | AMPLE SR D | D | ADC sample time <sup>(1)</sup> | Slow SAR (SARADC_B) –<br>10-bit configuration mode<br>1 <sup>(2)</sup><br>(Standard frequency mode<br>only) | 12/f <sub>ADCK</sub> | _ | μs | | | | | | | | | | | | Slow SAR (SARADC_B) –<br>10-bit configuration mode<br>2 <sup>(3)</sup><br>(Standard frequency mode<br>only) | 10/f <sub>ADCK</sub> | | | | | | | | | | | | | Slow SAR (SARADC_B) –<br>10-bit configuration mode<br>3 <sup>(4)</sup><br>(High frequency mode only) | 12/f <sub>ADCK</sub> | | | | | | Conversion of BIAS test channels through 20 $\mbox{k}\Omega$ input. | 40/f <sub>ADCK</sub> | | | | | | | t <sub>ADCEVAL</sub> | SR | Р | ADC evaluation time | 12-bit configuration | 12/f <sub>ADCK</sub> | | μs | | | | | ADCEVAL | | D | , LDO CVAIGATION TIME | 10-bit configuration | 10/f <sub>ADCK</sub> | | μЗ | | | | Table 25. SARn ADC electrical specification (continued) | Combal | | | Dawamatan | Conditions | Va | ilue | Unit | | | | | | | |-----------------------------------------|----|------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|--|---------|---------------------------------------------------------------------------------------------|---|---|------| | Symbol | | С | Parameter | Conditions | Min | Max | Unit | | | | | | | | | | | | Run mode<br>(average across all codes)<br>T <sub>j</sub> = -40°C to 150°C | _ | 7 | | | | | | | | | I <sub>ADCREFH</sub> <sup>(5),(6)</sup> | СС | Т | ADC high reference current | Run mode<br>(average across all codes)<br>T <sub>j</sub> = 150°C to 165°C | _ | 14 | μA | | | | | | | | | | | | Power Down mode<br>T <sub>j</sub> = -40°C to 150°C | _ | 1 | | | | | | | | | | | | | Power Down mode<br>T <sub>j</sub> = 150°C to 165°C | _ | 2 | | | | | | | | | | | | | | Run mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$ $T_j = -40^{\circ}\text{C to } 150^{\circ}\text{C}$ | _ | 15 | | | | | | | | I <sub>ADCREFL</sub> <sup>(6)</sup> | СС | D | ADC low reference | Run mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$ $T_j = 150^{\circ}\text{C}$ to $165^{\circ}\text{C}$ | _ | 30 | μA | | | | | | | | 'ADCREFL' | | | | | | | | | current | Power Down mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$ $T_j = -40^{\circ}\text{C}$ to 150°C | _ | 1 | - μΛ | | | | | Power Down mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$ $T_j = 150^{\circ}\text{C}$ to $165^{\circ}\text{C}$ | _ | 2 | | | | | | | | | | | | Р | | Run mode | _ | 4.0 | | | | | | | | | I <sub>ADV_S</sub> <sup>(6)</sup> CC | СС | c D | V <sub>DD_HV_ADV</sub> power supply current | Power Down mode<br>T <sub>j</sub> = -40°C to 150°C | _ | 0.04 | mA | | | | | | | | | D | 11.7 | Power Down mode<br>T <sub>j</sub> = 150°C to 165°C | _ | 0.08 | | | | | | | | | Table 25. SARn ADC electrical specification (continued) | Cumah al | | • | Downwater | Canditions | Va | lue | I I m i 4 | |----------------------|----|---|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----------| | Symbol | | С | Parameter | Conditions | Min | Max | Unit | | | | Т | | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V | -4 | 4 | | | | | Р | | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V | -6 | 6 | | | | | Т | Total unadjusted error | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>3 V > V <sub>DD_HV_ADR_S</sub> > 2 V | -6 | 6 | LSB | | TUE <sub>12</sub> | CC | Т | in 12-bit<br>configuration <sup>(7)</sup> | $\begin{split} T_{J} &< 165 ^{\circ}\text{C}, \\ V_{DD\_HV\_ADV} &> 3 \text{V}, \\ V_{DD\_HV\_ADR\_S} &> 3 \text{V} \end{split}$ | <b>–</b> 9 | 9 | (12b) | | | | Т | | $T_J < 165 ^{\circ}\text{C},$<br>$V_{DD\_HV\_ADV} > 3 \text{V},$<br>$3 \text{V} > V_{DD\_HV\_ADR\_S} > 2 \text{V}$ | <b>–11</b> | 11 | | | | | D | | High frequency mode,<br>T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V | <b>–12</b> | 12 | | | | | D | | $\label{eq:mode_state} \begin{split} &\text{Mode 1, T}_{\text{J}} < 150 ^{\circ}\text{C,} \\ &\text{V}_{\text{DD}\_\text{HV}\_\text{ADV}} > 3 \text{ V} \\ &\text{V}_{\text{DD}\_\text{HV}\_\text{ADR}\_\text{S}} > 3 \text{ V} \end{split}$ | -1.5 | 1.5 | | | | | D | | | -2.0 | 2.0 | | | TUE <sub>10</sub> | СС | D | Total unadjusted error<br>in 10-bit | $\begin{split} &\text{Mode 1, T}_{\text{J}} < 165 ^{\circ}\text{C,} \\ &\text{V}_{\text{DD\_HV\_ADV}} > 3 \text{V,} \\ &\text{V}_{\text{DD\_HV\_ADR\_S}} > 3 \text{V} \end{split}$ | -2.5 | 2.5 | LSB | | 10L <sub>10</sub> CC | | D | configuration <sup>(7)</sup> | | -3.5 | 3.5 | (10b) | | | | С | | | -3.0 | 3.0 | | | | | С | | Mode 3, T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V<br>V <sub>DD_HV_ADR_S</sub> > 3 V | -4.0 | 4.0 | | Table 25. SARn ADC electrical specification (continued) | 0 | | | Barranta | 0 | Va | llue | Unit | | | |---------------------|-------------------------|---------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------| | Symbol | | С | Parameter | Conditions | Min | Max | Unit | | | | | | | | $V_{IN} < V_{DD\_HV\_ADV}$ $V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$ $\in [0:25 \text{ mV}]$ | -1 | 1 | | | | | | | | | $V_{IN} < V_{DD\_HV\_ADV}$ $V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$ $\in [25:50 \text{ mV}]$ | -2 | 2 | | | | | | | | | $ \begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ & V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \\ & \in [50:75 \text{ mV}] \end{aligned} $ | -4 | 4 | | | | | | | | | V <sub>IN</sub> < V <sub>DD_HV_ADV</sub><br>V <sub>DD_HV_ADR</sub> − V <sub>DD_HV_ADV</sub><br>∈ [75:100 mV] | -6 | 6 | | | | | ΔTUE <sub>12</sub> | ΔTUE <sub>12</sub> CC D | CC D | СС | D | TUE degradation due to $V_{DD\_HV\_ADR}$ offset with respect to $V_{DD\_HV\_ADV}$ | $ \begin{vmatrix} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [0:25 \text{ mV}] $ | -2.5 | 2.5 | LSB<br>(12b) | | | | | | | $ \begin{vmatrix} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [25:50 \text{ mV}] $ | -4 | 4 | | | | | | | | | | | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [50:75 \text{ mV}] \end{aligned}$ | -7 | 7 | | | | | | $\begin{aligned} &V_{DD\_HV\_ADV} < V_{IN} < \\ &V_{DD\_HV\_ADR} \\ &V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ &\in [75:100 \text{ mV}] \end{aligned}$ | -12 | 12 | | | | | TUE <sub>INJ2</sub> | СС | Т | TUE degradation addition, due to current injection in I <sub>INJ2</sub> range. <sup>(8)</sup> | See Operating Conditions chapter <i>Table 5</i> , I <sub>INJ2</sub> parameter. | 4 | ⊦8 | LSB | | | | DNL <sup>(9)</sup> | DNL <sup>(9)</sup> CC - | P Differential non- | Standard frequency mode,<br>V <sub>DD_HV_ADV</sub> > 4 V<br>V <sub>DD_HV_ADR_S</sub> > 4 V | -1 | 2 | LSB | | | | | DITE | | Т | linearity | High frequency mode, V <sub>DD_HV_ADV</sub> > 4 V V <sub>DD_HV_ADR_S</sub> > 4 V | -1 | 2 | (12b) | | | <sup>1.</sup> Minimum ADC sample times are dependent on adequate charge transfer from the external driving circuit to the internal sample capacitor. The time constant of the entire circuit must allow the sampling capacitor to charge within 1/2 LSB within the sampling window. Refer to Figure 8 for models of the internal ADC circuit, and the values to use in external RC sizing and calculating the sampling window duration. <sup>3.</sup> Mode2: 5 sampling cycles + 10 conversion cycles at 13.33 MHz. 53/158 <sup>2.</sup> Mode1: 6 sampling cycles + 10 conversion cycles at 13.33 MHz. - 4. Mode3: 6 sampling cycles + 10 conversion cycles at 16 MHz. - I<sub>ADCREFH</sub> and I<sub>ADCREFL</sub> are independent from ADC clock frequency. It depends on conversion rate: consumption is driven by the transfer of charge between internal capacitances during the conversion. - 6. Current parameter values are for a single ADC. - 7. TUE is granted with injection current within the range defined in Table 24, for parameters classified as T and D. - 8. All channels of all SAR-ADC12bit and SAR-ADC10bit are impacted with same degradation, independently from the ADC and the channel subject to current injection. - 9. DNL is granted with injection current within the range defined in Table 24, for parameters classified as T and D. ### 3.12.3 SAR ADC 10 bit electrical specification The ADC comparators are 10-bit Successive Approximation Register analog-to-digital converters with full capacitive DAC. The SARn architecture allows input channel multiplexing. Note: The functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maximum may affect device reliability or cause permanent damage to the device. Table 26. ADC-Comparator electrical specification | Symbol | | С | Parameter | Conditions | Val | lue | Unit | | |---------------------------|----|---|--------------------------------|-------------------------|----------------------|-------|--------|--| | Syllibol | | C | Farameter | Conditions | Min | Max | | | | f | SR | Р | · Clock frequency | Standard frequency mode | 7.5 | 13.33 | MHz | | | f <sub>ADCK</sub> | SK | Т | Clock frequency | High frequency mode | >13.33 | 16.0 | IVITIZ | | | t <sub>ADCINIT</sub> | SR | _ | ADC initialization time | _ | 1.5 | _ | μs | | | t <sub>ADCBIASINIT</sub> | SR | _ | ADC BIAS initialization time | _ | 5 | _ | μs | | | t <sub>ADCPRECH</sub> | SR | Т | ADC precharge time | _ | 1/f <sub>ADCK</sub> | _ | μs | | | 41/ | SR | D | Precharge voltage | T <sub>J</sub> < 150 °C | 0 | 0.25 | V | | | $\Delta V_{PRECH}$ | SK | D | precision | T <sub>J</sub> < 165 °C | 0 | 0.3 | V | | | + | SR | Р | ADC sample time <sup>(1)</sup> | 10-bit ADC mode | 5/f <sub>ADCK</sub> | _ | μs | | | t <sub>ADCSAMPLE</sub> SR | | - | ADC sample time. | ADC comparator mode | 2/f <sub>ADCK</sub> | _ | μs | | | + | SR | Р | ADC evaluation time | 10-bit ADC mode | 10/f <sub>ADCK</sub> | _ | 110 | | | <sup>t</sup> ADCEVAL | SK | D | ADC evaluation time | ADC comparator mode | 2/f <sub>ADCK</sub> | _ | μs | | Table 26. ADC-Comparator electrical specification (continued) | | | | _ , | | Va | lue | | | | | | | | |-------------------------------------|----|------|----------------------------|-----------------------------------------------------------------------------------------------------|------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------|----|---------------------------|-------------------------------------------------------------------------------------------------------------|---|---|----| | Symbol | | С | Parameter | Conditions | Min | Max | - Unit | | | | | | | | | | | | Run mode<br>(average across all codes)<br>T <sub>j</sub> = -40°C to 150°C | _ | 7 | | | | | | | | | | | | | Run mode<br>(average across all codes)<br>T <sub>j</sub> = 150°C to 165°C | _ 14 | | | | | | | | | | I <sub>ADCREFH</sub> (2),(3) | СС | Т | ADC high reference current | Power Down mode<br>T <sub>j</sub> = -40°C to 150°C | _ | 1 | μA | | | | | | | | | | | | Power Down mode<br>T <sub>j</sub> = 150°C to 165°C | _ | 2 | | | | | | | | | | | | | ADC comparator mode<br>T <sub>j</sub> = -40°C to 150°C | _ | 19.5 | | | | | | | | | | | | | | | ADC comparator mode<br>T <sub>j</sub> = 150°C to 165°C | _ | 38 | | | | | | | | | | | Run mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$ $T_j = -40^{\circ}\text{C to } 150^{\circ}\text{C}$ | _ | 15 | | | | | | | | | | | | | | | | Run mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$ $T_j = 150^{\circ}\text{C}$ to $165^{\circ}\text{C}$ | _ | 30 | | | | | | I <sub>ADCREFL</sub> <sup>(4)</sup> | СС | CC D | D | D | D | D | CC D | D | ADC low reference current | Power Down mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$ $T_j = -40^{\circ}\text{C}$ to 150°C | _ | 1 | μΑ | | | | | | | | | | | | Power Down mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$ $T_j = 150^{\circ}\text{C}$ to $165^{\circ}\text{C}$ | _ | 2 | | | | | | | ADC comparator mode<br>T <sub>j</sub> = -40°C to 150°C | _ | 20.5 | | | | | | | | | | | | | ADC comparator mode<br>T <sub>j</sub> = 150°C to 165°C | _ | 40 | | | | | | | | | | | Р | | Run mode | _ | 4 | | | | | | | | | I <sub>ADV_S</sub> <sup>(4)</sup> | СС | D | _ | Power Down mode<br>T <sub>j</sub> = -40°C to 150°C | _ | 0.04 | mA | | | | | | | | | | D | | Power Down mode<br>T <sub>j</sub> = 150°C to 165°C | _ | 0.08 | | | | | | | | Table 26. ADC-Comparator electrical specification (continued) | Counch al | | С | Davisastav | Conditions | Va | lue | 11:4 | | |-------------------|--------|----|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|--------|--| | Symbol | Symbol | | Parameter | Conditions | Min | Max | - Unit | | | | | Т | | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V | -2 | 2 | | | | | | Р | | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V | -3 | 3 | | | | | | Т | Total upadjusted arror | $T_J < 150 ^{\circ}\text{C},$<br>$V_{DD\_HV\_ADV} > 3 ^{\circ}\text{V},$<br>$3 ^{\circ}\text{V}_{DD\_HV\_ADR\_S} > 2 ^{\circ}\text{V}$ | -3 | 3 | LSB | | | TUE <sub>10</sub> | CC | СС | Total unadjusted error in 10-bit configuration <sup>(5)</sup> | T <sub>J</sub> < 165 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V | -3 | 3 | (10b) | | | | | Т | Т | | T <sub>J</sub> < 165 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>3 V > V <sub>DD_HV_ADR_S</sub> > 2 V | -4 | 4 | | | | | D | | High frequency mode,<br>T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V | <del>-</del> 3 | 3 | | | Table 26. ADC-Comparator electrical specification (continued) | | | | _ , | | Va | lue | | | | | | | |---------------------|------|------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|--------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | | С | Parameter | Conditions | Min | Max | - Unit | | | | | | | | | | | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in$<br>[0:25 mV] | -1.0 | 1.0 | | | | | | | | | | | | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in$<br>[25:50 mV] | -2.0 | 2.0 | | | | | | | | | | | | $V_{\text{IN}} < V_{\text{DD\_HV\_ADV}}$ $V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \in [50:75 \text{ mV}]$ | -3.5 | 3.5 | | | | | | | | | | | | $ \begin{vmatrix} V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \in \\ [75:100 \text{ mV}] \end{vmatrix} $ | -6.0 | 6.0 | | | | | | | | ΔTUE <sub>10</sub> | CC D | CC D | CC | СС | CC | СС | C D | TUE degradation due to V <sub>DD_HV_ADR</sub> offset with respect to V <sub>DD_HV_ADV</sub> | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in \\ & [0:25 \text{ mV}] \end{aligned}$ | -2.5 | 2.5 | LSB (10b) | | | | | | | | | | | | | | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in \\ & [25:50 \text{ mV}] \end{aligned}$ | | | | | | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in \\ & [50:75 \text{ mV}] \end{aligned}$ | -7.0 | 7.0 | | | | | | | | | | | | $\begin{aligned} &V_{DD\_HV\_ADV} < V_{IN} < \\ &V_{DD\_HV\_ADR} \\ &V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in \\ &[75:100 \text{ mV}] \end{aligned}$ | -12.0 | 12.0 | | | | | | | | TUE <sub>INJ2</sub> | СС | Т | TUE degradation addition, due to current injection in I <sub>INJ2</sub> range. <sup>(4)</sup> | See Operating Conditions chapter <i>Table 5</i> , I <sub>INJ2</sub> parameter. | | 3 | LSB | | | | | | | DNL <sup>(6)</sup> | СС | Р | Differential non-linearity | Standard frequency mode, $V_{DD\_HV\_ADV} > 4 \text{ V}$ $V_{DD\_HV\_ADR\_S} > 4 \text{ V}$ | <b>–</b> 1 | 2 | LSB | | | | | | | DINE, / | | Т | std. mode | High frequency mode, V <sub>DD_HV_ADV</sub> > 4 V V <sub>DD_HV_ADR_S</sub> > 4 V | -1 | 2 | (10b) | | | | | | Minimum ADC sample times are dependent on adequate charge transfer from the external driving circuit to the internal sample capacitor. The time constant of the entire circuit must allow the sampling capacitor to charge within 1/2 LSB within the sampling window. Refer to *Figure 8* for models of the internal ADC circuit, and the values to use in external RC sizing and calculating the sampling window duration. <sup>3.</sup> Current parameter values are for a single ADC. DS11734 Rev 6 57/158 I<sub>ADCREFH</sub> and I<sub>ADCREFL</sub> are independent from ADC clock frequency. It depends on conversion rate: consumption is driven by the transfer of charge between internal capacitances during the conversion. - 4. All channels of all SAR-ADC12bit and SAR-ADC10bit are impacted with same degradation, independently from the ADC and the channel subject to current injection. - 5. TUE is granted with injection current within the range defined in Table 24, for parameters classified as T and D. - 6. DNL is granted with injection current within the range defined in Table 24, for parameters classified as T and D. #### 3.12.4 S/D ADC electrical specification The SDn ADCs are Sigma Delta 16-bit analog-to-digital converters with 333666 Ksps maximum output rate. Note: The functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maximum may affect device reliability or cause permanent damage to the device. S/D ADC is functional in the range 3.0 V < VDD\_HV\_ADV < 4.0 V and 3.0 V < VDD\_HV\_ADR\_D < 4.0 V, but precision of conversion is not guaranteed. Table 27. SDn ADC electrical specification | O make al | | С | D | 0 | | Value | | 11 | |--------------------------------------|--------------------------|------|------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------|--------------------------------|------| | Symbol | Symbol | | Parameter Conditions - | | Min | Тур | Max | Unit | | | | D | | Single ended V <sub>INM</sub> = V <sub>SS_HV_ADR_D</sub> | V <sub>DD</sub> | V <sub>DD_HV_ADR_D</sub> /GAIN | | | | (4) | _PK2PK <sup>(1)</sup> SR | D | Input range peak to peak | Single ended V <sub>INM</sub> = 0.5*V <sub>DD_HV_ADR</sub> _D GAIN = 1 | ±0.5 | 5*V <sub>DD_HV_</sub> AD | R_D | V | | V <sub>IN_PK2PK</sub> <sup>(1)</sup> | | SR | D | $V_{IN\_PK2PK} = V_{INP}^{(2)}$ | Single ended $V_{INM} = 0.5*V_{DD\_HV\_ADR}$ _D GAIN = 2,4,8,16 | ±V <sub>DD</sub> | $\pm V_{DD\_HV\_ADR\_D}$ /GAIN | | | | | D | | Differential,<br>0 < V <sub>IN</sub> <<br>V <sub>DD_HV_IO_MAIN</sub> | $\pm V_{DD\_HV\_ADR\_D}$ /GAIN | | | | | f <sub>ADCD_M</sub> | SR | Р | S/D modulator input<br>Clock 3 | T <sub>J</sub> < 150 °C | 4 | 14.4 | 16 | MHz | | f <sub>IN</sub> | SR | Р | Input signal frequency | _ | 0.01 | _ | 75 <sup>(4)</sup> | kHz | | | | | | Default Filter Mode<br>effective OSR = 24 <sup>(5)</sup> | _ | _ | 333 | | | £ | | | Output conversion | Modified Filter Mode effective OSR = 12 <sup>(5)</sup> | _ | _ | 666 | kono | | f <sub>ADCD_S</sub> SR | SR D | rate | Bypass FIR Mode<br>effective OSR = 24 <sup>(5)</sup> | _ | _ | 333 | - ksps | | | | | | | External Filter Mode effective OSR = 6 <sup>(5)</sup> | _ | _ | 1333 | | Table 27. SDn ADC electrical specification (continued) | 0 | | _ | 5 | 0 | | Value | | 11.34 | | | |------------------------------------|----|------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|-------|------|----| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | | 00 | _ | 0 1: 1: | Internal modulator | 24 | _ | 1024 | _ | | | | _ | CC | ט | Oversampling ratio | External modulator | _ | _ | 256 | _ | | | | RESOLUTION | СС | D | S/D register resolution <sup>(6)</sup> | 2's complement notation | | 16 | | bit | | | | GAIN | SR | D | ADC gain | Defined via ADC_SD[PGA] register. Only integer powers of 2 are valid gain values. | 1 | _ | 16 | _ | | | | | | С | | Before calibration<br>(applies to gain<br>setting = 1) | _ | _ | 1 | % | | | | | | | | After calibration, $ \Delta V_{DD\_HV\_ADR\_D} < 5\% $ $ \Delta V_{DD\_HV\_ADV\_D} < 10\% $ $ \Delta T_J < 50~C $ | ı | | 5 | | | | | δ <sub>GAIN</sub> <sup>(7)</sup> | СС | D | Absolute value of the ADC gain error | After calibration, $ \Delta V_{DD\_HV\_ADR\_D} < 5\% $ $ \Delta V_{DD\_HV\_ADV\_D} < 10\% $ $ \Delta T_J < 100 \ ^{\circ}C $ | 1 | | 7.5 | - mV | | | | | | | | After calibration, $ \Delta V_{DD\_HV\_ADR\_D} < 5\% $ $ \Delta V_{DD\_HV\_ADV\_D} < 10\% $ $ \Delta T_J < 150 \ ^{\circ}C $ | - | | 10 | IIIV | | | | | | | | | | After calibration, $ \Delta V_{DD\_HV\_ADR\_D} < 5\% $ $ \Delta V_{DD\_HV\_ADV\_D} < 10\% $ $ \Delta T_J < 165 \ ^{\circ}C $ | _ | _ | 12.5 | | | | | Р | | Before calibration<br>(applies to all gain<br>settings – 1, 2, 4, 8, 16) | | 10*<br>(1+1/gain) | 65 | mV | | | | V <sub>OFFSET</sub> C | CC | CC D | Conversion | After calibration, $\Delta V_{DD\_HV\_ADR\_D} < 10\%$ $\Delta T_J < 50\ ^{\circ}C$ | _ | _ | 5 | | | | | | | | | | offset <sup>(8),(9),(10)</sup> | After calibration, $\Delta V_{DD\_HV\_ADR\_D} < 10\%$ $\Delta T_J < 100$ °C | _ | _ | 7.5 | mV | | | | | | | | After calibration, $\Delta V_{DD\_HV\_ADR\_D} < 10\%$ $\Delta T_J < 150 ^{\circ}C$ | 0.5 | _ | 19 | | Table 27. SDn ADC electrical specification (continued) | Symbol | | • | Doromotor | Conditions | | Value | | Unit | |----------------------------------------|----|---|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------|-------|-----|--------| | Symbol | | С | Parameter | Conditions | Min Typ Max | | Max | - Unit | | | | Р | | $4.0 < V_{DD\_HV\_ADV} < 5.5$<br>$V_{DD\_HV\_ADR\_D} = V_{DD\_H}$<br>$V\_ADV$<br>GAIN = 1<br>$T_J < 150 °C$ | 80 | I | _ | | | | | С | | $4.0 < V_{DD\_HV\_ADV} < 5.5$ $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV}$ $GAIN = 2$ $T_{J} < 150 °C$ | 77 | - | _ | | | SNR <sub>DIFF150</sub> <sup>(11)</sup> | СС | С | Signal to noise ratio<br>in differential mode<br>150 ksps output<br>rate <sup>(12)</sup> | $4.0 < V_{DD\_HV\_ADV} < 5.5$ $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV}$ $GAIN = 4$ $T_{J} < 150 °C$ | 74 | ı | _ | dBFS | | | | С | | $4.0 < V_{DD\_HV\_ADV} < 5.5$ $V_{DD\_HV\_ADR\_D} =$ $V_{DD\_HV\_ADV}$ $GAIN = 8$ $T_{J} < 150 °C$ | 71 | - | _ | | | | | D | | $4.0 < V_{DD\_HV\_ADV} < 5.5$ $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV}$ $GAIN = 16$ $T_{J} < 150 °C$ | 68 | ı | _ | | Table 27. SDn ADC electrical specification (continued) | Cumbal | | С | Doromotor | Conditions | | Value | | Unit | |----------------------------------------|----|---|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|-----|------| | Symbol | | C | Parameter | Conditions | | | Max | Unit | | | | Р | P \\ | $ \begin{array}{l} 4.0 < V_{DD\_HV\_ADV} < 5.5 \\ V_{DD\_HV\_ADR\_D} = \\ V_{DD\_HV\_ADV} \\ GAIN = 1 \\ T_{J} < 150 \ ^{\circ}C \\ \end{array} $ | 71 | _ | _ | | | | | С | | $ \begin{aligned} &4.0 < V_{DD\_HV\_ADV} < 5.5 \\ &V_{DD\_HV\_ADR\_D} = \\ &V_{DD\_HV\_ADV} \\ &GAIN = 2 \\ &T_{J} < 150 \ ^{\circ}C \end{aligned} $ | 68 | _ | _ | | | SNR <sub>DIFF333</sub> <sup>(11)</sup> | СС | С | Signal to noise ratio<br>in differential mode<br>333 ksps output<br>rate <sup>(12)</sup> | $ \begin{aligned} &4.0 < V_{DD\_HV\_ADV} < 5.5 \\ &V_{DD\_HV\_ADR\_D} = \\ &V_{DD\_HV\_ADV} \\ &GAIN = 4 \\ &T_J < 150 \ ^{\circ}C \end{aligned} $ | 65 | _ | _ | dBFS | | | | С | | $4.0 < V_{DD\_HV\_ADV} < 5.5$ $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV}$ $GAIN = 8$ $T_{J} < 150 °C$ | 62 | _ | _ | | | | | D | | $ \begin{aligned} &4.0 < V_{DD\_HV\_ADV} < 5.5 \\ &V_{DD\_HV\_ADR\_D} = \\ &V_{DD\_HV\_ADV} \\ &GAIN = 16 \\ &T_{J} < 150 \ ^{\circ}C \end{aligned} $ | 60 | _ | _ | | Table 27. SDn ADC electrical specification (continued) | | | _ | | | | Value | | | |--------------------------------------|----|---|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | Р | | 4.0 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR_D</sub> =<br>V <sub>DD_HV_ADV</sub><br>GAIN = 1<br>T <sub>J</sub> < 150 °C | 74 | _ | _ | | | | | | | 4.0 < V <sub>DD_HV_ADV</sub> < 5.5<br>V <sub>DD_HV_ADR_D</sub> =<br>V <sub>DD_HV_ADV</sub><br>GAIN = 2<br>T <sub>J</sub> < 150 °C | 71 | _ | _ | | | SNR <sub>SE150</sub> <sup>(11)</sup> | СС | Т | Signal to noise ratio<br>in single ended<br>mode 150 ksps<br>output rate <sup>(12)</sup> | $4.0 < V_{DD\_HV\_ADV} < 5.5$ $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV}$ $GAIN = 4$ $T_{J} < 150 °C$ | 68 | _ | _ | dBFS | | | | | | $4.0 < V_{DD\_HV\_ADV} < 5.5$ $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV}$ $GAIN = 8$ $T_{J} < 150 °C$ | 65 | _ | _ | | | | | D | | $4.0 < V_{DD\_HV\_ADV} < 5.5$ $V_{DD\_HV\_ADR\_D} =$ $V_{DD\_HV\_ADV}$ $GAIN = 16$ $T_{J} < 150 °C$ | 62 | _ | _ | | | $\Delta_{\sf SNR165C}$ | СС | С | 165 °C Signal to noise ratio impact | Any GAIN<br>150 °C < T <sub>J</sub> < 165 °C | -9 | _ | _ | dBFS | | $\Delta_{\sf SNRINJ2}$ | СС | Т | TUE degradation addition, due to current injection in I <sub>INJ2</sub> range. | See Operating<br>Conditions chapter<br>Table 5, I <sub>INJ2</sub><br>parameter <sup>(13)</sup> | _ | _ | -9 | dBFS | | | | Р | | GAIN = 1 | 60 | _ | _ | | | | | С | | GAIN = 2 | 60 | _ | _ | | | SFDR | СС | С | Spurious free dynamic range | GAIN = 4 | 60 | _ | _ | dBc | | | | С | 3 | GAIN = 8 | 60 | _ | _ | _ | | | | D | | GAIN = 16 | 60 | _ | _ | | | | | D | | GAIN = 1 | 900 | 1125 | 1350 | | | | | D | Differential input | GAIN = 2 | 550 | 700 | 900 | _ | | Z <sub>DIFF</sub> | СС | | impedance | GAIN = 4 | 250 | 350 | 450 | kΩ | | | | D | $(f_{ADCD_M} = 16 \text{ MHz})$ | GAIN = 8 | 180 | 225 | 270 | _ | | | | D | | GAIN = 16 | 180 | 225 | 270 | | Table 27. SDn ADC electrical specification (continued) | O wash at | | | D | O a maliki a ma | | Value | | Unit | | | |-----------------------|-------------------------|---|-------------------------------------------|-------------------------------------------------------------|------|----------------------------------------------------------------|--------------------------------|------------------------------------|---|--| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | D | | GAIN = 1 | 1250 | 1600 | 2000 | | | | | | | D | Common mode | GAIN = 2 | 900 | 1150 | 1450 | | | | | Z <sub>CM</sub> | СС | D | input impedance | GAIN = 4 | 620 | 850 | 1050 | kΩ | | | | | | D | (f <sub>ADCD_M</sub> = 16 MHz) | GAIN = 8 | 450 | 580 | 720 | | | | | | | D | | GAIN = 16 | 450 | 580 | 720 | | | | | R <sub>BIAS</sub> | СС | D | Bias resistance | _ | 120 | 160 | 200 | kΩ | | | | V <sub>BIAS</sub> | СС | D | Bias voltage | _ | _ | V <sub>DD_HV</sub><br><sub>ADR_D</sub> /2 | _ | ٧ | | | | ΔV <sub>INTCM</sub> | СС | D | common mode<br>input reference<br>voltage | - | -12 | (V <sub>DD_HV_</sub><br>ADV +<br>V <sub>SS_HV_</sub><br>ADV)/2 | +12 | % | | | | δV <sub>BIAS</sub> | СС | D | Bias voltage accuracy | _ | -2.5 | _ | +2.5 | % | | | | V <sub>cmrr</sub> | СС | Т | Common mode rejection ratio | | 50 | _ | _ | dB | | | | R <sub>Caaf</sub> | SR | D | Anti-aliasing filter | External series resistance | _ | _ | 20 | kΩ | | | | ouu. | CC | D | - | Filter capacitances | 180 | _ | _ | pF | | | | | | | | Default filter mode<br>Bypass FIR mode | | _ | 0.333 *<br>f <sub>ADCD_S</sub> | | | | | £ | 000 | _ | Pass band <sup>(14)</sup> | Modified bandwidth mode | | _ | 0.166 *<br>f <sub>ADCD_S</sub> | <br> | | | | f <sub>PASSBAND</sub> | СС | ט | Pass band | External filter mode<br>(OSR = 75) | 0.01 | _ | 0.066 *<br>f <sub>ADCD_S</sub> | kHz | | | | | | | | External filter mode (All OSR, expect 75) | | _ | 0.083 *<br>f <sub>ADCD_S</sub> | | | | | $\delta_{RIPPLE}$ | СС | D | Pass band ripple <sup>(15)</sup> | f <sub>PASSBAND</sub> range | -1 | _ | 1 | % | | | | | | | | [0.5 * f <sub>ADCD_S</sub> ,<br>1.0 * f <sub>ADCD_S</sub> ] | 40 | _ | _ | | | | | | F <sub>rolloff</sub> CC | | Stop band | [1.0 * f <sub>ADCD_S</sub> ,<br>1.5 * f <sub>ADCD_S</sub> ] | 54 | _ | _ | | | | | F <sub>rolloff</sub> | | | attenuation Default filter | [1.5 * f <sub>ADCD_S</sub> ,<br>2.0 * f <sub>ADCD_S</sub> ] | 84 | _ | _ | dB | | | | | | | | | | | mode <sup>(16)</sup> | [2.0 * f <sub>ADCD_S</sub> , 100 — | _ | | | | | | | [2.5 * f <sub>ADCD_S</sub> ,<br>f <sub>ADCD_M</sub> /2] | 78 | _ | _ | | | | Table 27. SDn ADC electrical specification (continued) | O wash at | | | D | 0 | | Value | | 11!4 | |----------------------|----|-----|---------------------------------|----------------------------------------------------------------|-----|-------|-----|------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | [0.25 * f <sub>ADCD_S</sub> ,<br>0.5 * f <sub>ADCD_S</sub> ] | 40 | _ | _ | | | | | | Stop band | [0.5 * f <sub>ADCD_S</sub> ,<br>0.75 * f <sub>ADCD_S</sub> ] | 54 | _ | _ | | | F <sub>rolloff</sub> | СС | D | attenuation Modified bandwidth | [0.75 * f <sub>ADCD_S</sub> ,<br>1.0 * f <sub>ADCD_S</sub> ] | 78 | | _ | dB | | | | | mode <sup>(16)</sup> | [1.0 * f <sub>ADCD_S</sub> ,<br>1.25 * f <sub>ADCD_S</sub> ] | 100 | _ | _ | | | | | | | [1.25 * f <sub>ADCD_S</sub> ,<br>1.0 * f <sub>ADCD_M</sub> /2] | 67 | _ | _ | | | | | | | [0.5 * f <sub>ADCD_S</sub> ,<br>1.0 * f <sub>ADCD_S</sub> ] | 3 | _ | _ | | | | | | Stop band | [1.0 * f <sub>ADCD_S</sub> ,<br>1.5 * f <sub>ADCD_S</sub> ] | 15 | _ | _ | | | F <sub>rolloff</sub> | СС | D | attenuation External Filter | [1.5 * f <sub>ADCD_S</sub> ,<br>2.0 * f <sub>ADCD_S</sub> ] | 41 | _ | _ | dB | | | | | mode <sup>(16)</sup> | [2.0 * f <sub>ADCD_S</sub> ,<br>2.5 * f <sub>ADCD_S</sub> ] | 58 | _ | _ | | | | | | | [2.5 * f <sub>ADCD_S</sub> ,<br>f <sub>ADCD_M</sub> /2] | 52 | _ | _ | | | | | | | [0.5 * f <sub>ADCD_S</sub> ,<br>1.0 * f <sub>ADCD_S</sub> ] | 15 | _ | _ | | | | | | Stop band | [1.0 * f <sub>ADCD_S</sub> ,<br>1.5 * f <sub>ADCD_S</sub> ] | 52 | _ | _ | | | F <sub>rolloff</sub> | СС | C D | attenuation<br>Bypass FIR | [1.5 * f <sub>ADCD_S</sub> ,<br>2.0 * f <sub>ADCD_S</sub> ] | 53 | _ | _ | dB | | | | | mode <sup>(16)</sup> | [2.0 * f <sub>ADCD_S</sub> ,<br>2.5 * f <sub>ADCD_S</sub> ] | 70 | _ | _ | | | | | | | [2.5 * f <sub>ADCD_S</sub> ,<br>f <sub>ADCD_M</sub> /2] | 70 | _ | _ | | Table 27. SDn ADC electrical specification (continued) | 0 | | • | 5 | 0 | | Value | | 11.24 | | | | |------------------|----|---|-------------------------------|----------------------------------------------------|-----|-------|----------|-------|---|-------|--| | Symbol | | С | Parameter Conditions | | Min | Тур | Max | Unit | | | | | | | | | Within pass band – Tclk is f <sub>ADCD_M</sub> / 2 | _ | _ | _ | _ | | | | | | | | | OSR = 24 | _ | _ | 191.5 | | | | | | | | | | OSR = 28 | _ | _ | 223 | | | | | | | | | | OSR = 32 | _ | _ | 254.5 | | | | | | | | | | OSR = 36 | _ | _ | 286 | | | | | | | | | | OSR = 40 | _ | _ | 317.5 | | | | | | | | | | OSR = 44 | _ | _ | 349 | | | | | | | | | | OSR = 48 | _ | _ | 380.5 | | | | | | | | | | OSR = 56 | _ | _ | 443.5 | | | | | | | | | | OSR = 64 | _ | _ | 506.5 | | | | | | | | | | | | | OSR = 72 | _ | _ | 569.5 | | | | | | Group delay<br>Default filter | OSR = 75 | _ | _ | 550 | | | | | | $\delta_{GROUP}$ | CC | D | mode <sup>(16)</sup> | OSR = 80 | _ | _ | 632.5 | Talle | | | | | | | | | OSR = 88 | _ | _ | 695.5 | Tclk | | | | | | | | | OSR = 96 | _ | _ | 758.5 | | | | | | | | | | OSR = 112 | _ | _ | 884.5 | | | | | | | | | | OSR = 128 | _ | _ | 1010.5 | | | | | | | | | | OSR = 144 | _ | _ | 1136.5 | | | | | | | | | | OSR = 160 | _ | _ | 1262.5 | | | | | | | | | | OSR = 176 | _ | _ | 1388.5 | | | | | | | | | | OSR = 192 | _ | _ | 1514.5 | | | | | | | | | | OSR = 224 | _ | _ | 1766.5 | | | | | | | | | | OSR = 256 | _ | _ | 2018.5 | | | | | | | | | | OSR = 512 | _ | _ | 4034.5 | 1 | | | | | | | | | OSR = 1024 | _ | _ | 8066.5 | 1 | | | | Table 27. SDn ADC electrical specification (continued) | O. mah al | | _ | B | 0 - 11 414 - 11 - | | Value | | 11 | | |------------------|----|---|---------------------------------|-------------------|----------------------------------------------------|-------|--------|------|---| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | | Within pass band – Tclk is f <sub>ADCD_M</sub> / 2 | _ | _ | _ | _ | | | | | | OSR = 24 | _ | _ | 203.5 | | | | | | | | OSR = 28 | _ | _ | 237 | | | | | | | | OSR = 32 | _ | _ | 270.5 | | | | | | | | OSR = 36 | _ | _ | 304 | | | | | | | | OSR = 40 | _ | _ | 337.5 | | | | | | | | OSR = 44 | _ | _ | 371 | | | | | | | | OSR = 48 | _ | _ | 404.5 | | | | | | | | OSR = 56 | _ | _ | 471.5 | | | | | | | | OSR = 64 | _ | | 538.5 | | | | | | | 0 11 | OSR = 72 | _ | | 605.5 | 1 | | | | | | Group delay Modified bandwidth | OSR = 75 | _ | _ | 580 | | | | $\delta_{GROUP}$ | CC | D | mode <sup>(16)</sup> | OSR = 80 | _ | _ | 672.5 | Tclk | | | | | | | OSR = 88 | _ | _ | 739.5 | TCIK | | | | | | | OSR = 96 | _ | _ | 806.5 | | | | | | | | OSR = 112 | _ | | 940.5 | | | | | | | | OSR = 128 | _ | _ | 1074.5 | | | | | | | | OSR = 144 | _ | _ | 1208.5 | | | | | | | | OSR = 160 | _ | | 1342.5 | | | | | | | | OSR = 176 | _ | | 1476.5 | | | | | | | | OSR = 192 | _ | _ | 1610.5 | | | | | | | | OSR = 224 | _ | _ | 1878.5 | | | | | | | | OSR = 256 | _ | _ | 2146.5 | | | | | | | | OSR = 512 | _ | _ | 4290.5 | | | | | | | | OSR = 1024 | | _ | 8578.5 | | | Table 27. SDn ADC electrical specification (continued) | Oh al | | С | Damanatan | O and distinguish | | Value | | 11!4 | | | | |------------------|--------|---|----------------------|----------------------------------------------------|-----|---------------------------|----------|------|---|-------|--| | Symbol | Symbol | | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | | | Within pass band – Tclk is f <sub>ADCD_M</sub> / 2 | _ | _ | _ | _ | | | | | | | | | OSR = 24 | _ | _ | 62.5 | | | | | | | | | | OSR = 28 | _ | _ | 72.5 | | | | | | | | | | OSR = 32 | _ | _ | 82.5 | | | | | | | | | | OSR = 36 | _ | _ | 92.5 | | | | | | | | | | OSR = 40 | _ | _ | 102.5 | | | | | | | | | | OSR = 44 | _ | _ | 112.5 | | | | | | | | | | OSR = 48 | _ | _ | 122.5 | | | | | | | | | | OSR = 56 | _ | _ | 142.5 | | | | | | | | | | OSR = 64 | _ | _ | 162.5 | | | | | | | | | | | | | OSR = 72 | _ | _ | 182.5 | | | _ | | | | | | Group delay<br>Bypass FIR | OSR = 75 | _ | _ | 190 | | | $\delta_{GROUP}$ | CC | D | mode <sup>(16)</sup> | OSR = 80 | _ | _ | 202.5 | Tclk | | | | | | | | | OSR = 88 | _ | _ | 222.5 | ICIK | | | | | | | | | OSR = 96 | _ | _ | 242.5 | | | | | | | | | | OSR = 112 | _ | _ | 282.5 | | | | | | | | | | OSR = 128 | _ | _ | 322.5 | | | | | | | | | | OSR = 144 | _ | _ | 362.5 | | | | | | | | | | OSR = 160 | _ | _ | 402.5 | | | | | | | | | | OSR = 176 | _ | _ | 442.5 | | | | | | | | | | OSR = 192 | _ | _ | 482.5 | | | | | | | | | | OSR = 224 | _ | _ | 562.5 | | | | | | | | | | OSR = 256 | _ | _ | 642.5 | ] | | | | | | | | | OSR = 512 | _ | _ | 1282.5 | | | | | | | | | | OSR = 1024 | _ | _ | 2562.5 | | | | | Table 27. SDn ADC electrical specification (continued) | | | | _ , | | | Value | | | |----------------------|----|---|--------------------------------------------------------------|----------------------------------------------------|-----|-------------------------------|------------------------------------------|-------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | Within pass band – Tclk is f <sub>ADCD_M</sub> / 2 | _ | _ | _ | _ | | | | | | OSR = 24 | _ | _ | 29.5 | | | | | | | OSR = 28 | _ | _ | 34 | | | | | | | OSR = 32 | _ | _ | 38.5 | | | | | | | OSR = 36 | _ | _ | 43 | | | | | | | OSR = 40 | _ | _ | 47.5 | | | | | | | OSR = 44 | _ | _ | 52 | | | | | | | OSR = 48 | _ | _ | 56.5 | | | | | | | OSR = 56 | _ | _ | 65.5 | | | | | | | OSR = 64 | _ | _ | 74.5 | | | | | | | OSR = 72 | _ | _ | 83.5 | | | | | | Group delay<br>External filter | OSR = 75 | _ | _ | 86.875 | | | $\delta_{GROUP}$ | CC | D | mode <sup>(16)</sup> | OSR = 80 | _ | _ | 92.5 | T-111 | | | | | | OSR = 88 | _ | _ | 101.5 | Tclk | | | | | | OSR = 96 | _ | _ | 110.5 | | | | | | | OSR = 112 | _ | _ | 128.5 | | | | | | | OSR = 128 | _ | _ | 146.5 | | | | | | | OSR = 144 | _ | _ | 164.5 | | | | | | | OSR = 160 | _ | _ | 182.5 | | | | | | | OSR = 176 | _ | _ | 200.5 | | | | | | | OSR = 192 | _ | _ | 218.5 | | | | | | | OSR = 224 | _ | _ | 254.5 | | | | | | | OSR = 256 | _ | _ | 290.5 | | | | | | | OSR = 512 | _ | _ | 578.5 | | | | | | | OSR = 1024 | _ | _ | 1154.5 | | | f <sub>HIGH</sub> | СС | D | High pass filter 3dB frequency | Enabled | _ | 10e-5*<br>f <sub>ADCD_S</sub> | _ | _ | | t <sub>STARTUP</sub> | СС | D | Start-up time from power down state | _ | _ | _ | 100 | μs | | | | 1 | Latency between input data and | HPF = ON | _ | _ | δ <sub>GROUP</sub> + f <sub>ADCD_S</sub> | _ | | <sup>t</sup> LATENCY | CC | D | converted data<br>(input mux not<br>changed) <sup>(17)</sup> | HPF = OFF | _ | _ | $\delta_{GROUP}$ | _ | | Symphol | | ) | Parameter | Conditions | | Value | | Unit | |-----------------------|----|---|--------------------------------------------------------------|---------------------------------------------------------|-------------|-------|----------------------------------------------------|------| | Symbol | | С | Parameter | Conditions | Min Typ Max | | Max | Unit | | | СС | _ | Settling time after | Analog inputs are<br>muxed<br>HPF = ON | _ | _ | 2*δ <sub>GROUP</sub><br>+<br>3*f <sub>ADCD_S</sub> | | | t <sub>SETTLING</sub> | | | mux change | HPF = OFF | _ | _ | 2*δ <sub>GROUP</sub><br>+<br>2*f <sub>ADCD_S</sub> | | | todrecovery | СС | D | Overdrive recovery time | After input comes within range from saturation HPF = ON | _ | _ | 2*δ <sub>GROUP</sub><br>+<br>f <sub>ADCD_S</sub> | | | | | | | HPF = OFF | _ | _ | 2*δ <sub>GROUP</sub> | _ | | | | _ | S/D ADC sampling | GAIN = 1, 2, 4, 8 | _ | _ | 75*GAIN | fF | | C <sub>S_D</sub> | CC | ט | capacitance after sampling switch <sup>(18)</sup> | GAIN = 16 | _ | _ | 600 | fF | | IBIAS | СС | D | Bias consumption | At least 1 ADCD enabled | _ | _ | 5 | mA | | I <sub>ADV_D</sub> | СС | С | V <sub>DD_HV_ADV</sub><br>power supply<br>current (each ADC) | ADCD enabled | _ | _ | 3.5 | mA | | ΣΙ | СС | _ | Sum of all ADC reference | ADCD enabled<br>T <sub>j</sub> = -40°C to 150°C | _ | _ | 80 | μΑ | | Σl <sub>ADR_D</sub> | | | consumption <sup>(19)</sup> | ADCD enabled<br>T <sub>j</sub> = 150°C to 165°C | _ | _ | 160 | μΑ | Table 27. SDn ADC electrical specification (continued) - 1. For input voltage above the maximum and below the clamp voltage of the input pad, there is no latch-up concern, and the signal will only be 'clipped'. - 2. $V_{\text{INP}}$ is the input voltage applied to the positive terminal of the SDADC. - 3. $V_{\text{INM}}$ is the input voltage applied to the negative terminal of the SDADC. - 4. Maximum input of 166.67 KHz supported with reduced accuracy. See SNR specifications. - 5. Configured oversampling rate: SDADC\_MCR[PDR] = 24. - 6. When using a GAIN setting of 16, the conversion result will always have a value of zero in the least significant bit. This gives an effective resolution of 15 bits. - The absolute value of the ADC gain error (|δGAIN|) after calibration is applicable in differential mode only. In single-ended mode after calibration, this value should be considered as 25mV. - 8. Offset and gain error due to temperature drift can occur in either direction (+/-) for each of the SDADCs on the device. - 9. Calibration of gain is possible when gain = 1. Offset Calibration should be done with respect to 0.5\*VDD\_HV\_ADR\_D for "differential mode" and "single ended mode with negative input=0.5\*VDD\_HV\_ADR\_D". Offset Calibration should be done with respect to 0 for "single ended mode with negative input=0". Both offset and Gain Calibration are guaranteed for ±5% variation of VDD\_HV\_ADR\_D, ±10% variation of VDD\_HV\_ADV, and ± 50 °C temperature variation. - 10. Conversion offset error must be divided by the applied gain factor (1, 2, 4, 8, or 16) to obtain the actual input referred offset error. - 11. This parameter is guaranteed by bench validation with a small sample of devices across process variations, and tested in production to a value of 3 dB less. - 12. S/D ADC is functional in the range 3.6 V < V<sub>DD\_HV\_ADV</sub> < 4.0 V and, SNR parameter degrades by 12 dB. Degraded SNR value based on simulation and granted by design. - 13. All channels of all SD-ADCs are impacted with same degradation, independently from the ADC and the channel subject to current injection. - 14. SNR value guaranteed only if external noise on the ADC input pin is attenuated by the required SNR value in the frequency range of f<sub>ADCD M</sub> f<sub>ADCD S</sub> to f<sub>ADCD M</sub> + f<sub>ADCD S</sub>, where f<sub>ADCD M</sub> is the input sampling frequency, and f<sub>ADCD S</sub> is the output sample frequency. A proper external input filter should be used to remove any interfering signals in this frequency range. - 15. The $\pm$ 1% passband ripple specification is equivalent to 20 \* $\log_{10}$ (0.99) = 0.087 dB. - 16. For details, refer to Section 3.12.5: SD ADC filter modes. - 17. Propagation of the information from the pin to the register CDR[CDATA] and flags SFR[DFEF], SFR[DFFF] is given by the different modules that need to be crossed: delta/sigma filters, high pass filter, fifo module, clock domain synchronizers. The time elapsed between data availability at pin and internal S/D module registers is given by the below formula: REGISTER LATENCY = t\_LATENCY + 0.5/f\_ADCD\_S + 2 (~+1)/f\_ADCD\_M + 2(~+1)/f\_{PBRIDGEX\_CLK} where f\_{ADCD\_S} is the frequency of the sampling clock, f\_ADCD\_M is the frequency of the modulator, and f\_PBRIDGEX\_CLK is the frequency of the peripheral bridge clock feeds to the ADC S/D module. The (~+1) symbol refers to the number of clock cycles uncertainty (from 0 to 1 clock cycle) to be added due to resynchronization of the signal during clock domain crossing. Some further latency may be added by the target module (core, DMA, interrupt) controller to process the data received from the ADC S/D module. - 18. This capacitance does not include pin capacitance, that can be considered together with external capacitance, before sampling switch. - 19. Consumption is given after power-up, when steady state is reached. Extra consumption up to 2 mA may be required during internal circuitry set-up. #### 3.12.5 SD ADC filter modes *Table 28* describes the 4 SD ADC filter modes which are controlled by bits BANDSEL, FSEL and EXTFILTER of the Module Configuration Register (MCR). For details, refer to the SPC58xNx Reference Manual. **BANDSEL FSEL EXTFILTER Filter Mode** 0 0 Normal/Default mode 0 0 0 Modified bandwidth mode 1 Х 1 0 Bypass FIR mode External filter mode Х Χ 1 Table 28. Filter modes In normal/default mode, modified bandwidth mode and bypass FIR mode, the output values are not normalized by hardware. To apply normalization by software *Table 29* lists the digital output codes in these modes when input signal is full range. Table 29. Digital output codes in full scale | OSR | MCR[FSEL] = 1<br>MCR[GECEN] = 1 | MCR[FSEL] = 0<br>MCR[BANDSEL] = 0<br>MCR[GECEN] = 1 | MCR[FSEL] = 0<br>MCR[BANDSEL] = 1<br>MCR[GECEN] = 1 | |-----|---------------------------------|-----------------------------------------------------|-----------------------------------------------------| | 24 | 29160 | 31081 | 31095 | | 28 | 29157 | 31077 | 31092 | | 32 | 29158 | 31079 | 31093 | | 36 | 29155 | 31075 | 31090 | | 40 | 29109 | 31026 | 31042 | | 44 | 29121 | 31040 | 31054 | | 48 | 29160 | 31081 | 31095 | | 56 | 29157 | 31077 | 31092 | Table 29. Digital output codes in full scale (continued) | OSR | MCR[FSEL] = 1<br>MCR[GECEN] = 1 | MCR[FSEL] = 0<br>MCR[BANDSEL] = 0<br>MCR[GECEN] = 1 | MCR[FSEL] = 0<br>MCR[BANDSEL] = 1<br>MCR[GECEN] = 1 | |------|---------------------------------|-----------------------------------------------------|-----------------------------------------------------| | 64 | 29158 | 31079 | 31093 | | 72 | 29155 | 31075 | 31090 | | 75 | 29064 | 31128 | 31143 | | 80 | 29109 | 31026 | 31042 | | 88 | 29121 | 31040 | 31054 | | 96 | 29160 | 31081 | 31095 | | 112 | 29157 | 31078 | 31092 | | 128 | 29158 | 31079 | 31093 | | 144 | 29155 | 31076 | 31089 | | 160 | 29109 | 31026 | 31042 | | 176 | 29121 | 31040 | 31054 | | 192 | 29160 | 31081 | 31095 | | 224 | 29157 | 31078 | 31092 | | 256 | 29158 | 31079 | 31093 | | 512 | 29158 | 31079 | 31093 | | 1024 | 29158 | 31079 | 31093 | # 3.13 Temperature Sensor The following table describes the temperature sensor electrical characteristics. Table 30. Temperature sensor electrical characteristics | Symbol | | С | Parameter | Conditions | Value | | | Unit | |-------------------|----|---|------------------------------|-------------------------|------------|------|-----|--------| | | | | | | Min | Тур | Max | ) Oill | | _ | СС | _ | Temperature monitoring range | _ | -40 | _ | 165 | °C | | T <sub>SENS</sub> | СС | Т | Sensitivity | _ | _ | 5.18 | _ | mV/°C | | T <sub>ACC</sub> | СС | Р | Accuracy | T <sub>J</sub> < 150 C | -3 | _ | 3 | °C | | | | С | | T <sub>J</sub> < 165 °C | <b>–</b> 7 | _ | 7 | | ## 3.14 LFAST pad electrical characteristics The LFAST(LVDS Fast Asynchronous Serial Transmission) pad electrical characteristics apply to both the SIPI and high-speed debug serial interfaces on the device. The same LVDS pad is used for the Microsecond Channel (MSC) and DSPI LVDS interfaces, with different characteristics given in the following tables. ### 3.14.1 LFAST interface timing diagrams Figure 9. LFAST and MSC/DSPI LVDS timing definition 73/158 Figure 10. Power-down exit time Figure 11. Rise/fall time ### 3.14.2 LFAST and MSC/DSPI LVDS interface electrical characteristics The following table contains the electrical characteristics for the LFAST interface. Table 31. LVDS pad startup and receiver electrical characteristics<sup>(1),(2)</sup> | Symbol | | С | Parameter | Conditions | | Value | | Unit | |------------------------|----------------------------|---|---------------------------------------------------------------------|------------|-----|-------|------|-------| | | | C | T diameter | Conditions | Min | Тур | Max | Oilit | | | STARTUP <sup>(3),(4)</sup> | | | | | | | | | t <sub>STRT_BIAS</sub> | СС | Т | Bias current reference startup time <sup>(5)</sup> | _ | ı | 0.5 | 4 | μs | | t <sub>PD2NM_TX</sub> | СС | Т | Transmitter startup time (power down to normal mode) <sup>(6)</sup> | _ | - | 0.4 | 2.75 | μs | Table 31. LVDS pad startup and receiver electrical characteristics<sup>(1),(2)</sup> (continued) | Symbo | | С | Doromotor | Conditions | | Value | | Unit | |------------------------|----|---|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|---------------------|------| | Symbo | ı | C | Parameter | Conditions | Min | Тур | Max | Unit | | t <sub>SM2NM_TX</sub> | СС | Т | Transmitter startup time (sleep mode to normal mode) <sup>(7)</sup> | Not applicable to the MSC/DSPI LVDS pad | _ | 0.4 | 0.6 | μs | | t <sub>PD2NM_RX</sub> | СС | Т | Receiver startup time (power down to normal mode) <sup>(8)</sup> | _ | _ | 20 | 40 | ns | | t <sub>PD2SM_RX</sub> | СС | Т | Receiver startup time (power down to sleep mode) <sup>(9)</sup> | Not applicable to the MSC/DSPI LVDS pad | _ | 20 | 50 | ns | | I <sub>LVDS_BIAS</sub> | CC | D | LVDS bias current consumption | Tx or Rx enabled | _ | _ | 0.95 | mA | | | • | | TRANSMISSION LINE CHA | RACTERISTICS (PCB Ti | ack) | | | | | $Z_0$ | SR | D | Transmission line characteristic impedance | _ | 47.5 | 50 | 52.5 | Ω | | Z <sub>DIFF</sub> | SR | D | Transmission line differential impedance | _ | 95 | 100 | 105 | Ω | | | | | RECI | EIVER | | | | | | V <sub>ICOM</sub> | SR | Т | Common mode voltage | _ | 0.15<br>(10) | _ | 1.6 <sup>(11)</sup> | ٧ | | $ \Delta_{VI} $ | SR | T | Differential input voltage <sup>(12)</sup> | _ | 100 | _ | _ | mV | | $V_{HYS}$ | СС | Т | Input hysteresis | _ | 25 | _ | _ | mV | | R <sub>IN</sub> | СС | D | Terminating resistance | V <sub>DD_HV_IO</sub> = 5.0 V ± 10%<br>-40 °C < T <sub>J</sub> < 150 °C<br>V <sub>DD_HV_IO</sub> = 3.3 V ± 10%<br>-40 °C < T <sub>J</sub> < 150 °C<br>V <sub>DD_HV_IO</sub> = 500 FC | . 80 | _ | 120 | Ω | | | | | | $5.0 \overline{V} \pm \overline{10\%}$ $-40 ^{\circ}\text{C} < \text{Tj} < 165 ^{\circ}\text{C}$ $V_{\text{DD} \ \text{HV} \ \text{IO}} = \\ 3.3 \overline{V} \pm \overline{10\%}$ $-40 ^{\circ}\text{C} < \text{Tj} < 165 ^{\circ}\text{C}$ | | | 160 | | | C <sub>IN</sub> | СС | D | Differential input capacitance <sup>(13)</sup> | _ | _ | 3.5 | 6.0 | pF | | I <sub>LVDS_RX</sub> | СС | С | Receiver DC current consumption | Enabled | _ | _ | 1.6 | mA | | I <sub>PIN_RX</sub> | СС | D | Maximum consumption on receiver input pin | $\Delta_{VI}$ = 400 mV,<br>R <sub>IN</sub> = 80 $\Omega$ | | _ | 5 | mA | The LVDS pad startup and receiver electrical characteristics in this table apply to both the LFAST & High-speed Debug (HSD) LVDS pad, and the MSC/DSPI LVDS pad except where noted in the conditions. <sup>3.</sup> All startup times are defined after a 2 peripheral bridge clock delay from writing to the corresponding enable bit in the LVDS control registers (LCR) of the LFAST and High-speed Debug modules. The value of the LCR bits for the LFAST/HSD modules don't take effect until the corresponding SIUL2 MSCR ODC bits are set to LFAST LVDS mode. Startup times for MSC/DSPI LVDS are defined after 2 peripheral bridge clock delay after selecting MSC/DSPI LVDS in the corresponding SIUL2 MSCR ODC field. DS11734 Rev 6 75/158 <sup>2.</sup> All LVDS pad electrical characteristics are valid from -40 °C to 150 °C. - Startup times are valid for the maximum external loads CL defined in both the LFAST/HSD and MSC/DSPI transmitter electrical characteristic tables. - Bias startup time is defined as the time taken by the current reference block to reach the settling bias current after being enabled. - Total transmitter startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_TX</sub> + 2 peripheral bridge clock periods. - Total transmitter startup time from sleep mode to normal mode is t<sub>SM2NM\_TX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode. - 8. Total receiver startup time from power down to normal mode is t<sub>STRT BIAS</sub> + t<sub>PD2NM RX</sub> + 2 peripheral bridge clock periods. - Total receiver startup time from power down to sleep mode is t<sub>PD2SM\_RX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode. - 10. Absolute min = 0.15 V (285 mV/2) = 0 V - 11. Absolute max = 1.6 V + (285 mV/2) = 1.743 V - 12. Value valid for LFAST mode and SPI mode. In LFAST mode the LXRXOP\_BR bit in the LFAST LVDS Control Register (LCR) must be set to one to ensure proper LFAST receive timing. - 13. Total internal capacitance including receiver and termination, co-bonded GPIO pads, and package contributions. Table 32. LFAST transmitter electrical characteristics (1),(2),(3) | Symbo | al. | С | Parameter | Conditions | | Value | | Unit | |----------------------|------|---|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|-------|------|-------| | Syllib | OI . | C | raiailletei | Conditions | Min | Тур | Max | Oille | | f <sub>DATA</sub> | SR | D | Data rate | _ | _ | _ | 320 | Mbps | | V <sub>OS</sub> | СС | Р | Common mode voltage | _ | 1.08 | _ | 1.32 | V | | lΔ <sub>VOD</sub> l | СС | Р | Differential output voltage swing (terminated) <sup>(4),(5)</sup> | _ | 110 | _ | 285 | mV | | t <sub>TR</sub> | СС | Т | Rise time from - $ \Delta VOD(min) $ to + $ \Delta VOD(min) $ . Fall time from + $ \Delta VOD(min) $ to - $ \Delta VOD(min) $ | _ | 0.26 | _ | 1.25 | ns | | CL | SR | D | External lumped differential load | V <sub>DD_HV_IO</sub> = 4.5 V | _ | _ | 6.0 | pF | | O <sub>L</sub> | SIX | | capacitance <sup>(4)</sup> | V <sub>DD_HV_IO</sub> = 3.0 V | _ | _ | 4.0 | PΓ | | I <sub>LVDS_TX</sub> | СС | С | Transmitter DC current consumption | Enabled | _ | _ | 3.6 | mA | | I <sub>PIN_TX</sub> | СС | D | Transmitter DC current sourced through output pin | _ | 1.1 | | 2.85 | mA | - 1. This table is applicable to LFAST LVDS pads used in LFAST configuration (SIUL2\_MSCR\_IO\_n.ODC=101). - The LFAST and High-Speed Debug LFAST pad electrical characteristics are based on worst case internal capacitance values shown in Figure 12. - 3. All LFAST and High-Speed Debug LVDS pad electrical characteristics are valid from -40 °C to 165 °C. - Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 12. - 5. Valid for maximum external load C<sub>1</sub>. Value **Symbol** С **Conditions Parameter** Unit Max Min Typ SR D Data rate 80 Mbps $f_{DATA}$ Vos CC Р Common mode voltage 1.08 1.32 V Differential output voltage swing Р CC 150 400 mV $|\Delta_{VOD}|$ (terminated)(4),(5) Rise time from $-|\Delta VOD(min)|$ to +|∆VOD(min)|. Fall time from CC Т 8.0 5.8 ns $t_{TR}$ + $|\Delta VOD(min)|$ to - $|\Delta VOD(min)|^{(6)}$ $V_{DD\ HV\ IO} = 4.5\ V$ 50 External lumped differential load D SR рF $C_L$ capacitance<sup>(4)</sup> $V_{DD\ HV\ IO} = 3.0\ V$ 39 Transmitter DC current consumption Enabled CC С 5.0 mΑ $I_{LVDS\_TX}$ Transmitter DC current sourced through D CC 4.0 1.5 mA I<sub>PIN\_TX</sub> output pin Table 33. MSC/DSPI LVDS transmitter electrical characteristics (1),(2),(3) - 1. This table is applicable to MSC/DSPI LVDS pads used in MSC configuration (SIUL2 MSCR IO n.ODC=100). - 2. The MSC and DSPI LVDS pad electrical characteristics are based on the application circuit and typical worst case internal capacitance values given in *Figure 12*. - 3. All MSC and DSPI LVDS pad electrical characteristics are valid from -40 °C to 165 °C. - Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 12. - 5. Valid for maximum external load C<sub>L</sub>. - 6. The transition time is measured from 10% to 90% of the voltage transition from - $|\Delta VOD|$ (min) to + $|\Delta VOD|$ (min). Table 34. MSC LVDS transmitter electrical characteristics for LFAST pads. (1),(2),(3) | Symbo | | С | Davometer | Conditions | | Value | | Mbps<br>V<br>mV | |----------------------|-----|---|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|-------|------|-----------------| | Symbo | )1 | C | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>DATA</sub> | SR | D | Data rate | _ | _ | _ | 320 | Mbps | | V <sub>OS</sub> | СС | Ρ | Common mode voltage | _ | 1.08 | _ | 1.32 | V | | $ \Delta_{VOD} $ | СС | Р | Differential output voltage swing (terminated) <sup>(4),(5)</sup> | _ | 120 | _ | 400 | mV | | t <sub>TR</sub> | СС | Т | Rise time from - $ \Delta VOD(min) $ to + $ \Delta VOD(min) $ . Fall time from + $ \Delta VOD(min) $ to - $ \Delta VOD(min) ^{(6)}$ | _ | 0.26 | _ | 1.4 | ns | | $C_L$ | SR | D | External lumped differential load | V <sub>DD_HV_IO</sub> = 4.5 V | _ | _ | 12.0 | pF | | | SIX | | capacitance <sup>(4)</sup> | $V_{DD\_HV\_IO} = 3.0 \text{ V}$ | _ | _ | 8.5 | рі | | I <sub>LVDS_TX</sub> | СС | С | Transmitter DC current consumption | Enabled | _ | _ | 5.0 | mA | | I <sub>PIN_TX</sub> | СС | D | Transmitter DC current sourced through output pin | _ | 1.5 | | 4.0 | mA | <sup>1.</sup> This table is applicable to LFAST LVDS pads used in MSC configuration (SIUL2 MSCR IO n.ODC=100). <sup>2.</sup> The MSC and DSPI LVDS pad electrical characteristics are based on the application circuit and typical worst case internal capacitance values given in *Figure 12*. % 1 -1 - 3. All MSC and DSPI LVDS pad electrical characteristics are valid from -40 °C to 165 °C. - Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 12. - 5. Valid for maximum external load $C_L$ . - 6. The transition time is measured from 10% to 90% of the voltage transition from $-|\Delta VOD|$ (min) to $+|\Delta VOD|$ (min). Die **PCB Package GPIO Driver** 1pF 2.5pF = $100 \Omega$ **LVDS** Driver terminator **GPIO Driver** 1pF → Figure 12. LVDS pad external load diagram #### 3.14.3 **LFAST PLL electrical characteristics** PLL reference clock frequency error **ERR**<sub>REF</sub> CC D The following table contains the electrical characteristics for the LFAST PLL. Table 35. LFAST PLL electrical characteristics<sup>(1)</sup> Value **Conditions** C **Parameter** Min Тур Max Symbol Unit 10<sup>(2)</sup> PLL reference clock frequency (CLKIN) $\mathsf{MHz}$ f<sub>RF\_REF</sub> SR D 30 Table 35. LFAST PLL electrical characteristics<sup>(1)</sup> (continued) | Symbo | ı | С | Parameter | Conditions | | Value | | Unit | |---------------------|------|---|-------------------------------------------------|------------------------------------------------|------|-------|--------------------|-------| | Symbo | '1 | C | ratametei | Conditions | Min | Тур | Max | Ullit | | DC <sub>REF</sub> | СС | D | PLL reference clock duty cycle (CLKIN) | _ | 30 | _ | 70 | % | | PN | СС | D | Integrated phase noise (single side band) | f <sub>RF_REF</sub> = 20 MHz | _ | _ | -58 | dBc | | f <sub>VCO</sub> | СС | Р | PLL VCO frequency | _ | 312 | _ | 320 <sup>(3)</sup> | MHz | | t <sub>LOCK</sub> | СС | D | PLL phase lock | _ | _ | _ | 150 <sup>(4)</sup> | μs | | $\Delta PER_REF$ | SR | Т | Input reference clock litter (neak to neak) | Single period,<br>f <sub>RF_REF</sub> = 20 MHz | | _ | 350 | ps | | ΔI LINREF | SIX. | Т | Input reference clock jitter (peak to peak) | Long term,<br>f <sub>RF_REF</sub> = 20 MHz | -500 | _ | 500 | ps | | ΔPER <sub>EYE</sub> | СС | Т | Output Eye Jitter (peak to peak) <sup>(5)</sup> | _ | _ | _ | 400 | ps | - 1. The specifications in this table apply to both the interprocessor bus and debug LFAST interfaces. - 2. If the input frequency is lower than 20 MHz, it is required to set a input division factor of 1. - 3. The 320 MHz frequency is achieved with a 20 MHz reference clock. - 4. The total lock time is the sum of the coarse lock time plus the programmable lock delay time 2 clock cycles of the peripheral bridge clock that is connected to the PLL on the device (to set the PLL enable bit). - 5. Measured at the transmitter output across a 100 $\Omega$ termination resistor on a device evaluation board. See *Figure 12*. ### 3.15 Aurora LVDS electrical characteristics The following table describes the Aurora LVDS electrical characteristics. Note: The Aurora interface is AC coupled, so there is no common-mode voltage specification Table 36. Aurora LVDS electrical characteristics<sup>(1),(2)</sup> | Symbol | Symbol | | Parameter | Conditions | | Value | | Unit | |-----------------------|--------|---|---------------------------------------------------------------|------------------------------------------------------|------|-------|------------------|-------| | Symbol | | С | raiailletei | Conditions | Min | Тур | Max | Oilit | | | | | Transmit | ter | | | | | | F <sub>TX</sub> | СС | D | Transmit Data Rate | _ | | _ | 1.25 | Gbps | | ΔV <sub>OD_LVDS</sub> | СС | Т | Differential output voltage swing (terminated) <sup>(3)</sup> | _ | ±400 | ±600 | ±800 | mV | | t <sub>TR_LVDS</sub> | СС | Т | Rise/Fall time (10%–90% of swing) | _ | 60 | _ | _ | ps | | R <sub>V_L_Tx</sub> | SR | D | Differential Terminating resistance | _ | 81 | 100 | 120 | W | | T <sub>Loss</sub> | СС | D | Transmission Line Loss due to loading effects | _ | _ | _ | 6 <sup>(4)</sup> | dB | | | | | Transmission line charact | eristics (PCB track) | | | | | | L <sub>LINE</sub> | SR | D | Transmission line length | _ | _ | _ | 20 | cm | | Z <sub>LINE</sub> | SR | D | Transmission line characteristic impedance | _ | 45 | 50 | 55 | W | | C <sub>AC_CLK</sub> | SR | D | Clock Receive Pin External AC<br>Coupling Capacitance | Values are nominal,<br>valid for +/-50%<br>tolerance | 100 | _ | 270 | pF | | C <sub>AC_TX</sub> | SR | D | Transmit Lane External AC Coupling Capacitance | Values are nominal,<br>valid for +/-50%<br>tolerance | 250 | _ | 2000 | pF | | | | | Receive | er | | | | | | F <sub>RX</sub> | СС | D | Receive Clock Rate | T <sub>J</sub> = 150 °C | | _ | 1.25 | Gbps | | ' KX | 00 | D | 1.000170 Olook I tato | T <sub>J</sub> = 165 °C | _ | _ | 1 | Obpo | | ΔV <sub>I_L</sub> | SR | Т | Differential input voltage (peak to peak) | _ | 200 | _ | 1000 | mV | | R <sub>V_L_Rx</sub> | СС | D | Differential Terminating resistance | _ | 81 | 100 | 120 | W | <sup>1.</sup> All Aurora electrical characteristics are valid from -40 °C to 150 °C, except where noted. <sup>2.</sup> All specifications valid for maximum transmit data rate $F_{TX}$ . <sup>3.</sup> The minimum value of 400 mV is only valid for differential terminating resistance ( $R_{V\_L}$ ) = 99 ohm to 101 ohm. The differential output voltage swing tracks with the value of $R_{V\_L}$ . <sup>4.</sup> Transmission line loss maximum value is specified for the maximum drive level of the Aurora transmit pad. ### 3.16 Power management The power management module monitors the different power supplies as well as it generates the required internal supplies. The device can operate in the following configurations: | | | | 01101 1114110 | .90 | a.a.c.c | | | |------------|--------------------------------------|--------------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------|-----------------------------------|----------------------------------| | Device | External<br>regulator <sup>(1)</sup> | Internal<br>SMPS<br>regulator<br>(2) | Internal<br>linear<br>regulator<br>external<br>ballast | Internal<br>linear<br>regulator<br>internal<br>ballast | Auxiliary<br>regulator <sup>(3)</sup> | Clamp<br>regulator <sup>(3)</sup> | Internal<br>standby<br>regulator | | SPC58NN84x | X | X | _ | _ | X | X | _ | Table 37. Power management regulators ### 3.16.1 Power management integration Use the integration schemes provided below to ensure the proper device function, according to the selected regulator configuration. The internal regulators are supplied by $V_{DD\_HV\_IO\_MAIN}$ supply and are used to generate $V_{DD\_LV}$ supply. Place capacitances on the board as near as possible to the associated pins and limit the serial inductance of the board to less than 5 nH. It is recommended to use the internal regulators only to supply the device itself. The application can select between the internal or external regulator mode, by controlling the EXTREG\_SEL pin of the device. If EXTREG\_SEL is connected to VDD\_HV\_IO\_MAIN, the external regulator mode is selected. Parts with SMPS enabled can only be used in this mode and EXTREG\_SEL has to be set to V<sub>SS</sub>. <sup>3.</sup> In external regulator mode, the auxiliary and clamp regulators can be optionally enabled, to support the compensation of overshoots and undershoots in the supply. In internal regulator mode, the auxiliary and clamp regulators are always active. In SMPS regulator mode, the auxiliary and clamp regulators cannot be enabled. $\mathsf{C}_{\mathsf{FLA}}$ VDD\_HV\_IO $\mathsf{C}_{\mathsf{BV}}$ External Regulator VDD\_HV\_FLA BCTRL EXTREG\_SEL VSS VDD\_HV\_IO VDD\_HV\_IO $\mathsf{C}_\mathsf{E}$ $\mathsf{C}_{\mathsf{HVn}}$ VDD\_LV VSS Aux.Reg C<sub>LVn</sub> -VSS ClampReg VSS\_HV\_ADV VDD\_HV\_ADV $\mathbf{C}_{\mathsf{ADC}}$ Figure 13. External regulator mode Figure 14. SMPS Regulator Mode Note: Refer to the device pinout IO definition excel file for the list of available PMU control pins for each device and package. Table 38. External components integration | Symbol | | С | Parameter | Conditions <sup>(1)</sup> | Value | | | l lmis | |------------------|-------------------|---|-----------------------------------------------------------------------------------|-----------------------------------------------|-------|--------|-----|--------| | Symbo | | C | Parameter | Conditions | Min | Тур | Max | Unit | | | Common Components | | | | | | | | | C <sub>E</sub> | SR | D | Internal voltage regulator stability external capacitance. (2) (3) | | _ | 2× 2.2 | _ | μF | | R <sub>E</sub> | SR | D | Stability capacitor equivalent serial resistance | Total resistance including board track | 5 | _ | 50 | mΩ | | C <sub>LVn</sub> | SR | D | Internal voltage regulator decoupling external capacitance <sup>(2)</sup> (4) (5) | Each V <sub>DD_LV</sub> /V <sub>SS</sub> pair | _ | 100 | _ | nF | 47/ Table 38. External components integration (continued) | Cymaha | .1 | С | Downwater | Conditions <sup>(1)</sup> | - | Value | | 11:4:4 | |-------------------|-------|------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------------------|------|--------| | Symbo | )I | C | Parameter | Conditions | Min | Тур | Max | Unit | | R <sub>LVn</sub> | SR | D | Stability capacitor equivalent serial resistance | _ | _ | _ | 50 | mΩ | | C <sub>BV</sub> | SR | D | Bulk capacitance for HV supply <sup>(2)</sup> | on one V <sub>DD_HV_IO_MAIN</sub> /<br>V <sub>SS</sub> pair | _ | 4.7 | _ | μF | | C <sub>HVn</sub> | SR | D | Decoupling capacitance for ballast and IOs <sup>(2)</sup> | on all V <sub>DD_HV_IO</sub> /V <sub>SS</sub> and V <sub>DD_HV_ADR</sub> /V <sub>SS</sub> pairs | _ | 100 | _ | nF | | C <sub>FLA</sub> | SR | D | Decoupling capacitance for Flash supply <sup>(2)(6)</sup> | _ | _ | 10 | _ | nF | | C <sub>ADC</sub> | SR | D | ADC supply external capacitance <sup>(2)</sup> (6) | V <sub>DD_HV_ADV/</sub> V <sub>SS_HV_ADV</sub> pair. | _ | 2.2 | _ | μF | | | • | | SMPS Reg | ulator Mode | | | | | | Common C | onfig | urat | tion <sup>(7)</sup> | | | | | | | PMOS | SR | D | Recommended PMOS transistor for SMPS mode | PMPB100XPEA | | | | | | NMOS | SR | D | Recommended NMOS transistor for SMPS mode | PMPB55XNEA | | | | | | C <sub>S2</sub> | SR | D | SMPS External capacitance on HV supply <sup>(2)</sup> | _ | -50% | 47 <sup>(8)</sup> | +35% | μF | | Option A | • | | | | | | | | | C <sub>S1_A</sub> | SR | D | SMPS External capacitance on LV supply <sup>(2)</sup> | _ | -50% | 2×10 | +35% | μF | | L <sub>S_A</sub> | SR | D | SMPS External inductance | _ | -30% | 10 | +30% | μΗ | | Option B | | | | | | | | | | C <sub>S1_B</sub> | SR | D | SMPS External capacitance on LV supply <sup>(9)</sup> | _ | -35% | 3×10 | +35% | μF | | L <sub>S_B</sub> | SR | D | SMPS External inductance | _ | -30% | 4.7 | +30% | μH | - 1. $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_J$ = –40 / 165 °C, unless otherwise specified. - 2. Recommended X7R or X5R ceramic -50% / +35% variation across process, temperature, voltage and after aging. - 3. CE capacitance is required both in internal and external regulator mode. - 4. For noise filtering, add a high frequency bypass capacitance of 10 nF. - 5. For BGA applications it is recommended to implement at least 5 C<sub>LV</sub> capacitances. - 6. Recommended X7R capacitors. For noise filtering, add a high frequency bypass capacitance of 100 nF. - 7. The application has to implement one of the two recommended combinations of external components for the SMPS regulator: PMOS, NMOS and CS2 (common), plus CS1\_A and LS\_A (option A), or PMOS, NMOS and CS2 (common), plus CS1\_B and LS\_B (option B). - 8. The value of the capacitance on the HV supply reported in the datasheet is a general recommendation. The application can select a different number, based on the external regulator and emc requirements. - 9. Recommended X7R or X5R ceramic –35% / +35% variation across process, temperature, voltage and after aging. # 3.16.2 Voltage regulators Table 39. Auxiliary regulator specifications | Cymhal | | С | Parameter | Conditions | | Value | | Unit | | |---------------------|----------|---|-------------------------------------------------------|-----------------------------------------|---------|-------|------|------|--| | Symbol | | C | Farameter | Conditions | Min Typ | | Max | | | | V | СС | Р | Aux regulator output voltage | After trimming, internal regulator mode | 1.08 | 1.18 | 1.21 | V | | | V <sub>AUX</sub> | СС | Р | | After trimming, external regulator mode | 1.03 | 1.12 | 1.16 | | | | IDD <sub>AUX</sub> | СС | Т | Aux regulator current provided to $V_{DD\_LV}$ domain | _ | | _ | 250 | mA | | | ΔIDD <sub>AUX</sub> | СС | Т | Aux regulator current variation | 20 µs observation window | -100 | _ | 100 | mA | | | 1 | <u>ر</u> | D | Aux regulator current | I <sub>MREG</sub> = max | | _ | 1.1 | mA | | | IAUXINT | CC | D | consumption | I <sub>MREG</sub> = 0 mA | | _ | 1.1 | ША | | Table 40. Clamp regulator specifications | Symbol | | С | Parameter | Conditions | Value | | | Unit | |-----------------------|----|---|-------------------------------------|-----------------------------------------|-------|---------|------|------| | | | | raiametei | Conditions | Min | Тур Мах | | Oill | | V | СС | Р | Clamp regulator output voltage | After trimming, internal regulator mode | 1.17 | 1.21 | 1.32 | V | | V <sub>CLAMP</sub> | СС | Р | Clamp regulator output voltage | After trimming, external regulator mode | 1.24 | 1.28 | 1.39 | | | $\Delta IDD_CLAMP$ | СС | Т | Clamp regulator current variation | 20 µs observation window | -100 | _ | 100 | mA | | I <sub>CLAMPINT</sub> | СС | D | Clamp regulator current consumption | I <sub>MREG</sub> = 0 mA | | _ | 0.7 | mA | Table 41. SMPS Regulator specifications | Symbol | | С | Parameter | Conditions | | Value | | Unit | |-----------------------|-----------|---|--------------------------------------------------------------|--------------------------------------------|------|-------|------|-------| | Symbol | - Cymlooi | | Faranieter | Conditions | Min | Тур | Max | Offic | | V <sub>DD_HV_IO</sub> | SR | Р | SMPS Regulator Supply<br>Voltage <sup>(1)</sup> | _ | 4.5 | _ | 5.5 | V | | V <sub>SMPS</sub> | СС | Р | SMPS regulator output voltage | After trimming, max load | 1.14 | 1.20 | 1.26 | V | | δV <sub>SMPS</sub> | СС | Т | SMPS regulator output voltage tolerance | after trimming, < 20 µs observation window | -5% | _ | +5% | _ | | F <sub>SMPS</sub> | СС | Т | SMPS regulator switching frequency | _ | -5% | 727 | +5% | kHz | | IDD <sub>SMPS</sub> | СС | Т | SMPS regulator current provided to V <sub>DD_LV</sub> domain | _ | _ | _ | 1000 | mA | | Symbol | | С | Parameter | Conditions | | | Unit | | |----------------------|----|---|-----------------------------------------------------------------------------------------------------|--------------------------|------|-----|------|-------| | Symbol | | | r ai ainictei | Conditions | Min | Тур | Max | O.III | | IDD <sub>CLAMP</sub> | СС | D | SMPS regulator rush current<br>sinked from VDD_HV_IO_MAIN<br>domain during VDD_LV domain<br>loading | Power-up condition | _ | _ | 400 | mA | | ΔIDD <sub>SMPS</sub> | СС | Т | SMPS regulator current variation | 20 µs observation window | -200 | | 200 | mA | Table 41. SMPS Regulator specifications (continued) ### 3.16.3 Voltage monitors The monitors and their associated levels for the device are given in *Table 42. Figure 15* illustrates the workings of voltage monitoring threshold. Figure 15. Voltage monitor threshold definition <sup>1.</sup> SMPS regulator is functional in the range 2.85 V < $V_{DD\_HV\_IO}$ < 4.5 V, but at a reduced efficiency. Internal schemes must be used by the application (for example, frequency ramping feature enable) to ensure that incremental demands are made on the external power supply within the maximum value. Mbist/Lbist must be configured to avoid exceeding the maximum value. Table 42. Voltage monitor electrical characteristics | | (1) | | Value <sup>(2)</sup> | | | |----------------------------------------------------------|----------------------------------|------|----------------------|------|------| | Symbol C Supply/Par | ameter <sup>(1)</sup> Conditions | Min | Тур | Max | Unit | | | PowerOn Reset HV | | | | | | V <sub>POR200_C</sub> CC P V <sub>DD_HV_IO_MAIN</sub> | _ | 1.80 | 2.18 | 2.40 | V | | Mir | imum Voltage Detectors HV | | | | | | V <sub>MVD270_C</sub> CC P V <sub>DD_HV_IO_MAIN</sub> | _ | 2.71 | 2.76 | 2.80 | V | | V <sub>MVD270_F</sub> CC P V <sub>DD_HV_FLA</sub> | _ | 2.71 | 2.76 | 2.80 | V | | l | ow Voltage Detectors HV | | | | | | V <sub>LVD290_C</sub> CC P V <sub>DD_HV_IO_MAIN</sub> | _ | 2.89 | 2.94 | 2.99 | V | | V <sub>LVD290_F</sub> CC P V <sub>DD_HV_FLA</sub> | _ | 2.89 | 2.94 | 2.99 | V | | V <sub>LVD290_AD</sub> CC P V <sub>DD_HV_ADV</sub> (ADCS | D pad) — | 2.89 | 2.94 | 2.99 | V | | V <sub>LVD290_AS</sub> CC P V <sub>DD_HV_ADV</sub> (ADCS | AR pad) — | 2.89 | 2.94 | 2.99 | V | | V <sub>LVD290_IJ</sub> CC P V <sub>DD_HV_IO_JTAG</sub> | _ | 2.89 | 2.94 | 2.99 | V | | V <sub>LVD290_IF</sub> CC P V <sub>DD_HV_IO_FLEX</sub> | _ | 2.89 | 2.94 | 2.99 | V | | V <sub>LVD400_AD</sub> CC P V <sub>DD_HV_ADV</sub> (ADCS | D pad) — | 4.15 | 4.23 | 4.31 | V | | V <sub>LVD400_AS</sub> CC P V <sub>DD_HV_ADV</sub> (ADCS | | 4.15 | 4.23 | 4.31 | V | | V <sub>LVD400_IM</sub> CC P V <sub>DD_HV_IO_MAIN</sub> | _ | 4.15 | 4.23 | 4.31 | V | | V <sub>LVD400_IJ</sub> CC P V <sub>DD_HV_IO_JTAG</sub> | | 4.15 | 4.23 | 4.31 | V | | V <sub>LVD400_IF</sub> CC P V <sub>DD_HV_IO_FLEX</sub> | _ | 4.15 | 4.23 | 4.31 | V | | | igh Voltage Detectors HV | - I | 1 | I | | | V <sub>HVD400_C</sub> CC P V <sub>DD_HV_IO_MAIN</sub> | | 3.68 | 3.75 | 3.82 | V | | V <sub>HVD400_IJ</sub> CC P V <sub>DD_HV_IO_JTAG</sub> | | 3.68 | 3.75 | 3.82 | V | | V <sub>HVD400_IF</sub> CC P V <sub>DD_HV_IO_FLEX</sub> | _ | 3.68 | 3.75 | 3.82 | V | | | pper Voltage Detectors HV | -I | | | | | V <sub>UVD600_C</sub> CC P V <sub>DD_HV_IO_MAIN</sub> | | 5.72 | 5.82 | 5.92 | V | | V <sub>UVD600_F</sub> CC P V <sub>DD_HV_FLA</sub> | _ | 5.72 | 5.82 | 5.92 | V | | V <sub>UVD600_IJ</sub> CC P V <sub>DD_HV_IO_JTAG</sub> | _ | 5.72 | 5.82 | 5.92 | V | | V <sub>UVD600</sub> IF CC P V <sub>DD HV IO FLEX</sub> | _ | 5.72 | 5.82 | 5.92 | V | | | PowerOn Reset LV | 1 | 1 | 1 | 1 | | V <sub>POR031_C</sub> CC P V <sub>DD_LV</sub> | | 0.29 | 0.60 | 0.97 | V | | | imum Voltage Detectors LV | 1 | 1 | 1 | 1 | | V <sub>MVD082_C</sub> CC P V <sub>DD_LV</sub> | _ | 0.85 | 0.88 | 0.91 | V | | V <sub>MVD082_B</sub> CC P V <sub>DD_LV_BD</sub> | _ | 0.85 | 0.88 | 0.91 | V | | V <sub>MVD094</sub> C CC P V <sub>DD LV</sub> | _ | 0.98 | 1.00 | 1.02 | V | | V <sub>MVD094 FA</sub> CC P V <sub>DD_LV</sub> (Flash) | | 1.00 | 1.02 | 1.04 | V | Table 42. Voltage monitor electrical characteristics (continued) | Comple ed | | С | Supply/Parameter <sup>(1)</sup> | Conditions | | Value <sup>(2)</sup> | | Unit | |------------------------------------------------------------------|----|---|---------------------------------|------------|------|----------------------|------|------| | Symbol | | | Supply/Parameter / | Conditions | Min | Тур | Max | Unit | | V <sub>MVD094_FB</sub> | CC | Р | V <sub>DD_LV</sub> (Flash) | _ | 1.00 | 1.02 | 1.04 | V | | | | | Low Voltage Detec | tors LV | | | | | | V <sub>LVD100_C</sub> | СС | Р | $V_{DD\_LV}$ | _ | 1.06 | 1.08 | 1.11 | V | | V <sub>LVD100_F</sub> | CC | Р | V <sub>DD_LV</sub> (Flash) | _ | 1.08 | 1.10 | 1.12 | V | | | | | High Voltage Detec | ctors LV | - | • | | • | | V <sub>HVD134_C</sub> | СС | Р | $V_{DD\_LV}$ | _ | 1.28 | 1.31 | 1.33 | V | | | | | Upper Voltage Dete | ctors LV | | | | | | V <sub>UVD140_C</sub> | СС | Р | $V_{DD\_LV}$ | _ | 1.34 | 1.37 | 1.39 | V | | V <sub>UVD140_F</sub> | CC | Р | V <sub>DD_LV</sub> (Flash) | _ | 1.34 | 1.37 | 1.39 | V | | | | | Common | | | | | | | T <sub>VMFILTER</sub> CC D Voltage monitor filter <sup>(3)</sup> | | | | _ | 5 | _ | 25 | μs | <sup>1.</sup> Even if LVD/HVD monitor reaction is configurable, the application ensures that the device remains in the operative condition range. If the internal LVDx monitors are disabled by the application, then an external voltage monitor with minimum threshold of VDD\_LV (min) = 1.08 V (measured at the device pad) has to be implemented. For HVDx, if the application disables them, then they need to grant that VDD\_LV and VDD\_HV voltage levels stay withing the limitations provided in Section 3.2: Absolute maximum ratings. <sup>2.</sup> The values reported are Trimmed values, where applicable. <sup>3.</sup> See *Figure 15*. Transitions shorter than minimum are filtered. Transitions longer than maximum are not filtered, and will be delayed by T<sub>VMFILTER</sub> time. Transitions between minimum and maximum can be filtered or not filtered, according to temperature, process and voltage variations. # 3.17 Flash memory The following table shows the Wait State configuration. Table 43. Wait State configuration | APC | RWSC | Frequency range (MHz) | |--------------------|------|-----------------------| | | 0 | f <u>&lt;</u> 33 | | | 1 | f <u>&lt;</u> 66 | | 000 <sup>(1)</sup> | 2 | f <u>&lt;</u> 100 | | 000 | 3 | f <u>&lt;</u> 133 | | | 4 | f <u>&lt;</u> 167 | | | 5 | f <u>&lt;</u> 200 | | | 0 | f <u>≤</u> 33 | | | 1 | f <u>&lt;</u> 66 | | 100 <sup>(2)</sup> | 2 | f <u>&lt;</u> 100 | | 100\-/ | 3 | f <u>&lt;</u> 133 | | | 4 | f <u>&lt;</u> 167 | | | 5 | f <u>&lt;</u> 200 | | | 2 | 55 <f<u>&lt;80</f<u> | | 001 <sup>(3)</sup> | 3 | 55 <f<u>&lt;120</f<u> | | 001(4) | 4 | 55 <f<u>&lt;160</f<u> | | | 5 | 55 <f<u>&lt;200</f<u> | - 1. STD pipelined. - 2. No pipeline. - 3. Pipeline with 1 Tck address anticipation. The following table shows the Program/Erase Characteristics. Table 44. Flash memory program and erase specifications | | | | Value | | | | | | | | | |------------------------|-----------------------------------------------------------------------------------------|--------------------|-------|--------------|--------------------|---|-------------------------------|--------------------------------|------------------|---|------| | Symbol | Characteristics <sup>(1)(2)</sup> | Тур <sup>(3)</sup> | | Initial max | | | Typical | Lifetime<br>max <sup>(5)</sup> | | | Unit | | | | | С | 25 °C<br>(6) | All<br>temp<br>(7) | С | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles | ≤250 K<br>cycles | С | | | <sup>t</sup> dwprogram | Double Word (64 bits)<br>program time EEPROM<br>(partitions 2, 3, 4) [Packaged<br>part] | 55 | С | 130 | _ | _ | 140 | 6 | 550 | С | μs | | t <sub>pprogram</sub> | Page (256 bits) program time | 76 | С | 240 | _ | _ | 255 | 10 | 000 | С | μs | Table 44. Flash memory program and erase specifications (continued) | | rable 44. I lasti memory p | | | | | Val | | | | | | |----------------------------|-----------------------------------------------------------------------------------------|--------------------|---|--------------|--------------------|-----|-------------------------------|-----------------|-----------------------------|----|----------| | Symbol | Characteristics <sup>(1)(2)</sup> | (2) | | Init | ial max | | Typical | _ | etime<br>ax <sup>(5)</sup> | | Unit | | | | Typ <sup>(3)</sup> | С | 25 °C<br>(6) | All<br>temp<br>(7) | С | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles | <u>&lt;</u> 250 K<br>cycles | С | | | t <sub>pprogrameep</sub> | Page (256 bits) program time<br>EEPROM (partitions 2, 3, 4)<br>[Packaged part] | 90 | O | 300 | | 1 | 315 | 13 | 300 | С | μs | | t <sub>qprogram</sub> | Quad Page (1024 bits)<br>program time | 220 | С | 840 | 1200 | Р | 850 | 20 | 000 | С | μs | | t <sub>qprogrameep</sub> | Quad Page (1024 bits)<br>program time EEPROM<br>(partitions 2, 3, 4) [Packaged<br>part] | 306 | С | 1200 | 1800 | Р | 1270 | 26 | 600 | С | μs | | t <sub>16kpperase</sub> | 16 KB block pre-program and erase time | 190 | С | 450 | 500 | Р | 250 | 1000 | _ | С | ms | | t <sub>32kpperase</sub> | 32 KB block pre-program and erase time | 250 | С | 520 | 600 | Р | 310 | 1200 | _ | С | ms | | t <sub>64kpperase</sub> | 64 KB block pre-program and erase time | 360 | С | 700 | 750 | Р | 420 | 1600 | _ | С | ms | | t <sub>128kpperase</sub> | 128 KB block pre-program and erase time | 600 | С | 1300 | 1600 | Р | 800 | 4000 | _ | С | ms | | t <sub>256kpperase</sub> | 256 KB block pre-program and erase time | 1050 | С | 1800 | 2400 | Р | 1600 | 4000 | _ | С | ms | | t <sub>16kprogram</sub> | 16 KB block program time | 25 | С | 45 | 50 | Р | 40 | 1000 | _ | С | ms | | t <sub>32kprogram</sub> | 32 KB block program time | 50 | С | 90 | 100 | Р | 75 | 1200 | _ | С | ms | | t <sub>64kprogram</sub> | 64 KB block program time | 102 | С | 175 | 200 | Р | 150 | 1600 | _ | С | ms | | t <sub>128kprogram</sub> | 128 KB block program time | 205 | С | 350 | 430 | Р | 300 | 2000 | _ | С | ms | | t <sub>256kprogram</sub> | 256 KB block program time | 410 | С | 700 | 850 | Р | 590 | 4000 | _ | С | ms | | t <sub>64kprogrameep</sub> | Program 64 KB EEPROM<br>(partitions 2,3) [Packaged<br>part] | 120 | С | 200 | 300 | Р | 330 | 22 | 275 | С | ms | | t <sub>64keraseeep</sub> | Erase 64 KB EEPROM (partition 2,3) [Packaged part] | 530 | С | 910 | 1150 | Р | 1040 | 47 | 700 | С | ms | | t <sub>16kprogrameep</sub> | Program 16 KB EEPROM (partition 4) | 30 | С | 52 | 75 | Р | 84 | 22 | С | ms | | | t <sub>16keraseeep</sub> | Erase 16 KB EEPROM (partition 4) | 225 | С | 645 | 715 | Р | 520 | 47 | С | ms | | | t <sub>prr</sub> | Program rate <sup>(8)</sup> | 1.7 | С | 2.8 | 3.40 | С | 2.4 | - | _ | С | s/M<br>B | Table 44. Flash memory program and erase specifications (continued) | | Table 44. Flash memory p | | | | • | Val | <u> </u> | | <u>, </u> | | | |------------------------|-------------------------------------------------------------|--------------------|---|--------------|--------------------|-----|-------------------------------|-----------------|------------------------------------------------|----|----------| | Symbol | Characteristics <sup>(1)(2)</sup> | (3) | | Init | ial max | | Typical | | etime<br>ax <sup>(5)</sup> | | Unit | | | | Typ <sup>(3)</sup> | С | 25 °C<br>(6) | All<br>temp<br>(7) | С | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles | ≤250 K<br>cycles | С | | | t <sub>err</sub> | Erase rate <sup>(8)</sup> | 4.8 | С | 7.2 | 9.6 | С | 6.4 | - | _ | С | s/M<br>B | | t <sub>prfm</sub> | Program rate Factory Mode <sup>(8)</sup> | 1.12 | С | 1.4 | 1.6 | С | _ | - | | С | s/M<br>B | | t <sub>erfm</sub> | Erase rate Factory Mode <sup>(8)</sup> | 4.0 | С | 5.2 | 5.8 | С | _ | - | | С | s/M<br>B | | t <sub>ffprogram</sub> | Full flash programming time <sup>(9)</sup> | 12.0 | С | 17.8 | 22.0 | Р | 15.4 | _ | _ | С | S | | t <sub>fferase</sub> | Full flash erasing time <sup>(9)</sup> | 25.0 | С | 40.0 | 50.0 | Р | 40.0 | _ | _ | С | S | | t <sub>ESRT</sub> | Erase suspend request rate <sup>(10)</sup> | 200 | Т | _ | _ | _ | _ | - | _ | | μs | | t <sub>PSRT</sub> | Program suspend request rate <sup>(10)</sup> | 30 | Т | _ | _ | _ | _ | - | | | μs | | t <sub>AMRT</sub> | Array Integrity Check - Margin<br>Read suspend request rate | 15 | Т | _ | _ | _ | _ | - | | | μs | | t <sub>PSUS</sub> | Program suspend latency <sup>(11)</sup> | _ | _ | _ | _ | _ | _ | | 12 | Т | μs | | t <sub>ESUS</sub> | Erase suspend latency <sup>(11)</sup> | _ | _ | _ | _ | _ | _ | 2 | 22 | Т | μs | | t <sub>AIC0S</sub> | Array Integrity Check (6.0 MB, sequential) <sup>(12)</sup> | 40 | Т | _ | _ | _ | _ | _ | _ | _ | ms | | t <sub>AIC256KS</sub> | Array Integrity Check (256 KB, sequential) <sup>(12)</sup> | 1.5 | Т | _ | _ | _ | _ | _ | _ | _ | ms | | t <sub>AIC0P</sub> | Array Integrity Check (6.0 MB, proprietary) <sup>(12)</sup> | 4.0 | Т | _ | _ | _ | _ | _ | _ | | s | | t <sub>MR0S</sub> | Margin Read (6.0 MB, sequential) <sup>(12)</sup> | 120 | Т | _ | _ | _ | _ | _ | | ms | | | t <sub>MR256KS</sub> | Margin Read (256 KB, sequential) <sup>(12)</sup> | 4.0 | Т | | _ | | _ | _ | _ | | ms | - 1. Characteristics are valid both for Data Flash and Code Flash, unless specified in the characteristics column. - 2. Actual hardware operation times; this does not include software overhead. - 3. Typical program and erase times assume nominal supply values and operation at 25 $^{\circ}\text{C}$ . - 4. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations. These values are characteristic, but not tested. - 5. Lifetime maximum program & erase times apply across the voltages and temperatures and occur after the specified number of program/erase cycles. These maximum values are characterized but not tested or guaranteed. - 6. Initial factory condition: < 100 program/erase cycles, 25 °C typical junction temperature and nominal (± 5%) supply voltages - Initial maximum "All temp" program and erase times provide guidance for time-out limits used in the factory and apply for less than or equal to 100 program or erase cycles, -40 °C < TJ < 150 °C junction temperature and nominal (± 5%) supply voltages. DS11734 Rev 6 91/158 - 8. Rate computed based on 256 KB sectors. - 9. Only code sectors, not including EEPROM, neither UTEST and BAF. - 10. Time between suspend resume and next suspend. Value stated actually represents Min value specification. - 11. Timings guaranteed by design. - 12. AIC is done using system clock, thus all timing is dependent on system frequency and number of wait states. Timing in the table is calculated at max frequency. All the Flash operations require the presence of the system clock for internal synchronization. About 50 synchronization cycles are needed: this means that the timings of the previous table can be longer if a low frequency system clock is used. Table 45. Flash memory Life Specification | Symbol | Characteristics <sup>(1)</sup> (2) | | Va | alue | | Unit | |----------------------|-----------------------------------------------------------------|-----|----|------|---|---------| | Symbol | Characteristics | Min | С | Тур | С | Ullit | | N <sub>CER16K</sub> | 16 KB CODE Flash endurance | 10 | _ | 100 | _ | Kcycles | | N <sub>CER32K</sub> | 32 KB CODE Flash endurance | 10 | _ | 100 | _ | Kcycles | | N <sub>CER64K</sub> | 64 KB CODE Flash endurance | 10 | _ | 100 | _ | Kcycles | | N <sub>CER128K</sub> | 128 KB CODE Flash endurance | 1 | _ | 100 | _ | Kcycles | | NI . | 256 KB CODE Flash endurance | 1 | _ | 100 | _ | Kcycles | | N <sub>CER256K</sub> | 256 KB CODE Flash endurance <sup>(3)</sup> | 10 | _ | 100 | _ | Kcycles | | N <sub>DER64K</sub> | 64 KB DATA EEPROM Flash endurance | 250 | _ | _ | _ | Kcycles | | N <sub>DER16K</sub> | 16 KB HSM DATA EEPROM Flash endurance | 100 | _ | _ | _ | Kcycles | | t <sub>DR1k</sub> | Minimum data retention Blocks with 0 - 1,000 P/E cycles | 25 | _ | _ | _ | Years | | t <sub>DR10k</sub> | Minimum data retention Blocks with 1,001 - 10,000 P/E cycles | 20 | _ | _ | _ | Years | | t <sub>DR100k</sub> | Minimum data retention Blocks with 10,001 - 100,000 P/E cycles | 15 | _ | _ | _ | Years | | t <sub>DR250k</sub> | Minimum data retention Blocks with 100,001 - 250,000 P/E cycles | 10 | _ | _ | _ | Years | - 1. Program and erase cycles supported across specified temperature specifications. - 2. It is recommended that the application enables the core cache memory. - 3. 10K cycles on 4-256 KB blocks is not intended for production. Reduced reliability and degraded erase time are possible. ## 3.18 AC Specifications All AC timing specifications are valid up to 150 °C, except where explicitly noted. ### 3.18.1 Debug and calibration interface timing ### 3.18.1.1 JTAG interface timing Table 46. JTAG pin AC electrical characteristics | # | Symbol | | С | Characteristic | Value | <sub>2</sub> (1),(2) | Unit | |----|---------------------------------------|----|---|--------------------------------------------------------|-------|----------------------|------| | # | Symbol | | C | Characteristic | Min | Max | Unit | | 1 | $t_{JCYC}$ | СС | D | TCK cycle time | 100 | _ | ns | | 2 | t <sub>JDC</sub> | СС | Т | TCK clock pulse width | 40 | 60 | % | | 3 | t <sub>TCKRISE</sub> | СС | D | TCK rise and fall times (40%–70%) | _ | 3 | ns | | 4 | t <sub>TMSS</sub> , t <sub>TDIS</sub> | СС | D | TMS, TDI data setup time | 5 | _ | ns | | 5 | t <sub>TMSH</sub> , t <sub>TDIH</sub> | СС | D | TMS, TDI data hold time | 5 | _ | ns | | 6 | t <sub>TDOV</sub> | СС | D | TCK low to TDO data valid | _ | 15 <sup>(3)</sup> | ns | | 7 | t <sub>TDOI</sub> | СС | D | TCK low to TDO data invalid | 0 | _ | ns | | 8 | t <sub>TDOHZ</sub> | СС | D | TCK low to TDO high impedance | _ | 15 | ns | | 9 | t <sub>JCMPPW</sub> | СС | D | JCOMP assertion time | 100 | _ | ns | | 10 | t <sub>JCMPS</sub> | СС | D | JCOMP setup time to TCK low | 40 | _ | ns | | 11 | t <sub>BSDV</sub> | СС | D | TCK falling edge to output valid | _ | 600 <sup>(4)</sup> | ns | | 12 | t <sub>BSDVZ</sub> | СС | D | TCK falling edge to output valid out of high impedance | _ | 600 | ns | | 13 | t <sub>BSDHZ</sub> | СС | D | TCK falling edge to output high impedance | _ | 600 | ns | | 14 | t <sub>BSDST</sub> | СС | D | Boundary scan input valid to TCK rising edge | 15 | _ | ns | | 15 | t <sub>BSDHT</sub> | СС | D | TCK rising edge to boundary scan input invalid | 15 | _ | ns | <sup>1.</sup> These specifications apply to JTAG boundary scan only. See *Table 47* for functional specifications. JTAG timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 4.0 to 5.5 V and max. loading per pad type as specified in the I/O section of the datasheet. <sup>3.</sup> Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay. <sup>4.</sup> Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay. Figure 16. JTAG test clock input timing Figure 17. JTAG test access port timing TCK JCOMP 9 Figure 18. JTAG JCOMP timing #### 3.18.1.2 Nexus interface timing Table 47. Nexus debug port timing | # | Symbo | N. | С | Characteristic | Valu | ıe <sup>(1)</sup> | Unit | |----|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------|------------------------------------------------------------------------|---------------------------------|-------------------|---------------------------------| | " | Symbo | , | | Characteristic | Min | Max | | | 7 | t <sub>EVTIPW</sub> | СС | D | EVTI pulse width | 4 | _ | t <sub>CYC</sub> <sup>(2)</sup> | | 8 | t <sub>EVTOPW</sub> CC D EVTO pulse width | | 40 | _ | ns | | | | | TCK cycle time | | 2 <sup>(3),(4)</sup> | _ | t <sub>CYC</sub> <sup>(2)</sup> | | | | 9 | t <sub>TCYC</sub> CC D Absolute minimum TCK cycle time <sup>(5)</sup> (TDO sampled on posedge of TCK) | | 50 <sup>(6)</sup> | _ | no | | | | | | | | bsolute minimum TCK cycle time $^{(7)}$ (TDO sampled on negedge f TCK) | | _ | ns | | 11 | t <sub>NTDIS</sub> | СС | D | TDI data setup time | 5 | _ | ns | | 12 | t <sub>NTDIH</sub> | СС | D | TDI data hold time | 5 | _ | ns | | 13 | t <sub>NTMSS</sub> | СС | D | TMS data setup time | 5 | _ | ns | | 14 | t <sub>NTMSH</sub> | СС | D | TMS data hold time | 5 | _ | ns | | 15 | _ | CC D TDO propagation delay from falling edge of TCK <sup>(8)</sup> | | _ | 20 | ns | | | 16 | TDO hold time with respect to TCK falling edge (minimum TDO | | 2.25 | _ | ns | | | Nexus timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 3.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet. - 5. This value is TDO propagation time 36 ns + 4 ns setup time to sampling edge. - 6. This may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used. - 7. This value is TDO propagation time 16 ns + 4 ns setup time to sampling edge. - 8. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay. <sup>2.</sup> $t_{CYC}$ is system clock period. <sup>3.</sup> Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual peripheral frequency being used. To ensure proper operation TCK frequency should be set to the peripheral frequency divided by a number greater than or equal to that specified here. <sup>4.</sup> This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the Absolute minimum TCK period specification. TCK EVTI 9 Figure 20. Nexus event trigger and test clock timings ### 3.18.1.3 Aurora LVDS interface timing Table 48. Aurora LVDS interface timing specifications | Symbol | | C Parameter — | | | Value | | | | | |------------------------|----|---------------|-----------------------------------------|---|-------|-----|------|--|--| | Symbol | | | T drameter | | Тур | Max | Unit | | | | | | • | Data Rate | | | | • | | | | _ | SR | Т | ata rate | | | | Mbps | | | | | • | | STARTUP | | | | | | | | t <sub>STRT_BIAS</sub> | СС | Т | Bias startup time <sup>(1)</sup> | _ | _ | 5 | μs | | | | t <sub>STRT_TX</sub> | СС | Т | Transmitter startup time <sup>(2)</sup> | _ | _ | 5 | μs | | | | t <sub>STRT_RX</sub> | СС | Т | Receiver startup time <sup>(3)</sup> | _ | _ | 4 | μs | | | Startup time is defined as the time taken by LVDS current reference block for settling bias current after its pwr\_down (power down) has been deasserted. LVDS functionality is guaranteed only after the startup time. ### 3.18.1.4 Aurora debug port timing Table 49. Aurora debug port timing | # | Cumbal | | С | Characteristic | | Va | lue | Unit | |----|------------------------|------------------------------------------------------|---|------------------------------------|------|------|-------------------|------| | # | Symbol | | | Characteristic | | Min | Max | Unit | | 1 | t <sub>REFCLK</sub> | CC | Т | Reference clock frequency | | 625 | 1250 | MHz | | 1a | t <sub>MCYC</sub> | СС | Т | Reference clock rise/fall time | | _ | 400 | ps | | 2 | t <sub>RCDC</sub> | СС | D | Reference clock duty cycle | | 45 | 55 | % | | 3 | J <sub>RC</sub> | СС | D | Reference clock jitter | | _ | 40 | ps | | 4 | t <sub>STABILITY</sub> | СС | D | Reference clock stability | | 50 | _ | PPM | | 5 | BER | СС | D | Bit error rate | | _ | 10 <sup>-12</sup> | _ | | 6 | J <sub>D</sub> | SR | D | Transmit lane deterministic jitter | | _ | 0.17 | OUI | | 7 | J <sub>T</sub> | SR | D | Transmit lane total jitter | | _ | 0.35 | OUI | | 8 | S <sub>O</sub> | СС | Т | Differential output skew | | _ | 20 | ps | | 9 | S <sub>MO</sub> | СС | Т | Lane to lane output skew | | _ | 1000 | ps | | 10 | OUI | CC Aurora lane unit interval <sup>(1)</sup> 625 Mbps | | 625 Mbps | 1600 | 1600 | ne | | | 10 | 001 | | D | 1.25 Gbps | | 800 | 800 | – ps | 1. ± +/-100 PPM Startup time is defined as the time taken by LVDS transmitter for settling after its pwr\_down (power down) has been deasserted. Here it is assumed that current reference is already stable (see Bias start-up time). LVDS functionality is guaranteed only after the startup time. <sup>3.</sup> Startup time is defined as the time taken by LVDS receiver for settling after its pwr\_down (power down) has been deasserted. Here it is assumed that current reference is already stable (see Bias start-up time). LVDS functionality is guaranteed only after the startup time. Figure 22. Aurora timings 3.18.1.5 External interrupt timing (IRQ pin) Table 50. External interrupt timing | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------|-------------------|-----|-----|------------------| | IRQ Pulse Width Low | t <sub>IPWL</sub> | 3 | _ | t <sub>cyc</sub> | | IRQ Pulse Width High | t <sub>IPWH</sub> | 3 | _ | t <sub>cyc</sub> | | IRQ Edge to Edge Time <sup>(1)</sup> | t <sub>ICYC</sub> | 6 | _ | t <sub>cyc</sub> | <sup>1.</sup> Applies when IRQ pins are configured for rising edge or falling edge events, but not both. Figure 23. External interrupt timing Figure 24. External interrupt timing # 3.18.2 DSPI timing with CMOS and LVDS pads Note: DSPI in TSB mode with LVDS pads can be used to implement Micro Second Channel bus protocol. DSPI channel frequency support is shown in *Table 51*. Timing specifications are shown in the tables below. 16 Max usable frequency (MHz)<sup>(2),(3)</sup> DSPI use mode<sup>(1)</sup> DSPI\_0, DSPI\_3, 12 DSPI\_5, DSPI\_6 Full duplex - Classic timing (Table 52) DSPI 1, DSPI 2, 17 DSPI 4, DSPI 9 DSPI 0, DSPI 3, 12 DSPI\_5, DSPI\_6 CMOS (Master Full duplex - Modified timing (Table 53) DSPI 1, DSPI 2, 30 mode) DSPI\_4, DSPI\_9 Output only mode (SCK/SOUT/PCS) (Table 52 and 30 Table 53)) Output only mode TSB mode (SCK/SOUT/PCS) 30 Full duplex - Modified timing (Table 54) 33 LVDS (Master Output only mode TSB mode (SCK/SOUT/PCS) mode) 40 Table 51. DSPI channel frequency support #### 3.18.2.1 DSPI master mode full duplex timing with CMOS and LVDS pads #### 3.18.2.1.1 DSPI CMOS master mode – classic timing (Table 55) CMOS (Slave mode Full duplex) (Table 57) Note: In the following table, all output timing is worst case and includes the mismatching of rise and fall times of the output pads. Table 52. DSPI CMOS master classic timing (full duplex and output only) MTFE = 0, CPHA = 0 or 1 | # Symt | Symbol | | С | С | C Chai | | • | | Characteristic | Conc | dition | Value | <sub>9</sub> (1) | Unit | |--------|------------------|----------------|---|----------------|--------------------|--------------------------|------------------------|-------|----------------|------|--------|-------|------------------|------| | | JOI | Characteristic | | | | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | | | | | | | | | | SCK drive stren | gth | | | | | | | | | | 1 | <b>+</b> | СС | ח | SCK cycle time | Very strong | 25 pF | 59.0 | _ | | | | | | | | ' | <sup>t</sup> sck | | | | J D SOR Cycle time | SCR Cycle time | Strong | 50 pF | 80.0 | _ | ns | | | | | | | | | | Medium | 50 pF | 200.0 | _ | | | | | | | Each DSPI module can be configured to use different pins for the interface. Refer to the device pinout Microsoft Excel file attached to the IO\_Definition document for the available combinations. It is not possible to reach the maximum performance with every possible combination of pins. <sup>2.</sup> Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads. <sup>3.</sup> Maximum usable frequency does not take into account external device propagation delay. Table 52. DSPI CMOS master classic timing (full duplex and output only) MTFE = 0, CPHA = 0 or 1 (continued) | | | | | | Con | Condition | | <sub>2</sub> (1) | | | | | | | | | | | | | | | | | | |---|-------------------|------|------|---------------------|--------------------------|---------------------------------|---------------------------------------|---------------------------------------|---------------------------------|---------------------------------------|---------------------------------------|----------------------|-------------|------|--------------------------------------------------|--------------------------------------------------|---------------------------|---------------------------------------|------|--------------------------------------------------|------------------------|-------|---------------------------------------|---|--| | # | f Symbol C | | С | Characteristic | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | | | | | | | | | | | | | | | | | | | | | | SCK and PCS | drive strength | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Very strong | 25 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _ | | | 2 | t <sub>CSC</sub> | СС | D | PCS to SCK | Strong | 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _ | | | | | | | | | | | | | | | | | | | | 030 | | | delay | Medium | 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _ | ns | | | | | | | | | | | | | | | | | | | | | | | | PCS medium<br>and SCK<br>strong | PCS = 50 pF<br>SCK = 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 29$ | _ | | | | | | | | | | | | | | | | | | | | | | | SCK and PCS | drive strength | | | | | | | | | | | | | | | | | | | | | | | | D | | | | | Very strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ | | | | | | | | | | | | | | | | 3 | t <sub>ASC</sub> | СС | | After SCK delay | Strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ | | | | | | | | | | | | | | | | | | | | ASC | | | | | | | | | | | | | | , | Medium | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ | ns | | | | | | | | | | | | | | | | PCS medium<br>and SCK<br>strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ | | | | | | | | | | | | | | | | | | | | SCK drive strength | | | | ' | | | | | | | | | | | | | | | | | | 4 | <b>+</b> | CC C | CC C | CC [ | CC C | CC C | | | | CC D | CC D | SCK duty | Very strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | | | | | | | | | | | 4 | t <sub>SDC</sub> | | | | | | CC | | CC L | | | cycle <sup>(6)</sup> | Strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns | | | | | | | | | | | | | | | | | | | | | | | | | | | | Medium | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 5 | $^{1}/_{2}t_{SCK} + 5$ | | | | | | | | | | | PCS str | obe timing | | | | | | | | | | | | | | | | | | | | | 5 | tnasa | СС | D | PCSx to PCSS | PCS and PCSS | drive strength | | | | | | | | | | | | | | | | | | | | | | t <sub>PCSC</sub> | 00 | | time <sup>(7)</sup> | Strong | 25 pF | 16.0 | _ | ns | | | | | | | | | | | | | | | | | | 6 | t <sub>PASC</sub> | СС | D | PCSS to PCSx | PCS and PCSS | drive strength | | | | | | | | | | | | | | | | | | | | | | PASC | | Ĺ | time <sup>(7)</sup> | Strong | 25 pF | 16.0 | _ | ns | | | | | | | | | | | | | | | | | | | | 1 | | | SIN s | etup time | | | | | | | | | | | | | | | | | | | | | | | | | | SCK drive strer | 1 | | | | | | | | | | | | | | | | | | | | | 7 | t <sub>SUI</sub> | СС | D | SIN setup time to | Very strong | 25 pF | 25.0 | _ | | | | | | | | | | | | | | | | | | | | -301 | | | | | SCK <sup>(8)</sup> | Strong | 50 pF | 31.0 | _ | ns | | | | | | | | | | | | | | | | | | | | | | | Medium | 50 pF | 52.0 | _ | | | | | | | | | | | | | | | | Table 52. DSPI CMOS master classic timing (full duplex and output only) MTFE = 0, CPHA = 0 or 1 (continued) | # | Symbol | | С | Characteristic | Con | Condition | | <sub>9</sub> (1) | Unit | | | | | | | | | | | |----|------------------|--------|-----|-------------------------|--------------------------|-------------------------------|--------|------------------------------|----------------|-------|----|------|----|-----------------|-------------|-------|---|-----|--| | # | Syllii | Symbol | | Characteristic | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | | | | | | | | | | | | SIN hold time | | | | | | | | | | | | | | | | | | | | | | | | | SCK drive strer | ngth | | | | | | | | | | | | | | | 8 | + | СС | Ь | SIN hold time | Very strong | 0 pF | -1.0 | _ | | | | | | | | | | | | | 0 | t <sub>HI</sub> | CC | D | from SCK <sup>(8)</sup> | Strong | 0 pF | -1.0 | _ | ns | | | | | | | | | | | | | | | | | Medium | 0 pF | -1.0 | _ | | | | | | | | | | | | | | | | | SC | OUT data valid t | ime (after SCK e | edge) | | | | | | | | | | | | | | | | | C D | C D | D | CC D | | SOUT and SCh | drive strength | | | | | | | | | | | | 9 | t | CC | | | | | CC D | _ | Ь | П | П | ח | ח | SOUT data valid | Very strong | 25 pF | _ | 7.0 | | | 9 | t <sub>suo</sub> | | | | | | | time from SCK <sup>(9)</sup> | Strong | 50 pF | _ | 8.0 | ns | | | | | | | | | | | | | | | | | Medium | 50 pF | _ | 16.0 | | | | | | | | | | | | | S | OUT data hold t | ime (after SCK e | dge) | | | | | | | | | | | | | | | | | | | SOUT and SCh | drive strength | | | | | | | | | | | | | | | 10 | <b>f</b> = | СС | Ь | SOUT data hold | Very strong | 25 pF | -7.7 | _ | | | | | | | | | | | | | 10 | t <sub>HO</sub> | | | | الا ح | time after SCK <sup>(9)</sup> | Strong | 50 pF | -11.0 | _ | ns | | | | | | | | | | | | | | | Medium | 50 pF | -15.0 | _ | | | | | | | | | | | | - 1. All timing values for output signals in this table are measured to 50% of the output voltage. - Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - 3. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 4. t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns). - 5. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 7. PCSx and PCSS using same pad configuration. - 8. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL / Automotive voltage thresholds. - SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 25. DSPI CMOS master mode — classic timing, CPHA = 0 PCSx tpcsc tpasc t Figure 27. DSPI PCS strobe (PCSS) timing (master mode) ### 3.18.2.1.2 DSPI CMOS master mode — modified timing Note: In the following table, all output timing is worst case and includes the mismatching of rise and fall times of the output pads. Table 53. DSPI CMOS master modified timing (full duplex and output only) MTFE = 1, CPHA = 0 or 1 | 4 | Symple | . a l | 0 | Characteristic | Cond | dition | Value <sup>(1)</sup> | | Unit | | | | | | | | | | | | | |---|------------------|-------|------|----------------|--------------------------|------------------------|---------------------------------------|---------------------------------------|---------------------------------|---------------------------|---------------------------------------|---------------------------------------|---|--|---------------------------------|----------------------------|---------------------------------------|--------|---------------------------|---------------------------------------|---| | # | Symbol | | С | Characteristic | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min | Max | | | | | | | | | | | | | | | | | | | | SCK drive str | ength | | | | | | | | | | | | | | | | | 1 | + | CC | _ | SCK cycle time | Very strong | 25 pF | 33.0 | _ | | | | | | | | | | | | | | | ' | t <sub>SCK</sub> | | ٦ | SON Cycle time | Strong | 50 pF | 80.0 | _ | ns | | | | | | | | | | | | | | | | | | | Medium | 50 pF | 200.0 | _ | | | | | | | | | | | | | | | | | | | | SCK and PCS strength | 3 drive | | | | | | | | | | | | | | | | | | | | | | Very strong | 25 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _ | | | | | | | | | | | | | | | 2 | t <sub>CSC</sub> | СС | 1111 | PCS to SCK | Strong | 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _ | | | | | | | | | | | | | | | | -030 | | | delay | Medium | 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _ | ns | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PCS<br>medium and<br>SCK strong | PCS = 50 pF<br>SCK = 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 29$ | _ | | | | | | | | | | SCK and PCS strength | S drive | | | | | | | | | | | | | | | | | | | | | | | Very strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ | | | | | | | | | | | | | | 3 | t <sub>ASC</sub> | CC D | СС | СС | CC D A | CC D | CC D After SCK dela | CC D After SCK dela | After SCK delay | Strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | Medium | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ | | | | | | | | | | | PCS<br>medium and<br>SCK strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ | | | | | | | | | | Table 53. DSPI CMOS master modified timing (full duplex and output only) MTFE = 1, CPHA = 0 or 1 (continued) | щ | 0 | 1 | С | Ob a war at a wint in | Cond | dition | Value | (1) | 11!4 | | | | | | | | | | |-----|-------------------|--------|------|----------------------------------|--------------------------|------------------------|--------------------------------------------------|--------------------------------------------------|------|------|---|-----------------------|-------------|--------|-------|---------------------------------------|---|--| | # | Symi | Symbol | | Characteristic | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | | | | | | | | | | | | | | SCK drive stre | ength | | | • | | | | | | | | | | | | 4 | | 00 | _ | SCK duty cycle <sup>(6)</sup> | Very strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | | | | | | | | | | | | 4 | t <sub>SDC</sub> | | | SCR duty cycle | Strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns | | | | | | | | | | | | | | | | Medium | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 5 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 5 | | | | | | | | | | | | | | | | | PCS | strobe timing | | | | | | | | | | | | | | 5 | t <sub>PCSC</sub> | СС | D | PCSx to PCSS time <sup>(7)</sup> | PCS and PCS strength | SS drive | | | | | | | | | | | | | | | | | | ume | Strong | 25 pF | 16.0 | _ | ns | | | | | | | | | | | 6 | t <sub>PASC</sub> | СС | D | PCSS to PCSx time <sup>(7)</sup> | PCS and PCS strength | SS drive | | | | | | | | | | | | | | | | | | unic | Strong | 25 pF | 16.0 | 1 | ns | | | | | | | | | | | | | | | | SIN | I setup time | | | | | | | | | | | | | | | | | | SIN setup time to SCK | SCK drive stre | ength | | | | | | | | | | | | | | | | | | | Very strong | 25 pF | $25 - (P^{(9)} \times t_{SYS}^{(4)})$ | _ | | | | | | | | | | | | | | | CC D | CPHA = 0 <sup>(8)</sup> | Strong | 50 pF | $31 - (P^{(9)} \times t_{SYS}^{(4)})$ | _ | ns | | | | | | | | | | | 7 | t <sub>SUI</sub> | CC | | | C D | ח | П | D | D | ח | П | D | | Medium | 50 pF | $52 - (P^{(9)} \times t_{SYS}^{(4)})$ | _ | | | ļ ' | 1801 | | | | | | SCK drive stre | ength | | | | | | | | | | | | | | | | | | | | | | | | SIN setup time to SCK | Very strong | 25 pF | 25.0 | _ | | | | | | | | | CPHA = 1 <sup>(8)</sup> | Strong | 50 pF | 31.0 | _ | ns | | | | | | | | | | | | | | | Medium | 50 pF | 52.0 | _ | | | | | | | | | | | | | | | | | SII | N hold time | <u>, </u> | | | | | | | | | | | | | | | | | | SCK drive stre | ength | | | | | | | | | | | | | | | | | | SIN hold time from SCK | Very strong | 0 pF | $-1 + (P^{(9)} \times t_{SYS}^{(3)})$ | <u> </u> | | | | | | | | | | | | | | | | CPHA = $0^{(8)}$ | Strong | 0 pF | $-1 + (P^{(9)} \times t_{SYS}^{(3)})$ | _ | ns | | | | | | | | | | | 8 | t <sub>HI</sub> | СС | D | | Medium | 0 pF | $-1 + (P^{(9)} \times t_{SYS}^{(3)})$ | _ | | | | | | | | | | | | | 1 | | | | SCK drive stre | | | | _ | | | | | | | | | | | | | | | SIN hold time from SCK | Very strong | 0 pF | -1.0 | _ | _ | | | | | | | | | | | | | | | CPHA = 1 <sup>(8)</sup> | Strong | 0 pF | -1.0 | _ | ns | | | | | | | | | | | | | | | | | | | Medium | 0 pF | -1.0 | _ | | | | | | | | Table 53. DSPI CMOS master modified timing (full duplex and output only) MTFE = 1, CPHA = 0 or 1 (continued) | # | Cumb | Symbol | | ymbol | | Symbol | | Symbol | | Characteristic | Cond | dition | Value | <sub>5</sub> (1) | Unit | |----|------------------|--------|-------|-------------------------------|----------------------|-------------------------------|-----------------------------------------|---------------------------------------|----------------------------------------|----------------------|----------|-----------------------------------------|--------------------------|------------------------|------| | # | Joynno | JOI | ymboi | | | | | | | mbol | | Characteristic | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min | | | | | | S | CK edge) | | | | | | | | | | | | | | | | | | | | | | SOUT and SO strength | CK drive | | | | | | | | | | SOUT data valid time from SCK | Very strong | 25 pF | _ | $7.0 + t_{SYS}^{(4)}$ | | | | | | | | | | | | | CPHA = 0, <sup>(10)</sup> | Strong | 50 pF | _ | 8.0 + t <sub>SYS</sub> <sup>(4)</sup> | ns | | | | | | | | 9 | + | СС | D | _ | | Medium | 50 pF | _ | 16.0 + t <sub>SYS</sub> <sup>(4)</sup> | | | | | | | | 9 | t <sub>suo</sub> | | | | SOUT and SO strength | CK drive | | | | | | | | | | | | | | | SOUT data valid time from SCK | Very strong | 25 pF | _ | 7.0 | | | | | | | | | | | | | | | CPHA = 1 <sup>(10)</sup> | Strong | 50 pF | _ | 8.0 | ns | | | | | | | | | | | | | | | | Medium | 50 pF | _ | 16.0 | | | | | | | | S | OUT data hol | d time (after S | CK edge) | | | | | | | | | | | | | | SOUT data hold | SOUT and SO strength | CK drive | | | | | | | | | | | | | | | time after SCK | Very strong | 25 pF | $-7.7 + t_{SYS}^{(4)}$ | _ | | | | | | | | | | | | | | | | | CPHA = 0 <sup>(10)</sup> | CPHA = 0 <sup>(10)</sup> | Strong | 50 pF | -11.0 + t <sub>SYS</sub> <sup>(4)</sup> | _ | ns | | | 10 | + . | CC | D | | Medium | 50 pF | -15.0 + t <sub>SYS</sub> <sup>(4)</sup> | _ | | | | | | | | | 10 | t <sub>HO</sub> | | CC D | | COLIT data hald | SOUT and SO strength | CK drive | | | | | | | | | | | | | | | | SOUT data hold time after SCK | Very strong | 25 pF | -7.7 | _ | | | | | | | | | | | CPHA = 1 <sup>(10)</sup> | Strong | 50 pF | -11.0 | _ | ns | | | | | | | | | | | | | Medium | 50 pF | -15.0 | _ | | | | | | | | - 1. All timing values for output signals in this table are measured to 50% of the output voltage. - 2. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - 3. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 4. t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns). - 5. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 7. PCSx and PCSS using same pad configuration. - 8. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL / Automotive voltage thresholds. - P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1. DS11734 Rev 6 107/158 10. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value Figure 28. DSPI CMOS master mode — modified timing, CPHA = 0 PCSS PCSX PCSX PCSX PCSX Figure 30. DSPI PCS strobe (PCSS) timing (master mode) #### 3.18.2.1.3 DSPI LVDS master mode - modified timing Table 54. DSPI LVDS master timing — full duplex — modified transfer format (MTFE = 1), CPHA = 0 or 1 | # | Sym | hal | С | Characteristic | Con | dition | Valu | e <sup>(1)</sup> | Unit | |---|--------------------|-----|---|-----------------------------------|---------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------|------| | # | Sylli | DOI | ٥ | Characteristic | Pad drive | Load | Min | Max | | | 1 | t <sub>SCK</sub> | СС | D | SCK cycle time | LVDS | 15 pF<br>to 25 pF<br>differential <sup>(2)</sup> | 30.0 | _ | ns | | | | | | | PCS drive strer | ngth | | | | | | | | | PCS to SCK | Very strong | 25 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 10$ | _ | ns | | 2 | t <sub>CSC</sub> | CC | D | delay<br>(LVDS SCK) | Strong | 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 10$ | _ | ns | | | | | | | Medium | 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 32$ | _ | ns | | | | | | Very strong | PCS = 0 pF<br>SCK = 25 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 8$ | _ | ns | | | 3 | t <sub>ASC</sub> | СС | D | After SCK delay<br>(LVDS SCK) | Strong | PCS = 0 pF<br>SCK = 25 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 8$ | _ | ns | | | | | | | Medium | PCS = 0 pF<br>SCK = 25 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 8$ | _ | ns | | 4 | t <sub>SDC</sub> | S | D | SCK duty cycle <sup>(6)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> +2 | ns | | | | | | SIN setup time | | | | | | | | | | | SIN setup time | SCK drive strer | ngth | | | | | 7 | 7 t <sub>SUI</sub> | СС | D | to SCK $CPHA = 0^{(7)}$ | LVDS | 15 pF<br>to 25 pF<br>differential | $23 - (P^{(8)} \times t_{SYS}^{(4)})$ | _ | ns | | | | | | SIN setup time | SCK drive strer | ngth | | | | | | | | | to SCK<br>CPHA = 1 <sup>(7)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | 23 | _ | ns | | Table 54. DSPI LVDS master timing — full duplex — modified transfer format | |----------------------------------------------------------------------------| | (MTFE = 1), CPHA = 0 or 1 (continued) | | # | Sum | hal | С | Characteristic | Con | dition | Valu | e <sup>(1)</sup> | Unit | | | | |----|------------------|------|---|-----------------------------------------------------------|-------------------|-----------------------------------|-------------------------------------------------------------|------------------|-----------------------------------|----------------------------------------|-----------------------|----| | # | Sym | IDOI | C | Characteristic | Pad drive | Load | Min | Max | Unit | | | | | | | | | SIN Hold Time | | | | | | | | | | | | | | SIN hold time | SCK drive strer | ngth | | | | | | | | 8 | t <sub>HI</sub> | СС | D | from SCK<br>CPHA = 0 <sup>(7)</sup> | | | - 1 + (P <sup>(8)</sup> × t <sub>SYS</sub> <sup>(4)</sup> ) | _ | ns | | | | | | | | | SIN hold time | SCK drive strer | ngth | | | | | | | | | | | | from SCK CPHA = 1 <sup>(7)</sup> LVDS 0 pF differential | | _ | ns | | | | | | | | | | | SOUT data valid t | time (after SCK e | edge) | | | | | | | | | | | | SOUT data valid | SOUT and SCk | drive strength | | | | | | | | 9 | t <sub>SUO</sub> | СС | D | D | D | D | time from SCK<br>CPHA = 0 <sup>(9)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | _ | $7.0 + t_{SYS}^{(4)}$ | ns | | | | | | SOUT data valid | SOUT and SCk | drive strength | | | | | | | | | | | | | | | SOUT data valid<br>time from SCK<br>CPHA = 1 <sup>(9)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | _ | 7.0 | ns | | | | | | SOUT data hold t | ime (after SCK e | dge) | | | | | | | | | | | | SOUT data hold | SOUT and SCh | drive strength | | | | | | | | 10 | t <sub>HO</sub> | СС | D | D | D | D | time after SCK<br>CPHA = 0 <sup>(9)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | -7.5 + t <sub>SYS</sub> <sup>(4)</sup> | _ | ns | | | | | | SOUT data hold | SOUT and SCh | drive strength | | | | | | | | | | | | time after SCK<br>CPHA = 1 <sup>(9)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | -7.5 | _ | ns | | | | - 1. All timing values for output signals in this table are measured to 50% of the output voltage. - 2. LVDS differential load considered is the capacitance on each terminal of the differential pair, as shown in Figure 12. - N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 4. $t_{SYS}$ is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min $t_{SYS} = 10$ ns). - 5. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 7. Input timing assumes an input slew rate of 1 ns (10% 90%) and LVDS differential voltage = $\pm 100$ mV. - P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1. 9. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same Figure 31. DSPI LVDS master mode — modified timing, CPHA = 0 #### 3.18.2.1.4 DSPI master mode - output only Note: In the following table: - All DSPI timing specifications apply to pins when using LVDS pads for SCK and SOUT and CMOS pad for PCS with pad driver strength as defined. Timing may degrade for weaker output drivers. - TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1. Table 55. DSPI LVDS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock | щ | 0 | | _ | Ob and a desirable | Cond | dition | Va | lue | 11:4 | |---|------------------|-----|---|------------------------------------------------------------------|--------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------| | # | Syml | DOI | С | Characteristic | Pad drive | Load | Min Max | | Unit | | 1 | t <sub>SCK</sub> | СС | D | SCK cycle time | LVDS | 15 pF<br>to 50 pF<br>differential <sup>(1)</sup> | 25.0 | _ | ns | | | | | | PCS valid after | Very strong | 25 pF | _ | 6.0 | ns | | 2 | t <sub>CSV</sub> | CC | D | SCK <sup>(2)</sup><br>(SCK with 50 pF<br>differential load cap.) | Strong | 50 pF | _ | 10.5 | ns | | | | | | PCS hold after<br>SCK <sup>(2)</sup> | Very strong | 0 pF | -4.0 | | ns | | 3 | t <sub>CSH</sub> | CC | D | (SCK with 50 pF differential load cap.) | Strong | 0 pF | -4.0 | | ns | | 4 | t <sub>SDC</sub> | СС | D | SCK duty cycle<br>(SCK with 50 pF<br>differential load cap.) | LVDS | 15 pF<br>to 50 pF<br>differential | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns | | | | | | so | UT data valid time | (after SCK edge) | | | | | | | | | | SOUT and SCK dri | ve strength | | | | | 5 | t <sub>SUO</sub> | СС | D | SOUT data valid time from SCK <sup>(3)</sup> | LVDS | 15 pF<br>to 50 pF<br>differential | | 3.5 | ns | | | | | | SO | UT data hold time | (after SCK edge) | | | | | | | | | | SOUT and SCK dri | ve strength | | | | | 6 | t <sub>HO</sub> | СС | D | SOUT data hold time after SCK <sup>(3)</sup> | LVDS | 15 pF<br>to 50 pF<br>differential | -3.5 | | ns | - 1. LVDS differential load considered is the capacitance on each terminal of the differential pair, as shown in Figure 12. - 2. With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays. - 3. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Note: In the following table: - All output timing is worst case and includes the mismatching of rise and fall times of the output pads. - TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1. Table 56. DSPI CMOS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock | ш. | 0 | | _ | Ob and adminding | Cond | dition | Valu | e <sup>(1)</sup> | 11 | |----|------------------|------|----|------------------------------------|---------------------------------|---------------------------|--------------------------------------------------|------------------------|------| | # | Sym | IDOI | С | Characteristic | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | | | | | | SCK drive strer | igth | | | | | 1 | 4 | 00 | _ | SCK avalatima | Very strong | 25 pF | 33.0 | _ | ns | | 1 | t <sub>SCK</sub> | CC | טן | SCK cycle time | Strong | 50 pF | 80.0 | _ | ns | | | | | | | Medium | 50 pF | 200.0 | _ | ns | | | | | | | SCK and PCS | drive strength | | | | | | | | | | Very strong | 25 pF | 7 | _ | ns | | | | 00 | _ | DOO!!: - # 001/(3) | Strong | 50 pF | 8 | _ | ns | | 2 | t <sub>CSV</sub> | CC | טן | PCS valid after SCK <sup>(3)</sup> | Medium | 50 pF | 16 | _ | ns | | | | | | PCS medium<br>and SCK<br>strong | PCS = 50 pF<br>SCK = 50 pF | 29 | _ | ns | | | | | | | | SCK and PCS | drive strength | | | | | | | | | Very strong | PCS = 0 pF<br>SCK = 50 pF | -14 | _ | ns | | | 3 | t <sub>CSH</sub> | СС | D | PCS hold after SCK <sup>(3)</sup> | Strong | PCS = 0 pF<br>SCK = 50 pF | -14 | _ | ns | | | COIT | | | | Medium | PCS = 0 pF<br>SCK = 50 pF | -33 | _ | ns | | | | | | | PCS medium<br>and SCK<br>strong | PCS = 0 pF<br>SCK = 50 pF | <del>-</del> 35 | | ns | | | | | | | SCK drive strer | igth | | | | | 4 | t | CC | ח | SCK duty cycle <sup>(4)</sup> | Very strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | $^{1}/_{2}t_{SCK} + 2$ | ns | | - | t <sub>SDC</sub> | | | Sort duty cycle | Strong | 0 pF | $^{1}/_{2}t_{SCK}-2$ | $^{1}/_{2}t_{SCK} + 2$ | ns | | | | | | | Medium | 0 pF | $^{1}/_{2}t_{SCK} - 5$ | $^{1}/_{2}t_{SCK} + 5$ | ns | | | | 1 | | SOUT da | ta valid time (at | fter SCK edge) | | | | | | | | | | SOUT and SCk | drive strength | | | | | 9 | t <sub>SUO</sub> | СС | D | SOUT data valid time from SCK | Very strong | 25 pF | _ | 7.0 | ns | | | 300 | | | CPHA = 1 <sup>(5)</sup> | Strong | 50 pF | _ | 8.0 | ns | | | | | | | Medium | 50 pF | _ | 16.0 | ns | | | | | | SOUT da | ata hold time (at | | | | | | | | | | SOLIT data hold time offer | SOUT and SCk | 1 | | | | | 10 | t <sub>HO</sub> | СС | D | SOUT data hold time after SCK | Very strong | 25 pF | -7.7 | _ | ns | | | | | | CPHA = 1 <sup>(5)</sup> | Strong | 50 pF | -11.0 | _ | ns | | | | | | | Medium | 50 pF | -15.0 | _ | ns | - 1. All timing values for output signals in this table are measured to 50% of the output voltage. - Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - 3. With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays. - t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 5. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same Figure 33. DSPI LVDS and CMOS master timing-output only— MTFE = 1, CHPA = 1 #### 3.18.2.2 Slave mode timing Table 57. DSPI CMOS slave timing — full duplex — normal and modified transfer formats (MTFE = 0/1) | # | Symi | hal | С | Characteristic | Condi | ition | Min | Max | Unit | |---|--------------------|-----|---|------------------------------------------------|----------------|-------|-------|-------|------| | # | Syllii | DOI | | Cildidcteristic | Pad Drive Load | | WIIII | IVIAX | Onit | | 1 | t <sub>SCK</sub> | CC | D | SCK Cycle Time <sup>(1)</sup> | _ | _ | 62 | _ | ns | | 2 | t <sub>CSC</sub> | SR | D | SS to SCK Delay <sup>(1)</sup> | _ | _ | 16 | _ | ns | | 3 | t <sub>ASC</sub> | SR | D | SCK to SS Delay <sup>(1)</sup> | _ | _ | 16 | _ | ns | | 4 | t <sub>SDC</sub> | СС | D | SCK Duty Cycle <sup>(1)</sup> | _ | _ | 30 | _ | ns | | | | | | Slave Access Time <sup>(1)</sup> (2) (3) | Very<br>strong | 25 pF | _ | 50 | ns | | 5 | t <sub>A</sub> | СС | D | (SS active to SOUT driven) | Strong | 50 pF | _ | 50 | ns | | | | | | | Medium | 50 pF | _ | 60 | ns | | | | | | Slave SOUT Disable Time <sup>(1)</sup> (2) (3) | Very<br>strong | 25 pF | _ | 5 | ns | | 6 | 6 t <sub>DIS</sub> | CC | D | (SS inactive to SOUT High- | Strong | 50 pF | _ | 5 | ns | | | | | | Z or invalid) | Medium | 50 pF | _ | 10 | ns | Table 57. DSPI CMOS slave timing — full duplex — normal and modified transfer formats (MTFE = 0/1) (continued) | # | Syml | hal | С | Characteristic | Cond | ition | Min | Max | Unit | |----|--------------------|-----|---|-------------------------------------------|----------------|-------|-------|-----|-------| | π | Syllii | JOI | C | Gilaracteristic | Pad Drive | Load | WIIII | Wax | Oilit | | 9 | t <sub>SUI</sub> | СС | D | Data Setup Time for Inputs <sup>(1)</sup> | _ | _ | 10 | _ | ns | | 10 | t <sub>HI</sub> | СС | D | Data Hold Time for Inputs <sup>(1)</sup> | _ | _ | 10 | _ | ns | | | | | _ | SOUT Valid Time <sup>(1) (2) (3)</sup> | Very<br>strong | 25 pF | _ | 30 | ns | | 11 | t <sub>SUO</sub> | CC | D | (after SCK edge) | Strong | 50 pF | _ | 30 | ns | | | | | | | Medium | 50 pF | _ | 50 | ns | | | | | _ | SOUT Hold Time <sup>(1)</sup> (2) (3) | Very<br>strong | 25 pF | 2.5 | _ | ns | | 12 | 12 t <sub>HO</sub> | СС | D | (after SCK edge) | Strong | 50 pF | 2.5 | _ | ns | | | | | | | Medium | 50 pF | 2.5 | _ | ns | - 1. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL / Automotive voltage thresholds. - 2. All timing values for output signals in this table, are measured to 50% of the output voltage. - 3. All output timing is worst case and includes the mismatching of rise and fall times of the output pads. $t_{CSC}$ SS $\mathsf{t}_{\mathsf{SCK}}$ SCK Input t<sub>SDC</sub> (CPOL = 0)t<sub>SDC</sub> SCK Input (CPOL = 1) $t_{HO}$ t<sub>SUO</sub> $t_{DIS}$ First Data Data Last Data SOUT $t_{SUI}$ First Data Data Last Data SIN Figure 34. DSPI slave mode — modified transfer format timing (MFTE = 0/1) CPHA = 0 Figure 35. DSPI slave mode — modified transfer format timing (MFTE = 0/1) CPHA = 1 #### 3.18.3 Ethernet timing The Ethernet provides both MII and RMII interfaces. The MII and RMII signals can be configured for either CMOS or TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V. Please check the device pinout details to review the packages supporting MII and RMII. #### 3.18.3.1 MII receive signal timing (RXD[3:0], RX\_DV, RX\_ER, and RX\_CLK) The receiver functions correctly up to a RX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX\_CLK frequency. Note: In the following table, all timing specifications are referenced from RX\_CLK = 1.4 V to the valid input levels, 0.8 V and 2.0 V. Value С **Symbol** Characteristic Unit Min Max CC D RXD[3:0], RX DV, RX ER to RX CLK setup M1 5 ns M2 CC D RX CLK to RXD[3:0], RX DV, RX ER hold 5 ns CC D RX CLK pulse width high RX CLK period M3 35% 65% M4 CC D RX\_CLK pulse width low 35% 65% RX CLK period Table 58. MII receive signal timing Figure 36. MII receive signal timing diagram #### 3.18.3.2 MII transmit signal timing (TXD[3:0], TX\_EN, TX\_ER, TX\_CLK) The transmitter functions correctly up to a TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency. The transmit outputs (TXD[3:0], TX\_EN, TX\_ER) can be programmed to transition from either the rising or falling edge of TX\_CLK, and the timing is the same in either case. This option allows the use of non-compliant MII PHYs. Refer to the SPC58xNx 32-bit Power Architecture microcontroller *reference manual's* Ethernet chapter for details of this option and how to enable it. Note: In the following table, all timing specifications are referenced from $TX\_CLK = 1.4 \text{ V}$ to the valid output levels, 0.8 V and 2.0 V. Value<sup>(1)</sup> **Symbol** C Characteristic Unit Min Max D TX\_CLK to TXD[3:0], TX\_EN, TX\_ER invalid M5 CC 5 ns M6 CC D TX CLK to TXD[3:0], TX EN, TX ER valid 25 ns M7 CC D TX CLK pulse width high 35% 65% TX CLK period CC D TX CLK pulse width low 35% 65% TX CLK period M8 Table 59. MII transmit signal timing 4 Output parameters are valid for C<sub>L</sub> = 25 pF, where C<sub>L</sub> is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value TX\_CLK (input) TXD[3:0] (outputs) TX\_EN TX\_ER M6 Figure 37. MII transmit signal timing diagram # 3.18.3.3 MII async inputs signal timing (CRS and COL) Table 60. MII async inputs signal timing | Symbol | | С | Characteristic | Va | lue | Unit | |--------|-----|---|------------------------------|-----|-----|---------------| | Symbol | , , | | Gilaracteristic | Min | Max | Onic | | M9 CC | | D | CRS, COL minimum pulse width | 1.5 | _ | TX_CLK period | Figure 38. MII async inputs timing diagram #### 3.18.3.4 MII and RMII serial management channel timing (MDIO and MDC) The Ethernet functions correctly with a maximum MDC frequency of 2.5 MHz. MDIO (output) MDIO (input) M15 MIDIO (input) M11 M12 M13 Figure 39. MII serial management channel timing diagram #### 3.18.3.5 MII and RMII serial management channel timing (MDIO and MDC) The Ethernet functions correctly with a maximum MDC frequency of 2.5 MHz. Note: In the following table, all timing specifications are referenced from MDC = 1.4 V (TTL levels) to the valid input and output levels, 0.8 V and 2.0 V (TTL levels). For 5 V operation, timing is referenced from MDC = 50% to 2.2 V/3.5 V input and output levels. Table 61. MII serial management channel timing | Symbol | | С | Characteristic | Va | lue | Unit | | |--------|----|---|---------------------------------------------------------------------|-----|-----|------------|--| | Symbol | | C | Gilaracteristic | Min | Max | Oille | | | M10 | СС | D | MDC falling edge to MDIO output invalid (minimum propagation delay) | 0 | _ | ns | | | M11 | СС | D | MDC falling edge to MDIO output valid (max prop delay) | _ | 25 | ns | | | M12 | СС | D | MDIO (input) to MDC rising edge setup | 10 | _ | ns | | | M13 | CC | D | MDIO (input) to MDC rising edge hold | 0 | | ns | | | M14 | CC | D | MDC pulse width high | 40% | 60% | MDC period | | | M15 | СС | D | MDC pulse width low | 40% | 60% | MDC period | | Note: In the following table, all timing specifications are referenced from MDC = 1.4 V (TTL levels) to the valid input and output levels, 0.8 V and 2.0 V (TTL levels). For 5 V operation, timing is referenced from MDC = 50% to 2.2 V/3.5 V input and output levels. Value C **Symbol** Characteristic Unit Min Max MDC falling edge to MDIO output invalid D M10 CC 0 ns (minimum propagation delay) MDC falling edge to MDIO output valid (max CC D M11 25 ns prop delay) CC D MDIO (input) to MDC rising edge setup M12 10 ns CC D MDIO (input) to MDC rising edge hold M13 0 ns CC M14 D MDC pulse width high 40% MDC period 60% CC M15 MDC pulse width low MDC period 40% 60% Table 62. RMII serial management channel timing (M14) (M15) MDC (output) (M10) MDIO (output) M11 MDIO (input) (M12) (M13) Figure 40. MII serial management channel timing diagram #### 3.18.3.6 RMII receive signal timing (RXD[1:0], CRS\_DV) The receiver functions correctly up to a REF CLK maximum frequency of 50 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX CLK frequency, which is half that of the REF CLK frequency. DS11734 Rev 6 120/158 Note: In the following table, all timing specifications are referenced from REF\_CLK = 1.4 V to the valid input levels, 0.8 V and 2.0 V. Value С **Symbol** Characteristic Unit Min Max D RXD[1:0], CRS\_DV to REF\_CLK setup R1 CC 4 ns R2 CC D REF CLK to RXD[1:0], CRS DV hold 2 ns R3 CC D REF\_CLK pulse width high 35% 65% REF\_CLK period R4 CC REF CLK pulse width low 35% REF\_CLK period 65% Table 63. RMII receive signal timing Figure 41. RMII receive signal timing diagram #### 3.18.3.7 RMII transmit signal timing (TXD[1:0], TX\_EN) The transmitter functions correctly up to a REF\_CLK maximum frequency of 50 MHz + 1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency, which is half that of the REF\_CLK frequency. The transmit outputs (TXD[1:0], TX\_EN) can be programmed to transition from either the rising or falling edge of REF\_CLK, and the timing is the same in either case. This option allows the use of non-compliant RMII PHYs. Note: In the following table, all timing specifications are referenced from REF\_CLK = 1.4 V to the valid output levels, 0.8 V and 2.0 V. RMII transmit signal valid timing specified is considering the rise/fall time of the ref\_clk on the pad as 1ns. | Symbol | | С | Characteristic | Va | lue | Unit | | | | | | | |--------|----|---|------------------------------------|-----|-----|----------------|--|--|--|--|--|--| | Symbol | | C | Gilalacteristic | Min | Max | Offic | | | | | | | | R5 | CC | D | REF_CLK to TXD[1:0], TX_EN invalid | 2 | _ | ns | | | | | | | | R6 | СС | D | REF_CLK to TXD[1:0], TX_EN valid | _ | 14 | ns | | | | | | | | R7 | CC | D | REF_CLK pulse width high | 35% | 65% | REF_CLK period | | | | | | | | R8 | СС | D | REF_CLK pulse width low | 35% | 65% | REF_CLK period | | | | | | | Table 64. RMII transmit signal timing Figure 42. RMII transmit signal timing diagram ## 3.18.4 FlexRay timing This section provides the FlexRay Interface timing characteristics for the input and output signals. These are recommended numbers as per the FlexRay EPL v3.0 specification, and subject to change per the final timing analysis of the device. #### 3.18.4.1 TxEN Table 65. TxEN output characteristics | Symbol | | С | Characteristic <sup>(1)</sup> (2) | Val | lue | Unit | |---------------------------|----|---|----------------------------------------------------------------------------------------|-----|-----|------| | Symbol | | | Characteristic | Min | Max | Unit | | dCCTxEN <sub>RISE25</sub> | СС | D | Rise time of TxEN signal at CC | _ | 9 | ns | | dCCTxEN <sub>FALL25</sub> | СС | D | Fall time of TxEN signal at CC | _ | 9 | ns | | dCCTxEN <sub>01</sub> | СС | D | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge | _ | 25 | ns | | dCCTxEN <sub>10</sub> | СС | D | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | _ | 25 | ns | <sup>1.</sup> TxEN pin load maximum 25 pF. <sup>2.</sup> Pad configured as VERY STRONG. PE\_Clk TxEN dCCTxEN<sub>10</sub> dCCTxEN<sub>01</sub> Figure 44. TxEN signal propagation delays #### 3.18.4.2 TxD Figure 45. TxD signal Note: In the following table, specifications valid according to FlexRay EPL 3.0.1 standard with 20%–80% levels and a 10 pF load at the end of a 50 Ohm, 1 ns stripline. Please refer to the Very Strong I/O pad specifications. | Symbol | | С | Characteristic <sup>(1),(2)</sup> | Val | ue | Unit | |----------------------------------------------------|----|---|----------------------------------------------------------------------------------------|-------|------------------|-------| | Symbol | | C | Characteristic, 70,7 | Min | Max | Ullit | | dCCTxAsym | СС | D | Asymmetry of sending CC at 25 pF load (= dCCTxD <sub>50%</sub> - 100 ns) | -2.45 | 2.45 | ns | | 4CCTvD +4CCTvD | 00 | D | Sum of Rise and Fall time of TxD signal at the | _ | 9(4) | no | | dCCTxD <sub>RISE25</sub> +dCCTxD <sub>FALL25</sub> | | D | output pin <sup>(3)</sup> | _ | 9 <sup>(5)</sup> | ns | | dCCTxD <sub>01</sub> | СС | D | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge | _ | 25 | ns | | dCCTxD <sub>10</sub> | СС | D | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | _ | 25 | ns | Table 66. TxD output characteristics - 1. TxD pin load maximum 25 pF. - 2. Pad configured as VERY STRONG. - Sum of transition time simulation is performed according to Electrical Physical Layer Specification 3.0.1 and the entire temperature range of the device has been taken into account. - 4. $V_{DD\_HV\_IO}$ = 5.0 V ± 10%, Transmission line Z = 50 ohms, $t_{delay}$ = 1 ns, $C_L$ = 10 pF. - 5. $V_{DD\_HV\_IO}$ = 3.3 V ± 10%, Transmission line Z = 50 ohms, $t_{delay}$ = 0.6 ns, $C_L$ = 10 pF. Figure 46. TxD Signal propagation delays #### 3.18.4.3 RxD Table 67. RxD input characteristics | Symbol | | С | Characteristic | Val | lue | Unit | |------------|----|---|------------------------------------|-----|-----|------| | | | ٦ | Characteristic | | Max | Unit | | C_CCRxD | СС | D | Input capacitance on RxD pin | _ | 7 | pF | | uCCLogic_1 | CC | D | Threshold for detecting logic high | 35 | 70 | % | Table 67. RxD input characteristics (continued) | Symbol | | С | Characteristic | Va | l lmit | | |----------------------|----|---|-----------------------------------------------------------------------------|-------|--------|------| | Symbol | | | Characteristic | Min | Max | Unit | | uCCLogic_0 | CC | D | Threshold for detecting logic low | 30 | 65 | % | | dCCRxD <sub>01</sub> | СС | D | Sum of delay from actual input to the D input of the first FF, rising edge | _ | 10 | ns | | dCCRxD <sub>10</sub> | СС | D | Sum of delay from actual input to the D input of the first FF, falling edge | _ | 10 | ns | | dCCRxAsymAccept15 | СС | D | Acceptance of asymmetry at receiving CC with 15 pF load | -31.5 | 44 | ns | | dCCRxAsymAccept25 | СС | D | Acceptance of asymmetry at receiving CC with 25 pF load | -30.5 | 43 | ns | # 3.18.5 **PSI5 timing** The following table describes the PSI5 timing. Table 68. PSI5 timing | Symbol | | _ | Down or other | | Value | l lmi4 | |-----------------------|----|---|-------------------------------------------------------------------------------------------|-----|---------------------------------------|-----------------------| | | | С | Parameter | Min | Max | Unit | | t <sub>MSG_DLY</sub> | СС | D | Delay from last bit of frame (CRC0) to assertion of new message received interrupt | _ | 3 | μs | | t <sub>SYNC_DLY</sub> | СС | D | Delay from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin | _ | 2 | μs | | t <sub>MSG_JIT</sub> | СС | D | Delay jitter from last bit of frame (CRC0) to assertion of new message received interrupt | _ | 1 | cycles <sup>(1)</sup> | | t <sub>SYNC_JIT</sub> | СС | D | Delay jitter from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin | _ | +/-±(1 PSI5_1µs_CLK + 1 PBRIDGEn_CLK) | cycles | <sup>1.</sup> Measured in PSI5 clock cycles (PBRIDGEn\_CLK on the device). Minimum PSI5 clock period is 20 ns. #### **3.18.6 CAN timing** The following table describes the CAN timing. Table 69. CAN timing | Symbol | | С | Parameter | Condition | | Unit | | | |-----------------------|----|---|------------|-----------------------------------------|-----|------|-----|-------| | | | ٥ | Parameter | Condition | Min | Тур | Max | Oille | | CC E | | D | CAN | Medium type pads 25pF load | _ | _ | 70 | | | | CC | D | controller | Medium type pads 50pF load | _ | _ | 80 | | | t <sub>P(RX:TX)</sub> | СС | D | -1 - 1 4: | STRONG, VERY STRONG type pads 25pF load | | _ | 60 | ns | | | СС | D | pads | STRONG, VERY STRONG type pads 50pF load | _ | _ | 65 | | ## 3.18.7 UART timing UART channel frequency support is shown in the following table. Table 70. UART frequency support | LINFlexD clock<br>frequency LIN_CLK | Oversampling rate | Voting scheme | Max usable frequency<br>(Mbaud) | |-------------------------------------|-------------------|---------------------------------------------------------------|---------------------------------| | (MHz) | | | ` , | | | 16 | - 3:1 majority voting | 5 | | | 8 | 3.1 majority voting | 10 | | 80 | 6 | Limited voting on one sample with configurable sampling point | 13.33 | | | 5 | | 16 | | | 4 | | 20 | | | 16 | 0.4 i it ti | 6.25 | | | 8 | - 3:1 majority voting | 12.5 | | 100 | 6 | Limited voting on one | 16.67 | | | 5 | sample with configurable | 20 | | | 4 | sampling point | 25 | # 3.18.8 I2C timing The I<sup>2</sup>C AC timing specifications are provided in the following tables. Note: In the following table, I2C input timing is valid for Automotive and TTL inputs levels, hysteresis enabled, and an input edge rate no slower than 1 ns (10% – 90%). Table 71. I2C input timing specifications - SCL and SDA | No | No. Symbol | | _ | C Parameter | | lue | Unit | |-----|------------|----|---|---------------------------|---|-----|---------------------------------| | NO. | | | | | | Max | Oilit | | 1 | | СС | D | Start condition hold time | 2 | _ | PER_CLK<br>Cycle <sup>(1)</sup> | | 2 | _ | СС | D | Clock low time | 8 | _ | PER_CLK Cycle | | No | lo. Symbol C | | • | Parameter | | lue | Unit | | |-----|--------------|----|---|----------------------------------------------------------------|-----|-----|---------------|--| | NO. | | | د | | | Max | Offic | | | 3 | _ | CC | D | Bus free time between Start and Stop condition | 4.7 | _ | μs | | | 4 | _ | СС | D | Data hold time | 0.0 | _ | ns | | | 5 | _ | CC | D | Clock high time | 4 | _ | PER_CLK Cycle | | | 6 | _ | CC | D | Data setup time | 0.0 | _ | ns | | | 7 | _ | CC | D | Start condition setup time (for repeated start condition only) | 2 | _ | PER_CLK Cycle | | | 8 | _ | CC | D | Stop condition setup time | 2 | | PER_CLK Cycle | | Table 71. I2C input timing specifications – SCL and SDA (continued) #### Note: In the following table: - All output timing is worst case and includes the mismatching of rise and fall times of the output pads. - Output parameters are valid for CL = 25 pF, where CL is the external load to the device (lumped). The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value. - Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - Programming the IBFD register (I2C bus Frequency Divider) with the maximum frequency results in the minimum output timings listed. The I2C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the pre-scale and division values programmed in the IBC field of the IBFD register. Table 72. I2C output timing specifications — SCL and SDA | No. | ev. | Symbol C Parameter | | Symbol | | Val | lue | Unit | |-----|-----|--------------------|---|----------------------------------------------------------------|-----|-----|---------------------------------|------| | NO. | Зу | iliboi | ) | Falanielei | Min | Max | Onit | | | 1 | _ | СС | D | Start condition hold time | 6 | | PER_CLK<br>Cycle <sup>(1)</sup> | | | 2 | _ | СС | D | Clock low time | 10 | _ | PER_CLK Cycle | | | 3 | _ | CC | D | Bus free time between Start and Stop condition | 4.7 | _ | μs | | | 4 | _ | СС | D | Data hold time | 7 | _ | PER_CLK Cycle | | | 5 | _ | CC | D | Clock high time | 10 | _ | PER_CLK Cycle | | | 6 | | CC | D | Data setup time | 2 | _ | PER_CLK Cycle | | | 7 | _ | СС | D | Start condition setup time (for repeated start condition only) | 20 | _ | PER_CLK Cycle | | | 8 | | CC | D | Stop condition setup time | 10 | _ | PER_CLK Cycle | | PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail. <sup>1.</sup> PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail. Figure 47. I<sup>2</sup>C input/output timing # 4 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark. The following table lists the case numbers for SPC58xNx. Table 73. Package case numbers | Package type | Device type | | | |--------------|-------------|--|--| | eLQFP176 | Production | | | | FPBGA292 | Production | | | # 4.1 eLQFP176 package information Refer to Section 4.1.1: Package mechanical drawings and data information for full description of below figures and table notes. BOTTOM VIEW 14 4x N/4 TIPS bbbHA-BD 4× A 1-12 -b 🕁 ddd (M) C A-BD 10 E1/4 3 A B 3 TOP VIEW Figure 48. eLQFP176 package outline R1 R2 R2 GAUGE PLANE Figure 49. eLQFP176 section A-A Table 74. eLQFP176 package mechanical data | Oh.a.l | | Dimensions <sup>(7),(17)</sup> | | | | | |---------------------------|-----------|--------------------------------|------|--|--|--| | Symbol | Min. | Nom. | Max. | | | | | θ | 0° | 3.5° | 7° | | | | | θ1 | 0° | _ | _ | | | | | Θ2 | 10° | 12° | 14° | | | | | Θ3 | 10° | 12° | 14° | | | | | A <sup>(15)</sup> | _ | _ | 1.60 | | | | | A1 <sup>(12)</sup> | 0.05 | _ | 0.15 | | | | | A2 <sup>(15)</sup> | 1.35 | 1.40 | 1.45 | | | | | b <sup>(8),(9),(11)</sup> | 0.17 | 0.22 | 0.27 | | | | | b1 <sup>(11)</sup> | 0.17 | 0.20 | 0.23 | | | | | c <sup>(11)</sup> | 0.09 | _ | 0.20 | | | | | c1 <sup>(11)</sup> | 0.09 | _ | 0.16 | | | | | D <sup>(4)</sup> | 26.00 BSC | | | | | | | D1 <sup>(2),(5)</sup> | 24.00 BSC | | | | | | | D2 <sup>(13)</sup> | _ | _ | 8.97 | | | | | D3 <sup>(14)</sup> | 7.30 | _ | _ | | | | | е | | 0.50 BSC | | | | | | E <sup>(4)</sup> | | 26.00 BSC | | | | | | E1 <sup>(2),(5)</sup> | | 24.00 BSC | | | | | | E2 <sup>(13)</sup> | _ | _ | 8.97 | | | | | E3 <sup>(14)</sup> | 7.30 | _ | _ | | | | | L | 0.45 | 0.60 | 0.75 | | | | | L1 | | 1.00 REF | | | | | | N <sup>(16)</sup> | | 176 | | | | | | R1 | 0.08 | _ | _ | | | | | R2 | 0.08 | _ | 0.20 | | | | | S | 0.20 | _ | | | | | | aaa <sup>(1),(18)</sup> | | 0.20 | | | | | | bbb <sup>(1),(18)</sup> | | 0.20 | | | | | | ccc <sup>(1),(18)</sup> | | 0.08 | | | | | | ddd <sup>(1),(18)</sup> | | 0.08 | | | | | #### 4.1.1 Package mechanical drawings and data information The following notes are related to Figure 48, Figure 49, Figure 50 and Table 74: - 1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994. - 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm. - 3. Datums A-B and D to be determined at datum plane H. - 4. To be determined at seating datum plane C. - 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch. - 6. Details of pin 1 identifier are optional but must be located within the zone indicated. - 7. All dimensions are in millimeter except where explicitly noted. - 8. No intrusion allowed inwards the leads. - 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages. - 10. Exact shape of each corner is optional. - 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. - 12. A1 is defined as the distance from the seating plane to the lowest point on the package body. - 13. Dimensions D2 and E2 show the maximum exposed metal area on the package surface where the exposed pad is located (if present). It includes all metal protrusions from exposed pad itself. Type of exposed pad on SPC58xNx is as *Figure 51*. End user should verify D2 and E2 dimensions according to the specific device application. - 14. Dimensions D3 and E3 show the minimum solderable area, defined as the portion of exposed pad which is guaranteed to be free from resin flashes/bleeds, bordered by internal edge of inner groove. - 15. The optional exposed pad is generally coincident with the top or bottom side of the package and not allowed to protrude beyond that surface. - 16. "N" is the max number of terminal positions for the specified body size. - 17. Critical dimensions: - a) Stand-Off - b) Overall Width - c) Lead Coplanarity - 18. For symbols, recommended values and tolerances, see *Table 75*. Note: number, dimensions and positions of grooves are for reference only. Figure 51. eLQFP176 leadframe pad design Table 75. eLQFP176 symbol definitions | Symbol | Definition | Notes | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | aaa | The tolerance that controls the position of the terminal pattern with respect to Datum A and B. The center of the tolerance zone for each terminal is defined by basic dimension e as related to Datum A and B. | For flange-molded packages, this tolerance also applies for basic dimensions D1 and E1. For packages tooled with intentional terminal tip protrusions, aaa does not apply to those protrusions. | | bbb | The bilateral profile tolerance that controls the position of the plastic body sides. The centers of the profile zones are defined by the basic dimensions D and E. | _ | | ccc | The unilateral tolerance located above the seating plane where in the bottom surface of all terminals must be located. | This tolerance is commonly know as the "coplanarity" of the package terminals. | | ddd | The tolerance that controls the position of the terminals to each other. The centers of the profile zones are defined by basic dimension e. | This tolerance is normally compounded with tolerance zone defined by "b". | # 4.2 FPBGA292 package information Refer to Section 4.2.1: Package mechanical drawings and data information for full description of below figures and table notes. △ aaa C ØeeeM C A B В ØfffM C 00000 Α 292 balls-øb A1 BALL PAD CORNER A1 BALL PAD CORNER (6) DETAIL B(2:1) ☐ aaa C TOP VIEW // bbb C SEATING PLANE С SEATING PLANE Α2 ddd C DETAIL A (2:1) A1 BALL PAD CORNER "B" BOTTOM VIEW Figure 52. FPBGA292 package outline Table 76. FPBGA292 package mechanical data | Symbol | Dimensions (in millimeter) | | | | | | |------------------|----------------------------|------|------|--|--|--| | Symbol | Min. | Тур. | Max. | | | | | A <sup>(1)</sup> | - | - | 1.8 | | | | | A1 | 0.35 | _ | _ | | | | | Symbol | | Dimensions (in millimete | r) | |--------------------|-------|--------------------------|-------| | Symbol | Min. | Тур. | Max. | | A2 | - | 0.53 | - | | A4 | _ | - | 0.80 | | D | 16.85 | 17.00 | 17.15 | | D1 | - | 15.20 | _ | | E | 16.85 | 17.00 | 17.15 | | E1 | - | 15.20 | _ | | е | - | 0.80 | _ | | b <sup>(2)</sup> | 0.50 | 0.55 | 0.60 | | Z | - | 0.90 | _ | | aaa | _ | - | 0.15 | | bbb | _ | - | 0.10 | | ddd <sup>(3)</sup> | _ | - | 0.12 | | eee <sup>(4)</sup> | - | _ | 0.15 | | fff <sup>(5)</sup> | _ | _ | 0.08 | Table 76. FPBGA292 package mechanical data (continued) ### 4.2.1 Package mechanical drawings and data information The following notes are related to Figure 52 and Table 76: 1. FPBGA stands for Fine Pitch Plastic Ball Grid Array. Fine pitch: e < 1.00 mm pitch. Low Profile: The total profile height (Dim A) is measured from the seating plane to the top of the component. The maximum total package height is calculated by the following methodology (tolerance values): $$\text{Amax} = \text{A}_{1}(\text{TYP}) + \text{A}_{2}(\text{TYP}) + \text{A}_{4}(\text{TYP}) + \sqrt{{(\text{A}_{1})}^{2} + {(\text{A}_{2})}^{2} + {(\text{A}_{4})}^{2}}$$ - 2. The typical ball diameter before mounting is 0.55mm. - 3. Ref. JEDEC MO\_219G\_BGA Low Profile, Fine Pitch Ball Grid Array Family, 0.80MM Pitch (SQ. & RECT.) - 4. The tolerance of position that controls the location of the pattern of balls with respect to datums A and B. For each ball there is a cylindrical tolerance zone eee perpendicular to datum C and located on true position with respect to datums A and B as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. - 5. The tolerance of position that controls the location of the balls within the matrix with respect to each other. For each ball there is a cylindrical tolerance zone fff perpendicular to datum C and located on true position as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. Each tolerance zone fff in the array is contained entirely in the respective zone eee above. The axis of each ball must lie simultaneously in both tolerance zones. 6. The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metallized markings, or other feature of package body or integral heatslug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional. ## 4.3 Package thermal characteristics The following tables describe the thermal characteristics of the device. The parameters in this chapter have been evaluated by considering the device consumption configuration reported in the *Section 3.7: Device consumption*. #### 4.3.1 LQFP176 Table 77. Thermal characteristics for 176 exposed pad LQFP package | Symbol C | | С | Parameter <sup>(1)</sup> Condition | | Value | Unit | |-----------------------|----|---|--------------------------------------------------------|---------------------------------------------|-------|------| | $R_{\theta JA}$ | CC | D | Junction-to-Ambient, Natural Convection <sup>(2)</sup> | Four layer board (2s2p) | 21 | °C/W | | $R_{\theta JMA}$ | СС | D | Junction-to-Moving-Air, Ambient <sup>(2)</sup> | at 200 ft./min., four layer<br>board (2s2p) | 15.5 | °C/W | | $R_{\theta JB}$ | СС | D | Junction-to-board <sup>(3)</sup> | _ | 9.2 | °C/W | | $R_{\theta JCtop}$ | СС | D | Junction-to-case top <sup>(4)</sup> | _ | 7.6 | °C/W | | $R_{\theta JCbottom}$ | СС | D | Junction-to-case bottom <sup>(5)</sup> | _ | 1 | °C/W | | $\Psi_{JT}$ | СС | D | Junction-to-package top <sup>(6)</sup> | Natural convection | 1 | °C/W | Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 3. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 4. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal resistance between the die and the exposed pad ground on the bottom of the package based on simulation without any interface resistance. - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. #### 4.3.2 FPBGA292 Table 78. Thermal characteristics for 292-pin FPBGA | Symb | ool | С | Parameter <sup>(1)</sup> | rameter <sup>(1)</sup> Conditions | | Unit | |-----------------|-----|---|---------------------------------------------|-----------------------------------|------|------| | $R_{\theta JA}$ | CC | D | Junction-to-Ambient, Natural Convection (2) | Four layer board (2s2p) | 22.2 | °C/W | | $R_{\theta JB}$ | СС | D | Junction-to-board <sup>(3)</sup> | _ | 10.5 | °C/W | | $R_{\theta JC}$ | СС | D | Junction-to-case <sup>(4)</sup> | _ | 6.7 | °C/W | | $\Psi_{JT}$ | СС | D | Junction-to-package top <sup>(5)</sup> | Natural convection | 1 | °C/W | Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-6 with the board (JESD51-9) horizontal. - 3. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. DS11734 Rev 6 139/158 #### 4.3.3 General notes for specifications at maximum junction temperature An estimation of the chip junction temperature, T<sub>.I</sub>, can be obtained from the equation: # Equation 1 $T_J = T_A + (R_{\theta JA} * P_D)$ where: T<sub>A</sub> = ambient temperature for the package (°C) $R_{\theta JA}$ = junction-to-ambient thermal resistance (°C/W) P<sub>D</sub> = power dissipation in the package (W) The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The differences between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the: - Construction of the application board (number of planes) - Effective size of the board which cools the component - Quality of the thermal and electrical connections to the planes - Power dissipated by adjacent components Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leaves the planes virtually disconnected, the thermal performance is also greatly reduced. As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has: - One oz. (35 micron nominal thickness) internal planes - Components are well separated - Overall power dissipation on the board is less than 0.02 W/cm<sup>2</sup> The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device. At a known board temperature, the junction temperature is estimated using the following equation: # Equation 2 $T_J = T_B + (R_{\theta JB} * P_D)$ where: T<sub>B</sub> = board temperature for the package perimeter (°C) R<sub>A,IB</sub> = junction-to-board thermal resistance (°C/W) per JESD51-8 P<sub>D</sub> = power dissipation in the package (W) When the heat loss from the package case to the air does not factor into the calculation, the junction temperature is predictable if the application board is similar to the thermal test condition, with the component soldered to a board with internal planes. The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance: # Equation 3 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ where: $R_{\theta,IA}$ = junction-to-ambient thermal resistance (°C/W) R<sub>θJC</sub> = junction-to-case thermal resistance (°C/W) $R_{\theta CA}$ = case to ambient thermal resistance (°C/W) $R_{\theta JC}$ is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance, $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required. A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. More accurate compact Flotherm models can be generated upon request. To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter $(\Psi_{JT})$ to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation: #### **Equation 4** $$T_J = T_T + (\Psi_{JT} \times P_D)$$ where: $T_T$ = thermocouple temperature on top of the package (°C) Ψ<sub>JT</sub> = thermal characterization parameter (°C/W) P<sub>D</sub> = power dissipation in the package (W) The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire. When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter $(\Psi_{\text{JPB}})$ to determine the junction temperature by 57 DS11734 Rev 6 141/158 measuring the temperature at the bottom center of the package case (exposed pad) using the following equation: #### **Equation 5** $$T_J = T_B + (\Psi_{JPB} \times P_D)$$ where: T<sub>T</sub> = thermocouple temperature on bottom of the package (°C) $\Psi_{JT}$ = thermal characterization parameter (°C/W) P<sub>D</sub> = power dissipation in the package (W) # 5 Ordering information Example code: SPC58 84 **E7** R М Н В R Product identifier Core Product Memory Package Frequency Safety/ Reserved Packing System ŔAM Security Y = Tray R = Tape and Reel -H = Safety + Security HW S = Safety HW C = Security HW (HSM) O = No option M = 128 kB SRAM (XBAR\_0 + XBAR\_1) $S = 64 \text{ kB SRAM } (XBAR_{\overline{0}})$ -R = 200 MHz at 150 °C T<sub>J</sub> Y = 200 MHz at 165 °C T<sub>J</sub> -C3 = FPBGA292 E7 = eLQFP176 84 = 6 MB 80 = 4 MB N = SPC58NN84xx family N = Triple computing e200z4d core E = Double computing e200z4d core (CPU\_0 + CPU\_2) 4 = Single computing e200z4d core (CPU\_2) \_SPC58 = Power Architecture in 40 nm Figure 53. Ordering information scheme Note: Please contact your ST sales office to ask for the availability of a particular commercial product. Features (for instance flash, RAM or peripherals) not included in the commercial product cannot be used. ST cannot be called to take any liability for features used outside the commercial product. Table 79. Code Flash options | SPC58xN84 (6M) | SPC58xN80 (4M) | Partition | Start address | End address | |----------------|----------------|-----------|---------------|-------------| | 16 | 16 | 0 | 0x00FC0000 | 0x00FC3FFF | | 16 | 16 | 0 | 0x00FC4000 | 0x00FC7FFF | | 16 | 16 | 1 | 0x00FC8000 | 0x00FCBFFF | Table 79. Code Flash options (continued) | SPC58xN84 (6M) | SPC58xN80 (4M) | Partition | Start address | End address | |----------------|----------------|-----------|---------------|-------------| | 16 | 16 | 1 | 0x00FCC000 | 0x00FCFFFF | | 32 | 32 | 0 | 0x00FD0000 | 0x00FD7FFF | | 32 | 32 | 1 | 0x00FD8000 | 0x00FDFFFF | | 64 | 64 | 0 | 0x00FE0000 | 0x00FEFFFF | | 64 | 64 | 0 | 0x00FF0000 | 0x00FFFFF | | 128 | 128 | 0 | 0x01000000 | 0x0101FFFF | | 128 | 128 | 1 | 0x01020000 | 0x0103FFFF | | 256 | 256 | 0 | 0x01040000 | 0x0107FFFF | | 256 | 256 | 0 | 0x01080000 | 0x010BFFFF | | 256 | 256 | 0 | 0x010C0000 | 0x010FFFFF | | 256 | 256 | 0 | 0x01100000 | 0x0113FFFF | | 256 | 256 | 0 | 0x01140000 | 0x0117FFFF | | 256 | 256 | 0 | 0x01180000 | 0x011BFFFF | | 256 | 256 | 0 | 0x011C0000 | 0x011FFFFF | | 256 | 256 | 1 | 0x01200000 | 0x0123FFFF | | 256 | 256 | 1 | 0x01240000 | 0x0127FFFF | | 256 | 256 | 1 | 0x01280000 | 0x012BFFFF | | 256 | 256 | 1 | 0x012C0000 | 0x012FFFFF | | 256 | 256 | 1 | 0x01300000 | 0x0133FFFF | | 256 | 256 | 1 | 0x01340000 | 0x0137FFFF | | 256 | 256 | 1 | 0x01380000 | 0x013BFFFF | | 256 | NA | 5 | 0x013C0000 | 0x013FFFFF | | 256 | NA | 5 | 0x01400000 | 0x0143FFFF | | 256 | NA | 5 | 0x01440000 | 0x0147FFFF | | 256 | NA | 5 | 0x01480000 | 0x014BFFFF | | 256 | NA | 5 | 0x014C0000 | 0x014FFFFF | | 256 | NA | 5 | 0x01500000 | 0x0153FFFF | | 256 | NA | 5 | 0x01540000 | 0x0157FFFF | | 256 | NA | 5 | 0x01580000 | 0x015BFFFF | Table 80. RAM options <sup>(1)</sup> | SPC58NN84 | SPC58EN84 | SPC58EN80 | SPC584N80 | Type | Start address | End address | |-----------|-----------|-----------|-----------|-------------|---------------|--------------| | 512 | 512 | 512 | 512 | Type | Start address | Ella address | | 64 | 64 | 64 | 64 | PRAMC_0 | 0x40070000 | 0x4007FFFF | | 64 | 64 | 64 | 64 | PRAMC_2 | 0x40080000 | 0x4008FFFF | | 128 | 128 | 128 | 128 | D_MEM CPU_0 | 0x50800000 | 0x5081FFFF | | 128 | 128 | 128 | 128 | D_MEM CPU_1 | 0x51800000 | 0x5181FFFF | | 128 | 128 | 128 | 128 | D_MEM CPU_2 | 0x52800000 | 0x5281FFFF | <sup>1.</sup> RAM size is the sum of TCM and SRAM. ## 6 Revision history **Table 81. Document revision history** | Revision | Changes | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Initial release. | | 2 | Following are the changes for this release of the document: Updated the cover page. Table 2: SPC58xNx feature summary: - Updated the table. Section 1.5: Features: - Updated the bullet points in this section. Section 3.1: Introduction: - Removed text "The IPs andfor the details". - Removed the two notes. Chapter 2: Package pinouts and signal descriptions: - Updated this section. Table 3: Parameter classifications: - Updated the description of classification tag "T". Table 4: Absolute maximum ratings: - For parameter "I <sub>INJ</sub> ", text "DC" removed from description. - Added text "Exposure to absolute reliability" - Added text "even momentarily" - Updated values in conditions column. - Added parameter "T <sub>TRIN</sub> . - For parameter "T <sub>TSTG</sub> ", maximum value updated from "175" to "125" - Added new parameter "T <sub>PAS</sub> " - For parameter "I <sub>INJ</sub> ", description updated from "maximumPAD" to "maximum DCpad" Table 5: Operating conditions: - Footnote "1.260 V - 1.290 V range temperature profile" updated to Text " average supply value below or equal to 1.236 V" - Footnote "Positive and negative Dynamic current Pulse 3b (ISO 7637-2:2011 5.6.3)": Text added " Pulse 2a(ISO 7637-2:2011 5.6.2)" - Added footnote "The maximum number" to parameter F <sub>SYS</sub> . - For parameter "V <sub>DD_LV</sub> ", changed the classification from "D" to "P" - For parameter "V <sub>DD_LV</sub> , changed the classification from "D" to "P" - For parameter "V <sub>DD_LV</sub> , added footnote "If the internal LVD100" - For parameter "V <sub>DD_LV</sub> , added footnote "If the internal LVD100" - For parameter "V <sub>DD_LV</sub> , added footnote "If the internal LVD100" - For parameter "V <sub>DD_HV_ADR_S</sub> , removed the second row. - For parameter "V <sub>DD_HV_ADR_S</sub> , removed the second row. - For parameter "V <sub>DD_HV_ADR_S</sub> , removed the second row. - For parameter "V <sub>DD_HV_ADR_S</sub> , removed the second row. - For parameter "V <sub>DD_HV_ADR_S</sub> , removed the second row. - For parameter "V <sub>DD_HV_ADR_S</sub> , removed the second row. - For parameter "V <sub>DD_HV_ADR_S</sub> , remove | | | 1 | Table 81. Document revision history (continued) | Date | Revision | Changes | |-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27-Jun-2017 | 2 (cont') | Table 6: PRAM wait states configuration: Added this new table. Section 3.6: Temperature profile: Added text "Mission profile with junctionrepresentative for validation". Table 7: Device supply relation during power-up/power-down sequence: Updated the table. "VDD_HV_PMC" removed from Supply 2. Table 9: Device consumption: Updated table and its values. Section 3.8: I/O pad specification: Replaced all occurrences of "50 pF load" with "CL=50pF". Removed note "The external ballast" Section 3.8: I/O output DC characteristics: Changed "VEAK" to "WEAK/SLOW" Changed "STRONG" to "STRONG/FAST" Changed "VERY STRONG" to "VERY STRONG / VERY FAST" Added note "10%/90% is the" Table 11: I/O input electrical characteristics: Added parameter "Vincmos BD" Updated footnote 1 For parameter Vincmos BD, replaced classification "P" with "T", and updated conditions column. Added "Automotive" levels. Added "Automotive" levels. Added note "In case of current" For parameter "Vincmos BD", swapped the conditions for off and on. Table 13: WEAK/SLOW I/O output characteristics: Added "10%-90% in description of parameter "t <sub>TRW"</sub> . For parameter "T <sub>maxw"</sub> , updated condition "25 pF load" to "CL=25pF" For parameter "I <sub>SKEWw</sub> I," changed max value from "30" to "25". Table 14: MEDIUM I/O output characteristics: Added "10%-90% in description of parameter "t <sub>TRw</sub> ". For parameter "I <sub>SKEWw</sub> I," changed max value from "30" to "25". Table 15: STRONG/FAST I/O output characteristics: Added "10%-90% in description of parameter "t <sub>TRs</sub> ". Parameter "I <sub>DCMAXs</sub> " updated: Condition added "V <sub>DD</sub> =50±10% Condition added "V <sub>DD</sub> =5.3.3V±10%, Max value updated to 5.5mA For parameter "I <sub>SKEWs</sub> I," changed max value from "30" to "25". | Table 81. Document revision history (continued) | Table 17: I/O consumption: - Updated all the max values of parameters I <sub>DYN_W</sub> and I <sub>DYN_M</sub> Table 19: Reset Pad state during power-up and reset: - Added this table. Table 20: PLL0 electrical characteristics: - For parameter "I <sub>PLL0</sub> ", classification changed from "C" to "T". - Footnote "Jitter valuesmeasurement" added for parameters: ΔPLL0PHI0SPJ ΔPLL0TJ Table 21: PLL1 electrical characteristics: - For parameter "I <sub>PLL1</sub> ", classification changed from "C" to "T". - Footnote "Jitter valuesmeasurement" added for parameter " ΔPLL1PHI0SP. Section 3.11: Oscillators: Added this section. Table 25: SARN ADC electrical specification: - Footnote "The injected currentonly adjacent ones" updated to "All channo of all SAR-ADC12bit to current injection" - For parameter f <sub>ADCK</sub> (High frequency mode), changed min value from "7.5" "> 13.33". - Deleted footnote "Values are subject to change (possibly improved to ±2 LSB) after characterization" - Added footnote "When using a GAIN resolution of 15 bits" to parameter "RESOLUTION". | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>Added footnote "Conversion offset offset error" to parameter V<sub>OFFSET</sub>.</li> <li>Removed footnote "SNR value guaranteed frequency range" from parameters- SNR<sub>DIFF150</sub> and SNR<sub>DIFF333</sub>.</li> <li>In V<sub>cmrr</sub>, changed "SR" to "CC" and "D" to "T"</li> <li>Changed min value from "1.5" to "—" in parameter "I<sub>ADV_D</sub>"</li> <li>Changed min value from "3" to "—" in parameter "ΣI<sub>ADR_D</sub>".</li> <li>Added footnote "Consumption is given set-up" to parameter "ΣI<sub>ADR_D</sub>"</li> <li>Removed footnote "Sampling is f<sub>ADCD_M</sub>/2"</li> <li>Updated footnote "S/D ADC is12 dB"</li> <li>Classification for parameter "I<sub>ADCREFH</sub>" changed from "C" to "T".</li> <li>Table 27: SDn ADC electrical specification:</li> <li>Footnote "All channels ofsubject to current injection" added for parameter Δ<sub>SNRINJ2</sub></li> <li>Added table footnote "This parameter3 dB less" to parameters - SNR<sub>DIFF150</sub>, SNR<sub>DIFF1333</sub>, and SNR<sub>SE150</sub></li> <li>Replaced the max value of ΣIADR_D of "16" with "80".</li> </ul> | Table 81. Document revision history (continued) | Data | | e 81. Document revision history (continued) | |-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date | Revision | Changes | | 27-Jun-2017 | 2 (cont') | Table 26: ADC-Comparator electrical specification: Classification for parameter "I <sub>ADCREFH</sub> " changed from "C" to "T" Removed table footnote "Values are subject to change (possibly improved to ±2 LSB) after characterization" For parameter Cp2, updated the max value to "1". Table 24: ADC pin specification: For I <sub>LKG</sub> , changed condition "C" to "—". Updated Figure 8: Input equivalent circuit (Fast SARn and SARB channels) Table 30: Temperature sensor electrical characteristics: For "temperature monitoring range", classification removed (was C) Table 31: LVDS pad startup and receiver electrical characteristics, For parameter RIN (V <sub>DD_HV_IO</sub> = 3.3 V ± 10% -40 °C <t]<165 "err<sub="" "the="" 160.="" 35:="" and="" characteristics.,="" characteristics:="" electrical="" footnote="" from"="" is="" lfast="" max="" measured="" min="" of="" parameter="" pll="" removed.="" table="" the="" time="" to="" transition="" transmitter="" updated="" value="" °c),="">REF" updated from "TBD" to "-1" and "+1" respectively Max value of parameter "ΔPER<sub>REF</sub>" updated from "10MHz" to "20MHz". Max value of parameter "ΔPER<sub>REF</sub>" for condition "Long period" updated from "TBD" to "-50" and "+500" respectively. Table 37: Power management regulators: Removed text "In parts packaged with LQFP176, the auxiliary and clamp regulators cannot be enabled" from note 2. Added table footnote 4: Parts with SMPS enabled can only be used in this mode and EXTREG_SEL has to be set to VsS' to Bernina. Removed note "Standby regulator" Removed text "In parts packaged with LQFP176" from note 2. Table 38: External components integration: For PMOS, replaced "STT4P3LH6" with "PMPB100XPEA" For NMOS, replaced "STT6N3LH6" with "PMPB55XNEA" Added toolnote "Parts with be set to VsS' to Bernina. Removed text "In parts packaged with LQFP176" from note 2. Table 38: External components integration: For PMOS, replaced "STT6N3LH6" with "PMPB55XNEA" Added toolnote "Parts with be set to VsS' to Bernina. Removed the parameters under "SMPS Regulator Mode" Removed the bin, Typ, an</t]<165> | Table 81. Document revision history (continued) | Date | Revision | Changes | |-------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27-Jun-2017 | Revision 2 (cont') | Table 42: Voltage monitor electrical characteristics: For V <sub>POR031_C</sub> , changed the max value from 0.85 to 0.97. For T <sub>VMFILTER</sub> , replaced T with D. Min value of "V <sub>POR200_C</sub> " updated from "1.96" to "1.80" Max value of "V <sub>POR031_C</sub> " updated from "8.5" "0.97" Changed the min value of parameter V <sub>POR200_C</sub> from "1.96" to "1.80" Changed the max value of parameter V <sub>POR031_C</sub> from "0.85" to "0.97" Changed the condition of parameter T <sub>VMFILTER</sub> from "T" to "D" Table 39: Auxiliary regulator specifications: Classification of parameter "IDD <sub>AUX</sub> " changed from "T" to "P". Figure 15: Voltage monitor threshold definition: Updated the figure. Section 3.17: Flash memory: Updated this section. Figure 27: DSPI CMOS master mode — classic timing, CPHA = 1: Updated this figure. Table 47: Nexus debug port timing: Classification of parameters "t <sub>EVTIPW</sub> " and "t <sub>EVTOPW</sub> " changed from "P" to "D". Table 51: DSPI channel frequency support: Added column to show slower and faster frequencies. Table 53: DSPI CMOS master modified timing (full duplex and output only) MTFE = 1, CPHA = 0 or 1: Changed the Min value of tsck (very strong) from 33 to 59. Table 54: DSPI LVDS master timing — full duplex — modified transfer format (MTFE = 1), CPHA = 0 or 1: Added footnote "LVDS differential load considered is the capacitance on each terminal of the differential pair, as shown in Figure 12" to t <sub>SCK</sub> . Table 55: DSPI LVDS master timing — output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock; Added footnote "LVDS differential load". Added column to show slower and faster frequencies. Section 3.18.6: CAN timing: Added this new section. Table 76: Thermal characteristics for 176 exposed pad LQFP package and Table 77: Thermal characteristics for 292-pin BGA: Updated the tables and its values. | Table 81. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------| | | | Following are the changes for this release of the document: | | | | Table 4: Absolute maximum ratings: | | | | <ul> <li>Added text "In the range [1.26-1.33] V and if the above-mentioned" to<br/>note 1.</li> </ul> | | | | Table 9: Device consumption: | | | | - "I <sub>DD LKG</sub> ": Classification "P" changed to "C" for all devices when T <sub>J</sub> = 40 °C | | | | - "I <sub>DD LKG</sub> ": Added footnote "I <sub>DD LKG</sub> and I <sub>DD LV</sub> are reported as" | | | | - "I <sub>DD LV</sub> ": added Footnote "I <sub>DD LKG</sub> and I <sub>DD LV</sub> are reported as" | | | | Table 20: PLL0 electrical characteristics: | | | | - Added "f <sub>INFIN</sub> " | | | | - Symbol "f <sub>INFIN</sub> " : changed "C" by "—" in column "C" | | | | Table 21: PLL1 electrical characteristics: | | 27-Sep-2017 | 3 | - Added "f <sub>INFIN</sub> " | | | | - Symbol "f <sub>INFIN</sub> " : changed "C" by "—" in column "C" | | | | Table 24: ADC pin specification: | | | | <ul> <li>Updated Max value for C<sub>S</sub></li> </ul> | | | | Table 25: SARn ADC electrical specification: | | | | <ul> <li>Added symbols tADCINIT and tADCBIASINIT</li> </ul> | | | | Table 38: External components integration: | | | | <ul> <li>For parameter C<sub>S1_B</sub>, replaced "HV supply" with "LV supply" in parameter<br/>description column.</li> </ul> | | | | Figure 15: Voltage monitor threshold definition: | | | | - Right blue line adjusted on the top figure. | | | | Table 69: CAN timing: | | | | – Removed parameter t <sub>PLP(RX:TX)</sub> . | Table 81. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------| | | | Removed KGD symbol from Cover page | | | | Table 1: Device summary: | | | | Removed KGD-related data. | | | | Chapter 2: Package pinouts and signal descriptions: | | | | Rephrased introduction sentence since the pinout excel file will no longer be attached to the datasheet | | | | Chapter 3: Electrical characteristics | | | | Reformated introduction paragraph | | | | Section 3.3: Operating conditions: | | | | Replaced reference to IO_definition excel file by "the device pin out IO definition excel file" | | | | Section 3.7: Device consumption: | | | | Table 9: Device consumption: | | | | "I <sub>DD_LKG</sub> ": Classification "P" changed to "C" for all devices when T <sub>J</sub> = 40 °C | | | | "I <sub>DD_LKG</sub> ": Added footnote "I <sub>DD_LKG</sub> and I <sub>DD_LV</sub> are reported as" | | | | For $I_{\mbox{\footnotesize{SPIKE}}}$ updated footnote and "SR" to "CC" and for $I_{\mbox{\footnotesize{SR}}}$ updated the second footnote. | | | | "I <sub>DD_LV</sub> ": added Footnote "I <sub>DD_LKG</sub> and I <sub>DD_LV</sub> are reported as" | | | | Update table footnote number 4. | | | | Section 3.8: I/O pad specification: | | | | Reformated note from introduction | | 12-Mar-2018 | 4 | Replaced all references to the IO_definitions excel file by "the device pinout IO definition excel file" | | | | Table 15: STRONG/FAST I/O output characteristics: | | | | updated values for $t_{TR\_S}$ for condition CL = 25 pF and CL = 50 pF | | | | Table 16: VERY STRONG/VERY FAST I/O output characteristics | | | | "tTR20-80" replaced by "tTR20-8_V" | | | | "tTRTTL" replaced by "tTRTTL_V" | | | | "Σt <sub>TR20-80</sub> " replaced by "Σt <sub>TR20-80_V</sub> " | | | | Section 3.9: Reset pad (PORST, ESR0) electrical characteristics | | | | Table 18: Reset PAD electrical characteristics: | | | | replaced reference to IO_definition excel file by "Refer to the device pin out IO definition excel file" | | | | Section 3.10: PLLs: | | | | Table 20: PLL0 electrical characteristics: | | | | ∆ <sub>PLL0PHI0SPJ</sub> : changed "T" by "D" and added pk-pk to Conditions value | | | | ∆ <sub>PLL0PHI1SPJ</sub> : added pk-pk to Conditions value<br>Added "f <sub>INFIN</sub> " | | | | Table 21: PLL1 electrical characteristics: | | | | Added "f <sub>INFIN</sub> " | | | | Table 20: PLL0 electrical characteristics and Table 21: PLL1 electrical characteristics: | | | | Symbol "f <sub>INFIN</sub> " : changed "C" by "—" in column "C" | | | | Symbol INFIN . Changed C by — In Column C | Table 81. Document revision history (continued) | Section 3.11: Oscillators: Table 22: External 40 MHz oscillator electrical specifications: change "that is" in note "Amplitude on the EXTAL Changed table footnote 3 by: This value is determined by the cryst manufacturer and board design, and it can potentially be higher that | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | Table 22: External 40 MHz oscillator electrical specifications:change "that is" in note "Amplitude on the EXTAL Changed table footnote 3 by: This value is determined by the cryst | | | maximum provided. Section 3.12: ADC system Removed reference to KGD. Table 24: ADC pin specification: updated Max value for C <sub>S</sub> updated Max value for C <sub>S</sub> updated Max value for C <sub>S</sub> For parameter C <sub>P2</sub> , updated the max value from "1" to "2". Added electrical specification for R <sub>20KD</sub> symbol. changed Max value = 1 by 2 for Cp2 SARB channels Table 25: SARn ADC electrical specification: added symbols tADCINIT and tADCBIASINIT column "C" splitted and added "D" for I <sub>ADV</sub> S Table 26: ADC-Comparator electrical specification: column "C" splitted and added "D" for I <sub>ADV</sub> S Added "ADC comparator mode" condition to the following two para I <sub>ADCRETH</sub> Min: - and Max: 19.5 µA I <sub>ADCRETH</sub> Min: - and Max: 20.5 µA Section 3.14: LFAST pad electrical characteristics Figure 9: LFAST and MSC/DSPI LVDS timing definition: Updated figure Section 3.16: Power management Changed "flash" by "Flash" Table 38: External components integration: For parameter C <sub>S1_B</sub> , replaced "HV supply" with "LV supply" in par description column. Removed reference to KGD. Section 3.16: Power management integration: added sentence "I recommendeddevice itself" for all devices Figure 14: SMPS Regulator Mode: figure updated and footnote added Table 41: SMPS Regulator specifications: For "AIDD <sub>SMPS</sub> : updated the Min and Max values. Added a table for Section 3.17: Flash memory Table 44: Flash memory program and erase specifications (Continuing) Updated Table 45: Flash memory Life Specification: Updated Section 3.18: AC Specifications Table 69: CAN timing: Removed parameter t <sub>PLP(RX:TX)</sub> . | tal an the ameters: | Table 81. Document revision history (continued) | Date | Revision | Changes | |-------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12-Mar-2018 | 4 (cont') | Table 65: TxEN output characteristics: added table footnote "Pad configured as VERY STRONG." Table 66: TxD output characteristics,,: changed note 3 to apply to the whole table Chapter 4: Package information: Table 75: FPBGA292 package mechanical data: updated Amax formula in table footnote 2. Section 4.3: Package thermal characteristics Reformated note from introduction Table 77: Thermal characteristics for 292-pin BGA: Updated values for $R_{\theta JA}$ , $R_{\theta JB}$ and $R_{\theta JC}$ Chapter 5: Ordering information Table 79: RAM options: Updated PRAMC_2 start address Figure 51: Ordering information scheme: Removed reference to KGD. | Table 81. Document revision history (continued) Table 81. Document revision history (continued) | | Revision | Changes | |--------------|-----------|---------------------------------------------------| | | | Section 3.12.4: S/D ADC electrical specification: | | 04-June-2019 | 5 (Cont') | | Table 81. Document revision history (continued) | Date | Revision | Changes | |--------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 04-June-2019 | 5 (Cont') | <ul> <li>Section 4.3.2: FPBGA292: updated package name in the section title.</li> <li>Table 78: Thermal characteristics for 292-pin FPBGA: updated values for R<sub>θJA</sub>and R<sub>θJB</sub> symbols.</li> <li>Chapter 5: Ordering information</li> <li>Figure 53: Ordering information scheme: changed Reserved code from A to B.</li> </ul> | | 06-Dec-2021 | 6 | Table 20: PLL0 electrical characteristics: Changed the value in column C for Δ <sub>PLL0PHI1SPJ</sub> from D to T. Updated Max value for f <sub>PLL0PHI0</sub> symbol and removed the footnote. Table 21: PLL1 electrical characteristics: Changed the value in column C for I <sub>PLL1</sub> from T to D. Table 24: ADC pin specification: Updated unit for Symbol R <sub>SAFEPD</sub> . Section 3.12.1: ADC input description: Updated the section. Section 3.12.5: SD ADC filter modes: Updated Device Number in the paragraph. Table 38: External components integration: Updated table, notes content and numbering Updated Min value for R <sub>E</sub> Updated Typ value for C <sub>LVN</sub> Added note 2 for C <sub>FLA</sub> Added note 6 for C <sub>ADC</sub> Table 42: Voltage monitor electrical characteristics: Updated table footnote 1. Figure 26: DSPI CMOS master mode — classic timing, CPHA = 1: Updated figure. Figure 53: Ordering information scheme: Updated code description for 4 in N Core. | ## **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Product is not to be used following exposure greater than or equal to 50 KRAD silicon Total Ionizing Dose, for military applications, or for commercial space applications at altitudes above 50000 feet. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2021 STMicroelectronics - All rights reserved