

# SPC560B54x SPC560B60x, SPC560B64x

32-bit MCU family built on the Power Architecture<sup>®</sup> for automotive body electronics applications

### Features

- High performance 64 MHz e200z0h CPU
  - 32-bit Power Architecture<sup>®</sup> technology CPU
  - Up to 60 DMIPs operation
  - Variable length encoding (VLE)
- Memory
  - Up to 1.5 MB on-chip Code Flash with ECC
  - 64 KB on-chip Data Flash with ECC
  - Up to 96 KB on-chip SRAM with ECC
  - 8-entry MPU
- Interrupts
  - 16 priority levels
  - Non-maskable interrupt (NMI)
  - Up to 51 external interrupts lines including 27 wake-up lines
- 16-channel eDMA (linked to PITs, DSPI, ADCs, eMIOS, LINFlex and I<sup>2</sup>C)
- GPIOs: 77 (LQFP100), 121 (LQFP144) and 149 (LQFP176)
- Timer units
  - 8-channel 32-bit periodic interrupt timer
  - 4-channel 32-bit system timer
  - System watchdog timer
  - Real-time clock timer
- eMIOS, 16-bit counter timed I/O units
  - Up to 64 channels with PWM/MC/IC/OC
  - Up to 10 counter basis
  - ADC diagnostic trigger via CTU
- One 10-bit and one 12-bit ADC with up to 53 channels
  - Extendable to 81 channels
  - Individual conversion registers
  - Cross triggering unit (CTU)
- Dedicated diagnostic module for lighting
  - Advanced PWM generation
  - Time-triggered diagnostics
  - PWM-synchronized ADC measurements
- On-chip CAN/UART bootstrap loader
- Communications interfaces



- Up to 6 FlexCAN (2.0B active) with 64 message buffers each
- Up to 10 LINFlex/UART channels
- Up to 6 buffered DSPI channels
- I<sup>2</sup>C interface
- Clock generation
  - 4 to 16 MHz fast external crystal oscillator
  - 32 kHz slow external crystal oscillator
  - 16 MHz fast internal RC oscillator
  - 128 kHz slow internal RC oscillator for lowpower modes
  - Software-controlled FMPLL
  - Clock monitoring unit
- Low-power capabilities
  - Several low-power mode configurations
  - Ultra-low-power standby with RTC and communication
  - Fast wakeup schemes
- Exhaustive debugging capability
  - Nexus 2+ interface on LBGA208 package
  - Nexus 1 on all packages
- Voltage supply
  - Single 5 V or 3.3 V supply
  - On-chip voltage regulator
  - External ballast resistor support
- LQFP100, LQFP144, and LQFP176 packages; LBGA208 package for Nexus2+
- Operating temperature range -40 to 125 °C

#### Table 1. Device summary

| Package | 768 KByte<br>Code Flash |             |             |
|---------|-------------------------|-------------|-------------|
| LQFP176 | —                       | SPC560B60L7 | SPC560B64L7 |
| LQFP144 | SPC560B54L5             | SPC560B60L5 | SPC560B64L5 |
| LQFP100 | SPC560B54L3             | SPC560B60L3 |             |

1/134

# Contents

| 1 | Introd | luction  |                                             |
|---|--------|----------|---------------------------------------------|
|   | 1.1    | Docume   | nt overview                                 |
|   | 1.2    | Descript | ion                                         |
| 2 | Block  | diagrar  | n 10                                        |
| 3 | Packa  | ige pino | outs and signal descriptions                |
|   | 3.1    | Package  | e pinouts                                   |
|   | 3.2    | Pad con  | figuration during reset phases 16           |
|   | 3.3    | Pad con  | figuration during standby mode exit         |
|   | 3.4    | Voltage  | supply pins                                 |
|   | 3.5    | Pad type | es                                          |
|   | 3.6    | System   | pins                                        |
|   | 3.7    | Functior | nal port pins                               |
|   | 3.8    | Nexus 2  | + pins                                      |
| 4 | Electr | ical cha | racteristics                                |
|   | 4.1    | Paramet  | er classification                           |
|   | 4.2    | NVUSR    | O register                                  |
|   |        | 4.2.1    | NVUSRO[PAD3V5V] field description           |
|   |        | 4.2.2    | NVUSRO[OSCILLATOR_MARGIN] field description |
|   |        | 4.2.3    | NVUSRO[WATCHDOG_EN] field description       |
|   | 4.3    | Absolute | e maximum ratings 59                        |
|   | 4.4    | Recomn   | nended operating conditions 60              |
|   | 4.5    | Thermal  | characteristics 61                          |
|   |        | 4.5.1    | External ballast resistor recommendations61 |
|   |        | 4.5.2    | Package thermal characteristics             |
|   |        | 4.5.3    | Power considerations                        |
|   | 4.6    | I/O pad  | electrical characteristics 64               |
|   |        | 4.6.1    | I/O pad types                               |
|   |        | 4.6.2    | I/O input DC characteristics                |
|   |        | 4.6.3    | I/O output DC characteristics               |
|   |        | 4.6.4    | Output pin transition times                 |

Doc ID 15131 Rev 6



|      | 4.6.5   | I/O pad current specification                                      | 69  |
|------|---------|--------------------------------------------------------------------|-----|
| 4.7  | RESET   | ۲ electrical characteristics                                       | 78  |
| 4.8  | Power   | management electrical characteristics                              | 80  |
|      | 4.8.1   | Voltage regulator electrical characteristics                       | 80  |
|      | 4.8.2   | Low voltage detector electrical characteristics                    | 83  |
| 4.9  | Power   | consumption                                                        | 84  |
| 4.10 | Flash r | nemory electrical characteristics                                  | 86  |
|      | 4.10.1  | Program/erase characteristics                                      | 86  |
|      | 4.10.2  | Flash power supply DC characteristics                              | 87  |
|      | 4.10.3  | Start-up/Switch-off timings                                        | 88  |
| 4.11 | Electro | magnetic compatibility (EMC) characteristics                       | 88  |
|      | 4.11.1  | Designing hardened software to avoid noise problems                | 88  |
|      | 4.11.2  | Electromagnetic interference (EMI)                                 | 89  |
|      | 4.11.3  | Absolute maximum ratings (electrical sensitivity)                  | 89  |
| 4.12 | Fast ex | ternal crystal oscillator (4 to 16 MHz) electrical characteristics | 90  |
| 4.13 | Slow e  | xternal crystal oscillator (32 kHz) electrical characteristics     | 93  |
| 4.14 | FMPLL   | electrical characteristics                                         | 95  |
| 4.15 | Fast in | ternal RC oscillator (16 MHz) electrical characteristics           | 96  |
| 4.16 | Slow in | ternal RC oscillator (128 kHz) electrical characteristics          | 97  |
| 4.17 | ADC e   | lectrical characteristics                                          | 98  |
|      | 4.17.1  | Introduction                                                       | 98  |
|      | 4.17.2  | Input impedance and ADC accuracy                                   | 99  |
|      | 4.17.3  | ADC electrical characteristics1                                    | 104 |
| 4.18 | On-chi  | p peripherals                                                      | 09  |
|      | 4.18.1  | Current consumption1                                               | 109 |
|      | 4.18.2  | DSPI characteristics 1                                             | 111 |
|      | 4.18.3  | Nexus characteristics 1                                            | 117 |
|      | 4.18.4  | JTAG characteristics1                                              | 118 |
| Dook | ogo oha | restariation 1                                                     | 20  |
|      | •       | aracteristics                                                      |     |
| 5.1  |         | ACK®                                                               |     |
| 5.2  |         | ge mechanical data                                                 |     |
|      | 5.2.1   | LQFP176                                                            |     |
|      | 5.2.2   | LQFP144                                                            |     |
|      | 5.2.3   | LQFP100                                                            | 124 |



|          | 5.2.4         | LBGA208  | <br> | <br> | <br> | . 126 |
|----------|---------------|----------|------|------|------|-------|
| 6        | Ordering info | ormation | <br> | <br> | <br> | 128   |
| Appendix | A Abbrevia    | tions    | <br> | <br> | <br> | 129   |
| Revision | history       |          | <br> | <br> | <br> | 130   |



# List of tables

| Table 1.  | Device summary                                                             |     |
|-----------|----------------------------------------------------------------------------|-----|
| Table 2.  | SPC560B54/6 family comparison                                              | . 8 |
| Table 3.  | SPC560B54/6 series block summary                                           | 11  |
| Table 4.  | Voltage supply pin descriptions                                            | 17  |
| Table 5.  | System pin descriptions                                                    | 19  |
| Table 6.  | Functional port pin descriptions                                           | 20  |
| Table 7.  | Nexus 2+ pin descriptions.                                                 | 56  |
| Table 8.  | Parameter classifications                                                  | 57  |
| Table 9.  | PAD3V5V field description                                                  | 58  |
| Table 10. | OSCILLATOR_MARGIN field description.                                       | 58  |
| Table 11. | WATCHDOG_EN field description                                              | 58  |
| Table 12. | Absolute maximum ratings                                                   | 59  |
| Table 13. | Recommended operating conditions (3.3 V)                                   | 60  |
| Table 14. | Recommended operating conditions (5.0 V)                                   | 60  |
| Table 15. | LQFP thermal characteristics                                               |     |
| Table 16. | I/O input DC electrical characteristics                                    | 65  |
| Table 17. | I/O pull-up/pull-down DC electrical characteristics                        | 65  |
| Table 18. | SLOW configuration output buffer electrical characteristics                | 66  |
| Table 19. | MEDIUM configuration output buffer electrical characteristics              | 67  |
| Table 20. | FAST configuration output buffer electrical characteristics                | 67  |
| Table 21. | Output pin transition times                                                | 68  |
| Table 22. | I/O supply segments                                                        | 69  |
| Table 23. | I/O consumption                                                            | 69  |
| Table 24. | I/O weight                                                                 |     |
| Table 25. | Reset electrical characteristics                                           |     |
| Table 26. | Voltage regulator electrical characteristics                               | 81  |
| Table 27. | Low voltage detector electrical characteristics                            |     |
| Table 28. | Power consumption on VDD_BV and VDD_HV                                     | 84  |
| Table 29. | Program and erase specifications                                           | 86  |
| Table 30. | Flash module life.                                                         | 86  |
| Table 31. | Flash read access timing                                                   |     |
| Table 32. | Flash power supply DC electrical characteristics                           | 87  |
| Table 33. | Start-up time/Switch-off time                                              |     |
| Table 34. | EMI radiated emission measurement                                          | 89  |
| Table 35. | ESD absolute maximum ratings                                               | 90  |
| Table 36. | Latch-up results                                                           | 90  |
| Table 37. | Crystal description                                                        | 91  |
| Table 38. | Fast external crystal oscillator (4 to 16 MHz) electrical characteristics. | 92  |
| Table 39. | Crystal motional characteristics                                           |     |
| Table 40. | Slow external crystal oscillator (32 kHz) electrical characteristics       |     |
| Table 41. | FMPLL electrical characteristics                                           |     |
| Table 42. | Fast internal RC oscillator (16 MHz) electrical characteristics            | 96  |
| Table 43. | Slow internal RC oscillator (128 kHz) electrical characteristics           |     |
| Table 44. | ADC input leakage current                                                  |     |
| Table 45. | ADC_0 conversion characteristics (10-bit ADC_0)                            | 04  |
| Table 46. | ADC_1 conversion characteristics (12-bit ADC_1)10                          |     |
| Table 47. | On-chip peripherals current consumption10                                  |     |
| Table 48. | DSPI characteristics                                                       |     |



|           | Nexus characteristics   |     |
|-----------|-------------------------|-----|
|           | JTAG characteristics.   |     |
|           | LQFP176 mechanical data |     |
| Table 52. | LQFP144 mechanical data | 123 |
| Table 53. | LQFP100 mechanical data | 125 |
|           | LBGA208 mechanical data |     |
| Table 55. | Abbreviations           | 129 |
| Table 56. | Revision history        | 130 |



# List of figures

| Figure 1.  | SPC560B54/6 block diagram 10                                  |
|------------|---------------------------------------------------------------|
| Figure 2.  | LQFP176 pin configuration                                     |
| Figure 3.  | LQFP144 pin configuration                                     |
| Figure 4.  | LQFP100 pin configuration                                     |
| Figure 5.  | LBGA208 configuration                                         |
| Figure 6.  | I/O input DC electrical characteristics definition            |
| Figure 7.  | Start-up reset requirements                                   |
| Figure 8.  | Noise filtering on reset signal                               |
| Figure 9.  | Voltage regulator capacitance connection                      |
| Figure 10. | Low voltage detector vs reset                                 |
| Figure 11. | Crystal oscillator and resonator connection scheme            |
| Figure 12. | Fast external crystal oscillator (4 to 16 MHz) timing diagram |
| Figure 13. | Crystal oscillator and resonator connection scheme            |
| Figure 14. | IEquivalent circuit of a quartz crystal                       |
| Figure 15. | Slow external crystal oscillator (32 kHz) timing diagram      |
| Figure 16. | ADC_0 characteristic and error definitions                    |
| Figure 17. | Input equivalent circuit (precise channels) 100               |
| Figure 18. | Input equivalent circuit (extended channels) 101              |
| Figure 19. | Transient behavior during sampling phase101                   |
| Figure 20. | Spectral representation of input signal 103                   |
| Figure 21. | ADC_1 characteristic and error definitions 106                |
| Figure 22. | DSPI classic SPI timing — master, CPHA = 0 113                |
| Figure 23. | DSPI classic SPI timing — master, CPHA = 1 113                |
| Figure 24. | DSPI classic SPI timing — slave, CPHA = 0 114                 |
| Figure 25. | DSPI classic SPI timing — slave, CPHA = 1 114                 |
| Figure 26. | DSPI modified transfer format timing — master, CPHA = 0       |
| Figure 27. | DSPI modified transfer format timing — master, CPHA = 1       |
| Figure 28. | DSPI modified transfer format timing — slave, CPHA = 0 116    |
| Figure 29. | DSPI modified transfer format timing — slave, CPHA = 1        |
| Figure 30. | DSPI PCS strobe (PCSS) timing 117                             |
| Figure 31. | Nexus TDI, TMS, TDO timing 118                                |
| Figure 32. | Timing diagram — JTAG boundary scan 119                       |
| Figure 33. | LQFP176 package mechanical drawing 120                        |
| Figure 34. | LQFP144 package mechanical drawing122                         |
| Figure 35. | LQFP100 package mechanical drawing 124                        |
| Figure 36. | LBGA208 package mechanical drawing126                         |
| Figure 37. | Commercial product code structure                             |



### 1 Introduction

#### 1.1 Document overview

This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the device.

#### 1.2 Description

This family of 32-bit system-on-chip (SoC) microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding family of automotive-focused products designed to address the next wave of body electronics applications within the vehicle.

The advanced and cost-efficient e200z0h host processor core of this automotive controller family complies with the Power Architecture technology and only implements the VLE (variable-length encoding) APU (Auxiliary Processor Unit), providing improved code density. It operates at speeds of up to 64 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations.

| Feature                                            | SPC560B54        |                  | :                | SPC560B60        |                  |                  | SPC560B64        |                  |  |
|----------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|
| CPU                                                |                  |                  |                  | e20              | )0z0h            |                  |                  |                  |  |
| Execution speed <sup>(2)</sup>                     |                  |                  |                  | Up to            | 64 MHz           |                  |                  |                  |  |
| Code flash memory                                  | 768              | KB               |                  | 1 MB             |                  |                  | 1.5 MB           |                  |  |
| Data flash memory                                  |                  |                  |                  | 64 (4 >          | < 16) KB         |                  |                  |                  |  |
| SRAM                                               | 64               | KB               |                  | 80 KB            |                  |                  | 96 KB            |                  |  |
| MPU                                                |                  | 8-entry          |                  |                  |                  |                  |                  |                  |  |
| eDMA                                               |                  | 16 ch            |                  |                  |                  |                  |                  |                  |  |
| 10-bit ADC                                         |                  | Yes              |                  |                  |                  |                  |                  |                  |  |
| dedicated <sup>(3)</sup>                           | 7 ch             | 15 ch            | 7 ch             | 15 ch            | 29 ch            | 15 ch            | 29 ch            | 29 ch            |  |
| shared with 12-bit ADC                             | 19 ch            |                  |                  |                  |                  |                  |                  |                  |  |
| 12-bit ADC                                         | Yes              |                  |                  |                  |                  |                  |                  |                  |  |
| dedicated <sup>(4)</sup>                           |                  |                  |                  | 5                | ch               |                  |                  |                  |  |
| shared with 10-bit ADC                             |                  |                  |                  | 19               | 9 ch             |                  |                  |                  |  |
| Total timer I/O <sup>(5)</sup> eMIOS               | 37 ch,<br>16-bit | 64 ch,<br>16-bit | 37 ch,<br>16-bit | 64 ch,<br>16-bit |  |
| Counter / OPWM /<br>ICOC <sup>(6)</sup>            | 10 ch            |                  |                  |                  |                  |                  |                  |                  |  |
| O(I)PWM / OPWFMB /<br>OPWMCB / ICOC <sup>(7)</sup> | 7 ch             |                  |                  |                  |                  |                  |                  |                  |  |

Table 2. SPC560B54/6 family comparison<sup>(1)</sup>



| Feature                       | SPC5     | 60B54   | SPC560B60 |         |         | SPC560B64 |         |                 |
|-------------------------------|----------|---------|-----------|---------|---------|-----------|---------|-----------------|
| O(I)PWM / ICOC <sup>(8)</sup> | 7 ch     | 14 ch   | 7 ch      | 14 ch   | 14 ch   | 14 ch     | 14 ch   | 14 ch           |
| OPWM / ICOC <sup>(9)</sup>    | 13 ch    | 33 ch   | 13 ch     | 33 ch   | 33 ch   | 33 ch     | 33 ch   | 33 ch           |
| SCI (LINFlex)                 | 4        | 8       | 4         | 8       | 10      | 8         | 10      | 10              |
| SPI (DSPI)                    | 3        | 5       | 3         | 5       | 6       | 5         | 6       | 6               |
| CAN (FlexCAN)                 | 6        |         |           |         |         |           |         |                 |
| l <sup>2</sup> C              |          | 1       |           |         |         |           |         |                 |
| 32 KHz oscillator             |          | Yes     |           |         |         |           |         |                 |
| GPIO <sup>(10)</sup>          | 77       | 121     | 77        | 121     | 149     | 121       | 149     | 149             |
| Debug                         | JTAG N2+ |         |           |         |         |           |         |                 |
| Package                       | LQFP100  | LQFP144 | LQFP100   | LQFP144 | LQFP176 | LQFP144   | LQFP176 | LBGA208<br>(11) |

#### Table 2. SPC560B54/6 family comparison<sup>(1)</sup> (continued)

1. Feature set dependent on selected peripheral multiplexing; table shows example

2. Based on 125 °C ambient operating temperature

3. Not shared with 12-bit ADC, but possibly shared with other alternate functions

4. Not shared with 10-bit ADC, but possibly shared with other alternate functions

5. See the eMIOS section of the chip reference manual for information on the channel configuration and functions.

6. Each channel supports a range of modes including Modulus counters, PWM generation, Input Capture, Output Compare.

7. Each channel supports a range of modes including PWM generation with dead time, Input Capture, Output Compare.

8. Each channel supports a range of modes including PWM generation, Input Capture, Output Compare, Period and Pulse width measurement.

9. Each channel supports a range of modes including PWM generation, Input Capture, and Output Compare.

10. Maximum I/O count based on multiplexing with peripherals

11. LBGA208 available only as development package for Nexus2+



### 2 Block diagram

Figure 1 shows a top-level block diagram of the SPC560B54/6.



Figure 1. SPC560B54/6 block diagram

10/134

Doc ID 15131 Rev 6



Table 3 summarizes the functions of the blocks present on the SPC560B54/6.

| Table 3. | SPC560B54/6 series block sum | mary |
|----------|------------------------------|------|
|----------|------------------------------|------|

| Block                                                         | Function                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog-to-digital converter (ADC)                             | Converts analog voltages to digital values                                                                                                                                                                                                                                                                        |
| Boot assist module (BAM)                                      | A block of read-only memory containing VLE code which is executed according to the boot mode of the device                                                                                                                                                                                                        |
| Clock generation module<br>(MC_CGM)                           | Provides logic and control required for the generation of system and peripheral clocks                                                                                                                                                                                                                            |
| Clock monitor unit (CMU)                                      | Monitors clock source (internal and external) integrity                                                                                                                                                                                                                                                           |
| Cross triggering unit (CTU)                                   | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT                                                                                                                                                                                                                      |
| Crossbar switch (XBAR)                                        | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width.                                                                                                                                                   |
| Deserial serial peripheral<br>interface (DSPI)                | Provides a synchronous serial interface for communication with external devices                                                                                                                                                                                                                                   |
| Enhanced Direct Memory Access<br>(eDMA)                       | Performs complex data transfers with minimal intervention from a host processor via "n" programmable channels                                                                                                                                                                                                     |
| Enhanced modular input output system (eMIOS)                  | Provides the functionality to generate or measure events                                                                                                                                                                                                                                                          |
| Error Correction Status Module<br>(ECSM)                      | Provides a myriad of miscellaneous control functions for the device including program-visible information about configuration and revision levels, a reset status register, wakeup control for exiting sleep modes, and optional features such as information on memory errors reported by error-correcting codes |
| Flash memory                                                  | Provides non-volatile storage for program code, constants and variables                                                                                                                                                                                                                                           |
| FlexCAN (controller area network)                             | Supports the standard CAN communications protocol                                                                                                                                                                                                                                                                 |
| Frequency-modulated phase-<br>locked loop (FMPLL)             | Generates high-speed system clocks and supports programmable frequency modulation                                                                                                                                                                                                                                 |
| Inter-integrated circuit (I <sup>2</sup> C <sup>™</sup> ) bus | A two wire bidirectional serial bus that provides a simple and efficient method of data exchange between devices                                                                                                                                                                                                  |
| Internal multiplexer (IMUX) SIU subblock                      | Allows flexible mapping of peripheral interface on the different pins of the device                                                                                                                                                                                                                               |
| Interrupt controller (INTC)                                   | Provides priority-based preemptive scheduling of interrupt requests                                                                                                                                                                                                                                               |
| JTAG controller (JTAGC)                                       | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode                                                                                                                                                                                  |
| LINFlex controller                                            | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load                                                                                                                                                                                                |
| Memory protection unit (MPU)                                  | Provides hardware access control for all memory references generated in a device                                                                                                                                                                                                                                  |
| Mode entry module (MC_ME)                                     | Provides a mechanism for controlling the device operational mode and<br>modetransition sequences in all functional states; also manages the power<br>control unit, reset generation module and clock generation module, and holds<br>the configuration, control and status registers accessible for applications  |



| Block                                         | Function                                                                                                                                                                                                                                |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Non-Maskable Interrupt (NMI)                  | Handles external events that must produce an immediate response, such as power down detection                                                                                                                                           |
| Periodic interrupt timer (PIT)                | Produces periodic interrupts and triggers                                                                                                                                                                                               |
| Power control unit (MC_PCU)                   | Reduces the overall power consumption by disconnecting parts of the device<br>from the power supply via a power switching device; device components are<br>grouped into sections called "power domains" which are controlled by the PCU |
| Real-time counter (RTC)                       | A free running counter used for time keeping applications, the RTC can be configured to generate an interrupt at a predefined interval independent of the mode of operation (run mode or low-power mode)                                |
| Reset generation module<br>(MC_RGM)           | Centralizes reset sources and manages the device reset sequence of the device                                                                                                                                                           |
| Static random-access memory (SRAM)            | Provides storage for program code, constants, and variables                                                                                                                                                                             |
| System integration unit lite (SIUL)           | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration                |
| System status and configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable        |
| System timer module (STM)                     | Provides a set of output compare events to support AUTOSAR (AUTomotive Open System ARchitecture) and operating system tasks                                                                                                             |
| System watchdog timer (SWT)                   | Provides protection from runaway code                                                                                                                                                                                                   |
| WKPU (wakeup unit)                            | The wakeup unit supports up to 27 external sources that can generate interrupts or wakeup events, of which 1 can cause non-maskable interrupt requests or wakeup events.                                                                |

#### Table 3. SPC560B54/6 series block summary (continued)



### 3 Package pinouts and signal descriptions

#### 3.1 Package pinouts

The available LQFP pinouts and the ballmap are provided in the following figures. For pin signal descriptions, please see *Table 6*.

*Figure 2* shows the SPC560B54/6 in the LQFP176 package.

Figure 2. LQFP176 pin configuration





Doc ID 15131 Rev 6

Figure 3 shows the SPC560B54/6 in the LQFP144 package.





Figure 4 shows the SPC560B54/6 in the LQFP100 package.







Figure 5 shows the SPC560B54/6 in the LBGA208 package.



| 3  |         |            |            |            |            |         |            |            |             |            |       |                     |                     |                     |                     |            |    |
|----|---------|------------|------------|------------|------------|---------|------------|------------|-------------|------------|-------|---------------------|---------------------|---------------------|---------------------|------------|----|
|    | 1       | 2          | 3          | 4          | 5          | 6       | 7          | 8          | 9           | 10         | 11    | 12                  | 13                  | 14                  | 15                  | 16         |    |
| A  | PC[8]   | PC[13]     | PH[15]     | PJ[4]      | PH[8]      | PH[4]   | PC[5]      | PC[0]      | PI[0]       | PI[1]      | PC[2] | PI[4]               | PE[15]              | PH[11]              | NC                  | NC         | A  |
| В  | PC[9]   | PB[2]      | PH[13]     | PC[12]     | PE[6]      | PH[5]   | PC[4]      | PH[9]      | PH[10]      | PI[2]      | PC[3] | PG[11]              | PG[15]              | PG[14]              | PA[11]              | PA[10]     | В  |
| С  | PC[14]  | VDD_H<br>V | PB[3]      | PE[7]      | PH[7]      | PE[5]   | PE[3]      | VSS_LV     | PC[1]       | PI[3]      | PA[5] | PI[5]               | PE[14]              | PE[12]              | PA[9]               | PA[8]      | с  |
| D  | PH[14]  | PI[6]      | PC[15]     | PI[7]      | PH[6]      | PE[4]   | PE[2]      | VDD_LV     | VDD_H<br>V  | NC         | PA[6] | PH[12]              | PG[10]              | PF[14]              | PE[13]              | PA[7]      | D  |
| Е  | PG[4]   | PG[5]      | PG[3]      | PG[2]      |            |         |            |            |             |            |       |                     | PG[1]               | PG[0]               | PF[15]              | VDD_H<br>V | Е  |
| F  | PE[0]   | PA[2]      | PA[1]      | PE[1]      |            |         |            |            |             |            |       |                     | PH[0]               | PH[1]               | PH[3]               | PH[2]      | F  |
| G  | PE[9]   | PE[8]      | PE[10]     | PA[0]      |            |         | VSS_H<br>V | VSS_H<br>V | VSS_H<br>V  | VSS_H<br>V |       |                     | VDD_H<br>V          | PI[12]              | PI[13]              | MSEO       | G  |
| н  | VSS_HV  | PE[11]     | VDD_H<br>V | NC         |            |         | VSS_H<br>V | VSS_H<br>V | VSS_H<br>V  | VSS_H<br>V |       |                     | MDO3                | MDO2                | MDO0                | MDO1       | н  |
| J  | RESET   | VSS_LV     | NC         | NC         |            |         | VSS_H<br>V | VSS_H<br>V | VSS_H<br>V  | VSS_H<br>V |       |                     | PI[8]               | PI[9]               | PI[10]              | PI[11]     | J  |
| к  | EVTI    | NC         | VDD_B<br>V | VDD_LV     |            |         | VSS_H<br>V | VSS_H<br>V | VSS_H<br>V  | VSS_H<br>V |       |                     | VDD_H<br>V_ADC<br>1 | PG[12]              | PA[3]               | PG[13]     | к  |
| L  | PG[9]   | PG[8]      | NC         | EVTO       |            |         |            |            |             |            |       |                     | PB[15]              | PD[15]              | PD[14]              | PB[14]     | L  |
| Μ  | PG[7]   | PG[6]      | PC[10]     | PC[11]     |            |         |            |            |             |            |       |                     | PB[13]              | PD[13]              | PD[12]              | PB[12]     | М  |
| Ν  | PB[1]   | PF[9]      | PB[0]      | VDD_H<br>V | PJ[0]      | PA[4]   | VSS_LV     | EXTAL      | VDD_H<br>V  | PF[0]      | PF[4] | VSS_H<br>V_ADC<br>1 | PB[11]              | PD[10]              | PD[9]               | PD[11]     | N  |
| Ρ  | PF[8]   | PJ[3]      | PC[7]      | PJ[2]      | PJ[1]      | PA[14]  | VDD_LV     | XTAL       | PB[10]      | PF[1]      | PF[5] | PD[0]               | PD[3]               | VDD_H<br>V_ADC<br>0 | PB[6]               | PB[7]      | Ρ  |
| R  | PF[12]  | PC[6]      | PF[10]     | PF[11]     | VDD_H<br>V | PA[15]  | PA[13]     | PI[14]     | XTAL32      | PF[3]      | PF[7] | PD[2]               | PD[4]               | PD[7]               | VSS_H<br>V_ADC<br>0 | PB[5]      | R  |
| т  | NC      | NC         | NC         | МСКО       | NC         | PF[13]  | PA[12]     | PI[15]     | EXTAL<br>32 | PF[2]      | PF[6] | PD[1]               | PD[5]               | PD[6]               | PD[8]               | PB[4]      | т  |
|    | 1       | 2          | 3          | 4          | 5          | 6       | 7          | 8          | 9           | 10         | 11    | 12                  | 13                  | 14                  | 15                  | 16         |    |
| NO | TE: The | LBGA2      | 08 is av   | ailable    | only as    | develop | ment pa    | ackage     | for Nexu    | us 2+.     |       |                     |                     | NC                  | = Not o             | connect    | ed |

#### Figure 5. LBGA208 configuration

#### 3.2 Pad configuration during reset phases

All pads have a fixed configuration under reset.

During the power-up phase, all pads are forced to tristate.

After power-up phase, all pads are tristate with the following exceptions:

- PA[9] (FAB) is pull-down. Without external strong pull-up the device starts fetching from flash.
- PA[8], PC[0] and PH[9:10] are in input weak pull-up when out of reset.
- RESET pad is driven low by the device till 40 FIRC clock cycles after phase2 completion. Minimum phase3 duration is 40 FIRC cycles.
- Nexus output pads (MDO[n], MCKO, EVTO, MSEO) are forced to output.



#### 3.3 Pad configuration during standby mode exit

Pad configuration (input buffer enable, pull enable) for low-power wakeup pads is controlled by both the SIUL and WKPU modules. During standby exit, all low power pads PA[0,1,2,4,15], PB[1,3,8,9,10]<sup>(a)</sup>, PC[7,9,11], PD[0,1], PE[0,9,11], PF[9,11,13]<sup>(b)</sup>, PG[3,5,7,9]<sup>b</sup>, PI[1,3]<sup>(c)</sup> are configured according to their respective configuration done in the WKPU module. All other pads will have the same configuration as expected after a reset.

The TDO pad has been moved into the STANDBY domain in order to allow low-power debug handshaking in STANDBY mode. However, no pull-resistor is active on the TDO pad while in STANDBY mode. At this time the pad is configured as an input. When no debugger is connected the TDO pad is floating causing additional current consumption.

To avoid the extra consumption TDO must be connected. An external pull-up resistor in the range of 47–100 kOhms should be added between the TDO pin and VDD. Only if the TDO pin is used as an application pin and a pull-up cannot be used should a pull-down resistor with the same value be used instead between the TDO pin and GND.

### 3.4 Voltage supply pins

Voltage supply pins are used to provide power to the device. Three dedicated VDD\_LV/VSS\_LV supply pairs are used for 1.2 V regulator stabilization.

| Dort nin | Function                                                                                                                         | Pin number            |                        |                                |                                        |  |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|--------------------------------|----------------------------------------|--|--|--|--|--|
| Port pin | Function                                                                                                                         | LQFP100               | LQFP144                | LQFP176                        | LBGA208                                |  |  |  |  |  |
| VDD_HV   | Digital supply voltage                                                                                                           | 15, 37, 70, 84        | 19, 51, 100,<br>123    | 6, 27, 59, 85,<br>124, 151     | C2, D9, E16,<br>G13, H3, N4,<br>N9, R5 |  |  |  |  |  |
| VSS_HV   | Digital ground                                                                                                                   | 14, 16, 35,<br>69, 83 | 18, 20, 49,<br>99, 122 | 7, 26, 28, 57,<br>86, 123, 150 |                                        |  |  |  |  |  |
| VDD_LV   | 1.2 V decoupling pins. Decoupling capacitor must be connected between these pins and the nearest $V_{SS_LV}$ pin. <sup>(1)</sup> | 19, 32, 85            | 23, 46, 124            | 31, 54, 152                    | D8, K4, P7                             |  |  |  |  |  |
| VSS_LV   | 1.2 V decoupling pins. Decoupling capacitor must be connected between these pins and the nearest $V_{DD_LV}$ pin. <sup>1</sup>   | 18, 33, 86            | 22, 47, 125            | 30, 55, 153                    | C8, J2, N7                             |  |  |  |  |  |
| VDD_BV   | Internal regulator supply voltage                                                                                                | 20                    | 24                     | 32                             | К3                                     |  |  |  |  |  |

Table 4.Voltage supply pin descriptions

a. PB[8, 9] ports have wakeup functionality in all modes except STANDBY.

c. PI[1,3] are not available in the 144-pin LQFP.



b. PF[9,11,13], PG[3,5,7,9], PI[1,3] are not available in the 100-pin LQFP.

| Dort nin    | Function                                                                    |         | Pin nu  | umber   |         |
|-------------|-----------------------------------------------------------------------------|---------|---------|---------|---------|
| Port pin    | Function                                                                    | LQFP100 | LQFP144 | LQFP176 | LBGA208 |
| VSS_HV_ADC0 | Reference ground and analog<br>ground for the A/D converter 0 (10-<br>bit)  | 51      | 73      | 89      | R15     |
| VDD_HV_ADC0 | Reference voltage and analog<br>supply for the A/D converter 0 (10-<br>bit) | 52      | 74      | 90      | P14     |
| VSS_HV_ADC1 | Reference ground and analog<br>ground for the A/D converter 1 (12-<br>bit)  | 59      | 81      | 98      | N12     |
| VDD_HV_ADC1 | Reference voltage and analog<br>supply for the A/D converter 1 (12-<br>bit) | 60      | 82      | 99      | K13     |

#### Table 4. Voltage supply pin descriptions (continued)

1. A decoupling capacitor must be placed between each of the three VDD\_LV/VSS\_LV supply pairs to ensure stable voltage (see the recommended operating conditions in the device datasheet).

### 3.5 Pad types

In the device the following types of pads are available for system pins and functional port pins:

 $S = Slow^{(d)}$ 

M = Medium<sup>d (e)</sup>

F = Fast<sup>d e</sup>

I = Input only with analog feature<sup>d</sup>

- J = Input/Output ('S' pad) with analog feature
- X = Oscillator

### 3.6 System pins

The system pins are listed in Table 5.

d. See the I/O pad electrical characteristics in the chip datasheet for details.

e. All medium and fast pads are in slow configuration by default at reset and can be configured as fast or medium. The only exception is PC[1] which is in medium configuration by default (see the PCR.SRC description in the chip reference manual, Pad Configuration Registers (PCR0–PCR148)).

| Table 5. | System ( | pin ( | descriptions |
|----------|----------|-------|--------------|
|          | Cystem p | piir  | acourptions  |

|          |                                                                                                                                                                                          | tion          | type   | DECET                                                              | Pin number  |             |             |                            |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|--------------------------------------------------------------------|-------------|-------------|-------------|----------------------------|--|--|
| Port pin | Function                                                                                                                                                                                 | I/O direction | Pad ty | RESET<br>configuration                                             | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(1)</sup> |  |  |
| RESET    | Bidirectional reset with Schmitt-<br>Trigger characteristics and noise<br>filter.                                                                                                        | I/O           | М      | Input weak<br>pull-up after<br>RGM PHASE2<br>and 40 FIRC<br>cycles | 17          | 21          | 29          | J1                         |  |  |
| EXTAL    | Analog output of the oscillator<br>amplifier circuit, when the oscillator is<br>not in bypass mode.<br>Analog input for the clock generator<br>when the oscillator is in bypass<br>mode. | I/O           | x      | Tristate                                                           | 36          | 50          | 58          | N8                         |  |  |
| XTAL     | Analog input of the oscillator amplifier<br>circuit. Needs to be grounded if<br>oscillator bypass mode is used.                                                                          | I             | х      | Tristate                                                           | 34          | 48          | 56          | P8                         |  |  |

1. LBGA208 available only as development package for Nexus2+



20/134

## **3.7** Functional port pins

The functional port pins are listed in Table 6.

| Table 6. Functional pe | ort pin descriptions |
|------------------------|----------------------|
|------------------------|----------------------|

| Table 6. | Function | ai port j                         | pin descriptions                                                      |                                                         |                              |          |                                       |             |             |             |                            |
|----------|----------|-----------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)                               |                                                                       |                                                         | (1                           |          | 3)                                    |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                                              | Peripheral                                              | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          |          |                                   |                                                                       | Po                                                      | rt A                         |          |                                       |             |             |             |                            |
| PA[0]    | PCR[0]   | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[0]<br>E0UC[0]<br>CLKOUT<br>E0UC[13]<br>WKPU[19] <sup>(5)</sup>   | SIUL<br>eMIOS_0<br>MC_CGM<br>eMIOS_0<br>WKPU            | I/O<br>I/O<br>I/O<br>I       | М        | Tristate                              | 12          | 16          | 24          | G4                         |
| PA[1]    | PCR[1]   | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[1]<br>E0UC[1]<br>NMI <sup>(6)</sup><br>—<br>WKPU[2] <sup>5</sup> | SIUL<br>eMIOS_0<br>WKPU<br>—<br>WKPU                    | I/O<br>I/O<br>I<br>I         | S        | Tristate                              | 7           | 11          | 19          | F3                         |
| PA[2]    | PCR[2]   | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[2]<br>E0UC[2]<br>—<br>MA[2]<br>WKPU[3] <sup>5</sup>              | SIUL<br>eMIOS_0<br>—<br>ADC_0<br>WKPU                   | /O<br> /O<br>—<br>0<br>      | S        | Tristate                              | 5           | 9           | 17          | F2                         |
| PA[3]    | PCR[3]   | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[3]<br>E0UC[3]<br>LIN5TX<br>CS4_1<br>EIRQ[0]<br>ADC1_S[0]         | SIUL<br>eMIOS_0<br>LINFlex_5<br>DSPI_1<br>SIUL<br>ADC_1 | I/O<br>I/O<br>O<br>I<br>I    | J        | Tristate                              | 68          | 90          | 114         | K15                        |

Package pinouts and signal descriptions

SPC560B54/6x

Doc ID 15131 Rev 6

S

Package pinouts and signal descriptions

| able 6.  |        |                                   | oin descriptions (co                                              |                                                     |                                  |          |                                       |             | Din n       | umber       |                            |
|----------|--------|-----------------------------------|-------------------------------------------------------------------|-----------------------------------------------------|----------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR    | Alternate function <sup>(1)</sup> | Function                                                          | Peripheral                                          | I/O direction <sup>(2)</sup>     | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PA[4]    | PCR[4] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[4]<br>E0UC[4]<br><br>CS0_1<br>LIN5RX<br>WKPU[9] <sup>5</sup> | SIUL<br>eMIOS_0<br><br>DSPI_1<br>LINFlex_5<br>WKPU  | /O<br> /O<br> /O<br> /O<br> <br> | S        | Tristate                              | 29          | 43          | 51          | N6                         |
| PA[5]    | PCR[5] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[5]<br>E0UC[5]<br>LIN4TX<br>—                                 | SIUL<br>eMIOS_0<br>LINFlex_4<br>—                   | I/O<br>I/O<br>O                  | М        | Tristate                              | 79          | 118         | 146         | C11                        |
| PA[6]    | PCR[6] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[6]<br>E0UC[6]<br>—<br>CS1_1<br>EIRQ[1]<br>LIN4RX             | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>SIUL<br>LINFlex_4 | /O<br> /O<br><br> <br>           | S        | Tristate                              | 80          | 119         | 147         | D11                        |
| PA[7]    | PCR[7] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[7]<br>E0UC[7]<br>LIN3TX<br>—<br>EIRQ[2]<br>ADC1_S[1]         | SIUL<br>eMIOS_0<br>LINFlex_3<br>—<br>SIUL<br>ADC_1  | /O<br> /O<br>                    | J        | Tristate                              | 71          | 104         | 128         | D16                        |

Doc ID 15131 Rev 6

21/134

| Package         |
|-----------------|
| pinouts a       |
| and signa       |
| al descriptions |
|                 |

| able 6.  | Function | · · ·                                        | · · ·                                                               |                                                                          |                                          |          |                                       |             | Pin n       | umber       |                            |
|----------|----------|----------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR      | Alternate function <sup>(1)</sup>            | Function                                                            | Peripheral                                                               | I/O direction <sup>(2)</sup>             | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PA[8]    | PCR[8]   | AF0<br>AF1<br>AF2<br>AF3<br>                 | GPIO[8]<br>E0UC[8]<br>E0UC[14]<br>—<br>EIRQ[3]<br>ABS[0]<br>LIN3RX  | SIUL<br>eMIOS_0<br>eMIOS_0<br>—<br>SIUL<br>BAM<br>LINFlex_3              | /O<br> /O<br> /O<br> <br> <br> <br> <br> | S        | Input, weak pull-up                   | 72          | 105         | 129         | C16                        |
| PA[9]    | PCR[9]   | AF0<br>AF1<br>AF2<br>AF3<br>N/A <sup>7</sup> | GPIO[9]<br>E0UC[9]<br>—<br>CS2_1<br>FAB                             | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>BAM                                    | /O<br> /O<br><br>0<br>                   | S        | Pull-<br>down                         | 73          | 106         | 130         | C15                        |
| PA[10]   | PCR[10]  | AF0<br>AF1<br>AF2<br>AF3<br>—                | GPIO[10]<br>E0UC[10]<br>SDA<br>LIN2TX<br>ADC1_S[2]                  | SIUL<br>eMIOS_0<br>I <sup>2</sup> C_0<br>LINFlex_2<br>ADC_1              | /O<br> /O<br> /O<br>0<br>                | J        | Tristate                              | 74          | 107         | 131         | B16                        |
| PA[11]   | PCR[11]  | AF0<br>AF1<br>AF2<br>AF3<br>—<br>—           | GPIO[11]<br>E0UC[11]<br>SCL<br>—<br>EIRQ[16]<br>LIN2RX<br>ADC1_S[3] | SIUL<br>eMIOS_0<br>I <sup>2</sup> C_0<br>—<br>SIUL<br>LINFlex_2<br>ADC_1 | /O<br> /O<br> /O<br> <br> <br> <br>      | J        | Tristate                              | 75          | 108         | 132         | B15                        |

22/134

Package pinouts and signal descriptions

| Table 6. | Function | al port p                         | oin descriptions (co                                           | ontinued)                                        |                               |          |                                       |             |             |             |                            |
|----------|----------|-----------------------------------|----------------------------------------------------------------|--------------------------------------------------|-------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)                               |                                                                |                                                  | -                             |          | 3)                                    |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                                       | Peripheral                                       | I/O direction <sup>(2)</sup>  | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PA[12]   | PCR[12]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[12]<br>—<br>E0UC[28]<br>CS3_1<br>EIRQ[17]<br>SIN_0        | SIUL<br>—<br>eMIOS_0<br>DSPI_1<br>SIUL<br>DSPI_0 | /0<br> -<br> /0<br>0<br> <br> | S        | Tristate                              | 31          | 45          | 53          | T7                         |
| PA[13]   | PCR[13]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[13]<br>SOUT_0<br>E0UC[29]<br>—                            | SIUL<br>DSPI_0<br>eMIOS_0<br>—                   | I/O<br>O<br>I/O<br>—          | Μ        | Tristate                              | 30          | 44          | 52          | R7                         |
| PA[14]   | PCR[14]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[14]<br>SCK_0<br>CS0_0<br>E0UC[0]<br>EIRQ[4]               | SIUL<br>DSPI_0<br>DSPI_0<br>eMIOS_0<br>SIUL      | /O<br> /O<br> /O<br> /O<br>   | М        | Tristate                              | 28          | 42          | 50          | P6                         |
| PA[15]   | PCR[15]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[15]<br>CS0_0<br>SCK_0<br>E0UC[1]<br>WKPU[10] <sup>5</sup> | SIUL<br>DSPI_0<br>DSPI_0<br>eMIOS_0<br>WKPU      | I/O<br>I/O<br>I/O<br>I/O<br>I | М        | Tristate                              | 27          | 40          | 48          | R6                         |
|          |          |                                   |                                                                | Pc                                               | rt B                          |          |                                       |             |             |             |                            |
| PB[0]    | PCR[16]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[16]<br>CAN0TX<br>E0UC[30]<br>LIN0TX                       | SIUL<br>FlexCAN_0<br>eMIOS_0<br>LINFlex_0        | I/O<br>O<br>I/O<br>O          | М        | Tristate                              | 23          | 31          | 39          | N3                         |

| pinouts and signal descriptions | Package     |
|---------------------------------|-------------|
| nd signal description:          | pinout      |
| description                     | nd signa    |
|                                 | description |

| Table 6. | Functiona | al port p                          | oin descriptions (co                                                       | ontinued)                                                       |                              |          |                                       |             |             |             |                            |
|----------|-----------|------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |           | n <sup>(1)</sup>                   |                                                                            |                                                                 | ()                           |          | 3)                                    |             | Pin n       | umber       |                            |
| Port pin | PCR       | Alternate function <sup>(1)</sup>  | Function                                                                   | Peripheral                                                      | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PB[1]    | PCR[17]   | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[17]<br>—<br>E0UC[31]<br>—<br>WKPU[4] <sup>5</sup><br>CAN0RX<br>LIN0RX | SIUL<br><br>eMIOS_0<br><br>WKPU<br>FlexCAN_0<br>LINFlex_0       | V   V   − − − −              | S        | Tristate                              | 24          | 32          | 40          | N1                         |
| PB[2]    | PCR[18]   | AF0<br>AF1<br>AF2<br>AF3           | GPIO[18]<br>LIN0TX<br>SDA<br>E0UC[30]                                      | SIUL<br>LINFlex_0<br>I <sup>2</sup> C_0<br>eMIOS_0              | I/O<br>O<br>I/O<br>I/O       | Μ        | Tristate                              | 100         | 144         | 176         | B2                         |
| PB[3]    | PCR[19]   | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[19]<br>E0UC[31]<br>SCL<br>—<br>WKPU[11] <sup>5</sup><br>LIN0RX        | SIUL<br>eMIOS_0<br>I <sup>2</sup> C_0<br>—<br>WKPU<br>LINFlex_0 | /0<br> /0<br> /0<br> -<br>   | S        | Tristate                              | 1           | 1           | 1           | C3                         |
| PB[4]    | PCR[20]   | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | <br><br>ADC0_P[0]<br>ADC1_P[0]<br>GPIO[20]                                 |                                                                 |                              | I        | Tristate                              | 50          | 72          | 88          | T16                        |

24/134

| S      |  |
|--------|--|
| D      |  |
| C.     |  |
| S<br>S |  |
| 8      |  |
| ŏ      |  |
| Ϋ́     |  |
| 4      |  |
| 6      |  |
| ×      |  |

Package pinouts and signal descriptions

| Table 6. | Function |                                   | oin descriptions (co | ontinued)  | 1                            |          |                                       | 1           |             |             |                            |
|----------|----------|-----------------------------------|----------------------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)                               |                      |            | 5)                           |          | (3)                                   | Pin number  |             |             |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function             | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          |          | AF0                               | —                    | —          | —                            |          |                                       |             |             |             |                            |
|          |          | AF1                               | —                    | —          | —                            |          |                                       |             |             |             |                            |
|          |          | AF2                               | —                    | —          | —                            |          |                                       |             |             |             |                            |
| PB[5]    | PCR[21]  | AF3                               | —                    | —          | —                            | I.       | Tristate                              | 53          | 75          | 91          | R16                        |
|          |          | —                                 | ADC0_P[1]            | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_P[1]            | ADC_1      | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | GPIO[21]             | SIUL       | I                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | _                    | _          | _                            |          |                                       |             |             |             |                            |
|          |          | AF1                               | _                    | _          | —                            |          |                                       |             |             |             |                            |
|          |          | AF2                               | _                    | _          | _                            |          |                                       |             |             |             |                            |
| PB[6]    | PCR[22]  | AF3                               | _                    | _          | —                            | I        | Tristate                              | 54          | 76          | 92          | P15                        |
|          |          | —                                 | ADC0_P[2]            | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_P[2]            | ADC_1      | Ι                            |          |                                       |             |             |             |                            |
|          |          | —                                 | GPIO[22]             | SIUL       | I                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | _                    | _          | _                            |          |                                       |             |             |             |                            |
|          |          | AF1                               | —                    | —          | —                            |          |                                       |             |             |             |                            |
|          |          | AF2                               | —                    | _          | _                            |          |                                       |             |             |             |                            |
| PB[7]    | PCR[23]  | AF3                               | _                    | _          | —                            | I        | Tristate                              | 55          | 77          | 93          | P16                        |
|          | _        | —                                 | ADC0_P[3]            | ADC_0      | Т                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_P[3]            | ADC_1      | Т                            |          |                                       |             |             |             |                            |
|          |          | —                                 | GPIO[23]             | SIUL       | Т                            |          |                                       |             |             |             |                            |

Doc ID 15131 Rev 6

25/134

| Package      |
|--------------|
| pinouts ar   |
| nd signal    |
| descriptions |

| able 6.  | Function |                                   | pin descriptions (co       | ontinued)        | T                            |          | r                                     |             |             |             |                            |
|----------|----------|-----------------------------------|----------------------------|------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | on <sup>(1)</sup>                 |                            |                  | 2)                           |          | (3)                                   |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                   | ction Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          |          | AF0                               | GPIO[24]                   | SIUL             | I                            |          |                                       |             |             |             |                            |
|          |          | AF1                               | —                          | —                | —                            |          |                                       |             |             |             |                            |
|          |          | AF2                               | —                          | —                | —                            |          |                                       |             |             |             |                            |
| PB[8]    | PCR[24]  | AF3                               | —                          | —                | —                            | 1        |                                       | 39          | 53          | 61          | R9                         |
| I D[0]   |          | —                                 | OSC32K_XTAL <sup>(8)</sup> | OSC32K           |                              |          |                                       | 55          | 00          | 01          | 13                         |
|          |          | —                                 | WKPU[25] <sup>5</sup>      | WKPU             | I <sup>(9)</sup>             |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC0_S[0]                  | ADC_0            | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_S[4]                  | ADC_1            | I                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[25]                   | SIUL             | Ι                            |          |                                       |             |             |             |                            |
|          |          | AF1                               | —                          | —                | —                            |          |                                       |             |             |             |                            |
|          |          | AF2                               | —                          | —                | —                            |          |                                       |             |             |             |                            |
| PB[9]    | PCR[25]  | AF3                               | —                          | —                | —                            | 1        |                                       | 38          | 52          | 60          | Т9                         |
| 1 0[0]   | 1 01(20) | —                                 | OSC32K_EXTAL <sup>8</sup>  | OSC32K           | _                            |          |                                       | 00          | 02          | 00          | 10                         |
|          |          | —                                 | WKPU[26] <sup>5</sup>      | WKPU             | 1 <sup>9</sup>               |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC0_S[1]                  | ADC_0            |                              |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_S[5]                  | ADC_1            | I                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[26]                   | SIUL             | I/O                          |          |                                       |             |             |             |                            |
|          |          | AF1                               | —                          | —                | —                            |          |                                       |             |             |             |                            |
|          |          | AF2                               | —                          | —                | —                            |          |                                       |             |             |             |                            |
| PB[10]   | PCR[26]  | AF3                               | — <sub>-</sub>             | —                | -                            | J        | Tristate                              | 40          | 54          | 62          | P9                         |
|          |          | —                                 | WKPU[8] <sup>5</sup>       | WKPU             | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC0_S[2]                  | ADC_0            | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_S[6]                  | ADC_1            | I                            |          |                                       |             |             |             |                            |

26/134

| SP   |  |
|------|--|
| C56( |  |
| )B54 |  |
| !/6x |  |

Package pinouts and signal descriptions

|          |         | (1)                               |           |            | 5                            |          | (3)                                   |             | Pin n       | umber       |                            |
|----------|---------|-----------------------------------|-----------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR     | Alternate function <sup>(1)</sup> | Function  | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          |         | AF0                               | GPIO[27]  | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[3]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PB[11]   | PCR[27] | AF2                               | _         | —          | —                            | J        | Tristate                              | —           | —           | 97          | N13                        |
|          |         | AF3                               | CS0_0     | DSPI_0     | I/O                          |          |                                       |             |             |             |                            |
|          |         | —                                 | ADC0_S[3] | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[28]  | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[4]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PB[12]   | PCR[28] | AF2                               | —         | —          | —                            | J        | Tristate                              | 61          | 83          | 101         | M16                        |
|          |         | AF3                               | CS1_0     | DSPI_0     | 0                            |          |                                       |             |             |             |                            |
|          |         | —                                 | ADC0_X[0] | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[29]  | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[5]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PB[13]   | PCR[29] | AF2                               | —         | —          | —                            | J        | Tristate                              | 63          | 85          | 103         | M13                        |
|          |         | AF3                               | CS2_0     | DSPI_0     | 0                            |          |                                       |             |             |             |                            |
|          |         | —                                 | ADC0_X[1] | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[30]  | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[6]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PB[14]   | PCR[30] | AF2                               | _         | -          | —                            | J        | Tristate                              | 65          | 87          | 105         | L16                        |
|          |         | AF3                               | CS3_0     | DSPI_0     | 0                            |          |                                       |             |             |             |                            |
|          |         | —                                 | ADC0_X[2] | ADC_0      | Ι                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[31]  | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[7]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PB[15]   | PCR[31] | AF2                               | —         | -          | -                            | J        | Tristate                              | 67          | 89          | 107         | L13                        |
|          |         | AF3                               | CS4_0     | DSPI_0     | 0                            |          |                                       |             |             |             |                            |
|          |         | —                                 | ADC0_X[3] | ADC_0      | 1                            |          |                                       |             |             |             |                            |

Doc ID 15131 Rev 6

27/134

|                       |         | on <sup>(1)</sup>                 |          |            | 5)                           |                   | (3)                                   |             | Pin n       | umber       |                            |
|-----------------------|---------|-----------------------------------|----------|------------|------------------------------|-------------------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin              | PCR     | Alternate function <sup>(1)</sup> | Function | Peripheral | I/O direction <sup>(2)</sup> | Pad type          | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|                       |         | L                                 |          | Po         | rt C                         |                   |                                       |             | J.          | J.          | J.                         |
|                       |         | AF0                               | GPIO[32] | SIUL       | I/O                          |                   |                                       |             |             |             |                            |
| PC[0] <sup>(10)</sup> |         | AF1                               | —        | —          | —                            |                   |                                       | 07          | 4.00        | 154         | A8                         |
| PC[U]                 | PCR[32] | AF2                               | TDI      | JTAGC      | Ι                            | М                 | Input, weak pull-up                   | 87          | 126         | 154         | Ao                         |
|                       |         | AF3                               | —        | —          | —                            |                   |                                       |             |             |             |                            |
|                       |         | AF0                               | GPIO[33] | SIUL       | I/O                          |                   |                                       |             |             |             |                            |
| PC[1] <sup>10</sup>   | PCR[33] | AF1                               | —        | —          | —                            | F <sup>(11)</sup> | Tristate                              | 82          | 121         | 149         | C9                         |
| FO[I]                 | FUR[33] | AF2                               | TDO      | JTAGC      | 0                            | Г, ,              | mstate                                | 02          | 121         | 149         | 09                         |
|                       |         | AF3                               | —        | —          | —                            |                   |                                       |             |             |             |                            |
|                       |         | AF0                               | GPIO[34] | SIUL       | I/O                          |                   |                                       |             |             |             |                            |
|                       |         | AF1                               | SCK_1    | DSPI_1     | I/O                          |                   |                                       |             |             |             |                            |
| PC[2]                 | PCR[34] | AF2                               | CAN4TX   | FlexCAN_4  | 0                            | М                 | Tristate                              | 78          | 117         | 145         | A11                        |
|                       |         | AF3                               | DEBUG[0] | SSCM       | 0                            |                   |                                       |             |             |             |                            |
|                       |         | —                                 | EIRQ[5]  | SIUL       | I                            |                   |                                       |             |             |             |                            |
|                       |         | AF0                               | GPIO[35] | SIUL       | I/O                          |                   |                                       |             |             |             |                            |
|                       |         | AF1                               | CS0_1    | DSPI_1     | I/O                          |                   |                                       |             |             |             |                            |
|                       |         | AF2                               | MA[0]    | ADC_0      | 0                            |                   |                                       |             |             |             |                            |
| PC[3]                 | PCR[35] | AF3                               | DEBUG[1] | SSCM       | 0                            | S                 | Tristate                              | 77          | 116         | 144         | B11                        |
|                       |         | —                                 | EIRQ[6]  | SIUL       |                              |                   |                                       |             |             |             |                            |
|                       |         | —                                 | CAN1RX   | FlexCAN_1  |                              |                   |                                       |             |             |             |                            |
|                       |         |                                   | CAN4RX   | FlexCAN_4  |                              |                   |                                       |             |             |             |                            |

Package pinouts and signal descriptions

|          |         | (1)                                |                                                                          |                                                             | 2)                               |          | (3)                                   |             | Pin n       | umber       |                            |
|----------|---------|------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR     | Alternate function <sup>(1)</sup>  | Function                                                                 | Peripheral                                                  | I/O direction <sup>(2)</sup>     | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PC[4]    | PCR[36] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[36]<br>E1UC[31]<br>—<br>DEBUG[2]<br>EIRQ[18]<br>SIN_1<br>CAN3RX     | SIUL<br>eMIOS_1<br>—<br>SSCM<br>SIUL<br>DSPI_1<br>FlexCAN_3 | /0<br> /0<br><br>0<br> <br> <br> | М        | Tristate                              | 92          | 131         | 159         | B7                         |
| PC[5]    | PCR[37] | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[37]<br>SOUT_1<br>CAN3TX<br>DEBUG[3]<br>EIRQ[7]                      | SIUL<br>DSPI_1<br>FlexCAN_3<br>SSCM<br>SIUL                 | I/O<br>O<br>O<br>I               | М        | Tristate                              | 91          | 130         | 158         | A7                         |
| PC[6]    | PCR[38] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[38]<br>LIN1TX<br>E1UC[28]<br>DEBUG[4]                               | SIUL<br>LINFlex_1<br>eMIOS_1<br>SSCM                        | I/O<br>O<br>I/O<br>O             | S        | Tristate                              | 25          | 36          | 44          | R2                         |
| PC[7]    | PCR[39] | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[39]<br>—<br>E1UC[29]<br>DEBUG[5]<br>LIN1RX<br>WKPU[12] <sup>5</sup> | SIUL<br>—<br>eMIOS_1<br>SSCM<br>LINFlex_1<br>WKPU           | I/O<br>—<br>I/O<br>O<br>I<br>I   | S        | Tristate                              | 26          | 37          | 45          | P3                         |

Doc ID 15131 Rev 6

29/134

| Package      |
|--------------|
| pinouts      |
| and signa    |
| l descriptio |
| าร           |

| Table 6. | Function | al port p                          | oin descriptions (co                                                    | ontinued)                                            |                                  |          |                                       |             |             |             |                            |
|----------|----------|------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------|----------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)                                |                                                                         |                                                      | â                                |          | 3)                                    | Pin number  |             |             |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup>  | Function                                                                | Peripheral                                           | I/O direction <sup>(2)</sup>     | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PC[8]    | PCR[40]  | AF0<br>AF1<br>AF2<br>AF3           | GPIO[40]<br>LIN2TX<br>E0UC[3]<br>DEBUG[6]                               | SIUL<br>LINFlex_2<br>eMIOS_0<br>SSCM                 | I/O<br>O<br>I/O<br>O             | S        | Tristate                              | 99          | 143         | 175         | A1                         |
| PC[9]    | PCR[41]  | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[41]<br>—<br>E0UC[7]<br>DEBUG[7]<br>WKPU[13] <sup>5</sup><br>LIN2RX | SIUL<br>—<br>eMIOS_0<br>SSCM<br>WKPU<br>LINFlex_2    | /O<br><br> /O<br>0<br> <br> <br> | S        | Tristate                              | 2           | 2           | 2           | B1                         |
| PC[10]   | PCR[42]  | AF0<br>AF1<br>AF2<br>AF3           | GPIO[42]<br>CAN1TX<br>CAN4TX<br>MA[1]                                   | SIUL<br>FlexCAN_1<br>FlexCAN_4<br>ADC_0              | I/O<br>O<br>O<br>O               | М        | Tristate                              | 22          | 28          | 36          | M3                         |
| PC[11]   | PCR[43]  | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[43]<br>—<br>MA[2]<br>WKPU[5] <sup>5</sup><br>CAN1RX<br>CAN4RX      | SIUL<br>—<br>ADC_0<br>WKPU<br>FlexCAN_1<br>FlexCAN_4 | /O<br><br>O<br> <br> <br> <br>   | S        | Tristate                              | 21          | 27          | 35          | M4                         |

30/134

Package pinouts and signal descriptions

| Table 6. | Function |                                   | oin descriptions (co                                | ontinued)                              |                                           |          |                                       |             | Dian        |             |                            |  |
|----------|----------|-----------------------------------|-----------------------------------------------------|----------------------------------------|-------------------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|--|
|          |          | ion                               |                                                     |                                        | (2)                                       | Pad type | (3)                                   | Pin number  |             |             |                            |  |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                            | Peripheral                             | eripheral<br>I/O direction <sup>(2)</sup> |          | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |  |
| PC[12]   | PCR[44]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[44]<br>E0UC[12]<br>—<br>—<br>EIRQ[19]<br>SIN_2 | SIUL<br>eMIOS_0<br>—<br>SIUL<br>DSPI_2 | /O<br> /O<br> -<br> <br> <br>             | М        | Tristate                              | 97          | 141         | 173         | В4                         |  |
| PC[13]   | PCR[45]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[45]<br>E0UC[13]<br>SOUT_2<br>—                 | SIUL<br>eMIOS_0<br>DSPI_2<br>—         | I/O<br>I/O<br>O                           | S        | Tristate                              | 98          | 142         | 174         | A2                         |  |
| PC[14]   | PCR[46]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[46]<br>E0UC[14]<br>SCK_2<br>—<br>EIRQ[8]       | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>SIUL | I/O<br>I/O<br>I/O<br>I                    | S        | Tristate                              | 3           | 3           | 3           | C1                         |  |
| PC[15]   | PCR[47]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[47]<br>E0UC[15]<br>CS0_2<br>—<br>EIRQ[20]      | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>SIUL | /O<br> /O<br> /O<br>                      | М        | Tristate                              | 4           | 4           | 4           | D3                         |  |

Doc ID 15131 Rev 6

31/134

|          |         | on <sup>(1)</sup>                 |                       |            | 2)                           |          | (3)                                   |             | Pin n       | umber       |                                   |
|----------|---------|-----------------------------------|-----------------------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|-----------------------------------|
| Port pin | PCR     | Alternate function <sup>(1)</sup> | Function              | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBG <i>A</i><br>208 <sup>(4</sup> |
|          |         |                                   |                       | Po         | ort D                        |          |                                       |             |             |             |                                   |
|          |         | AF0                               | GPIO[48]              | SIUL       | Ι                            |          |                                       |             |             |             |                                   |
|          |         | AF1                               | _                     |            | _                            |          |                                       |             |             |             |                                   |
|          |         | AF2                               | _                     | —          | _                            |          |                                       |             |             |             |                                   |
| PD[0]    | PCR[48] | AF3                               | —                     | —          | —                            | I        | Tristate                              | 41          | 63          | 77          | P12                               |
|          |         | —                                 | WKPU[27] <sup>5</sup> | WKPU       | I                            |          |                                       |             |             |             |                                   |
|          |         | —                                 | ADC0_P[4]             | ADC_0      | I                            |          |                                       |             |             |             |                                   |
|          |         | —                                 | ADC1_P[4]             | ADC_1      | I                            |          |                                       |             |             |             |                                   |
|          |         | AF0                               | GPIO[49]              | SIUL       | I                            |          |                                       |             |             |             |                                   |
|          |         | AF1                               | —                     | —          | —                            |          |                                       |             |             |             |                                   |
|          |         | AF2                               | —                     |            | —                            |          |                                       |             |             |             |                                   |
| PD[1]    | PCR[49] | AF3                               | —                     |            | —                            | I        | Tristate                              | 42          | 64          | 78          | T12                               |
|          |         | —                                 | WKPU[28] <sup>5</sup> | WKPU       | I                            |          |                                       |             |             |             |                                   |
|          |         | —                                 | ADC0_P[5]             | ADC_0      | I                            |          |                                       |             |             |             |                                   |
|          |         | —                                 | ADC1_P[5]             | ADC_1      | Ι                            |          |                                       |             |             |             |                                   |
|          |         | AF0                               | GPIO[50]              | SIUL       | Ι                            |          |                                       |             |             |             |                                   |
|          |         | AF1                               | —                     | —          | —                            |          |                                       |             |             |             |                                   |
| PD[2]    | PCR[50] | AF2                               | —                     | —          | -                            | 1        | Tristate                              | 43          | 65          | 79          | R12                               |
| י טנבן   |         | AF3                               | —                     | —          | —                            |          | motate                                |             | 00          | 13          |                                   |
|          |         | —                                 | ADC0_P[6]             | ADC_0      | Ι                            |          |                                       |             |             |             |                                   |
|          |         | —                                 | ADC1_P[6]             | ADC_1      |                              |          |                                       |             |             |             |                                   |

Package pinouts and signal descriptions

32/134

Doc ID 15131 Rev 6

SPC560B54/6x

| SP |  |
|----|--|
| ß  |  |
| 60 |  |
| ğ  |  |
| ž  |  |
| 6  |  |

Package pinouts and signal descriptions

| Table 6. | Function |                                   | oin descriptions (co                                | ontinuea)                        | 1                            |          |                                       | 1           |             |             |                            |
|----------|----------|-----------------------------------|-----------------------------------------------------|----------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)<br>nu                         |                                                     |                                  | â                            |          | 3)                                    | Pin number  |             |             |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                            | Peripheral                       | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PD[3]    | PCR[51]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[51]<br>—<br>—<br>—<br>ADC0_P[7]<br>ADC1_P[7]   | SIUL<br>—<br>—<br>ADC_0<br>ADC_1 | <br> -<br> <br> <br>         | I        | Tristate                              | 44          | 66          | 80          | P13                        |
| PD[4]    | PCR[52]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[52]<br>—<br>—<br>—<br>ADC0_P[8]<br>ADC1_P[8]   | SIUL<br>—<br>—<br>ADC_0<br>ADC_1 | <br> -<br> <br> <br>         | I        | Tristate                              | 45          | 67          | 81          | R13                        |
| PD[5]    | PCR[53]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[53]<br>—<br>—<br>—<br>ADC0_P[9]<br>ADC1_P[9]   | SIUL<br>—<br>—<br>ADC_0<br>ADC_1 | <br> -<br> <br> <br>         | Ι        | Tristate                              | 46          | 68          | 82          | T13                        |
| PD[6]    | PCR[54]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[54]<br>—<br>—<br>—<br>ADC0_P[10]<br>ADC1_P[10] | SIUL<br>—<br>—<br>ADC_0<br>ADC_1 | <br> -<br> <br> <br>         | Ι        | Tristate                              | 47          | 69          | 83          | T14                        |

Table 6 Eunctional port nin descriptions (continued)

5

33/134

6X

| Package     |
|-------------|
| pinouts and |
| l signal d  |
| escriptions |

| Table 6. | Function |                                   | oin descriptions (co | ontinued)  | 1                            |          | I                                     | 1           |             |             |                            |
|----------|----------|-----------------------------------|----------------------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)                               |                      |            | (1                           |          | (3)                                   |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function             | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          |          | AF0                               | GPIO[55]             | SIUL       | Ι                            |          |                                       |             |             |             |                            |
|          |          | AF1                               | —                    | —          | —                            |          |                                       |             |             |             |                            |
| PD[7]    | PCR[55]  | AF2                               | —                    | —          | —                            | 1        | Tristate                              | 48          | 70          | 84          | R14                        |
|          | FCR[55]  | AF3                               | —                    | —          | —                            | 1        | mstate                                | 40          |             |             |                            |
|          |          | —                                 | ADC0_P[11]           | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_P[11]           | ADC_1      | I                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[56]             | SIUL       | I                            |          |                                       |             |             |             |                            |
|          | PCR[56]  | AF1                               | —                    | —          | —                            |          |                                       |             |             | 87          | T15                        |
| PD[8]    |          | AF2                               | —                    | —          | —                            | I        | Tristate                              | 49          | 71          |             |                            |
| i D[0]   |          | AF3                               | —                    | —          | —                            |          | motato                                |             |             |             |                            |
|          |          | —                                 | ADC0_P[12]           | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_P[12]           | ADC_1      | I                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[57]             | SIUL       | I                            |          | Tristate                              |             | 78          | 94          | N15                        |
|          |          | AF1                               | —                    | —          | —                            |          |                                       |             |             |             |                            |
| PD[9]    | PCR[57]  | AF2                               | —                    | —          | —                            | 1        |                                       | 56          |             |             |                            |
|          | 1 01(07) | AF3                               | —                    | —          | —                            |          |                                       | 00          |             | 01          |                            |
|          |          | —                                 | ADC0_P[13]           | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_P[13]           | ADC_1      | I                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[58]             | SIUL       | Т                            |          |                                       |             |             |             |                            |
|          |          | AF1                               | —                    | —          | —                            |          |                                       |             |             |             |                            |
| PD[10]   | PCR[58]  | AF2                               | —                    | —          | —                            | 1        | Tristate                              | 57          | 79          | 95          | N14                        |
|          |          | AF3                               | —                    | —          | —                            | •        | motato                                | 0.          |             |             |                            |
|          |          | —                                 | ADC0_P[14]           | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC1_P[14]           | ADC_1      | I                            |          |                                       |             |             |             |                            |

34/134

Package pinouts and signal descriptions

| able 6.  | Function |                                   | oin descriptions (co | ontinued)         | 1                            |          |                                       | I                                                                  |                            |       |     |
|----------|----------|-----------------------------------|----------------------|-------------------|------------------------------|----------|---------------------------------------|--------------------------------------------------------------------|----------------------------|-------|-----|
|          |          | (1)                               |                      |                   | (2                           |          | (3)                                   |                                                                    | Pin n                      | umber |     |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function             | Peripheral        | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | 100       144       176         58       80       96           100 | LBGA<br>208 <sup>(4)</sup> |       |     |
|          |          | AF0                               | GPIO[59]             | SIUL              | Ι                            |          |                                       |                                                                    |                            |       |     |
|          | PCR[59]  | AF1                               | —                    | —                 | —                            |          | Tristate                              |                                                                    |                            |       |     |
| PD[11]   |          | AF2<br>AF3                        |                      | _                 | _                            | Ι        |                                       | 58 8                                                               | 80                         | 96    | N16 |
|          |          | AF3                               |                      | ADC_0             |                              |          |                                       |                                                                    |                            |       |     |
|          |          | _                                 | ADC1_P[15]           | ADC_1             | ı.                           |          |                                       |                                                                    |                            |       |     |
|          | PCR[60]  | AF0<br>AF1                        | GPIO[60]<br>CS5_0    | SIUL<br>DSPI_0    | I/O<br>O                     | J        | Tristate                              |                                                                    | _                          | 100   |     |
| PD[12]   |          | AF2                               | E0UC[24]             | eMIOS_0           | 1/0                          |          |                                       | _                                                                  |                            |       | M15 |
| []       |          | AF3                               |                      |                   |                              |          |                                       |                                                                    |                            |       |     |
|          |          | —                                 | ADC0_S[4]            | ADC_0             | Т                            |          |                                       |                                                                    |                            |       |     |
|          |          | AF0                               | GPIO[61]             | SIUL              | I/O                          |          |                                       |                                                                    |                            |       |     |
|          |          | AF1                               | CS0_1                | DSPI_1            | I/O                          |          |                                       |                                                                    |                            |       |     |
| PD[13]   | PCR[61]  | AF2                               | E0UC[25]             | eMIOS_0           | I/O                          | J        | Tristate                              | 62                                                                 | 84                         | 102   | M14 |
|          |          | AF3                               |                      | -                 |                              |          |                                       |                                                                    |                            |       |     |
|          |          | _                                 | ADC0_S[5]            | ADC_0             | I                            |          |                                       |                                                                    |                            |       |     |
|          |          | AF0                               | GPIO[62]             | SIUL              | I/O                          |          |                                       |                                                                    |                            |       |     |
| PD[14]   | PCR[62]  | AF1<br>AF2                        | CS1_1<br>E0UC[26]    | DSPI_1<br>eMIOS_0 | 0<br>I/O                     |          | Tristate                              | 64                                                                 | 86                         | 104   | L15 |
|          | ΓΟΝ[02]  | AF2<br>AF3                        |                      |                   |                              | J        | msiale                                | 04                                                                 | 00                         | 104   | L13 |
|          |          |                                   | ADC0_S[6]            | ADC_0             | I                            |          |                                       |                                                                    |                            |       |     |

Doc ID 15131 Rev 6

35/134

| Package       |
|---------------|
| pinouts       |
| and signa     |
| I description |
| S             |

|  |         |                                   |                                                                  | ,,                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             | â                          | Pin number |     |     |     |  |
|--|---------|-----------------------------------|------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------|------------|-----|-----|-----|--|
|  | PCR     | Alternate function <sup>(1)</sup> | Function                                                         | Peripheral                                | al $\begin{bmatrix} \hat{N} \\ \hat{N} \\$ | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |            |     |     |     |  |
|  | PCR[63] | AF0<br>AF1<br>AF2<br>AF3          | GPI0[63]<br>CS2_1<br>E0UC[27]<br>—                               | SIUL<br>DSPI_1<br>eMIOS_0<br>—            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | J           | Tristate                   | 66         | 88  | 106 | L14 |  |
|  |         |                                   | ADC0_S[7] ADC_0                                                  |                                           | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |                            |            |     |     |     |  |
|  |         |                                   |                                                                  | Po                                        | rt E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |                            |            |     |     |     |  |
|  | PCR[64] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[64]<br>E0UC[16]<br>—<br>—<br>WKPU[6] <sup>5</sup><br>CAN5RX | SIUL<br>eMIOS_0<br>—<br>WKPU<br>FlexCAN_5 | I/O<br>—<br>—<br>I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | S           | Tristate                   | 6          | 10  | 18  | F1  |  |
|  | PCR[65] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[65]<br>E0UC[17]<br>CAN5TX<br>—                              | SIUL<br>eMIOS_0<br>FlexCAN_5<br>—         | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | М           | Tristate                   | 8          | 12  | 20  | F4  |  |
|  | PCR[66] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[66]<br>E0UC[18]<br>—<br>—<br>EIRQ[21]<br>SIN_1              | SIUL<br>eMIOS_0<br>—<br>SIUL<br>DSPI_1    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Μ           | Tristate                   | 89         | 128 | 156 | D7  |  |

#### Table 6. Functional port pin descriptions (continued)

Port pin

PD[15]

PE[0]

PE[1]

PE[2]
Package pinouts and signal descriptions

| Table 6. | Function | al port p                         | oin descriptions (co                               | ontinued)                                  |                              |          |                                       |             |             |             |                            |
|----------|----------|-----------------------------------|----------------------------------------------------|--------------------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)                               |                                                    |                                            |                              |          | 3)                                    |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                           | Peripheral                                 | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PE[3]    | PCR[67]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[67]<br>E0UC[19]<br>SOUT_1<br>—                | SIUL<br>eMIOS_0<br>DSPI_1<br>—             | I/O<br>I/O<br>O              | М        | Tristate                              | 90          | 129         | 157         | C7                         |
| PE[4]    | PCR[68]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[68]<br>E0UC[20]<br>SCK_1<br>—<br>EIRQ[9]      | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>SIUL     | /O<br> /O<br> /O<br> <br>    | М        | Tristate                              | 93          | 132         | 160         | D6                         |
| PE[5]    | PCR[69]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[69]<br>E0UC[21]<br>CS0_1<br>MA[2]             | SIUL<br>eMIOS_0<br>DSPI_1<br>ADC_0         | 1/O<br>1/O<br>1/O<br>0       | М        | Tristate                              | 94          | 133         | 161         | C6                         |
| PE[6]    | PCR[70]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[70]<br>E0UC[22]<br>CS3_0<br>MA[1]<br>EIRQ[22] | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC_0<br>SIUL | /O<br> /O<br>0<br>           | М        | Tristate                              | 95          | 139         | 167         | B5                         |
| PE[7]    | PCR[71]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[71]<br>E0UC[23]<br>CS2_0<br>MA[0]<br>EIRQ[23] | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC_0<br>SIUL | /O<br> /O<br>0<br>           | М        | Tristate                              | 96          | 140         | 168         | C4                         |

Doc ID 15131 Rev 6

37/134

| Package      |
|--------------|
| pinouts a    |
| and signa    |
| I descriptio |
| ns           |

| Table 6. | Function | al port p                          | oin descriptions (co                                                       | ontinued)                                                 |                                      |          |                                       |             |             |             |                            |
|----------|----------|------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | 1) nu                              |                                                                            |                                                           | ()                                   |          | 3)                                    |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup>  |                                                                            | Peripheral                                                | I/O direction <sup>(2)</sup>         | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PE[8]    | PCR[72]  | AF0<br>AF1<br>AF2<br>AF3           | GPIO[72]<br>CAN2TX<br>E0UC[22]<br>CAN3TX                                   | SIUL<br>FlexCAN_2<br>eMIOS_0<br>FlexCAN_3                 | I/O<br>O<br>I/O<br>O                 | Μ        | Tristate                              | 9           | 13          | 21          | G2                         |
| PE[9]    | PCR[73]  | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[73]<br>—<br>E0UC[23]<br>—<br>WKPU[7] <sup>5</sup><br>CAN2RX<br>CAN3RX | SIUL<br><br>eMIOS_0<br><br>WKPU<br>FlexCAN_2<br>FlexCAN_3 | /O<br><br> /O<br><br> <br> <br> <br> | S        | Tristate                              | 10          | 14          | 22          | G1                         |
| PE[10]   | PCR[74]  | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[74]<br>LIN3TX<br>CS3_1<br>E1UC[30]<br>EIRQ[10]                        | SIUL<br>LINFlex_3<br>DSPI_1<br>eMIOS_1<br>SIUL            | I/O<br>O<br>I/O<br>I                 | S        | Tristate                              | 11          | 15          | 23          | G3                         |
| PE[11]   | PCR[75]  | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[75]<br>E0UC[24]<br>CS4_1<br>—<br>LIN3RX<br>WKPU[14] <sup>5</sup>      | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>LINFlex_3<br>WKPU       | I/O<br>I/O<br>O<br>I<br>I            | S        | Tristate                              | 13          | 17          | 25          | H2                         |

Package pinouts and signal descriptions

|          |         | (1)                               |                          |            | (1                           |          | 3)                                    |             | Pin n       | umber       |                            |
|----------|---------|-----------------------------------|--------------------------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR     | Alternate function <sup>(1)</sup> | Function                 | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          |         | AF0                               | GPIO[76]                 | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | —                        | —          | —                            |          |                                       |             |             |             |                            |
|          |         | AF2                               | E1UC[19] <sup>(12)</sup> | eMIOS_1    | I/O                          |          |                                       |             |             |             |                            |
| PE[12]   | PCR[76] | AF3                               | —                        | —          | —                            | J        | Tristate                              | 76          | 109         | 133         | C14                        |
|          |         |                                   | EIRQ[11]                 | SIUL       | I                            |          |                                       |             |             |             |                            |
|          |         |                                   | SIN_2                    | DSPI_2     | I                            |          |                                       |             |             |             |                            |
|          |         |                                   | ADC1_S[7]                | ADC_1      | I                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[77]                 | SIUL       | I/O                          |          |                                       |             |             |             |                            |
| PE[13]   | PCR[77] | AF1                               | SOUT_2                   | DSPI_2     | 0                            | S        | Tristate                              |             | 103         | 127         | D15                        |
| FE[I3]   | FUR[//] | AF2                               | E1UC[20]                 | eMIOS_1    | I/O                          | 3        | mstate                                |             | 103         | 127         | 015                        |
|          |         | AF3                               | —                        | —          | —                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[78]                 | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | SCK_2                    | DSPI_2     | I/O                          |          |                                       |             |             |             |                            |
| PE[14]   | PCR[78] | AF2                               | E1UC[21]                 | eMIOS_1    | I/O                          | S        | Tristate                              |             | 112         | 136         | C13                        |
|          |         | AF3                               | —                        | —          | —                            |          |                                       |             |             |             |                            |
|          |         |                                   | EIRQ[12]                 | SIUL       | I                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[79]                 | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | CS0_2                    | DSPI_2     | I/O                          | NA       | Triatata                              |             | 110         | 107         | A 4 0                      |
| PE[15]   | PCR[79] | AF2                               | E1UC[22]                 | eMIOS_1    | I/O                          | М        | Tristate                              | _           | 113         | 137         | A13                        |
|          |         | AF3                               | —                        | _          | _                            |          |                                       |             |             |             |                            |

Doc ID 15131 Rev 6

39/134

|          |         | on <sup>(1)</sup>                 |            |            | 2)                           |          | (3)                                   |             | Pin n       | umber       |                            |
|----------|---------|-----------------------------------|------------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR     | Alternate function <sup>(1)</sup> | Function   | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          | Į       | I                                 |            | Po         | ort F                        |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[80]   | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[10]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PF[0]    | PCR[80] | AF2                               | CS3_1      | DSPI_1     | 0                            | J        | Tristate                              | —           | 55          | 63          | N10                        |
|          |         | AF3                               | —          | —          | —                            |          |                                       |             |             |             |                            |
|          |         | —                                 | ADC0_S[8]  | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[81]   | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[11]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PF[1]    | PCR[81] | AF2                               | CS4_1      | DSPI_1     | 0                            | J        | Tristate                              |             | 56          | 64          | P10                        |
|          |         | AF3                               | —          | _          | —                            |          |                                       |             |             |             |                            |
|          |         | —                                 | ADC0_S[9]  | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[82]   | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[12]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PF[2]    | PCR[82] | AF2                               | CS0_2      | DSPI_2     | I/O                          | J        | Tristate                              | —           | 57          | 65          | T10                        |
|          |         | AF3                               | —          | —          | —                            |          |                                       |             |             |             |                            |
|          |         | _                                 | ADC0_S[10] | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |         | AF0                               | GPIO[83]   | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |         | AF1                               | E0UC[13]   | eMIOS_0    | I/O                          |          |                                       |             |             |             |                            |
| PF[3]    | PCR[83] | AF2                               | CS1_2      | DSPI_2     | 0                            | J        | Tristate                              | —           | 58          | 66          | R10                        |
|          |         | AF3                               | —          | —          | —                            |          |                                       |             |             |             |                            |
|          |         | —                                 | ADC0_S[11] | ADC_0      | I                            |          |                                       |             |             |             |                            |

SPC560B54/6x

Package pinouts and signal descriptions

|          |         | n <sup>(1)</sup>                  |                                                  |                                          |                              |          | ()                                    |             | Pin n       | umber       |                            |
|----------|---------|-----------------------------------|--------------------------------------------------|------------------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR     | Alternate function <sup>(1)</sup> | Function                                         | Peripheral                               | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PF[4]    | PCR[84] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[84]<br>E0UC[14]<br>CS2_2<br>—<br>ADC0_S[12] | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>ADC_0  | I/O<br>I/O<br>O<br>I         | J        | Tristate                              | _           | 59          | 67          | N11                        |
| PF[5]    | PCR[85] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[85]<br>E0UC[22]<br>CS3_2<br>—<br>ADC0_S[13] | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>ADC_0  | I/O<br>I/O<br>O<br>I         | J        | Tristate                              | _           | 60          | 68          | P11                        |
| PF[6]    | PCR[86] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[86]<br>E0UC[23]<br>CS1_1<br>—<br>ADC0_S[14] | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>ADC_0  | I/O<br>I/O<br>O<br>I         | J        | Tristate                              | _           | 61          | 69          | T11                        |
| PF[7]    | PCR[87] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[87]<br>—<br>CS2_1<br>—<br>ADC0_S[15]        | SIUL<br>—<br>DSPI_1<br>—<br>ADC_0        | I/O<br>—<br>0<br>—<br>I      | J        | Tristate                              | _           | 62          | 70          | R11                        |
| PF[8]    | PCR[88] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[88]<br>CAN3TX<br>CS4_0<br>CAN2TX            | SIUL<br>FlexCAN_3<br>DSPI_0<br>FlexCAN_2 | I/O<br>O<br>O<br>O           | М        | Tristate                              | _           | 34          | 42          | P1                         |

Doc ID 15131 Rev 6

41/134

| Package        |
|----------------|
| pinouts        |
| and signal     |
| I descriptions |
|                |

|          |         | (1)                                |                                                                                |                                                                  | (1                            |          | 3)                                    |             | Pin n       | umber       |                            |
|----------|---------|------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR     | Alternate function <sup>(1)</sup>  | Function                                                                       | Peripheral                                                       | I/O direction <sup>(2)</sup>  | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PF[9]    | PCR[89] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[89]<br>E1UC[1]<br>CS5_0<br>—<br>WKPU[22] <sup>5</sup><br>CAN2RX<br>CAN3RX | SIUL<br>eMIOS_1<br>DSPI_0<br>—<br>WKPU<br>FlexCAN_2<br>FlexCAN_3 | /0<br> /0<br> -<br> <br> <br> | S        | Tristate                              | _           | 33          | 41          | N2                         |
| PF[10]   | PCR[90] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[90]<br>CS1_0<br>LIN4TX<br>E1UC[2]                                         | SIUL<br>DSPI_0<br>LINFlex_4<br>eMIOS_1                           | I/O<br>O<br>O<br>I/O          | М        | Tristate                              | _           | 38          | 46          | R3                         |
| PF[11]   | PCR[91] | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[91]<br>CS2_0<br>E1UC[3]<br>—<br>WKPU[15] <sup>5</sup><br>LIN4RX           | SIUL<br>DSPI_0<br>eMIOS_1<br>—<br>WKPU<br>LINFlex_4              | I/O<br>O<br>I/O<br>-<br>I     | S        | Tristate                              | _           | 39          | 47          | R4                         |
| PF[12]   | PCR[92] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[92]<br>E1UC[25]<br>LIN5TX<br>—                                            | SIUL<br>eMIOS_1<br>LINFlex_5<br>—                                | I/O<br>I/O<br>O               | М        | Tristate                              | _           | 35          | 43          | R1                         |

Package pinouts and signal descriptions

| Table 6. | Function | al port p                          | oin descriptions (co                                              | ontinued)                                              |                                |          |                                       |             |             |             |                            |
|----------|----------|------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------|--------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | 1) nu                              |                                                                   |                                                        |                                |          | 3)                                    |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup>  |                                                                   | Peripheral                                             | I/O direction <sup>(2)</sup>   | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PF[13]   | PCR[93]  | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[93]<br>E1UC[26]<br>—<br>—<br>WKPU[16] <sup>5</sup><br>LIN5RX | SIUL<br>eMIOS_1<br>—<br>WKPU<br>LINFlex_5              | I/O<br>I/O<br>—<br>I<br>I      | S        | Tristate                              | _           | 41          | 49          | T6                         |
| PF[14]   | PCR[94]  | AF0<br>AF1<br>AF2<br>AF3           | GPIO[94]<br>CAN4TX<br>E1UC[27]<br>CAN1TX                          | SIUL<br>FlexCAN_4<br>eMIOS_1<br>FlexCAN_1              | I/O<br>O<br>I/O<br>O           | Μ        | Tristate                              | _           | 102         | 126         | D14                        |
| PF[15]   | PCR[95]  | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[95]<br>E1UC[4]<br>—<br>EIRQ[13]<br>CAN1RX<br>CAN4RX          | SIUL<br>eMIOS_1<br>—<br>SIUL<br>FlexCAN_1<br>FlexCAN_4 | I/O<br>I/O<br>—<br>I<br>I<br>I | S        | Tristate                              | _           | 101         | 125         | E15                        |
|          |          |                                    |                                                                   | Po                                                     | rt G                           |          |                                       |             |             |             |                            |
| PG[0]    | PCR[96]  | AF0<br>AF1<br>AF2<br>AF3           | GPIO[96]<br>CAN5TX<br>E1UC[23]<br>—                               | SIUL<br>FlexCAN_5<br>eMIOS_1<br>—                      | I/O<br>O<br>I/O<br>—           | Μ        | Tristate                              | _           | 98          | 122         | E14                        |

Doc ID 15131 Rev 6

43/134

| Package        |
|----------------|
| pinouts        |
| and signa      |
| al description |
| S              |

|          |          | n <sup>(1)</sup>                  |                                                                   |                                                |                              |          |                                       |             | Pin n       | umber                                               |                            |
|----------|----------|-----------------------------------|-------------------------------------------------------------------|------------------------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-----------------------------------------------------|----------------------------|
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                                          | Peripheral                                     | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | umber<br>LQFP<br>176<br>121<br>16<br>15<br>14<br>13 | LBGA<br>208 <sup>(4)</sup> |
| PG[1]    | PCR[97]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[97]<br>—<br>E1UC[24]<br>—<br>EIRQ[14]<br>CAN5RX              | SIUL<br>—<br>eMIOS_1<br>—<br>SIUL<br>FlexCAN_5 | /0<br> -<br> /0<br> -<br>    | S        | Tristate                              | _           | 97          | 121                                                 | E13                        |
| PG[2]    | PCR[98]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[98]<br>E1UC[11]<br>SOUT_3<br>—                               | SIUL<br>eMIOS_1<br>DSPI_3<br>—                 | I/O<br>I/O<br>O              | М        | Tristate                              | _           | 8           | 16                                                  | E4                         |
| PG[3]    | PCR[99]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[99]<br>E1UC[12]<br>CS0_3<br>—<br>WKPU[17] <sup>5</sup>       | SIUL<br>eMIOS_1<br>DSPI_3<br>—<br>WKPU         | /O<br> /O<br> /O<br>         | S        | Tristate                              | _           | 7           | 15                                                  | E3                         |
| PG[4]    | PCR[100] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[100]<br>E1UC[13]<br>SCK_3<br>—                               | SIUL<br>eMIOS_1<br>DSPI_3<br>—                 | I/O<br>I/O<br>I/O            | М        | Tristate                              | _           | 6           | 14                                                  | E1                         |
| PG[5]    | PCR[101] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[101]<br>E1UC[14]<br>—<br>—<br>WKPU[18] <sup>5</sup><br>SIN_3 | SIUL<br>eMIOS_1<br>—<br>WKPU<br>DSPI_3         | /O<br> /O<br> -<br>          | S        | Tristate                              | _           | 5           | 13                                                  | E2                         |

Package pinouts and signal descriptions

|          |          | 00(1)                             |                                                                           |                                                      | (;                             |          | 3)                                    |             | Pin n       | umber                                    |                            |
|----------|----------|-----------------------------------|---------------------------------------------------------------------------|------------------------------------------------------|--------------------------------|----------|---------------------------------------|-------------|-------------|------------------------------------------|----------------------------|
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                                                  | Peripheral                                           | I/O direction <sup>(2)</sup>   | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP         38           337         34 | LBGA<br>208 <sup>(4)</sup> |
| PG[6]    | PCR[102] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[102]<br>E1UC[15]<br>LIN6TX<br>—                                      | SIUL<br>eMIOS_1<br>LINFlex_6<br>—                    | I/O<br>I/O<br>O                | Μ        | Tristate                              | _           | 30          | 38                                       | M2                         |
| PG[7]    | PCR[103] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[103]<br>E1UC[16]<br>E1UC[30]<br>—<br>WKPU[20] <sup>5</sup><br>LIN6RX | SIUL<br>eMIOS_1<br>eMIOS_1<br>—<br>WKPU<br>LINFlex_6 | /O<br> /O<br> /O<br> <br> <br> | S        | Tristate                              | _           | 29          | 37                                       | M1                         |
| PG[8]    | PCR[104] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[104]<br>E1UC[17]<br>LIN7TX<br>CS0_2<br>EIRQ[15]                      | SIUL<br>eMIOS_1<br>LINFlex_7<br>DSPI_2<br>SIUL       | /O<br> /O<br> /O<br>           | S        | Tristate                              | _           | 26          | 34                                       | L2                         |
| PG[9]    | PCR[105] | AF0<br>AF1<br>AF2<br>AF3<br>      | GPIO[105]<br>E1UC[18]<br>—<br>SCK_2<br>WKPU[21] <sup>5</sup><br>LIN7RX    | SIUL<br>eMIOS_1<br><br>DSPI_2<br>WKPU<br>LINFlex_7   | /0<br> /0<br> /0<br> <br>      | S        | Tristate                              | _           | 25          | 33                                       | L1                         |

Doc ID 15131 Rev 6

| Package      |
|--------------|
| pinouts and  |
| signal       |
| descriptions |

| Table 6. |          |                                   | oin descriptions (co                            | ,                                         |                              |          | ()                                    |             | Pin n       | umber       |                            |
|----------|----------|-----------------------------------|-------------------------------------------------|-------------------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                        | Peripheral                                | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PG[10]   | PCR[106] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[106]<br>E0UC[24]<br>E1UC[31]<br>—<br>SIN_4 | SIUL<br>eMIOS_0<br>eMIOS_1<br>—<br>DSPI_4 | /O<br> /O<br> /O<br>         | S        | Tristate                              | _           | 114         | 138         | D13                        |
| PG[11]   | PCR[107] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[107]<br>E0UC[25]<br>CS0_4<br>—             | SIUL<br>eMIOS_0<br>DSPI_4<br>—            | I/O<br>I/O<br>I/O<br>—       | М        | Tristate                              | _           | 115         | 139         | B12                        |
| PG[12]   | PCR[108] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[108]<br>E0UC[26]<br>SOUT_4<br>—            | SIUL<br>eMIOS_0<br>DSPI_4<br>—            | I/O<br>I/O<br>O              | М        | Tristate                              | _           | 92          | 116         | K14                        |
| PG[13]   | PCR[109] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[109]<br>E0UC[27]<br>SCK_4<br>—             | SIUL<br>eMIOS_0<br>DSPI_4<br>—            | I/O<br>I/O<br>I/O<br>—       | М        | Tristate                              | _           | 91          | 115         | K16                        |
| PG[14]   | PCR[110] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[110]<br>E1UC[0]<br>LIN8TX<br>—             | SIUL<br>eMIOS_1<br>LINFlex_8<br>—         | I/O<br>I/O<br>O              | S        | Tristate                              | _           | 110         | 134         | B14                        |

Package pinouts and signal descriptions

| Table 6. | Functiona | al port p                         | oin descriptions (co                    | ontinued)                           |                              |          |                                       |             |             |             |                            |
|----------|-----------|-----------------------------------|-----------------------------------------|-------------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |           | 1) nu                             |                                         |                                     | â                            |          | 3)                                    |             | Pin n       | umber       |                            |
| Port pin | PCR       | Alternate function <sup>(1)</sup> | Function                                | Peripheral                          | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PG[15]   | PCR[111]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[111]<br>E1UC[1]<br>—<br>LIN8RX     | SIUL<br>eMIOS_1<br>—<br>LINFlex_8   | I/O<br>I/O<br>—<br>I         | Μ        | Tristate                              | _           | 111         | 135         | B13                        |
|          | 1         |                                   |                                         | Po                                  | rt H                         |          |                                       |             | <u> </u>    |             |                            |
| PH[0]    | PCR[112]  | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[112]<br>E1UC[2]<br>—<br>—<br>SIN_1 | SIUL<br>eMIOS_1<br>—<br>—<br>DSPI_1 | /O<br> /O<br><br>            | М        | Tristate                              | _           | 93          | 117         | F13                        |
| PH[1]    | PCR[113]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[113]<br>E1UC[3]<br>SOUT_1<br>—     | SIUL<br>eMIOS_1<br>DSPI_1<br>—      | I/O<br>I/O<br>O              | Μ        | Tristate                              | _           | 94          | 118         | F14                        |
| PH[2]    | PCR[114]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[114]<br>E1UC[4]<br>SCK_1<br>—      | SIUL<br>eMIOS_1<br>DSPI_1<br>—      | I/O<br>I/O<br>I/O<br>—       | М        | Tristate                              | _           | 95          | 119         | F16                        |
| PH[3]    | PCR[115]  | AF0<br>AF1<br>AF2<br>AF3          | GPIO[115]<br>E1UC[5]<br>CS0_1<br>—      | SIUL<br>eMIOS_1<br>DSPI_1<br>—      | I/O<br>I/O<br>I/O<br>—       | Μ        | Tristate                              | _           | 96          | 120         | F15                        |

Doc ID 15131 Rev 6

47/134

| Package     |
|-------------|
| pinouts and |
| t signal d  |
| escriptions |

|          | on <sup>(1)</sup>                 |                                         |                                    | 2)                           |          | (3)                                   |             | Pin n       | umber       |                            |
|----------|-----------------------------------|-----------------------------------------|------------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| PCR      | Alternate function <sup>(1)</sup> | Function                                | Peripheral                         | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PCR[116] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[116]<br>E1UC[6]<br>—<br>—          | SIUL<br>eMIOS_1<br>—               | 1/0<br>1/0<br>               | Μ        | Tristate                              | _           | 134         | 162         | A6                         |
| PCR[117] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[117]<br>E1UC[7]<br>—<br>—          | SIUL<br>eMIOS_1<br>—               | I/O<br>I/O<br>               | S        | Tristate                              | _           | 135         | 163         | B6                         |
| PCR[118] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[118]<br>E1UC[8]<br>—<br>MA[2]      | SIUL<br>eMIOS_1<br>—<br>ADC_0      | I/O<br>I/O<br>—<br>O         | М        | Tristate                              | _           | 136         | 164         | D5                         |
| PCR[119] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[119]<br>E1UC[9]<br>CS3_2<br>MA[1]  | SIUL<br>eMIOS_1<br>DSPI_2<br>ADC_0 | I/O<br>I/O<br>O<br>O         | Μ        | Tristate                              | _           | 137         | 165         | C5                         |
| PCR[120] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[120]<br>E1UC[10]<br>CS2_2<br>MA[0] | SIUL<br>eMIOS_1<br>DSPI_2<br>ADC_0 | I/O<br>I/O<br>O              | Μ        | Tristate                              | _           | 138         | 166         | A5                         |
| PCR[121] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[121]<br>—<br>TCK<br>—              | SIUL<br>—<br>JTAGC<br>—            | I/O<br>—<br>—<br>—           | S        | Input, weak pull-up                   | 88          | 127         | 155         | B8                         |

48/134

Table 6.

Port pin

PH[4]

PH[5]

PH[6]

PH[7]

PH[8]

PH[9]<sup>10</sup>

Functional port pin descriptions (continued)

Package pinouts and signal descriptions

|                      |          | (1)                               |           |            | (7                           |          | (6)                                   |             | Pin n       | umber       |                            |
|----------------------|----------|-----------------------------------|-----------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin             | PCR      | Alternate function <sup>(1)</sup> | Function  | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|                      |          | AF0                               | GPIO[122] | SIUL       | I/O                          |          |                                       |             |             |             |                            |
| PH[10] <sup>10</sup> | PCR[122] | AF1                               | —         | —          | —                            | М        | Input, weak pull-up                   | 81          | 120         | 148         | B9                         |
| гп[10]               | PCR[122] | AF2                               | TMS       | JTAGC      | I                            | IVI      | input, weak puil-up                   | 01          | 120         | 140         | D9                         |
|                      |          | AF3                               | _         | _          | —                            |          |                                       |             |             |             |                            |
|                      |          | AF0                               | GPIO[123] | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|                      | PCR[123] | AF1                               | SOUT_3    | DSPI_3     | 0                            |          | Tristata                              |             |             | 140         | A14                        |
| PH[11]               | PCR[123] | AF2                               | CS0_4     | DSPI_4     | I/O                          | М        | Tristate                              |             | _           | 140         |                            |
|                      |          | AF3                               | E1UC[5]   | eMIOS_1    | I/O                          |          |                                       |             |             |             |                            |
|                      | PCR[124] | AF0                               | GPIO[124] | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|                      |          | AF1                               | SCK_3     | DSPI_3     | I/O                          | М        | Tristate                              |             |             | 141         | D12                        |
| PH[12]               | PCR[124] | AF2                               | CS1_4     | DSPI_4     | 0                            | IVI      | mstate                                | _           | _           | 141         |                            |
|                      |          | AF3                               | E1UC[25]  | eMIOS_1    | I/O                          |          |                                       |             |             |             |                            |
|                      |          | AF0                               | GPIO[125] | SIUL       | I/O                          |          |                                       |             |             |             |                            |
| PH[13]               | PCR[125] | AF1                               | SOUT_4    | DSPI_4     | 0                            | м        | Tristate                              |             |             | 9           | B3                         |
| гп[13]               | PCR[125] | AF2                               | CS0_3     | DSPI_3     | I/O                          | IVI      | mstate                                |             | _           | 9           | 53                         |
|                      |          | AF3                               | E1UC[26]  | eMIOS_1    | I/O                          |          |                                       |             |             |             |                            |
|                      |          | AF0                               | GPIO[126] | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|                      | DOD[406] | AF1                               | SCK_4     | DSPI_4     | I/O                          | М        | Tristate                              |             |             | 10          | D1                         |
| PH[14]               | PCR[126] | AF2                               | CS1_3     | DSPI_3     | 0                            | IVI      | mstate                                |             | _           | 10          |                            |
|                      |          | AF3                               | E1UC[27]  | eMIOS_1    | I/O                          |          |                                       |             |             |             |                            |
|                      |          | AF0                               | GPIO[127] | SIUL       | I/O                          |          |                                       |             |             |             |                            |
| PH[15]               | PCR[127] | AF1                               | SOUT_5    | DSPI_5     | 0                            | М        | Tristate                              |             |             | 8           | ٨3                         |
|                      |          | AF2                               | —         | —          | -                            | IVI      | เมอเลเษ                               |             | _           | U           | A3                         |
|                      |          | AF3                               | E1UC[17]  | eMIOS_1    | I/O                          |          |                                       |             |             |             |                            |

Doc ID 15131 Rev 6

49/134

|          |           | (1)                               |                       |            | 5)                           |          | (3)                                   |             | Pin n       | umber       |       |
|----------|-----------|-----------------------------------|-----------------------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|-------|
| Port pin | PCR       | Alternate function <sup>(1)</sup> | Function              | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 |       |
|          |           |                                   |                       | Po         | ort I                        |          |                                       | <u>.</u>    |             |             |       |
|          |           | AF0                               | GPIO[128]             | SIUL       | I/O                          |          |                                       |             |             |             |       |
| DITO     | DODIA001  | AF1                               | E0UC[28]              | eMIOS_0    | I/O                          | •        | Tristata                              |             |             | 470         | 10    |
| PI[0]    | PCR[128]  | AF2                               | LIN8TX                | LINFlex_8  | 0                            | S        | Tristate                              | _           |             | 172         | A9    |
|          |           | AF3                               | —                     | —          | —                            |          |                                       |             |             |             |       |
|          |           | AF0                               | GPIO[129]             | SIUL       | I/O                          |          |                                       |             |             |             |       |
| PI[1]    |           | AF1                               | E0UC[29]              | eMIOS_0    | I/O                          |          |                                       |             |             |             |       |
|          | PCR[129]  | AF2                               | —                     | —          | —                            | S        | Tristate                              |             |             | 171         | A 1 O |
| гци      | FCR[129]  | AF3                               | —                     | _          | —                            | 3        | Instate                               |             |             | 17.1        | A10   |
|          |           | —                                 | WKPU[24] <sup>5</sup> | WKPU       | Ι                            |          |                                       |             |             |             |       |
|          |           | —                                 | LIN8RX                | LINFlex_8  | Ι                            |          |                                       |             |             |             |       |
|          |           | AF0                               | GPIO[130]             | SIUL       | I/O                          |          |                                       |             |             |             |       |
| PI[2]    | PCR[130]  | AF1                               | E0UC[30]              | eMIOS_0    | I/O                          | S        | Tristate                              |             |             | 170         | B10   |
| 1 1[2]   | 1 01(130] | AF2                               | LIN9TX                | LINFlex_9  | 0                            | 5        | mstate                                |             |             | 170         | ы     |
|          |           | AF3                               | —                     | —          | —                            |          |                                       |             |             |             |       |
|          |           | AF0                               | GPIO[131]             | SIUL       | I/O                          |          |                                       |             |             |             |       |
|          |           | AF1                               | E0UC[31]              | eMIOS_0    | I/O                          |          |                                       |             |             |             |       |
| PI[3]    | PCR[131]  | AF2                               | —                     | —          | —                            | S        | Tristate                              | _           |             | 169         | C10   |
| [0]      |           | AF3                               | —                     | —          | —                            | Ŭ        | motato                                |             |             | 100         | 0.0   |
|          |           | —                                 | WKPU[23] <sup>5</sup> | WKPU       | I                            |          |                                       |             |             |             |       |
|          |           | —                                 | LIN9RX                | LINFlex_9  | Ι                            |          |                                       |             |             |             |       |
|          |           | AF0                               | GPIO[132]             | SIUL       | I/O                          |          |                                       |             |             |             |       |
| PI[4]    | PCR[132]  | AF1                               | E1UC[28]              | eMIOS_1    | I/O                          | S        | Tristate                              | _           |             | 143         | A12   |
| [ .]     |           | AF2                               | SOUT_4                | DSPI_4     | 0                            | Ŭ        | motato                                |             |             |             | ,     |
|          |           | AF3                               | —                     | -          | —                            |          |                                       |             |             |             |       |

Package pinouts and signal descriptions

Doc ID 15131 Rev 6

50/134

SPC560B54/6x

Package pinouts and signal descriptions

|          |          | (1)                               |                                        |                                | (7                           |          | (3)                                   |             | Pin n       | umber       |                            |
|----------|----------|-----------------------------------|----------------------------------------|--------------------------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                               | Peripheral                     | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PI[5]    | PCR[133] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[133]<br>E1UC[29]<br>SCK_4<br>—    | SIUL<br>eMIOS_1<br>DSPI_4<br>— | I/O<br>I/O<br>I/O<br>—       | S        | Tristate                              | _           | _           | 142         | C12                        |
| PI[6]    | PCR[134] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[134]<br>E1UC[30]<br>CS0_4<br>—    | SIUL<br>eMIOS_1<br>DSPI_4<br>— | I/O<br>I/O<br>I/O<br>—       | S        | Tristate                              | _           | _           | 11          | D2                         |
| PI[7]    | PCR[135] | AF0<br>AF1<br>AF2<br>AF3          | GPIO[135]<br>E1UC[31]<br>CS1_4<br>—    | SIUL<br>eMIOS_1<br>DSPI_4<br>— | I/O<br>I/O<br>O              | S        | Tristate                              | _           | _           | 12          | D3                         |
| PI[8]    | PCR[136] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[136]<br>—<br>—<br>—<br>ADC0_S[16] | SIUL<br>—<br>—<br>—<br>ADC_0   | I/O<br>—<br>—<br>—<br>I      | J        | Tristate                              | _           | _           | 108         | J13                        |
| PI[9]    | PCR[137] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[137]<br>—<br>—<br>—<br>ADC0_S[17] | SIUL<br>—<br>—<br>—<br>ADC_0   | I/O<br>—<br>—<br>—           | J        | Tristate                              | _           | _           | 109         | J14                        |

Doc ID 15131 Rev 6

51/134

| Table 6. | Function | al port j                         | oin descriptions (co | ontinued)  |                              |          |                                       |             |             |             |                            |
|----------|----------|-----------------------------------|----------------------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)                               |                      |            | (1                           |          | ()                                    |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function             | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          |          | AF0                               | GPIO[138]            | SIUL       | I/O                          |          |                                       |             |             |             |                            |
| PI[10]   | PCR[138] | AF1<br>AF2                        | —                    | —          | _                            | J        | Tristate                              |             |             | 110         | J15                        |
| FILIO    | FUR[130] | AF2<br>AF3                        | _                    | _          |                              | J        | mstate                                | _           |             | 110         | J15                        |
|          |          | —                                 | ADC0_S[18]           | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          | PCR[139] | AF0                               | GPIO[139]            | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |          | AF1                               | —                    | —          | —                            |          |                                       |             |             |             |                            |
| PI[11]   |          | AF2                               | —                    | —          | —                            | J        | Tristate                              |             |             | 111         | J16                        |
| []       |          | AF3                               | —                    | —          | -                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC0_S[19]           | ADC_0      |                              |          |                                       |             |             |             |                            |
|          |          |                                   | SIN_3                | DSPI_3     |                              |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[140]            | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |          | AF1                               | CS0_3                | DSPI_3     | I/O                          |          |                                       |             |             |             |                            |
| PI[12]   | PCR[140] | AF2                               | —                    | —          | -                            | J        | Tristate                              |             | _           | 112         | G14                        |
|          |          | AF3                               |                      | -          | -                            |          |                                       |             |             |             |                            |
|          |          |                                   | ADC0_S[20]           | ADC_0      |                              |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[141]            | SIUL       | I/O                          |          |                                       |             |             |             |                            |
| DILLO    | DODIA    | AF1                               | CS1_3                | DSPI_3     | 0                            |          | <b>-</b> • • •                        |             |             |             | 0.15                       |
| PI[13]   | PCR[141] | AF2                               | —                    |            | -                            | J        | Tristate                              |             | _           | 113         | G15                        |
|          |          | AF3<br>—                          | <br>ADC0_S[21]       | ADC_0      |                              |          |                                       |             |             |             |                            |
|          |          |                                   |                      |            |                              |          |                                       |             |             |             |                            |

Package pinouts and signal descriptions

| Table 6. | Function | al port p                         | oin descriptions (co                            | ontinued)                         | -                                      | -        |                                       |             |             |             |                            |
|----------|----------|-----------------------------------|-------------------------------------------------|-----------------------------------|----------------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
|          |          | (1)                               |                                                 |                                   |                                        |          | 3)                                    |             | Pin n       | umber       |                            |
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function                                        | Peripheral                        | I/O direction <sup>(2)</sup>           | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
| PI[14]   | PCR[142] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[142]<br>—<br>—<br>ADC0_S[22]<br>SIN_4      | SIUL<br>—<br>—<br>ADC_0<br>DSPI_4 | I/O<br>—<br>—<br>—<br>—<br>—<br>—<br>— | J        | Tristate                              | _           |             | 76          | R8                         |
| PI[15]   | PCR[143] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[143]<br>CS0_4<br>—<br>—<br>ADC0_S[23]      | SIUL<br>DSPI_4<br>—<br>ADC_0      | I/O<br>I/O<br>—<br>I                   | J        | Tristate                              | _           |             | 75          | Т8                         |
|          |          |                                   |                                                 | Po                                | ort J                                  |          |                                       |             |             |             |                            |
| PJ[0]    | PCR[144] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[144]<br>CS1_4<br>—<br>—<br>ADC0_S[24]      | SIUL<br>DSPI_4<br>—<br>ADC_0      | I/O<br>O<br>—<br>I                     | J        | Tristate                              | _           | _           | 74          | N5                         |
| PJ[1]    | PCR[145] | AF0<br>AF1<br>AF2<br>AF3<br>—     | GPIO[145]<br>—<br>—<br>—<br>ADC0_S[25]<br>SIN_5 | SIUL<br>—<br>—<br>ADC_0<br>DSPI_5 | I/O<br>—<br>—<br>—<br>—<br>—<br>—      | J        | Tristate                              | _           | _           | 73          | P5                         |

Doc ID 15131 Rev 6

53/134

| Package             |  |
|---------------------|--|
| pinouts and         |  |
| signal descriptions |  |

|          |          | (1)                               |            |            | (7                           |          | (2)                                   |             | Pin n       | umber       |                            |
|----------|----------|-----------------------------------|------------|------------|------------------------------|----------|---------------------------------------|-------------|-------------|-------------|----------------------------|
| Port pin | PCR      | Alternate function <sup>(1)</sup> | Function   | Peripheral | I/O direction <sup>(2)</sup> | Pad type | RESET<br>configuration <sup>(3)</sup> | LQFP<br>100 | LQFP<br>144 | LQFP<br>176 | LBGA<br>208 <sup>(4)</sup> |
|          |          | AF0                               | GPIO[146]  | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |          | AF1                               | CS0_5      | DSPI_5     | I/O                          |          |                                       |             |             |             |                            |
| PJ[2]    | PCR[146] | AF2                               | —          | —          | —                            | J        | Tristate                              | —           | —           | 72          | P4                         |
|          |          | AF3                               | —          | —          | —                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC0_S[26] | ADC_0      | I                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[147]  | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |          | AF1                               | CS1_5      | DSPI_5     | 0                            |          |                                       |             |             |             |                            |
| PJ[3]    | PCR[147] | AF2                               | —          | —          | —                            | J        | Tristate                              | —           | —           | 71          | P2                         |
|          |          | AF3                               | —          | —          | —                            |          |                                       |             |             |             |                            |
|          |          | —                                 | ADC0_S[27] | ADC_0      | Ι                            |          |                                       |             |             |             |                            |
|          |          | AF0                               | GPIO[148]  | SIUL       | I/O                          |          |                                       |             |             |             |                            |
|          |          | AF1                               | SCK_5      | DSPI_5     | I/O                          | М        | Triatata                              |             |             | 5           | A 4                        |
| PJ[4]    | PCR[148] | AF2                               | E1UC[18]   | eMIOS_1    | I/O                          | IVI      | Tristate                              |             |             | 5           | A4                         |
|          |          | AF3                               | —          | —          | —                            |          |                                       |             |             |             |                            |

Alternate functions are chosen by setting the values of the PCR.PA bitfields inside the SIUL module. PCR.PA = 00 → AF0; PCR.PA = 01 → AF1; PCR.PA = 10 → AF2; PCR.PA = 11 → AF2. This is intended to select the output functions; to use one of the input functions, the PCR.IBE bit must be written to '1', regardless of the values selected in the PCR.PA bitfields. For this reason, the value corresponding to an input only function is reported as "—".

2. Multiple inputs are routed to all respective modules internally. The input of some modules must be configured by setting the values of the PSMIO.PADSELx bitfields inside the SIUL module.

- 3. The RESET configuration applies during and after reset.
- 4. LBGA208 available only as development package for Nexus2+
- 5. All WKPU pins also support external interrupt capability. See the WKPU chapter for further details.

Functional port pin descriptions (continued)

- 6. NMI has higher priority than alternate function. When NMI is selected, the PCR.AF field is ignored.
- 7. "Not applicable" because these functions are available only while the device is booting. Refer to the BAM information for details.
- 8. Value of PCR.IBE bit must be 0
- 9. This wakeup input cannot be used to exit STANDBY mode.

54/134

Table 6.

Package pinouts and signal descriptions

- 10. Out of reset all the functional pins except PC[0:1] and PH[9:10] are available to the user as GPIO. PC[0:1] are available as JTAG pins (TDI and TDO respectively). PH[9:10] are available as JTAG pins (TCK and TMS respectively). It is up to the user to configure these pins as GPIO when needed.
- 11. PC[1] is a fast/medium pad but is in medium configuration by default. This pad is in Alternate Function 2 mode after reset which has TDO functionality. The reset value of PCR.OBE is '1', but this setting has no impact as long as this pad stays in AF2 mode. After configuring this pad as GPIO (PCR.PA = 0), output buffer is enabled as reset value of PCR.OBE = 1.

12. Not available in LQFP100 package

# 3.8 Nexus 2+ pins

In the LBGA208 package, eight additional debug pins are available (see *Table 7*).

|          |                       | I/O       |          | Function    |             | Pin number  |                            |
|----------|-----------------------|-----------|----------|-------------|-------------|-------------|----------------------------|
| Port pin | Function              | direction | Pad type | after reset | LQFP<br>100 | LQFP<br>144 | LBGA<br>208 <sup>(1)</sup> |
| MCKO     | Message clock out     | 0         | F        | —           |             | —           | T4                         |
| MDO0     | Message data out 0    | 0         | М        | —           | _           | —           | H15                        |
| MDO1     | Message data out 1    | 0         | М        | —           | —           | —           | H16                        |
| MDO2     | Message data out 2    | 0         | М        | —           | _           | —           | H14                        |
| MDO3     | Message data out 3    | 0         | М        | —           | _           | —           | H13                        |
| EVTI     | Event in              | I         | М        | Pull-up     | —           | —           | K1                         |
| EVTO     | Event out             | 0         | М        | —           | _           | —           | L4                         |
| MSEO     | Message start/end out | 0         | М        | _           |             |             | G16                        |

### Table 7.Nexus 2+ pin descriptions

1. LBGA208 available only as development package for Nexus2+



# 4 Electrical characteristics

This section contains electrical characteristics of the device as well as temperature and power considerations.

This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages.

To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$  or  $V_{SS}$ ). This could be done by the internal pull-up and pull-down, which is provided by the product for most general purpose pins.

The parameters listed in the following tables represent the characteristics of the device and its demands on the system.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column.

## 4.1 Parameter classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 8* are used and the parameters are tagged accordingly in the tables where appropriate.

| Table 8. | Parameter | classifications |
|----------|-----------|-----------------|
| Table 0. | rarameter | classifications |

| Classification tag | Tag description                                                                                                                                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| т                  | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D                  | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

*Note:* The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 4.2 NVUSRO register

Bit values in the Non-Volatile User Options (NVUSRO) Register control portions of the device configuration, namely electrical parameters such as high voltage supply and oscillator margin, as well as digital functionality (watchdog enable/disable after reset).



Doc ID 15131 Rev 6

For a detailed description of the NVUSRO register, please refer to the device reference manual.

### 4.2.1 NVUSRO[PAD3V5V] field description

The DC electrical characteristics are dependent on the PAD3V5V bit value. *Table 9* shows how NVUSRO[PAD3V5V] controls the device configuration.

#### Table 9. PAD3V5V field description<sup>(1)</sup>

| Value <sup>(2)</sup> | Description                  |
|----------------------|------------------------------|
| 0                    | High voltage supply is 5.0 V |
| 1                    | High voltage supply is 3.3 V |

1. See the device reference manual for more information on the NVUSRO register.

2. Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.

## 4.2.2 NVUSRO[OSCILLATOR\_MARGIN] field description

The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. *Table 10* shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration.

#### Table 10. OSCILLATOR\_MARGIN field description<sup>(1)</sup>

| Value <sup>(2)</sup> | Description                                 |
|----------------------|---------------------------------------------|
| 0                    | Low consumption configuration (4 MHz/8 MHz) |
| 1                    | High margin configuration (4 MHz/16 MHz)    |

1. See the device reference manual for more information on the NVUSRO register.

2. Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.

## 4.2.3 NVUSRO[WATCHDOG\_EN] field description

The watchdog enable/disable configuration after reset is dependent on the WATCHDOG\_EN bit value. *Table 11* shows how NVUSRO[WATCHDOG\_EN] controls the device configuration.

#### Table 11. WATCHDOG\_EN field description

| Value <sup>(1)</sup> | Description         |
|----------------------|---------------------|
| 0                    | Disable after reset |
| 1                    | Enable after reset  |

1. Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.



# 4.3 Absolute maximum ratings

| Table 12. Absolute maximum ratings | Table 12. | Absolute | maximum | ratings |
|------------------------------------|-----------|----------|---------|---------|
|------------------------------------|-----------|----------|---------|---------|

| Symbo                |    | Parameter                                                                                                | Conditions                                    | Va                    | Value                                                                                                                    |      |
|----------------------|----|----------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------|------|
| Symbo                | 1  | Parameter                                                                                                | Conditions                                    | Min                   | Max           0 $6.0$ $V_{SS} + 0.1$ $6.0$ $V_{DD} + 0.3$ $V_{SS} + 0.1$ $6.0$                                           | Unit |
| V <sub>SS</sub>      | SR | Digital ground on VSS_HV pins                                                                            | —                                             | 0                     | 0                                                                                                                        | V    |
| V <sub>DD</sub>      | SR | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> )                                         | —                                             | -0.3                  | 6.0                                                                                                                      | V    |
| V <sub>SS_LV</sub>   | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> )            | _                                             | V <sub>SS</sub> -0.1  | V <sub>SS</sub> + 0.1                                                                                                    | V    |
| V                    | SR | Voltage on VDD_BV (regulator supply) pin                                                                 | —                                             | -0.3                  | $V_{SS} + 0.1$<br>6.0<br>$V_{DD} + 0.3$<br>$V_{SS} + 0.1$<br>6.0<br>$V_{DD} + 0.3$<br>6.0<br>$V_{DD} + 0.3$              | V    |
| V <sub>DD_BV</sub>   | JA | with respect to ground $(V_{SS})$                                                                        | Relative to V <sub>DD</sub>                   | -0.3                  | V <sub>DD</sub> + 0.3                                                                                                    | v    |
| V <sub>SS_ADC</sub>  | SR | Voltage on VSS_HV_ADC0,<br>VSS_HV_ADC1 (ADC reference) pins with<br>respect to ground (V <sub>SS</sub> ) | —                                             | V <sub>SS</sub> -0.1  | V <sub>SS</sub> + 0.1                                                                                                    | V    |
|                      |    | Voltage on VDD_HV_ADC0,                                                                                  | —                                             | -0.3                  | 6.0                                                                                                                      |      |
| V <sub>DD_ADC</sub>  | SR | VDD_HV_ADC1 (ADC reference) pins with respect to ground ( $V_{SS}$ )                                     | Relative to V <sub>DD</sub>                   | V <sub>DD</sub> - 0.3 | V <sub>DD</sub> + 0.3                                                                                                    | V    |
| V                    | SR | Voltage on any GPIO pin with respect to                                                                  | —                                             | -0.3                  | 6.0                                                                                                                      | V    |
| V <sub>IN</sub>      | SK | ground (V <sub>SS</sub> )                                                                                | Relative to V <sub>DD</sub>                   | —                     | V <sub>DD</sub> + 0.3                                                                                                    | v    |
| I <sub>INJPAD</sub>  | SR | Injected input current on any pin during overload condition                                              | —                                             | -10                   | 10                                                                                                                       | mA   |
| I <sub>INJSUM</sub>  | SR | Absolute sum of all injected input currents during overload condition                                    | _                                             | -50                   | 50                                                                                                                       | mA   |
|                      | 00 | Sum of all the static I/O current within a                                                               | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0     | —                     | 70                                                                                                                       |      |
| I <sub>AVGSEG</sub>  | SR | supply segment                                                                                           | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _                     | $0 \\ 6.0 \\ V_{SS} + 0.1 \\ 6.0 \\ V_{DD} + 0.3 \\ 6.0 \\ V_{DD} + 0.3 \\ 6.0 \\ V_{DD} + 0.3 \\ 10 \\ 50 \\ 70 \\ 64 $ | mA   |
| T <sub>STORAGE</sub> | SR | Storage temperature                                                                                      | —                                             | -55                   | 150                                                                                                                      | °C   |

Note: Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$  or  $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values.

# 4.4 Recommended operating conditions

| Cumb of                            |    | Devenueter                                                                                              | Conditions                  | Va                    | Value                                                                                                                                                                  |      |
|------------------------------------|----|---------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Symbol                             |    | Parameter                                                                                               | Conditions                  | Min                   | Max           0           3.6           1 $V_{SS} + 0.1$ 3.6           1 $V_{DD} + 0.1$ 1 $V_{SS} + 0.1$ 3.6           1 $V_{DD} + 0.1$ 3.6           1 $V_{DD} + 0.1$ | Unit |
| V <sub>SS</sub>                    | SR | Digital ground on VSS_HV pins                                                                           |                             | 0                     | 0                                                                                                                                                                      | V    |
| V <sub>DD</sub> <sup>(1)</sup>     | SR | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> )                                        | —                           | 3.0                   | 3.6                                                                                                                                                                    | V    |
| V <sub>SS_LV</sub> <sup>(2)</sup>  | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> )           | —                           | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1                                                                                                                                                  | V    |
| V <sub>DD BV</sub> <sup>(3)</sup>  | SR | Voltage on VDD_BV pin (regulator supply)                                                                | —                           | 3.0                   | 3.6                                                                                                                                                                    | V    |
| VDD_BV`´                           | 51 | with respect to ground $(V_{SS})$                                                                       | Relative to $V_{\text{DD}}$ | $V_{DD} - 0.1$        | $   \begin{array}{r}     3.6 \\     .1  V_{DD} + 0.1 \\     .1  V_{SS} + 0.1 \\     \hline     3.6 \\   \end{array} $                                                  | v    |
| V <sub>SS_ADC</sub>                | SR | Voltage on VSS_HV_ADC0,<br>VSS_HV_ADC1 (ADC reference) pin with<br>respect to ground (V <sub>SS</sub> ) | —                           | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1                                                                                                                                                  | V    |
| (4)                                |    | Voltage on VDD_HV_ADC0,                                                                                 |                             | 3.0 <sup>(5)</sup>    | 3.6                                                                                                                                                                    |      |
| V <sub>DD_ADC</sub> <sup>(4)</sup> | SR | VDD_HV_ADC1 (ADC reference) with respect to ground (V <sub>SS</sub> )                                   | Relative to V <sub>DD</sub> | V <sub>DD</sub> - 0.1 | V <sub>DD</sub> + 0.1                                                                                                                                                  | V    |
| V                                  | SR | Voltage on any GPIO pin with respect to                                                                 | —                           | $V_{SS} - 0.1$        | —                                                                                                                                                                      | V    |
| V <sub>IN</sub>                    | 51 | ground (V <sub>SS</sub> )                                                                               | Relative to $V_{\text{DD}}$ | —                     | Max           0           3.6 $V_{SS} + 0.1$ 3.6 $V_{DD} + 0.1$ $V_{SS} + 0.1$ 3.6 $V_{DD} + 0.1$ $V_{DD} + 0.1$ $$ $V_{DD} + 0.1$ $5$                                 | v    |
| I <sub>INJPAD</sub>                | SR | Injected input current on any pin during<br>overload condition                                          | _                           | -5                    | 5                                                                                                                                                                      | mA   |
| I <sub>INJSUM</sub>                | SR | Absolute sum of all injected input currents during overload condition                                   | —                           | -50                   | 50                                                                                                                                                                     | IIIA |
| TV <sub>DD</sub>                   | SR | $V_{DD}$ slope to ensure correct power up <sup>(6)</sup>                                                | —                           | —                     | 0.25                                                                                                                                                                   | V/µs |

#### Table 13. Recommended operating conditions (3.3 V)

1. 100 nF capacitance needs to be provided between each  $V_{\text{DD}}/V_{\text{SS}}$  pair.

2. 330 nF capacitance needs to be provided between each  $V_{\text{DD}\_\text{LV}}\!/V_{\text{SS}\_\text{LV}}$  supply pair.

470 nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). Supply ramp slope on VDD\_BV should always be faster or equal to slope of VDD\_HV. Otherwise, device may enter regulator bypass mode if slope on VDD\_BV is slower.

4. 100 nF capacitance needs to be provided between  $V_{\text{DD\_ADC}}/V_{\text{SS\_ADC}}$  pair.

 Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub>, device is reset.

6. Guaranteed by device validation

#### Table 14. Recommended operating conditions (5.0 V)

| Symbo                          | 1  | Parameter                              | Conditions                  | Val | ue                                          | Unit |
|--------------------------------|----|----------------------------------------|-----------------------------|-----|---------------------------------------------|------|
| Symbo                          |    | raiameter                              | Conditions                  | Min | Max           0           5.5           5.5 | Unit |
| V <sub>SS</sub>                | SR | Digital ground on VSS_HV pins          | —                           | 0   | 0                                           | V    |
| V <sub>DD</sub> <sup>(1)</sup> | SR | Voltage on VDD_HV pins with respect to | _                           | 4.5 | 5.5                                         | v    |
| ⊻DD` ′                         | J  | ground (V <sub>SS</sub> )              | Voltage drop <sup>(2)</sup> | 3.0 | 5.5                                         |      |



| Cumb al             |    | Boromotor                                                                                        | Conditions                  | Val                   | Value                                                                                                                                                                                                                                                                                                                                                                              |      |
|---------------------|----|--------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Symbol              |    | Parameter                                                                                        | Conditions                  | Min                   | Max           1 $V_{SS} + 0.1$ 5.5         5.5 $V_{DD} + 0.1$ 1 $V_{SS} + 0.1$ 5.5 $V_{DD} + 0.1$ 1 $V_{SS} + 0.1$ 5.5 $5.5$ 1 $V_{DD} + 0.1$ 5.5 $5.5$ 1 $V_{DD} + 0.1$                                                                                                                                                                                                           | Unit |
| $V_{SS_{LV}}^{(3)}$ | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> )    | —                           | V <sub>SS</sub> -0.1  | V <sub>SS</sub> + 0.1                                                                                                                                                                                                                                                                                                                                                              | V    |
|                     |    |                                                                                                  | —                           | 4.5                   | 5.5                                                                                                                                                                                                                                                                                                                                                                                |      |
| $V_{DD_BV}^{(4)}$   | SR | Voltage on VDD_BV pin (regulator supply)<br>with respect to ground (V <sub>SS</sub> )            | Voltage drop <sup>(2)</sup> | 3.0                   | 5.5                                                                                                                                                                                                                                                                                                                                                                                | V    |
|                     |    | Relative to V <sub>DD</sub> 3.0           Voltage on VSS_HV_ADC0, VSS_HV_ADC1                    | 3.0                         | V <sub>DD</sub> + 0.1 |                                                                                                                                                                                                                                                                                                                                                                                    |      |
| V <sub>SS_ADC</sub> | SR |                                                                                                  | _                           | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1                                                                                                                                                                                                                                                                                                                                                              | V    |
|                     |    | Voltage on VDD_HV_ADC0, VDD_HV_ADC1<br>(ADC reference) with respect to ground (V <sub>SS</sub> ) | —                           | 4.5                   | 5.5                                                                                                                                                                                                                                                                                                                                                                                |      |
| $V_{DD\_ADC}^{(5)}$ | SR |                                                                                                  | Voltage drop <sup>(2)</sup> | 3.0                   | 5.5                                                                                                                                                                                                                                                                                                                                                                                | V    |
|                     |    | (                                                                                                | Relative to V <sub>DD</sub> | V <sub>DD</sub> - 0.1 | 4.5       5.5         3.0       5.5         3.0       VDD + 0.1 $V_{SS} - 0.1$ $V_{SS} + 0.1$ 4.5       5.5         3.0       5.5         3.0       5.5         3.0       5.5         3.0       5.5         3.0       5.5         3.0       5.5         3.0       5.5 $\sigma_{DD} - 0.1$ $V_{DD} + 0.1$ $V_{SS} - 0.1$ -         - $V_{DD} + 0.1$ -5       5         -50       50 |      |
| V                   | SR | Voltage on any GPIO pin with respect to                                                          | _                           | V <sub>SS</sub> -0.1  | —                                                                                                                                                                                                                                                                                                                                                                                  | V    |
| V <sub>IN</sub>     | JA | ground (V <sub>SS</sub> )                                                                        | Relative to $V_{DD}$        |                       | $\begin{array}{c c}                                    $                                                                                                                                                                                                                                                                                                                           | v    |
| I <sub>INJPAD</sub> | SR | Injected input current on any pin during<br>overload condition                                   | _                           | -5                    | 5                                                                                                                                                                                                                                                                                                                                                                                  | m ^  |
| I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition                            | _                           | -50                   | 50                                                                                                                                                                                                                                                                                                                                                                                 | mA   |
| TV <sub>DD</sub>    | SR | V <sub>DD</sub> slope to ensure correct power up <sup>(6)</sup>                                  | —                           | _                     | 0.25                                                                                                                                                                                                                                                                                                                                                                               | V/µs |

#### Table 14. Recommended operating conditions (5.0 V) (continued)

1. 100 nF capacitance needs to be provided between each  $V_{DD}/V_{SS}$  pair.

2. Full device operation is guaranteed by design when the voltage drops below 4.5 V down to 3.0 V. However, certain analog electrical characteristics will not be guaranteed to stay within the stated limits.

3. 330 nF capacitance needs to be provided between each  $V_{DD_LV}/V_{SS_LV}$  supply pair.

4. 470 nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). While the supply voltage ramps up, the slope on V<sub>DD\_BV</sub> should be less than 0.9V<sub>DD\_HV</sub> in order to ensure the device does not enter regulator bypass mode.

5. 100 nF capacitance needs to be provided between  $V_{\text{DD\_ADC}}/V_{\text{SS\_ADC}}$  pair.

Guaranteed by device validation. Please refer to Section 4.5.1: External ballast resistor recommendations for minimum V<sub>DD</sub> slope to be guaranteed to ensure correct power up in case of external resistor usage.

Note: RAM data retention is guaranteed with  $V_{DD LV}$  not below 1.08 V.

## 4.5 Thermal characteristics

## 4.5.1 External ballast resistor recommendations

External ballast resistor on  $V_{DD_BV}$  pin helps in reducing the overall power dissipation inside the device. This resistor is required only when maximum power consumption exceeds the limit imposed by package thermal characteristics.

As stated in *Table 15* LQFP thermal characteristics, considering a thermal resistance of LQFP144 as 48.3 °C/W, at ambient temperature  $T_A = 125$  °C, the junction temperature  $T_j$  will cross 150 °C if the total power dissipation is greater than



(150-125)/48.3=517 mW. Therefore, the total device current  $I_{DDMAX}$  at 125 °C/5.5 V must not exceed 94.1 mA (i.e., PD/VDD). Assuming an average  $I_{DD}(V_{DD\_HV})$  of 15–20 mA consumption typically during device RUN mode, the LV domain consumption  $I_{DD}(V_{DD\_BV})$  is thus limited to  $I_{DDMAX} - I_{DD}(V_{DD\_HV})$ , i.e., 80 mA.

Therefore, respecting the maximum power allowed as explained in *Section 4.5.2: Package thermal characteristics*, it is recommended to use this resistor only in the 125 °C/5.5 V operating corner as per the following guidelines:

- If  $I_{DD}(V_{DD BV}) < 80$  mA, then no resistor is required.
- If 80 mA <  $I_{DD}(V_{DD BV})$  < 90 mA, then 4  $\Omega$  resistor can be used.
- If  $I_{DD}(V_{DD BV}) > 90$  mA, then 8  $\Omega$  resistor can be used.

Using resistance in the range of 4–8  $\Omega$ , the gain will be around 10–20% of total consumption on  $V_{DD\_BV}$ . For example, if 8  $\Omega$  resistor is used, then power consumption when  $I_{DD}(V_{DD\_BV})$  is 110 mA is equivalent to power consumption when  $I_{DD}(V_{DD\_BV})$  is 90 mA (approximately) when resistor not used.

In order to ensure correct power up, the minimum  $V_{DD\_BV}$  to be guaranteed is 30 ms/V. If the supply ramp is slower than this value, then LVDHV3B monitoring ballast supply  $V_{DD\_BV}$  pin gets triggered leading to device reset. Until the supply reaches certain threshold, this low voltage detector (LVD) generates destructive reset event in the system. This threshold depends on the maximum  $I_{DD}(V_{DD\_BV})$  possible across the external resistor.

## 4.5.2 Package thermal characteristics

| Sym                 | Symbol                |                                                     | C Parameter                   | Conditions <sup>(2)</sup> | Pin count | Value |      |      | Unit |
|---------------------|-----------------------|-----------------------------------------------------|-------------------------------|---------------------------|-----------|-------|------|------|------|
| Synn                |                       |                                                     | Falameter                     | Conditions                |           | Min   | Тур  | Max  | Onit |
|                     |                       |                                                     |                               |                           | 100       | —     | _    | 64   |      |
|                     |                       |                                                     |                               | Single-layer board — 1s   | 144       | _     | _    | 64   |      |
|                     | Р                     | Thermal resistance, junction-<br>to-ambient natural |                               | 176                       | —         |       | 64   | 00AM |      |
| κ <sub>θJA</sub>    | R <sub>0JA</sub> CC D |                                                     | convection <sup>(3)</sup>     |                           | 100       | —     |      | 49.7 | °C/W |
|                     |                       |                                                     | Four-layer board — 2s2p       | 144                       | _         | _     | 48.3 |      |      |
|                     |                       |                                                     |                               |                           | 176       | —     |      | 47.3 |      |
|                     |                       |                                                     | Thermal resistance, junction- | Single-layer board — 1s   | 100       | —     |      | 36   |      |
|                     |                       |                                                     |                               |                           | 144       | _     | _    | 38   |      |
| Б                   | ~~                    |                                                     |                               |                           | 176       | —     |      | 38   |      |
| R <sub>0JB</sub> CC |                       | to-board <sup>(4)</sup>                             | Four-layer board — 2s2p       | 100                       | —         |       | 33.6 | °C/W |      |
|                     |                       |                                                     |                               | 144                       | _         | _     | 33.4 |      |      |
|                     |                       |                                                     |                               | 176                       |           |       | 33.4 |      |      |

#### Table 15. LQFP thermal characteristics<sup>(1)</sup>





| Sum               | Symbol              | с | Parameter                                               | Conditions <sup>(2)</sup> | Din count | Value |     |      | Unit |
|-------------------|---------------------|---|---------------------------------------------------------|---------------------------|-----------|-------|-----|------|------|
| Synn              |                     | C |                                                         | Conditions                | Pin count | Min   | Тур | Max  | Unit |
|                   |                     |   |                                                         | 100                       | —         | —     | 23  |      |      |
|                   |                     |   | Thermal resistance, junction-<br>to-case <sup>(5)</sup> | Single-layer board — 1s   | 144       | _     | —   | 23   | °C/W |
| Б                 | <u> </u>            |   |                                                         |                           | 176       |       | —   | 23   |      |
| κ <sub>θ</sub> jc | R <sub>θJC</sub> CC |   |                                                         |                           | 100       | _     | —   | 19.8 | C/W  |
|                   |                     |   |                                                         | Four-layer board — 2s2p   | 144       | —     |     | 19.2 |      |
|                   |                     |   |                                                         |                           | 176       | _     | —   | 18.8 |      |

 Table 15.
 LQFP thermal characteristics<sup>(1)</sup> (continued)

1. Thermal characteristics are targets based on simulation.

2.  $V_{DD} = 3.3 \text{ V} \pm 10\% / 5.0 \text{ V} \pm 10\%$ ,  $T_A = -40$  to 125 °C.

 Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as R<sub>thJA</sub> and R<sub>thJMA</sub>.

 Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. When Greek letters are not available, the symbols are typed as R<sub>thJB</sub>.

 Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. When Greek letters are not available, the symbols are typed as R<sub>thJC</sub>.

## 4.5.3 Power considerations

The average chip-junction temperature,  $T_J$ , in degrees Celsius, may be calculated using <Cross Refs>Equation 1:

## Equation 1: $T_J = T_A + (P_D \times R_{\theta JA})$

Where:

T<sub>A</sub> is the ambient temperature in °C.

R<sub>A.IA</sub> is the package junction-to-ambient thermal resistance, in °C/W.

 $P_D$  is the sum of  $P_{INT}$  and  $P_{I/O} (P_D = P_{INT} + P_{I/O})$ .

 $\mathsf{P}_{\mathsf{INT}}$  is the product of  $\mathsf{I}_{\mathsf{DD}}$  and  $\mathsf{V}_{\mathsf{DD}}$ , expressed in watts. This is the chip internal power.

P<sub>I/O</sub> represents the power dissipation on input and output pins; user determined.

Most of the time for the applications,  $P_{I/O} < P_{INT}$  and may be neglected. On the other hand,  $P_{I/O}$  may be significant, if the device is configured to continuously drive external modules and/or memories.

An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is given by:

#### Equation 2: $P_D = K / (T_J + 273 °C)$

Therefore, solving equations <Cross Refs>1 and <Cross Refs>2:

## Equation 3: $K = P_D x (T_A + 273 °C) + R_{\theta JA} x P_D^2$

Where:

K is a constant for the particular part, which may be determined from <Cross Refs>Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_{A_c}$  Using this value



of K, the values of  $P_D$  and  $T_J$  may be obtained by solving equations <Cross Refs>1 and <Cross Refs>2 iteratively for any value of  $T_A$ .

# 4.6 I/O pad electrical characteristics

## 4.6.1 I/O pad types

The device provides four main I/O pad types depending on the associated alternate functions:

- Slow pads—are the most common pads, providing a good compromise between transition time and low electromagnetic emission.
- Medium pads—provide transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission.
- Fast pads—provide maximum speed. These are used for improved Nexus debugging capability.
- Input only pads—are associated with ADC channels and 32 kHz low power external crystal oscillator providing low input leakage.

Medium and Fast pads can use slow configuration to reduce electromagnetic emission, at the cost of reducing AC performance.

## 4.6.2 I/O input DC characteristics

Table 16 provides input DC electrical characteristics as described in Figure 6.



#### Figure 6. I/O input DC electrical characteristics definition





| Symb                            | Symbol |   | Parameter                                  | Condi        | Conditions <sup>(1)</sup> |                    | Value |                       |      |  |
|---------------------------------|--------|---|--------------------------------------------|--------------|---------------------------|--------------------|-------|-----------------------|------|--|
| Symbol                          |        | С | Falameter                                  | Condi        |                           | Min                | Тур   | Max                   | Unit |  |
| V <sub>IH</sub>                 | SR     | Ρ | Input high level CMOS<br>(Schmitt Trigger) | _            |                           | $0.65V_{DD}$       | _     | V <sub>DD</sub> + 0.4 |      |  |
| V <sub>IL</sub>                 | SR     | Ρ | Input low level CMOS (Schmitt<br>Trigger)  | _            |                           | -0.4               | _     | 0.35V <sub>DD</sub>   | V    |  |
| V <sub>HYS</sub>                | СС     | С | Input hysteresis CMOS<br>(Schmitt Trigger) | _            |                           | 0.1V <sub>DD</sub> | _     | _                     |      |  |
|                                 |        | D |                                            | No injection | $T_A = -40 \ ^\circ C$    | _                  | 2     | 200                   | nA   |  |
|                                 |        | D |                                            |              | T <sub>A</sub> = 25 °C    | _                  | 2     | 200                   |      |  |
| I <sub>LKG</sub>                | СС     | D | Digital input leakage                      |              | T <sub>A</sub> = 85 °C    | _                  | 5     | 300                   |      |  |
|                                 |        | D |                                            | pin          | T <sub>A</sub> = 105 °C   |                    | 12    | 500                   |      |  |
|                                 |        | Ρ |                                            |              | T <sub>A</sub> = 125 °C   |                    | 70    | 1000                  |      |  |
| W <sub>FI</sub> <sup>(2)</sup>  | SR     | Ρ | Wakeup input filtered pulse                | -            | _                         | _                  | _     | 40                    | ns   |  |
| W <sub>NFI</sub> <sup>(2)</sup> | SR     | Ρ | Wakeup input not filtered pulse            | _            |                           | 1000               |       | —                     | ns   |  |

Table 16. I/O input DC electrical characteristics

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified

2. In the range from 40 to 1000 ns, pulses can be filtered or not filtered, according to operating temperature and voltage.

## 4.6.3 I/O output DC characteristics

The following tables provide DC characteristics for bidirectional pads:

- *Table 17* provides weak pull figures. Both pull-up and pull-down resistances are supported.
- *Table 18* provides output driver characteristics for I/O pads when in SLOW configuration.
- *Table 19* provides output driver characteristics for I/O pads when in MEDIUM configuration.
- *Table 20* provides output driver characteristics for I/O pads when in FAST configuration.

Table 17. I/O pull-up/pull-down DC electrical characteristics

| Symbol                |   | с                                      | Parameter                                  | Conditions <sup>(1)</sup>                          |             |     | Value |     |      |  |
|-----------------------|---|----------------------------------------|--------------------------------------------|----------------------------------------------------|-------------|-----|-------|-----|------|--|
|                       |   | )                                      | rarameter                                  | Conditions                                         |             | Min | Тур   | Max | Unit |  |
|                       | P | (1 - 1) - 50 + 100                     | PAD3V5V = 0                                | 10                                                 |             | 150 |       |     |      |  |
| I <sub>WPU</sub>   CC | С | Weak pull-up current<br>absolute value | $V_{IN} = V_{IL}, V_{DD} = 5.0 V \pm 10\%$ | $PAD3V5V = 1^{(2)}$                                | 10          | _   | 250   | μA  |      |  |
|                       |   | Ρ                                      |                                            | $V_{IN} = V_{IL}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1 | 10  | _     | 150 |      |  |
|                       |   | Ρ                                      |                                            |                                                    | PAD3V5V = 0 | 10  | _     | 150 |      |  |
| I <sub>WPD</sub>   CC | С | Weak pull-down current absolute value  | $V_{IN} = V_{IH}, V_{DD} = 5.0 V \pm 10\%$ | PAD3V5V = 1                                        | 10          |     | 250   | μA  |      |  |
|                       |   | Ρ                                      |                                            | $V_{IN} = V_{IH}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1 | 10  | _     | 150 |      |  |

1.  $V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_A$  = –40 to 125 °C, unless otherwise specified.



 The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

| Sum                | Symbol |                                         | Parameter                              |                                                                                        | Conditions <sup>(1)</sup>                                                                       |                       | Value |                    |      |  |
|--------------------|--------|-----------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------|------|--|
| Synn               | DOI    | С                                       | Farameter                              |                                                                                        | Conditions                                                                                      | Min                   | Тур   | Max                | Unit |  |
| V <sub>OH</sub> CC |        | Ρ                                       |                                        |                                                                                        | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub>    | _     | _                  |      |  |
|                    | С      | Output high level<br>SLOW configuration | Push Pull                              | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>$PAD3V5V = 1^{(2)}$ | 0.8V <sub>DD</sub>                                                                              | _                     | _     | V                  |      |  |
|                    |        | С                                       |                                        |                                                                                        | $I_{OH} = -1 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> – 0.8 | _     | _                  |      |  |
|                    |        | Ρ                                       |                                        |                                                                                        | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>(recommended)  | _                     | _     | 0.1V <sub>DD</sub> |      |  |
| V <sub>OL</sub>    | сс     | С                                       | Output low level<br>SLOW configuration | Push Pull                                                                              | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>$PAD3V5V = 1^{(2)}$           | _                     | _     | 0.1V <sub>DD</sub> | V    |  |
|                    |        | С                                       |                                        |                                                                                        | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>(recommended)  | _                     |       | 0.5                |      |  |

 Table 18.
 SLOW configuration output buffer electrical characteristics

1.  $V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_A$  = –40 to 125 °C, unless otherwise specified

2. The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.



| <b>C</b> 1         | Symbol |         | Parameter                                   |                                                                                                      | Conditions <sup>(1)</sup>                                                                           |                                                                          | Value              |                    |      |  |
|--------------------|--------|---------|---------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------|--------------------|------|--|
| Sym                | IOGI   | С       | Parameter                                   |                                                                                                      | Conditions                                                                                          | Min                                                                      | Тур                | Max                | Unit |  |
|                    |        | С       |                                             |                                                                                                      |                                                                                                     | I <sub>OH</sub> = -3.8 mA,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | 0.8V <sub>DD</sub> | —                  | —    |  |
| V <sub>OH</sub> CC | Ρ      | MEDILIM | Push<br>Pull                                | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | 0.8V <sub>DD</sub>                                                                                  | _                                                                        | _                  |                    |      |  |
|                    | С      |         |                                             | $I_{OH} = -1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$            | 0.8V <sub>DD</sub>                                                                                  | _                                                                        | _                  | V                  |      |  |
|                    | С      |         |                                             | $I_{OH} = -1$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended)                            | V <sub>DD</sub> –<br>0.8                                                                            | _                                                                        | _                  |                    |      |  |
|                    | С      | С       |                                             |                                                                                                      | I <sub>OH</sub> = −100 μA,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                            | 0.8V <sub>DD</sub>                                                       | _                  | —                  |      |  |
|                    |        | С       |                                             |                                                                                                      | I <sub>OL</sub> = 3.8 mA,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                             | _                                                                        | _                  | 0.2V <sub>DD</sub> |      |  |
|                    |        | Ρ       |                                             |                                                                                                      | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | _                                                                        | _                  | 0.1V <sub>DD</sub> |      |  |
| V <sub>OL</sub>    | сс     | С       | Output low level<br>MEDIUM<br>configuration | Push<br>Pull                                                                                         | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$            | _                                                                        | _                  | 0.1V <sub>DD</sub> | V    |  |
|                    |        | C       |                                             | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$<br>(recommended)  | _                                                                                                   | _                                                                        | 0.5                |                    |      |  |
|                    |        | С       |                                             |                                                                                                      | I <sub>OL</sub> = 100 μA,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                             | —                                                                        | _                  | 0.1V <sub>DD</sub> |      |  |

| Table 19. | MEDIUM configuration output buffer electrical characteristics |
|-----------|---------------------------------------------------------------|
|-----------|---------------------------------------------------------------|

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified

2. The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

| Sym             | Symbol C Parameter Conditions <sup>(1)</sup>          |   | Paramotor                                                                                             |                    | Conditions <sup>(1)</sup>                                                                 | ١                     | Unit |   |   |
|-----------------|-------------------------------------------------------|---|-------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------|-----------------------|------|---|---|
| Synn            |                                                       |   | Conditions                                                                                            | Min                | Тур                                                                                       | Max                   | Onit |   |   |
|                 | V <sub>OH</sub> CC P<br>CC C<br>FAST<br>C C<br>C<br>C |   | $I_{OH} = -14 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | 0.8V <sub>DD</sub> | _                                                                                         | Ι                     |      |   |   |
| V <sub>OH</sub> |                                                       | с | level<br>FAST                                                                                         | Push<br>Pull       | $I_{OH} = -7 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$ | 0.8V <sub>DD</sub>    | _    | _ | V |
|                 |                                                       | с | configuration                                                                                         |                    | $I_{OH} = -11$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended)                | V <sub>DD</sub> – 0.8 |      | _ |   |



| Sym             | Symbol C Paramet     |     | Baramatar                                 |              | Conditions <sup>(1)</sup>                                                                            | ١   | Unit |                    |      |
|-----------------|----------------------|-----|-------------------------------------------|--------------|------------------------------------------------------------------------------------------------------|-----|------|--------------------|------|
| Synn            |                      |     | Falameter                                 | Conditions   |                                                                                                      | Min | Тур  | Мах                | onit |
|                 |                      | Ρ   |                                           |              | $I_{OL} = 14 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | _   | _    | 0.1V <sub>DD</sub> |      |
| V <sub>OL</sub> | V <sub>OL</sub> CC ( | CCF | Output low level<br>FAST<br>configuration | Push<br>Pull | $I_{OL} = 7 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$             | _   |      | 0.1V <sub>DD</sub> | V    |
|                 |                      | С   | Ĵ                                         |              | $I_{OL}$ = 11 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended)                            |     |      | 0.5                |      |

| Table 20. | FAST configuration output buffer electrical characteristics ( | continued) |  |
|-----------|---------------------------------------------------------------|------------|--|
|-----------|---------------------------------------------------------------|------------|--|

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified

 The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

## 4.6.4 Output pin transition times

| Symbol          |    | ~ | Desembles                                        | Conditions <sup>(1)</sup> |                                               |     | Value |      |                         |  |
|-----------------|----|---|--------------------------------------------------|---------------------------|-----------------------------------------------|-----|-------|------|-------------------------|--|
|                 |    | С | Parameter                                        | Cor                       | Min                                           | Тур | Max   | Unit |                         |  |
|                 |    | D |                                                  | C <sub>L</sub> = 25 pF    |                                               | —   | —     | 50   |                         |  |
|                 |    | Т |                                                  | C <sub>L</sub> = 50 pF    | $V_{DD} = 5.0 V \pm 10\%$ ,<br>PAD3V5V = 0    | —   | —     | 100  |                         |  |
| т               | сс | D | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 100 pF   |                                               | _   | -     | 125  | 200                     |  |
| T <sub>tr</sub> | 00 | D | SLOW configuration                               | C <sub>L</sub> = 25 pF    |                                               |     | —     | 50   | ns                      |  |
|                 |    | Т |                                                  | C <sub>L</sub> = 50 pF    | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _   | —     | 100  |                         |  |
|                 |    | D |                                                  | C <sub>L</sub> = 100 pF   |                                               | _   | —     | 125  |                         |  |
|                 | сс | D | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 25 pF    | V <sub>DD</sub> = 5.0 V ± 10%,                | —   | —     | 10   | 20<br>40 ns<br>12<br>25 |  |
|                 |    | Т |                                                  | C <sub>L</sub> = 50 pF    | PAD3V5V = 0<br>SIUL.PCRx.SRC = 1              | _   | —     | 20   |                         |  |
| т               |    | D |                                                  | C <sub>L</sub> = 100 pF   |                                               | —   | —     | 40   |                         |  |
| T <sub>tr</sub> |    | D |                                                  | C <sub>L</sub> = 25 pF    | V <sub>DD</sub> = 3.3 V ± 10%,                | —   | —     | 12   |                         |  |
|                 |    | Т |                                                  | C <sub>L</sub> = 50 pF    | PAD3V5V = 1                                   | _   | —     | 25   |                         |  |
|                 |    | D |                                                  | C <sub>L</sub> = 100 pF   | SIUL.PCRx.SRC = 1                             | —   | —     | 40   |                         |  |
|                 |    |   |                                                  | C <sub>L</sub> = 25 pF    |                                               | —   | —     | 4    | ns                      |  |
|                 |    |   |                                                  | C <sub>L</sub> = 50 pF    | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0     |     | —     | 6    |                         |  |
| -<br>-          | сс |   | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 100 pF   |                                               |     | —     | 12   |                         |  |
| T <sub>tr</sub> |    | D | FAST configuration                               | C <sub>L</sub> = 25 pF    |                                               | —   | —     | 4    |                         |  |
|                 |    |   |                                                  | C <sub>L</sub> = 50 pF    | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | —   | —     | 7    |                         |  |
|                 |    |   |                                                  | C <sub>L</sub> = 100 pF   |                                               | —   | —     | 12   |                         |  |

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified

2. CL includes device and package capacitances (CPKG < 5 pF).



## 4.6.5 I/O pad current specification

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair as described in *Table 22*.

*Table 23* provides I/O consumption figures.

In order to ensure device reliability, the average current of the I/O on a single segment should remain below the  $\rm I_{AVGSEG}$  maximum value.

| Deekege        | Supply segment                                      |                  |                    |                    |                    |                  |   |   |  |  |  |
|----------------|-----------------------------------------------------|------------------|--------------------|--------------------|--------------------|------------------|---|---|--|--|--|
| Package        | 1                                                   | 2                | 3                  | 4                  | 5                  | 6                | 7 | 8 |  |  |  |
| LBGA208<br>(1) | Equivalent to LQFP176 segment pad distribution MCKO |                  |                    |                    |                    |                  |   |   |  |  |  |
| LQFP176        | pin7 –<br>pin27                                     | pin28 –<br>pin57 | pin59 –<br>pin85   | pin86 –<br>pin123  | pin124 –<br>pin150 | pin151 –<br>pin6 | — | — |  |  |  |
| LQFP144        | pin20 –<br>pin49                                    | pin51 –<br>pin99 | pin100 –<br>pin122 | pin 123 –<br>pin19 | —                  | —                | — | — |  |  |  |
| LQFP100        | pin16 –<br>pin35                                    | pin37 –<br>pin69 | pin70 –<br>pin83   | pin84 –<br>pin15   | —                  | —                | — | — |  |  |  |

#### Table 22.I/O supply segments

1. LBGA208 available only as development package for Nexus2+

#### Table 23.I/O consumption

| Symbol                             |          | с        | Parameter                                       | Condit                 |                                               | Unit |     |     |      |
|------------------------------------|----------|----------|-------------------------------------------------|------------------------|-----------------------------------------------|------|-----|-----|------|
|                                    |          | C        | Farameter                                       | 10115 ( )              | Min                                           | Тур  | Max |     |      |
| I <sub>SWTSLW</sub> <sup>(2)</sup> | 66       |          | Dynamic I/O current for                         | C <sub>I</sub> = 25 pF | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0     |      | _   | 20  | mA   |
| 'SWTSLW`                           |          |          | SLOW configuration                              | ο[ = 25 μr             | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | _    | _   | 16  | ША   |
| I <sub>SWTMED</sub> <sup>(2)</sup> | <u> </u> | <u>٦</u> | Dynamic I/O current for<br>MEDIUM configuration | C <sub>1</sub> = 25 pF | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 |      | _   | 29  | mA   |
| 'SWTMED` '                         |          |          |                                                 | ο <sub>L</sub> = 23 μr | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 |      | _   | 17  | IIIA |
| (2)                                | <u> </u> | D        | Dynamic I/O current for<br>FAST configuration   | C <sub>L</sub> = 25 pF | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 | _    | _   | 110 | mA   |
| I <sub>SWTFST</sub> <sup>(2)</sup> |          |          |                                                 | oF = ≈2 b⊾             | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 |      | _   | 50  |      |

| Symbol              |    | ~ | Deveneter                                                   | tions <sup>(1)</sup>                                   |                                               | Value |     |      |    |
|---------------------|----|---|-------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------|-------|-----|------|----|
|                     |    | С | Parameter                                                   | Condit                                                 | Min                                           | Тур   | Max | Unit |    |
|                     |    |   |                                                             | C <sub>L</sub> = 25 pF, 2 MHz                          |                                               | —     | —   | 2.3  |    |
|                     |    |   |                                                             | C <sub>L</sub> = 25 pF, 4 MHz                          | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0     | —     | —   | 3.2  |    |
|                     | сс |   | Root mean square I/O<br>current for SLOW                    | C <sub>L</sub> = 100 pF, 2 MHz                         |                                               | —     | —   | 6.6  | mA |
| I <sub>RMSSLW</sub> |    |   | configuration                                               | C <sub>L</sub> = 25 pF, 2 MHz                          |                                               | —     | —   | 1.6  | mA |
|                     |    |   | J. J                    | C <sub>L</sub> = 25 pF, 4 MHz                          | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | —     | —   | 2.3  |    |
|                     |    |   |                                                             | C <sub>L</sub> = 100 pF, 2 MHz                         |                                               | —     | —   | 4.7  |    |
|                     |    |   | Root mean square I/O<br>current for MEDIUM<br>configuration | C <sub>L</sub> = 25 pF, 13 MHz                         |                                               | —     | —   | 6.6  | mA |
|                     |    | D |                                                             | C <sub>L</sub> = 25 pF, 40 MHz                         | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 | —     | _   | 13.4 |    |
| 1.                  | сс |   |                                                             | C <sub>L</sub> = 100 pF, 13 MHz                        |                                               | —     |     | 18.3 |    |
| IRMSMED             |    |   |                                                             | C <sub>L</sub> = 25 pF, 13 MHz                         |                                               |       | -   | 5    |    |
|                     |    |   |                                                             | C <sub>L</sub> = 25 pF, 40 MHz                         | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | —     |     | 8.5  |    |
|                     |    |   |                                                             | C <sub>L</sub> = 100 pF, 13 MHz                        |                                               | —     |     | 11   |    |
|                     |    |   |                                                             | C <sub>L</sub> = 25 pF, 40 MHz                         |                                               |       | _   | 22   |    |
|                     |    |   |                                                             | C <sub>L</sub> = 25 pF, 64 MHz                         | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 | —     | —   | 33   |    |
| 1                   | сс | Б | Root mean square I/O current for FAST                       | C <sub>L</sub> = 100 pF, 40 MHz                        |                                               | —     |     | 56   |    |
| I <sub>RMSFST</sub> |    |   | configuration                                               | C <sub>L</sub> = 25 pF, 40 MHz                         |                                               |       | _   | 14   |    |
|                     |    |   |                                                             | C <sub>L</sub> = 25 pF, 64 MHz                         | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | —     |     | 20   |    |
|                     |    |   |                                                             | C <sub>L</sub> = 100 pF, 40 MHz                        |                                               |       |     | 35   |    |
|                     | 05 | _ | Sum of all the static I/O                                   | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ |                                               |       | —   | 70   |    |
| I <sub>AVGSEG</sub> | SR | ט | current within a supply segment                             | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ P}$           | _                                             | _     | 65  | mA   |    |

| Table 23. | I/O consumption | (continued) |
|-----------|-----------------|-------------|
|-----------|-----------------|-------------|

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to125 °C, unless otherwise specified

2. Stated maximum values represent peak consumption that lasts only a few ns during I/O transition.

Table 24 provides the weight of concurrent switching I/Os.

Due to the dynamic current limitations, the sum of the weight of concurrent switching I/Os on a single segment must not exceed 100% to ensure device functionality.



| Supply segment |             | ynt: 7      | LQFP176 |                       |       |              | LQFP144/100 |            |       |              |       |
|----------------|-------------|-------------|---------|-----------------------|-------|--------------|-------------|------------|-------|--------------|-------|
| Sup            |             |             | Pad     | Weight 5 V            |       | Weight 3.3 V |             | Weight 5 V |       | Weight 3.3 V |       |
| LQFP<br>176    | LQFP<br>144 | LQFP<br>100 |         | SRC <sup>(2)</sup> =0 | SRC=1 | SRC=0        | SRC=1       | SRC=0      | SRC=1 | SRC=0        | SRC=1 |
|                |             |             | PB[3]   | 5%                    | _     | 6%           | —           | 13%        | _     | 15%          | —     |
|                | 4           | 4           | PC[9]   | 4%                    |       | 5%           | _           | 13%        |       | 15%          | —     |
| 6              | 4           | 4           | PC[14]  | 4%                    | _     | 4%           | —           | 13%        | _     | 15%          | —     |
|                |             |             | PC[15]  | 3%                    | 4%    | 4%           | 4%          | 12%        | 18%   | 15%          | 16%   |
|                |             |             | PJ[4]   | 3%                    | 4%    | 3%           | 3%          | —          |       | —            | —     |
|                |             |             | PH[15]  | 2%                    | 3%    | 3%           | 3%          | —          | _     | —            | —     |
|                |             | _           | PH[13]  | 3%                    | 4%    | 3%           | 4%          | —          | _     | —            | —     |
|                |             | _           | PH[14]  | 3%                    | 4%    | 4%           | 4%          | —          |       | —            | —     |
|                |             | _           | PI[6]   | 4%                    |       | 4%           | —           | —          |       | —            | —     |
|                |             | _           | PI[7]   | 4%                    |       | 4%           | —           | —          |       | —            | —     |
|                |             | _           | PG[5]   | 4%                    | _     | 5%           | —           | 10%        |       | 12%          | —     |
|                |             | _           | PG[4]   | 4%                    | 6%    | 5%           | 5%          | 9%         | 13%   | 11%          | 12%   |
|                |             | _           | PG[3]   | 4%                    | _     | 5%           | —           | 9%         | _     | 11%          | —     |
| 1              |             |             | PG[2]   | 4%                    | 6%    | 5%           | 5%          | 9%         | 12%   | 10%          | 11%   |
|                |             |             | PA[2]   | 4%                    |       | 5%           | _           | 8%         | _     | 10%          | _     |
|                |             |             | PE[0]   | 4%                    |       | 5%           | —           | 8%         |       | 9%           | —     |
|                | 4           |             | PA[1]   | 4%                    | _     | 5%           | _           | 8%         | _     | 9%           | —     |
|                |             |             | PE[1]   | 4%                    | 6%    | 5%           | 6%          | 7%         | 10%   | 9%           | 9%    |
|                |             | 4           | PE[8]   | 4%                    | 6%    | 5%           | 6%          | 7%         | 10%   | 8%           | 9%    |
|                |             |             | PE[9]   | 4%                    | —     | 5%           | —           | 6%         | _     | 8%           | —     |
|                |             |             | PE[10]  | 4%                    | _     | 5%           |             | 6%         | _     | 7%           | —     |
|                |             |             | PA[0]   | 4%                    | 6%    | 5%           | 5%          | 6%         | 8%    | 7%           | 7%    |
|                |             |             | PE[11]  | 4%                    | _     | 5%           | _           | 5%         |       | 6%           | —     |

## Table 24. I/O weight<sup>(1)</sup>



| Supply segment |             |             |        | LQFP176               |       |              |       | LQFP144/100 |       |              |       |  |
|----------------|-------------|-------------|--------|-----------------------|-------|--------------|-------|-------------|-------|--------------|-------|--|
|                |             |             | Pad    | Weigh                 | t 5 V | Weight 3.3 V |       | Weight 5 V  |       | Weight 3.3 V |       |  |
| LQFP<br>176    | LQFP<br>144 | LQFP<br>100 |        | SRC <sup>(2)</sup> =0 | SRC=1 | SRC=0        | SRC=1 | SRC=0       | SRC=1 | SRC=0        | SRC=1 |  |
|                |             | —           | PG[9]  | 9%                    | —     | 10%          | _     | 9%          | —     | 10%          | —     |  |
|                |             |             | PG[8]  | 9%                    |       | 11%          |       | 9%          | —     | 11%          | _     |  |
|                |             | 1           | PC[11] | 9%                    |       | 11%          |       | 9%          | _     | 11%          | _     |  |
|                |             | 1           | PC[10] | 9%                    | 13%   | 11%          | 12%   | 9%          | 13%   | 11%          | 12%   |  |
|                |             |             | PG[7]  | 9%                    |       | 11%          |       | 9%          | —     | 11%          | _     |  |
|                |             |             | PG[6]  | 10%                   | 14%   | 11%          | 12%   | 10%         | 14%   | 11%          | 12%   |  |
|                |             | 1           | PB[0]  | 10%                   | 14%   | 12%          | 12%   | 10%         | 14%   | 12%          | 12%   |  |
|                |             |             | PB[1]  | 10%                   | _     | 12%          | _     | 10%         | —     | 12%          | _     |  |
|                |             |             | PF[9]  | 10%                   |       | 12%          | _     | 10%         | —     | 12%          | _     |  |
|                |             | _           | PF[8]  | 10%                   | 14%   | 12%          | 13%   | 10%         | 14%   | 12%          | 13%   |  |
| 2              | 1           | _           | PF[12] | 10%                   | 15%   | 12%          | 13%   | 10%         | 15%   | 12%          | 13%   |  |
|                |             | 1           | PC[6]  | 10%                   |       | 12%          | _     | 10%         | —     | 12%          | _     |  |
|                |             | 1           | PC[7]  | 10%                   | _     | 12%          | _     | 10%         | —     | 12%          | _     |  |
|                |             |             | PF[10] | 10%                   | 14%   | 11%          | 12%   | 10%         | 14%   | 11%          | 12%   |  |
|                |             | _           | PF[11] | 9%                    | _     | 11%          | -     | 9%          | —     | 11%          | _     |  |
|                |             | 1           | PA[15] | 8%                    | 12%   | 10%          | 10%   | 8%          | 12%   | 10%          | 10%   |  |
|                |             | _           | PF[13] | 8%                    | _     | 10%          | _     | 8%          | —     | 10%          | —     |  |
|                |             |             | PA[14] | 8%                    | 11%   | 9%           | 10%   | 8%          | 11%   | 9%           | 10%   |  |
|                |             | 4           | PA[4]  | 7%                    | _     | 9%           | _     | 7%          |       | 9%           |       |  |
|                |             | 1           | PA[13] | 7%                    | 10%   | 8%           | 9%    | 7%          | 10%   | 8%           | 9%    |  |
|                |             |             | PA[12] | 7%                    | -     | 8%           | -     | 7%          | —     | 8%           | —     |  |

# Table 24. I/O weight<sup>(1)</sup> (continued)


| Com         |             |             |        |                       | LQFP  | 176   |         |       | LQFP1  | 44/100 |         |
|-------------|-------------|-------------|--------|-----------------------|-------|-------|---------|-------|--------|--------|---------|
| Sup         | oly seg     | ment        | Pad    | Weigh                 | t 5 V | Weigh | t 3.3 V | Weig  | ht 5 V | Weigh  | t 3.3 V |
| LQFP<br>176 | LQFP<br>144 | LQFP<br>100 |        | SRC <sup>(2)</sup> =0 | SRC=1 | SRC=0 | SRC=1   | SRC=0 | SRC=1  | SRC=0  | SRC=1   |
|             |             |             | PB[9]  | 1%                    | —     | 1%    | _       | 1%    | —      | 1%     | _       |
|             |             | 2           | PB[8]  | 1%                    | —     | 1%    |         | 1%    | —      | 1%     |         |
|             |             |             | PB[10] | 5%                    | —     | 6%    |         | 6%    | —      | 7%     |         |
|             | 2           |             | PF[0]  | 5%                    | _     | 6%    | _       | 6%    | _      | 8%     | _       |
|             |             | _           | PF[1]  | 5%                    |       | 6%    | _       | 7%    | _      | 8%     |         |
|             |             | _           | PF[2]  | 6%                    |       | 7%    | _       | 7%    | _      | 9%     |         |
|             |             | _           | PF[3]  | 6%                    |       | 7%    | _       | 8%    |        | 9%     |         |
|             |             | _           | PF[4]  | 6%                    |       | 7%    | _       | 8%    | _      | 10%    |         |
|             |             | _           | PF[5]  | 6%                    |       | 7%    | _       | 9%    |        | 10%    |         |
|             |             | _           | PF[6]  | 6%                    |       | 7%    |         | 9%    |        | 11%    |         |
|             |             | _           | PF[7]  | 6%                    |       | 7%    |         | 9%    |        | 11%    |         |
|             |             | _           | PJ[3]  | 6%                    |       | 7%    | _       |       |        |        |         |
| 3           | —           | —           | PJ[2]  | 6%                    |       | 7%    |         |       |        | —      |         |
|             |             | _           | PJ[1]  | 6%                    | _     | 7%    | _       |       | _      | _      |         |
|             |             | _           | PJ[0]  | 6%                    |       | 7%    | _       |       |        |        |         |
|             | _           | —           | PI[15] | 6%                    |       | 7%    | _       |       |        | —      |         |
|             | _           | —           | PI[14] | 6%                    |       | 7%    | _       |       |        | —      |         |
|             |             |             | PD[0]  | 1%                    | _     | 1%    | _       | 1%    | _      | 1%     | _       |
|             |             |             | PD[1]  | 1%                    |       | 1%    | _       | 1%    |        | 1%     |         |
|             |             |             | PD[2]  | 1%                    |       | 1%    | _       | 1%    | _      | 1%     |         |
|             | 2           | 2           | PD[3]  | 1%                    |       | 1%    | _       | 1%    |        | 1%     |         |
|             |             | 2           | PD[4]  | 1%                    | —     | 1%    | _       | 1%    | —      | 1%     | _       |
|             |             |             | PD[5]  | 1%                    | _     | 1%    | _       | 1%    | _      | 1%     | _       |
|             |             |             | PD[6]  | 1%                    | _     | 1%    |         | 1%    | _      | 2%     |         |
|             |             |             | PD[7]  | 1%                    | —     | 1%    | —       | 1%    | —      | 2%     | —       |

# Table 24. I/O weight<sup>(1)</sup> (continued)



| Sum |                                                 | mont |        |                       | LQFP  | 176          |       |            | LQFP1 | 44/100       |       |    |    |    |    |    |    |    |
|-----|-------------------------------------------------|------|--------|-----------------------|-------|--------------|-------|------------|-------|--------------|-------|----|----|----|----|----|----|----|
| Sup | Supply segment<br>LQFP LQFP LQFP<br>176 144 100 |      | Pad    | Weight 5 V            |       | Weight 3.3 V |       | Weight 5 V |       | Weight 3.3 V |       |    |    |    |    |    |    |    |
|     |                                                 |      |        | SRC <sup>(2)</sup> =0 | SRC=1 | SRC=0        | SRC=1 | SRC=0      | SRC=1 | SRC=0        | SRC=1 |    |    |    |    |    |    |    |
|     |                                                 |      | PD[8]  | 1%                    | —     | 1%           | _     | 1%         | —     | 2%           | —     |    |    |    |    |    |    |    |
|     |                                                 |      | PB[4]  | 1%                    |       | 1%           |       | 1%         | _     | 2%           |       |    |    |    |    |    |    |    |
|     |                                                 |      | PB[5]  | 1%                    |       | 1%           |       | 1%         | _     | 2%           | _     |    |    |    |    |    |    |    |
| 4   | 2                                               | 2    | PB[6]  | 1%                    | _     | 1%           | _     | 1%         | _     | 2%           |       |    |    |    |    |    |    |    |
| 4   | 2                                               | 2 -  |        | 2                     | 2     | 2 -          |       | 2 -        | 2 -   | PB[7]        | 1%    | _  | 1% | _  | 1% | _  | 2% | —  |
|     |                                                 |      |        |                       |       |              |       |            |       |              | PD[9] | 1% | _  | 1% | _  | 1% | _  | 2% |
|     |                                                 |      |        | PD[10]                | 1%    | _            | 1%    | _          | 1%    | _            | 2%    | —  |    |    |    |    |    |    |
|     |                                                 |      | PD[11] | 1%                    | _     | 1%           | _     | 1%         | _     | 2%           | _     |    |    |    |    |    |    |    |

# Table 24. I/O weight<sup>(1)</sup> (continued)



|             |             |             |        |                       | LQFP  | 176   |         |       | LQFP1  | 44/100 |         |
|-------------|-------------|-------------|--------|-----------------------|-------|-------|---------|-------|--------|--------|---------|
| Sup         | oly seg     | ment        | Pad    | Weigh                 | t 5 V | Weigh | t 3.3 V | Weig  | ht 5 V | Weigh  | t 3.3 V |
| LQFP<br>176 | LQFP<br>144 | LQFP<br>100 |        | SRC <sup>(2)</sup> =0 | SRC=1 | SRC=0 | SRC=1   | SRC=0 | SRC=1  | SRC=0  | SRC=1   |
|             | —           | _           | PB[11] | 1%                    | —     | 1%    | —       | —     | —      | —      | _       |
|             |             | _           | PD[12] | 11%                   | _     | 13%   | _       | —     | _      | —      | _       |
|             |             |             | PB[12] | 11%                   |       | 13%   |         | 15%   |        | 17%    |         |
|             |             |             | PD[13] | 11%                   |       | 13%   |         | 14%   |        | 17%    |         |
|             |             |             | PB[13] | 11%                   |       | 13%   | _       | 14%   | _      | 17%    |         |
|             | 2           | 2           | PD[14] | 11%                   |       | 13%   | _       | 14%   | _      | 17%    |         |
|             |             |             | PB[14] | 11%                   |       | 13%   |         | 14%   |        | 16%    |         |
|             |             |             | PD[15] | 11%                   |       | 13%   |         | 13%   |        | 16%    |         |
|             |             |             | PB[15] | 11%                   | _     | 13%   | _       | 13%   | _      | 15%    |         |
|             | _           |             | PI[8]  | 10%                   |       | 12%   |         |       |        |        |         |
|             |             |             | PI[9]  | 10%                   |       | 12%   | _       |       | _      |        |         |
| 4           |             | _           | PI[10] | 10%                   | _     | 12%   | _       | _     | _      | _      |         |
| 4           |             |             | PI[11] | 10%                   |       | 12%   | _       |       | _      |        |         |
|             |             |             | PI[12] | 10%                   |       | 12%   | _       |       | _      |        |         |
|             |             |             | PI[13] | 10%                   | _     | 11%   | _       |       | _      |        | _       |
|             |             | 2           | PA[3]  | 9%                    |       | 11%   | _       | 11%   | _      | 13%    |         |
|             |             |             | PG[13] | 9%                    | 13%   | 11%   | 11%     | 10%   | 14%    | 12%    | 13%     |
|             |             | _           | PG[12] | 9%                    | 13%   | 10%   | 11%     | 10%   | 14%    | 12%    | 12%     |
|             |             | —           | PH[0]  | 6%                    | 8%    | 7%    | 7%      | 6%    | 9%     | 7%     | 8%      |
|             | 2           | _           | PH[1]  | 6%                    | 8%    | 7%    | 7%      | 6%    | 8%     | 7%     | 7%      |
|             |             | —           | PH[2]  | 5%                    | 7%    | 6%    | 6%      | 5%    | 7%     | 6%     | 7%      |
|             |             | _           | PH[3]  | 5%                    | 7%    | 5%    | 6%      | 5%    | 7%     | 6%     | 6%      |
|             |             | —           | PG[1]  | 4%                    | _     | 5%    | _       | 4%    | _      | 5%     | —       |
|             |             | —           | PG[0]  | 4%                    | 5%    | 4%    | 5%      | 4%    | 5%     | 4%     | 5%      |

# Table 24. I/O weight<sup>(1)</sup> (continued)



|             |             |             |        | ontinueu)             | LQFP  | 176   |         |       | LQFP1  | 44/100 |         |
|-------------|-------------|-------------|--------|-----------------------|-------|-------|---------|-------|--------|--------|---------|
| Sup         | oly segi    | ment        | Pad    | Weigh                 | t 5 V | Weigh | t 3.3 V | Weigl | ht 5 V | Weigh  | t 3.3 V |
| LQFP<br>176 | LQFP<br>144 | LQFP<br>100 |        | SRC <sup>(2)</sup> =0 | SRC=1 | SRC=0 | SRC=1   | SRC=0 | SRC=1  | SRC=0  | SRC=1   |
|             |             | —           | PF[15] | 4%                    | —     | 4%    | —       | 4%    | —      | 4%     | —       |
|             |             | _           | PF[14] | 4%                    | 6%    | 5%    | 5%      | 4%    | 6%     | 5%     | 5%      |
|             |             | _           | PE[13] | 4%                    | —     | 5%    | —       | 4%    | —      | 5%     | _       |
|             |             |             | PA[7]  | 5%                    | —     | 6%    | —       | 5%    | —      | 6%     | _       |
|             |             |             | PA[8]  | 5%                    | _     | 6%    | _       | 5%    | _      | 6%     | _       |
|             |             | 3           | PA[9]  | 6%                    | —     | 7%    | —       | 6%    | —      | 7%     |         |
|             |             | 3           | PA[10] | 6%                    | —     | 8%    | —       | 6%    | —      | 8%     |         |
|             | 3           |             | PA[11] | 8%                    | —     | 9%    | —       | 8%    | —      | 9%     |         |
|             |             |             | PE[12] | 8%                    | _     | 9%    | _       | 8%    | _      | 9%     | _       |
|             |             | _           | PG[14] | 8%                    | —     | 9%    | —       | 8%    | —      | 9%     |         |
|             |             | _           | PG[15] | 8%                    | 11%   | 9%    | 10%     | 8%    | 11%    | 9%     | 10%     |
|             |             | _           | PE[14] | 8%                    | —     | 9%    | —       | 8%    | —      | 9%     | _       |
| 5           |             | _           | PE[15] | 8%                    | 11%   | 9%    | 10%     | 8%    | 11%    | 9%     | 10%     |
|             |             |             | PG[10] | 8%                    | —     | 9%    | —       | 8%    | —      | 9%     | _       |
|             |             |             | PG[11] | 7%                    | 11%   | 9%    | 9%      | 7%    | 11%    | 9%     | 9%      |
|             | —           |             | PH[11] | 7%                    | 10%   | 9%    | 9%      | —     | —      | —      | _       |
|             | _           |             | PH[12] | 7%                    | 10%   | 8%    | 9%      | _     | _      |        |         |
|             | _           |             | PI[5]  | 7%                    | _     | 8%    | _       | _     | _      | —      | _       |
|             | —           |             | PI[4]  | 7%                    | —     | 8%    | —       | —     | —      | —      | _       |
|             |             |             | PC[3]  | 6%                    |       | 8%    |         | 6%    | _      | 8%     |         |
|             |             |             | PC[2]  | 6%                    | 8%    | 7%    | 7%      | 6%    | 8%     | 7%     | 7%      |
|             | 3           | 3           | PA[5]  | 6%                    | 8%    | 7%    | 7%      | 6%    | 8%     | 7%     | 7%      |
|             | 3           | 3           | PA[6]  | 5%                    |       | 6%    | —       | 5%    | _      | 6%     |         |
|             |             |             | PH[10] | 5%                    | 7%    | 6%    | 6%      | 5%    | 7%     | 6%     | 6%      |
|             |             |             | PC[1]  | 5%                    | 19%   | 5%    | 13%     | 5%    | 19%    | 5%     | 13%     |

# Table 24. I/O weight<sup>(1)</sup> (continued)



| 0           |             |             |        |                       | LQFP  | 176   |         |       | LQFP1  | 44/100 |         |
|-------------|-------------|-------------|--------|-----------------------|-------|-------|---------|-------|--------|--------|---------|
| Sup         | oly segi    | ment        | Pad    | Weigh                 | t 5 V | Weigh | t 3.3 V | Weig  | ht 5 V | Weigh  | t 3.3 V |
| LQFP<br>176 | LQFP<br>144 | LQFP<br>100 |        | SRC <sup>(2)</sup> =0 | SRC=1 | SRC=0 | SRC=1   | SRC=0 | SRC=1  | SRC=0  | SRC=1   |
|             |             |             | PC[0]  | 6%                    | 9%    | 7%    | 8%      | 7%    | 10%    | 8%     | 8%      |
|             |             |             | PH[9]  | 7%                    | —     | 8%    | —       | 7%    | —      | 9%     |         |
|             |             |             | PE[2]  | 7%                    | 10%   | 8%    | 9%      | 8%    | 11%    | 9%     | 10%     |
|             |             | 4           | PE[3]  | 7%                    | 10%   | 9%    | 9%      | 8%    | 12%    | 10%    | 10%     |
|             | 4           | 4           | PC[5]  | 7%                    | 11%   | 9%    | 9%      | 8%    | 12%    | 10%    | 11%     |
|             |             |             | PC[4]  | 8%                    | 11%   | 9%    | 10%     | 9%    | 13%    | 10%    | 11%     |
|             |             |             | PE[4]  | 8%                    | 11%   | 9%    | 10%     | 9%    | 13%    | 11%    | 12%     |
|             |             |             | PE[5]  | 8%                    | 11%   | 10%   | 10%     | 9%    | 14%    | 11%    | 12%     |
|             |             | _           | PH[4]  | 8%                    | 12%   | 10%   | 10%     | 10%   | 14%    | 12%    | 12%     |
|             |             | _           | PH[5]  | 8%                    |       | 10%   | _       | 10%   |        | 12%    |         |
|             |             | _           | PH[6]  | 8%                    | 12%   | 10%   | 11%     | 10%   | 15%    | 12%    | 13%     |
| 6           |             |             | PH[7]  | 9%                    | 12%   | 10%   | 11%     | 11%   | 15%    | 13%    | 13%     |
|             |             | _           | PH[8]  | 9%                    | 12%   | 10%   | 11%     | 11%   | 16%    | 13%    | 14%     |
|             |             | 4           | PE[6]  | 9%                    | 12%   | 10%   | 11%     | 11%   | 16%    | 13%    | 14%     |
|             |             | 4           | PE[7]  | 9%                    | 12%   | 10%   | 11%     | 11%   | 16%    | 14%    | 14%     |
|             | _           | —           | PI[3]  | 9%                    |       | 10%   | _       |       |        |        |         |
|             | _           | —           | PI[2]  | 9%                    |       | 10%   | _       |       |        |        |         |
|             | _           | —           | PI[1]  | 9%                    | —     | 10%   | —       | —     | —      | —      | _       |
|             | _           | —           | PI[0]  | 9%                    | —     | 10%   | —       | —     | —      | —      | _       |
|             |             |             | PC[12] | 8%                    | 12%   | 10%   | 11%     | 12%   | 18%    | 15%    | 16%     |
|             |             | 4           | PC[13] | 8%                    |       | 10%   |         | 13%   |        | 15%    |         |
|             | 4           | 4           | PC[8]  | 8%                    | _     | 10%   | —       | 13%   | —      | 15%    | _       |
|             |             |             | PB[2]  | 8%                    | 11%   | 9%    | 10%     | 13%   | 18%    | 15%    | 16%     |

# Table 24. I/O weight<sup>(1)</sup> (continued)

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified

2. SRC: "Slew Rate Control" bit in SIU\_PCRx

57

# 4.7 **RESET** electrical characteristics

The device implements a dedicated bidirectional RESET pin.



Figure 7. Start-up reset requirements







| Symbo              | <b>a</b> l | с | Parameter                                               | Conditions <sup>(1)</sup>                                                                           |                     | Valu | e                     | Uni |
|--------------------|------------|---|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------|------|-----------------------|-----|
| Symb               | 0I         | C | Parameter                                               | Conditions, ,                                                                                       | Min                 | Тур  |                       | Un  |
| V <sub>IH</sub>    | SR         | Ρ | Input High Level<br>CMOS<br>(Schmitt Trigger)           | —                                                                                                   | 0.65V <sub>DD</sub> |      | V <sub>DD</sub> + 0.4 | V   |
| $V_{\text{IL}}$    | SR         | Ρ | Input low Level CMOS (Schmitt Trigger)                  | _                                                                                                   | -0.4                |      | 0.35V <sub>DD</sub>   | V   |
| V <sub>HYS</sub>   | сс         | С | Input hysteresis<br>CMOS<br>(Schmitt Trigger)           | _                                                                                                   | 0.1V <sub>DD</sub>  |      | _                     | V   |
|                    |            |   |                                                         | Push Pull, $I_{OL} = 2 \text{ mA}$ ,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | _                   | _    | 0.1V <sub>DD</sub>    |     |
| V <sub>OL</sub>    | сс         | Ρ | Output low level                                        | Push Pull, $I_{OL} = 1 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V =<br>$1^{(2)}$  | _                   | _    | 0.1V <sub>DD</sub>    | V   |
|                    |            |   |                                                         | Push Pull, $I_{OL} = 1 \text{ mA}$ ,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _                   | -    | 0.5                   |     |
|                    |            |   |                                                         | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                               | —                   |      | 10                    |     |
|                    |            |   |                                                         | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                               | —                   |      | 20                    |     |
| т                  | сс         | D | Output transition time output pin <sup>(3)</sup> MEDIUM | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0                              | —                   |      | 40                    |     |
| T <sub>tr</sub>    |            | U | configuration                                           | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                               | —                   |      | 12                    | n   |
|                    |            |   |                                                         | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                               | _                   |      | 25                    |     |
|                    |            |   |                                                         | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                              | _                   |      | 40                    |     |
| W <sub>FRST</sub>  | SR         | Ρ | RESET input filtered pulse                              | _                                                                                                   | —                   | _    | 40                    | n   |
| V <sub>NFRST</sub> | SR         | Ρ | RESET input not filtered pulse                          | _                                                                                                   | 1000                | _    | _                     | n   |
|                    |            | Ρ |                                                         | V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1                                                          | 10                  | —    | 150                   |     |
| I <sub>WPU</sub>   | сс         | D | Weak pull-up current                                    | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                                              | 10                  | —    | 150                   | μ   |
|                    | -          | Ρ | absolute value                                          | V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 1 <sup>(4)</sup>                                           | 10                  | _    | 250                   |     |

#### Table 25. **Reset electrical characteristics**

2. This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of the device reference manual).

3. CL includes device and package capacitance (CPKG < 5 pF).



 The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

# 4.8 **Power management electrical characteristics**

## 4.8.1 Voltage regulator electrical characteristics

The device implements an internal voltage regulator to generate the low voltage core supply  $V_{DD\_LV}$  from the high voltage ballast supply  $V_{DD\_BV}$ . The regulator itself is supplied by the common I/O supply  $V_{DD}$ . The following supplies are involved:

- HV: High voltage external power supply for voltage regulator module. This must be provided externally through V<sub>DD</sub> power pin.
- BV: High voltage external power supply for internal ballast module. This must be provided externally through V<sub>DD\_BV</sub> power pin. Voltage values should be aligned with V<sub>DD</sub>.
- LV: Low voltage internal power supply for core, FMPLL and Flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability capacitor. It is further split into four main domains to ensure noise isolation between critical LV modules within the device:
  - LV\_COR: Low voltage supply for the core. It is also used to provide supply for FMPLL through double bonding.
  - LV\_CFLA: Low voltage supply for code flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding.
  - LV\_DFLA: Low voltage supply for data flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding.
  - LV\_PLL: Low voltage supply for FMPLL. It is shorted to LV\_COR through double bonding.





### Figure 9. Voltage regulator capacitance connection

The internal voltage regulator requires external capacitance ( $C_{REGn}$ ) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH.

Each decoupling capacitor must be placed between each of the three  $V_{DD\_LV}/V_{SS\_LV}$  supply pairs to ensure stable voltage (see *Section 4.4: Recommended operating conditions*).

| Symbol            |     | с | Parameter                                          | Conditions <sup>(1)</sup>                                   | Value              |                    |     | Unit |
|-------------------|-----|---|----------------------------------------------------|-------------------------------------------------------------|--------------------|--------------------|-----|------|
| Symbol            |     | C | Faiametei                                          | Conditions                                                  | Min                | Тур                | Max | Unit |
| C <sub>REGn</sub> | SR  |   | Internal voltage regulator external<br>capacitance | —                                                           | 200                | —                  | 500 | nF   |
| R <sub>REG</sub>  | SR  | _ | Stability capacitor equivalent serial resistance   | Range:<br>10 kHz to 20 MHz                                  | _                  | _                  | 0.2 | W    |
| Carac             | SR  |   | Decoupling capacitance <sup>(2)</sup> ballast      | $V_{DD_BV}/V_{SS_LV}$ pair:<br>$V_{DD_BV}$ = 4.5 V to 5.5 V | 100 <sup>(3)</sup> | 470 <sup>(4)</sup> |     | nF   |
| C <sub>DEC1</sub> | SIX |   |                                                    | $V_{DD_BV}/V_{SS_LV}$ pair:<br>$V_{DD_BV} = 3 V$ to 3.6 V   | 400                | 470                |     |      |
| C <sub>DEC2</sub> | SR  |   | Decoupling capacitance regulator supply            | V <sub>DD</sub> /V <sub>SS</sub> pair                       | 10                 | 100                | _   | nF   |

 Table 26.
 Voltage regulator electrical characteristics



| Cumph of              |          | ( | Denemotor                                                               | Conditions <sup>(1)</sup>                             |      | Value |            | 11   |
|-----------------------|----------|---|-------------------------------------------------------------------------|-------------------------------------------------------|------|-------|------------|------|
| Symbol                |          | С | Parameter                                                               | Conditions                                            | Min  | Тур   | Max        | Unit |
| V <sub>MREG</sub>     | сс       | Т | Main regulator output voltage                                           | Before exiting from reset                             | _    | 1.32  | _          | V    |
|                       |          | Ρ |                                                                         | After trimming                                        | 1.16 | 1.28  |            |      |
| I <sub>MREG</sub>     | SR       | _ | Main regulator current provided to $V_{DD_LV}$ domain                   | —                                                     | _    | _     | 150        | mA   |
| 1 .                   | сс       | D | Main regulator module current                                           | I <sub>MREG</sub> = 200 mA                            | —    | _     | 2          | mA   |
| IMREGINT              |          |   | consumption                                                             | I <sub>MREG</sub> = 0 mA                              | —    | _     | 1          | ШA   |
| V <sub>LPREG</sub>    | СС       | Ρ | Low-power regulator output voltage                                      | After trimming                                        | 1.16 | 1.28  |            | V    |
| I <sub>LPREG</sub>    | SR       | _ | Low-power regulator current provided to V <sub>DD_LV</sub> domain       | —                                                     | _    | _     | 15         | mA   |
|                       | сс       | D | Low-power regulator module current                                      | I <sub>LPREG</sub> = 15 mA;<br>T <sub>A</sub> = 55 °C | _    | _     | 600        |      |
| I <sub>LPREGINT</sub> |          | _ | consumption                                                             | I <sub>LPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C  | _    | 5     | _          | μA   |
| V <sub>ULPREG</sub>   | сс       | Ρ | Ultra low power regulator output voltage                                | After trimming                                        | 1.16 | 1.28  | _          | V    |
| I <sub>ULPREG</sub>   | SR       |   | Ultra low power regulator current provided to V <sub>DD_LV</sub> domain | —                                                     | _    | _     | 5          | mA   |
| 1                     | <u> </u> | 6 | Ultra low power regulator module                                        | I <sub>ULPREG</sub> = 5 mA;<br>T <sub>A</sub> = 55 °C | _    | _     | 100        |      |
| IULPREGINT            | СС       | D | current consumption                                                     | I <sub>ULPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C | _    | 2     | _          | μA   |
| I <sub>DD_BV</sub>    | сс       | D | In-rush average current on $V_{DD_BV}$ during power-up <sup>(5)</sup>   | _                                                     | _    | _     | 300<br>(6) | mA   |

Table 26. Voltage regulator electrical characteristics (continued)

1. V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = –40 to 125 °C, unless otherwise specified

2. This capacitance value is driven by the constraints of the external voltage regulator supplying the V<sub>DD\_BV</sub> voltage. A typical value is in the range of 470 nF.

3. This value is acceptable to guarantee operation from 4.5 V to 5.5 V

4. External regulator and capacitance circuitry must be capable of providing I<sub>DD\_BV</sub> while maintaining supply V<sub>DD\_BV</sub> in operating range.

5. In-rush average current is seen only for short time during power-up and on standby exit (maximum 20 µs, depending on external capacitances to be loaded).

 The duration of the in-rush current depends on the capacitance placed on LV pins. BV decoupling capacitors must be sized accordingly. Refer to I<sub>MREG</sub> value for minimum amount of current to be provided in cc.



## 4.8.2 Low voltage detector electrical characteristics

The device implements a power-on reset (POR) module to ensure correct power-up initialization, as well as five low voltage detectors (LVDs) to monitor the  $V_{DD}$  and the  $V_{DD_{-LV}}$  voltage while device is supplied:

- POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_POR in device reference manual)
- LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD27 in device reference manual)
- LVDHV3B monitors V<sub>DD\_BV</sub> to ensure device reset below minimum functional supply (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD27\_VREG in device reference manual)
- LVDHV5 monitors V<sub>DD</sub> when application uses device in the 5.0 V ± 10% range (refer to RGM Functional Event Status (RGM\_FES) Register flag F\_LVD45 in device reference manual)
- LVDLVCOR monitors power domain No. 1 (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD12\_PD1 in device reference manual)
- LVDLVBKP monitors power domain No. 0 (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD12\_PD0 in device reference manual)

Note: When enabled, power domain No. 2 is monitored through LVDLVBKP.



#### Figure 10. Low voltage detector vs reset



| Symbol                 |    | ~ | Parameter                                   | Conditions <sup>(1)</sup> |      | Value |      | Unit |
|------------------------|----|---|---------------------------------------------|---------------------------|------|-------|------|------|
| Symbol                 |    | С | Falameter                                   | Conditions                | Min  | Тур   | Max  | Unit |
| V <sub>PORUP</sub>     | SR | Ρ | Supply for functional POR module            |                           | 1.0  | _     | 5.5  |      |
| V <sub>PORH</sub>      | СС | Ρ | Power-on reset threshold                    |                           | 1.5  | _     | 2.6  |      |
| V <sub>LVDHV3H</sub>   | СС | Т | LVDHV3 low voltage detector high threshold  |                           | _    | _     | 2.95 |      |
| V <sub>LVDHV3L</sub>   | СС | Ρ | LVDHV3 low voltage detector low threshold   |                           | 2.7  | _     | 2.9  |      |
| V <sub>LVDHV3BH</sub>  | СС | Ρ | LVDHV3B low voltage detector high threshold | T <sub>A</sub> = 25 °C,   | _    | _     | 2.95 | v    |
| V <sub>LVDHV3BL</sub>  | СС | Ρ | LVDHV3B low voltage detector low threshold  | after trimming            | 2.7  | _     | 2.9  | v    |
| V <sub>LVDHV5H</sub>   | СС | Т | LVDHV5 low voltage detector high threshold  |                           | _    | _     | 4.5  |      |
| V <sub>LVDHV5L</sub>   | СС | Ρ | LVDHV5 low voltage detector low threshold   |                           | 3.8  | _     | 4.4  |      |
| V <sub>LVDLVCORL</sub> | СС | Ρ | LVDLVCOR low voltage detector low threshold |                           | 1.08 | _     | 1.16 |      |
| V <sub>LVDLVBKPL</sub> | СС | Ρ | LVDLVBKP low voltage detector low threshold |                           | 1.08 | _     | 1.16 |      |

Table 27. Low voltage detector electrical characteristics

1.  $V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_A$  = –40 to 125 °C, unless otherwise specified

# 4.9 Power consumption

*Table 28* provides DC electrical characteristics for significant application modes. These values are indicative values; actual consumption depends on the application.

Table 28.Power consumption on VDD\_BV and VDD\_HV

| Symbo                             |     | с | Deremeter                                          | Condition                       | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |     | Unit |                                                         |      |
|-----------------------------------|-----|---|----------------------------------------------------|---------------------------------|--------------------------------------------------------|-----|------|---------------------------------------------------------|------|
| Symbo                             | 1   | C | Parameter                                          | Condition                       | 5` ′                                                   | Min | Тур  | Max                                                     | Unit |
| I <sub>DDMAX</sub> <sup>(2)</sup> | сс  | D | RUN mode maximum<br>average current                | _                               |                                                        | _   | 115  | 140<br>(3)                                              | mA   |
|                                   |     | Т |                                                    | f <sub>CPU</sub> = 8 MHz        |                                                        | _   | 12   | _                                                       |      |
|                                   |     | Т |                                                    | f <sub>CPU</sub> = 16 MHz       |                                                        |     | 27   |                                                         |      |
| I <sub>DDRUN</sub> <sup>(4)</sup> | сс  | Т | RUN mode typical average<br>current <sup>(5)</sup> | f <sub>CPU</sub> = 32 MHz       |                                                        | _   | 43   | 140<br>(3)                                              | mA   |
|                                   |     | Ρ |                                                    | f <sub>CPU</sub> = 48 MHz       |                                                        | _   | 56   | 100                                                     |      |
|                                   |     | Ρ |                                                    | f <sub>CPU</sub> = 64 MHz       |                                                        | _   | 70   | 125                                                     |      |
|                                   | ~~~ | С |                                                    | Slow internal RC                | T <sub>A</sub> = 25 °C                                 | _   | 10   | 18                                                      |      |
| IDDHALT                           | CC  | Ρ | HALT mode current <sup>(6)</sup>                   | oscillator (128 kHz)<br>running | T <sub>A</sub> = 125 °C                                |     | 17   | 28                                                      | mA   |
|                                   |     | Ρ |                                                    |                                 | T <sub>A</sub> = 25 °C                                 |     | 350  | 900<br>(8)                                              | μA   |
|                                   |     | D | (7)                                                | Slow internal RC                | T <sub>A</sub> = 55 °C                                 | _   | 750  | _                                                       |      |
| IDDSTOP                           | СС  | D | STOP mode current <sup>(7)</sup>                   | oscillator (128 kHz)<br>running | T <sub>A</sub> = 85 °C                                 |     | 2    | 7                                                       |      |
|                                   |     | D |                                                    |                                 | T <sub>A</sub> = 105 °C                                | —   | 4    | <br>100<br>125<br>18<br>28<br>900<br>(8)<br><br>7<br>10 | mA   |
|                                   |     | Ρ |                                                    |                                 | T <sub>A</sub> = 125 °C                                |     | 7    | 14                                                      |      |



| Symbo                 | 1  | с | Parameter                             | Condition            | s(1)                                                                | ,   |     | Unit                    |      |
|-----------------------|----|---|---------------------------------------|----------------------|---------------------------------------------------------------------|-----|-----|-------------------------|------|
| Symbo                 | 1  | C | Faiametei                             | Condition            | 5.7                                                                 | Min | Тур | 1000<br>1700<br>60<br>— | Unit |
|                       |    | Ρ |                                       |                      | T <sub>A</sub> = 25 °C                                              | —   | 30  | 100                     |      |
|                       |    |   |                                       | Slow internal RC     | T <sub>A</sub> = 55 °C                                              | —   | 75  |                         |      |
| I <sub>DDSTDBY2</sub> | СС | D | STANDBY2 mode current <sup>(9)</sup>  | oscillator (128 kHz) | T <sub>A</sub> = 85 °C                                              | _   | 180 | 700                     | μΑ   |
|                       |    | D |                                       | running              | T <sub>A</sub> = 105 °C                                             | _   | 315 | 1000                    |      |
|                       |    | Ρ |                                       |                      | T <sub>A</sub> = 125 °C                                             | _   | 560 | 1700                    |      |
|                       |    | Т |                                       |                      | $T_{A} = 105 °C - 3$<br>$T_{A} = 125 °C - 5$<br>$T_{A} = 25 °C - 2$ |     | 20  | 60                      |      |
|                       |    | D |                                       | Slow internal RC     | T <sub>A</sub> = 55 °C                                              | _   | 45  | —                       |      |
| I <sub>DDSTDBY1</sub> | СС | D | STANDBY1 mode current <sup>(10)</sup> | oscillator (128 kHz) | T <sub>A</sub> = 85 °C                                              | _   | 100 | 350                     | μA   |
|                       |    | D |                                       | running              | T <sub>A</sub> = 105 °C                                             | _   | 165 | 500                     |      |
|                       |    | D |                                       |                      | T <sub>A</sub> = 125 °C                                             | _   | 280 | 900                     |      |

#### Table 28. Power consumption on VDD\_BV and VDD\_HV (continued)

1.  $V_{DD}$  = 3.3 V ± 10% / 5.0 V ± 10%,  $T_A$  = -40 to 125 °C, unless otherwise specified

2. Running consumption does not include I/Os toggling which is highly dependent on the application. The given value is thought to be a worst case value with all peripherals running, and code fetched from code flash while modify operation ongoing on data flash. Notice that this value can be significantly reduced by application: switch off not used peripherals (default), reduce peripheral frequency through internal prescaler, fetch from RAM most used functions, use low power mode when possible.

- 3. Higher current may be sunk by device during power-up and standby exit. Please refer to in-rush average current in *Table 26.*
- 4. RUN current measured with typical application with accesses on both Flash and RAM.
- Only for the "P" classification: Data and Code Flash in Normal Power. Code fetched from RAM: Serial IPs CAN and LIN in loop back mode, DSPI as Master, PLL as system clock (4 x Multiplier) peripherals on (eMIOS/CTU/ADC) and running at max frequency, periodic SW/WDG timer reset enabled.
- 6. Data Flash Power Down. Code Flash in Low Power. SIRC 128 kHz and FIRC 16 MHz on. 10 MHz XTAL clock. FlexCAN: instances: 0, 1, 2 ON (clocked but not reception or transmission), instances: 4, 5, 6 clocks gated. LINFlex: instances: 0, 1, 2 ON (clocked but not reception or transmission), instance: 3 to 9 clocks gated. eMIOS: instance: 0 ON (16 channels on PA[0]-PA[11] and PC[12]-PC[15]) with PWM 20 kHz, instance: 1 clock gated. DSPI: instance: 0 (clocked but no communication), instance: 1 to 5 clocks gated. RTC/API ON. PIT ON. STM ON. ADC1 OFF. ADC0 ON but no conversion except two analog watchdogs.
- 7. Only for the "P" classification: No clock, FIRC 16 MHz off, SIRC 128 kHz on, PLL off, HPvreg off, ULPVreg/LPVreg on. All possible peripherals off and clock gated. Flash in power down mode.
- 8. When going from RUN to STOP mode and the core consumption is > 6 mA, it is normal operation for the main regulator module to be kept on by the on-chip current monitoring circuit. This is most likely to occur with junction temperatures exceeding 125 °C and under these circumstances, it is possible for the current to initially exceed the maximum STOP specification by up to 2 mA. After entering stop, the application junction temperature will reduce to the ambient level and the main regulator will be automatically switched off when the load current is below 6 mA.
- Only for the "P" classification: ULPreg on, HP/LPVreg off, 32 KB RAM on, device configured for minimum consumption, all
  possible modules switched off.
- 10. ULPreg on, HP/LPVreg off, 8 KB RAM on, device configured for minimum consumption, all possible modules switched off.



# 4.10 Flash memory electrical characteristics

## 4.10.1 **Program/erase characteristics**

Table 29 shows the program and erase characteristics.

 Table 29.
 Program and erase specifications

|                          |    |    |                                                   |            |     | V                 | alue                  |            |      |   |   |   |      |
|--------------------------|----|----|---------------------------------------------------|------------|-----|-------------------|-----------------------|------------|------|---|---|---|------|
| Symbol                   | _  | с  | Parameter                                         | Conditions | Min | <b>Тур</b><br>(1) | Initial<br>max<br>(2) | Max<br>(3) | Unit |   |   |   |      |
| <b>t</b> .               |    |    | Double word (64 bits) program time <sup>(4)</sup> | Code Flash |     | 18                | 50                    | 500        | 116  |   |   |   |      |
| t <sub>dwprogram</sub>   |    |    |                                                   | Data Flash |     | 22                | 50                    | 500        | μs   |   |   |   |      |
| <b>t</b>                 |    |    | 16 KB block preprogram and erase time             | Code Flash |     | 200               | 500                   | 5000       | ms   |   |   |   |      |
| t <sub>16Kpperase</sub>  |    | С  | To ND block preprogram and erase time             | Data Flash |     | 300               | 500                   | 3000       | 1115 |   |   |   |      |
| +                        |    | C  | 32 KB block preprogram and erase time             | Code Flash |     | 300               | 600                   | 5000       | ms   |   |   |   |      |
| t <sub>32Kpperase</sub>  | СС |    | 52 KB block preprogram and erase time             | Data Flash |     | 400               | 000                   | 5000       | 1115 |   |   |   |      |
| +                        |    |    | 128 KB block preprogram and erase time            | Code Flash |     | 600               | 1300                  | 7500       | ms   |   |   |   |      |
| t <sub>128Kpperase</sub> |    |    | 120 KB block preprogram and erase time            | Data Flash | _   | 800               | 1300                  | 7500       | 1115 |   |   |   |      |
| t <sub>esus</sub>        |    | D  | Erase Suspend Latency                             | —          | —   |                   | 30                    | 30         | μs   |   |   |   |      |
| +                        |    | C  | Erasa Suspand Paguast Pata                        | Code Flash | 20  | _                 | —                     | _          | ms   |   |   |   |      |
| t <sub>esrt</sub>        |    | CE | CE                                                | С          | С   |                   |                       | Data Flash | 10   | _ | _ | — | 1115 |

1. Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization.

2. Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage.

3. The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed.

4. Actual hardware programming times. This does not include software overhead.

#### Table 30. Flash module life

| Symbol |    | с | Poromotor                                                                                                                 | Conditions |        | Value  | Value |        |  |
|--------|----|---|---------------------------------------------------------------------------------------------------------------------------|------------|--------|--------|-------|--------|--|
| Symbo  | 1  | C | C Parameter Conditions                                                                                                    |            | Min    | Тур    | Max   | Unit   |  |
| P/E    | сс | с | Number of program/erase<br>cycles per block for 16 KB<br>blocks over the operating<br>temperature range (T <sub>J</sub> ) | —          | 100000 | _      |       | cycles |  |
| P/E    | сс | с | Number of program/erase<br>cycles per block for 32 KB<br>blocks over the operating<br>temperature range (T <sub>J</sub> ) | _          | 10000  | 100000 | _     | cycles |  |



| Table 30. Flash | module life |
|-----------------|-------------|
|-----------------|-------------|

| Cumha     | Quarter 0 |   | Deveneeter                                                                                                                 | Conditions                                |      | 11     |     |        |
|-----------|-----------|---|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|--------|-----|--------|
| Symbo     | 1         | С | Parameter                                                                                                                  | Conditions                                | Min  | Тур    | Max | Unit   |
| P/E       | сс        | С | Number of program/erase<br>cycles per block for 128 KB<br>blocks over the operating<br>temperature range (T <sub>J</sub> ) | _                                         | 1000 | 100000 |     | cycles |
|           |           |   |                                                                                                                            | Blocks with<br>0–1000 P/E cycles          | 20   | _      | _   | years  |
| Retention | сс        | с | Minimum data retention at<br>85 °C average ambient<br>temperature <sup>(1)</sup>                                           | Blocks with<br>1001–10000 P/E<br>cycles   | 10   | _      | _   | years  |
|           |           |   |                                                                                                                            | Blocks with<br>10001–100000 P/E<br>cycles | 5    | _      | _   | years  |

1. Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range.

ECC circuitry provides correction of single bit faults and is used to improve further automotive reliability results. Some units will experience single bit corrections throughout the life of the product with no impact to product reliability.

Table 31.Flash read access timing

| Symbol            | l  | С | Parameter                           | Conditions <sup>(1)</sup> | Max | Unit |
|-------------------|----|---|-------------------------------------|---------------------------|-----|------|
|                   |    | Ρ |                                     | 2 wait states             | 64  |      |
| f <sub>READ</sub> | СС | С | Maximum frequency for Flash reading | 1 wait state              | 40  | MHz  |
|                   |    | С |                                     | 0 wait states             | 20  |      |

1.  $V_{DD}$  = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

## 4.10.2 Flash power supply DC characteristics

Table 32 shows the power supply DC characteristics on external supply.

| Symph               | - I | Parameter                                                                                            | Conditions                                                                | .(1)                                  |     | Value |     | Unit |
|---------------------|-----|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------|-----|-------|-----|------|
| Symbo               | וט  | Parameter                                                                                            | Conditions                                                                | , , , , , , , , , , , , , , , , , , , | Min | Тур   | Max | Unit |
| I <sub>CFREAD</sub> | сс  | Sum of the current consumption on                                                                    | Flash module read                                                         | Code Flash                            | _   | _     | 33  | mA   |
| IDFREAD             |     | $V_{\text{DD\_HV}}$ and $V_{\text{DD\_BV}}$ on read access                                           | on read access f <sub>CPU</sub> = 64 MHz                                  | Data Flash                            | _   | _     | 33  | ШA   |
| I <sub>CFMOD</sub>  |     |                                                                                                      | Program/Erase                                                             | Code Flash                            | _   | —     | 52  |      |
| I <sub>DFMOD</sub>  | сс  | Sum of the current consumption on $V_{DD_HV}$ and $V_{DD_BV}$ on matrix modification (program/erase) | on-going while<br>reading<br>Flash registers<br>f <sub>CPU</sub> = 64 MHz | Data Flash                            | _   | _     | 33  | mA   |



|  | Symbol             |    | Parameter                                                                 | Conditions |            | - Unit |     |     |      |
|--|--------------------|----|---------------------------------------------------------------------------|------------|------------|--------|-----|-----|------|
|  |                    |    | Falameter                                                                 | Conditions | . ,        | Min    | Тур | Max | Unit |
|  | I <sub>CFLPW</sub> |    | Sum of the current consumption on                                         |            | Code Flash | —      | —   | 1.1 | mA   |
|  | I <sub>DFLPW</sub> | CC | $V_{DD_{HV}}$ and $V_{DD_{BV}}$ during Flash low power mode               |            | Data Flash |        |     | 900 | μΑ   |
|  | I <sub>CFPWD</sub> |    | Sum of the current consumption on                                         |            | Code Flash |        |     | 150 |      |
|  | I <sub>DFPWD</sub> | CC | CC V <sub>DD_HV</sub> and V <sub>DD_BV</sub> during Flash power down mode | _          | Data Flash | _      |     | 150 | μA   |

Table 32. Flash power supply DC electrical characteristics (continued)

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified

# 4.10.3 Start-up/Switch-off timings

## Table 33. Start-up time/Switch-off time

| Symbol                  |    | C Parameter Conditions <sup>(1</sup> |                                                 | Conditions <sup>(1)</sup> | Value |     |     | Unit |
|-------------------------|----|--------------------------------------|-------------------------------------------------|---------------------------|-------|-----|-----|------|
| Symbol C                |    | C                                    | Falameter                                       | Conditions                | Min   | Тур | Max | Onit |
| t <sub>FLARSTEXIT</sub> | CC | Т                                    | Delay for Flash module to exit reset mode       | —                         | —     | -   | 125 |      |
| t <sub>FLALPEXIT</sub>  | СС | Т                                    | Delay for Flash module to exit low-power mode   | —                         | _     | -   | 0.5 |      |
| t <sub>FLAPDEXIT</sub>  | СС | Т                                    | Delay for Flash module to exit power-down mode  | —                         | —     | -   | 30  | μs   |
| t <sub>FLALPENTRY</sub> | CC | Т                                    | Delay for Flash module to enter low-power mode  | —                         | —     | —   | 0.5 |      |
| t <sub>FLAPDENTRY</sub> | СС | Т                                    | Delay for Flash module to enter power-down mode | —                         | _     | —   | 1.5 |      |

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified

# 4.11 Electromagnetic compatibility (EMC) characteristics

Susceptibility tests are performed on a sample basis during product characterization.

# 4.11.1 Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.



Therefore it is recommended that the user apply EMC software optimization and prequalification tests in relation with the EMC level requested for the application.

- Software recommendations The software flowchart must include the management of runaway conditions such as:
  - Corrupted program counter
  - Unexpected reset
  - Critical data corruption (control registers...)
- Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note *Software Techniques For Improving Microcontroller EMC Performance* (AN1015)).

## 4.11.2 Electromagnetic interference (EMI)

The product is monitored in terms of emission based on a typical application. This emission test conforms to the IEC61967-1 standard, which specifies the general conditions for EMI measurements.

| Symbo              | al | С | Parameter             | Conditic                                                                                    |                                     | Value |      |      | Unit |  |
|--------------------|----|---|-----------------------|---------------------------------------------------------------------------------------------|-------------------------------------|-------|------|------|------|--|
| Symbo              |    | 0 | Farameter             | Conditions                                                                                  |                                     | Min   | Тур  | Max  | onin |  |
| —                  | SR | — | Scan range            | —                                                                                           |                                     | 0.150 |      | 1000 | MHz  |  |
| f <sub>CPU</sub>   | SR | _ | Operating frequency   | —                                                                                           |                                     |       | 64   | _    | MHz  |  |
| V <sub>DD_LV</sub> | SR | _ | LV operating voltages | _                                                                                           |                                     |       | 1.28 | _    | V    |  |
|                    |    |   |                       | V <sub>DD</sub> = 5 V, T <sub>A</sub> = 25 °C,<br>LQFP144 package                           | No PLL frequency modulation         |       |      | 18   | dBµV |  |
| S <sub>EMI</sub>   | сс | Т | Peak level            | Test conforming to IEC<br>61967-2,<br>f <sub>OSC</sub> = 8 MHz/f <sub>CPU</sub> =<br>64 MHz | ± 2% PLL<br>frequency<br>modulation | _     | _    | 14   | dBµV |  |

Table 34.EMI radiated emission measurement  $^{(1)(2)}$ 

1. EMI testing and I/O port waveforms per IEC 61967-1, -2, -4

2. For information on conducted emission and susceptibility measurement (norm IEC 61967-4), please contact your local marketing representative.

# 4.11.3 Absolute maximum ratings (electrical sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity.

## Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n + 1) supply pin). This test



conforms to the AEC-Q100-002/-003/-011 standard. For more details, refer to the application note *Electrostatic Discharge Sensitivity Measurement* (AN1181).

Table 35. ESD absolute maximum ratings<sup>(1)(2)</sup>

| Symbol                | Ratings                                               | Conditions                                           | Class | Max value <sup>(3)</sup> | Unit |  |
|-----------------------|-------------------------------------------------------|------------------------------------------------------|-------|--------------------------|------|--|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage<br>(Human Body Model) | $T_A = 25 \degree C$<br>conforming to AEC-Q100-002   | H1C   | 2000                     |      |  |
| V <sub>ESD(MM)</sub>  | Electrostatic discharge voltage (Machine Model)       | T <sub>A</sub> = 25 °C<br>conforming to AEC-Q100-003 | M2    | 200                      | V    |  |
|                       | Electrostatic discharge voltage                       | T <sub>A</sub> = 25 °C                               |       | 500                      |      |  |
| V <sub>ESD(CDM)</sub> | (Charged Device Model)                                | conforming to AEC-Q100-011                           | C3A   | 750<br>(corners)         |      |  |

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

2. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

3. Data based on characterization results, not tested in production

## Static latch-up (LU)

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with the EIA/JESD 78 IC latch-up standard.

#### Table 36.Latch-up results

| Symbol | Parameter             | Conditions                                       | Class      |
|--------|-----------------------|--------------------------------------------------|------------|
| LU     | Static laten-un class | $T_A = 125 \ ^{\circ}C$<br>conforming to JESD 78 | II level A |

# 4.12 Fast external crystal oscillator (4 to 16 MHz) electrical characteristics

The device provides an oscillator/resonator driver. *Figure 11* describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator.

*Table 37* provides the parameter description of 4 MHz to 16 MHz crystals used for the design simulations.





| Table 37. | Crystal | description |
|-----------|---------|-------------|
|-----------|---------|-------------|

| Nominal<br>frequency<br>(MHz) | NDK crystal<br>reference | Crystal<br>equivalent<br>series<br>resistance<br>ESR Ω | Crystal<br>motional<br>capacitance<br>(C <sub>m</sub> ) fF | Crystal<br>motional<br>inductance<br>(L <sub>m</sub> ) mH | Load on<br>xtalin/xtalout<br>C1 = C2<br>(pF) <sup>(1)</sup> | Shunt<br>capacitance<br>between<br>xtalout<br>and xtalin<br>C0 <sup>(2)</sup> (pF) |
|-------------------------------|--------------------------|--------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------|
| 4                             | NX8045GB                 | 300                                                    | 2.68                                                       | 591.0                                                     | 21                                                          | 2.93                                                                               |
| 8                             |                          | 300                                                    | 2.46                                                       | 160.7                                                     | 17                                                          | 3.01                                                                               |
| 10                            | NX5032GA                 | 150                                                    | 2.93                                                       | 86.6                                                      | 15                                                          | 2.91                                                                               |
| 12                            |                          | 120                                                    | 3.11                                                       | 56.5                                                      | 15                                                          | 2.93                                                                               |
| 16                            |                          | 120                                                    | 3.90                                                       | 25.3                                                      | 10                                                          | 3.00                                                                               |

1. The values specified for C1 and C2 are the same as used in simulations. It should be ensured that the testing includes all the parasitics (from the board, probe, crystal, etc.) as the AC / transient behavior depends upon them.

2. The value of C0 specified here includes 2 pF additional capacitance for parasitics (to be seen with bond-pads, package, etc.).





Figure 12. Fast external crystal oscillator (4 to 16 MHz) timing diagram

| Symbol                            |    | с | Parameter                                     | Conditions <sup>(1)</sup>                                          |     | Value                    |                                                    | Unit    |   |   |   |
|-----------------------------------|----|---|-----------------------------------------------|--------------------------------------------------------------------|-----|--------------------------|----------------------------------------------------|---------|---|---|---|
| Symbo                             | 1  | C | Farameter                                     | Conditions                                                         | Min | Тур                      | Max                                                | Onic    |   |   |   |
| f <sub>FXOSC</sub>                | SR | _ | Fast external crystal<br>oscillator frequency | _                                                                  | 4.0 | _                        | 16.0                                               | MHz     |   |   |   |
| -                                 | сс | с |                                               | $V_{DD} = 3.3 V \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 0 | 2.2 | _                        | 8.2                                                |         |   |   |   |
|                                   | сс | Ρ | Fast external crystal                         | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 0 | 2.0 |                          | 7.4                                                | mA/V    |   |   |   |
| 9 <sub>m</sub> Fxosc              | сс | с | transconductance                              | $V_{DD} = 3.3 V \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 1 | 2.7 | _                        | 9.7                                                | IIIAV V |   |   |   |
|                                   | сс | с | ;                                             | $V_{DD} = 5.0 V \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 1 | 2.5 | _                        | 9.2                                                |         |   |   |   |
| M                                 | сс |   |                                               |                                                                    | т   | Oscillation amplitude at | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | 1.3     | _ | _ | v |
| V <sub>FXOSC</sub>                |    |   | EXTAL                                         | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1                | 1.3 | _                        | _                                                  | v       |   |   |   |
| V <sub>FXOSCOP</sub>              | сс | С | Oscillation operating point                   | _                                                                  | _   | 0.95                     | _                                                  | V       |   |   |   |
| I <sub>FXOSC</sub> <sup>(2)</sup> | сс | т | Fast external crystal oscillator consumption  | _                                                                  | —   | 2                        | 3                                                  | mA      |   |   |   |



| Symbol                  |                               | с                        | Parameter                                           | Conditions <sup>(1)</sup>                          |                     | Value |                       | 11 |
|-------------------------|-------------------------------|--------------------------|-----------------------------------------------------|----------------------------------------------------|---------------------|-------|-----------------------|----|
| Symbol                  | Symbol C Parameter Conditions |                          | Conditions                                          | Min                                                | Тур                 | Max   | Unit                  |    |
| +                       | <u> </u>                      | т                        | Fast external crystal                               | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | —                   | —     | 6                     | ms |
| t <sub>FXOSCSU</sub> CC |                               | oscillator start-up time | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | _                                                  | _                   | 1.8   | 1115                  |    |
| V <sub>IH</sub>         | SR                            | Ρ                        | Input high level CMOS<br>(Schmitt Trigger)          | Oscillator bypass mode                             | 0.65V <sub>DD</sub> |       | V <sub>DD</sub> + 0.4 | V  |
| V <sub>IL</sub>         | SR                            | Ρ                        | Input low level CMOS<br>(Schmitt Trigger)           | Oscillator bypass mode                             | -0.4                |       | 0.35V <sub>DD</sub>   | V  |

| Table 38. | Fast external crystal o | scillator (4 to 16 MHz | ) electrical characteristics ( | continued) |
|-----------|-------------------------|------------------------|--------------------------------|------------|
|           |                         |                        |                                |            |

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified.

2. Stated values take into account only analog module consumption but not the digital contributor (clock tree and enabled peripherals).

# 4.13 Slow external crystal oscillator (32 kHz) electrical characteristics

The device provides a low power oscillator/resonator driver.

## Figure 13. Crystal oscillator and resonator connection scheme





## Figure 14. IEquivalent circuit of a quartz crystal



| Table 39. | Crystal motional | l characteristics <sup>(1)</sup> |
|-----------|------------------|----------------------------------|
| Table 33. | Grystal motional | i characteristics.               |

| Symbol                        | Parameter                                                                              |                                            |                                                                                                                                                                                                                                                                                                                                                                                                               |        | Value |      |  |
|-------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------|--|
| Symbol                        | Farameter                                                                              | Conditions                                 | Min                                                                                                                                                                                                                                                                                                                                                                                                           | Тур    | Max   | Unit |  |
| L <sub>m</sub>                | Motional inductance                                                                    | —                                          | _                                                                                                                                                                                                                                                                                                                                                                                                             | 11.796 | _     | KH   |  |
| C <sub>m</sub>                | Motional capacitance                                                                   | —                                          | _                                                                                                                                                                                                                                                                                                                                                                                                             | 2      | _     | fF   |  |
| C1/C2                         | Load capacitance at OSC32K_XTAL and OSC32K_EXTAL with respect to ground <sup>(2)</sup> | —                                          | 18                                                                                                                                                                                                                                                                                                                                                                                                            | _      | 28    | pF   |  |
|                               |                                                                                        | AC coupled at C0 = $2.85 \text{ pF}^{(4)}$ |                                                                                                                                                                                                                                                                                                                                                                                                               | —      | 65    |      |  |
| R <sub>m</sub> <sup>(3)</sup> | Motional resistance                                                                    | AC coupled at C0 = 4.9 $pF^{(4)}$          | _                                                                                                                                                                                                                                                                                                                                                                                                             | _      | 50    | kW   |  |
| rm''                          |                                                                                        | AC coupled at C0 = 7.0 $pF^{(4)}$          |                                                                                                                                                                                                                                                                                                                                                                                                               | —      | 35    | r.vv |  |
|                               |                                                                                        | AC coupled at C0 = 9.0 $pF^{(4)}$          | Min         Typ         Max           —         —         11.796         —           —         —         11.796         —           —         —         2         —           —         18         —         28           at C0 = 2.85 pF <sup>(4)</sup> —         —         65           at C0 = 4.9 pF <sup>(4)</sup> —         —         50           at C0 = 7.0 pF <sup>(4)</sup> —         —         35 |        |       |      |  |

1. The crystal used is Epson Toyocom MC306.

2. This is the recommended range of load capacitance at OSC32K\_XTAL and OSC32K\_EXTAL with respect to ground. It includes all the parasitics due to board traces, crystal and package.

3. Maximum ESR (Rm) of the crystal is 50 k $\!\Omega$ 

4. C0 Includes a parasitic capacitance of 2.0 pF between OSC32K\_XTAL and OSC32K\_EXTAL pins.







## Figure 15. Slow external crystal oscillator (32 kHz) timing diagram

| Table 40. | Slow external cr | vstal oscillator ( | 32 kHz)  | electrical characteristics |
|-----------|------------------|--------------------|----------|----------------------------|
|           |                  | yotar ocomator (   | <u> </u> |                            |

| Symbol                 | I  | С | Parameter                                      | Conditions <sup>(1)</sup> | Value |        |                  | Unit |
|------------------------|----|---|------------------------------------------------|---------------------------|-------|--------|------------------|------|
| Symbol                 | l  | C | Falameter                                      | Conditions                | Min   | Тур    | Max              | Unit |
| f <sub>SXOSC</sub>     | SR |   | Slow external crystal oscillator frequency     | —                         | 32    | 32.768 | 40               | kHz  |
| V <sub>SXOSC</sub>     | CC | Т | Oscillation amplitude                          | —                         | _     | 2.1    | _                | V    |
| I <sub>SXOSCBIAS</sub> | СС | Т | Oscillation bias current                       | —                         |       | 2.5    |                  | μA   |
| I <sub>sxosc</sub>     | сс | т | Slow external crystal oscillator consumption   | _                         | _     | _      | 8                | μA   |
| tsxoscsu               | СС | Т | Slow external crystal oscillator start-up time | —                         |       | _      | 2 <sup>(2)</sup> | s    |

1.  $V_{DD}$  = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. Values are specified for no neighbor GPIO pin activity. If oscillator is enabled (OSC32K\_XTAL and OSC32K\_EXTAL pins), neighboring pins should not toggle.

2. Start-up time has been measured with EPSON TOYOCOM MC306 crystal. Variation may be seen with other crystal.

# 4.14 **FMPLL** electrical characteristics

The device provides a frequency modulated phase locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver.

## Table 41. FMPLL electrical characteristics

| Symbol             |    | ر<br>د | Parameter                                       | Conditions <sup>(1)</sup> | Value |     |      | Unit |
|--------------------|----|--------|-------------------------------------------------|---------------------------|-------|-----|------|------|
| Synno              | 01 | 0      | ratameter                                       | Min Typ Max               |       | Max | onin |      |
| f <sub>PLLIN</sub> | SR | _      | FMPLL reference clock <sup>(2)</sup>            | _                         | 4     | —   | 64   | MHz  |
| $\Delta_{PLLIN}$   | SR |        | FMPLL reference clock duty cycle <sup>(2)</sup> | _                         | 40    |     | 60   | %    |



| Symb                            | Symbol |   | Parameter                                  | Conditions <sup>(1)</sup>                          |        | Value                                         |                   | Unit |  |     |     |
|---------------------------------|--------|---|--------------------------------------------|----------------------------------------------------|--------|-----------------------------------------------|-------------------|------|--|-----|-----|
| Symb                            | 01     | С | Falameter                                  | Conditions                                         | Min    | Тур                                           | Max               |      |  |     |     |
| f <sub>PLLOUT</sub>             | сс     | Ρ | FMPLL output clock<br>frequency            | _                                                  | 16     | _                                             | 64                | MHz  |  |     |     |
| f <sub>VCO</sub> <sup>(3)</sup> |        |   | <u> </u>                                   | сс                                                 | Ρ      | VCO frequency without<br>frequency modulation | _                 | 256  |  | 512 | MHz |
| VCO`                            |        | P | VCO frequency with<br>frequency modulation | _                                                  | 245.76 |                                               | 532.48            |      |  |     |     |
| f <sub>CPU</sub>                | SR     | — | System clock frequency                     | —                                                  | —      | _                                             | 64 <sup>(4)</sup> | MHz  |  |     |     |
| f <sub>FREE</sub>               | СС     | Ρ | Free-running frequency                     | —                                                  | 20     | _                                             | 150               | MHz  |  |     |     |
| t <sub>LOCK</sub>               | сс     | Ρ | FMPLL lock time                            | Stable oscillator<br>(f <sub>PLLIN</sub> = 16 MHz) |        | 40                                            | 100               | μs   |  |     |     |
| ∆t <sub>STJIT</sub>             | СС     |   | FMPLL short term jitter <sup>(5)</sup>     | f <sub>sys</sub> maximum                           | -4     | _                                             | 4                 | %    |  |     |     |
| $\Delta t_{\text{LTJIT}}$       | СС     |   | FMPLL long term jitter                     | f <sub>PLLCLK</sub> at 64 MHz, 4000 cycles         |        | _                                             | 10                | ns   |  |     |     |
| I <sub>PLL</sub>                | CC     | С | FMPLL consumption                          | T <sub>A</sub> = 25 °C                             | _      |                                               | 4                 | mA   |  |     |     |

 Table 41.
 FMPLL electrical characteristics (continued)

1.  $V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_A$  = –40 to 125 °C, unless otherwise specified

2. PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify  $f_{PLLIN}$  and  $\Delta_{PLLIN}$ .

3. Frequency modulation is considered  $\pm 4\%$ .

4. f<sub>CPU</sub> 64 MHz can be achieved only at up to 105 °C.

5. Short term jitter is measured on the clock rising edge at cycle n and n+4.

# 4.15 Fast internal RC oscillator (16 MHz) electrical characteristics

The device provides a 16 MHz main internal RC oscillator. This is used as the default clock at the power-up of the device.

| Symbol                              |    | С | Parameter                                                                   | Conditions <sup>(1)</sup>       | Value |     | Conditions <sup>(1)</sup> |      | Unit |
|-------------------------------------|----|---|-----------------------------------------------------------------------------|---------------------------------|-------|-----|---------------------------|------|------|
| Symbol                              | I  | C | Falameter                                                                   | Conditions                      | Min   | Тур | Max                       | Unit |      |
| f                                   | CC | Ρ | Fast internal RC oscillator                                                 | T <sub>A</sub> = 25 °C, trimmed | —     | 16  | _                         | MHz  |      |
| f <sub>FIRC</sub>                   | SR |   | high frequency                                                              | —                               | 12    |     | 20                        |      |      |
| I <sub>FIRCRUN</sub> <sup>(2)</sup> | сс | т | Fast internal RC oscillator<br>high frequency current in<br>running mode    | T <sub>A</sub> = 25 °C, trimmed | _     | _   | 200                       | μA   |      |
| I <sub>FIRCPWD</sub>                | сс | D | Fast internal RC oscillator<br>high frequency current in<br>power down mode | T <sub>A</sub> = 25 °C          |       |     | 10                        | μA   |      |

 Table 42.
 Fast internal RC oscillator (16 MHz) electrical characteristics



| Symbol              |    | ~ | Deveneter                                                                                                                                                  | 6.                            | nditions <sup>(1)</sup> |     | Value |     | Unit<br>µA<br>µs<br>% |
|---------------------|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------|-----|-------|-----|-----------------------|
|                     |    | С | Parameter                                                                                                                                                  | Co                            | naitions                | Min | Тур   | Max | Unit                  |
|                     |    |   |                                                                                                                                                            |                               | sysclk = off            | —   | 500   | _   |                       |
|                     |    |   | Fast internal RC oscillator                                                                                                                                |                               | sysclk = 2 MHz          | —   | 600   | _   |                       |
| IFIRCSTOP           | СС | Т | high frequency and system                                                                                                                                  | T <sub>A</sub> = 25 °C        | sysclk = 4 MHz          | _   | 700   | _   | μA<br>μs              |
|                     |    |   | clock current in stop mode                                                                                                                                 |                               | sysclk = 8 MHz          | —   | 900   | _   |                       |
|                     |    |   |                                                                                                                                                            |                               | sysclk = 16 MHz         |     | 1250  | _   |                       |
| t <sub>FIRCSU</sub> | сс | С | Fast internal RC oscillator start-up time                                                                                                                  | V <sub>DD</sub> = 5.0 V ± 10% |                         | _   | 1.1   | 2.0 | μs                    |
|                     | сс | С | Fast internal RC oscillator<br>precision after software<br>trimming of f <sub>FIRC</sub>                                                                   | T <sub>A</sub> = 25 °C        |                         | -1  | _     | 1   | %                     |
|                     | сс | С | Fast internal RC oscillator trimming step                                                                                                                  | T <sub>A</sub> = 25 °C        |                         | _   | 1.6   |     | %                     |
|                     | сс | С | Fast internal RC oscillator<br>variation over temperature<br>and supply with respect to<br>$f_{FIRC}$ at $T_A = 25$ °C in high-<br>frequency configuration |                               |                         | -5  | _     | 5   | %                     |

| Table 42. | Fast internal RC oscillator (16 MHz) electrical chara | acteristics (continued) |
|-----------|-------------------------------------------------------|-------------------------|
|-----------|-------------------------------------------------------|-------------------------|

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified

2. This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON.

# 4.16 Slow internal RC oscillator (128 kHz) electrical characteristics

The device provides a 128 kHz low power internal RC oscillator. This can be used as the reference clock for the RTC module.

| Symphol                          |                                            | с                               | Parameter                                            | Conditions <sup>(1)</sup>                                |     | Value |     | Unit  |
|----------------------------------|--------------------------------------------|---------------------------------|------------------------------------------------------|----------------------------------------------------------|-----|-------|-----|-------|
| Symbo                            | 1                                          | C                               | Faidilleter                                          | Conditions                                               | Min | Тур   | Max | Unit  |
| f                                | force CC P Slow internal RC oscillator low | T <sub>A</sub> = 25 °C, trimmed | —                                                    | 128                                                      | —   | kHz   |     |       |
| f <sub>SIRC</sub>                | SR                                         |                                 | frequency                                            | —                                                        | 100 | —     | 150 | KI IZ |
| I <sub>SIRC</sub> <sup>(2)</sup> | сс                                         | с                               | Slow internal RC oscillator low<br>frequency current | T <sub>A</sub> = 25 °C, trimmed                          | _   | _     | 5   | μA    |
| t <sub>SIRCSU</sub>              | сс                                         | Р                               | Slow internal RC oscillator start-up time            | T <sub>A</sub> = 25 °C, V <sub>DD</sub> = 5.0 V ±<br>10% |     | 8     | 12  | μs    |



| Symbol             |    | с | Parameter                                                                                                                                            | Conditions <sup>(1)</sup>    | Value |     | Unit |      |
|--------------------|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------|-----|------|------|
| Symbol             |    | C | Farameter                                                                                                                                            | Conditions                   | Min   | Тур | Max  | Unit |
| $\Delta_{SIRCPRE}$ | сс | С | Slow internal RC oscillator precision after software trimming of f <sub>SIRC</sub>                                                                   | T <sub>A</sub> = 25 °C       | -2    | _   | 2    | %    |
|                    | сс | с | Slow internal RC oscillator trimming step                                                                                                            | —                            | _     | 2.7 | _    | /0   |
| $\Delta_{SIRCVAR}$ | сс | с | Slow internal RC oscillator variation in<br>temperature and supply with respect<br>to $f_{SIRC}$ at $T_A = 55$ °C in high<br>frequency configuration | High frequency configuration | -10   | _   | 10   | %    |

| Table 43. | Slow internal RC oscillator | (128 kHz) | electrical characteristics | (continued) |
|-----------|-----------------------------|-----------|----------------------------|-------------|
|           |                             |           |                            | (ooninaca)  |

1.  $V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_A$  = –40 to 125 °C, unless otherwise specified

2. This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON.

# 4.17 ADC electrical characteristics

# 4.17.1 Introduction

The device provides two Successive Approximation Register (SAR) analog-to-digital converters (10-bit and 12-bit).





Figure 16. ADC\_0 characteristic and error definitions

## 4.17.2 Input impedance and ADC accuracy

In the following analysis, the input circuit corresponding to the precise channels is considered.

To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source.

A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter



at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself.

In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance:  $C_S$  being substantially a switched capacitance, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with  $C_S$  equal to 3 pF, a resistance of 330 k $\Omega$  is obtained ( $R_{EQ} = 1 / (fc^*C_S)$ , where fc represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on  $C_S$ ) and the sum of  $R_S + R_F + R_L + R_{SW} + R_{AD}$ , the external circuit must be designed to respect the <Cross Refs>Equation 4:

#### **Equation 4:**

$$V_{A} \bullet \frac{R_{S} + R_{F} + R_{L} + R_{SW} + R_{AD}}{R_{EQ}} < \frac{1}{2}LSB$$

<Cross Refs>Equation 4 generates a constraint for external network design, in particular on resistive path. Internal switch resistances ( $R_{SW}$  and  $R_{AD}$ ) can be neglected with respect to external resistances.



#### Figure 17. Input equivalent circuit (precise channels)







#### Figure 18. Input equivalent circuit (extended channels)

A second aspect involving the capacitance network shall be considered. Assuming the three capacitances  $C_F$ ,  $C_{P1}$  and  $C_{P2}$  are initially charged at the source voltage  $V_A$  (refer to the equivalent circuit reported in *Figure 17*): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close).





In particular two different transient periods can be distinguished:

 A first and quick charge transfer from the internal capacitance C<sub>P1</sub> and C<sub>P2</sub> to the sampling capacitance C<sub>S</sub> occurs (C<sub>S</sub> is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which



 $C_{P2}$  is reported in parallel to  $C_{P1}$  (call  $C_P = C_{P1} + C_{P2}$ ), the two capacitances  $C_P$  and  $C_S$  are in series, and the time constant is

#### **Equation 5:**

$$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$

<Cross Refs>Equation 5 can again be simplified considering only  $C_S$  as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time  $t_S$  is always much longer than the internal time constant:

#### **Equation 6:**

$$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll t_s$$

The charge of  $C_{P1}$  and  $C_{P2}$  is redistributed also on  $C_S$ , determining a new value of the voltage  $V_{A1}$  on the capacitance according to <Cross Refs>Equation 7:

#### Equation 7:

$$V_{A1} \bullet (C_{S} + C_{P1} + C_{P2}) = V_{A} \bullet (C_{P1} + C_{P2})$$

2. A second charge transfer involves also  $C_F$  (that is typically bigger than the on-chip capacitance) through the resistance  $R_L$ : again considering the worst case in which  $C_{P2}$  and  $C_S$  were in parallel to  $C_{P1}$  (since the time constant in reality would be faster), the time constant is:

#### **Equation 8:**

$$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$

In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time  $t_s$ , a constraints on  $R_L$  sizing is obtained:

#### **Equation 9:**

$$10 \bullet \tau_2 = 10 \bullet R_L \bullet (C_S + C_{P1} + C_{P2}) < t_s$$

Of course,  $R_L$  shall be sized also according to the current limitation constraints, in combination with  $R_S$  (source impedance) and  $R_F$  (filter resistance). Being  $C_F$  definitively bigger than  $C_{P1}$ ,  $C_{P2}$  and  $C_S$ , then the final voltage  $V_{A2}$  (at the end of the charge transfer transient) will be much higher than  $V_{A1}$ . <Cross Refs>Equation 10 must be respected (charge balance assuming now  $C_S$  already charged at  $V_{A1}$ ):

#### Equation 10:

$$V_{A2} \bullet (C_S + C_{P1} + C_{P2} + C_F) = V_A \bullet C_F + V_{A1} \bullet (C_{P1} + C_{P2} + C_S)$$

The two transients above are not influenced by the voltage source that, due to the presence of the  $R_FC_F$  filter, is not able to provide the extra charge to compensate the voltage drop on  $C_S$  with respect to the ideal source  $V_A$ ; the time constant  $R_FC_F$  of the filter is very high with respect to the sampling time (t<sub>s</sub>). The filter is typically designed to act as antialiasing.





#### Figure 20. Spectral representation of input signal

Calling  $f_0$  the bandwidth of the source signal (and as a consequence the cut-off frequency of the antialiasing filter,  $f_F$ ), according to the Nyquist theorem the conversion rate  $f_C$  must be at least  $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period ( $t_c$ ). Again the conversion period  $t_c$  is longer than the sampling time  $t_s$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter  $R_FC_F$  is definitively much higher than the sampling time  $t_s$ , so the charge level on  $C_S$  cannot be modified by the analog signal source during the time in which the sampling switch is closed.

The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on  $C_S$ ; from the two charge balance equations above, it is simple to derive <Cross Refs>Equation 11 between the ideal and real sampled voltage on  $C_S$ :

#### Equation 11:

$$\frac{V_{A2}}{V_A} = \frac{C_{P1} + C_{P2} + C_F}{C_{P1} + C_{P2} + C_F + C_S}$$

From this formula, in the worst case (when  $V_A$  is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on  $C_F$  value:

## Equation 12: ADC\_0 (10-bit)

$$C_F > 2048 \bullet C_S$$

Equation 13: ADC\_1 (12-bit)

$$C_F > 8192 \bullet C_S$$



# 4.17.3 ADC electrical characteristics

|  | Symbol           |                        | с | Parameter                |                         | Conditions                              |     | Unit |     |      |
|--|------------------|------------------------|---|--------------------------|-------------------------|-----------------------------------------|-----|------|-----|------|
|  |                  |                        | C | Falailletei              |                         | Jonations                               | Min | Тур  | Max | Unit |
|  | D                | $T_A = -40 \ ^\circ C$ |   | —                        | 1                       | 70                                      |     |      |     |      |
|  |                  |                        | D |                          | T <sub>A</sub> = 25 °C  |                                         | —   | 1    | 70  |      |
|  | I <sub>LKG</sub> | СС                     | D | Input leakage<br>current | T <sub>A</sub> = 85 °C  | No current injection on<br>adjacent pin |     | 3    | 100 | nA   |
|  |                  | D                      |   | T <sub>A</sub> = 105 °C  |                         | —                                       | 8   | 200  |     |      |
|  |                  |                        | Ρ |                          | T <sub>A</sub> = 125 °C |                                         | _   | 45   | 400 |      |

# Table 44. ADC input leakage current

## Table 45. ADC\_0 conversion characteristics (10-bit ADC\_0)

| Symbol                   |          | с | Parameter                                                                                    | Conditions <sup>(1)</sup>                  | V                             | alue |                              | Unit |  |
|--------------------------|----------|---|----------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------|------|------------------------------|------|--|
| Зушро                    | 1        | C | Parameter                                                                                    | Conditions                                 | Min                           | Тур  | Max                          | Unit |  |
| V <sub>SS_ADC0</sub>     | SR       |   | Voltage on VSS_HV_ADC0 (ADC_0 reference) pin with respect to ground $(V_{SS})^{(2)}$         | _                                          | -0.1                          | _    | 0.1                          | V    |  |
| V <sub>DD_ADC0</sub>     | SR       |   | Voltage on<br>VDD_HV_ADC pin (ADC<br>reference) with respect to<br>ground (V <sub>SS</sub> ) | _                                          | V <sub>DD</sub> – 0.1         | _    | V <sub>DD</sub> + 0.<br>1    | V    |  |
| V <sub>AINx</sub>        | SR       | _ | Analog input voltage <sup>(3)</sup>                                                          | _                                          | V <sub>SS_ADC0</sub><br>- 0.1 | _    | V <sub>DD_ADC</sub><br>+ 0.1 | V    |  |
| I <sub>ADC0pwd</sub>     | SR       |   | ADC_0 consumption in<br>power down mode                                                      | —                                          | _                             | _    | 50                           | μA   |  |
| I <sub>ADC0run</sub>     | SR       |   | ADC_0 consumption in<br>running mode                                                         | —                                          | _                             | —    | 40                           | mA   |  |
| f <sub>ADC0</sub>        | SR       | — | ADC_0 analog frequency                                                                       | —                                          | 6                             | —    | 32 + 4%                      | MHz  |  |
| $\Delta_{\rm ADC0\_SYS}$ | SR       | _ | ADC_0 digital clock duty cycle (ipg_clk)                                                     | ADCLKSEL = 1 <sup>(4)</sup>                | 45                            | —    | 55                           | %    |  |
| t <sub>ADC0_PU</sub>     | SR       | — | ADC_0 power up delay                                                                         | —                                          | _                             | —    | 1.5                          | μs   |  |
|                          | <u> </u> | т | Sampling time <sup>(5)</sup>                                                                 | f <sub>ADC</sub> = 32 MHz,<br>INPSAMP = 17 | 0.5                           | _    |                              |      |  |
| t <sub>ADC0_</sub> s     | CC       | Т |                                                                                              | f <sub>ADC</sub> = 6 MHz,<br>INPSAMP = 255 | _                             | _    | 42                           | μs   |  |
| t <sub>ADC0_C</sub>      | сс       | Ρ | Conversion time <sup>(6)</sup>                                                               | f <sub>ADC</sub> = 32 MHz,<br>INPCMP = 2   | 0.625                         | —    | _                            | μs   |  |
| C <sub>S</sub>           | сс       | D | ADC_0 input sampling<br>capacitance                                                          | —                                          | _                             | _    | 3                            | pF   |  |



| Symbo            |        | с | Parameter                                | Cond                                                             | tions <sup>(1)</sup>             | v   | alue |     | - Unit |  |
|------------------|--------|---|------------------------------------------|------------------------------------------------------------------|----------------------------------|-----|------|-----|--------|--|
| Symbo            | 1      | C | Parameter                                | Conai                                                            | tions                            | Min | Тур  | Max |        |  |
| C <sub>P1</sub>  | сс     | D | ADC_0 input pin<br>capacitance 1         | —                                                                |                                  | —   | _    | 3   | pF     |  |
| C <sub>P2</sub>  | сс     | D | ADC_0 input pin<br>capacitance 2         | -                                                                | _                                | _   | _    | 1   | pF     |  |
| C <sub>P3</sub>  | сс     | D | ADC_0 input pin<br>capacitance 3         | -                                                                | _                                | _   | _    | 1   | pF     |  |
| R <sub>SW1</sub> | сс     | D | Internal resistance of<br>analog source  | -                                                                | _                                | _   | _    | 3   | kΩ     |  |
| $R_{SW2}$        | сс     | D | Internal resistance of<br>analog source  | _                                                                |                                  | _   | _    | 2   | kΩ     |  |
| R <sub>AD</sub>  | сс     | D | Internal resistance of<br>analog source  | _                                                                |                                  | _   | _    | 2   | kΩ     |  |
|                  |        |   | i                                        | Current injection on                                             | V <sub>DD</sub> =<br>3.3 V ± 10% | -5  | _    | 5   |        |  |
| I <sub>INJ</sub> | J SR — |   | Input current Injection                  | one ADC_0<br>input,<br>different<br>from the<br>converted<br>one | V <sub>DD</sub> =<br>5.0 V ± 10% | -5  | _    | 5   | mA     |  |
| INL              | сс     | т | Absolute integral nonlinearity           | No overload                                                      |                                  | _   | 0.5  | 1.5 | LSB    |  |
| DNL              | сс     | Т | Absolute differential nonlinearity       | No overload                                                      |                                  | _   | 0.5  | 1.0 | LSB    |  |
| E <sub>O</sub>   | CC     | Т | Absolute offset error                    | -                                                                |                                  | _   | 0.5  | _   | LSB    |  |
| E <sub>G</sub>   | CC     | Т | Absolute gain error                      | -                                                                |                                  |     | 0.6  | _   | LSB    |  |
|                  |        | Ρ | Total unadjusted error <sup>(7)</sup>    | Without curre                                                    | ent injection                    | -2  | 0.6  | 2   |        |  |
| TUEP             | СС     | Т | for precise channels, input<br>only pins | With current                                                     | injection                        | -3  | _    | 3   | LSB    |  |
| TUEX             | сс     | Т | Total unadjusted error <sup>(7)</sup>    | Without curre                                                    | ent injection                    | -3  | 1    | 3   | LSB    |  |
| TUEX CC          |        | Т | for extended channel                     | With current                                                     | injection                        | -4  |      | 4   |        |  |

| Table 45. | ADC 0 | conversion | characteristics | (10-bit ADC | : 0) | (continued) |
|-----------|-------|------------|-----------------|-------------|------|-------------|
|           |       |            |                 |             | , ., | (oonunaca)  |

1. V\_{DD} = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T\_A = -40 to 125 °C, unless otherwise specified.

2. Analog and digital  $V_{\text{SS}}\,\text{must}$  be common (to be tied together externally).

 V<sub>AINx</sub> may exceed V<sub>SS\_ADC0</sub> and V<sub>DD\_ADC0</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0x3FF.

 Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2.

5. During the sampling time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>ADC0 S</sub>. After the end of the sampling time t<sub>ADC0 S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sampling clock t<sub>ADC0 S</sub> depend on programming.

 This parameter does not include the sampling time t<sub>ADC0\_S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result.

7. Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors.



Doc ID 15131 Rev 6



Figure 21. ADC\_1 characteristic and error definitions

| Table 46. | ADC_1 conversion characteristics (12-bit ADC_1) |
|-----------|-------------------------------------------------|
|-----------|-------------------------------------------------|

| Symbol               | 1  | с | Parameter                                                                                       | Conditions <sup>(1)</sup> | Value                 |     |                       | Unit |
|----------------------|----|---|-------------------------------------------------------------------------------------------------|---------------------------|-----------------------|-----|-----------------------|------|
| Symbol               |    | 0 | Farameter                                                                                       | Conditions                | Min                   | Тур | Max                   | Unit |
| V <sub>SS_ADC1</sub> | SR |   | Voltage on VSS_HV_ADC1 (ADC_1 reference) pin with respect to ground $(V_{SS})^{(2)}$            | _                         | -0.1                  | _   | 0.1                   | V    |
| V <sub>DD_ADC1</sub> | SR |   | Voltage on<br>VDD_HV_ADC1 pin<br>(ADC_1 reference) with<br>respect to ground (V <sub>SS</sub> ) | _                         | V <sub>DD</sub> – 0.1 | _   | V <sub>DD</sub> + 0.1 | V    |



| Symbol                   |    | <b>^</b> | Devenuetar                                              | Conditions <sup>(1)</sup>                      | ,                             | Value |                               |          |  |
|--------------------------|----|----------|---------------------------------------------------------|------------------------------------------------|-------------------------------|-------|-------------------------------|----------|--|
| Symbol                   |    | С        | Parameter                                               | Conditions                                     | Min                           | Тур   | Max                           | - Unit   |  |
| V <sub>AINx</sub>        | SR | _        | Analog input voltage <sup>(3)</sup>                     | _                                              | V <sub>SS_ADC1</sub><br>- 0.1 | _     | V <sub>DD_ADC1</sub><br>+ 0.1 | V        |  |
| I <sub>ADC1pwd</sub>     | SR | —        | ADC_1 consumption in<br>power down mode                 | _                                              |                               |       | 50                            | μA       |  |
| I <sub>ADC1run</sub>     | SR | _        | ADC_1 consumption in<br>running mode                    | -                                              | — — 6                         |       | 6                             | mA       |  |
| f <sub>ADC1</sub>        | SR | _        | ADC_1 analog frequency                                  | V <sub>DD</sub> = 3.3 V                        | 3.33                          | —     | 20 + 4%                       | MHz      |  |
|                          | SK |          |                                                         | V <sub>DD</sub> = 5 V                          | 3.33                          | _     | 32 + 4%                       |          |  |
| t <sub>ADC1_PU</sub>     | SR | _        | ADC_1 power up delay                                    | _                                              | —                             |       | 1.5                           | μs       |  |
|                          | сс | т        | Sampling time <sup>(4)</sup><br>$V_{DD} = 3.3 V$        | f <sub>ADC1</sub> = 20 MHz,<br>INPSAMP = 12    | 600                           | _     | _                             | ns       |  |
| t <sub>ADC1_S</sub>      |    |          | Samplingtime <sup>(4)</sup><br>V <sub>DD</sub> = 5.0 V  | f <sub>ADC1</sub> = 32 MHz,<br>INPSAMP = 17    | 500                           |       | _                             |          |  |
|                          |    |          | Sampling time <sup>(4)</sup><br>$V_{DD} = 3.3 V$        | f <sub>ADC1</sub> = 3.33 MHz,<br>INPSAMP = 255 | _                             |       | 76.2                          |          |  |
|                          |    |          | Sampling time <sup>(4)</sup><br>V <sub>DD</sub> = 5.0 V | f <sub>ADC1</sub> = 3.33 MHz,<br>INPSAMP = 255 | _                             | _     | 76.2                          | μs       |  |
| t <sub>ADC1_C</sub>      | сс | Р        | Conversion time <sup>(5)</sup><br>$V_{DD} = 3.3 V$      | $f_{ADC1} = 20 \text{ MHz},$<br>INPCMP = 0     | 2.4                           |       | _                             | µs<br>µs |  |
|                          |    |          | Conversion time <sup>(5)</sup><br>$V_{DD} = 5.0 V$      | f <sub>ADC 1</sub> = 32 MHz,<br>INPCMP = 0     | 1.5                           |       | _                             |          |  |
|                          |    |          | Conversion time <sup>(5)</sup><br>$V_{DD} = 3.3 V$      | f <sub>ADC 1</sub> = 13.33 MHz,<br>INPCMP = 0  | _                             |       | 3.6                           | μs       |  |
|                          |    |          | Conversion time <sup>(5)</sup><br>$V_{DD} = 5.0 V$      | f <sub>ADC1</sub> = 13.33 MHz,<br>INPCMP = 0   | _                             |       | 3.6                           | μs       |  |
| $\Delta_{\rm ADC1\_SYS}$ | SR | —        | ADC_1 digital clock duty cycle                          | ADCLKSEL = 1 <sup>(6)</sup>                    | 45                            | _     | 55                            | %        |  |
| CS                       | сс | D        | ADC_1 input sampling<br>capacitance                     | _                                              |                               |       | 5                             | pF       |  |
| C <sub>P1</sub>          | сс | D        | ADC_1 input pin<br>capacitance 1                        | _                                              |                               |       | 3                             | pF       |  |
| C <sub>P2</sub>          | СС | D        | ADC_1 input pin<br>capacitance 2                        | _                                              | 1                             |       | pF                            |          |  |
| C <sub>P3</sub>          | СС | D        | ADC_1 input pin<br>capacitance 3                        | _                                              | — — 1.5                       |       | pF                            |          |  |
| R <sub>SW1</sub>         | сс | D        | Internal resistance of<br>analog source                 | _                                              | — — 1                         |       | 1                             | kΩ       |  |
| $R_{SW2}$                | сс | D        | Internal resistance of<br>analog source                 | _                                              | —                             | _     | 2                             | kΩ       |  |

 Table 46.
 ADC\_1 conversion characteristics (12-bit ADC\_1) (continued)



| Symbol              |    | с | Bananatan                                                          | <b>0</b>                                                                                    |                                  | Value |     |        |       |
|---------------------|----|---|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------|-------|-----|--------|-------|
|                     |    |   | Parameter Conditions <sup>(1)</sup>                                |                                                                                             | Min                              | Тур   | Max | - Unit |       |
| R <sub>AD</sub>     | сс | D | Internal resistance of<br>analog source                            | _                                                                                           |                                  | _     | _   | 0.3    | kΩ    |
| I <sub>INJ</sub>    | SR |   | Input current Injection                                            | Current<br>injection on<br>one ADC_1<br>input,<br>different<br>from the<br>converted<br>one | V <sub>DD</sub> = 3.3 V<br>± 10% | -5    | _   | 5      | mA    |
|                     |    |   |                                                                    |                                                                                             | V <sub>DD</sub> = 5.0 V<br>± 10% | -5    | _   | 5      |       |
| INLP                | сс | т | Absolute integral<br>nonlinearity – Precise<br>channels            | No overload                                                                                 |                                  | _     | 1   | 3      | LSB   |
| INLX                | сс | т | Absolute integral<br>nonlinearity – Extended<br>channels           | No overload                                                                                 |                                  | _     | 1.5 | 5      | LSB   |
| DNL                 | сс | т | Absolute differential nonlinearity                                 | No overload                                                                                 |                                  | _     | 0.5 | 1      | LSB   |
| E <sub>O</sub>      | CC | Т | Absolute offset error                                              | —                                                                                           |                                  | _     | 2   | _      | LSB   |
| E <sub>G</sub>      | CC | Т | Absolute gain error                                                | —                                                                                           |                                  | _     | 2   |        | LSB   |
| TUEP <sup>(7)</sup> | сс | Ρ | Total unadjusted error for<br>precise channels, input<br>only pins | Without current injection                                                                   |                                  | -6    | —   | 6      | LSB   |
|                     |    | т |                                                                    | With current injection                                                                      |                                  | -8    | -   | 8      |       |
| TUEX <sup>(7)</sup> | сс | Т | Total unadjusted error for extended channel                        | Without current injection                                                                   |                                  | -10   | —   | 10     | – LSB |
|                     |    | Т |                                                                    | With current injection                                                                      |                                  | -12   | —   | 12     |       |

Table 46. ADC\_1 conversion characteristics (12-bit ADC\_1) (continued)

1.  $V_{DD}$  = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

2. Analog and digital  $V_{SS}$  must be common (to be tied together externally).

 V<sub>AINx</sub> may exceed V<sub>SS\_ADC1</sub> and V<sub>DD\_ADC1</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0xFFF.

- 4. During the sampling time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>ADC1\_S</sub>. After the end of the sampling time t<sub>ADC1\_S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sampling clock t<sub>ADC1\_S</sub> depend on programming.
- This parameter does not include the sampling time t<sub>ADC1\_S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result.

 Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2.

7. Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors.


# 4.18 On-chip peripherals

### 4.18.1 Current consumption

| Table 47. On-chip peripherals current consumption ' | Table 47. | On-chip peripherals current consumption <sup>(1)</sup> |
|-----------------------------------------------------|-----------|--------------------------------------------------------|
|-----------------------------------------------------|-----------|--------------------------------------------------------|

| Symbol                    |    | с | Parameter                                                |                                                                                                                                                            | Conditions                                                         | Typical<br>value <sup>(2)</sup> | Unit |
|---------------------------|----|---|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------|------|
|                           |    |   |                                                          | Bitrate:<br>500 Kbyte/s                                                                                                                                    | Total (static + dynamic)<br>consumption:                           | 8 * f <sub>periph</sub> +<br>85 |      |
| I <sub>DD_BV</sub> (CAN)  | сс | т | CAN (FlexCAN)<br>supply current on<br>V <sub>DD_BV</sub> | <ul> <li>FlexCAN in loop-back<br/>mode</li> <li>XTAL at 8 MHz used as<br/>CAN engine clock source</li> <li>Message sending period is<br/>580 µs</li> </ul> |                                                                    | 8 * f <sub>periph</sub> +<br>27 | μA   |
|                           | сс | т | eMIOS supply                                             | Static consumption<br>– eMIOS channe<br>– Global prescale                                                                                                  | 29 * f <sub>periph</sub>                                           | μA                              |      |
| I <sub>DD_BV(eMIOS)</sub> |    | 1 | current on V <sub>DD_BV</sub>                            | Dynamic consum<br>– It does not cha<br>(0.003 mA)                                                                                                          | 3                                                                  | μΛ                              |      |
| I <sub>DD_BV(SCI)</sub>   | сс | т | SCI (LINFlex)<br>supply current on<br>V <sub>DD_BV</sub> | Total (static + dyr<br>– LIN mode<br>– Baudrate: 20 K                                                                                                      | 5 * f <sub>periph</sub> +<br>31                                    | μA                              |      |
|                           |    |   |                                                          | Ballast static con                                                                                                                                         | sumption (only clocked)                                            | 1                               |      |
| I <sub>DD_BV</sub> (SPI)  | сс | т | SPI (DSPI) supply current on V <sub>DD_BV</sub>          | Ballast dynamic o<br>communication):<br>– Baudrate: 2 Mt<br>– Trasmission ev<br>– Frame: 16 bits                                                           |                                                                    | 16 * f <sub>periph</sub>        | μA   |
| I <sub>DD_BV</sub>        | сс | т | ADC_0/ADC_1                                              |                                                                                                                                                            | Ballast static consumption (no conversion) <sup>(3)</sup>          | 41 * f <sub>periph</sub>        |      |
| (ADC_0/ADC_1)             |    |   | supply current on $V_{DD_BV}$                            | V <sub>DD</sub> = 5.5 V                                                                                                                                    | Ballast dynamic consumption (continuous conversion) <sup>(3)</sup> | 46 * f <sub>periph</sub>        | μA   |
|                           | 00 | - | ADC_0 supply                                             | Analog static consumption<br>(no conversion)                                                                                                               |                                                                    | 200                             | μA   |
| IDD_HV_ADC0               | CC | Т | current on<br>V <sub>DD_HV_ADC0</sub>                    | V <sub>DD</sub> = 5.5 V<br>Analog dynamic consumption<br>(continuous conversion)                                                                           |                                                                    | 3                               | mA   |
| <b>I</b>                  | сс | т | ADC_1 supply current on                                  | V <sub>DD</sub> = 5.5 V                                                                                                                                    | Analog static consumption<br>(no conversion)                       | 300 * f <sub>periph</sub>       | μA   |
| IDD_HV_ADC1               |    |   | V <sub>DD_HV_ADC1</sub>                                  | 0.0 v                                                                                                                                                      | Analog dynamic consumption (continuous conversion)                 | 4                               | mA   |



| Symbol                  |    | С | Parameter                                                  | Conditions              |   | Typical<br>value <sup>(2)</sup> | Unit |
|-------------------------|----|---|------------------------------------------------------------|-------------------------|---|---------------------------------|------|
| IDD_HV(FLASH)           | сс | т | CFlash + DFlash<br>supply current on<br>V <sub>DD_HV</sub> | V <sub>DD</sub> = 5.5 V | _ | 12                              | mA   |
| I <sub>DD_HV(PLL)</sub> | СС | Т | PLL supply current on $V_{DD_HV}$                          | V <sub>DD</sub> = 5.5 V | _ | 30 * f <sub>periph</sub>        | μA   |

 Table 47.
 On-chip peripherals current consumption<sup>(1)</sup> (continued)

1. Operating conditions:  $T_A = 25 \text{ °C}$ ,  $f_{periph} = 8 \text{ MHz}$  to 64 MHz

2.  $f_{periph}$  is an absolute value.

3. During the conversion, the total current consumption is given from the sum of the static and dynamic consumption, i.e.,  $(41 + 46) * f_{periph}$ .



# 4

### 4.18.2 DSPI characteristics

 Table 48.
 DSPI characteristics<sup>(1)</sup>

|     | Councilo                           | . 1 |   | Densmarter                                                                                                 |                           | DSPI0/D                 | SPI1/DS             | PI5/DSPI6                | I                       | OSPI2/DS            | SPI4                      |      |
|-----|------------------------------------|-----|---|------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|---------------------|--------------------------|-------------------------|---------------------|---------------------------|------|
| No. | Symbo                              | DI  | С | Parameter                                                                                                  | Farameter                 |                         | Тур                 | Мах                      | Min                     | Тур                 | Max                       | Uni  |
|     |                                    |     | D |                                                                                                            | Master mode<br>(MTFE = 0) | 125                     |                     | _                        | 333                     | _                   |                           |      |
| 4   |                                    | 0.0 | D |                                                                                                            | Slave mode<br>(MTFE = 0)  | 125                     |                     |                          | 333                     | _                   |                           |      |
| 1   | t <sub>SCK</sub>                   | SR  | D | SCK cycle time                                                                                             | Master mode<br>(MTFE = 1) | 83                      | _                   |                          | 125                     | _                   |                           | - ns |
|     |                                    |     | D |                                                                                                            | Slave mode<br>(MTFE = 1)  | 83                      | _                   | _                        | 125                     | _                   | _                         |      |
| _   | f <sub>DSPI</sub>                  | SR  | D | DSPI digital controller freque                                                                             | ency                      | —                       | —                   | f <sub>CPU</sub>         |                         | —                   | f <sub>CPU</sub>          | MH   |
| _   | ∆t <sub>CSC</sub>                  | сс  | D | Internal delay between pad<br>associated to SCK and pad<br>associated to CSn in master<br>mode for CSn1->0 | Master mode               | _                       |                     | 130 <sup>(2)</sup>       |                         | _                   | 15 <sup>(3)</sup>         | ns   |
|     | ∆t <sub>ASC</sub>                  | СС  | D | Internal delay between pad<br>associated to SCK and pad<br>associated to CSn in master<br>mode for CSn1->1 | Master mode               | _                       | _                   | 130 <sup>(3)</sup>       | _                       | _                   | 130 <sup>(3)</sup>        | n    |
| 2   | t <sub>CSCext</sub> <sup>(4)</sup> | SR  | D | CS to SCK delay                                                                                            | Slave mode                | 32                      | —                   | _                        | 32                      | _                   | _                         | ns   |
| 3   | t <sub>ASCext</sub> <sup>(5)</sup> | SR  | D | After SCK delay                                                                                            | Slave mode                | 1/f <sub>DSPI</sub> + 5 | _                   | _                        | 1/f <sub>DSPI</sub> + 5 | _                   | _                         | ns   |
| 4   |                                    | СС  | D | SCK duty cycle                                                                                             | Master mode               | —                       | t <sub>SCK</sub> /2 | _                        | _                       | t <sub>SCK</sub> /2 | _                         |      |
| 4   | t <sub>SDC</sub>                   | SR  | D |                                                                                                            | Slave mode                | t <sub>SCK</sub> /2     | —                   | _                        | t <sub>SCK</sub> /2     | —                   | —                         | - ns |
| 5   | t <sub>A</sub>                     | SR  | D | Slave access time                                                                                          | Slave mode                | _                       |                     | 1/f <sub>DSPI</sub> + 70 |                         | —                   | 1/f <sub>DSPI</sub> + 130 | ns   |
| 6   | t <sub>DI</sub>                    | SR  | D | Slave SOUT disable time                                                                                    | Slave mode                | 7                       | —                   |                          | 7                       | —                   | _                         | ns   |
| 9   | t <sub>SUI</sub>                   | SR  | D | Data setup time for inputs                                                                                 | Master mode               | 43                      | —                   | _                        | 145                     | —                   | _                         | ns   |
| 0   | 100                                |     |   |                                                                                                            | Slave mode                | 5                       | _                   | _                        | 5                       | _                   | _                         |      |

SPC560B54/6x

**Electrical characteristics** 

111/134

Doc ID 15131 Rev 6

# 112/134

#### Table 48. DSPI characteristics<sup>(1)</sup> (continued)

| No. | Symbo                | N.        | С | Parameter                  |             | DSPI0/D          | SPI1/DS | PI5/DSPI6 | I                | DSPI2/DS | SPI4 | Unit |
|-----|----------------------|-----------|---|----------------------------|-------------|------------------|---------|-----------|------------------|----------|------|------|
| NO. | Symbo                | וע        | C | Faiameter                  |             | Min              | Тур     | Max       | Min              | Тур      | Max  | Unit |
| 10  | 4                    | <b>CD</b> | Р | Data hald time for inputs  | Master mode | 0                | —       | —         | 0                | —        | —    | 20   |
| 10  | t <sub>HI</sub>      | SR        | U | Data hold time for inputs  | Slave mode  | 2 <sup>(6)</sup> | —       | _         | 2 <sup>(6)</sup> | —        | _    | ns   |
| 11  | + (7)                | сс        | D | Data valid ofter SCK adap  | Master mode | _                | —       | 32        | —                | —        | 50   |      |
| 11  | t <sub>SUO</sub> (7) |           | U | Data valid after SCK edge  | Slave mode  | _                | —       | 52        | —                | _        | 160  | ns   |
| 12  | t <sub>HO</sub> (7)  | сс        | D | Data hold time for outputs | Master mode | 0                | —       | _         | 0                | —        | _    |      |
| 12  | 'HO` ′               |           | U |                            | Slave mode  | 8                | —       | _         | 13               | —        | _    | ns   |

1. Operating conditions:  $C_L = 10$  to 50 pF, Slew<sub>IN</sub> = 3.5 to 15 ns

2. Maximum value is reached when CSn pad is configured as SLOW pad while SCK pad is configured as MEDIUM. A positive value means that SCK starts before CSn is asserted. DSPI2 has only SLOW SCK available.

3. Maximum value is reached when CSn pad is configured as MEDIUM pad while SCK pad is configured as SLOW. A positive value means that CSn is deasserted before SCK. DSPI0 and DSPI1 have only MEDIUM SCK available.

The t<sub>CSC</sub> delay value is configurable through a register. When configuring t<sub>CSC</sub> (using PCSSCK and CSSCK fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than ∆t<sub>CSC</sub> to ensure positive t<sub>CSCext</sub>.

The t<sub>ASC</sub> delay value is configurable through a register. When configuring t<sub>ASC</sub> (using PASC and ASC fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>ASC</sub> to ensure positive t<sub>ASCext</sub>.

6. This delay value corresponds to SMPL\_PT = 00b which is bit field 9 and 8 of DSPI\_MCR register.

7. SCK and SOUT are configured as MEDIUM pad.



Figure 22. DSPI classic SPI timing — master, CPHA = 0

#### Figure 23. DSPI classic SPI timing — master, CPHA = 1







#### Figure 24. DSPI classic SPI timing — slave, CPHA = 0





Doc ID 15131 Rev 6





#### Figure 26. DSPI modified transfer format timing — master, CPHA = 0

Figure 27. DSPI modified transfer format timing — master, CPHA = 1







#### Figure 28. DSPI modified transfer format timing — slave, CPHA = 0

#### Figure 29. DSPI modified transfer format timing — slave, CPHA = 1



Doc ID 15131 Rev 6

### Figure 30. DSPI PCS strobe (PCSS) timing



#### 4.18.3 Nexus characteristics

#### Table 49.Nexus characteristics

| No. | Symbo              | al | с | Parameter                      |     | Value |     | Unit |
|-----|--------------------|----|---|--------------------------------|-----|-------|-----|------|
| NO. | Symbo              | 01 | C | Falameter                      | Min | Тур   | Max | Unit |
| 1   | t <sub>TCYC</sub>  | CC | D | TCK cycle time                 | 64  | _     | _   | ns   |
| 2   | t <sub>MCYC</sub>  | СС | D | MCKO cycle time                | 32  |       |     | ns   |
| 3   | t <sub>MDOV</sub>  | СС | D | MCKO low to MDO data valid –   |     |       | 8   | ns   |
| 4   | t <sub>MSEOV</sub> | СС | D | MCKO low to MSEO_b data valid  | —   |       | 8   | ns   |
| 5   | t <sub>EVTOV</sub> | СС | D | MCKO low to EVTO data valid    | —   | -     | 8   | ns   |
| 6   | t <sub>NTDIS</sub> | CC | D | TDI data setup time            | 15  | _     | _   | ns   |
| 0   | t <sub>NTMSS</sub> | CC | D | TMS data setup time            | 15  | _     | _   | ns   |
| 7   | t <sub>NTDIH</sub> | СС | D | TDI data hold time             | 5   | -     | -   | ns   |
|     | t <sub>NTMSH</sub> | CC | D | TMS data hold time             | 5   | _     | _   | ns   |
| 8   | t <sub>TDOV</sub>  | СС | D | TCK low to TDO data valid 35 — |     | —     | —   | ns   |
| 9   | t <sub>TDOI</sub>  | CC | D | TCK low to TDO data invalid    | 6   | _     |     | ns   |



### Figure 31. Nexus TDI, TMS, TDO timing



### 4.18.4 JTAG characteristics

#### Table 50.JTAG characteristics

| No. | Symb              |    | с | Parameter              |     | Value |     | Unit |
|-----|-------------------|----|---|------------------------|-----|-------|-----|------|
| NO. | Synn              |    | C | Faiameter              | Min | Тур   | Max | Onic |
| 1   | t <sub>JCYC</sub> | СС | D | TCK cycle time         | 64  | —     | —   | ns   |
| 2   | t <sub>TDIS</sub> | СС | D | TDI setup time         | 15  | —     | —   | ns   |
| 3   | t <sub>TDIH</sub> | СС | D | TDI hold time          | 5   | —     | —   | ns   |
| 4   | t <sub>TMSS</sub> | СС | D | TMS setup time         | 15  | —     | —   | ns   |
| 5   | t <sub>TMSH</sub> | СС | D | TMS hold time          | 5   | —     | —   | ns   |
| 6   | t <sub>TDOV</sub> | СС | D | TCK low to TDO valid   | —   | —     | 33  | ns   |
| 7   | t <sub>TDOI</sub> | СС | D | TCK low to TDO invalid | 6   | —     | —   | ns   |





#### Figure 32. Timing diagram — JTAG boundary scan



## 5 Package characteristics

### 5.1 ECOPACK<sup>®</sup>

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 5.2 Package mechanical data

#### 5.2.1 LQFP176



Figure 33. LQFP176 package mechanical drawing



| Cumhal           |        | mm    |        |        | inches <sup>(2)</sup> |       |
|------------------|--------|-------|--------|--------|-----------------------|-------|
| Symbol           | Min    | Тур   | Мах    | Min    | Тур                   | Max   |
| А                | 1.400  | —     | 1.600  |        | —                     | 0.063 |
| A1               | 0.050  | —     | 0.150  | 0.002  | —                     |       |
| A2               | 1.350  | —     | 1.450  | 0.053  | —                     | 0.057 |
| b                | 0.170  | —     | 0.270  | 0.007  | _                     | 0.011 |
| С                | 0.090  | —     | 0.200  | 0.004  | —                     | 0.008 |
| D                | 23.900 | —     | 24.100 | 0.941  | —                     | 0.949 |
| E                | 23.900 | —     | 24.100 | 0.941  | —                     | 0.949 |
| е                | _      | 0.500 | —      | _      | 0.020                 |       |
| HD               | 25.900 | —     | 26.100 | 1.020  | _                     | 1.028 |
| HE               | 25.900 | —     | 26.100 | 1.020  | —                     | 1.028 |
| L <sup>(3)</sup> | 0.450  | —     | 0.750  | 0.018  | —                     | 0.030 |
| L1               | —      | 1.000 | —      | —      | 0.039                 |       |
| ZD               | _      | 1.250 | —      | —      | 0.049                 |       |
| ZE               | —      | 1.250 | —      | —      | 0.049                 | _     |
| q                | 0 °    | —     | 7 °    | 0 °    | _                     | 7 °   |
| Tolerance        | mm     |       |        | inches |                       |       |
| CCC              |        | 0.080 |        |        | 0.0031                |       |

### Table 51. LQFP176 mechanical data<sup>(1)</sup>

1. Controlling dimension: millimeter

2. Values in inches are converted from mm and rounded to 4 decimal digits.

3. L dimension is measured at gauge plane at 0.25 mm above the seating plane.



### 5.2.2 LQFP144



Figure 34. LQFP144 package mechanical drawing



| Ourseland |        | mm     |        |        | inches <sup>(1)</sup> |        |
|-----------|--------|--------|--------|--------|-----------------------|--------|
| Symbol    | Min    | Тур    | Max    | Min    | Тур                   | Max    |
| А         | —      | —      | 1.600  | —      | —                     | 0.0630 |
| A1        | 0.050  | —      | 0.150  | 0.0020 | —                     | 0.0059 |
| A2        | 1.350  | 1.400  | 1.450  | 0.0531 | 0.0551                | 0.0571 |
| b         | 0.170  | 0.220  | 0.270  | 0.0067 | 0.0087                | 0.0106 |
| С         | 0.090  | —      | 0.200  | 0.0035 | —                     | 0.0079 |
| D         | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661                | 0.8740 |
| D1        | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874                | 0.7953 |
| D3        | —      | 17.500 | —      | —      | 0.6890                | —      |
| Е         | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661                | 0.8740 |
| E1        | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874                | 0.7953 |
| E3        | —      | 17.500 | —      | —      | 0.6890                | —      |
| е         | —      | 0.500  | —      | —      | 0.0197                | —      |
| L         | 0.450  | 0.600  | 0.750  | 0.0177 | 0.0236                | 0.0295 |
| L1        | —      | 1.000  | —      | —      | 0.0394                | —      |
| k         | 0.0 °  | 3.5 °  | 7.0°   | 3.5 °  | 0.0 °                 | 7.0 °  |
| Tolerance |        | mm     |        |        | inches                |        |
| CCC       |        | 0.080  |        |        | 0.0031                |        |

#### Table 52. LQFP144 mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.



### 5.2.3 LQFP100



#### Figure 35. LQFP100 package mechanical drawing



| Querra la cal |        | mm     |        |        | inches <sup>(1)</sup> |        |
|---------------|--------|--------|--------|--------|-----------------------|--------|
| Symbol        | Min    | Тур    | Max    | Min    | Тур                   | Max    |
| А             |        | —      | 1.600  | —      | —                     | 0.0630 |
| A1            | 0.050  | —      | 0.150  | 0.0020 | —                     | 0.0059 |
| A2            | 1.350  | 1.400  | 1.450  | 0.0531 | 0.0551                | 0.0571 |
| b             | 0.170  | 0.220  | 0.270  | 0.0067 | 0.0087                | 0.0106 |
| С             | 0.090  | —      | 0.200  | 0.0035 | —                     | 0.0079 |
| D             | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299                | 0.6378 |
| D1            | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512                | 0.5591 |
| D3            | _      | 12.000 | _      | —      | 0.4724                | —      |
| Е             | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299                | 0.6378 |
| E1            | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512                | 0.5591 |
| E3            | —      | 12.000 | —      | —      | 0.4724                | —      |
| е             | —      | 0.500  | —      | —      | 0.0197                | —      |
| L             | 0.450  | 0.600  | 0.750  | 0.0177 | 0.0236                | 0.0295 |
| L1            | —      | 1.000  | —      | —      | 0.0394                | —      |
| k             | 0.0 °  | 3.5 °  | 7.0 °  | 0.0 °  | 3.5 °                 | 7.0 °  |
| Tolerance     |        | mm     | inches |        |                       |        |
| CCC           |        | 0.080  |        |        | 0.0031                |        |

#### Table 53. LQFP100 mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.



#### 5.2.4 LBGA208



#### Figure 36. LBGA208 package mechanical drawing

 The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metallized markings, or other feature of package body or integral heatslug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional.



|        | 1     |       |       |        |                       |        |       |
|--------|-------|-------|-------|--------|-----------------------|--------|-------|
| Symbol |       | mm    |       |        | inches <sup>(1)</sup> |        | Notes |
| Symbol | Min   | Тур   | Max   | Min    | Тур                   | Max    | NOLES |
| А      | —     |       | 1.70  | —      | —                     | 0.0669 | (2)   |
| A1     | 0.30  | _     | _     | 0.0118 | —                     | —      | _     |
| A2     | —     | 1.085 | —     | _      | 0.0427                | —      | —     |
| A3     | —     | 0.30  | —     | —      | 0.0118                | —      | —     |
| A4     | —     | —     | 0.80  | —      | —                     | 0.0315 | —     |
| b      | 0.50  | 0.60  | 0.70  | 0.0197 | 0.0236                | 0.0276 | (3)   |
| D      | 16.80 | 17.00 | 17.20 | 0.6614 | 0.6693                | 0.6772 | —     |
| D1     | —     | 15.00 | —     | —      | 0.5906                | —      | —     |
| E      | 16.80 | 17.00 | 17.20 | 0.6614 | 0.6693                | 0.6772 | —     |
| E1     | —     | 15.00 | —     | —      | 0.5906                | —      | —     |
| е      | -     | 1.00  | —     | —      | 0.0394                | —      | —     |
| F      | —     | 1.00  | —     | —      | 0.0394                | —      | —     |
| ddd    | _     | _     | 0.20  | _      | _                     | 0.0079 |       |
| eee    | —     |       | 0.25  |        |                       | 0.0098 | (4)   |
| fff    | —     |       | 0.10  |        |                       | 0.0039 | (5)   |

#### Table 54. LBGA208 mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.

LBGA stands for Low profile Ball Grid Array.

 Low profile: The total profile height (Dim A) is measured from the seating plane to the top of the component
 The maximum total package height is calculated by the following methodology:
 A2 (Typ) + A1 (Typ) + √ (A1<sup>2</sup> + A3<sup>2</sup> + A4<sup>2</sup> tolerance values)
 Low profile: 1.20 mm < A ≤ 1.70 mm</li>

- 3. The typical ball diameter before mounting is 0.60mm.
- 4. The tolerance of position that controls the location of the pattern of balls with respect to datums A and B. For each ball there is a cylindrical tolerance zone eee perpendicular to datum C and located on true position with respect to datums A and B as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone.
- 5. The tolerance of position that controls the location of the balls within the matrix with respect to each other. For each ball there is a cylindrical tolerance zone fff perpendicular to datum C and located on true position as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. Each tolerance zone fff in the array is contained entirely in the respective zone eee above. The axis of each ball must lie simultaneously in both tolerance zones.



# 6 Ordering information





1. LBGA208 is available only as development package for Nexus2+.



# Appendix A Abbreviations

Table 55 lists abbreviations used but not defined elsewhere in this document.

| Abbreviation | Meaning                                 |
|--------------|-----------------------------------------|
| CMOS         | Complementary metal oxide semiconductor |
| СРНА         | Clock phase                             |
| CPOL         | Clock polarity                          |
| CS           | Peripheral chip select                  |
| EVTO         | Event out                               |
| МСКО         | Message clock out                       |
| MDO          | Message data out                        |
| MSEO         | Message start/end out                   |
| MTFE         | Modified timing format enable           |
| SCK          | Serial communications clock             |
| SOUT         | Serial data out                         |
| TBD          | To be defined                           |
| ТСК          | Test clock input                        |
| TDI          | Test data input                         |
| TDO          | Test data output                        |
| TMS          | Test mode select                        |

Table 55. Abbreviations



# **Revision history**

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-Jan-2009 | 1        | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 07-Dec-2009 | 2        | Updated Device Summary-added LBGA208 Part number<br>Updated Features<br>Replaced 27 IRQs in place of 23<br>ADC features<br>External Ballast resistor support conditions<br>Updated device summary-added 208 BGA details<br>Updated block diagram to include VKUP<br>Updated block diagram to include 5 ch ADC 12 -bit<br>Updated block diagram to include 5 ch ADC 12 -bit<br>Updated block diagram to include 5 ch ADC 12 -bit<br>Updated Block summary table<br>Updated LQFP 144, 176 and 100 pinouts. Applied new naming convention for ADC<br>signals as ADCx_P[x] and ADCx_S[x]<br>Section 1, "General description<br>Updated SPC560B54/60/64 device comparison table<br>Updated block diagram-aligned with 512k<br>Updated block summary-aligned with 512k<br>Section 2, "Package pinouts<br>Updated block summary-aligned with 512k<br>Section 3.5.1, "External ballast resistor recommendations<br>Added NVUSRO [WATCHDOG_EN] field description<br>Updated LQFP thermal characteristics<br>Updated LQFP thermal characteristics<br>Updated LQFP thermal characteristics<br>Updated LQFP untermal characteristics<br>Updated LQFP untermal characteristics<br>Updated LQFP untermal characteristics<br>Updated LQFP thermal characteristics<br>Updated LQFP untermal characteristics<br>Updated LQFP thermal characteristics<br>Updated LQFP untermal characteristics<br>Updated Conversion characteristics<br>Updated Conversion characteristics<br>Updated Conversion characteristics<br>Updated Program/Erase specifications<br>Updated Conversion characteristics<br>Updated Conversion characteristics<br>Updated Conversion characteristics<br>Updated Conversion characteristics<br>Updated Conversion characteristics<br>Updated Conversion characteristics<br>Updated ADC characteristics and error definitions diagram<br>Updated ADC characteristics and error definitions diagram<br>Updated ADC characteristics and error definitions diagram for 12 bit ADC |
| 23-Feb-2010 | 3        | Updated Features<br>Updated block diagram to connect peripherals to pad I/O<br>Updated block summary to include ADC 12-bit<br>Updated 144, 176 and 100 pinouts to adjust format issues<br>Table 26 Flash module life-retention value changed from 1-5 to 5 yrs<br>Minor editing changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| Table 56. | Revision | history |
|-----------|----------|---------|
|-----------|----------|---------|



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-Sep-2010 | 4        | Editorial changes and improvements.<br>Cover page: removed LBGA208 package silhouette<br>Updated "Features" section<br>Table 2: updated footnote concerning LBGA208<br>In the block diagram:<br>- Added "Sch 12-bit ADC" block.<br>- Updated Legend.<br>- Added "Interrupt request with wakeup functionality" as an input to the WKPU block.<br><i>Figure 2</i> : removed alternate functions<br><i>Figure 3</i> : removed alternate functions<br><i>Figure 3</i> : removed alternate functions<br><i>Figure 3</i> : removed alternate functions<br><i>Figure 4</i> : removed alternate functions<br><i>Figure 3</i> : added contents concerning the following blocks: CMU, eDMA, ECSM, MC_ME,<br>MC_PCU, NMI, SSCM, SWT and WKPU<br>Added Section 3: 2, Pin muxing<br><i>Section 4</i> : <i>Electrical characteristics</i> : removed "Caution" note<br><i>Section 4</i> : <i>Electrical characteristics</i> : removed "Caution" note<br><i>Section 4</i> : <i>Electrical characteristics</i> : removed "Caution" note<br><i>Section 4</i> : <i>Electrical characteristics</i> :<br><i>Table 12</i> : V <sub>IN</sub> : removed min value in "relative to V <sub>DD</sub> " row<br><i>Table 12</i> : V <sub>IN</sub> : removed min value in "relative to V <sub>DD</sub> " row<br><i>Section 4.5</i> : <i>I</i> : <i>External characteristics</i><br><i>Section 4.5</i> : <i>I</i> : <i>External balast resistor recommendations</i> : added new paragraph<br>about power supply<br><i>Table 15</i> : added <i>R<sub>alb</sub></i> and <i>R<sub>alC</sub> rows</i><br>- Removed "LBGA208 thermal characteristics" table<br><i>Table 15</i> : added 208 thermal characteristics" table<br><i>Table 15</i> : added 208 thermal characteristics<br>- Removed "LBGA208 thermal characteristics" table<br><i>Table 23</i> : removed lowsec information<br>- Updated "IpVNSEG information<br>- Updated Table 24<br>Table 26<br>- Updated all values<br>- Removed lowsec supply segments" table<br><i>Table 27</i><br>- Updated V <sub>PORH</sub> min/max value<br>- Updated V <sub>PORH</sub> min/max value<br>- Updated V <sub>PORH</sub> min/max value<br>- Updated Table 28<br><i>Table 29</i><br>- T <sub>dwprogram</sub> : added initial max value<br>- Inserted T <sub>eslast</sub> row<br><i>Table 29</i><br>- T <sub>dwprogram</sub> : added initial max value<br>- Inserted T <sub>eslast</sub> row<br><i>Table 20</i> : removed the "To be confirmed" footnote<br>In the "Crystal oscillator and resonator connection scheme" figure, removed R <sub>P</sub> |

### Table 56. Revision history (continued)



| Date                       | Revision         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-Sep-2010<br>(continued) | 4<br>(continued) | Table 40- Removed $g_{mSXOSC}$ row- I_{SXOSCBIAS}: added min/typ/max valueTable 41:- Added $f_{VCO}$ row- Added $\Delta t_{STJIT}$ rowTable 42- I_{FIRCPWD}: removed row for $T_A = 55 \text{ °C}$ - Updated $T_{FIRCSU}$ rowTable 45: Added two rows: $I_{ADCOpwd}$ and $I_{ADCOrun}$ Table 46- Added two rows: $I_{ADC1pwd}$ and $I_{ADC1run}$ - Updated values of $f_{ADC_1}$ and $t_{ADC1_PU}$ - Updated table 47Updated Table 48Added Table 45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 29-Oct- 2010               | 5                | Removed "Preliminary—Subject to Change Without Notice" marking. This data sheet<br>contains specifications based on characterization data.<br>Updated <i>Table 55</i><br>Added <i>Table 56</i><br>Updated <i>Figure 37</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 12-Sep- 2011               | 6                | Editorial and formatting changes throughout<br>Replaced instances of "e20020" with "e20020h"<br>Device family comparision table:<br>- added 1 MB code flash LQFP100 version<br>- added 1.5 MB code flash LQFP144 version<br>- removed 768 KB code flash LQFP176 version<br>- changed LINFlex count for 144-pin LQFP—was '6'; is '8'<br>- changed LINFlex count for 176-pin LQFP—was '6'; is '10'<br>- replaced 105 °C with 125 °C in footnote 2<br>SPC560B54/6 block diagram: added GPIO and VREG to legend<br>SPC560B54/6 block diagram: added GPIO and VREG to legend<br>SPC560B54/6 series block summary: added acronym "JTAGC"; in WKPU function<br>changed "up to 18 external sources" to "up to 27 external sources"<br>LQFP144 pin configuration: for pins 37–72, restored the pin labels that existed prior to<br>27 July 2010<br>LQFP176 pin configuration: corrected name of pin 4: was EPC[15]; is PC[15]<br>Added following sections:<br>- Pad configuration during reset phases<br>- Pad configuration during standby mode exit<br>- Voltage supply pins<br>- Pad types<br>- System pins<br>- Functional port pins<br>- Functional port pins<br>- Nexus 2+ pins |

### Table 56. Revision history (continued)



#### Table 56. Revision history (continued)

| Date                        | Revision         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-Sep- 2011<br>(continued) | 6<br>(continued) | Section "NVUSRO register": edited content to separate configuration into electrical parameters and digital functionality: updated footnote describing default value of '1' in field descriptions VVUSRO[PADSV5) and NVUSRO[CSCILLATOR_MARGIN] Added section "NVUSRO[WATCHDOG_EN] field description" Tables "Absolute maximum ratings" and "Recommended operating conditions (3.3 V)": replaced "VSS_HV_ADC0, VS_HV_ADC0, VS_HV_ADC0, VS_HV_ADC0, VS_HV_ADC0, VDD_HV_ADC0, VDD_HV_ADC1" in V <sub>DD_ADC</sub> parameter description "Recommended operating conditions (5.0 V)" table: replaced "VSS_HV_ADC0, VSS_HV_ADC1" in V <sub>DD_ADC</sub> parameter description; changed 3.6V to 3.0V in footnote 2 Section "External ballast resistor recommendations": replaced "low oltage monitor" with "low voltage detector (LVD)" "I/O input DC electrical characteristics" table: updated l <sub>LKG</sub> characteristics "MEDIUM configuration output buffer electrical characteristics" table: changed "lo <sub>H</sub> = 100 µÅ" to "lo <sub>L</sub> = 100 µÅ" in V <sub>0L</sub> conditions I/O weight: updated table (includes replacing instances of bit "SRE" with "SRC") "Reset electrical characteristics": table: updated parameter classification for I <sub>WPU</sub>   Updated voltage detector electrical characteristics" changed title (was "Voltage monitor electrical characteristics") changed title (was "Voltage monitor electrical characteristics"): adved event status flag names found in RGM chapter of device reference manual to POR module and LVD descriptions; replaced instances of "Low voltage detectors"; added event status flag names found in RGM chapter of device reference manual to POR module and LVD descriptions; replaced instances of "Low voltage detectors"; table: updated symbols PFCRn settings vs. frequency of operation: replaced "FLASH_BIU" with "PFCRn" in table title; updated field names and frequencies "Flash power supply DC electrical characteristics" table: deleted footnote 2 Crystal oscillator and resonator connection scheme: inserted footnote about possibly requiring a series resistor Fast external crystal oscillator |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

Doc ID 15131 Rev 6

