**SN54AHC08, SN74AHC08** SCLS236K - OCTOBER 1995 - REVISED JUNE 2023 # **SNx4AHC08 Quadruple 2-Input Positive-AND Gates** #### 1 Features - 2-V to 5.5-V Operating Range - Latch-Up Performance Exceeds 250 mA Per JESD - ESD Protection Exceeds JESD 22 # 2 Applications - Servers - **Network Switches** - PCs and Notebooks - Electronic Points of Sale ## 3 Description The SNx4AHC08 devices are quadruple 2-input positive-AND gates. These devices perform the Boolean function $Y = A \cdot B$ or $Y = \overline{A + B}$ in positive logic. #### **Device Information** | PART NUMBER | PACKAGE <sup>1</sup> | BODY SIZE <sup>2</sup> | |-------------|-------------------------------|------------------------| | | D (SOIC, 14) | 8.65 mm × 3.90 mm | | | DB (SSOP, 14) | 6.20 mm × 5.30 mm | | | DGV (TVSOP, 14) | 3.60 mm × 4.40 mm | | SN74AHC08 | N (PDIP, 14) | 19.30 mm × 6.35 mm | | 3N74A11000 | NS (SO, 14) | 10.30 mm × 5.30 mm | | | PW (TSSOP, 14) | 5.00 mm × 4.40 mm | | | RGY (VQFN, 14) | 3.50 mm × 3.50 mm | | | BQA (WQFN, 14) | 3 mm × 2.5 mm | | SN54AHC08 | C08 FK (LCCC, 20) 8.89 mm × 8 | | - 1. For all available packages, see the orderable addendum at the end of the data sheet. - The package size (length × width) is a nominal value and includes pins, where applicable. # **Table of Contents** | 1 Features1 | 8 Detailed Description | 12 | |------------------------------------------------------------------|------------------------------------------------------|----| | 2 Applications 1 | 8.1 Overview | | | 3 Description1 | 8.2 Functional Block Diagram | 12 | | 4 Revision History2 | 8.3 Feature Description | | | 5 Pin Configuration and Functions3 | 8.4 Device Functional Modes | 12 | | 6 Specifications5 | 9 Application and Implementation | 13 | | 6.1 Absolute Maximum Ratings5 | 9.1 Application Information | 13 | | 6.2 ESD Ratings5 | 9.2 Typical Application | 13 | | 6.3 Recommended Operating Conditions5 | 9.3 Layout | 15 | | 6.4 Thermal Information6 | 10 Device and Documentation Support | 16 | | 6.5 Electrical Characteristics, T <sub>A</sub> = 25°C6 | 10.1 Documentation Support | 16 | | 6.6 Electrical Characteristics, T <sub>A</sub> = -55°C to 125°C7 | 10.2 Receiving Notification of Documentation Updates | 16 | | 6.7 Electrical Characteristics, T <sub>A</sub> = -40°C to 125°C7 | 10.3 Support Resources | 16 | | 6.8 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V8 | 10.4 Trademarks | 16 | | 6.9 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V8 | 10.5 Electrostatic Discharge Caution | 16 | | 6.10 Noise Characteristics9 | 10.6 Glossary | 16 | | 6.11 Operating Characteristics9 | 11 Mechanical, Packaging, and Orderable | | | 6.12 Typical Characteristics10 | Information | 17 | | 7 Parameter Measurement Information 11 | | | | | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | NOTE. Page numbers for previous revisions may unler from page numbers in the current versions | ЮП. | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Changes from Revision J (December 2015) to Revision K (June 2023) | Page | | Added BQA package to Device Information table | 1 | | • Updated RθJA values: D = 86 to 124.5, PW = 113 to 147.7 | | | <ul> <li>Added thermal value for RθJA: BQA = 88.3, all values in °C/W</li> </ul> | 6 | | | | | Changes from Revision I (May 2013) to Revision J (December 2015) | Page | | <ul> <li>Added ESD Ratings table, Feature Description section, Device Functional Modes, Application Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.</li> </ul> | and | # **5 Pin Configuration and Functions** Figure 5-1. D, DB, DGV, N, NS, PW, or W Package 14-Pin SOIC, SSOP, TVSOP, PDIP, SO, or TSSOP (Top View) Figure 5-2. FK Package 20-Pin LCCC (Top View) Figure 5-3. RGY or BQA Package 14-Pin VQFN or WQFN (Top View) | | | PIN | | | | |------|------------------------------------------|------------|------|-----|-------------| | NAME | SOIC, SSOP,<br>TVSOP, PDIP,<br>SO, TSSOP | VQFN, WQFN | LCCC | I/O | DESCRIPTION | | 1A | 1 | 1 | 2 | I | 1A Input | | 1B | 2 | 2 | 3 | I | 1B Input | | 1Y | 3 | 3 | 4 | 0 | 1Y Output | | 2A | 4 | 4 | 6 | I | 2A Input | | 2B | 5 | 5 | 8 | I | 2B Input | | 2Y | 6 | 6 | 9 | 0 | 2Y Output | | 3Y | 8 | 8 | 12 | 0 | 3Y Output | | 3A | 9 | 9 | 13 | I | 3A Input | | 3B | 10 | 10 | 14 | I | 3B Input | | 4Y | 11 | 11 | 16 | 0 | 4Y Output | | 4A | 12 | 12 | 18 | I | 4A Input | | 4B | 13 | 13 | 19 | I | 4B Input | | GND | 7 | 7 | 10 | _ | Ground Pin | | | PIN | | | | | |-----------------|------------------------------------------|---------------------|---------------------|-----|---------------| | NAME | SOIC, SSOP,<br>TVSOP, PDIP,<br>SO, TSSOP | VQFN, WQFN LCCC I/O | | 1/0 | DESCRIPTION | | NC | _ | _ | 1, 5, 7, 11, 15, 17 | _ | No Connection | | V <sub>CC</sub> | 14 | 14 | 20 | _ | Power Pin | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-----------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 7 | V | | VI | Input voltage <sup>(2)</sup> | | -0.5 | 7 | V | | Vo | Output voltage, V <sub>O</sub> <sup>(2)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------------|---------------|------------------------------------------------------------------------------|-------|------| | \/ | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 | ±2000 | V | | V <sub>(ESE</sub> | o) discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>2</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|---------------------------------|------|-----------------|--------| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3V | 2.1 | | V | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | $V_{IL}$ | Low-level Input voltage | V <sub>CC</sub> = 3 V | | 0.9 | V | | | | V <sub>CC</sub> = 5.5 V | | 1.65 | | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2 V | | -50 | | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 3.3 V ± 0.3 V | | -4 | mA | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | -8 | | | | | V <sub>CC</sub> = 2 V | | 50 | | | $I_{OL}$ | Low-level output current | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 4 | mA | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | 8 | | | Δt/Δν | Input Transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 100 | ns/V | | ΔυΔν | input transition use of fall fate | V <sub>CC</sub> = 5 V ± 0.5 V | | 20 | 119/ V | <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |--------------------------------------------|-----------|-----------|-----|-----|------| | T On a series for a sind on a series for a | SN54AHC08 | -55 | 125 | °C | | | 'A | | SN74AHC08 | -40 | 125 | C | <sup>1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. #### 6.4 Thermal Information | | | SN74AHC08 | | | | | | | | | |-------------------------------|----------------------------------------|-----------|--------------|----------------|----------|---------|------------|---------------|-------------------|------| | THERMAL METRIC <sup>(1)</sup> | | D (SOIC) | DB<br>(SSOP) | DGV<br>(TVSOP) | N (PDIP) | NS (SO) | PW (TSSOP) | RGY<br>(VQFN) | BQA<br>(WQF<br>N) | UNIT | | | 14 PINS 14<br>PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 124.5 | 96 | 127 | 80 | 76 | 147.7 | 47 | 88.3 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # 6.5 Electrical Characteristics, T<sub>A</sub> = 25°C over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------|-----------------|------|-----|------|------| | | | 2 V | 1.9 | 2 | | | | | $I_{OH} = -50 \mu A$ | 3 V | 2.9 | 3 | | | | V <sub>OH</sub> | | 4.5 V | 4.4 | 4.5 | | V | | | I <sub>OH</sub> = -4 mA | 3 V | 2.58 | | | | | | I <sub>OH</sub> = -8 mA | 4.5 V | 3.94 | | | | | | | 2 V | | | 0.1 | | | | I <sub>OL</sub> = 50 μA | 3 V | | | 0.1 | | | V <sub>OL</sub> | | 4.5 V | | | 0.1 | V | | | I <sub>OH</sub> = 4 mA | 3 V | | | 0.36 | | | | I <sub>OH</sub> = 8 mA | 4.5 V | | | 0.36 | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | 0 V to 5.5 V | | | ±0.1 | μΑ | | I <sub>cc</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 2 | μA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 4 | 10 | pF | # 6.6 Electrical Characteristics, $T_A = -55$ °C to 125°C over operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST CONDITIONS | v | SN54AHC08 | LINUT | |-----------------|-----------------------------------------|-----------------|-------------------|-------| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN MAX | UNIT | | | | 2 V | 1.9 | | | | I <sub>OH</sub> = -50 μA | 3 V | 2.9 | | | V <sub>OH</sub> | | 4.5 V | 4.4 | V | | | I <sub>OH</sub> = -4 mA | 3 V | 2.48 | | | | $I_{OH} = -8 \text{ mA}$ | 4.5 V | 3.8 | | | | | 2 V | 0.1 | | | | I <sub>OL</sub> = 50 μA | 3 V | 0.1 | | | $V_{OL}$ | | 4.5 V | 0.1 | V | | | I <sub>OH</sub> = 4 mA | 3 V | 0.5 | | | | I <sub>OH</sub> = 8 mA | 4.5 V | 0.5 | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | 0 V to 5.5 V | ±1 <sup>(1)</sup> | μA | | I <sub>cc</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | 20 | μA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | pF | <sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested at VCC = 0 V. # 6.7 Electrical Characteristics, $T_A = -40$ °C to 125°C over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | v | _ | SN74AHC0 | 8 | UNIT | |-----------------|-------------------------------------------------------------|-----------------|-----------------------------------------------|----------|------|------| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | T <sub>A</sub> | MIN | MAX | UNII | | | | 2 V | | 1.9 | | | | | $I_{OH} = -50 \mu A$ | 3 V | | 2.9 | | | | V <sub>OH</sub> | | 4.5 V | | 4.4 | | V | | | I <sub>OH</sub> = -4 mA | 3 V | | 2.48 | | | | | I <sub>OH</sub> = -8 mA | 4.5 V | | 3.8 | | | | | | 2 V | | | 0.1 | | | | I <sub>OL</sub> = 50 μA | 3 V | | | 0.1 | | | | | 4.5 V | | | 0.1 | | | | | | T <sub>A</sub> = -40°C to 85°C | | 0.44 | | | V <sub>OL</sub> | I <sub>OH</sub> = 4 mA | 3 V | T <sub>A</sub> = -40°C to125°C<br>Recommended | | 0.5 | V | | | | | T <sub>A</sub> = -40°C to 85°C | | 0.44 | | | | I <sub>OH</sub> = 8 mA | 4.5 V | T <sub>A</sub> = -40°C to125°C<br>Recommended | | 0.5 | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | 0 V to 5.5 V | | | ±1 | μA | | Icc | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | 5.5 V | | | 20 | μA | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | T <sub>A</sub> = -40°C to 85°C | | 10 | pF | # 6.8 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |----------------------------------------------|-----------------|--------------------------------------------|-----------------------------------------------------------|--------------------------------------------|---------------------|--------------------|--------------------|------| | | | | | T <sub>A</sub> = 25°C | | 6.2 <sup>(1)</sup> | 8.8 <sup>(1)</sup> | | | | | T <sub>A</sub> = -55°C to 125°C, SN54AHC08 | | 1 <sup>(1)</sup> | 10.5 <sup>(1)</sup> | | | | | t <sub>PLH</sub> , t <sub>PHL</sub> | A or B | Y | C <sub>L</sub> = 15 pF | $T_A = -40$ °C to 85°C, SN74AHC08 | | 1 | 10.5 | ns | | | | | T <sub>A</sub> = -40°C to 125°C Recommended,<br>SN74AHC08 | 1 | | 10.5 | | | | | | | | T <sub>A</sub> = 25°C | | 8.7 | 12.3 | | | | | | | T <sub>A</sub> = -55°C to 125°C, SN54AHC08 | | 1 | 14 | | | t <sub>PLH</sub> , t <sub>PHL</sub> A or B Y | Y | C <sub>L</sub> = 50 pF | T <sub>A</sub> = -40°C to 85°C, SN74AHC08 | | 1 | 14 | ns | | | | | | T <sub>A</sub> = -40°C to 125°C Recommended,<br>SN74AHC08 | | 1 | 14 | | | <sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. # 6.9 Switching Characteristics, $V_{CC}$ = 5 V ± 0.5 V over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |----------------------------------------------|-----------------|------------------------|-----------------------------------------------------------|-----------------------------------------------------------|--------------------|--------------------|------------------|------| | | | | T <sub>A</sub> = 25°C | 4 | 4.3 <sup>(1)</sup> | 5.9 <sup>(1)</sup> | | | | | | | | T <sub>A</sub> = -55°C to 125°C, SN54AHC08 | | 1 <sup>(1)</sup> | 7 <sup>(1)</sup> | | | t <sub>PLH</sub> , t <sub>PHL</sub> | A or B | Y | C <sub>L</sub> = 15 pF | T <sub>A</sub> = -40°C to 85°C, SN74AHC08 | | 1 | 7 | ns | | | | | T <sub>A</sub> = -40°C to 125°C Recommended,<br>SN74AHC08 | | 1 | 7 | | | | | | | | T <sub>A</sub> = 25°C | | 5.8 | 7.9 | | | | | | | T <sub>A</sub> = -55°C to 125°C, SN54AHC08 | | 1 | 9 | | | t <sub>PLH</sub> , t <sub>PHL</sub> A or B Y | Y | C <sub>L</sub> = 50 pF | T <sub>A</sub> = -40°C to 85°C, SN74AHC08 | | | 9 | ns | | | | | | | T <sub>A</sub> = -40°C to 125°C Recommended,<br>SN74AHC08 | | 1 | 9 | | <sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. # **6.10 Noise Characteristics** $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ | | | SN74AHC08 | | UNIT | |--------------------|-----------------------------------------------|-----------|------|------| | | | MIN | MAX | UNII | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4.4 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 3.5 | | V | | $V_{IL(D)}$ | Low-level dynamic input voltage | | 1.5 | V | <sup>(1)</sup> Characteristics are for surface-mount packages only. # **6.11 Operating Characteristics** $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|-------------------------------|--------------------|-----|------| | $C_{pd}$ | Power dissipation capacitance | No load, f = 1 MHz | 18 | pF | # **6.12 Typical Characteristics** Figure 6-1. AHC Family $V_{OL}$ vs $I_{OL}$ ### 7 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_r \leq$ 3 ns, $t_f \leq$ 3 ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 7-1. Load Circuit and Voltage Waveforms # **8 Detailed Description** # 8.1 Overview The SNx4AHC08 devices are quadruple 2-input positive-AND gates with low drive that will produce slow rise and fall times. This slow transition reduces ringing on the output signal. The inputs are high impedance when $V_{CC} = 0 \text{ V}$ . ## 8.2 Functional Block Diagram ## **8.3 Feature Description** Slow rise and fall time on outputs allow for low-noise outputs. ## **8.4 Device Functional Modes** Table 8-1 is the function table for the SNx4AHC08. Table 8-1. Function Table (Each Gate) | | , | / | |-----|------|--------| | INF | PUTS | OUTPUT | | Α | В | Y | | Н | Н | Н | | L | Х | L | | Х | L | L | # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information A common application for AND gates is the use in power sequencing. Power sequencing is often employed in applications that require a processor or other delicate device with specific voltage timing requirements in order to protect the device from malfunctioning. Using the SN74AHC08 to verify that the processor has turned on can protect it from harmful signals. ### 9.2 Typical Application Figure 9-1. Typical Application Diagram #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions must be considered to prevent ringing. #### 9.2.2 Detailed Design Procedure - 1. Recommended input conditions - Rise time and fall time specs: See (Δt/Δv) in the Section 6.3 table. - Specified High and low levels: See (V<sub>IH</sub> and V<sub>II</sub>) in the Section 6.3 table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub> - 2. Recommend output conditions - Load currents should not exceed 25 mA per output and 50 mA total for the part - Outputs should not be pulled above V<sub>CC</sub> ### 9.2.3 Application Curve Figure 9-2. AHC Family V<sub>OH</sub> vs I<sub>OH</sub> # **Power Supply Recommendations** The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Section 6.1 table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended. If there are multiple $V_{CC}$ pins, 0.01 $\mu$ F or 0.022 $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ## 9.3 Layout ### 9.3.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 9-3 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ ; whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs, so they cannot float when disabled. ## 9.3.1.1 Layout Example Figure 9-3. Layout Diagram # 10 Device and Documentation Support ## **10.1 Documentation Support** #### 10.1.1 Related Documentation The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 10-1. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |-----------|----------------|--------------|---------------------|---------------------|---------------------|--| | SN54AHC08 | Click here | Click here | Click here | Click here | Click here | | | SN74AHC08 | Click here | Click here | Click here | Click here | Click here | | # 10.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 10.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 10.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 8-Jul-2023 www.ti.com #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|-----------------------------------------|---------| | 5962-9682001Q2A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9682001Q2A<br>SNJ54AHC<br>08FK | Samples | | SN74AHC08BQAR | ACTIVE | WQFN | BQA | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC08 | Samples | | SN74AHC08DBR | ACTIVE | SSOP | DB | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA08 | Samples | | SN74AHC08DGVR | ACTIVE | TVSOP | DGV | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA08 | Samples | | SN74AHC08DR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC08 | Samples | | SN74AHC08DRG4 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC08 | Samples | | SN74AHC08N | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 125 | SN74AHC08N | Samples | | SN74AHC08NSR | ACTIVE | SO | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC08 | Samples | | SN74AHC08PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | HA08 | Samples | | SN74AHC08PWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA08 | Samples | | SN74AHC08RGYR | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | HA08 | Samples | | SNJ54AHC08FK | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9682001Q2A<br>SNJ54AHC<br>08FK | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". # PACKAGE OPTION ADDENDUM www.ti.com 8-Jul-2023 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54AHC08, SN74AHC08: Catalog: SN74AHC08 ● Enhanced Product : SN74AHC08-EP, SN74AHC08-EP Military: SN54AHC08 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Enhanced Product - Supports Defense, Aerospace and Medical Applications • Military - QML certified for Military and Defense Applications www.ti.com 9-Jul-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AHC08BQAR | WQFN | BQA | 14 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q1 | | SN74AHC08DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74AHC08DGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHC08DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74AHC08NSR | so | NS | 14 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 | | SN74AHC08PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHC08PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHC08PWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHC08RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 9-Jul-2023 \*All dimensions are nominal | All difficultions are norminal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74AHC08BQAR | WQFN | BQA | 14 | 3000 | 210.0 | 185.0 | 35.0 | | SN74AHC08DBR | SSOP | DB | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AHC08DGVR | TVSOP | DGV | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AHC08DR | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | SN74AHC08NSR | so | NS | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AHC08PWR | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74AHC08PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AHC08PWRG4 | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AHC08RGYR | VQFN | RGY | 14 | 3000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Jul-2023 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9682001Q2A | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | SN74AHC08N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHC08N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ54AHC08FK | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (S-PVQFN-N14) # PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. 2.5 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. www.ti.com PLASTIC QUAD FLAT PACK-NO LEAD - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # DGV (R-PDSO-G\*\*) ## 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # DB (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated