# SC16IS752/SC16IS762 Dual UART with I<sup>2</sup>C-bus/SPI interface, 64 bytes of transmit and receive FIFOs, IrDA SIR built-in support Rev. 07 — 19 May 2008 **Product data sheet** ## 1. General description The SC16IS752/SC16IS762 is an I<sup>2</sup>C-bus/SPI bus interface to a dual-channel high performance UART offering data rates up to 5 Mbit/s, low operating and sleeping current; it also provides the application with 8 additional programmable I/O pins. The device comes in very small HVQFN32 and TSSOP28 packages, which makes it ideally suitable for hand-held, battery-operated applications. This chip enables seamless protocol conversion from I<sup>2</sup>C-bus/SPI to RS-232/RS-485 and is fully bidirectional. The SC16IS762 differs from the SC16IS752 in that it supports SPI clock speeds up to 15 Mbit/s instead of the 4 Mbit/s supported by the SC16IS752, and in that it supports IrDA SIR up to 1.152 Mbit/s. In all other aspects, the SC16IS762 is functionally and electrically the same as the SC16IS752. The SC16IS752/SC16IS762's internal register set is backward compatible with the widely used and widely popular 16C450. This allows the software to be easily written or ported from another platform. The SC16IS752/SC16IS762 also provides additional advanced features such as auto hardware and software flow control, automatic RS-485 support and software reset. This allows the software to reset the UART at any moment, independent of the hardware reset signal. #### 2. Features #### 2.1 General features - Dual full-duplex UART - I<sup>2</sup>C-bus or SPI interface selectable - 3.3 V or 2.5 V operation - Industrial temperature range: -40 °C to +95 °C - 64 bytes FIFO (transmitter and receiver) - Fully compatible with industrial standard 16C450 and equivalent - Baud rates up to 5 Mbit/s in 16× clock mode - Auto hardware flow control using RTS/CTS - Auto software flow control with programmable Xon/Xoff characters - Single or double Xon/Xoff characters - Automatic RS-485 support (automatic slave address detection) - Up to eight programmable I/O pins - RS-485 driver direction control via RTS signal - RS-485 driver direction control inversion - Built-in IrDA encoder and decoder supporting IrDA SIR with speeds up to 115.2 kbit/s - SC16IS762 supports IrDA SIR with speeds up to 1.152 Mbit/s<sup>1</sup> - Software reset - Transmitter and receiver can be enabled/disabled independent of each other - Receive and Transmit FIFO levels - Programmable special character detection - Fully programmable character formatting - ◆ 5-bit, 6-bit, 7-bit or 8-bit character - Even, odd, or no parity - $\bullet$ 1, 1½, or 2 stop bits - Line break generation and detection - Internal Loopback mode - Sleep current less than 30 μA at 3.3 V - Industrial and commercial temperature ranges - 5 V tolerant inputs - Available in HVQFN32 and TSSOP28 packages #### 2.2 I<sup>2</sup>C-bus features - Noise filter on SCL/SDA inputs - 400 kbit/s (maximum) - Compliant with I<sup>2</sup>C-bus Fast mode - Slave mode only #### 2.3 SPI features - SC16IS752 supports 4 Mbit/s maximum SPI clock speed - SC16IS762 supports 15 Mbit/s maximum SPI clock speed - Slave mode only - SPI Mode 0 # **Applications** - Factory automation and process control - Portable and battery operated devices - Cellular data devices Please note that IrDA SIR at 1.152 Mbit/s is not compatible with IrDA MIR at that speed. Please refer to application notes for usage of IrDA SIR at 1.152 Mbit/s. # 4. Ordering information ### Table 1. Ordering information | Type number | Package | | | | | | | | |--------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--| | | Name | Description | Version | | | | | | | SC16IS752IPW | TSSOP28 | plastic thin shrink small outline package; 28 leads; body width 4.4 mm | | | | | | | | SC16IS762IPW | | | | | | | | | | SC16IS752IBS | HVQFN32 | | SOT617-1 | | | | | | | SC16IS762IBS | | body $5 \times 5 \times 0.85$ mm | | | | | | | # 5. Block diagram # 6. Pinning information #### 6.1 Pinning # 6.2 Pin description Table 2. Pin description | Symbol | Pin | | Туре | Description | | | | | |------------|---------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | TSSOP28 | HVQFN32 | | | | | | | | CS/A0 | 10 | 7 | I | SPI chip select or I <sup>2</sup> C-bus device address select A0. If SPI configuration is selected by I <sup>2</sup> C/SPI pin, this pin is the SPI chip select pin (Schmitt-trigger active LOW). If I <sup>2</sup> C-bus configuration is selected by I <sup>2</sup> C/SPI pin, this pin along with A1 pin allows user to change the device's base address. | | | | | | | | | | To select the device address, please refer to <a>Table 32</a> . | | | | | | CTSA | 2 | 31 | I | UART clear to send (active LOW), channel A. A logic 0 (LOW) on the $\overline{\text{CTSA}}$ pin indicates the modem or data set is ready to accept transmit data from the SC16IS752/SC16IS762. Status can be tested by reading MSR[4]. This pin only affects the transmit and receive operations when Auto- $\overline{\text{CTS}}$ function is enabled via the Enhanced Features Register EFR[7] for hardware flow control operation. | | | | | | CTSB | 16 | 15 | I | UART clear to send (active LOW), channel B. A logic 0 on the $\overline{\text{CTSB}}$ pin indicates the modem or data set is ready to accept transmit data from the SC16IS752/SC16IS762. Status can be tested by reading MSR[4]. This pin only affects the transmit and receive operations when Auto- $\overline{\text{CTS}}$ function is enabled via the Enhanced Features Register EFR[7] for hardware flow control operation. | | | | | | I2C/SPI | 9 | 6 | I | $\rm I^2C$ -bus or SPI interface select. $\rm I^2C$ -bus interface is selected if this pin is at logic HIGH. SPI interface is selected if this pin is at logic LOW. | | | | | | ĪRQ | 15 | 14 | 0 | Interrupt (open-drain, active LOW). Interrupt is enabled when interrupt sources are enabled in the Interrupt Enable Register (IER). Interrupt conditions include: change of state of the input pins, receiver errors, available receiver buffer data, available transmit buffer space, or when a modem status flag is detected. An external resistor (1 k $\Omega$ for 3.3 V, 1.5 k $\Omega$ for 2.5 V) must be connected between this pin and VDD. | | | | | | SI/A1 | 11 | 8 | I | SPI data input pin or I <sup>2</sup> C-bus device address select A1. If SPI configuration is selected by I2C/SPI pin, this is the SPI data input pin. If I <sup>2</sup> C-bus configuration is selected by I2C/SPI pin, this pin along with the A0 pin allows user to change the slave base address. To select the device address, please refer to Table 32. | | | | | | SO | 12 | 9 | 0 | SPI data output pin. If SPI configuration is selected by I2C/SPI pin, this is a 3-stateable output pin. If I <sup>2</sup> C-bus configuration is selected by the I2C/SPI pin, this pin is undefined and must be left as not connected. | | | | | | SCL/SCLK | 13 | 10 | I | I <sup>2</sup> C-bus or SPI input clock. | | | | | | SDA | 14 | 11 | I/O | $\rm I^2C$ -bus data input/output, open-drain if $\rm I^2C$ -bus configuration is selected by $\rm I2C/\overline{SPI}$ pin. If SPI configuration is selected, this is not used and must be connected to $\rm V_{SS}$ . | | | | | | GPIO0/DSRB | 18 | 17 | I/O | Programmable I/O pin or modem DSRB[1] | | | | | | GPIO1/DTRB | 19 | 18 | I/O | Programmable I/O pin or modem DTRB[1] | | | | | | GPIO2/CDB | 20 | 19 | I/O | Programmable I/O pin or modem CDB[1] | | | | | | GPIO3/RIB | 21 | 20 | I/O | Programmable I/O pin or modem RIB[1] | | | | | | GPIO4/DSRA | 25 | 24 | I/O | Programmable I/O pin or modem DSRA[2] | | | | | | GPIO5/DTRA | 26 | 25 | I/O | Programmable I/O pin or modem DTRA[2] | | | | | | GPIO6/CDA | 27 | 26 | I/O | Programmable I/O pin or modem CDA[2] | | | | | | GPIO7/RIA | 28 | 27 | I/O | Programmable I/O pin or modem RIA[2] | | | | | Table 2. Pin description ... continued | Symbol | Pin | Pin | | Description | |----------|---------|--------------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | TSSOP28 | HVQFN32 | | | | RESET | 5 | 2 | I | Hardware reset (active LOW)[3] | | RTSA | 1 | 30 | 0 | UART request to send (active LOW), channel A. A logic 0 on the RTSA pin indicates the transmitter has data ready and waiting to send. Writing a logic 1 in the Modem Control Register MCR[1] will set this pin to a logic 0, indicating data is available. After a reset this pin is set to a logic 1. This pin only affects the transmit and receive operations when Auto-RTS function is enabled via the Enhanced Features Register (EFR[6]) for hardware flow control operation. | | RTSB | 17 | 16 | 0 | UART request to send (active LOW), channel B. A logic 0 on the RTSB pin indicates the transmitter has data ready and waiting to send. Writing a logic 1 in the Modem Control Register MCR[1] will set this pin to a logic 0, indicating data is available. After a reset this pin is set to a logic 1. This pin only affects the transmit and receive operations when Auto-RTS function is enabled via the Enhanced Features Register (EFR[6]) for hardware flow control operation. | | RXA | 4 | 1 | I | Channel A receiver input. During the local Loopback mode, the RXA input pin is disabled and TXA data is connected to the UART RXA input internally. | | RXB | 24 | 23 | I | Channel B receiver input. During the local Loopback mode, the RXB input pin is disabled and TXB data is connected to the UART RXB input internally. | | TXA | 3 | 32 | 0 | Channel A transmitter output. During the local Loopback mode, the TXA output pin is disabled and TXA data is internally connected to the UART RXA input. | | TXB | 23 | 22 | 0 | Channel B transmitter output. During the local Loopback mode, the TXB output pin is disabled and TXB data is internally connected to the UART RXB input. | | $V_{DD}$ | 8 | 5, 13, 28 | - | Power supply | | $V_{SS}$ | 22 | 12, 21,<br>29 <mark>[4]</mark> | - | Ground | | $V_{SS}$ | - | center<br>pad <sup>[4]</sup> | - | The center pad on the back side of the HVQFN32 package is metallic and should be connected to ground on the printed-circuit board. | | XTAL1 | 6 | 3 | I | Crystal input or external clock input. A crystal can be connected between XTAL1 and XTAL2 to form an internal oscillator circuit (see <a href="Figure 11">Figure 11</a> ). Alternatively, an external clock can be connected to this pin. | | XTAL2 | 7 | 4 | 0 | Crystal output. (See also XTAL1.) XTAL2 is used as a crystal oscillator output <sup>[5]</sup> . | <sup>[1]</sup> Selectable with IOControl register bit 2. <sup>[2]</sup> Selectable with IOControl register bit 1. <sup>[3]</sup> See Section 7.4 "Hardware Reset, Power-On Reset (POR) and Software Reset". <sup>[4]</sup> HVQFN32 package die supply ground is connected to both V<sub>SS</sub> pins and exposed center pad. V<sub>SS</sub> pins must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the PCB in the thermal pad region. <sup>[5]</sup> XTAL2 should be left open when XTAL1 is driven by an external clock. ## 7. Functional description The UART will perform serial-to-I<sup>2</sup>C-bus conversion on data characters received from peripheral devices or modems, and I<sup>2</sup>C-bus-to-serial conversion on data characters transmitted by the host. The complete status of the SC16IS752/SC16IS762 UART can be read at any time during functional operation by the host. The SC16IS752/SC16IS762 can be placed in an alternate mode (FIFO mode) relieving the host of excessive software overhead by buffering received/transmitted characters. Both the receiver and transmitter FIFOs can store up to 64 characters (including three additional bits of error status per character for the receiver FIFO) and have selectable or programmable trigger levels. The SC16IS752/SC16IS762 has selectable hardware flow control and software flow control. Hardware flow control significantly reduces software overhead and increases system efficiency by automatically controlling serial data flow using the $\overline{\text{RTS}}$ output and $\overline{\text{CTS}}$ input signals. Software flow control automatically controls data flow by using programmable Xon/Xoff characters. The UART includes a programmable baud rate generator that can divide the timing reference clock input by a divisor between 1 and $(2^{16} - 1)$ . ## 7.1 Trigger levels The SC16IS752/SC16IS762 provides independently selectable and programmable trigger levels for both receiver and transmitter interrupt generation. After reset, both transmitter and receiver FIFOs are disabled and so, in effect, the trigger level is the default value of one character. The selectable trigger levels are available via the FIFO Control Register (FCR). The programmable trigger levels are available via the Trigger Level Register (TLR). If TLR bits are cleared, then selectable trigger level in FCR is used. If TLR bits are not cleared, then programmable trigger level in TLR is used. #### 7.2 Hardware flow control Hardware flow control is comprised of Auto-CTS and Auto-RTS (see Figure 4). Auto-CTS and Auto-RTS can be enabled/disabled independently by programming EFR[7:6]. With Auto-CTS, CTS must be active before the UART can transmit data. Auto- $\overline{RTS}$ only activates the $\overline{RTS}$ output when there is enough room in the FIFO to receive data and de-activates the $\overline{RTS}$ output when the RX FIFO is sufficiently full. The halt and resume trigger levels in the Transmission Control Register (TCR) determine the levels at which $\overline{RTS}$ is activated/deactivated. If TCR bits are cleared, then selectable trigger levels in FCR are used in place of TCR. If both Auto- $\overline{\text{CTS}}$ and Auto- $\overline{\text{RTS}}$ are enabled, when $\overline{\text{RTS}}$ is connected to $\overline{\text{CTS}}$ , data transmission does not occur unless the receiver FIFO has empty space. Thus, overrun errors are eliminated during hardware flow control. If not enabled, overrun errors occur if the transmit data rate exceeds the receive FIFO servicing latency. #### 7.2.1 Auto-RTS Figure 5 shows $\overline{RTS}$ functional timing. The receiver FIFO trigger levels used in Auto- $\overline{RTS}$ are stored in the TCR. $\overline{RTS}$ is active if the RX FIFO level is below the halt trigger level in TCR[3:0]. When the receiver FIFO halt trigger level is reached, $\overline{RTS}$ is deasserted. The sending device (for example, another UART) may send an additional character after the trigger level is reached (assuming the sending UART has another character to send) because it may not recognize the deassertion of $\overline{RTS}$ until it has begun sending the additional character. $\overline{RTS}$ is automatically reasserted once the receiver FIFO reaches the resume trigger level programmed via TCR[7:4]. This reassertion allows the sending device to resume transmission. #### 7.2.2 Auto-CTS Figure 6 shows CTS functional timing. The transmitter circuitry checks CTS before sending the next data character. When CTS is active, the transmitter sends the next character. To stop the transmitter from sending the following character, CTS must be deasserted before the middle of the last stop bit that is currently being sent. The Auto-CTS function reduces interrupts to the host system. When flow control is enabled, CTS level changes do not trigger host interrupts because the device automatically controls its own transmitter. Without Auto-CTS, the transmitter sends any data present in the transmit FIFO and a receiver overrun error may result. - (1) When $\overline{\text{CTS}}$ is LOW, the transmitter keeps sending serial data out. - (2) When CTS goes HIGH before the middle of the last stop bit of the current character, the transmitter finishes sending the current character, but it does not send the next character. - (3) When CTS goes from HIGH to LOW, the transmitter begins sending data again. Fig 6. CTS functional timing #### 7.3 Software flow control Software flow control is enabled through the Enhanced Features Register and the Modem Control Register. Different combinations of software flow control can be enabled by setting different combinations of EFR[3:0]. Table 3 shows software flow control options. Table 3. Software flow control options (EFR[3:0]) | EFR[3] | EFR[2] | EFR[1] | EFR[0] | TX, RX software flow control | |--------|--------|--------|--------|--------------------------------------------------| | 0 | 0 | Χ | Χ | no transmit flow control | | 1 | 0 | X | Χ | transmit Xon1, Xoff1 | | 0 | 1 | X | Χ | transmit Xon2, Xoff2 | | 1 | 1 | X | Χ | transmit Xon1 and Xon2, Xoff1 and Xoff2 | | Χ | Χ | 0 | 0 | no receive flow control | | Χ | Χ | 1 | 0 | receiver compares Xon1, Xoff1 | | X | Χ | 0 | 1 | receiver compares Xon2, Xoff2 | | 1 | 0 | 1 | 1 | transmit Xon1, Xoff1 | | | | | | receiver compares Xon1 or Xon2, Xoff1 or Xoff2 | | 0 | 1 | 1 | 1 | transmit Xon2, Xoff2 | | | | | | receiver compares Xon1 or Xon2, Xoff1 or Xoff2 | | 1 | 1 | 1 | 1 | transmit Xon1 and Xon2, Xoff1 and Xoff2 | | | | | | receiver compares Xon1 and Xon2, Xoff1 and Xoff2 | | 0 | 0 | 1 | 1 | no transmit flow control | | | | | | receiver compares Xon1 and Xon2, Xoff1 and Xoff2 | There are two other enhanced features relating to software flow control: - Xon Any function (MCR[5]): Receiving any character will resume operation after recognizing the Xoff character. It is possible that an Xon1 character is recognized as an Xon Any character, which could cause an Xon2 character to be written to the RX FIFO. - Special character (EFR[5]): Incoming data is compared to Xoff2. Detection of the special character sets the Xoff interrupt (IIR[4]) but does not halt transmission. The Xoff interrupt is cleared by a read of the Interrupt Identification Register (IIR). The special character is transferred to the RX FIFO. #### 7.3.1 Receive flow control When software flow control operation is enabled, the SC16IS752/SC16IS762 will compare incoming data with Xoff1/Xoff2 programmed characters (in certain cases, Xoff1 and Xoff2 must be received sequentially). When the correct Xoff characters are received, transmission is halted after completing transmission of the current character. Xoff detection also sets IIR[4] (if enabled via IER[5]) and causes $\overline{IRQ}$ to go LOW. To resume transmission, an Xon1/Xon2 character must be received (in certain cases Xon1 and Xon2 must be received sequentially). When the correct Xon characters are received, IIR[4] is cleared, and the Xoff interrupt disappears. #### 7.3.2 Transmit flow control Xoff1/Xoff2 character is transmitted when the RX FIFO has passed the **halt** trigger level programmed in TCR[3:0], or the selectable trigger level in FCR[7:6]. Xon1/Xon2 character is transmitted when the RX FIFO reaches the **resume** trigger level programmed in TCR[7:4], or falls below the lower selectable trigger level in FCR[7:6]. The transmission of Xoff/Xon(s) follows the exact same protocol as transmission of an ordinary character from the FIFO. This means that even if the word length is set to be 5, 6, or 7 bits, then the 5, 6, or 7 least significant bits of Xoff1/Xoff2, Xon1/Xon2 will be transmitted. (Note that the transmission of 5, 6, or 7 bits of a character is seldom done, but this functionality is included to maintain compatibility with earlier designs.) It is assumed that software flow control and hardware flow control will never be enabled simultaneously. Figure 7 shows an example of software flow control. ## 7.4 Hardware Reset, Power-On Reset (POR) and Software Reset These three reset methods are identical and will reset the internal registers as indicated in Table 4. Table 4 summarizes the state of register after reset. Table 4. Register reset | 1.03.010.10001 | | |-----------------------------------|---------------------------------------------| | Register | Reset state | | Interrupt Enable Register | all bits cleared | | Interrupt Identification Register | bit 0 is set; all other bits cleared | | FIFO Control Register | all bits cleared | | Line Control Register | reset to 0001 1101 (0x1D) | | Modem Control Register | all bits cleared | | Line Status Register | bit 5 and bit 6 set; all other bits cleared | | Modem Status Register | bits 3:0 cleared; bits 7:4 input signals | | Enhanced Features Register | all bits cleared | | Receive Holding Register | pointer logic cleared | | Transmit Holding Register | pointer logic cleared | | Transmission Control Register | all bits cleared | | Trigger Level Register | all bits cleared | | Transmit FIFO level | reset to 0100 0000 (0x40) | | Receive FIFO level | all bits cleared | | I/O direction | all bits cleared | | I/O interrupt enable | all bits cleared | | I/O control | all bits cleared | | Extra Features Control Register | all bits cleared | | | | **Remark:** Registers DLL, DLH, SPR, XON1, XON2, XOFF1, XOFF2 are not reset by the top-level reset signal RESET, POR and Software Reset, that is, they hold their initialization values during reset. <u>Table 5</u> summarizes the state of output signals after reset. Table 5. Output signals after reset | Signal | Reset state | |--------|--------------------------| | TX | HIGH | | RTS | HIGH | | I/Os | inputs | | ĪRQ | HIGH by external pull-up | ### 7.5 Interrupts The SC16IS752/SC16IS762 has interrupt generation and prioritization (seven prioritized levels of interrupts) capability. The interrupt enable registers (IER and IOIntEna) enable each of the seven types of interrupts and the $\overline{IRQ}$ signal in response to an interrupt generation. When an interrupt is generated, the IIR indicates that an interrupt is pending and provides the type of interrupt through IIR[5:0]. Table 6 summarizes the interrupt control functions. Table 6. Summary of interrupt control functions | IIR[5:0] | Priority<br>level | Interrupt type | Interrupt source | |----------|-------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------| | 00 0001 | none | none | none | | 00 0110 | 1 | receiver line status | Overrun Error (OE), Framing Error (FE), Parity Error (PE), or Break Interrupt (BI) errors occur in characters in the RX FIFO | | 00 1100 | 2 | RX time-out | stale data in RX FIFO | | 00 0100 | 2 | RHR interrupt | receive data ready (FIFO disable) or RX FIFO above trigger level (FIFO enable) | | 00 0010 | 3 | THR interrupt | transmit FIFO empty (FIFO disable) or TX FIFO passes above trigger level (FIFO enable) | | 00 0000 | 4 | modem status | change of state of modem input pins | | 00 1110 | 5 | I/O pins | input pins change of state | | 01 0000 | 6 | Xoff interrupt | receive Xoff character(s)/special character | | 10 0000 | 7 | CTS, RTS | RTS pin or CTS pin change state from active (LOW) to inactive (HIGH) | It is important to note that for the framing error, parity error, and break conditions, Line Status Register bit 7 (LSR[7]) generates the interrupt. LSR[7] is set when there is an error anywhere in the RX FIFO, and is cleared only when there are no more errors remaining in the FIFO. LSR[4:2] always represent the error status for the received character at the top of the RX FIFO. Reading the RX FIFO updates LSR[4:2] to the appropriate status for the new character at the top of the FIFO. If the RX FIFO is empty, then LSR[4:2] are all zeros. For the Xoff interrupt, if an Xoff flow character detection caused the interrupt, the interrupt is cleared by an Xon flow character detection. If a special character detection caused the interrupt, the interrupt is cleared by a read of the IIR. ## 7.5.1 Interrupt mode operation In Interrupt mode (if any bit of IER[3:0] is 1) the host is informed of the status of the receiver and transmitter by an interrupt signal, $\overline{\text{IRQ}}$ . Therefore, it is not necessary to continuously poll the Line Status Register (LSR) to see if any interrupt needs to be serviced. Figure 8 shows Interrupt mode operation. #### 7.5.2 Polled mode operation In Polled mode (IER[3:0] = 0000) the status of the receiver and transmitter can be checked by polling the Line Status Register (LSR). This mode is an alternative to the FIFO Interrupt mode of operation where the status of the receiver and transmitter is automatically known by means of interrupts sent to the CPU. Figure 9 shows FIFO Polled mode operation. #### 7.6 Sleep mode Sleep mode is an enhanced feature of the SC16IS752/SC16IS762 UART. It is enabled when EFR[4], the enhanced functions bit, is set **and** when IER[4] is set. Sleep mode is entered when: - The serial data input line, RX, is idle (see <u>Section 7.7 "Break and time-out conditions"</u>). - The TX FIFO and TX shift register are empty. - There are no interrupts pending except THR. Remark: Sleep mode will not be entered if there is data in the RX FIFO. In Sleep mode, the clock to the UART is stopped. Since most registers are clocked using these clocks, the power consumption is greatly reduced. The UART will wake up when any change is detected on the RX line, when there is any change in the state of the modem input pins, or if data is written to the TX FIFO. **Remark:** Writing to the divisor latches DLL and DLH to set the baud clock must not be done during Sleep mode. Therefore, it is advisable to disable Sleep mode using IER[4] before writing to DLL or DLH. #### 7.7 Break and time-out conditions When the UART receives a number of characters and these data are not enough to set off the receive interrupt (because they do not reach the receive trigger level), the UART will generate a time-out interrupt instead, 4 character times after the last character is received. The time-out counter will be reset at the center of each stop bit received or each time the receive FIFO is read. A break condition is detected when the RX pin is pulled LOW for a duration longer than the time it takes to send a complete character plus start, stop and parity bits. A break condition can be sent by setting LCR[6], when this happens the TX pin will be pulled LOW until LSR[6] is cleared by the software. ## 7.8 Programmable baud rate generator The SC16IS752/SC16IS762 UART contains a programmable baud rate generator that takes any clock input and divides it by a divisor in the range between 1 and ( $2^{16} - 1$ ). An additional divide-by-4 prescaler is also available and can be selected by MCR[7], as shown in <u>Figure 10</u>. The output frequency of the baud rate generator is $16 \times$ the baud rate. The formula for the divisor is: $$divisor = \frac{\left(\frac{XTAL1\ crystal\ input\ frequency}{prescaler}\right)}{desired\ baud\ rate \times 16} \tag{1}$$ where: prescaler = 1, when MCR[7] is set to logic 0 after reset (divide-by-1 clock selected) prescaler = 4, when MCR[7] is set to logic 1 after reset (divide-by-4 clock selected). **Remark:** The default value of prescaler after reset is divide-by-1. Figure 10 shows the internal prescaler and baud rate generator circuitry. DLL and DLH must be written to in order to program the baud rate. DLL and DLH are the least significant and most significant byte of the baud rate divisor. If DLL and DLH are both zero, the UART is effectively disabled, as no baud clock will be generated. **Remark:** The programmable baud rate generator is provided to select both the transmit and receive clock rates. <u>Table 7</u> and <u>Table 8</u> show the baud rate and divisor correlation for crystal with frequency 1.8432 MHz and 3.072 MHz, respectively. Figure 11 shows the crystal clock circuit reference. Table 7. Baud rates using a 1.8432 MHz crystal | Desired baud rate (bit/s) | Divisor used to generate<br>16× clock | Percent error difference between desired and actual | |---------------------------|---------------------------------------|-----------------------------------------------------| | 50 | 2304 | 0 | | 75 | 1536 | 0 | | 110 | 1047 | 0.026 | | 134.5 | 857 | 0.058 | | 150 | 768 | 0 | | 300 | 384 | 0 | | 600 | 192 | 0 | | 1200 | 96 | 0 | | 1800 | 64 | 0 | | 2000 | 58 | 0.69 | | 2400 | 48 | 0 | | 3600 | 32 | 0 | | 4800 | 24 | 0 | | 7200 | 16 | 0 | | 9600 | 12 | 0 | | 19200 | 6 | 0 | | 38400 | 3 | 0 | | 56000 | 2 | 2.86 | Table 8. Baud rates using a 3.072 MHz crystal | Desired baud rate (bit/s) | Divisor used to generate 16× clock | Percent error difference between desired and actual | |---------------------------|------------------------------------|-----------------------------------------------------| | 50 | 2304 | 0 | | 75 | 2560 | 0 | | 110 | 1745 | 0.026 | | 134.5 | 1428 | 0.034 | | 150 | 1280 | 0 | | 300 | 640 | 0 | | 600 | 320 | 0 | | 1200 | 160 | 0 | | 1800 | 107 | 0.312 | | 2000 | 96 | 0 | | 2400 | 80 | 0 | | 3600 | 53 | 0.628 | | 4800 | 40 | 0 | | 7200 | 27 | 1.23 | | 9600 | 20 | 0 | | 19200 | 10 | 0 | | 38400 | 5 | 0 | # 8. Register descriptions The programming combinations for register selection are shown in Table 9. Table 9. Register map - read/write properties | • | | | |---------------|-----------------------------------------|-------------------------------------------| | Register name | Read mode | Write mode | | RHR/THR | Receive Holding Register (RHR) | Transmit Holding Register (THR) | | IER | Interrupt Enable Register (IER) | Interrupt Enable Register | | IIR/FCR | Interrupt Identification Register (IIR) | FIFO Control Register (FCR) | | LCR | Line Control Register (LCR) | Line Control Register | | MCR | Modem Control Register (MCR)[1] | Modem Control Register[1] | | LSR | Line Status Register (LSR) | n/a | | MSR | Modem Status Register (MSR) | n/a | | SPR | Scratchpad Register (SPR) | Scratchpad Register | | TCR | Transmission Control Register (TCR)[2] | Transmission Control Register[2] | | TLR | Trigger Level Register (TLR)[2] | Trigger Level Register[2] | | TXLVL | Transmit FIFO Level register | n/a | | RXLVL | Receive FIFO Level register | n/a | | IODir | I/O pin Direction register | I/O pin Direction register | | IOState | I/O pins State register | n/a | | IOIntEna | I/O Interrupt Enable register | Interrupt Enable register | | IOControl | I/O pins Control register | I/O pins Control register | | EFCR | Extra Features Control Register | Extra Features Control Register | | DLL | Divisor Latch LSB (DLL)[3] | Divisor Latch LSB[3] | | DLH | Divisor Latch MSB (DLH)[3] | Divisor Latch MSB[3] | | EFR | Enhanced Features Register (EFR)[4] | Enhanced Features Register <sup>[4]</sup> | | XON1 | Xon1 word <sup>[4]</sup> | Xon1 word <sup>[4]</sup> | | XON2 | Xon2 word <sup>[4]</sup> | Xon2 word <sup>[4]</sup> | | XOFF1 | Xoff1 word <sup>[4]</sup> | Xoff1 word <sup>[4]</sup> | | XOFF2 | Xoff2 word <sup>[4]</sup> | Xoff2 word <sup>[4]</sup> | | | | | <sup>[1]</sup> MCR[7] can only be modified when EFR[4] is set. <sup>[2]</sup> Accessible only when ERF[4] = 1 and MCR[2] = 1, that is, EFR[4] and MCR[2] are read/write enables. <sup>[3]</sup> Accessible only when LCR[7] is logic 1. <sup>[4]</sup> Accessible only when LCR is set to 1011 1111b (0xBF). | Register address | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | R/W | |------------------|---------------|-------------------------------------|---------------------------------|----------------------------------------|-----------------------------------------|-----------------------------|----------------------------------------|----------------------------------------|-----------------------------------|-----| | General reg | uister set[1] | | | | | | | | | | | 0x00 | RHR | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R | | 0x00 | THR | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | W | | 0x01 | IER | CTS interrupt enable <sup>[2]</sup> | RTS interrupt enable[2] | Xoff <sup>[2]</sup> | Sleep<br>mode <sup>[2]</sup> | modem status interrupt | receive line<br>status<br>interrupt | THR empty interrupt | RX data<br>available<br>interrupt | R/W | | 0x02 | FCR | RX trigger<br>level (MSB) | RX trigger<br>level (LSB) | TX trigger level (MSB)[2] | TX trigger level (LSB)[2] | reserved[3] | TX FIFO reset <sup>[4]</sup> | RX FIFO reset <sup>[4]</sup> | FIFO enable | W | | 0x02 | IIR[5] | FIFO enable | FIFO enable | interrupt<br>priority bit 4[2] | interrupt priority bit 3[2] | interrupt<br>priority bit 2 | interrupt<br>priority bit 1 | interrupt<br>priority bit 0 | interrupt<br>status | R | | 0x03 | LCR | divisor latch enable | set break | set parity | even parity | parity enable | stop bit | word length<br>bit 1 | word length<br>bit 0 | R/W | | 0x04 | MCR | clock<br>divisor <sup>[2]</sup> | IrDA mode enable <sup>[2]</sup> | Xon Any <sup>[2]</sup> | loopback<br>enable | reserved[3] | TCR and TLR enable <sup>[2]</sup> | RTS | DTR (IO5) | R/W | | 0x05 | LSR | FIFO data error | THR and TSR empty | THR empty | break<br>interrupt | framing error | parity error | overrun error | data in receiver | R | | 0x06 | MSR | CD | RI | DSR | CTS | ΔCD | ΔRI | ΔDSR | ΔCTS | R | | 0x07 | SPR | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x06 | TCR[6] | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x07 | TLR[6] | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x08 | TXLVL | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R | | 0x09 | RXLVL | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R | | 0x0A | IODir 7 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x0B | IOState[7] | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x0C | IOIntEna 🔼 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x0D | reserved[3] | | 0x0E | IOControl[7] | reserved[3] | reserved[3] | reserved[3] | reserved[3] | UART software reset | I/O[3:0] or<br>RIB, CDB,<br>DTRB, DSRB | I/O[7:4] or<br>RIA, CDA,<br>DTRA, DSRA | latch | R/W | | 0x0F | EFCR | IrDA mode (slow/ fast)[8] | reserved[3] | auto RS-485<br>RTS output<br>inversion | auto RS-485<br>RTS direction<br>control | reserved <sup>[3]</sup> | transmitter<br>disable | receiver<br>disable | 9-bit mode enable | R/W | NXP Semiconductors | | | | 3.0.0 | | | | | | | | |------------------|---------------------------|----------|----------|--------------------------------|---------------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----| | Register address | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | R/W | | Special re | gister set <sup>[9]</sup> | | | | | | | | | | | 0x00 | DLL | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x01 | DLH | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | Enhanced | register set[10 | 1 | | | | | | | | | | 0x02 | EFR | Auto CTS | Auto RTS | special<br>character<br>detect | enable<br>enhanced<br>functions | software flow control bit 3 | software flow control bit 2 | software flow control bit 1 | software flow control bit 0 | R/W | | 0x04 | XON1 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x05 | XON2 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x06 | XOFF1 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | | 0x07 | XOFF2 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | R/W | - [1] These registers are accessible only when LCR[7] = logic 0. - [2] This bit can only be modified if register bit EFR[4] is enabled. - [3] These bits are reserved and should be set to logic 0. - [4] After Receive FIFO or Transmit FIFO reset (through FCR [1:0]), the user must wait at least 2 × T<sub>clk</sub> of XTAL1 before reading or writing data to RHR and THR respectively. - [5] Burst reads on the serial interface (that is, reading multiple elements on the I2C-bus without a STOP or repeated START condition, or reading multiple elements on the SPI bus without de-asserting the $\overline{CS}$ pin), should not be performed on the IIR register. - [6] These registers are accessible only when EFR[4] = logic 1, and MCR[2] = logic 1. - [7] These registers apply to both channels. - IrDA mode slow/fast for SC16IS762, slow only for SC16IS752. - [9] The Special Register set is accessible only when LCR[7] = logic 1 and LCR is not 0xBF. - [10] Enhanced Features Registers are only accessible when LCR = 0xBF. ## 8.1 Receive Holding Register (RHR) The receiver section consists of the Receive Holding Register (RHR) and the Receive Shift Register (RSR). The RHR is actually a 64-byte FIFO. The RSR receives serial data from the RX terminal. The data is converted to parallel data and moved to the RHR. The receiver section is controlled by the Line Control Register. If the FIFO is disabled, location zero of the FIFO is used to store the characters. ## 8.2 Transmit Holding Register (THR) The transmitter section consists of the Transmit Holding Register (THR) and the Transmit Shift Register (TSR). The THR is actually a 64-byte FIFO. The THR receives data and shifts it into the TSR, where it is converted to serial data and moved out on the TX terminal. If the FIFO is disabled, location zero of the FIFO is used to store the byte. Characters are lost if overflow occurs. ## 8.3 Interrupt Enable Register (IER) The Interrupt Enable Register (IER) enables each of the six types of interrupt, receiver error, RHR interrupt, THR interrupt, Modem Status, Xoff received, or $\overline{\text{CTS}/\text{RTS}}$ change of state from LOW to HIGH. The $\overline{\text{IRQ}}$ output signal is activated in response to interrupt generation. Table 11 shows Interrupt Enable Register bit settings. Table 11. Interrupt Enable Register bits description | Bit | Symbol | Description | |-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | IER[7][1] | $\overline{\text{CTS}}$ interrupt enable. logic 0 = disable the $\overline{\text{CTS}}$ interrupt (normal default condition) logic 1 = enable the $\overline{\text{CTS}}$ interrupt | | 6 | IER[6][1] | $\overline{RTS}$ interrupt enable. logic 0 = disable the $\overline{RTS}$ interrupt (normal default condition) logic 1 = enable the $\overline{RTS}$ interrupt | | 5 | IER[5][1] | Xoff interrupt. logic 0 = disable the Xoff interrupt (normal default condition) logic 1 = enable the Xoff interrupt | | 4 | IER[4][1] | Sleep mode. logic 0 = disable Sleep mode (normal default condition) logic 1 = enable Sleep mode. See Section 7.6 "Sleep mode" for details. | | 3 | IER[3] | Modem Status interrupt. logic 0 = disable the Modem Status Register interrupt (normal default condition) logic 1 = enable the Modem Status Register interrupt Remark: See IOControl register bit 1 or bit 2 (in Table 29) for the description of how to program the pins as modem pins. | | 2 | IER[2] | Receive Line Status interrupt. logic 0 = disable the receiver line status interrupt (normal default condition) logic 1 = enable the receiver line status interrupt | Table 11. Interrupt Enable Register bits description ...continued | Bit | Symbol | Description | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IER[1] | Transmit Holding Register interrupt. logic 0 = disable the THR interrupt (normal default condition) logic 1 = enable the THR interrupt | | 0 | IER[0] | Receive Holding Register interrupt. logic 0 = disable the RHR interrupt (normal default condition) logic 1 = enable the RHR interrupt | <sup>[1]</sup> IER[7:4] can only be modified if EFR[4] is set, that is, EFR[4] is a write enable. Re-enabling IER[1] will not cause a new interrupt if the THR is below the threshold. ## 8.4 FIFO Control Register (FCR) This is a write-only register that is used for enabling the FIFOs, clearing the FIFOs, setting transmitter and receiver trigger levels. Table 12 shows FIFO Control Register bit settings. Table 12. FIFO Control Register bits description | Bit | Symbol | Description | |-----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | FCR[7] (MSB),<br>FCR[6] (LSB) | RX trigger. Sets the trigger level for the RX FIFO. 00 = 8 characters | | | | 01 = 16 characters | | | | 10 = 56 characters | | | | 11 = 60 characters | | 5:4 | FCR[5] (MSB), | TX trigger. Sets the trigger level for the TX FIFO. | | | FCR[4] (LSB) | 00 = 8 spaces | | | | 01 = 16 spaces | | | | 10 = 32 spaces | | | | 11 = 56 spaces | | | | FCR[5:4] can only be modified and enabled when EFR[4] is set. This is because the transmit trigger level is regarded as an enhanced function. | | 3 | FCR[3] | reserved | | 2 | FCR[2][1] | Reset TX FIFO. | | | | logic 0 = no FIFO transmit reset (normal default condition) | | | | logic 1 = clears the contents of the transmit FIFO and resets the FIFO level logic (the Transmit Shift Register is not cleared or altered). This bit will return to a logic 0 after clearing the FIFO. | | 1 | FCR[1][1] | Reset RX FIFO | | | | logic 0 = no FIFO receive reset (normal default condition) | | | | logic 1 = clears the contents of the receive FIFO and resets the FIFO level logic (the Receive Shift Register is not cleared or altered). This bit will return to a logic 0 after clearing the FIFO. | | 0 | FCR[0] | FIFO enable | | | | logic 0 = disable the transmit and receive FIFO (normal default condition) | | | | logic 1 = enable the transmit and receive FIFO | | | | | <sup>[1]</sup> FIFO reset logic requires at least two XTAL1 clocks, therefore, they cannot be reset without the presence of the XTAL1 clock. ### 8.5 Interrupt Identification Register (IIR) The IIR is a read-only 8-bit register which provides the source of the interrupt in a prioritized manner. Table 13 shows Interrupt Identification Register bit settings. Table 13. Interrupt Identification Register bits description | Bit | Symbol | Description | |-----|----------|-----------------------------------------------------------------------------------------| | 7:6 | IIR[7:6] | Mirror the contents of FCR[0]. | | 5:1 | IIR[5:1] | 5-bit encoded interrupt. See <u>Table 14</u> . | | 0 | IIR[0] | Interrupt status. logic 0 = an interrupt is pending logic 1 = no interrupt is pending | Table 14. Interrupt source | Priority<br>level | IIR[5] | IIR[4] | IIR[3] | IIR[2] | IIR[1] | IIR[0] | Source of the interrupt | |-------------------|--------|--------|--------|--------|--------|--------|---------------------------------------------------------------| | 1 | 0 | 0 | 0 | 1 | 1 | 0 | Receive Line Status error | | 2 | 0 | 0 | 1 | 1 | 0 | 0 | Receiver time-out interrupt | | 2 | 0 | 0 | 0 | 1 | 0 | 0 | RHR interrupt | | 3 | 0 | 0 | 0 | 0 | 1 | 0 | THR interrupt | | 4 | 0 | 0 | 0 | 0 | 0 | 0 | modem interrupt[1] | | 5 | 1 | 1 | 0 | 0 | 0 | 0 | input pin change of state[1] | | 6 | 0 | 1 | 0 | 0 | 0 | 0 | received Xoff signal/special character | | 7 | 1 | 0 | 0 | 0 | 0 | 0 | CTS, RTS change of state from active (LOW) to inactive (HIGH) | <sup>[1]</sup> Modem interrupt status must be read via MSR register and GPIO interrupt status must be read via IOState register. ## 8.6 Line Control Register (LCR) This register controls the data communication format. The word length, number of stop bits, and parity type are selected by writing the appropriate bits to the LCR. <u>Table 15</u> shows the Line Control Register bit settings. Table 15. Line Control Register bits description | Bit | Symbol | Description | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | LCR[7] | Divisor latch enable. | | | | logic 0 = divisor latch disabled (normal default condition) | | | | logic 1 = divisor latch enabled | | 6 | LCR[6] | Break control bit. When enabled, the Break control bit causes a break condition to be transmitted (the TX output is forced to a logic 0 state). This condition exists until disabled by setting LCR[6] to a logic 0. | | | | logic 0 = no TX break condition (normal default condition) | | | | logic 1 = forces the transmitter output (TX) to a logic 0 to alert the communication terminal to a line break condition | Table 15. Line Control Register bits description ... continued | Table 10. | Eine Gontrol Register bits descriptioncommuea | | | |-----------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--| | Bit | Symbol | Description | | | 5 | LCR[5] | Set parity. LCR[5] selects the forced parity format (if LCR[3] = logic 1). | | | | | logic 0 = parity is not forced (normal default condition). | | | | | LCR[5] = logic 1 and LCR[4] = logic 0: parity bit is forced to a logical 1 for the transmit and receive data. | | | | | LCR[5] = logic 1 and LCR[4] = logic 1: parity bit is forced to a logical 0 for the transmit and receive data. | | | 4 | LCR[4] | Parity type select. | | | | | logic 0 = odd parity is generated (if LCR[3] = logic 1) | | | | | logic 1 = even parity is generated (if LCR[3] = logic 1) | | | 3 | LCR[3] | Parity enable. | | | | | logic 0 = no parity (normal default condition) | | | | | logic 1 = a parity bit is generated during transmission and the receiver checks for received parity | | | 2 | LCR[2] | Number of Stop bits. Specifies the number of stop bits. | | | | | 0 to 1 stop bit (word length = 5, 6, 7, 8) | | | | | 1 to 1.5 stop bits (word length = 5) | | | | | 1 = 2 stop bits (word length = 6, 7, 8) | | | 1:0 | LCR[1:0] | Word length bits 1, 0. These two bits specify the word length to be transmitted or received (see <u>Table 18</u> ). | | #### Table 16. LCR[5] parity selection | LODIEL | 1.00141 | LODIO | B. H L d | |--------|---------|--------|-------------------| | LCR[5] | LCR[4] | LCR[3] | Parity selection | | Χ | Χ | 0 | no parity | | 0 | 0 | 1 | odd parity | | 0 | 1 | 1 | even parity | | 1 | 0 | 1 | forced parity '1' | | 1 | 1 | 1 | forced parity '0' | #### Table 17. LCR[2] stop bit length | LCR[2] | Word length (bits) | Stop bit length (bit times) | |--------|--------------------|-----------------------------| | 0 | 5, 6, 7, 8 | 1 | | 1 | 5 | 11/2 | | 1 | 6, 7, 8 | 2 | ### Table 18. LCR[1:0] word length | LCR[1] | LCR[0] | Word length (bits) | |--------|--------|--------------------| | 0 | 0 | 5 | | 0 | 1 | 6 | | 1 | 0 | 7 | | 1 | 1 | 8 | # 8.7 Modem Control Register (MCR) The MCR controls the interface with the mode, data set, or peripheral device that is emulating the modem. Table 19 shows Modem Control Register bit settings. Table 19. Modem Control Register bits description | Table 13. | modern Control Register bits description | | | |-----------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Symbol | Description | | | 7 | MCR[7][1] | Clock divisor. logic 0 = divide-by-1 clock input logic 1 = divide-by-4 clock input | | | 6 | MCR[6][1] | IrDA mode enable. logic 0 = normal UART mode logic 1 = IrDA mode | | | 5 | MCR[5][1] | Xon Any. logic 0 = disable Xon Any function logic 1 = enable Xon Any function | | | 4 | MCR[4] | Enable loopback. logic 0 = normal operating mode logic 1 = enable local Loopback mode (internal). In this mode the MCR[1:0] signals are looped back into MSR[4:5] and the TX output is looped back to the RX input internally. | | | 3 | MCR[3] | reserved | | | 2 | MCR[2] | TCR and TLR enable. logic 0 = disable the TCR and TLR register logic 1 = enable the TCR and TLR register | | | 1 | MCR[1] | RTS logic 0 = force $\overline{RTS}$ output to inactive (HIGH) logic 1 = force $\overline{RTS}$ output to active (LOW). In Loopback mode, controls MSR[4]. If Auto- $\overline{RTS}$ is enabled, the $\overline{RTS}$ output is controlled by hardware flow control. | | | 0 | MCR[0] | DTR. If GPIO5 or GPIO1 is selected as DTR modem pin through IOControl register bit 1 or bit 2, the state of DTR pin can be controlled as below. Writing to IOState bit 5 or bit 1 will not have any effect on the DTR pin. logic 0 = force DTR output to inactive (HIGH) logic 1 = force DTR output to active (LOW) | | <sup>[1]</sup> MCR[7:5] and MCR[2] can only be modified when EFR[4] is set, that is, EFR[4] is a write enable. ## 8.8 Line Status Register (LSR) Table 20 shows the Line Status Register bit settings. Table 20. Line Status Register bits description | Table 20. | Line Status | Register bits description | |-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Symbol | Description | | 7 | LSR[7] | FIFO data error. | | | | logic 0 = no error (normal default condition) | | | | logic 1 = at least one parity error, framing error, or break indication is in the receiver FIFO. This bit is cleared when no more errors are present in the FIFO. | | 6 | LSR[6] | THR and TSR empty. This bit is the Transmit Empty indicator. | | | | logic 0 = transmitter hold <b>and</b> shift registers are <b>not</b> empty | | | | logic 1 = transmitter hold <b>and</b> shift registers are empty | | 5 | LSR[5] | THR empty. This bit is the Transmit Holding Register Empty indicator. | | | | logic 0 = Transmit Hold Register is <b>not</b> empty. | | | | logic 1 = Transmit Hold Register is empty. The host can now load up to 64 characters of data into the THR if the TX FIFO is enabled. | | 4 | LSR[4] | Break interrupt. | | | | logic 0 = no break condition (normal default condition). | | | | logic 1 = a break condition occurred and associated character is 0x00 (RX was LOW for one character time frame) | | 3 | LSR[3] | Framing error. | | | | logic 0 = no framing error in data being read from RX FIFO (normal default condition) | | | | logic 1 = framing error occurred in data being read from RX FIFO (received data did not have a valid stop bit) | | 2 | LSR[2] | Parity error. | | | | logic 0 = no parity error (normal default condition) | | | | logic 1 = parity error in data being read from RX FIFO | | 1 | LSR[1] | Overrun error. | | | | logic 0 = no overrun error (normal default condition) | | | | logic 1 = overrun error has occurred | | 0 | LSR[0] | Data in receiver. | | | | logic 0 = no data in receive FIFO (normal default condition) | | | | logic 1 = at least one character in the RX FIFO | | | | | When the LSR is read, LSR[4:2] reflect the error bits (BI, FE, PE) of the character at the top of the RX FIFO (next character to be read). Therefore, errors in a character are identified by reading the LSR and then reading the RHR. LSR[7] is set when there is an error anywhere in the RX FIFO, and is cleared only when there are no more errors remaining in the FIFO. ## 8.9 Modem Status Register (MSR) This 8-bit register provides information about the current state of the control lines from the modem, data set, or peripheral device to the host. It also indicates when a control input from the modem changes state. <u>Table 21</u> shows Modem Status Register bit settings per channel. Table 21. Modem Status Register bits description | D:1 | 0 | Decadette | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Symbol | Description | | 7 | MSR[7] | CD (active HIGH, logical 1). If GPIO6 or GPIO2 is selected as $\overline{\text{CD}}$ modem pin through IOControl register bit 1 or bit 2, the state of $\overline{\text{CD}}$ pin can be read from this bit. This bit is the complement of the $\overline{\text{CD}}$ input. Reading IOState bit 6 or bit 2 does not reflect the true state of $\overline{\text{CD}}$ pin. | | 6 | MSR[6] | RI (active HIGH, logical 1). If GPIO7 or GPIO3 is selected as $\overline{RI}$ modem pin through IOControl register bit 1 or bit 2, the state of $\overline{RI}$ pin can be read from this bit. This bit is the complement of the $\overline{RI}$ input. Reading IOState bit 7 or bit 3 does not reflect the true state of $\overline{RI}$ pin. | | 5 | MSR[5] | DSR (active HIGH, logical 1). If GPIO4 or GPIO0 is selected as $\overline{DSR}$ modem pin through IOControl register bit 1 or bit 2, the state of $\overline{DSR}$ pin can be read from this bit. This bit is the complement of the $\overline{DSR}$ input. Reading IOState bit 4 or bit 0 does not reflect the true state of $\overline{DSR}$ pin. | | 4 | MSR[4] | CTS (active HIGH, logical 1). This bit is the complement of the $\overline{\text{CTS}}$ input. | | 3 | MSR[3] | $\Delta \text{CD.}$ Indicates that $\overline{\text{CD}}$ input has changed state. Cleared on a read. | | 2 | MSR[2] | $\Delta RI.$ Indicates that $\overline{RI}$ input has changed state from LOW to HIGH. Cleared on a read. | | 1 | MSR[1] | $\Delta \text{DSR}.$ Indicates that $\overline{\text{DSR}}$ input has changed state. Cleared on a read. | | 0 | MSR[0] | $\Delta \text{CTS}.$ Indicates that $\overline{\text{CTS}}$ input has changed state. Cleared on a read. | | | | | **Remark:** The primary inputs $\overline{RI}$ , $\overline{CD}$ , $\overline{CTS}$ , $\overline{DSR}$ are all active LOW. ## 8.10 Scratchpad Register (SPR) The SC16IS752/SC16IS762 provides a temporary data register to store 8 bits of user information. ## 8.11 Transmission Control Register (TCR) This 8-bit register is used to store the RX FIFO threshold levels to stop/start transmission during hardware/software flow control. <u>Table 22</u> shows Transmission Control Register bit settings. If TCR bits are cleared, then selectable trigger levels in FCR are used in place of TCR. Table 22. Transmission Control Register bits description | Bit | Symbol | Description | |-----|----------|--------------------------------------------| | 7:4 | TCR[7:4] | RX FIFO trigger level to <b>resume</b> | | 3:0 | TCR[3:0] | RX FIFO trigger level to halt transmission | TCR trigger levels are available from 0 bytes to 60 characters with a granularity of four. **Remark:** TCR can only be written to when EFR[4] = logic 1 and MCR[2] = logic 1. The programmer must program the TCR such that TCR[3:0] > TCR[7:4]. There is no built-in hardware check to make sure this condition is met. Also, the TCR must be programmed with this condition before Auto- $\overline{\text{RTS}}$ or software flow control is enabled to avoid spurious operation of the device. #### 8.12 Trigger Level Register (TLR) This 8-bit register is used to store the transmit and received FIFO trigger levels used for interrupt generation. Trigger levels from 4 to 60 can be programmed with a granularity of four. Table 23 shows Trigger Level Register bit settings. Table 23. Trigger Level Register bits description | Bit | Symbol | Description | |-----|----------|------------------------------------------------------------------| | 7:4 | TLR[7:4] | RX FIFO trigger levels (4 to 60), number of characters available | | 3:0 | TLR[3:0] | TX FIFO trigger levels (4 to 60), number of spaces available | **Remark:** TLR can only be written to when EFR[4] = logic 1 and MCR[2] = logic 1. If TLR[3:0] or TLR[7:4] are logical 0, the selectable trigger levels via the FIFO Control Register (FCR) are used for the transmit and receive FIFO trigger levels. Trigger levels from 4 characters to 60 characters are available with a granularity of four. The TLR should be programmed for $N_4$ , where N is the desired trigger level. When the trigger level setting in TLR is zero, the SC16IS752/SC16IS762 uses the trigger level setting defined in FCR. If TLR has non-zero trigger level value, the trigger level defined in FCR is discarded. This applies to both transmit FIFO and receive FIFO trigger level setting. When TLR is used for RX trigger level control, FCR[7:6] should be left at the default state '00'. ## 8.13 Transmitter FIFO Level register (TXLVL) This register is a read-only register. It reports the number of spaces available in the transmit FIFO. Table 24. Transmitter FIFO Level register bits description | Bit | Symbol | Description | |-----|------------|-------------------------------------------------------------------| | 7 | - | not used; set to zeros | | 6:0 | TXLVL[6:0] | number of spaces available in TX FIFO, from 0 (0x00) to 64 (0x40) | ## 8.14 Receiver FIFO Level register (RXLVL) This register is a read-only register, it reports the fill level of the receive FIFO, that is, the number of characters in the RX FIFO. Table 25. Receiver FIFO Level register bits description | Bit | Symbol | Description | |-----|------------|--------------------------------------------------------------------| | 7 | - | not used; set to zeros | | 6:0 | RXLVL[6:0] | number of characters stored in RX FIFO, from 0 (0x00) to 64 (0x40) | ### 8.15 Programmable I/O pins Direction register (IODir) This register is used to program the I/O pins direction. Bit 0 to bit 7 controls GPIO0 to GPIO7. Table 26. IODir register bits description | Bit | Symbol | Description | |-----|--------|-----------------------------------------| | 7:0 | IODir | Set GPIO pins [7:0] to input or output. | | | | 0 = input | | | | 1 = output | #### 8.16 Programmable I/O pins State register (IOState) When 'read', this register returns the actual state of all I/O pins. When 'write', each register bit will be transferred to the corresponding I/O pin programmed as output. Table 27. IOState register bits description | Bit | Symbol | Description | |-----|---------|-------------------------------------------------------------| | 7:0 | IOState | Write this register: set the logic level on the output pins | | | | 0 = set output pin to zero | | | | 1 = set output pin to one | | | | Read this register: return states of all pins | #### 8.17 I/O Interrupt Enable register (IOIntEna) This register enables the interrupt due to a change in the I/O configured as inputs. If GPIO[7:4] or GPIO[3:0] are programmed as modem pins, their interrupt generation must be enabled via IER[3]. In this case, IOIntEna will have no effect on GPIO[7:4] or GPIO[3:0]. Table 28. IOIntEna register bits description | Bit | Symbol | Description | |-----|----------|--------------------------------------------------------------| | 7:0 | IOIntEna | Input interrupt enable. | | | | 0 = a change in the input pin will not generate an interrupt | | | | 1 = a change in the input will generate an interrupt | #### 8.18 I/O Control register (IOControl) Table 29. IOControl register bits description | Bit | Symbol | Description | |-----|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | reserved | These bits are reserved for future use. | | 3 | SRESET | Software Reset. A write to this bit will reset the device. Once the device is reset this bit is automatically set to logic 0. | | 2 | GPIO[3:0] or RIB, CDB, DTRB, DSRB | This bit programs GPIO[3:0] as I/O pins or as modem pins. 0 = I/O pins 1 = GPIO[3:0] emulate RIB, CDB, DTRB, DSRB | | 1 | GPIO[7:4] or<br>RIA, CDA,<br>DTRA, DSRA | This bit programs GPIO[7:4] as I/O pins or as modem pins. 0 = I/O pins 1 = GPIO[7:4] emulate RIA, CDA, DTRA, DSRA | | 0 | IOLATCH | Enable/disable inputs latching. 0 = input value are not latched. A change in any input generates an interrupt. A read of the input register clears the interrupt. If the input goes back to its initial logic state before the input register is read, then the interrupt is cleared. 1 = input values are latched. A change in the input generates an interrupt and the input logic value is loaded in the bit of the corresponding input state register (IOState). A read of the IOState register clears the interrupt. If the input pin goes back to its initial logic state before the interrupt register is read, then the interrupt is not cleared and the corresponding bit of the IOState register keeps the logic value that initiates the interrupt. | **Remark:** As I/O pins, the direction, state, and interrupt enable of GPIO are controlled by the following registers: IODir, IOState, IOIntEna, and IOControl. The state of $\overline{CD}$ , $\overline{RI}$ , $\overline{DSR}$ pins will not be reflected in MSR[7:5] or MSR[3:1], and any change of state on these three pins will not trigger a modem status interrupt (even if enabled via IER[3]), and the state of the $\overline{DTR}$ pin cannot be controlled by MCR[0]. As modem $\overline{CD}$ , $\overline{RI}$ , $\overline{DSR}$ pins, the status at the input of these three pins can be read from MSR[7:5] and MSR[3:1], and the state of the $\overline{DTR}$ pin can be controlled by MCR[0]. Also, if modem status interrupt bit is enabled, IER[3], a change of state on $\overline{RI}$ , $\overline{CD}$ , $\overline{DSR}$ pins will trigger a modem interrupt. The IODir, IOState, and IOIntEna registers will not have any effect on these three pins. # 8.19 Extra Features Control Register (EFCR) Table 30. Extra Features Control Register bits description | Table 30. | Extra r dataro | s Control Register bits description | |-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Symbol | Description | | 7 | IRDA MODE | IrDA mode.<br>$0 = \text{IrDA SIR}, \frac{3}{16}$ pulse ratio, data rate up to 115.2 kbit/s<br>$1 = \text{IrDA SIR}, \frac{1}{4}$ pulse ratio, data rate up to 1.152 Mbit/s[1] | | 6 | - | reserved | | 5 | RTSINVER | Invert RTS signal in RS-485 mode. 0: RTS = 0 during transmission and RTS = 1 during reception 1: RTS = 1 during transmission and RTS = 0 during reception | | 4 | RTSCON | Enable the transmitter to control the RTS pin. 0: transmitter does not control RTS pin 1: transmitter controls RTS pin | | 3 | - | reserved | | 2 | TXDISABLE | Disable transmitter. UART does not send serial data out on the transmit pin, but the transmit FIFO will continue to receive data from host until full. Any data in the TSR will be sent out before the transmitter goes into disable state. | | | | 0: transmitter is enabled | | | | 1: transmitter is disabled | | 1 | RXDISABLE | Disable receiver. UART will stop receiving data immediately once this bit is set to 1, and any data in the TSR will be sent to the receive FIFO. User is advised not to set this bit during receiving. 0: receiver is enabled | | | | 1: receiver is disabled | | 0 | 9-BIT MODE | Enable 9-bit or Multidrop mode (RS-485). 0: normal RS-232 mode 1: enables RS-485 mode | <sup>[1]</sup> For SC16IS762 only. # 8.20 Division registers (DLL, DLH) These are two 8-bit registers which store the 16-bit divisor for generation of the baud clock in the baud rate generator. DLH stores the most significant part of the divisor. DLL stores the least significant part of the divisor. Note that DLL and DLH can only be written to before Sleep mode is enabled (before IER[4] is set). #### 8.21 Enhanced Features Register (EFR) This 8-bit register enables or disables the enhanced features of the UART. <u>Table 31</u> shows the Enhanced Features Register bit settings. Table 31. Enhanced Features Register bits description | Tubic o II | Emigricou i outares register sus accomplien | | |------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Symbol | Description | | 7 | EFR[7] | CTS flow control enable. | | | | logic $0 = \overline{CTS}$ flow control is disabled (normal default condition) | | | | logic 1 = $\overline{\text{CTS}}$ flow control is enabled. Transmission will stop when a HIGH signal is detected on the $\overline{\text{CTS}}$ pin. | | 6 | EFR[6] | RTS flow control enable. | | | | logic $0 = \overline{RTS}$ flow control is disabled (normal default condition) | | | | logic 1 = RTS flow control is enabled. The RTS pin goes HIGH when the receiver FIFO <b>halt</b> trigger level TCR[3:0] is reached, and goes LOW when the receiver FIFO <b>resume</b> transmission trigger level TCR[7:4] is reached. | | 5 | EFR[5] | Special character detect. | | | | logic 0 = special character detect disabled (normal default condition) | | | | logic 1 = special character detect enabled. Received data is compared with Xoff2 data. If a match occurs, the received data is transferred to FIFO and IIR[4] is set to a logical 1 to indicate a special character has been detected. | | 4 | EFR[4] | Enhanced functions enable bit. | | | | logic 0 = disables enhanced functions and writing to IER[7:4], FCR[5:4], MCR[7:5]. | | | | logic 1 = enables the enhanced function IER[7:4], FCR[5:4], and MCR[7:5] so that they can be modified. | | 3:0 | EFR[3:0] | Combinations of software flow control can be selected by programming these bits. See <u>Table 3 "Software flow control options (EFR[3:0])"</u> . | | | | | ### 9. RS-485 features #### 9.1 Auto RS-485 RTS control Normally the $\overline{RTS}$ pin is controlled by MCR bit 1, or if hardware flow control is enabled, the logic state of the $\overline{RTS}$ pin is controlled by the hardware flow control circuitry. EFCR register bit 4 will take the precedence over the other two modes; once this bit is set, the transmitter will control the state of the $\overline{RTS}$ pin. The transmitter automatically asserts the $\overline{RTS}$ pin (logic 0) once the host writes data to the transmit FIFO, and deasserts $\overline{RTS}$ pin (logic 1) once the last bit of the data has been transmitted. To use the auto RS-485 $\overline{\text{RTS}}$ mode the software would have to disable the hardware flow control function. ### 9.2 RS-485 RTS output inversion EFCR bit 5 reverses the polarity of the $\overline{RTS}$ pin if the UART is in auto RS-485 $\overline{RTS}$ mode. When the transmitter has data to be sent it deasserts the $\overline{RTS}$ pin (logic 1), and when the last bit of the data has been sent out the transmitter asserts the $\overline{RTS}$ pin (logic 0). #### 9.3 Auto RS-485 EFCR bit 0 is used to enable the RS-485 mode (multidrop or 9-bit mode). In this mode of operation, a 'master' station transmits an address character followed by data characters for the addressed 'slave' stations. The slave stations examine the received data and interrupt the controller if the received character is an address character (parity bit = 1). To use the auto RS-485 RTS mode the software would have to disable the hardware flow control function. #### 9.3.1 Normal multidrop mode The 9-bit mode in EFCR (bit 0) is enabled, but not Special Character Detect (EFR bit 5). The receiver is set to Force Parity 0 (LCR[5:3] = 111) in order to detect address bytes. With the receiver initially disabled, it ignores all the data bytes (parity bit = 0) until an address byte is received (parity bit = 1). This address byte will cause the UART to set the parity error. The UART will generate a line status interrupt (IER bit 2 must be set to '1' at this time), and at the same time puts this address byte in the RX FIFO. After the controller examines the byte it must make a decision whether or not to enable the receiver; it should enable the receiver if the address byte addresses its ID address, and must not enable the receiver if the address byte does not address its ID address. If the controller enables the receiver, the receiver will receive the subsequent data until being disabled by the controller after the controller has received a complete message from the 'master' station. If the controller does not disable the receiver after receiving a message from the 'master' station, the receiver will generate a parity error upon receiving another address byte. The controller then determines if the address byte addresses its ID address, if it is not, the controller then can disable the receiver. If the address byte addresses the 'slave' ID address, the controller take no further action; the receiver will receive the subsequent data. #### 9.3.2 Auto address detection If Special Character Detect is enabled (EFR[5] is set and XOFF2 contains the address byte) the receiver will try to detect an address byte that matches the programmed character in XOFF2. If the received byte is a data byte or an address byte that does not match the programmed character in XOFF2, the receiver will discard these data. Upon receiving an address byte that matches the XOFF2 character, the receiver will be automatically enabled if not already enabled, and the address character is pushed into the RX FIFO along with the parity bit (in place of the parity error bit). The receiver also generates a line status interrupt (IER bit 2 must be set to 1 at this time). The receiver will then receive the subsequent data from the 'master' station until being disabled by the controller after having received a message from the 'master' station. If another address byte is received and this address byte does not match XOFF2 character, the receiver will be automatically disabled and the address byte is ignored. If the address byte matches XOFF2 character, the receiver will put this byte in the RX FIFO along with the parity bit in the parity error bit (LSR[2]). # 10. I<sup>2</sup>C-bus operation The two lines of the I<sup>2</sup>C-bus are a serial data line (SDA) and a serial clock line (SCL). Both lines are connected to a positive supply via a pull-up resistor, and remain HIGH when the bus is not busy. Each device is recognized by a unique address whether it is a microcomputer, LCD driver, memory or keyboard interface and can operate as either a transmitter or receiver, depending on the function of the device. A device generating a message or data is a transmitter, and a device receiving the message or data is a receiver. Obviously, a passive function like an LCD driver could only be a receiver, while a microcontroller or a memory can both transmit and receive data. #### 10.1 Data transfers One data bit is transferred during each clock pulse (see Figure 12). The data on the SDA line must remain stable during the HIGH period of the clock pulse in order to be valid. Changes in the data line at this time will be interpreted as control signals. A HIGH-to-LOW transition of the data line (SDA) while the clock signal (SCL) is HIGH indicates a START condition, and a LOW-to-HIGH transition of the SDA while SCL is HIGH defines a STOP condition (see Figure 13). The bus is considered to be busy after the START condition and free again at a certain time interval after the STOP condition. The START and STOP conditions are always generated by the master. The number of data bytes transferred between the START and STOP condition from transmitter to receiver is not limited. Each byte, which must be eight bits long, is transferred serially with the most significant bit first, and is followed by an acknowledge bit (see <a href="Figure 14">Figure 14</a>). The clock pulse related to the acknowledge bit is generated by the master. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, while the transmitting device releases this pulse (see <a href="Figure 15">Figure 15</a>). A slave receiver must generate an acknowledge after the reception of each byte, and a master must generate one after the reception of each byte clocked out of the slave transmitter. When designing a system, it is necessary to take into account cases when acknowledge is **not** received. This happens, for example, when the addressed device is busy in a real-time operation. In such a case the master, after an appropriate 'time-out', should abort the transfer by generating a STOP condition, allowing other transfers to take place. These 'other transfers' could be initiated by other masters in a multimaster system, or by this same master. There are two exceptions to the 'acknowledge after every byte' rule. The first occurs when a master is a receiver: it must signal an end of data to the transmitter by **not** signalling an acknowledge on the last byte that has been clocked out of the slave. The acknowledge related clock generated by the master should still take place, but the SDA line will not be pulled down. In order to indicate that this is an active and intentional lack of acknowledgement, we shall term this special condition as a 'negative acknowledge'. The second exception is that a slave will send a negative acknowledge when it can no longer accept additional data bytes. This occurs after an attempted transfer that cannot be accepted. #### 10.2 Addressing and transfer formats Each device on the bus has its own unique address. Before any data is transmitted on the bus, the master transmits on the bus the address of the slave to be accessed for this transaction. A well-behaved slave with a matching address, if it exists on the network, should of course acknowledge the master's addressing. The addressing is done by the first byte transmitted by the master after the START condition. An address on the network is seven bits long, appearing as the most significant bits of the address byte. The last bit is a direction $(R/\overline{W})$ bit. A zero indicates that the master is transmitting ('write') and a one indicates that the master requests data ('read'). A complete data transfer, comprised of an address byte indicating a 'write' and two data bytes is shown in Figure 16. When an address is sent, each device in the system compares the first seven bits after the START with its own address. If there is a match, the device will consider itself addressed by the master, and will send an acknowledge. The device could also determine if in this transaction it is assigned the role of a slave receiver or slave transmitter, depending on the $R/\overline{W}$ bit. Each node of the I<sup>2</sup>C-bus network has a unique seven-bit address. The address of a microcontroller is of course fully programmable, while peripheral devices usually have fixed and programmable address portions. When the master is communicating with one device only, data transfers follow the format of Figure 16, where the R/W bit could indicate either direction. After completing the transfer and issuing a STOP condition, if a master would like to address some other device on the network, it could start another transaction by issuing a new START. Another way for a master to communicate with several different devices would be by using a 'Repeated START'. After the last byte of the transaction was transferred, including its acknowledge (or negative acknowledge), the master issues another START, followed by address byte and data without effecting a STOP. The master may communicate with a number of different devices, combining 'reads' and 'writes'. After the last transfer takes place, the master issues a STOP and releases the bus. Possible data formats are demonstrated in <a href="Figure 17">Figure 17</a>. Note that the repeated START allows for both change of a slave and a change of direction, without releasing the bus. We shall see later on that the change of direction feature can come in handy even when dealing with a single device. In a single master system, the 'Repeated START' mechanism may be more efficient than terminating each transfer with a STOP and starting again. In a multimaster environment, the determination of which format is more efficient could be more complicated, as when a master is using repeated STARTs occupies the bus for a long time, and thus preventing other devices from initiating transfers. #### 10.3 Addressing Before any data is transmitted or received, the master must send the address of the receiver via the SDA line. The first byte after the START condition carries the address of the slave device and the read/write bit. Table 32 shows how the SC16IS752/SC16IS762's address can be selected by using A1 and A0 pins. For example, if these 2 pins are connected to $V_{DD}$ , then the SC16IS752/SC16IS762's address is set to 0x90, and the master communicates with it through this address. Table 32. SC16IS752/SC16IS762 address map | A1 | A0 | SC16IS752/SC16IS762 I <sup>2</sup> C address (hex)[1] | |----------|----------|-------------------------------------------------------| | $V_{DD}$ | $V_{DD}$ | 0x90 (1001 000X) | | $V_{DD}$ | $V_{SS}$ | 0x92 (1001 001X) | | $V_{DD}$ | SCL | 0x94 (1001 010X) | | $V_{DD}$ | SDA | 0x96 (1001 011X) | | $V_{SS}$ | $V_{DD}$ | 0x98 (1001 100X) | | $V_{SS}$ | $V_{SS}$ | 0x9A (1001 101X) | | $V_{SS}$ | SCL | 0x9C (1001 110X) | | $V_{SS}$ | SDA | 0x9E (1001 111X) | | SCL | $V_{DD}$ | 0xA0 (1010 000X) | | SCL | $V_{SS}$ | 0xA2 (1010 001X) | | SCL | SCL | 0xA4 (1010 010X) | | SCL | SDA | 0xA6 (1010 011X) | | SDA | $V_{DD}$ | 0xA8 (1010 100X) | | SDA | $V_{SS}$ | 0xAA (1010 101X) | | SDA | SCL | 0xAC (1010 110X) | | SDA | SDA | 0xAE (1010 111X) | <sup>[1]</sup> X = logic 0 for write cycle; X = logic 1 for read cycle. #### 10.4 Use of subaddresses When a master communicates with the SC16IS752/SC16IS762 it must send a subaddress in the byte following the slave address byte. This subaddress is the internal address of the word the master wants to access for a single byte transfer, or the beginning of a sequence of locations for a multi-byte transfer. A subaddress is an 8-bit byte. Unlike the device address, it does not contain a direction ( $R/\overline{W}$ ) bit, and like any byte transferred on the bus it must be followed by an acknowledge. A register write cycle is shown in <u>Figure 18</u>. The START is followed by a slave address byte with the direction bit set to 'write', a subaddress byte, a number of data bytes, and a STOP signal. The subaddress indicates which register the master wants to access, and the data bytes which follow will be written one after the other to the subaddress location. Table 33 and Table 34 show the bits' presentation at the subaddress byte for I<sup>2</sup>C-bus and SPI interfaces. Bit 0 is not used, bits 2:1 select the channel, bits 6:3 select one of the UART internal registers. Bit 7 is not used with the I<sup>2</sup>C-bus interface, but it is used by the SPI interface to indicate a read or a write operation. White block: host to SC16IS752/SC16IS762 Grey block: SC16IS752/SC16IS762 to host (1) See <u>Table 33</u> for additional information. Fig 18. Master writes to slave The register read cycle (see Figure 19) commences in a similar manner, with the master sending a slave address with the direction bit set to WRITE with a following subaddress. Then, in order to reverse the direction of the transfer, the master issues a Repeated START followed again by the device address, but this time with the direction bit set to READ. The data bytes starting at the internal subaddress will be clocked out of the device, each followed by a master-generated acknowledge. The last byte of the read cycle will be followed by a negative acknowledge, signalling the end of transfer. The cycle is terminated by a STOP signal. Table 33. Register address byte (I<sup>2</sup>C) | Bit | Name | Function | | | |-----|----------|-------------------------------------------------------------------------------|--|--| | 7 | - | not used | | | | 6:3 | A[3:0] | UART's internal register select | | | | 2:1 | CH1, CH0 | Channel select. 00 = channel A 01 = channel B 10 = reserved 11 = reserved | | | | 0 | - | not used | | | # 11. SPI operation Fig 20. SPI operation SC16IS752\_SC16IS762 Product data sheet 07 19 May 2008 Table 34. Register address byte (SPI) | Bit | Name | Function | |-----|----------|---------------------------------| | 7 | R/W | Read/write. | | | | 1 = read from UART | | | | 0 = write to UART | | 6:3 | A[3:0] | UART's internal register select | | 2:1 | CH1, CH0 | Channel select. | | | | 00 = channel A | | | | 01 = channel B | | | | 10 = reserved | | | | 11 = reserved | | 0 | - | not used | # 12. Limiting values Table 35. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|------------------------------|------------------------------|------|-----------------------|------| | _ | | Conditions | | | | | $V_{DD}$ | supply voltage | | -0.3 | +4.6 | V | | $V_{I}$ | input voltage | any input | -0.3 | +5.5 <mark>[1]</mark> | V | | I | input current | any input | -10 | +10 | mA | | I <sub>O</sub> | output current | any output | -10 | +10 | mA | | P <sub>tot</sub> | total power dissipation | | - | 300 | mW | | P/out | power dissipation per output | | - | 50 | mW | | $T_{amb}$ | ambient temperature | operating | | | | | | | $V_{DD}$ = 2.5 V $\pm$ 0.2 V | -40 | +85 | °C | | | | $V_{DD}$ = 3.3 V $\pm$ 0.3 V | -40 | +95 | °C | | Tj | junction temperature | operating | - | +125 | °C | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | <sup>5.5</sup> V steady state voltage tolerance on inputs and outputs is valid only when the supply voltage is present. 4.6 V steady state voltage tolerance on inputs and outputs when no supply voltage is present. # 13. Static characteristics Table 36. Static characteristics $V_{DD}$ = 2.5 V $\pm$ 0.2 V, $T_{amb}$ = -40 °C to +85 °C; or $V_{DD}$ = 3.3 V $\pm$ 0.3 V, $T_{amb}$ = -40 °C to +95 °C; unless otherwise specified. | Symbol | Parameter | Conditions | V <sub>DD</sub> = | 2.5 V | V <sub>DD</sub> = | Unit | | |------------------------|---------------------------|--------------------------------------------------------|-------------------|----------------------|-------------------|----------------------|----| | | | | Min | Max | Min | Max | | | Supplies | | | | | | | | | $V_{DD}$ | supply voltage | | 2.3 | 2.7 | 3.0 | 3.6 | V | | I <sub>DD</sub> | supply current | operating; no load | - | 6.0 | - | 6.0 | mΑ | | Inputs I2 | C/SPI, RX, CTS | | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | | 1.6 | 5.5 <mark>[1]</mark> | 2.0 | 5.5 <mark>[1]</mark> | V | | V <sub>IL</sub> | LOW-level input voltage | | - | 0.6 | - | 8.0 | V | | IL . | leakage current | input; $V_1 = 0 \text{ V or } 5.5 \text{ V}_{1}^{1}$ | - | 1 | - | 1 | μΑ | | Ci | input capacitance | | - | 3 | - | 3 | pF | | Outputs ' | TX, RTS, SO | | | | | | | | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = -400 \mu A$ | 1.85 | - | - | - | V | | | | $I_{OH} = -4 \text{ mA}$ | - | - | 2.4 | - | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 1.6 mA | - | 0.4 | - | - | V | | | | $I_{OL} = 4 \text{ mA}$ | - | - | - | 0.4 | V | | Co | output capacitance | | - | 4 | - | 4 | pF | | Inputs/ou | itputs GPIO0 to GPIO7 | | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | | 1.6 | 5.5 <mark>[1]</mark> | 2.0 | 5.5 <mark>[1]</mark> | V | | V <sub>IL</sub> | LOW-level input voltage | | - | 0.6 | - | 0.8 | V | | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> = -400 μA | 1.85 | - | - | - | V | | | | $I_{OH} = -4 \text{ mA}$ | - | - | 2.4 | - | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 1.6 mA | - | 0.4 | - | - | V | | | | I <sub>OL</sub> = 4 mA | - | - | - | 0.4 | V | | IL | leakage current | input; $V_1 = 0 \text{ V or } 5.5 \text{ V}_{1}^{1}$ | - | 1 | - | 1 | μΑ | | C <sub>o</sub> | output capacitance | | - | 4 | - | 4 | pF | | Output IF | RQ | | | | | | | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 1.6 mA | - | 0.4 | - | - | V | | | | I <sub>OL</sub> = 4 mA | - | - | - | 0.4 | V | | C <sub>o</sub> | output capacitance | | - | 4 | - | 4 | pF | | l <sup>2</sup> C-bus i | nput/output SDA | | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | | 1.6 | 5.5 <mark>[1]</mark> | 2.0 | 5.5 <mark>[1]</mark> | V | | V <sub>IL</sub> | LOW-level input voltage | | - | 0.6 | - | 0.8 | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 1.6 mA | - | 0.4 | - | - | V | | | | I <sub>OL</sub> = 4 mA | - | - | - | 0.4 | V | | IL | leakage current | input; $V_1 = 0 \text{ V or } 5.5 \text{ V}_{1}^{[1]}$ | - | 10 | - | 10 | μΑ | | C <sub>o</sub> | output capacitance | | - | 7 | - | 7 | pF | Table 36. Static characteristics ... continued $V_{DD}$ = 2.5 V $\pm$ 0.2 V, $T_{amb}$ = -40 °C to +85 °C; or $V_{DD}$ = 3.3 V $\pm$ 0.3 V, $T_{amb}$ = -40 °C to +95 °C; unless otherwise specified. | DD | , amo | , DD , amb | | , | | | | |-------------------------|---------------------------|------------------------------------------------------|-------------------|----------------------|-------------------|----------------------|------| | Symbol | Parameter | Conditions | V <sub>DD</sub> = | 2.5 V | V <sub>DD</sub> = | 3.3 V | Unit | | | | | Min | Max | Min | Max | | | I <sup>2</sup> C-bus in | nputs SCL, CS/A0, SI/A1 | | | | | | • | | $V_{IH}$ | HIGH-level input voltage | | 1.6 | 5.5 <mark>[1]</mark> | 2.0 | 5.5 <mark>[1]</mark> | V | | $V_{IL}$ | LOW-level input voltage | | - | 0.6 | - | 8.0 | V | | IL | leakage current | input; $V_1 = 0 \text{ V or } 5.5 \text{ V}_{1}^{1}$ | - | 10 | - | 10 | μΑ | | C <sub>i</sub> | input capacitance | | - | 7 | - | 7 | pF | | Clock inp | out XTAL1[2] | | | | | | | | $V_{IH}$ | HIGH-level input voltage | | 1.8 | 5.5 <mark>[1]</mark> | 2.4 | 5.5 <mark>[1]</mark> | V | | $V_{IL}$ | LOW-level input voltage | | - | 0.45 | - | 0.6 | V | | IL | leakage current | input; $V_1 = 0 \text{ V or } 5.5 \text{ V}_{[1]}$ | -30 | +30 | -30 | +30 | μΑ | | C <sub>i</sub> | input capacitance | | - | 3 | - | 3 | pF | | Sleep cu | rrent | | | | | | | | I <sub>DD(sleep)</sub> | sleep mode supply current | inputs are at V <sub>DD</sub> or ground | - | 30 | - | 30 | μΑ | | | | | | | | | | <sup>[1] 5.5</sup> V steady state voltage tolerance on inputs and outputs is valid only when the supply voltage is present. 3.8 V steady state voltage tolerance on inputs and outputs when no supply voltage is present. <sup>[2]</sup> XTAL2 should be left open when XTAL1 is driven by an external clock. # 14. Dynamic characteristics #### Table 37. I<sup>2</sup>C-bus timing specifications[1] All the timing limits are valid within the operating supply voltage, ambient temperature range and output load; $V_{DD} = 2.5 \ V \pm 0.2 \ V$ , $T_{amb} = -40 \ ^{\circ}C$ to $+85 \ ^{\circ}C$ ; or $V_{DD} = 3.3 \ V \pm 0.3 \ V$ , $T_{amb} = -40 \ ^{\circ}C$ to $+95 \ ^{\circ}C$ ; $V_{IL}$ and $V_{IH}$ refer to input voltage of $V_{SS}$ to $V_{DD}$ . All output load = 25 pF, except SDA output load = 400 pF. | Symbol | Parameter | Conditions | | Standar<br>I <sup>2</sup> C- | d-mode<br>bus | Fast-<br>I <sup>2</sup> C- | Unit | | |---------------------|-------------------------------------------------------------------|---------------------------|-----|------------------------------|---------------|----------------------------|------|-----| | | | | | Min | Max | Min | Max | | | f <sub>SCL</sub> | SCL clock frequency | | [2] | 0 | 100 | 0 | 400 | kHz | | t <sub>BUF</sub> | bus free time between a STOP and START condition | | | 4.7 | - | 1.3 | - | μs | | t <sub>HD;STA</sub> | hold time (repeated) START condition | | | 4.0 | - | 0.6 | - | μs | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | | | 4.7 | - | 0.6 | - | μs | | t <sub>SU;STO</sub> | set-up time for STOP condition | | | 4.7 | - | 0.6 | - | μs | | t <sub>HD;DAT</sub> | data hold time | | | 0 | - | 0 | - | ns | | t <sub>VD;ACK</sub> | data valid acknowledge time | | | - | 0.6 | - | 0.6 | μs | | $t_{VD;DAT}$ | data valid time | SCL LOW to data out valid | | - | 0.6 | - | 0.6 | ns | | t <sub>SU;DAT</sub> | data set-up time | | | 250 | - | 150 | - | ns | | $t_{LOW}$ | LOW period of the SCL clock | | | 4.7 | - | 1.3 | - | μs | | t <sub>HIGH</sub> | HIGH period of the SCL clock | | | 4.0 | - | 0.6 | - | μs | | t <sub>f</sub> | fall time of both SDA and SCL signals | | | - | 300 | - | 300 | ns | | t <sub>r</sub> | rise time of both SDA and SCL signals | | | - | 1000 | - | 300 | ns | | t <sub>SP</sub> | pulse width of spikes that must be suppressed by the input filter | | | - | 50 | - | 50 | ns | | t <sub>d1</sub> | I <sup>2</sup> C-bus GPIO output valid time | | | 0.5 | - | 0.5 | - | μs | | t <sub>d2</sub> | I <sup>2</sup> C-bus modem input interrupt valid time | | | 0.2 | - | 0.2 | - | μs | | t <sub>d3</sub> | I <sup>2</sup> C-bus modem input interrupt clear time | | | 0.2 | - | 0.2 | - | μs | | t <sub>d4</sub> | I2C input pin interrupt valid time | | | 0.2 | - | 0.2 | - | μs | | t <sub>d5</sub> | I2C input pin interrupt clear time | | | 0.2 | - | 0.2 | - | μs | | t <sub>d6</sub> | I <sup>2</sup> C-bus receive interrupt valid time | | | 0.2 | - | 0.2 | - | μs | | t <sub>d7</sub> | I <sup>2</sup> C-bus receive interrupt clear time | | | 0.2 | - | 0.2 | - | μs | | t <sub>d8</sub> | I <sup>2</sup> C-bus transmit interrupt clear time | | | 1.0 | - | 0.5 | - | μs | | t <sub>d15</sub> | SCL delay after reset | | [3] | 3 | - | 3 | - | μs | | t <sub>w(rst)</sub> | reset pulse width | | | 3 | - | 3 | - | μs | <sup>[1]</sup> A detailed description of the I<sup>2</sup>C-bus specification, with applications, is given in user manual UM10204: "I<sup>2</sup>C-bus specification and user manual". This may be found at <a href="https://www.nxp.com/acrobat\_download/usermanuals/UM10204\_3.pdf">www.nxp.com/acrobat\_download/usermanuals/UM10204\_3.pdf</a>. <sup>[2]</sup> Minimum SCL clock frequency is limited by the bus time-out feature, which resets the serial bus interface if SDA is held LOW for a minimum of 25 ms. <sup>[3] 2</sup> XTAL1 clock cycles or 3 µs, whichever is less. Table 38. $f_{XTAL}$ dynamic characteristics $V_{DD} = 2.5~V \pm 0.2~V$ , $T_{amb} = -40~^{\circ}C$ to +85 $^{\circ}C$ ; or $V_{DD} = 3.3~V \pm 0.3~V$ , $T_{amb} = -40~^{\circ}C$ to +95 $^{\circ}C$ . | Symbol | Parameter | Conditions | | V <sub>DD</sub> = | 2.5 V | V <sub>DD</sub> = | $V_{DD} = 3.3 V$ | | | |-----------------|----------------------------|------------|--------|-------------------|-------|-------------------|------------------|-----|--| | | | | | Min | Max | Min | Max | | | | t <sub>w1</sub> | clock pulse duration | HIGH level | | 10 | - | 6 | - | ns | | | $t_{w2}$ | clock pulse duration | LOW level | | 10 | - | 6 | - | ns | | | $f_{XTAL}$ | oscillator/clock frequency | | [1][2] | - | 48 | - | 80 | MHz | | [1] Applies to external clock, crystal oscillator max. 24 MHz. $$[2] \quad f_{XTAL} = \frac{1}{t_{w3}}$$ Fig 29. External clock timing Table 39. SPI-bus timing specifications All the timing limits are valid within the operating supply voltage, ambient temperature range and output load; $V_{DD} = 2.5 \ V \pm 0.2 \ V$ , $T_{amb} = -40 \ ^{\circ}C$ to $+85 \ ^{\circ}C$ ; or $V_{DD} = 3.3 \ V \pm 0.3 \ V$ , $T_{amb} = -40 \ ^{\circ}C$ to $+95 \ ^{\circ}C$ ; $V_{IL}$ and $V_{IH}$ refer to input voltage of $V_{SS}$ to $V_{DD}$ . All output load = 25 pF, unless otherwise specified. | Symbol | Parameter | Conditions | $V_{DD}$ | = 2.5 V | $V_{DD}$ | = 3.3 V | Unit | | |---------------------|--------------------------------------|-----------------------------------|----------|---------|----------|---------|------|--| | | | | Min | Max | Min | Max | | | | t <sub>TR</sub> | CS HIGH to SO 3-state | $C_{L} = 100 \text{ pF}$ | ·- | 100 | ·- | 100 | ns | | | t <sub>CSS</sub> | CS to SCLK setup time | | 100 | - | 100 | - | ns | | | t <sub>CSH</sub> | CS to SCLK hold time | | 5 | - | 5 | - | ns | | | t <sub>DO</sub> | SCLK fall to SO valid delay time | $C_{L} = 100 \text{ pF}$ | - | 25 | - | 20 | ns | | | t <sub>DS</sub> | SI to SCLK setup time | | 10 | - | 10 | - | ns | | | t <sub>DH</sub> | SI to SCLK hold time | | 10 | - | 10 | - | ns | | | t <sub>CP</sub> | SCLK period | t <sub>CL</sub> + t <sub>CH</sub> | 83 | - | 67 | - | ns | | | tсн | SCLK HIGH time | | 30 | - | 25 | - | ns | | | t <sub>CL</sub> | SCLK LOW time | | 30 | - | 25 | - | ns | | | tcsw | CS HIGH pulse width | | 200 | - | 200 | - | ns | | | d9 | SPI output data valid time | | 200 | - | 200 | - | ns | | | t <sub>d10</sub> | SPI modem output data valid time | | 200 | - | 200 | - | ns | | | d11 | SPI transmit interrupt clear time | | 200 | - | 200 | - | ns | | | d12 | SPI modem input interrupt clear time | | 200 | - | 200 | - | ns | | | d13 | SPI interrupt clear time | | 200 | - | 200 | - | ns | | | d14 | SPI receive interrupt clear time | | 200 | - | 200 | - | ns | | | t <sub>w(rst)</sub> | reset pulse width | | 3 | - | 3 | - | μs | | # 15. Package outline TSSOP28: plastic thin shrink small outline package; 28 leads; body width 4.4 mm SOT361-1 | )E.140 | 10110 (11 | iiiii aic | inc ong | illai alli | 10113101 | 3) | | | | | | | | | | | | | |--------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E (2) | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 9.8<br>9.6 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.8<br>0.5 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | EUROPEAN | ISSUE DATE | | | | |----------|-----|----------|------------|--|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT361-1 | | MO-153 | | | | <del>99-12-27</del><br>03-02-19 | | | | | | | | | Fig 37. Package outline SOT361-1 (TSSOP28) # HVQFN32: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5 \times 5 \times 0.85 \text{ mm}$ SOT617-1 Fig 38. Package outline SOT617-1 (HVQFN32) # 16. Handling information Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe you must take normal precautions appropriate to handling integrated circuits. # 17. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*. #### 17.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. #### 17.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - · The moisture sensitivity level of the packages - Package placement - Inspection and repair - Lead-free soldering versus SnPb soldering #### 17.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities # 17.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 39</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 40 and 41 Table 40. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | | |------------------------|---------------------------------|-------|--|--|--| | | Volume (mm³) | | | | | | | < 350 | ≥ 350 | | | | | < 2.5 | 235 | 220 | | | | | ≥ 2.5 | 220 | 220 | | | | Table 41. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | | |------------------------|---------------------------------|-------------|--------|--|--| | | Volume (mm <sup>3</sup> ) | | | | | | | < 350 | 350 to 2000 | > 2000 | | | | < 1.6 | 260 | 260 | 260 | | | | 1.6 to 2.5 | 260 | 250 | 245 | | | | > 2.5 | 250 | 245 | 245 | | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 39. For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". # 18. Abbreviations Table 42. Abbreviations | Description | |---------------------------------------------| | Central Processing Unit | | Divisor Latch LSB | | Divisor Latch MSB | | First In, First Out | | General Purpose Input/Output | | Inter IC bus | | Infrared Data Association | | Liquid Crystal Display | | Medium InfraRed | | Power-On Reset | | Serial InfraRed | | Serial Peripheral Interface | | ScratchPad Register | | Universal Asynchronous Receiver/Transmitter | | | # 19. Revision history Table 43. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | |-------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------|------------------------------------|--|--| | SC16IS752_SC16IS762_7 | 20080519 | Product data sheet | - | SC16IS752_SC16IS762_6 | | | | Modifications: | <ul> <li><u>Table 1 "Ordering information"</u>: HVQFN32 package version changed from "SOT617-3"</li> </ul> | | | | | | | | | n configuration for HVQF | | · · | | | | | <ul> <li><u>Figure 20 "SPI operation"</u>: updated; added <u>Figure note [1]</u> and <u>Figure note [2]</u></li> </ul> | | | | | | | | • Table 37 "I <sup>2</sup> C-bus timing specifications[1]": | | | | | | | | <ul> <li>added sp</li> </ul> | pecification tw(rst) | | | | | | | <ul><li>updated</li></ul> | Table note [1] | | | | | | | • Figure 21 "S | SCL delay after reset" upo | dated; added timing tw( | rst) | | | | | <ul><li>Table 39 "SI</li></ul> | PI-bus timing specification | <u>ns"</u> : | | | | | | <ul> <li>added sp</li> </ul> | pecification tw(rst) | | | | | | | - t <sub>CSH(min)</sub> | changed from "20 ns" to | "5 ns" (for both 2.5 V a | nd 3.3 V V <sub>DD</sub> voltages) | | | | | <ul> <li>Figure 30 "Detailed SPI-bus timing" updated; adjusted timing t<sub>CSH</sub></li> </ul> | | | g t <sub>CSH</sub> | | | | | • Figure 38: c | <ul> <li>Figure 38: changed package outline from "SOT617-3" to "SOT617-1"</li> </ul> | | | | | | | <ul> <li>updated SM</li> </ul> | ID package soldering info | ormation | | | | | SC16IS752_SC16IS762_6 | 20061219 | Product data sheet | - | SC16IS752_SC16IS762_5 | | | | SC16IS752_SC16IS762_5 | 20061128 | Product data sheet | - | SC16IS752_SC16IS762_4 | | | | SC16IS752_SC16IS762_4 | 20061013 | Product data sheet | - | SC16IS752_SC16IS762_3 | | | | SC16IS752_SC16IS762_3 | 20060707 | Product data sheet | - | SC16IS752_SC16IS762_2 | | | | SC16IS752_SC16IS762_2 | 20060330 | Product data sheet | - | SC16IS752_SC16IS762_1 | | | | SC16IS752_SC16IS762_1<br>(9397 750 14333) | 20060104 | Product data sheet | - | - | | | # 20. Legal information #### 20.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 20.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 20.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 20.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. #### 21. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com # 22. Contents | 1 | General description | 1 | 8.17 | I/O Interrupt Enable register (IOIntEna) | | |----------------|--------------------------------------------------|------------|-------|------------------------------------------|----| | 2 | Features | 1 | 8.18 | I/O Control register (IOControl) | | | 2.1 | General features | 1 | 8.19 | Extra Features Control Register (EFCR) | | | 2.2 | I <sup>2</sup> C-bus features | 2 | 8.20 | Division registers (DLL, DLH) | | | 2.3 | SPI features | 2 | 8.21 | Enhanced Features Register (EFR) | | | 3 | Applications | 2 | 9 | RS-485 features | | | 4 | Ordering information | 3 | 9.1 | Auto RS-485 RTS control | | | 5 | Block diagram | | 9.2 | RS-485 RTS output inversion | | | 6 | Pinning information | | 9.3 | Auto RS-485 | | | 6.1 | Pinning | | 9.3.1 | Normal multidrop mode | | | 6.2 | Pin description | | 9.3.2 | Auto address detection | | | 7 | Functional description | | 10 | I <sup>2</sup> C-bus operation | | | | | | 10.1 | Data transfers | | | 7.1 | Trigger levels | | 10.2 | Addressing and transfer formats | | | 7.2<br>7.2.1 | Hardware flow control | | 10.3 | Addressing | | | 7.2.1<br>7.2.2 | Auto-CTS | 9<br>10 | 10.4 | Use of subaddresses | | | 7.2.2 | Software flow control | | 11 | SPI operation | 41 | | 7.3.1 | Receive flow control | | 12 | Limiting values | 42 | | 7.3.2 | Transmit flow control | | 13 | Static characteristics | 43 | | 7.4 | Hardware Reset, Power-On Reset (POR) | | 14 | Dynamic characteristics | 45 | | | and Software Reset | 13 | 15 | Package outline | | | 7.5 | Interrupts | 14 | 16 | Handling information | | | 7.5.1 | Interrupt mode operation | 15 | 17 | Soldering of SMD packages | | | 7.5.2 | Polled mode operation | 15 | 17.1 | Introduction to soldering | | | 7.6 | Sleep mode | | 17.1 | Wave and reflow soldering | | | 7.7 | Break and time-out conditions | | 17.2 | Wave soldering | | | 7.8 | Programmable baud rate generator | 16 | 17.3 | Reflow soldering | | | 8 | Register descriptions | 19 | 18 | Abbreviations | | | 8.1 | Receive Holding Register (RHR) | 22 | | | | | 8.2 | 3 3 3 4 7 | 22 | 19 | Revision history | | | 8.3 | Interrupt Enable Register (IER) | | 20 | Legal information | | | 8.4 | FIFO Control Register (FCR) | | 20.1 | Data sheet status | | | 8.5 | Interrupt Identification Register (IIR) | | 20.2 | Definitions | | | 8.6 | 3 , | 24 | 20.3 | Disclaimers | | | 8.7 | Modem Control Register (MCR) | | 20.4 | Trademarks | | | 8.8 | 3 | 27 | 21 | Contact information | 58 | | 8.9 | Modem Status Register (MSR) | | 22 | Contents | 59 | | 8.10 | Scratchpad Register (SPR) | | | | | | 8.11 | Transmission Control Register (TCR) | | | | | | 8.12 | Trigger Level Register (TLR) | | | | | | 8.13 | Transmitter FIFO Level register (TXLVL) | | | | | | 8.14 | Receiver FIFO Level register (RXLVL) | <b>5</b> U | | | | | 8.15 | Programmable I/O pins Direction register (IODir) | 30 | | | | | 8.16 | Programmable I/O pins State register | 30 | | | | | 0.10 | (IOState) | 30 | | | | | | (100late) | 50 | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2008. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 19 May 2008 Document identifier: SC16IS752\_SC16IS762\_7