## SAC57D54H

#### Features

- ARM<sup>TM</sup> Cortex-A5, 32-bit CPU
  - Supports ARMv7- ISA
  - 32 KB Instruction cache, 32 KB Data cache
  - NEON SIMD Media Processing Engine
  - FPU supporting double precision floating point operations
  - Memory Management Unit
  - GIC Interrupt Controller
  - Up to 320 MHz
- ARM<sup>TM</sup> Cortex-M4, 32-bit CPU
  - Supports ARMv7 ISA
  - 16 KB Instruction cache, 16 KB Data cache
  - 64 KB Tightly-Coupled Memory (TCM)
  - Single Precision FPU
  - NVIC Interrupts Controller
  - 1.25 DMIPS per MHz integer performance
  - Up to 160 MHz
- I/O Processor
  - ARM<sup>TM</sup> Cortex-M0+, 32-bit CPU
  - Intelligent Stepper Motor Drive
- Memory subsystem
  - System Memory Protection Unit
  - 4 MB on-chip flash supported with the flash controller
  - 1 MB on-chip SRAM with ECC
  - 1.3 MB on-chip Graphics SRAM with FlexECC
- Supports wake-up from low power modes via the WKPU controller
- On-chip voltage regulator
  - External 3.3 V input supply
  - Option for direct, external supply of core voltage
  - Low Voltage Detect (LVD) and High Voltage Detect (HVD) on various supplies and regulators

# SAC57D54H

- Debug functionality
  - Run-time debug control of cores and visibility of system resources using the Debug Access Port (DAP)
  - IEEE 1149.1/IEEE 1149.7 System JTAG Controller (SJTAG)
  - Program and Data Trace support (16-bit data width) implemented by the ARM Trace Port Interface Unit (TPIU) Trace capture
- Timer
  - Four 8-channel Flextimer modules (FTM)
  - Two 4 channel System Timer Module (STM)
  - Three Software WatchDog Timers (SWT)
  - One 8 channel Periodic Interrupt Timer (PIT)
  - Autonomous Real Time Counter (RTC)
- Analog
  - 1 x 24 channel, 12-bit analog-to-digital converter (ADC)
  - 2 analog comparators (CMP)
- Security
  - Cryptographic Services Engine (CSE)
- Safety
  - ISO26262 ASIL-B compliance
  - Password and Device Security (PASS) supporting advanced censorship and life-cycle management
  - One Fault Collection and Control Unit (FCCU) to collect faults and issue interrupts
- Multiple operating modes
  - Includes enhanced low power operation
- Memory interfaces
  - 2 x Dual QuadSPI Serial flash controllers
  - Supports SDR and DDR serial flash
  - Support for 3.3 V Hyperflash (Spansion)
  - DRAM controller supporting SDR and DDR2
- Clock interfaces
  - 8-40 MHz external crystal (FXOSC)
  - 16 MHz IRC (FIRC)
  - 128 kHz IRC (SIRC)
  - 32 kHz external crystal (SXOSC)
  - Clock Monitor Unit (CMU)
  - Frequency modulated phase-locked loop (FMPLL)
  - Real Time Counter (RTC)

NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products.



- Graphics interfaces
  - Vivante GC355 GPU supporting OpenVG 1.1
  - 2 x 2D-ACE Display Controllers (with inline Head-Up-Display warping)
  - Digital RGB, TCON\_0 (RSDS), TCON\_1 and OpenLDI/LVDS output options
  - Digital Video Input (VIU4)
  - RLE Decoder for memory-memory decompression
  - 40x4 segment LCD driver, reconfigurable as 38x6 or 36x8
- Cluster peripherals
  - Sound Generator Module (SGM)
  - 6 Stepper Motor Drivers with Stepper Stall Detect
- Communication
  - Ethernet 10/100 + AVB (ENET)
  - MLB50
  - FlexCAN x 3
  - DSPI x 5
  - LINFlexD x 3 (1 x Master/Slave, 2 x Master only)
  - I2C x 2
- eDMA controller with multiple transfer request sources using DMAMUX
- Boot Assist Flash (BAF) supports internal flash programming

# **Table of Contents**

| 1 | Block  | diagran   | n             |                                              |
|---|--------|-----------|---------------|----------------------------------------------|
| 2 | Famil  | y compa   | arison        | 6                                            |
| 3 | Order  | ing part  | s             | 8                                            |
|   | 3.1    | Determ    | nining valid  | orderable parts8                             |
|   | 3.2    | Orderin   | ng informati  | on8                                          |
| 4 | Gener  | ral       |               | 9                                            |
|   | 4.1    | Absolu    | te maximun    | n ratings9                                   |
|   | 4.2    | Recom     | mended ope    | erating conditions10                         |
|   | 4.3    | Voltag    | e regulator e | electrical specifications11                  |
|   |        | 4.3.1     | Decouplin     | g capacitor values12                         |
|   | 4.4    | Voltag    | e monitor el  | ectrical specifications13                    |
|   | 4.5    | Power     | consumptio    | n14                                          |
|   | 4.6    | Electro   | static discha | arge (ESD) specifications15                  |
|   | 4.7    | Electro   | magnetic C    | ompatibility (EMC) specifications16          |
| 5 | I/O pa | arameter  | s             |                                              |
|   | 5.1    | AC spe    | cifications   | @ 3.3 V range16                              |
|   | 5.2    | DC ele    | ctrical speci | fications @ 3.3 V range17                    |
|   | 5.3    | AC spe    | cifications   | @ 5 V range17                                |
|   | 5.4    | DC ele    | ctrical speci | fications @ 5 V range18                      |
|   | 5.5    | DDR2      | pads IO spe   | cifications19                                |
|   |        | 5.5.1     | DDR2 pac      | ls AC specifications @ 1.8V                  |
|   |        |           | VDDE_D        | DR19                                         |
|   |        | 5.5.2     | SSTL_18       | Class II 1.8 V DDR2 DC specifications20      |
|   | 5.6    | SMC p     | ads IO spec   | ifications21                                 |
|   |        | 5.6.1     | SMC 5V I      | bads IO specifications                       |
|   |        |           | 5.6.1.1       | SMC 5V pads IO DC specifications21           |
|   |        |           | 5.6.1.2       | SMC 5V pads IO AC specifications22           |
|   |        | 5.6.2     | SMC 3.3 V     | v pads IO specifications                     |
|   |        |           | 5.6.2.1       | SMC 3.3 V pads IO DC specifications22        |
|   |        |           | 5.6.2.2       | SMC 3.3 V pads IO AC specifications22        |
|   | 5.7    | RSDS      | pads electric | cal specifications23                         |
|   | 5.8    | LVDS      | pads electri  | cal specifications                           |
|   | 5.9    | Functio   | onal reset pa | d electrical specifications26                |
|   | 5.10   | PORST     | Felectrical s | pecifications26                              |
| 6 | Peripl | neral ope | erating requi | irements and behaviors27                     |
|   | 6.1    | Analog    | modules       |                                              |
|   |        | 6.1.1     | ADC elect     | trical specifications                        |
|   |        | 6.1.2     | Analog Co     | omparator (CMP) electrical specifications 29 |
|   | 6.2    | Clocks    | and PLL in    | terfaces modules                             |
|   |        | 6.2.1     | East Oscil    | lator (FXOSC) electrical specifications 30   |

|     | 6.2.2   | Slow Oscil    | lator (SXOSC) electrical specifications32  |
|-----|---------|---------------|--------------------------------------------|
|     | 6.2.3   | Fast interna  | al RC Oscillator (FIRC) electrical         |
|     |         | specificatio  | ons                                        |
|     | 6.2.4   | Slow interr   | nal RC oscillator (SIRC) electrical        |
|     |         | specificatio  | ons                                        |
|     | 6.2.5   | PLL electri   | cal specifications                         |
| 6.3 | Memor   | y interfaces. |                                            |
|     | 6.3.1   | Flash mem     | ory specifications                         |
|     |         | 6.3.1.1       | Flash memory program and erase             |
|     |         |               | specifications                             |
|     |         | 6.3.1.2       | Flash memory Array Integrity and           |
|     |         |               | Margin Read specifications                 |
|     |         | 6.3.1.3       | Flash memory module life                   |
|     |         |               | specifications                             |
|     |         | 6.3.1.4       | Data retention vs program/erase cycles. 36 |
|     |         | 6.3.1.5       | Flash memory AC timing                     |
|     |         |               | specifications                             |
|     |         | 6.3.1.6       | Flash read wait state and address          |
|     |         |               | pipeline control settings                  |
|     | 6.3.2   | QuadSPI A     | C specifications                           |
|     |         | 6.3.2.1       | SDR mode                                   |
|     |         | 6.3.2.2       | DDR mode                                   |
|     |         | 6.3.2.3       | HyperFlash mode                            |
|     | 6.3.3   | SDR AC sp     | pecifications                              |
|     |         | 6.3.3.1       | SDR DC specifications                      |
|     | 6.3.4   | DDR2 SDF      | RAM AC specifications45                    |
| 6.4 | Commu   | unication mo  | odules                                     |
|     | 6.4.1   | SPI electric  | cal specifications                         |
|     | 6.4.2   | Ethernet A    | C specifications                           |
|     | 6.4.3   | MediaLB (     | MLB) electrical specifications55           |
|     |         | 6.4.3.1       | MLB 3-wire interface DC                    |
|     |         |               | specifications                             |
|     |         | 6.4.3.2       | MLB 3-wire interface electrical            |
|     |         |               | specifications                             |
| 6.5 | Display | v modules     |                                            |
|     | 6.5.1   | LCD drive     | r electrical specifications                |
|     | 6.5.2   | 2D-ACE el     | ectrical specifications                    |
|     |         | 6.5.2.1       | Interface to TFT LCD Panels (2D-           |
|     |         |               | ACE)                                       |

SAC57D54H, Rev. 7, 05/2017

|     |         | 6.5.2.2       | Interface to TFT LCD Panels—pixel          |
|-----|---------|---------------|--------------------------------------------|
|     |         |               | level timings59                            |
|     |         | 6.5.2.3       | Interface to TFT LCD panels—access         |
|     |         |               | level61                                    |
|     | 6.5.3   | Video input   | t unit (VIU4) electrical specifications 62 |
|     | 6.5.4   | TCON elec     | trical specifications63                    |
|     |         | 6.5.4.1       | TCON RSDS electrical specifications63      |
|     |         | 6.5.4.2       | TCON TTL electrical specifications63       |
| 6.6 | Motor c | ontrol modu   | les64                                      |
|     | 6.6.1   | Stepper Sta   | ll Detect (SSD) specifications64           |
| 6.7 | Debug   | specification | s                                          |
|     |         |               |                                            |

|    |       | 6.7.1      | JTAG interface timing                | 65 |
|----|-------|------------|--------------------------------------|----|
|    |       | 6.7.2      | Debug trace timing specifications    | 67 |
|    |       | 6.7.3      | Wakeup Unit (WKPU) AC specifications | 68 |
|    |       | 6.7.4      | External interrupt timing (IRQ pin)  | 68 |
| 7  | Thern | nal attrib | utes                                 | 69 |
|    | 7.1   | Therma     | al attributes                        | 69 |
| 8  | Dime  | nsions     |                                      | 71 |
|    | 8.1   | Obtaini    | ng package dimensions                | 71 |
| 9  | Pinou | ts         |                                      | 71 |
|    | 9.1   | Packag     | e pinouts and signal descriptions    | 71 |
| 10 | Revis | ion Histo  | ory                                  | 71 |

### 1 Block diagram



Figure 1. High level block diagram

#### Family comparison



Figure 2. Detailed block diagram

### 2 Family comparison

The table below provides a summary of the different members of the SAC57D5xx Low/ Mid-Line Instrument Cluster family and their features. Note that not all features are available simultaneously on all packages.

| Table 1. Feature sets |
|-----------------------|
|-----------------------|

| Produc | t Features                                                          | SAC57D54H | SAC57D53M | SAC57D52L |
|--------|---------------------------------------------------------------------|-----------|-----------|-----------|
| Cores  | Cortex-A5 (320 MHz,<br>32 KB/32 KB L1<br>Caches, FPU, MMU,<br>NEON) | Yes       | Yes       | Yes       |
|        | Cortex-M4 (160 MHz,<br>16 KB/16 KB L1<br>Caches, FPU)               | Yes       | Yes       | Yes       |

Table continues on the next page...

| Product                          | Features                                                                             | SAC57D54H                      | SAC57D53M                      | SAC57D52L                      |
|----------------------------------|--------------------------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|
|                                  | Cortex - M0+ I/O<br>Processor (IOP) (80<br>MHz)                                      | Yes                            | Yes                            | Yes                            |
| Internal Memory                  | ECC Flash Memory                                                                     | 4 MB                           | 3 MB                           | 2 MB                           |
|                                  | Graphics SRAM <sup>1</sup>                                                           | 1.3 MB                         | 1.3 MB                         | 1.3 MB                         |
|                                  | System SRAM (ECC)                                                                    | 2 x 512 KB                     | 2 x 512 KB                     | 2 x 512 KB                     |
|                                  | IOP local SRAM (ECC)                                                                 | 32 KB                          | 32 KB                          | 32 KB                          |
| External Memory                  | Dual DDR QuadSPI                                                                     | 2 x Dual DDR QuadSPI           | 2 x Dual DDR QuadSPI           | 2 x Dual DDR QuadSP            |
| Interfaces                       | 16 bit SDR DRAM<br>(160MHz)                                                          | Yes                            | Yes                            | Yes                            |
|                                  | 32-Bit DDR2 DRAM<br>(320MHz) <sup>2</sup>                                            | Yes                            | Yes                            | -                              |
| System and General<br>Purpose    | Memory / Peripheral<br>Protection (xDRC -<br>Extended Resource<br>Domain Controller) | Yes                            | Yes                            | Yes                            |
|                                  | Security (CSE)                                                                       | Yes                            | Yes                            | Yes                            |
|                                  | eDMA                                                                                 | 16ch x 2                       | 16ch x 2                       | 16ch x 2                       |
| Graphics/Video/Display/          | 2D-ACE                                                                               | x2                             | x2                             | x2                             |
| Graphics/Video/Display/<br>Audio | HUD Warping Engine                                                                   | Yes                            | Yes                            | Yes                            |
|                                  | TCON_0/RSDS                                                                          | Yes                            | Yes                            | Yes                            |
|                                  | TCON_1                                                                               | Yes                            | Yes                            | Yes                            |
|                                  | OpenLDI/LVDS                                                                         | Yes                            | Yes                            | -                              |
|                                  | GPU                                                                                  | GC355 : OpenVG 1.1 /<br>TinyUI | GC355 : OpenVG 1.1 /<br>TinyUI | GC355 : OpenVG 1.1 /<br>TinyUI |
|                                  | Video Input Unit                                                                     | Yes                            | Yes                            | Yes                            |
|                                  | Sound Generator                                                                      | Yes                            | Yes                            | Yes                            |
|                                  | Segment LCD                                                                          | Yes                            | Yes                            | Yes                            |
| System Connectivity              | FlexCAN                                                                              | x3                             | x3                             | x3                             |
|                                  | I2C                                                                                  | x2                             | x2                             | x2                             |
|                                  | LINFlexD                                                                             | x3                             | x3                             | x3                             |
|                                  | SPI                                                                                  | x5                             | x5                             | x5                             |
|                                  | MLB50                                                                                | Yes                            | Yes                            | Yes                            |
|                                  | 10/100 Ethernet + AVB                                                                | Yes                            | Yes                            | Yes                            |
| Analog Connectivity              | SMC/SSD                                                                              | x6                             | x6                             | x6                             |
|                                  | 12 Bit ADC                                                                           | Yes                            | Yes                            | Yes                            |
|                                  | Analog Comparator                                                                    | 2 x 8ch                        | 2 x 8ch                        | 2 x 8ch                        |
| Timer/PWM                        | PIT                                                                                  | 8ch                            | 8ch                            | 8ch                            |
|                                  | SWT                                                                                  | 3                              | 3                              | 3                              |
|                                  | ARTC                                                                                 | Yes                            | Yes                            | Yes                            |
|                                  | FlexTimer                                                                            | 4 x 8ch                        | 4 x 8ch                        | 4 x 8ch                        |
| Package Options                  | LQFP                                                                                 | 208 LQFP                       | 208 LQFP                       | 208 LQFP                       |

 Table 1. Feature sets (continued)

Table continues on the next page...

#### SAC57D54H, Rev. 7, 05/2017

#### **Ordering parts**

| Product | Features | SAC57D54H  | SAC57D53M  | SAC57D52L |
|---------|----------|------------|------------|-----------|
|         | BGA      | 516 MAPBGA | 516 MAPBGA | -         |

1. GRAM can be reconfigured as ECC RAM

2. DDR2 interface only available in BGA package option

### 3 Ordering parts

### 3.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web.

1. To determine the orderable part numbers for this device, go to www.nxp.com and perform a part number search for the following device number: SAC57D5xx.

### 3.2 Ordering information



### 4 General

### 4.1 Absolute maximum ratings

#### NOTE

Functional operating conditions appear in the DC electrical characteristics. Absolute maximum ratings are stress ratings only, and functional operation at the maximum values is not guaranteed.

Stress beyond the listed maximum values may affect device reliability or cause permanent damage to the device.

| Symbol <sup>1</sup>                 | Parameter                                                             | Conditions                                                                          | Min         | Max                      | Unit |
|-------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------|--------------------------|------|
| $V_{DDE_A}, V_{DDE_B}, V_{DDE_SDR}$ | Input/output supply voltage <sup>2</sup>                              | _                                                                                   | -0.3        | 3.6                      | V    |
| V <sub>DD_LP_DEC</sub>              | Decoupling pin for low power regulators <sup>3</sup>                  | —                                                                                   | -0.32       | 1.32                     | V    |
| V <sub>DDA</sub>                    | ADC supply voltage                                                    | —                                                                                   | -0.3        | 6.0                      | V    |
| V <sub>DDEH_ADC</sub>               | ADC I/O supply voltage                                                | —                                                                                   | -0.3        | 6.0                      | V    |
| V <sub>SSA</sub>                    | ADC supply ground                                                     | _                                                                                   | -0.3        | 0.3                      | V    |
| V <sub>DDA_REF</sub> <sup>4</sup>   | ADC supply voltage                                                    | _                                                                                   | -0.3        | 6.0                      | V    |
| V <sub>DDM_SMD</sub>                | SMD supply voltage                                                    | _                                                                                   | -0.3        | 6.0                      | V    |
| V <sub>SSM_SMD</sub>                | SMD supply ground                                                     | _                                                                                   | -0.3        | 0.3                      | V    |
| V <sub>DDE_DDR</sub> <sup>5</sup>   | DDR2 DRAM supply voltage                                              | _                                                                                   | -0.3        | 2.3                      | V    |
| DDR_VREF                            | DDR I/O Reference Voltage                                             | _                                                                                   | -0.3        | 1.15                     | V    |
| V <sub>DD12</sub>                   | Core logic supply voltage                                             | —                                                                                   | -0.3        | 1.32                     | V    |
| V <sub>INA</sub>                    | Voltage on ADC analog pin with respect to $V_{SSA}$                   | Relative to V <sub>DDE_A</sub> ,                                                    | -0.3        | $V_{DDE_ADC} + 0.3$      | V    |
|                                     | Voltage on Analog comparator pin (CMP) with respect to $V_{SS}$       | V <sub>DDE_B</sub> ,<br>V <sub>DDE_SDR</sub>                                        | -0.3        | V <sub>DDE_A</sub> + 0.3 | V    |
| V <sub>IN</sub>                     | Voltage on any digital pin with respect to ground (V_{SS})            | Relative to<br>V <sub>DDE_A</sub> ,<br>V <sub>DDE_B</sub> ,<br>V <sub>DDE_SDR</sub> | -0.3        | V <sub>DDE_x</sub> + 0.3 | V    |
| I <sub>INJPAD</sub>                 | Injected input current on any pin during overload condition           | Always                                                                              | -5          | 5                        | mA   |
| I <sub>INJSUM</sub>                 | Absolute sum of all injected input currents during overload condition | _                                                                                   | -50         | 50                       | mA   |
| T <sub>ramp</sub>                   | Supply ramp rate                                                      | _                                                                                   | 0.5 V / min | 100 V/ms                 | _    |
| Ta <sup>6</sup>                     | Ambient temperature                                                   | _                                                                                   | -40         | 105                      | °C   |
| T <sub>STG</sub>                    | Storage temperature                                                   | _                                                                                   | -55         | 165                      | °C   |

 Table 2.
 Absolute maximum ratings

#### General

- 1. All parameters are with reference to  $V_{ss}$  unless otherwise specified.
- A crossover current of up to 2 mA may be experienced if V<sub>DD12</sub> is ramped up before V<sub>DDE\_A</sub> supply. This current is only an electrical crossover but has no functional implications, and should be removed when V<sub>DDE\_A</sub> ramps up to its functional operating range.
- 3. Not available for input voltage, only for decoupling internal regulators.
- 4.  $V_{DDA_{REF}}$  is only available on the 516 BGA package.
- DDR\_VREF is expected to be equal to 0.5 × V<sub>DDE\_DDR</sub> and to track V<sub>DDE\_DDR</sub> DC variations as measured at the device pins. Ensure V<sub>DD\_LV</sub> supply ramps up before V<sub>DDE\_DDR</sub>. In Standby mode, it should be ensured that V<sub>DDE\_DDR</sub> supply should be cut off.
- 6. Tj=125°C. Assumes Ta=105°C. Assumes maximum θJA of 2s2p board. See Thermal attributes section for details.

### 4.2 Recommended operating conditions

The following table describes the operating conditions for the device, and for which all specifications in the data sheet are valid, except where explicitly noted. The device operating conditions must not be exceeded in order to guarantee proper operation and reliability. The ranges in this table are design targets and actual data may vary in the given range.

For normal device operations,  $V_{DDE_A}$ ,  $V_{DDA}$ ,  $V_{DDA_REF}$ ,  $V_{DDEH_ADC}$  and  $V_{DD12}$ supplies must be within operating range corresponding to the range mentioned in following tables. This is required even if some of the features are not used. If using the ADC to convert SSD channels then  $V_{DDA}$  should always be >=  $V_{DDM}$  SMC.

 $V_{DD12}$  should be supplied externally.  $V_{DDA\_REF}$ , the supply port to 516 BGA is shorted to  $V_{DDA}$  inside lower pin packages. Stepper Stall Detect module (SSD) should only be operated in the 4.5 V to 5.5 V range and so cannot be used if  $V_{DDM\_SMD}$  is in 3.3 V range.

| Symbol <sup>1</sup>               | Parameter                          | Conditions                                                                                                     | Min <sup>2</sup>                | Мах                             | Unit |
|-----------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|------|
| V <sub>DDE_A</sub>                | Input/output supply voltage        | —                                                                                                              | 3.15                            | 3.6                             | V    |
| V <sub>DDE_B</sub> <sup>3</sup>   |                                    |                                                                                                                |                                 |                                 |      |
| V <sub>DDE_SDR</sub> <sup>3</sup> |                                    |                                                                                                                |                                 |                                 |      |
| V <sub>SSA</sub>                  | ADC supply ground, relative to VSS | —                                                                                                              | -0.1                            | 0.1                             | V    |
| V <sub>DDA</sub>                  | ADC supply voltage                 | V <sub>DDA</sub> ,V <sub>DDA_REF</sub> and V <sub>DDEH_ADC</sub><br>should be within +/-25 mV of<br>each other | 3.15                            | 5.5                             | V    |
| V <sub>DDEH_ADC</sub>             | ADC I/O supply voltage             |                                                                                                                | 3.15                            | 5.5                             | V    |
| V <sub>DDA_REF</sub>              | ADC reference voltage              |                                                                                                                | 3.15                            | 5.5                             | V    |
| V <sub>DDM_SMD</sub>              | SMD supply voltage                 | —                                                                                                              | 3.15                            | 5.5                             | V    |
| V <sub>DDE_DDR</sub>              | DDR2 supply voltage                | —                                                                                                              | 1.7                             | 1.9                             | V    |
| DDR_VREF                          | DDR I/O Reference Voltage          | _                                                                                                              | V <sub>DDE_DDR</sub><br>(min)/2 | V <sub>DDE_DDR</sub><br>(max)/2 | V    |
| V <sub>DD12</sub> <sup>4</sup>    | Core logic supply voltage          | —                                                                                                              | 1.20                            | 1.32                            | V    |

Table 3. Recommended operating conditions

Table continues on the next page ...

| Symbol <sup>1</sup>         | Parameter                                                      | Conditions | Min <sup>2</sup> | Мах | Unit |
|-----------------------------|----------------------------------------------------------------|------------|------------------|-----|------|
| V <sub>SSEH_ADC</sub>       | ADC supply ground, relative to VSS                             | _          | -0.3             | 0.3 | V    |
| I <sub>INJPAD</sub>         | Injected input current on any<br>pin during overload condition | _          | -3.0             | 3.0 | mA   |
| T <sub>a</sub> <sup>5</sup> | Ambient temperature under bias                                 |            | -40              | 105 | °C   |

Table 3. Recommended operating conditions (continued)

1. All parameters are with reference to Vss, unless otherwise specified.

2. Device will be functional (and electrical specifications as per various datasheet parameters will be guaranteed) until one of the LVD/HVD resets the device. When voltage drops outside range for an LVD/HVD, device is reset.

- 3. V<sub>DDE\_A</sub>, V<sub>DDE\_B</sub> and V<sub>DDE\_SDR</sub> are all independent supplies and can each be set to 3.3 V. However, care must be taken over LCD inputs that operate across the IO segments.
- Only applicable when supplying from external source. V<sub>DD12</sub> supply pins should never be grounded (through a small impedance). If not driven, these should only be left floating.
- 5. Tj=125°C. Assumes Ta=105°C. Assumes maximum θJA of 2s2p board. See Thermal attributes section for details.

### 4.3 Voltage regulator electrical specifications

The voltage regulator is composed of the following blocks:

- Connect an external 1.25 V nominal directly
- Low voltage detector low threshold (LVD\_HV\_A) for V<sub>DDE A</sub> supply
- Low voltage detector (LVD\_FLASH) for 3.3 V flash supply
- Various low voltage detectors (LVD\_LV\_x) for digital core supply (VDD12)
- High voltage detector (HVD\_LV) for digital core supply  $(V_{DD12})$
- Power on Reset (POR\_LV) for 1.25 V digital core supply (V<sub>DD12</sub>)
- Power on Reset (POR\_HV) for  $V_{DDE\ A}$





Figure 3. Voltage regulator capacitance connection

| Table 4. | Voltage regulator electrical specifications |
|----------|---------------------------------------------|
|----------|---------------------------------------------|

| Symbol               | Parameter                                                                        | Conditions                                                                                                      | Min   | Typ <sup>1</sup> | Мах | Unit |
|----------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|------------------|-----|------|
| C <sub>ulp_reg</sub> | External decoupling / stability<br>capacitor for internal low power<br>regulator | Min, max values shall be<br>granted with respect to<br>tolerance, voltage, temperature,<br>and aging variations | 0.8   | 1                | 1.4 | μF   |
|                      | Combined ESR of external capacitor                                               | —                                                                                                               | 0.001 | _                | 0.1 | Ohm  |

1. Typical values will vary over temperature, voltage, tolerance, drift, but total variation must not exceed minimum and maximum values.

### 4.3.1 Decoupling capacitor values

Following are the requirements for supply decoupling on various power domains:

• For V<sub>DDE\_A</sub>, V<sub>DDE\_B</sub>, V<sub>DDE\_SDR</sub>, V<sub>DDM\_SMD</sub>, V<sub>DDE\_DDR</sub>, V<sub>DDA</sub>,

V<sub>DDEH\_ADC</sub>, V<sub>DDA\_REF</sub>, DDR\_VREF supplies:

- $0.1 \,\mu\text{F}$  close to each VDD/VSS pin pair.
- 1  $\mu$ F on each side of the chip for each supply domain.
- 10  $\mu$ F near for each power supply source (except for V<sub>DDM\_SMD</sub> pins where a higher capacitance value may be needed depending upon motor characteristics).

#### SAC57D54H, Rev. 7, 05/2017

• For  $V_{DD12}$ , 0.1  $\mu$ F close to each  $V_{DD}/V_{SS}$  pin pair is required.

### 4.4 Voltage monitor electrical specifications

| Table 5. | Voltage | monitor | electrical | specifications |
|----------|---------|---------|------------|----------------|
|----------|---------|---------|------------|----------------|

| Symbol                      | Parameter                       | State | Conditions |                          | Configu     | ration      |          | Thresho  | ld     | Unit |
|-----------------------------|---------------------------------|-------|------------|--------------------------|-------------|-------------|----------|----------|--------|------|
|                             |                                 |       |            | Power<br>Up <sup>1</sup> | Mask<br>Opt | Reset Type  | Min      | Тур      | Max    |      |
| V <sub>POR_LV</sub>         | LV supply                       | Fall  | Untrimmed  | Yes                      | No          | Destructive | 0.9300   | 0.9790   | 1.0280 | V    |
|                             | power on reset<br>detector      |       | Trimmed    |                          |             |             | -        | -        | -      | V    |
|                             | detector                        | Rise  | Untrimmed  |                          |             |             | 0.9800   | 1.0290   | 1.0780 | V    |
|                             |                                 |       | Trimmed    |                          |             |             | -        | -        | -      | V    |
| V <sub>HVD_LV_cold</sub>    | LV supply high                  | Fall  | Untrimmed  | No                       | Yes         | Functional  | Disabled | at Start | -      | -    |
|                             | voltage<br>monitoring,          |       | Trimmed    |                          |             |             | 1.3250   | 1.3450   | 1.3750 | V    |
|                             | detecting at the                | Rise  | Untrimmed  |                          |             |             | Disabled | at Start | 1      | -    |
|                             | device pin                      |       | Trimmed    |                          |             |             | 1.3450   | 1.3650   | 1.3950 | V    |
| V <sub>LVD_LV_PD2_hot</sub> | LV supply low                   | Fall  | Untrimmed  | Yes                      | No          | Destructive | 1.0800   | 1.1200   | 1.1600 | V    |
|                             | voltage monitoring,             |       | Trimmed    |                          |             |             | 1.1250   | 1.1425   | 1.1600 | V    |
|                             | detecting in the                | Rise  | Untrimmed  |                          |             |             | 1.1000   | 1.1400   | 1.1800 | V    |
| PD2 core (hot<br>area       | PD2 core (hot)<br>area          |       | Trimmed    |                          |             |             | 1.1450   | 1.1625   | 1.1800 | V    |
|                             | LV supply low                   | Fall  | Untrimmed  |                          | No          | Destructive | 1.0800   | 1.1200   | 1.1600 | V    |
|                             | voltage monitoring,             |       | Trimmed    |                          |             |             | 1.1140   | 1.1370   | 1.1600 | V    |
|                             | detecting in the                | Rise  | Untrimmed  |                          |             |             | 1.1000   | 1.1400   | 1.1800 | V    |
|                             | PD0 core (hot)<br>area          |       | Trimmed    |                          |             |             | 1.1340   | 1.1570   | 1.1800 | V    |
| V <sub>POR_HV</sub>         | HV supply                       | Fall  | Untrimmed  | Yes                      | No          | Destructive | 2.7000   | 2.8500   | 3.0000 | V    |
|                             | power on reset<br>detector      |       | Trimmed    |                          |             |             | -        | -        | -      | V    |
|                             | delector                        | Rise  | Untrimmed  |                          |             |             | 2.7500   | 2.9000   | 3.0500 | V    |
|                             |                                 |       | Trimmed    |                          |             |             | -        | -        | -      | V    |
| V <sub>LVD_IO_A_LO</sub>    | HV IO_A supply                  | Fall  | Untrimmed  | Yes                      | No          | Destructive | 2.7500   | 2.9230   | 3.0950 | V    |
|                             | low voltage<br>monitoring - low |       | Trimmed    |                          |             |             | 2.9780   | 3.0260   | 3.0750 | V    |
|                             | range                           | Rise  | Untrimmed  |                          |             |             | 2.7800   | 2.9530   | 3.1250 | V    |
|                             | -                               |       | Trimmed    |                          |             |             | 3.0080   | 3.0690   | 3.1300 | V    |
| V <sub>LVD_LV_PD2_COL</sub> | LV supply low                   | Fall  | Untrimmed  | No                       | Yes         | Functional  | Disabled | at Start |        | -    |
| D                           | voltage monitoring,             |       | Trimmed    |                          |             |             | 1.1400   | 1.1550   | 1.1750 | V    |
|                             | detecting at the                | Rise  | Untrimmed  |                          |             |             | Disabled | at Start |        | -    |
|                             | device pin                      |       | Trimmed    |                          |             |             | 1.1600   | 1.1750   | 1.1950 | V    |

1. All monitors that are active at power up will gate the power up recovery and prevent exit from POWERUP phase until the minimum level is crossed. These monitors can in some cases be masked during normal device operation, but when active will always generate a destructive reset.

### 4.5 **Power consumption**

The following table shows the power consumption for the device in the various modes of operation.

| Mode                         | Configuration                                                            | Тур           | Мах           | Unit |
|------------------------------|--------------------------------------------------------------------------|---------------|---------------|------|
| RUN Mode                     | CA5 320 MHz, CM4<br>160 MHz, DDR2 320<br>MHz, Dual Display (516<br>BGA)  | 800           | 1500          | mA   |
| RUN Mode                     | CA5 320 MHz, CM4<br>160 MHz, SDR 160<br>MHz, Single Display<br>(208 QFP) | 600           | 1200          | mA   |
| STOP Mode                    | Cores halted, device fully powered.                                      | 240           | 700           | mA   |
| STANDBY Mode <sup>1, 2</sup> | ARTC/32 KHz + 32 KB                                                      | 50 (25 °C)    | 70 (25 °C)    | μA   |
|                              | SRAM powered                                                             | 500 (55 °C)   | 900 (55 °C)   |      |
|                              |                                                                          | 1500 (85 °C)  | 2500 (85 °C)  |      |
|                              |                                                                          | 2000 (105 °C) | 4000 (105 °C) |      |
|                              | ARTC/32 KHz + 8 KB                                                       | 45 (25 °C)    | 65 (25 °C)    | μA   |
|                              | SRAM powered                                                             | 500 (55 °C)   | 900 (55 °C)   |      |
|                              |                                                                          | 1500 (85 °C)  | 2500 (85 °C)  |      |
|                              |                                                                          | 2000 (105 °C) | 4000 (105 °C) |      |

Table 6. Power consumption

1. Weak pull functionality provided in I/O pads must be used to configure I/Os in a known state (that does not cause contention with external connection on the pin) to avoid floating input to cause crow-bar currents and hence increased leakage during low power modes.

 During STANDBY modes, it is recommended to keep V<sub>DDE\_A</sub>, V<sub>DDEH\_ADC</sub>, V<sub>DDA</sub> and V<sub>DDA\_REF</sub> powered to their respective functional levels to obtain best power performance of the device. All other supplies are recommended be kept unpowered in these low power modes.

The following diagrams show the supply configuration of the device.



Figure 4. Supply configuration

### 4.6 Electrostatic discharge (ESD) specifications

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n + 1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard.

#### NOTE

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Symbol                | Parameter               | Conditions <sup>1</sup>        | Class | Max value <sup>2</sup> | Unit |
|-----------------------|-------------------------|--------------------------------|-------|------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge | T <sub>A</sub> = 25 °C         | H1C   | 2000                   | V    |
|                       | (Human Body Model)      | conforming to AEC-<br>Q100-002 |       |                        |      |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge | T <sub>A</sub> = 25 °C         | C3A   | 500                    | V    |

Table 7. ESD ratings

| Table 7. | ESD ratings |
|----------|-------------|
|----------|-------------|

| Symbol | Parameter              | Conditions <sup>1</sup>        | Class | Max value <sup>2</sup> | Unit |
|--------|------------------------|--------------------------------|-------|------------------------|------|
|        | (Charged Device Model) | conforming to AEC-<br>Q100-011 |       | 750 (corners)          |      |

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

2. Data based on characterization results, not tested in production.

### 4.7 Electromagnetic Compatibility (EMC) specifications

EMC measurements to IC-level IEC standards are available from NXP on request.

### 5 I/O parameters

### 5.1 AC specifications @ 3.3 V range

Table 8. Functional Pad AC Specifications @ 3.3 V range

| Symbol               | Rise/Fall | l Edge (ns) | Drive Load (pF) | Drive/Slew Rate Select   |
|----------------------|-----------|-------------|-----------------|--------------------------|
|                      | Min       | Max         |                 | MSB, LSB                 |
| pad_sr_hv            |           | 1.75/1.5    | 25              | 11 (Recommended setting) |
| (output)             | 0.8/0.8   | 3.25/3      | 50              |                          |
| (Output)             | 3.5/2.5   | 12/12       | 200             |                          |
|                      | 0.6/0.8   | 3.75/3.5    | 25              | 10                       |
|                      | 1/1       | 7/6.5       | 50              |                          |
|                      | 7.7/5     | 25/21       | 200             |                          |
|                      | 4/3.5     | 25/25       | 50              | 01                       |
|                      | 6.3/6.2   | 30/30       | 200             |                          |
|                      | 6.8/6     | 40/40       | 50              | 00 <sup>1</sup>          |
|                      | 11/11     | 51/51       | 200             |                          |
| pad_i_hv/pad_sr_hv   |           | 0.5/0.5     | 0.5             | NA                       |
| (input) <sup>2</sup> |           |             |                 |                          |
| pad_fc_hv            | 0.6/0.6   | 1.5/1.5     | 30              | 11                       |
| (output)             |           | 2.4/2.4     | 50              |                          |
| (ouipui)             | 0.6/0.6   | 1.5/1.5     | 20              | 10                       |
|                      | 0.6/0.6   | 1.85/1.85   | 10              | 01                       |
|                      | 12/11     | 36/45       | 50              | 00                       |

1. Slew rate control modes

2. Input slope = 2 ns

### 5.2 DC electrical specifications @ 3.3 V range

| Symbol                            | Parameter                                                 | Va          | Value           |    |  |
|-----------------------------------|-----------------------------------------------------------|-------------|-----------------|----|--|
|                                   |                                                           | Min         | Max             |    |  |
| Vdde                              | I/O Supply Voltage                                        | 3.15        | 3.63            | V  |  |
| V <sub>ih</sub>                   | CMOS Input Buffer High Voltage (with hysteresis disabled) | 0.55 x Vdde | Vdde + 0.3      | V  |  |
| V <sub>il</sub>                   | CMOS Input Buffer Low Voltage (with hysteresis disabled)  | Vss – 0.3   | 0.40 x Vdde     | V  |  |
| V <sub>ih_hys</sub>               | CMOS Input Buffer High Voltage (with hysteresis enabled)  | 0.65 x Vdde | Vdde + 0.3      | V  |  |
| V <sub>il_hys</sub>               | CMOS Input Buffer Low Voltage (with hysteresis enabled)   | Vss – 0.3   | 0.35 x Vdde     | V  |  |
| V <sub>hys</sub>                  | CMOS Input Buffer Hysteresis                              | 0.1 x Vdde  |                 | V  |  |
| Pull_loh_vil_hys                  | Weak Pullup Current measured when<br>pad = 0.35 x Vdde    | 25          | 80              | μA |  |
| Pull_loh_vih_hys                  | Weak Pulldown Current measured when pad = 0.65 x Vdde     | 25          | 80              | μA |  |
| linact_d                          | Digital Pad Input Leakage Current (weak pull inactive)    | -2.5        | 2.5             | μA |  |
| V <sub>oh</sub>                   | Output High Voltage <sup>1</sup>                          | 0.8 x Vdde  | —               | V  |  |
| V <sub>ol</sub>                   | Output Low Voltage <sup>2</sup>                           | _           | 0.2 x Vdde      | V  |  |
| V <sub>ih_ttl</sub>               | TTL High Level Input Voltage                              | 1.8         |                 | V  |  |
| V <sub>il_ttl</sub>               | TTL Low Level Input Voltage                               |             | 0.6             | V  |  |
| V <sub>hyst_ttl</sub>             | TTL Input Hysteresis Voltage                              | 0.25        |                 | V  |  |
| V <sub>ih_auto</sub>              | Automotive High Level Input Voltage                       | 0.75 x Vdde | Vdde + 0.3      | V  |  |
| V <sub>il_auto</sub> <sup>3</sup> | Automotive Low Level Input Voltage                        | -0.3        | 0.35 	imes Vdde | V  |  |
| V <sub>hyst_auto</sub>            | Automotive Input Hysteresis Voltage                       | 0.11 x Vdde |                 | V  |  |

Table 9. DC electrical specifications @ 3.3 V range

1. Measured when pad is sourcing 2 mA.

2. Measured when pad is sinking 2 mA.

3. Auto levels are applicable to the 'input only' channels (CH0-7) of the ADC pins

### 5.3 AC specifications @ 5 V range

#### Table 10. Functional pad AC specifications @ 5 V range

| Symbol    | Rise/Fall Edge (ns) |         | Drive Load (pF) | Drive/Slew Rate Select   |
|-----------|---------------------|---------|-----------------|--------------------------|
|           | Min                 | Мах     |                 | MSB, LSB                 |
| pad_sr_hv |                     | 1.2/1.2 | 25              | 11 (Recommended setting) |
| (output)  |                     | 2.5/2   | 50              |                          |

Table continues on the next page ...

SAC57D54H, Rev. 7, 05/2017

#### I/O parameters

| Symbol    | Rise/Fal | l Edge (ns) | Drive Load (pF) | Drive/Slew Rate Select |
|-----------|----------|-------------|-----------------|------------------------|
|           | Min      | Max         |                 | MSB, LSB               |
|           |          | 8/8         | 200             |                        |
|           |          | 3/2         | 25              | 10                     |
|           |          | 5/4         | 50              |                        |
|           |          | 18/16       | 200             |                        |
|           |          | 13/13       | 50              | 01                     |
|           |          | 24/24       | 200             |                        |
|           |          | 24/24       | 50              | 001                    |
|           |          | 50/50       | 200             |                        |
| pad_fc_hv |          | 1.8/1.7     | 50              | 11                     |
| (output)  |          | 6.6/6.1     | 200             |                        |
| (oupur)   |          | 2.7/2.5     | 50              | 10                     |
|           |          | 10.3/9.3    | 200             |                        |
|           |          | 5.6/4.8     | 50              | 01                     |
|           |          | 21/19       | 200             |                        |
|           |          | 41/41       | 50              | 00                     |
|           |          | 151/151     | 200             |                        |

 Table 10.
 Functional pad AC specifications @ 5 V range (continued)

1. Slew rate control modes

### 5.4 DC electrical specifications @ 5 V range

#### Table 11. DC electrical specifications @ 5 V range

| Symbol              | Parameter                                                          | Va                 | lue         | Unit |
|---------------------|--------------------------------------------------------------------|--------------------|-------------|------|
|                     |                                                                    | Min                | Мах         |      |
| V <sub>dde</sub>    | I/O Supply Voltage                                                 | 4.5                | 5.5         | V    |
| V <sub>ih</sub>     | CMOS Input Buffer High Voltage (with hysteresis disabled)          | $0.55 \times Vdde$ | Vdde + 0.3  | V    |
| V <sub>il</sub>     | CMOS Input Buffer Low Voltage (with hysteresis disabled)           | Vss – 0.3          | 0.40 × Vdde | V    |
| V <sub>ih_hys</sub> | CMOS Input Buffer High Voltage (with hysteresis enabled)           | $0.65 \times Vdde$ | Vdde + 0.3  | V    |
| V <sub>il_hys</sub> | CMOS Input Buffer Low Voltage (with hysteresis enabled)            | Vss – 0.3          | 0.35 × Vdde | V    |
| V <sub>hys</sub>    | CMOS Input Buffer Hysteresis                                       | $0.1 \times Vdde$  |             | V    |
| Pull_loh_vil_h ys   | Weak Pullup Current measured when pad = 0.35 x Vdde (Vil_hys)      | 40                 | 120         | μA   |
| Pull_loh_vih_hys    | Weak Pulldown Current measured when pad = 0.65 x<br>Vdde (Vih_hys) | 40                 | 120         | μA   |
| linact_d            | Digital Pad Input Leakage Current (weak pull inactive)             | -2.5               | 2.5         | μA   |

Table continues on the next page ...

| Symbol                              | Parameter                                 | Va              | Value       |   |  |  |
|-------------------------------------|-------------------------------------------|-----------------|-------------|---|--|--|
|                                     |                                           | Min             | Max         |   |  |  |
| V <sub>oh</sub>                     | Output High Voltage <sup>1</sup>          | 0.8 x Vdde      | —           | V |  |  |
| V <sub>ol</sub>                     | Output Low Voltage <sup>2</sup>           | —               | 0.2 x Vdde  | V |  |  |
| V <sub>ih_ttl</sub>                 | _ttl TTL High Level Input Voltage         |                 |             | V |  |  |
| V <sub>il_ttl</sub>                 | TTL Low Level Input Voltage               |                 | 0.8         | V |  |  |
| V <sub>hyst_ttl</sub>               | TTL Input Hysteresis Voltage              | 0.3             |             | V |  |  |
| V <sub>ih_auto</sub>                | Automotive High Level Input Voltage       | 3.8             | Vdde + 0.3  | V |  |  |
| V <sub>il_auto</sub> <sup>3</sup>   | Automotive Low Level Input Voltage        | -0.3            | 2.2         | V |  |  |
| V <sub>hyst_auto</sub> <sup>3</sup> | Automotive Input Hysteresis Voltage       | 0.5             |             | V |  |  |
|                                     | Automotive Levels with Expanded VDDE Rang | ge: 4 V - 5.5 V |             |   |  |  |
| Vi <sub>h_auto</sub> <sup>3</sup>   | Automotive High Level Input Voltage       | 0.7 × Vdde      | Vdde + 0.3  | V |  |  |
| V <sub>il_auto</sub> <sup>3</sup>   | Automotive Low Level Input Voltage        | -0.3            | 0.47 × Vdde | V |  |  |
| V <sub>hyst_auto</sub> <sup>3</sup> | Automotive Input Hysteresis Voltage       | 0.11 × Vdde     |             | V |  |  |

Table 11. DC electrical specifications @ 5 V range (continued)

1. Measured when pad is sourcing 2 mA.

2. Measured when pad is sinking 2 mA.

3. Auto levels are applicable to the 'input only' channels (CH0-7) of the ADC pins

### 5.5 DDR2 pads IO specifications

### 5.5.1 DDR2 pads AC specifications @ 1.8V V<sub>DDE\_DDR</sub> Table 12. DDR2 pads AC electrical specifications at 1.8 V V<sub>DDE\_DDR</sub>

| Name       | Rise/Fall Edge (V/ns) |     | Drive Load (pF) | Drive Strength<br>Select (Refer<br>SIUL_MSCR[SRE]<br>description in the<br>device reference<br>manual) |
|------------|-----------------------|-----|-----------------|--------------------------------------------------------------------------------------------------------|
|            | Min                   | Max |                 | Half/Full                                                                                              |
| pad_dq_18  | 1                     | —   | 5               | Half                                                                                                   |
|            | 1                     | _   | 20              | Half                                                                                                   |
|            | 1                     | _   | 5               | Full                                                                                                   |
|            | 1                     | _   | 20              | Full                                                                                                   |
| pad_acc_18 | 1                     | _   | 5               | Half                                                                                                   |
|            | 1                     | _   | 20              | Half                                                                                                   |
|            | 1                     | _   | 5               | Full                                                                                                   |
|            | 1                     |     | 20              | Full                                                                                                   |

Table continues on the next page...

SAC57D54H, Rev. 7, 05/2017

| Name       | Rise/Fall Edge (V/ns) |     | Drive Load (pF) | Drive Strength<br>Select (Refer<br>SIUL_MSCR[SRE]<br>description in the<br>device reference<br>manual) |
|------------|-----------------------|-----|-----------------|--------------------------------------------------------------------------------------------------------|
|            | Min                   | Max |                 | Half/Full                                                                                              |
| pad_clk_18 | 1                     | —   | 5               | Half                                                                                                   |
|            | 1                     | —   | 20              | Half                                                                                                   |
|            | 1                     |     | 5               | Full                                                                                                   |
|            | 1                     |     | 20              | Full                                                                                                   |

### Table 12. DDR2 pads AC electrical specifications at 1.8 V $V_{DDE_{DDR}}$ (continued)

#### 5.5.2 SSTL\_18 Class II 1.8 V DDR2 DC specifications Table 13. SSTL\_18 Class II 1.8 V DDR2 DC specifications

| Symbol               | Parameter                       | Conditio<br>n                      | Min                         | Тур                         | Max                            | Uni<br>t | Notes                                                         | Specl<br>D |
|----------------------|---------------------------------|------------------------------------|-----------------------------|-----------------------------|--------------------------------|----------|---------------------------------------------------------------|------------|
| V <sub>DDE_DDR</sub> | DDR 1.8 V I/O<br>Supply voltage | _                                  | 1.7                         | 1.8                         | 1.9                            | V        | JESD8-15<br>A                                                 | A5.14      |
| V <sub>DD12</sub>    | Core Supply<br>Voltage          | _                                  | 1.20                        | 1.26                        | 1.32                           | V        |                                                               | A5.15      |
| DDR_REF              | I/O Reference<br>Voltage        | _                                  | 0.49 x V <sub>DDE_DDR</sub> | 0.50 x V <sub>DDE_DDR</sub> | 0.51 x<br>V <sub>DDE_DDR</sub> | V        |                                                               | A5.16      |
| V <sub>ih(dc)</sub>  | DC Input Logic<br>High          | _                                  | DDR_VREF +<br>0.125         |                             |                                | V        | JESD8-15<br>A                                                 | A5.18      |
| V <sub>il(dc)</sub>  | DC Input Logic<br>Low           | _                                  |                             |                             | DDR_VREF -<br>0.125            | V        | JESD8-15<br>A                                                 | A5.19      |
| V <sub>ih(ac)</sub>  | AC Input Logic<br>High          | _                                  | DDR_VREF +<br>0.25          | _                           | _                              | V        | JESD8-15<br>A                                                 | A5.20      |
| V <sub>il(ac)</sub>  | AC Input Logic<br>Low           | _                                  | _                           | _                           | DDR_VREF -<br>0.25             | V        | JESD8-15<br>A                                                 | A5.21      |
| l <sub>in</sub>      | Pad input<br>Leakage Current    | _                                  | -50                         |                             | 50                             | μA       | _                                                             | A5.22      |
| V <sub>oh</sub>      | Output High<br>Voltage Level    | _                                  | V <sub>DDE_DDR</sub> – 0.28 | _                           | _                              | V        | _                                                             | A5.23      |
| V <sub>ol</sub>      | Output Low<br>Voltage Level     | _                                  | _                           |                             | 0.28                           | V        | _                                                             | A5.24      |
| I <sub>oh(dc)</sub>  | Output min<br>source dc current | V <sub>out</sub> = V <sub>oh</sub> | -12.86                      | _                           | _                              | mA       | JESD8-15<br>A V <sub>DDE_DDR</sub><br>= 1.7V Voh<br>= 1.42V   | A5.25      |
| I <sub>ol(dc)</sub>  | Output min sink<br>dc current   | V <sub>out</sub> = V <sub>ol</sub> | 12.86                       | _                           | _                              | mA       | JESD8-15<br>A V <sub>DDE_DDR</sub><br>= 1.7 V Vol<br>= 0.28 V | A5.26      |

| Symbol   | ol Parameter                              |   | Мах | Unit |
|----------|-------------------------------------------|---|-----|------|
| DDR_VREF | Current-draw characteristics for DDR_VREF | - | 5   | mA   |

#### Table 14. Current-draw Characteristics for DDR\_VREF

### 5.6 SMC pads IO specifications

#### 5.6.1 SMC 5V pads IO specifications

NOTE

In Table 15, Table 16,  $V_{DDE}$  is the  $V_{DDM\_SMD}$  supply

#### 5.6.1.1 SMC 5V pads IO DC specifications Table 15. SMC 5V IO DC specifications(4.5V<vdde<5.5V)

| Symbol                                           | Characteristic                                                                                          | Min                | Тур | Max         | Unit |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------|-----|-------------|------|
| V <sub>il</sub>                                  | Low level input voltage                                                                                 | -0.3               |     | 0.35 × vdde | V    |
| V <sub>ih</sub>                                  | High level input voltage                                                                                | $0.65 \times vdde$ |     | vdde + 0.3  | V    |
| V <sub>hyst</sub>                                | Schmitt trigger hysteresis                                                                              | 0.1 × vdde         |     |             | V    |
| I <sub>pu</sub>                                  | Internal pull up device current (V <sub>in</sub> =V <sub>il</sub> )                                     | -130               |     |             | μA   |
| I <sub>pu</sub>                                  | Internal pull up device current (V <sub>in</sub> =V <sub>ih</sub> )                                     |                    |     | -10         | μA   |
| I <sub>pd</sub>                                  | Internal pull down device current (V <sub>in</sub> =V <sub>il</sub> )                                   | 10                 |     |             | μA   |
| I <sub>pd</sub>                                  | Internal pull down device current $(V_{in}=V_{ih})$                                                     |                    |     | 130         | μA   |
| l <sub>in</sub>                                  | Input leakage current (ipp_pue=0)                                                                       | -2.5               |     | 2.5         | μA   |
| V <sub>ol</sub>                                  | Low level output voltage (I <sub>ol</sub> =+20 mA)                                                      |                    |     | 0.32        | V    |
| V <sub>oh</sub>                                  | High level output voltage (I <sub>oh</sub> =-20 mA)                                                     | vdde – 0.32        |     |             | V    |
| V <sub>sum</sub>                                 | Vsum (   Vol   +   Voh   ) (I <sub>ol</sub> =+40<br>mA and I <sub>oh</sub> =-40 mA)                     |                    |     | 1.0         | V    |
| V <sub>oh</sub> delta / V <sub>ol</sub><br>delta | Delta V <sub>oh</sub> across one motor<br>segment and Delta V <sub>ol</sub> across one<br>motor segment | -50                |     | 50          | mV   |
| R <sub>dsonh</sub>                               | Pad drive active high impedance (test load $I_{oh} = 30 \text{ mA}$ )                                   | 4                  |     | 13          | Ω    |
| R <sub>dsonl</sub>                               | Pad drive active low impedance (test load $I_{ol} = 30 \text{ mA}$ )                                    | 2.75               |     | 9           | Ω    |

#### 5.6.1.2 SMC 5V pads IO AC specifications Table 16. SMC 5V IO functional pad AC specifications (4.5V<vdde<5.5V)

| Name       | Symbol | Symbol | Rise/Fall Edge (ns) |         | Drive Load<br>(pF) | Drive/Slew<br>Rate Select |
|------------|--------|--------|---------------------|---------|--------------------|---------------------------|
|            |        |        | Min                 | Min Max |                    | ipp_sre_lv                |
| CMOS input |        |        |                     | 0.5/0.5 | 0.5                | NA                        |

### 5.6.2 SMC 3.3 V pads IO specifications

NOTE

In Table 17, Table 18, the " $V_{DDE}$ " refers to the  $V_{DDM\_SMD}$  supply.

#### 5.6.2.1 SMC 3.3 V pads IO DC specifications Table 17. SMC 3.3 V pads IO DC specifications (3.0V<vdde<3.6V)

| Symbol            | Characteristic                                                           | Min         | Тур | Мах         | Unit |
|-------------------|--------------------------------------------------------------------------|-------------|-----|-------------|------|
| V <sub>il</sub>   | Low level input voltage                                                  | -0.3        |     | 0.35 × vdde | V    |
| V <sub>ih</sub>   | High level input voltage                                                 | 0.65 × vdde |     | vdde + 0.3  | V    |
| V <sub>hyst</sub> | Schmitt trigger hysteresis                                               | 0.1 × vdde  |     |             | V    |
| I <sub>pu</sub>   | Internal pull up device current (V <sub>in</sub> =V <sub>il</sub> )      | -130        |     |             | μΑ   |
| I <sub>pu</sub>   | Internal pull up device current (V <sub>in</sub> =V <sub>ih</sub> )      |             |     | -10         | μA   |
| I <sub>pd</sub>   | Internal pull down device current<br>(V <sub>in</sub> =V <sub>il</sub> ) | 10          |     |             | μA   |
| I <sub>pd</sub>   | Internal pull down device current (V <sub>in</sub> =V <sub>ih</sub> )    |             |     | 130         | μΑ   |
| l <sub>in</sub>   | Input leakage current (ipp_pue=0)                                        | -2.5        |     | +2.5        | μA   |
| V <sub>ol</sub>   | Low level output voltage (I <sub>ol</sub> =+10 mA)                       |             |     | 0.32        | V    |
| V <sub>oh</sub>   | High level output voltage (I <sub>oh</sub> =-10 mA)                      | vdde - 0.32 |     |             | V    |

#### 5.6.2.2 SMC 3.3 V pads IO AC specifications Table 18. SMC 3.3 V functional pads IO DC specifications (3.0V<vdde<3.6V)

| Name       | Symbol | Symbol | Rise/Fall Edge (ns) |         | Drive Load<br>(pF) | Drive/Slew<br>Rate Select |
|------------|--------|--------|---------------------|---------|--------------------|---------------------------|
|            |        |        | Min                 | Мах     |                    | ipp_sre_lv                |
| CMOS input |        |        |                     | 0.5/0.5 | 0.5                | NA                        |

### 5.7 RSDS pads electrical specifications

#### Table 19. RSDS pads electrical specifications

| Symbol                         | Parameter                            | Min             | Тур | Max | Unit |
|--------------------------------|--------------------------------------|-----------------|-----|-----|------|
|                                |                                      | Supply Voltages | i   |     |      |
|                                | V <sub>dde</sub> <sup>1</sup>        | 3               | 3.3 | -   | V    |
|                                |                                      | RSDS_Tx         |     |     | -    |
|                                | Normal mode (V <sub>dde</sub> )      | -               | 3   | -   | mA   |
|                                | Power down mode                      | -               | 1   | -   | μA   |
|                                |                                      | RSDS reference  |     |     | -    |
|                                | Normal mode                          | -               | 400 | -   | μA   |
|                                | Power down mode                      | -               | 0.1 | -   | μA   |
|                                |                                      | Data rate       |     |     | -    |
|                                | Data Frequency                       |                 | 50  | 50  | MHz  |
|                                |                                      | Driver specs    |     |     |      |
| V <sub>od</sub>                | Differential o/p voltage             | 100             | 200 | 400 | mV   |
| V <sub>os</sub>                | Common mode voltage<br>(VOS)         | -               | 1.2 | -   | V    |
| i <sub>R</sub> /t <sub>F</sub> | Rise/Fall time                       | -               | 500 | -   | ps   |
|                                | Startup Time (RSDS_ref)              | -               | 6   | -   | μs   |
|                                | Startup time (RSDSTx)                | -               | 6   | -   | μs   |
|                                |                                      | Termination     |     |     |      |
|                                | Termination Resistance               | -               | 100 | -   | ohm  |
|                                | Trans. Line (differential Zo)        | 95              | 100 | 105 | ohm  |
|                                | I                                    | Skew            |     |     |      |
| t <sub>skew</sub> <sup>2</sup> | Skew between different<br>RSDS lines | -               | 382 | -   | ps   |

1. vdde is the  $V_{\text{DDE}\_B}$  supply

 This value is derived from simulation assuming default register setting of all 1's for skew. There are 8 programmable bits to provide 256 different skew numbers with various combinations of these bits. See the TCON chapter of the device Reference Manual for details. All "0" combination of 8 bits is not valid.

SMC pads IO specifications



Figure 6. Enable time



Figure 7. Rise/Fall transition of differential output

### 5.8 LVDS pads electrical specifications

#### Table 20. LVDS pads electrical specifications

| Symbol                         | Parameter                                       | Min        | Тур                             | Max   | Unit |
|--------------------------------|-------------------------------------------------|------------|---------------------------------|-------|------|
|                                |                                                 | Supply     | Voltages                        |       |      |
|                                | V <sub>DDE</sub> <sup>, 1</sup>                 | 3          | 3.3                             | -     | V    |
|                                |                                                 | Current co | onsumption                      |       |      |
|                                |                                                 | LVD        | S Tx                            |       |      |
|                                | Normal mode<br>(V <sub>DDE</sub> <sup>1</sup> ) | _          | 5                               | _     | mA   |
|                                | Switching currents                              | _          | ±1.5 (during output transition) | —     | mA   |
|                                | Power down mode                                 | —          | 1                               | _     | μA   |
|                                |                                                 | LVDS R     | eference                        |       |      |
|                                | Normal mode                                     | —          | 400                             | —     | μA   |
|                                | Power down mode                                 | —          | 0.1                             | —     | μΑ   |
|                                |                                                 | Data       | Rate                            |       |      |
|                                | Data Frequency                                  | —          | —                               | 560   | Mbps |
|                                |                                                 | Driver     | specs                           |       |      |
| $V_{od}$                       | Differential o/p<br>voltage <sup>2</sup>        | 247        | —                               | 454   | mV   |
| V <sub>os</sub>                | Common mode<br>voltage (V <sub>OS</sub> )       | 1.125      | —                               | 1.375 | V    |
| t <sub>r</sub> /t <sub>f</sub> | Rise/Fall time <sup>3</sup>                     | _          | —                               | 800   | ps   |
|                                | Startup Time<br>(Ivds_ref)                      | _          | 5                               | _     | μs   |
|                                | Startup time<br>(Ivds_Tx)                       | _          | 5                               | _     | μs   |

Table continues on the next page...

#### SAC57D54H, Rev. 7, 05/2017

|                                | Termination                      |    |     |     |   |  |  |  |  |  |
|--------------------------------|----------------------------------|----|-----|-----|---|--|--|--|--|--|
| Termination—100±1%—ΩResistance |                                  |    |     |     |   |  |  |  |  |  |
|                                | Trans. Line<br>(differential Zo) | 95 | 100 | 105 | Ω |  |  |  |  |  |

 Table 20.
 LVDS pads electrical specifications (continued)

1.  $V_{DDE}$  is the  $V_{DDE_B}$  supply.

2. The limit applies to the default drive current.

3. Rise/fall time is assumed to be measured with 20%-80% levels.

### 5.9 Functional reset pad electrical specifications

The device implements a dedicated bidirectional RESET pin.

| Table 21. | Functional reset | pad electrical s | pecifications |
|-----------|------------------|------------------|---------------|
|           |                  |                  |               |

| Symbol              | Parameter                                      | Conditions                                                                                |      | Value |                         |    |  |
|---------------------|------------------------------------------------|-------------------------------------------------------------------------------------------|------|-------|-------------------------|----|--|
|                     |                                                |                                                                                           | Min  | Тур   | Max                     | 1  |  |
| V <sub>IH</sub>     | Input high level TTL (Schmitt Trigger)         | —                                                                                         | 2.0  | —     | V <sub>DDE_A</sub> +0.4 | V  |  |
| V <sub>IL</sub>     | Input low level TTL (Schmitt Trigger)          | —                                                                                         | -0.4 | —     | 0.65                    | V  |  |
| V <sub>HYS</sub>    | Input hysteresis TTL (Schmitt Trigger)         | —                                                                                         | 300  | —     | —                       | mV |  |
| V <sub>DD_POR</sub> | Minimum supply for strong pull-down activation | -                                                                                         | -    | -     | 1.2                     | V  |  |
| I <sub>OL_R</sub>   | Strong pull-down current                       | Device under power-on reset<br>$V_{DDE_A}=V_{DD_POR}$<br>$V_{OL} = 0.35 \times V_{DDE_A}$ | 0.2  | _     | _                       | mA |  |
| W <sub>FRST</sub>   | RESET input filtered pulse                     | —                                                                                         | —    | —     | 500                     | ns |  |
| W <sub>NFRST</sub>  | RESET input not filtered pulse                 | —                                                                                         | 2000 | —     | —                       | ns |  |
| ll <sub>WPU</sub> l | Weak pull-up current absolute value            | RESET pin V <sub>IN</sub> = V <sub>DD</sub>                                               | 23   | —     | 82                      | μA |  |

### 5.10 PORST electrical specifications

Table 22. PORST electrical specifications

| Symbol               | Parameter                      |      | Value                     |     |    |  |  |
|----------------------|--------------------------------|------|---------------------------|-----|----|--|--|
|                      |                                | Min  | Тур                       | Max |    |  |  |
| W <sub>FPORST</sub>  | PORST input filtered pulse     | —    | _                         | 200 | ns |  |  |
| W <sub>NFPORST</sub> | PORST input not filtered pulse | 1000 |                           | —   | ns |  |  |
| VIH                  | Input high level               | —    | 0.65 x V <sub>DDE_A</sub> | —   | V  |  |  |
| V <sub>IL</sub>      | Input low level                | —    | 0.35 x V <sub>DDE_A</sub> | —   | V  |  |  |

### 6 Peripheral operating requirements and behaviors

### 6.1 Analog modules

### 6.1.1 ADC electrical specifications

The device provides a 12-bit Successive Approximation Register (SAR) Analog-to-Digital Converter.



Figure 8. ADC characteristics and error definitions

### 6.1.1.1 Input impedance and ADC accuracy



#### Figure 9. Input equivalent circuit

| Symbol                        | Parameter                                                                                                   | Conditions                       | Min              | Тур | Max | Unit |
|-------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------|------------------|-----|-----|------|
| f <sub>CK</sub>               | ADC Clock frequency (depends on ADC configuration) (The duty cycle depends on AD_CK <sup>1</sup> frequency) | _                                | 15.2             | 80  | 80  | MHz  |
| f <sub>s</sub>                | Sampling frequency                                                                                          | 80 MHz                           | _                | _   | 1   | MHz  |
| t <sub>sample</sub>           | Sample time <sup>2</sup>                                                                                    | 80 MHz@ 100 ohm source impedance | 250              | 800 | _   | ns   |
| t <sub>conv</sub>             | Conversion time <sup>3</sup>                                                                                | 80 MHz                           | 700              |     |     | ns   |
| t <sub>total_conv</sub>       | Total Conversion time t <sub>sample</sub> + t <sub>conv</sub> (for standard and extended channels)          | 80 MHz                           | 1.5 <sup>4</sup> | _   | _   | μs   |
|                               | Total Conversion time t <sub>sample</sub> + t <sub>conv</sub> (for precision channels)                      |                                  | 1                | —   | _   |      |
| C <sub>S</sub>                | ADC input sampling capacitance                                                                              | —                                | _                | 3   | 5   | pF   |
| C <sub>P1</sub> <sup>5</sup>  | ADC input pin capacitance 1                                                                                 | —                                | _                |     | 5   | pF   |
| C <sub>P2</sub> <sup>5</sup>  | ADC input pin capacitance 2                                                                                 | —                                | _                | _   | 0.8 | pF   |
| R <sub>SW1</sub> <sup>5</sup> | Internal resistance of analog                                                                               | $V_{REF}$ range = 4.5 to 5.5 V   | _                | _   | 0.3 | kΩ   |
|                               | source                                                                                                      | $V_{REF}$ range = 3.15 to 3.6 V  | _                |     | 875 | Ω    |
| R <sub>AD</sub> <sup>5</sup>  | Internal resistance of analog source                                                                        | _                                | —                | _   | 825 | Ω    |
| ADC Analog Pad                | Max leakage                                                                                                 | 125°C                            | _                |     | 250 | nA   |
| (pad going to one ADC)        | Max positive/negative injection                                                                             |                                  | -5               | _   | 5   | mA   |

#### Table 23. ADC conversion characteristics

Table continues on the next page ...

| Symbol                            | Parameter Conditions                 |                            | Min  | Тур   | Мах | Unit |
|-----------------------------------|--------------------------------------|----------------------------|------|-------|-----|------|
|                                   | ADO                                  | C (12-bit mode)            |      |       |     |      |
| INL                               | Integral non-linearity               | —                          | -2   |       | 2   | LSB  |
| DNL                               | Differential non-linearity           | —                          | -1   | _     | 1   | LSB  |
| OFS                               | Offset error                         | —                          | -6   | _     | 6   | LSB  |
| GNE                               | Gain error                           | —                          | -4   |       | 4   | LSB  |
| TUE <sub>precision channels</sub> | Total unadjusted error for precision | Without current injection  | -6   | +/- 4 | 6   | LSB  |
|                                   | channels                             | With current injection     | —    | +/- 5 | —   | LSB  |
| T <sub>recovery</sub>             | Differential non-linearity           | —                          | —    | _     | <1  | μs   |
|                                   | ADC                                  | (10-bit mode) <sup>6</sup> |      |       |     |      |
| INL                               | Integral non-linearity               | —                          | -1   |       | 1   | LSB  |
| DNL                               | Differential non-linearity           | —                          | -0.7 |       | 0.7 | LSB  |
| OFS                               | Offset error                         | —                          | -4   | _     | 4   | LSB  |
| GNE                               | Gain error                           | —                          | -4   | _     | 4   | LSB  |
| TUEprecision channels             | Total unadjusted error for precision | Without current injection  | -5   | +/- 3 | 5   | LSB  |
|                                   | channels                             | With current injection     | —    | +/- 4 | _   | LSB  |
| T <sub>recovery</sub>             | Differential non-linearity           | —                          |      | _     | <1  | μs   |

#### Table 23. ADC conversion characteristics (continued)

- 1. The internally generated clock (known as AD\_clk or ADCK) could be same as the peripheral clock or half of the peripheral clock based on register configuration in the ADC.
- During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal
  resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>sample</sub>. After the end of the
  sample time t<sub>sample</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample
  clock t<sub>sample</sub> depend on programming.
- 3. This parameter does not include the sample time t<sub>sample</sub>, but only the time for determining the digital result and the time to load the result register with the conversion result.
- 4. Apart from tsample and tconv, few cycles are used up in ADC digital interface and hence the overall throughput from the ADC is lower.
- 5. See Figure 2.
- 6. Measurements taken with same ADC accuracy settings as for 12bit. ADC data is read from CDR with last 2-LSBs ignored.

#### 6.1.2 Analog Comparator (CMP) electrical specifications Table 24. Comparator and 6-bit DAC electrical specifications

| Symbol            | Description                                     | Min.            | Тур. | Max.               | Unit |
|-------------------|-------------------------------------------------|-----------------|------|--------------------|------|
| I <sub>DDHS</sub> | Supply current, High-speed mode (EN=1, PMODE=1) | _               | —    | 250                | μA   |
| I <sub>DDLS</sub> | Supply current, low-speed mode (EN=1, PMODE=0)  |                 | 5    | 11                 | μA   |
| V <sub>AIN</sub>  | Analog input voltage                            | V <sub>SS</sub> | —    | V <sub>DDE_A</sub> | V    |
| V <sub>AIO</sub>  | Analog input offset voltage <sup>1</sup>        | -42             | —    | 42                 | mV   |
| V <sub>H</sub>    | Analog comparator hysteresis <sup>2</sup>       | _               | 1    | 25                 | mV   |
|                   | • CR0[HYSTCTR] = 00                             | —               | 20   | 50                 | mV   |
|                   | • CR0[HYSTCTR] = 01                             | _               | 40   | 70                 | mV   |

Table continues on the next page ...

| Symbol             | Description                                                          | Min. | Тур. | Max. | Unit             |
|--------------------|----------------------------------------------------------------------|------|------|------|------------------|
|                    | CR0[HYSTCTR] = 10                                                    | —    | 60   | 105  | mV               |
|                    | • CR0[HYSTCTR] = 11                                                  |      |      |      |                  |
| t <sub>DHS</sub>   | Propagation Delay, High Speed Mode (Full Swing) <sup>1, 3</sup>      | _    | _    | 250  | ns               |
| t <sub>DLS</sub>   | Propagation Delay, Low power Mode (Full Swing) <sup>1, 3</sup>       | —    | 5    | 14   | μs               |
|                    | Analog comparator initialization delay, High speed mode <sup>4</sup> | —    | 4    |      | μs               |
|                    | Analog comparator initialization delay, Low speed mode <sup>4</sup>  | —    | 100  |      | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (when enabled)                               |      |      | •    | •                |
|                    | 3.3V Reference Voltage                                               | —    | 6    | 9    | μA               |
| INL                | 6-bit DAC integral non-linearity                                     | -1   | —    | 1    | LSB <sup>5</sup> |
| DNL                | 6-bit DAC differential non-linearity                                 | -0.8 | _    | 0.8  | LSB              |

 Table 24. Comparator and 6-bit DAC electrical specifications (continued)

1. Measured with hysteresis mode of 00

2. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{\text{DD}_{-}\text{HV}_{-}\text{A}}\text{-}0.6\text{V}$ 

3. Full swing = VIH, VIL

4. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

5.  $1 \text{ LSB} = V_{\text{reference}}/64$ 

### 6.2 Clocks and PLL interfaces modules

### 6.2.1 Fast Oscillator (FXOSC) electrical specifications

This device provides a driver for oscillator in pierce configuration with amplitude control. Controlling the amplitude allows a more sinusoidal oscillation, reducing in this way the EMI. Other benefits arises by reducing the power consumption. This Loop Controlled Pierce (LCP mode) requires good practices to reduce the stray capacitance of traces between crystal and MCU.

An operation in Full Swing Pierce (FSP mode), implemented by an inverter is also available in case of parasitic capacitances and cannot be reduced by using crystal with high equivalent series resistance. For this mode, a special care needs to be taken regarding the serial resistance used to avoid the crystal overdrive.

Other two modes called External (EXT Wave) and disable (OFF mode) are provided. For EXT Wave, the drive is disabled and an external source of clock within CMOS level based in analog oscillator supply can be used. When OFF, EXTAL is pulled down by 240 Kohms resistor and the feedback resistor remains active connecting XTAL through EXTAL by 1M resistor.





| Table 25. | Fast Oscillator | electrical | characteristics |
|-----------|-----------------|------------|-----------------|
|-----------|-----------------|------------|-----------------|

| Symbol                | Parameter                                   | Mode     | Conditions               | Min | Тур  | Max | Unit |
|-----------------------|---------------------------------------------|----------|--------------------------|-----|------|-----|------|
| f <sub>XOSCHS</sub>   | Oscillator<br>frequency                     | FSP/LCP  |                          | 8   |      | 40  | MHz  |
| T <sub>XOSCHSSU</sub> | Startup time                                | FSP/LCP  | 8-40 MHz                 |     | 1    |     | ms   |
|                       | Supply current                              | FSP      | 8 MHz                    |     | 2.2  |     | mA   |
|                       |                                             |          | 16 MHz                   |     | 2.2  |     |      |
|                       |                                             |          | 40 MHz                   |     | 3.2  |     |      |
|                       |                                             | LCP      | 8 MHz                    |     | 141  |     | μA   |
|                       |                                             |          | 16 MHz                   |     | 252  |     |      |
|                       |                                             |          | 40 MHz                   |     | 518  |     |      |
| VIH                   | Input High<br>level CMOS<br>Schmitt trigger | EXT Wave | Oscillator<br>supply=3.3 |     | 1.84 |     | V    |
| V <sub>IL</sub>       | Input low level<br>CMOS<br>Schmitt trigger  |          | Oscillator<br>supply=3.3 |     | 1.48 |     | V    |

#### 6.2.2 Slow Oscillator (SXOSC) electrical specifications Table 26. Slow Oscillator (SXOSC) electrical specifications

| Symbol              | Parameter                                       | Condition | Min | Тур              | Max | Unit |
|---------------------|-------------------------------------------------|-----------|-----|------------------|-----|------|
| f <sub>osc_lo</sub> | Oscillator crystal<br>or resonator<br>frequency |           | 32  |                  | 40  | kHz  |
| t <sub>cst</sub>    | Crystal Start-up<br>Time <sup>1</sup>           |           |     |                  | 2   | S    |
| V <sub>pp</sub>     | Peak-to-Peak<br>XTAL Amplitude                  |           |     | 0.5 <sup>2</sup> |     | V    |

1. Proper PC board layout procedures must be followed to achieve specifications.

2. RF is integrated and may not be attached externally.

#### 6.2.3 Fast internal RC Oscillator (FIRC) electrical specifications Table 27. Fast internal RC Oscillator electrical specifications

| Symbol               | Parameter                                 | Conditions                 |          | Unit |                  |     |
|----------------------|-------------------------------------------|----------------------------|----------|------|------------------|-----|
|                      |                                           |                            | Min      | Тур  | Max              |     |
| F <sub>Target</sub>  | IRC target frequency                      | —                          | <u> </u> | 16   | —                | MHz |
| T <sub>startup</sub> | Startup time                              | —                          |          | —    | 1.5 <sup>1</sup> | μs  |
| T <sub>STJIT</sub>   | Cycle to cycle jitter                     |                            | _        | —    | 1.5              | %   |
| T <sub>LTJIT</sub>   | Long term jitter                          |                            | _        | —    | 0.2              | %   |
| I <sub>VDDHV</sub>   | Current consumption on 3.3 V power supply | After T <sub>startup</sub> | -        | _    | 75               | μA  |
| I <sub>VDDLV</sub>   | Current consumption on 1.2 V power supply | After T <sub>startup</sub> | -        | _    | 25               | μA  |

1. The start-up time is generally 16 clock cycles of FIRC untrimmed clock.

#### 6.2.4 Slow internal RC oscillator (SIRC) electrical specifications Table 28. Slow internal RC oscillator electrical specifications

| Symbol           | Parameter                 | Condition  | Min | Тур | Мах   | Unit  |
|------------------|---------------------------|------------|-----|-----|-------|-------|
| F <sub>osc</sub> | Oscillator<br>frequency   | Calibrated | 119 | 128 | 136.5 | kHz   |
|                  | Temperature<br>dependence |            |     |     | 600   | ppm/C |

Table continues on the next page ...

# Table 28. Slow internal RC oscillator electrical specifications (continued)

| Symbol | Parameter            | Condition     | Min | Тур | Max  | Unit |
|--------|----------------------|---------------|-----|-----|------|------|
|        | Supply<br>dependence |               |     |     | 18   | %/V  |
|        | Supply current       | Clock running |     |     | 2.75 | μA   |
|        |                      | Clock stopped |     |     | 200  | nA   |

# 6.2.5 PLL electrical specifications

#### Table 29. PLL electrical specifications

| Parameter                        | Min       | Тур | Max          | Unit | Comments                                                    |
|----------------------------------|-----------|-----|--------------|------|-------------------------------------------------------------|
| Input Frequency                  | 8         |     | 40           | MHz  |                                                             |
| VCO Frequency Range              | 600       |     | 1280         | MHz  |                                                             |
| Duty Cycle at pllclkout          | 48%       |     | 52%          |      | This specification is guaranteed at PLL IP boundary         |
| Period Jitter                    |           |     | See Table 30 | ps   | NON SSCG mode                                               |
| TIE                              |           |     | See Table 30 |      | at 960 M Integrated over 1MHz offset not valid in SSCG mode |
| Modulation Depth (Center Spread) | +/- 0.25% |     | +/- 3.0%     |      |                                                             |
| Modulation Frequency             |           |     | 32           | KHz  |                                                             |
| Lock Time                        |           |     | 60           | μs   | Calibration mode                                            |

#### Table 30. Jitter calculation

| Type of jitter                        | Jitter due to<br>Supply<br>Noise (ps)<br>J <sub>SN</sub> <sup>1</sup> | Jitter due to<br>Fractional Mode<br>(ps) J <sub>SDM</sub> <sup>2</sup> | Jitter due to<br>Fractional Mode<br>J <sub>SSCG</sub> (ps) <sup>3</sup> | 1 Sigma<br>Random<br>Jitter J <sub>RJ</sub><br>(ps) <sup>4</sup> | Total Period Jitter (ps)                                           |
|---------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------|
| Period Jitter                         | 60 ps                                                                 | 3% of pllclkout1,2                                                     | Modulation depth                                                        | 0.1% of pllclkout1, 2                                            | +/-( $J_{SN}$ + $J_{SDM}$ + $J_{SSCG}$ + $N^{[4]}$<br>× $J_{RJ}$ ) |
| Long Term Jitter<br>(Integer Mode)    |                                                                       |                                                                        |                                                                         | 40                                                               | +/-(N x J <sub>RJ</sub> )                                          |
| Long Term jitter<br>(Fractional Mode) |                                                                       |                                                                        |                                                                         | 100                                                              | +/-(N x J <sub>RJ</sub> )                                          |

1. This jitter component is due to self noise generated due to bond wire inductances on different PLL supplies. The jitter value is valid for inductor value of 5nH or less each on avdd, avss, dvdd, dvss.

- 2. This jitter component is added when the PLL is working in the fractional mode.
- 3. This jitter component is added when the PLL is working in the Spread Spectrum Mode. Else it is 0.
- 4. The value of N is dependent on the accuracy requirement of the application. See Percentage of sample exceeding specified value of jitter table

Memory interfaces

| Table 31. | . Percentage of sample exceed | ding specified value of jitter |
|-----------|-------------------------------|--------------------------------|
|-----------|-------------------------------|--------------------------------|

| N | Percentage of samples exceeding specified value of jitter<br>(%) |
|---|------------------------------------------------------------------|
| 1 | 31.73                                                            |
| 2 | 4.55                                                             |
| 3 | 0.27                                                             |
| 4 | 6.30 × 1e-03                                                     |
| 5 | 5.63 × 1e-05                                                     |
| 6 | 2.00 × 1e-07                                                     |
| 7 | 2.82 × 1e-10                                                     |

### 6.3 Memory interfaces

### 6.3.1 Flash memory specifications

#### NOTE

Flash specs defined in this section at 150°C are also valid for the maximum temperature specifications of the device.

#### 6.3.1.1 Flash memory program and erase specifications

#### NOTE

All timing, voltage, and current numbers specified in this section are defined for a single embedded flash memory within an SoC, and represent average currents for given supplies and operations.

Table 32 shows the estimated Program/Erase times.

 Table 32.
 Flash memory program and erase specifications

| Symbol             | Characteristic <sup>1</sup>       | Typ <sup>2</sup> | Factory<br>Programming <sup>3, 4</sup> |                              | Field Update                           |                   |                     |    |
|--------------------|-----------------------------------|------------------|----------------------------------------|------------------------------|----------------------------------------|-------------------|---------------------|----|
|                    |                                   |                  | Initial<br>Max                         | Initial<br>Max, Full<br>Temp | Typical<br>End of<br>Life <sup>5</sup> | Lifeti            | me Max <sup>6</sup> |    |
|                    |                                   |                  | 20°C ≤T <sub>A</sub><br>≤30°C          | -40°C ≤TJ<br>≤150°C          | -40°C ≤TJ<br>≤150°C                    | ≤ 1,000<br>cycles | ≤ 250,000<br>cycles |    |
| t <sub>dwpgm</sub> | Doubleword (64 bits) program time | 43               | 100                                    | 150                          | 55                                     | 500               |                     | μs |
| t <sub>ppgm</sub>  | Page (256 bits) program time      | 73               | 200                                    | 300                          | 108                                    | 500               |                     | μs |

Table continues on the next page...

| Symbol               | Characteristic <sup>1</sup>        | Typ <sup>2</sup> | Factory<br>Programming <sup>3, 4</sup> |                                 | F                                      | Unit              |                           |    |
|----------------------|------------------------------------|------------------|----------------------------------------|---------------------------------|----------------------------------------|-------------------|---------------------------|----|
|                      |                                    |                  | Initial<br>Max                         | Initial<br>Max, Full<br>Temp    | Typical<br>End of<br>Life <sup>5</sup> | Lifeti            | Lifetime Max <sup>6</sup> |    |
|                      |                                    |                  | 20°C ≤T <sub>A</sub><br>≤30°C          | -40°C ≤T <sub>J</sub><br>≤150°C | -40°C ≤T <sub>J</sub><br>≤150°C        | ≤ 1,000<br>cycles | ≤ 250,000<br>cycles       |    |
| t <sub>qppgm</sub>   | Quad-page (1024 bits) program time | 268              | 800                                    | 1,200                           | 396                                    | 2,000             |                           | μs |
| t <sub>16kers</sub>  | 16 KB Block erase time             | 168              | 290                                    | 320                             | 250                                    | 1,000             |                           | ms |
| t <sub>16kpgm</sub>  | 16 KB Block program time           | 34               | 45                                     | 50                              | 40                                     | 1,000             |                           | ms |
| t <sub>32kers</sub>  | 32 KB Block erase time             | 217              | 360                                    | 390                             | 310                                    | 1,200             |                           | ms |
| t <sub>32kpgm</sub>  | 32 KB Block program time           | 69               | 100                                    | 110                             | 90                                     | 1,200             |                           | ms |
| t <sub>64kers</sub>  | 64 KB Block erase time             | 315              | 490                                    | 590                             | 420                                    | 1,600             |                           | ms |
| t <sub>64kpgm</sub>  | 64 KB Block program time           | 138              | 180                                    | 210                             | 170                                    | 1,600             |                           | ms |
| t <sub>256kers</sub> | 256 KB Block erase time            | 884              | 1,520                                  | 2,030                           | 1,080                                  | 4,000             | _                         | ms |
| t <sub>256kpgm</sub> | 256 KB Block program time          | 552              | 720                                    | 880                             | 650                                    | 4,000             |                           | ms |

#### Table 32. Flash memory program and erase specifications (continued)

1. Program times are actual hardware programming times and do not include software overhead. Block program times assume quad-page programming.

2. Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations.

- 3. Conditions:  $\leq$  150 cycles, nominal voltage.
- 4. Plant Programing times provide guidance for timeout limits used in the factory.
- 5. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations.
- 6. Conditions:  $-40^{\circ}C \le T_{J} \le 150^{\circ}C$ , full spec voltage.

#### 6.3.1.2 Flash memory Array Integrity and Margin Read specifications Table 33. Flash memory Array Integrity and Margin Read specifications

| Symbol                | Characteristic                                                | Min    | Typical | Max <sup>1</sup>             | Units<br>2 |
|-----------------------|---------------------------------------------------------------|--------|---------|------------------------------|------------|
| t <sub>ai16kseq</sub> | Array Integrity time for sequential sequence on 16 KB block.  | -      | _       | 512 x<br>Tperiod x<br>Nread  | _          |
| t <sub>ai32kseq</sub> | Array Integrity time for sequential sequence on 32 KB block.  | _      | _       | 1024 x<br>Tperiod x<br>Nread |            |
| t <sub>ai64kseq</sub> | Array Integrity time for sequential sequence on 64 KB block.  | _      | _       | 2048 x<br>Tperiod x<br>Nread |            |
| tai256kseq            | Array Integrity time for sequential sequence on 256 KB block. | -      | _       | 8192 x<br>Tperiod x<br>Nread | _          |
| t <sub>mr16kseq</sub> | Margin Read time for sequential sequence on 16 KB block.      | 73.81  | —       | 110.7                        | μs         |
| t <sub>mr32kseq</sub> | Margin Read time for sequential sequence on 32 KB block.      | 128.43 | —       | 192.6                        | μs         |

Table continues on the next page...

| Symbol                 | Characteristic                                            | Min    | Typical | Max <sup>1</sup> | Units<br>2 |
|------------------------|-----------------------------------------------------------|--------|---------|------------------|------------|
| t <sub>mr64kseq</sub>  | Margin Read time for sequential sequence on 64 KB block.  | 237.65 | —       | 356.5            | μs         |
| t <sub>mr256kseq</sub> | Margin Read time for sequential sequence on 256 KB block. | 893.01 |         | 1,339.5          | μs         |

1. Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and Nread (which is the number of clocks required for read, including pipeline contribution. Thus for a read setup that requires 6 clocks to read with no pipeline, Nread would equal 6. For a read setup that requires 6 clocks to read, and has the address pipeline set to 2, Nread would equal 4 (or 6 - 2).)

2. The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate.

#### 6.3.1.3 Flash memory module life specifications Table 34. Flash memory module life specifications

| Symbol              | Characteristic                                                                              | Conditions                        | Min     | Typical | Units         |
|---------------------|---------------------------------------------------------------------------------------------|-----------------------------------|---------|---------|---------------|
| Array P/E<br>cycles | Number of program/erase cycles per block<br>for 16 KB, 32 KB and 64 KB blocks. <sup>1</sup> | -                                 | 250,000 | -       | P/E<br>cycles |
|                     | Number of program/erase cycles per block for 256 KB blocks. <sup>2</sup>                    | —                                 | 1,000   | 250,000 | P/E<br>cycles |
| Data<br>retention   | Minimum data retention.                                                                     | Blocks with 0 - 1,000 P/E cycles. | 50      | -       | Years         |
|                     |                                                                                             | Blocks with 100,000 P/E cycles.   | 20      | -       | Years         |
|                     |                                                                                             | Blocks with 250,000 P/E cycles.   | 10      | -       | Years         |

1. Program and erase supported across standard temperature specs.

2. Program and erase supported across standard temperature specs.

### 6.3.1.4 Data retention vs program/erase cycles

Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure. The spec window represents qualified limits. The extrapolated dotted line demonstrates technology capability, however is beyond the qualification limits.


#### 6.3.1.5 Flash memory AC timing specifications Table 35. Flash memory AC timing specifications

| Symbol                                                                                 | Characteristic                                                                                                | Min | Typical                                        | Max                                             | Units |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------|-------------------------------------------------|-------|
| t <sub>psus</sub> Time from setting the MCR-PSUS bit until MCR-DONE bit is set to a 1. |                                                                                                               | _   | 9.4<br>plus four<br>system<br>clock<br>periods | 11.5<br>plus four<br>system<br>clock<br>periods | μs    |
| t <sub>esus</sub>                                                                      | Time from setting the MCR-ESUS bit until MCR-DONE bit is set to a 1.                                          |     | 16<br>plus four<br>system<br>clock<br>periods  | 20.8<br>plus four<br>system<br>clock<br>periods | μs    |
| t <sub>res</sub>                                                                       | Time from clearing the MCR-ESUS or PSUS bit with EHV = 1 until DONE goes low.                                 | _   | -                                              | 100                                             | ns    |
| t <sub>done</sub>                                                                      | Time from 0 to 1 transition on the MCR-EHV bit initiating a program/erase until the MCR-DONE bit is cleared.  | _   | -                                              | 5                                               | ns    |
| t <sub>dones</sub>                                                                     | Time from 1 to 0 transition on the MCR-EHV bit aborting a program/erase until the MCR-DONE bit is set to a 1. | _   | 16<br>plus four<br>system<br>clock<br>periods  | 20.8<br>plus four<br>system<br>clock<br>periods | μs    |
| t <sub>drcv</sub>                                                                      | Time to recover once exiting low power mode.                                                                  | 16  | _                                              | 45                                              | μs    |

Table continues on the next page...

SAC57D54H, Rev. 7, 05/2017

| Symbol               | Characteristic                                                                                                                                                                                                                        | Min                                              | Typical | Max                                              | Units |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------|--------------------------------------------------|-------|
|                      |                                                                                                                                                                                                                                       | plus seven<br>system<br>clock<br>periods.        |         | plus seven<br>system<br>clock<br>periods         |       |
| t <sub>aistart</sub> | Time from 0 to 1 transition of UT0-AIE initiating a Margin Read<br>or Array Integrity until the UT0-AID bit is cleared. This time also<br>applies to the resuming from a suspend or breakpoint by<br>clearing AISUS or clearing NAIBP | _                                                | _       | 5                                                | ns    |
| t <sub>aistop</sub>  | Time from 1 to 0 transition of UT0-AIE initiating an Array<br>Integrity abort until the UT0-AID bit is set. This time also applies<br>to the UT0-AISUS to UT0-AID setting in the event of a Array<br>Integrity suspend request.       | _                                                | _       | 80<br>plus fifteen<br>system<br>clock<br>periods | ns    |
| t <sub>mrstop</sub>  | Time from 1 to 0 transition of UT0-AIE initiating a Margin Read<br>abort until the UT0-AID bit is set. This time also applies to the<br>UT0-AISUS to UT0-AID setting in the event of a Margin Read<br>suspend request.                | 10.36<br>plus four<br>system<br>clock<br>periods | _       | 20.42<br>plus four<br>system<br>clock<br>periods | μs    |

 Table 35.
 Flash memory AC timing specifications (continued)

## 6.3.1.6 Flash read wait state and address pipeline control settings

The following table describes the recommended RWSC and APC settings at various operating frequencies based on specified intrinsic flash access times of the flash module controller array at 150 °C.

| Flash Frequency            | RWSC setting | APC setting |
|----------------------------|--------------|-------------|
| 0 MHz < fFLASH ≤ 33 MHz    | 0            | 0           |
| 33 MHz < fFLASH ≤ 100 MHz  | 2            | 1           |
| 100 MHz < fFLASH ≤ 133 MHz | 3            | 1           |
| 133 MHz < fFLASH ≤ 167 MHz | 4            | 1           |
| 167 MHz < fFLASH ≤ 200 MHz | 5            | 2           |

Table 36. Flash read wait state and address pipeline control guidelines

## 6.3.2 QuadSPI AC specifications

- Measurements are with a load of 35 pF on output pins. Input slew: 1ns, DSE[1:0]=11
- QuadSPI input timing is with 15pF load on flash output

The following table lists various QuadSPI modes and their corresponding configurations. These DDR configurations are applicable when used without learning. Please see the device reference manual for register and bit descriptions.

#### SAC57D54H, Rev. 7, 05/2017

| QuadSP               | l Modes              | QuadSPI_MCR[D<br>DR_EN] | QuadSPI_MCR[D<br>QS_EN] | QuadSPI_MCR<br>[SCLKCFG] | QuadSPI_SOCCR<br>[SOCCFG] | QuadSPI_FLSH<br>CR[TDH] |
|----------------------|----------------------|-------------------------|-------------------------|--------------------------|---------------------------|-------------------------|
| SDR<br>mode          | Internal DQS<br>mode | 0                       | 1                       | 07h                      | 002F_002Fh                | 00                      |
| DDR<br>mode          | 4x Sampling mode     | 1                       | 0                       | Don't care               | Don't care                | 10                      |
| (without<br>learning | Internal DQS<br>mode | 1                       | 1                       | 03h                      | 002F_002Fh                | 10                      |
| )                    | HyperFlash<br>mode   | 1                       | 1                       | 02h                      | 0000_0000h                | 10                      |

 Table 37.
 QuadSPI read/write settings

### 6.3.2.1 SDR mode



Figure 11. QuadSPI input timing (SDR mode) diagram

## NOTE

- A negative time indicates the actual capture edge inside the device is earlier than clock appearing at pad.
- All board delays need to be added appropriately
- Input hold time being negative does not have any implication or max achievable frequency

| Table 38. | QuadSPI input timing (SDR mode) specifications |
|-----------|------------------------------------------------|
|-----------|------------------------------------------------|

| Symbol           | Parameter                    | Va  | lue | Unit |
|------------------|------------------------------|-----|-----|------|
|                  |                              | Min | Мах |      |
| T <sub>is</sub>  | Setup time for incoming data | 5.5 | -   | ns   |
| T <sub>ih</sub>  | Hold time for incoming data  | 1.5 | -   | ns   |
| F <sub>SCK</sub> | SCK clock frequency          | -   | 80  | MHz  |

### NOTE





Figure 12. QuadSPI output timing (SDR mode) diagram

| Table 39. | QuadSPI output timing (SDR mode) specifications |
|-----------|-------------------------------------------------|
|-----------|-------------------------------------------------|

| Symbol           | Parameter                     | Value |     | Unit |
|------------------|-------------------------------|-------|-----|------|
|                  |                               | Min   | Max |      |
| T <sub>ov</sub>  | Output Data Valid             | -     | 2.8 | ns   |
| T <sub>oh</sub>  | Output Data Hold              | -1.5  | -   | ns   |
| T <sub>ck</sub>  | SCK clock period              | -     | 80  | MHz  |
| T <sub>css</sub> | Chip select output setup time | 1     | -   | ns   |
| T <sub>csh</sub> | Chip select output hold time  | -1    | -   | ns   |

## 6.3.2.2 DDR mode



### Figure 13. QuadSPI input timing (DDR mode) diagram

# Table 40. QuadSPI input timing (DDR mode) specifications without learning (valid across<br/>PVT)

| Symbol           | Parameter                    | Value |                   | Unit | Configuration           |
|------------------|------------------------------|-------|-------------------|------|-------------------------|
|                  |                              | Min   | Max               |      |                         |
| T <sub>is</sub>  | Setup time for incoming data | 5.5   | —                 | ns   |                         |
| T <sub>ih</sub>  | Hold time for incoming data  | 1.5   | _                 | ns   |                         |
| F <sub>SCK</sub> | SCK Clock Frequency          | —     | 45 (Internal DQS) | MHz  | Refer Table 37          |
|                  |                              | —     | 35 (4x sampling)  |      | QSPI_SMPR[DDRS<br>MP]=1 |

#### Table 41. QuadSPI input timing (DDR mode) specifications with learning

| Symbol           | Parameter           |     | Value                          | Unit | Note                                                                               |
|------------------|---------------------|-----|--------------------------------|------|------------------------------------------------------------------------------------|
|                  |                     | Min | Max                            | 1    |                                                                                    |
| F <sub>SCK</sub> | SCK Clock Frequency | _   | 80 (Internal DQS) <sup>1</sup> | MHz  | Flash data valid window must be > 3.5 ns                                           |
|                  |                     |     | 66 (4x sampling)               |      | Flash data valid window must be > 3.5 ns, Flash max access time must be < = 6.5 ns |

#### 1. Multiple (dynamic) calibration across voltage/temperature on board required.



#### Figure 14. QuadSPI output timing (DDR mode) diagram

#### Table 42. QuadSPI output timing (DDR mode) specifications

| Symbol           | Parameter                     |     | Value | Unit |
|------------------|-------------------------------|-----|-------|------|
|                  |                               | Min | Max   |      |
| T <sub>ov</sub>  | Output Data Valid             | -   | 4.5   | ns   |
| T <sub>oh</sub>  | Output Data Hold              | 1.5 | -     | ns   |
| T <sub>css</sub> | Chip select output setup time | 1   | -     | ns   |

Table continues on the next page...

#### SAC57D54H, Rev. 7, 05/2017

| Table 42. | QuadSPI output timing (DDR mode) specifications (continued) |
|-----------|-------------------------------------------------------------|
|           |                                                             |

| Symbol           | Parameter                    | Value |     | Unit |
|------------------|------------------------------|-------|-----|------|
|                  |                              | Min   | Max |      |
| T <sub>csh</sub> | Chip select output hold time | -1    | -   | ns   |

## 6.3.2.3 HyperFlash mode

## NOTE

In HyperFlash mode, the read/write maximum frequency is 90 MHz.



Figure 15. QuadSPI input timing (Hyperflash mode) diagram

| Symbol | Parameter                    | Value |     | Unit | Configurations |
|--------|------------------------------|-------|-----|------|----------------|
|        |                              | Min   | Max |      |                |
| Tis    | Setup time for incoming data | 2     | -   | ns   | Refer Table 37 |
| Tih    | Hold time for incoming data  | 2     | -   | ns   |                |

#### Memory interfaces



### Figure 16. QuadSPI output timing (Hyperflash mode) diagram

| Symbol                | Parameter          | Value     |           | Unit |
|-----------------------|--------------------|-----------|-----------|------|
|                       |                    | Min       | Мах       |      |
| T <sub>DVO</sub>      | Output Data Valid  | -         | 3         | ns   |
| T <sub>HO</sub>       | Output Data Hold   | 1.3       | -         | ns   |
| Tclk <sub>SKMAX</sub> | CK to CK2 skew max | -         | T/4 + 0.5 | ns   |
| Tclk <sub>SKMIN</sub> | CK to CK2 skew min | T/4 - 0.5 | -         | ns   |

 Table 44. QuadSPI output timing (Hyperflash mode) specifications

## 6.3.3 SDR AC specifications

For details on read timings with and without the external capacitor and capacitance value, refer the "Chip-specific MDDRC information" section of the device Reference Manual.

For SDRAM operating frequencies above 80 MHz the SDR\_A12 pin cannot be used for the SDRAM address. At higher operating frequencies this pin requires an external capacitor connected with  $V_{SS}$  to adjust the read timing.

Round trip delay (consisting of board trace delay of SDCK and DQ(READ)) should not be more than 450 ps.

## NOTE

- 1. All transitions measured at mid-supply ( $V_{DDE SDR}/2$ ).
- 2. Data signal which are driven from ATE are given a swing of 20%/80% of full signal swing.

- 3. The DQS Config Offset Count register (MDDRC\_DQS\_CFG) would need to be programmed with value 0x0000\_16h in the initialization code when operating SDR at 160 MHz.
- 4. The SRE settings for SDR\_CLK pad going to the external memory should be 2'b11 (as noted in the "Section 15.3.2.1 Recommended settings for SRE pads" in the Reference Manual). SRE settings for loopback clock A12 has been reduced to 2'b01 in CZ to help with EMC improvement.

| ID               | Symbol            | Parameter                                         | Min  | Тур  | Мах                                | Unit            |
|------------------|-------------------|---------------------------------------------------|------|------|------------------------------------|-----------------|
| —                | t <sub>SDCK</sub> | Clock Period                                      | —    | 6.25 | —                                  | ns              |
| DD1              | t <sub>QVS</sub>  | Data output Valid (Write transaction)             | —    | _    | (0.5 × t <sub>SDCK</sub> ) + 1.125 | ns              |
| DD2 <sup>1</sup> | t <sub>QH</sub>   | Data output Hold (Write transaction)              | 1.5  | —    | —                                  | ns              |
| DD3              | t <sub>IS</sub>   | Data Input Setup (Read transaction)               | -0.6 | —    |                                    | ns              |
| DD4              | t <sub>IH</sub>   | Data input Hold (Read transaction)                | 3.1  | —    | —                                  | ns              |
| —                | t <sub>CH</sub>   | CK HIGH pulse width                               | 0.43 | —    | 0.57                               | t <sub>CK</sub> |
| —                | t <sub>CL</sub>   | CK LOW pulse width                                | 0.43 | —    | 0.57                               | t <sub>CK</sub> |
| _                | _                 | Series termination (Data/CLK/<br>Address/Command) | —    | 50   |                                    | ohms            |
|                  | —                 | Trans. line impedance (Zo)                        | _    | 50   | —                                  | ohms            |

| Table 45. | SDR @ 160 MHz / | AC timing specification |
|-----------|-----------------|-------------------------|
|-----------|-----------------|-------------------------|

1. Applies to command and address buses also.

#### Table 46. SDR @ 80 MHz AC timing specification

| ID               | Symbol            | Parameter                                         | Min  | Тур  | Мах                               | Unit            |
|------------------|-------------------|---------------------------------------------------|------|------|-----------------------------------|-----------------|
| —                | t <sub>SDCK</sub> | Clock Period                                      | —    | 12.5 | —                                 | ns              |
| DD1              | t <sub>QVS</sub>  | Data output Valid (Write transaction)             |      | _    | (0.5 × t <sub>SDCK</sub> ) + 1.25 | ns              |
| DD2 <sup>1</sup> | t <sub>QH</sub>   | Data output Hold (Write transaction)              | 3.0  | _    |                                   | ns              |
| DD3              | t <sub>IS</sub>   | Data Input Setup (Read<br>transaction)            | 2.2  | _    |                                   | ns              |
| DD4              | t <sub>IH</sub>   | Data input Hold (Read transaction)                | 2.0  | —    | —                                 | ns              |
| —                | t <sub>CH</sub>   | CK HIGH pulse width                               | 0.43 | —    | 0.57                              | t <sub>CK</sub> |
| —                | t <sub>CL</sub>   | CK LOW pulse width                                | 0.43 | —    | 0.57                              | t <sub>CK</sub> |
| —                | —                 | Series termination (Data/CLK/<br>Address/Command) |      | 50   | _                                 | ohms            |
|                  |                   | Trans. line impedance (Zo)                        |      | 50   |                                   | ohms            |

1. Applies to command and address buses also.





### 6.3.3.1 SDR DC specifications

The SDR DC specifications are same as pad\_fc\_hv specs described in this document.

### 6.3.4 DDR2 SDRAM AC specifications

#### NOTE

DDR2-800 (-25E speed grade) is the lowest speed grade supported. If self-refresh mechanism needs to be supported, an external pull-down resistance needs to be connected to the DDR CKE pin.

#### NOTE

Specified values in the table are at recommended operating conditions with  $V_{DDE\ DDR}$  of 1.8±5.5%

Table 47. DDR2 SDRAM timing specifications1, 2, 3, 4, 5

| ID  | Symbol                | Parameter                                                    | Min                                            | Тур | Max                                | Unit |
|-----|-----------------------|--------------------------------------------------------------|------------------------------------------------|-----|------------------------------------|------|
| -   | F                     | Frequency of operation<br>(Clock Period)                     | _                                              | _   | 320                                | MHz  |
| —   | V <sub>IX-AC</sub>    | MCK AC differential<br>crosspoint voltage                    | 0.5 × V <sub>DDE_DDR</sub> —<br>0.175          |     | $0.5 \times V_{DDE_{DDR}} + 0.175$ | V    |
| DD1 | t <sub>DDR_CLK</sub>  | Clock period                                                 | 3.125                                          | —   | —                                  | ns   |
| DD2 | t <sub>DDR_CLKH</sub> | High pulse width <sup>6</sup>                                | 0.47                                           | —   | 0.53                               | tCK  |
| DD3 | t <sub>DDR_CLKL</sub> | Low pulse width                                              | 0.47                                           | —   | 0.53                               | tCK  |
| DD4 | t <sub>CMS</sub>      | Address/Command<br>Output Setup                              | $0.5 \times t_{\text{DDR}\_\text{CLK}} - 0.75$ | —   | _                                  | ns   |
| DD5 | t <sub>СМН</sub>      | Address/Command<br>Output Hold                               | $0.5 \times t_{\text{DDR}_{CLK}} - 0.75$       | _   |                                    | ns   |
| DD6 | t <sub>DQSS</sub>     | First DQS latching<br>transition to associated<br>clock edge | -0.18 × $t_{DDR_CLK}$                          | —   | 0.18 × t <sub>DDR_CLK</sub>        | ns   |

Table continues on the next page ...

#### Table 47. DDR2 SDRAM timing specifications1, 2, 3, 4, 5 (continued)

| ID  | Symbol          | Parameter                                                                      | Min                           | Тур | Мах  | Unit |
|-----|-----------------|--------------------------------------------------------------------------------|-------------------------------|-----|------|------|
| DD7 | t <sub>os</sub> | Data and Data Mask<br>Output Setup relative to<br>DQS (DDR Write Mode)<br>8, 9 | t <sub>DDR_CLK</sub> /4 – 0.4 | _   | —    | ns   |
| DD8 | t <sub>OH</sub> | Data and Data Mask<br>Output Hold relative to<br>DQS (DDR Write Mode)<br>7, 10 | t <sub>DDR_CLK</sub> /4 – 0.4 | _   | _    | ns   |
| DD9 | t <sub>IS</sub> | Input Data Skew relative to DQS <sup>11</sup>                                  |                               | -   | 0.24 | ns   |
|     | _               | Parallel termination address lines                                             | -                             | 50  | -    | Ohms |
| _   | _               | Differential clock lines                                                       | —                             | 100 | —    | Ohms |
| —   | —               | Trans. Line (differential Zo)                                                  | -                             | 50  | —    | Ohms |

- 1.  $V_{DDE_DDR}$  value is 1.8 V for DDR2 mode
- 2. C<sub>Z</sub> at -40 to 125 °C.
- 3. Measured with clock pin loaded with differential 100 ohm termination resistor.
- 4. All transitions measured at mid-supply ( $V_{DDE_DDR}/2$ ).
- 5. Measured with all outputs except the clock loaded with 50 ohm termination resistor to  $V_{DDE_DDR}/2$ .
- 6. Pulse width high + pulse width low cannot exceed minimum and maximum clock period.
- 7. The losses for IO and package are 190 ps and are already included in the 400 ps budget taken by the device.
- This specification relates to the required input setup time of DDR memories. The chip output setup should be larger than the input setup of the DDR memories. If it is not larger, then the input setup on the memory is in violation. DDR\_DQ[31:24] is relative to DDR\_DQS[3]; DDR\_DQ[23:16] is relative to DDR\_DQS[2], DDR\_DQ[15:8] is relative to DDR\_DQS[1] and DDR\_DQ[7:0] is relative to DDR\_DQS[0].
- 9. The first data beat is valid before the first rising edge of DQS and after the DQS write preamble. The remaining data beats are valid for each subsequent DQS edge.
- This specification relates to the required hold time of DDR memories. DDR\_DQ[31:24] is relative to DDR\_DQS[3]; DDR\_DQ[23:16] is relative to DDR\_DQS[2], DDR\_DQ[15:8] is relative to DDR\_DQS[1] and DDR\_DQ[7:0] is relative to DDR\_DQS[0].
- 11. Data input skew is derived from each DDR\_DQS clock edge. It begins with a DDR\_DQS transition and ends when the last data line becomes valid. This input skew must include DDR memory output skew and system level board skew (due to routing or other factors).

Figure 18 shows the DDR2 SDRAM write timing.

**Memory interfaces** 



Figure 18. DDR2 write timing

Figure 19 shows the DDR2 SDRAM read timing.

**Communication modules** 





## 6.4 Communication modules

### 6.4.1 SPI electrical specifications Table 48. SPI electrical specifications

| No | Symbol            | Parameter                  | Conditions                                          | High Speed Mode         |                         | low Spe | ed mode | Unit |
|----|-------------------|----------------------------|-----------------------------------------------------|-------------------------|-------------------------|---------|---------|------|
|    |                   |                            |                                                     | Min                     | Max                     | Min     | Max     | 1    |
| 1  | t <sub>SCK</sub>  | SPI cycle time             | Master (MTFE = 0)                                   | 25                      | —                       | 50      | —       | ns   |
|    |                   |                            | Slave (MTFE = 0)                                    | 40                      | —                       | 60      | _       |      |
| 2  | t <sub>csc</sub>  | PCS to SCK delay           |                                                     | 16                      | _                       |         | _       | ns   |
| 3  | t <sub>ASC</sub>  | After SCK delay            | _                                                   | 16                      | —                       | —       | _       | ns   |
| 4  | t <sub>SDC</sub>  | SCK duty cycle             | _                                                   | t <sub>SCK</sub> /2 - 1 | t <sub>SCK</sub> /2 + 1 | —       | _       | ns   |
| 5  | t <sub>A</sub>    | Slave access<br>time       | SS active to SOUT valid                             | —                       | 40                      |         | —       | ns   |
| 6  | t <sub>DIS</sub>  | Slave SOUT<br>disable time | <sub>SS</sub> inactive to SOUT<br>High-Z or invalid | —                       | 25                      |         | _       | ns   |
| 7  | t <sub>PCSC</sub> | PCSx to PCSS<br>time       | _                                                   | 13                      | _                       | _       | _       | ns   |

Table continues on the next page...

| No | Symbol            | Parameter                     | Conditions                     | High Spe | eed Mode | low Spe         | ed mode           | Unit |
|----|-------------------|-------------------------------|--------------------------------|----------|----------|-----------------|-------------------|------|
|    |                   |                               |                                | Min      | Max      | Min             | Max               | 1    |
| 8  | t <sub>PASC</sub> | PCSS to PCSx<br>time          | —                              | 13       | -        | -               | _                 | ns   |
| 9  | t <sub>SUI</sub>  | Data setup time               | Master (MTFE = 0)              | NA       | _        | 20              | _                 | ns   |
|    |                   | for inputs                    | Slave                          | 4        | _        | 4               | _                 |      |
|    |                   |                               | Master (MTFE = 1,<br>CPHA = 0) | 15       | -        | 8               | _                 |      |
|    |                   |                               | Master (MTFE = 1,<br>CPHA = 1) | 15       | -        | 20              | _                 |      |
| 10 | t <sub>HI</sub>   | Data hold time                | Master (MTFE = 0)              | NA       | _        | -2              | _                 | – ns |
|    |                   | for inputs                    | Slave                          | 4        | _        | 4               | _                 |      |
|    |                   |                               | Master (MTFE = 1,<br>CPHA = 0) | 0        | -        | 11 <sup>1</sup> | _                 |      |
|    |                   |                               | Master (MTFE = 1,<br>CPHA = 1) | 0        | -        | -2              | _                 |      |
| 11 | t <sub>suo</sub>  | Data valid (after             | Master (MTFE = 0)              | _        | NA       | —               | 7                 | ns   |
|    |                   | SCK edge)                     | Slave                          | _        | 15       | —               | 23                |      |
|    |                   |                               | Master (MTFE = 1,<br>CPHA = 0) | —        | 7        | _               | 19.5 <sup>1</sup> |      |
|    |                   |                               | Master (MTFE = 1,<br>CPHA = 1) | _        | 7        | _               | 7                 |      |
| 12 | t <sub>HO</sub>   | Data hold time<br>for outputs | Master (MTFE = 0)              | NA       | -        | -2              | _                 | ns   |
|    |                   |                               | Slave                          | 2        | _        | 2               | _                 |      |
|    |                   |                               | Master (MTFE = 1,<br>CPHA = 0) | -2       | -        | 10 <sup>1</sup> | -                 |      |
|    |                   |                               | Master (MTFE = 1,<br>CPHA = 1) | -2       | _        | -2              | _                 |      |

Table 48. SPI electrical specifications (continued)

1. SMPL\_PTR should be set to 1

#### NOTE

Restriction for high speed modes:

- Maximum of one SPI will support 40 MHz Master mode SCK
- 4 SPIs will support 20 MHz master SCK frequency.
- Maximum of one SPI will support 25 MHz Slave SCK frequency.
- **SIN**(GPIO\_20, PB[4]), **DATAOUT**(GPIO\_19, PB[3]), **SCK**(GPIO\_27, PB[11]) groups support high frequency mode.

**NOTE** For numbers shown in the following figures, see Table 48



Figure 20. SPI classic SPI timing — master, CPHA = 0



Figure 21. SPI classic SPI timing — master, CPHA = 1



Figure 22. SPI classic SPI timing — slave, CPHA = 0



Figure 23. SPI classic SPI timing — slave, CPHA = 1



Figure 24. SPI modified transfer format timing — master, CPHA = 0



Figure 25. SPI modified transfer format timing — master, CPHA = 1

**Communication modules** 



Figure 26. SPI modified transfer format timing – slave, CPHA = 0



Figure 27. SPI modified transfer format timing — slave, CPHA = 1



Figure 28. SPI PCS strobe (PCSS) timing

## 6.4.2 Ethernet AC specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

## 6.4.2.1 MII signal switching specifications

The following timing specs meet the requirements for MII style interfaces for a range of transceiver devices.

| Symbol | Description                           | Min. | Max. | Unit   |
|--------|---------------------------------------|------|------|--------|
|        | RXCLK frequency                       | —    | 25   | MHz    |
| MII1   | RXCLK pulse width high                | 35%  | 65%  | RXCLK  |
|        |                                       |      |      | period |
| MII2   | RXCLK pulse width low                 | 35%  | 65%  | RXCLK  |
|        |                                       |      |      | period |
| MII3   | RXD[3:0], RXDV, RXER to RXCLK setup   | 5    | _    | ns     |
| MII4   | RXCLK to RXD[3:0], RXDV, RXER hold    | 5    | _    | ns     |
|        | TXCLK frequency                       | —    | 25   | MHz    |
| MII5   | TXCLK pulse width high                | 35%  | 65%  | TXCLK  |
|        |                                       |      |      | period |
| MII6   | TXCLK pulse width low                 | 35%  | 65%  | TXCLK  |
|        |                                       |      |      | period |
| MII7   | TXCLK to TXD[3:0], TXEN, TXER invalid | 2    | _    | ns     |
| MII8   | TXCLK to TXD[3:0], TXEN, TXER valid   | _    | 25   | ns     |

 Table 49. MII signal switching specifications



### Figure 29. RMII/MII transmit signal timing diagram



#### Figure 30. RMII/MII receive signal timing diagram

## 6.4.2.2 RMII signal switching specifications

The following timing specs meet the requirements for RMII style interfaces for a range of transceiver devices.

| Symbol | Description                                 | Min. | Max. | Unit               |
|--------|---------------------------------------------|------|------|--------------------|
| _      | EXTAL frequency (RMII input clock RMII_CLK) | _    | 50   | MHz                |
| RMII1  | RMII_CLK pulse width high                   | 35%  | 65%  | RMII_CLK<br>period |
| RMII2  | RMII_CLK pulse width low                    | 35%  | 65%  | RMII_CLK<br>period |
| RMII3  | RXD[1:0], CRS_DV, RXER to RMII_CLK setup    | 4    |      | ns                 |
| RMII4  | RMII_CLK to RXD[1:0], CRS_DV, RXER hold     | 2    | _    | ns                 |
| RMII7  | RMII_CLK to TXD[1:0], TXEN invalid          | 4    | —    | ns                 |
| RMII8  | RMII_CLK to TXD[1:0], TXEN valid            |      | 15   | ns                 |

 Table 50.
 RMII signal switching specifications

## 6.4.3 MediaLB (MLB) electrical specifications

## 6.4.3.1 MLB 3-wire interface DC specifications

The section lists the MLB 3-wire interface electrical specifications.

### Table 51. MediaLB 3-wire interface DC specifications

| Parameter                 | Symbol          | Test Conditions | Min | Max | Unit |
|---------------------------|-----------------|-----------------|-----|-----|------|
| Maximum input voltage     | _               | _               | —   | 3.6 | V    |
| Low level input threshold | V <sub>IL</sub> | —               | —   | 0.7 | V    |

Table continues on the next page...

SAC57D54H, Rev. 7, 05/2017

#### MediaLB (MLB) electrical specifications

| Parameter                   | Symbol          | Test Conditions         | Min | Max | Unit |
|-----------------------------|-----------------|-------------------------|-----|-----|------|
| High level input threshold  | V <sub>IH</sub> | See Note <sup>1</sup>   | 1.8 | —   | V    |
| Low level output threshold  | V <sub>OL</sub> | I <sub>OL</sub> = -6 mA | _   | 0.4 | V    |
| High level output threshold | V <sub>OH</sub> | I <sub>OH</sub> = –6 mA | 2.0 | _   | V    |
| Input leakage current       | IL              | 0 < Vin < VDD           | —   | ±10 | μA   |

 Table 51.
 MediaLB 3-wire interface DC specifications (continued)

1. Higher  $V_{IH}$  thresholds can be used; however, the risks associated with less noise margin in the system must be evaluated and assumed by the customer.

### 6.4.3.2 MLB 3-wire interface electrical specifications

This section describes the timing electrical information of the MLB module.





Ground = 0.0 V; Load Capacitance = 60 pF, input transition= 1 ns; MediaLB speed = 256/512 Fs; Fs = 48 kHz; all timing parameters specified from the valid voltage threshold as listed below; unless otherwise noted.

| Symbol             | Parameter                  | Min    | Max  | Unit | Comment                                   |
|--------------------|----------------------------|--------|------|------|-------------------------------------------|
| f <sub>mck</sub>   | MLBCLK operating frequency | 11.264 | 25.6 | MHz  | 256xFs at 44.0 kHz,<br>512xFs at 50.0 kHz |
| t <sub>mck</sub> r | MLBCLK rise time           | -      | 1    | ns   | V <sub>IL to VIH</sub>                    |
| t <sub>mck</sub> f | MLBCLK fall time           | -      | 1    | ns   | V <sub>IH to VIL</sub>                    |

 Table 52.
 MLB 3-wire 256/512 Fs Timing Parameters

Table continues on the next page ....

| Symbol             | Parameter                                               | Min | Max  | Unit | Comment             |
|--------------------|---------------------------------------------------------|-----|------|------|---------------------|
| t <sub>mck</sub> l | MLBCLK low time <sup>1</sup>                            | 30  | -    | ns   | 256xFs              |
|                    |                                                         | 14  | -    | 1    | 512xFs              |
| t <sub>mck</sub> h | MLBCLK high time                                        | 30  | -    | ns   | 256xFs              |
|                    |                                                         | 14  | -    | ]    | 512xFs              |
| t <sub>dsmcf</sub> | MLBSIG/MLBDAT receiver input setup to<br>MLBCLK falling | 3   | -    | ns   | -                   |
| t <sub>dhmcf</sub> | MLBSIG/MLBDAT receiver input hold from MLBCLK low       | 2   | -    | ns   | -                   |
| t <sub>mcfdz</sub> | MLBSIG/MLBDAT output valid from                         | 0   | 16   | ns   | 256xFs              |
|                    | MLBCLK low <sup>2</sup>                                 | 0   | 12.5 | 1    | 512xFs <sup>3</sup> |
| t <sub>mdzh</sub>  | Bus output hold from MLBCLK low                         | 2   | -    | ns   | -                   |

Table 52. MLB 3-wire 256/512 Fs Timing Parameters (continued)

1. MLBCLK low/high time includes the pluse width variation.

2. The MediaLB driver can release the MLBDAT/MLBSIG line as soon as MLBCLK is low; however, the logic state of the final driven bit on the line must remain on the bus for tmdzh. Therefore, coupling must be minimized while meeting the maximum load capacitance listed.

3. Only 1 pair of MLB pads support 512 Fs:

PK[11] - MLB Signal Output PK[12] - MLB Data Output PK[13] - MLB clock input

Ground = 0.0 V; Load Capacitance = 40 pF, input transition= 1 ns; MediaLB speed = 1024 Fs; Fs = 48 kHz; all timing parameters specified from the valid voltage threshold as listed below; unless otherwise noted.

| Table 53. | MLB 3-wire 1024 Fs Timing Parameters |  |
|-----------|--------------------------------------|--|
|-----------|--------------------------------------|--|

| Symbol             | Parameter                                            | Min    | Max  | Unit | Comment                            |
|--------------------|------------------------------------------------------|--------|------|------|------------------------------------|
| f <sub>mck</sub>   | MLBCLK Operating Frequency <sup>1</sup>              | 45.056 | -    | MHz  | 1024 x fs at 44.0 kHz              |
|                    |                                                      | -      | 51.2 |      | 1024 x fs at 50.0 kHz              |
| f <sub>mckr</sub>  | MLBCLK rise time                                     | -      | 1    | ns   | V <sub>IL to</sub> V <sub>IH</sub> |
| f <sub>mckf</sub>  | MLBCLK fall time                                     | -      | 1    | ns   | V <sub>IH to</sub> V <sub>IL</sub> |
| t <sub>mckl</sub>  | MLBCLK low time                                      | 6.1    | -    | ns   |                                    |
| t <sub>mckh</sub>  | MLBCLK high time                                     | 9.3    | -    | ns   |                                    |
| t <sub>dsmcf</sub> | MLBSIG/MLBDAT receiver input setup to MLBCLK falling | 3      | -    | ns   |                                    |
| t <sub>dhmcf</sub> | MLBSIG/MLBDAT receiver input hold<br>from MLBCLK low | 2      | -    | ns   |                                    |
| t <sub>mcfdz</sub> | MLBSIG/MLBDAT output valid from<br>MLBCLK low        | -      | 16   | ns   |                                    |
| t <sub>mdzh</sub>  | Bus Hold from MLBCLK low                             | 2      | -    | ns   |                                    |

1. The controller can shut off MLBCLK to place MediaLB in a low-power state. Depending on the time the clock is shut off, a runt pulse can occur on MLBCLK.

## 6.5 Display modules

## 6.5.1 LCD driver electrical specifications

#### NOTE

When using the LCD segment display module in the 208LQFP package options the  $V_{DDE_B}$  and  $V_{DDE_SDR}$  supply pins should be shorted together if LCD signal pins are used in both I/O supply domains.

| Symbol             | Parameter                                                                                                                                | Value <sup>1</sup> |       |                 | Unit |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|-----------------|------|
|                    |                                                                                                                                          | Min                | Тур   | Мах             |      |
| Z <sub>BP/FP</sub> | LCD output impedance (BP[n-1:0],<br>FP[m-1:0]) for output levels VLCD, VSS                                                               | -                  | -     | 10              | kΩ   |
| I <sub>BP/FP</sub> | LCD output current (BP[n-1:0],<br>FP[m-1:0]) for outputs charge/discharge<br>voltage levels VLCD2/3, VLCD1/2,<br>VLCD1/3) <sup>2,3</sup> | -                  | 2-180 | -               | μA   |
| Offset             | Offset of outputs with capacitive load                                                                                                   | -                  | -     | 50 <sup>4</sup> | mV   |

 Table 54.
 LCD driver specifications

1. VDD = 5.0 V  $\pm$  10%, TA = -40 to 105 °C, unless otherwise specified.

2. Outputs measured one at a time, low impedance voltage source connected to the VLCD pin.

3. With PWR = 0-3, BSTEN = 0-1, BSTAO = 0-1.

4. 50 mV offset is only guaranteed across temperature with BSTEN=1 / BSTAO=1 up to 85°C.

## 6.5.2 2D-ACE electrical specifications

## 6.5.2.1 Interface to TFT LCD Panels (2D-ACE)

The following figure depicts the LCD interface timing for a generic active matrix color TFT panel. In this figure signals are shown with positive polarity. The sequence of events for active matrix interface timing is:

- PCLK latches data into the panel on its positive edge (when positive polarity is selected). In active mode, PCLK runs continuously. This signal frequency could be from 5 to 80 MHz depending on the panel type.
- HSYNC causes the panel to start a new line. It always encompasses at least one PCLK pulse.
- VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse.
- DE acts like an output enable signal to the LCD panel. This output enables the data to be shifted onto the display. When disabled, the data is invalid and the trace is off.

|       |                     | 2D-ACE electrical specification |
|-------|---------------------|---------------------------------|
| VSYNC |                     |                                 |
| HSYNC |                     | LINE n-1 LINE n                 |
|       |                     |                                 |
| HSYN  |                     |                                 |
|       |                     |                                 |
| [     | DE                  |                                 |
| PC    |                     |                                 |
| LD[23 | oj XXXX X X X X X X |                                 |

Figure 32. TFT LCD interface timing

## 6.5.2.2 Interface to TFT LCD Panels—pixel level timings

The following figure depicts depicts the horizontal timing (timing of one line), including both the horizontal sync pulse and data. All parameters shown in the diagram are programmable. This timing diagram corresponds to positive polarity of the PCLK signal (meaning the data and sync signals change on the rising edge) and active-high polarity of the HSYNC, VSYNC and DE signals. The user can select the polarity of the HSYNC and VSYNC signals via the SYN\_POL register, whether active-high or active-low. The default is active-high. The DE signal is always active-high.

Pixel clock inversion and a flexible programmable pixel clock delay are also supported. They are programmed via the DCU Clock Confide Register (DCCR) in the system clock module.

The DELTA\_X and DELTA\_Y parameters are programmed via the DISP\_SIZE register. The PW\_H, BP\_H and FP\_H parameters are programmed via the HSYN PARA register. The PW\_V, BP\_V and FP\_V parameters are programmed via the VSYN\_PARA register.

**2D-ACE electrical specifications** 



Figure 33. Horizontal sync pulse



| Figure | 34. | Vertical | sync | timing |
|--------|-----|----------|------|--------|
|--------|-----|----------|------|--------|

| Symbol           | Parameter                  | Value                                  | Unit |
|------------------|----------------------------|----------------------------------------|------|
| t <sub>PCP</sub> | Display pixel clock period | 12.5                                   | ns   |
| t <sub>PWH</sub> | HSYNC pulse width          | PW_H × tPCP                            | ns   |
| t <sub>BPH</sub> | HSYNC back porch width     | BP_H × tPCP                            | ns   |
| t <sub>FPH</sub> | HSYNC front porch width    | FP_H × tPCP                            | ns   |
| t <sub>SW</sub>  | Screen width               | DELTA_X × tPCP                         | ns   |
| t <sub>HSP</sub> | HSYNC (line) period        | (PW_H + BP_H + FP_H + DELTA_X ) × tPCP | ns   |
| t <sub>PWV</sub> | VSYNC pulse width          | PWV × tHSP                             | ns   |

Table continues on the next page ...

#### SAC57D54H, Rev. 7, 05/2017

**2D-ACE electrical specifications** 

| Symbol           | Parameter               | Value                                  | Unit |
|------------------|-------------------------|----------------------------------------|------|
| t <sub>BPV</sub> | VSYNC back porch width  | BP_V × tHSP                            | ns   |
| t <sub>FPV</sub> | VSYNC front porch width | FP_V × tHSP                            | ns   |
| t <sub>SH</sub>  | Screen height           | DELTA_Y × tHSP                         | ns   |
| t <sub>VSP</sub> | VSYNC (frame) period    | (PW_V + BP_V + FP_V + DELTA_Y ) × tHSP | ns   |

Table 55. TFT LCD interface timing parameters—horizontal and vertical (continued)

## 6.5.2.3 Interface to TFT LCD panels—access level



#### Figure 35. Display timing diagram

#### Table 56. Interface to TFT LCD panels—access level

| Symbol            | Parameter                                                   | Min | Max | Unit |
|-------------------|-------------------------------------------------------------|-----|-----|------|
| T <sub>pix</sub>  | Pixel clock frequency                                       | -   | 80  | MHz  |
| T <sub>DV</sub>   | Data valid after pixel<br>clock for Data/Hysnc/<br>Vsync/DE | -   | 4.5 | ns   |
| T <sub>HO</sub>   | Output hold time for data and control bits                  | 0   | -   | ns   |
| T <sub>skew</sub> | Relative skew between data bits                             | -   | 3   | ns   |

## NOTE

The timing diagram is on the assumption that timing path between this device and external display is full cycle.

## 6.5.3 Video input unit (VIU4) electrical specifications



#### Figure 36. VIU4 timing diagram

#### Table 57. VIU4 timing parameters

| Symbol              | Parameter                  | Min | Тур | Max | Unit |
|---------------------|----------------------------|-----|-----|-----|------|
| f <sub>PIX_CK</sub> | VIU4 pixel clock frequency | —   | —   | 53  | MHz  |
| t <sub>DSU</sub>    | VIU4 data setup time       | 4   | _   | _   | ns   |
| t <sub>DHD</sub>    | VIU4 data hold time        | 1   | _   | —   | ns   |

## 6.5.4 TCON electrical specifications

### 6.5.4.1 TCON RSDS electrical specifications



#### Figure 37. TCON RSDS timing diagram

| Table 58. | TCON RSDS timing parameters |
|-----------|-----------------------------|
|-----------|-----------------------------|

| Symbol          | Parameter              | Value |     | Unit |
|-----------------|------------------------|-------|-----|------|
|                 |                        |       | Мах |      |
| T <sub>OV</sub> | Output data valid time | 2     | -   | ns   |
| Т <sub>ОН</sub> | Output data hold time  | 2     | -   | ns   |

## 6.5.4.2 TCON TTL electrical specifications



#### Figure 38. TCON TTL timing diagram

| Symbol            | Parameter                                                | Min | Мах | Unit |
|-------------------|----------------------------------------------------------|-----|-----|------|
| T <sub>pix</sub>  | Pixel clock frequency                                    | -   | 80  | MHz  |
| T <sub>DV</sub>   | Data valid after pixel clock for data and timing signals | -   | 5.5 | ns   |
| T <sub>HO</sub>   | Output hold time for data and control bits               | 0   | -   | ns   |
| T <sub>skew</sub> | Relative skew between data bits                          | -   | 3   | ns   |

Table 59. TCON TTL timing parameters

#### Motor control modules 6.6

#### 6.6.1 **Stepper Stall Detect (SSD) specifications** Table 60. SSD electrical specifications

| Symbol                | Parameter                                                        |                            | Value <sup>1</sup> |                      |        |
|-----------------------|------------------------------------------------------------------|----------------------------|--------------------|----------------------|--------|
|                       |                                                                  | Min                        | Тур                | Max                  |        |
| $V_{VREF}$            | Reference voltage<br>(I <sub>VREF</sub> = 0)                     | V <sub>DDM</sub> /2 - 0.03 | $V_{DDM}/2^2$      | $V_{DDM}/2^2 + 0.03$ | V      |
| I <sub>vref</sub>     | Reference voltage output current                                 | 1.85                       |                    | -                    | mA     |
| R <sub>IN</sub>       | Input resistance<br>(against V <sub>DDM</sub> /2)                | 0.8                        | 1.0                | 1.2                  | MΩ     |
| V <sub>IN</sub>       | Input common<br>mode range                                       | V <sub>SSM</sub>           | _                  | V <sub>DDM</sub>     | V      |
| SSD <sub>CONST</sub>  | SSD constant <sup>3</sup>                                        | 0.539                      | 0.574              | 0.610                |        |
| SSD <sub>OFFSET</sub> | SSD offset<br>(unipolar, N <sub>sample</sub> =<br>1024)          | -53                        | _                  | 45                   | counts |
|                       | SSD offset (bipolar,<br>N <sub>sample</sub> = 1024)              | -40                        | _                  | 40                   |        |
|                       | SSD offset (bipolar with offset cellation, $N_{sample} = 1024$ ) | -5                         | _                  | 5                    |        |
| f <sub>SSDSMP</sub>   | SSD cmpout<br>sample rate                                        | 0.5                        | _                  | 2.0                  | MHz    |

1.  $V_{DDM\_SMD} = 5.0 \text{ V} \pm 10\%$ ,  $T_j = -40 \text{ to } +125 \text{ °C}$ .

 V<sub>DDM</sub> is the voltage level of V<sub>DDM\_SMD</sub> supply
 If offset cancellation is enable, OFFCNC must equal 0b01 and the integration window must be greater than or equal to 2 ms. The integration window =  $f_{SSDSMP}$  x Nsample.

## 6.7 Debug specifications

## 6.7.1 JTAG interface timing

### Table 61. JTAG pin AC electrical characteristics <sup>1</sup>

| #  | Symbol                                | Characteristic                                            | Min  | Max | Unit |
|----|---------------------------------------|-----------------------------------------------------------|------|-----|------|
| 1  | t <sub>JCYC</sub>                     | TCK Cycle Time                                            | 62.5 | —   | ns   |
| 2  | t <sub>JDC</sub>                      | TCK Clock Pulse Width                                     | 40   | 60  | %    |
| 3  | t <sub>TCKRISE</sub>                  | TCK Rise and Fall Times (40% - 70%)                       | _    | 3   | ns   |
| 4  | t <sub>TMSS</sub> , t <sub>TDIS</sub> | TMS, TDI Data Setup Time                                  | 5    | _   | ns   |
| 5  | t <sub>TMSH</sub> , t <sub>TDIH</sub> | TMS, TDI Data Hold Time                                   | 5    | —   | ns   |
| 6  | t <sub>TDOV</sub>                     | TCK Low to TDO Data Valid                                 | _    | 20  | ns   |
| 7  | t <sub>TDOI</sub>                     | TCK Low to TDO Data Invalid                               | 0    | —   | ns   |
| 8  | t <sub>TDOHZ</sub>                    | TCK Low to TDO High Impedance                             | —    | 15  | ns   |
| 9  | t <sub>JCMPPW</sub>                   | JCOMP Assertion Time                                      | 100  | —   | ns   |
| 10 | t <sub>JCMPS</sub>                    | JCOMP Setup Time to TCK Low                               | 40   | —   | ns   |
| 11 | t <sub>BSDV</sub>                     | TCK Falling Edge to Output Valid                          | —    | 600 | ns   |
| 12 | t <sub>BSDVZ</sub>                    | TCK Falling Edge to Output Valid out of High<br>Impedance | —    | 600 | ns   |
| 13 | t <sub>BSDHZ</sub>                    | TCK Falling Edge to Output High Impedance                 | _    | 600 | ns   |
| 14 | t <sub>BSDST</sub>                    | Boundary Scan Input Valid to TCK Rising Edge              | 15   | —   | ns   |
| 15 | t <sub>BSDHT</sub>                    | TCK Rising Edge to Boundary Scan Input Invalid            | 15   | —   | ns   |

1. These specifications apply to JTAG boundary scan only.



Figure 39. JTAG test clock input timing

Debug specifications



Figure 40. JTAG test access port timing



Figure 41. JTAG JCOMP timing



Figure 42. JTAG boundary scan timing

## 6.7.2 Debug trace timing specifications Table 62. Debug trace operating behaviors

| Symbol           | Description       | Min. | Max. | Unit |
|------------------|-------------------|------|------|------|
| T <sub>cyc</sub> | Clock period      | 40   |      | MHz  |
| T <sub>wl</sub>  | Low pulse width   | 2    | —    | ns   |
| T <sub>wh</sub>  | High pulse width  | 2    |      | ns   |
| t <sub>DV</sub>  | Data output valid | 7.5  | —    | ns   |
| t <sub>HO</sub>  | Data output hold  | 0.5  | —    | ns   |









Figure 44. Trace data specifications

## 6.7.3 Wakeup Unit (WKPU) AC specifications Table 63. WKPU glitch filter specifications

| No. | Symbol          | Parameter                    | Min | Тур | Мах | Unit |
|-----|-----------------|------------------------------|-----|-----|-----|------|
| 1   | W <sub>F</sub>  | Pulse width that is rejected | —   | —   | 20  | ns   |
| 2   | W <sub>NF</sub> | Pulse width that is passed   | 400 | _   |     | ns   |

## 6.7.4 External interrupt timing (IRQ pin) Table 64. External interrupt timing specifications

| No. | Symbol            | Parameter             | Conditions | Min | Max | Unit             |
|-----|-------------------|-----------------------|------------|-----|-----|------------------|
| 1   | t <sub>IPWL</sub> | IRQ pulse width low   | —          | 3   | —   | t <sub>CYC</sub> |
| 2   | t <sub>IPWH</sub> | IRQ pulse width high  | —          | 3   | —   | t <sub>CYC</sub> |
| 3   | t <sub>ICYC</sub> | IRQ edge to edge time | _          | 6   | _   | t <sub>CYC</sub> |

These values applies when IRQ pins are configured for rising edge or falling edge events, but not both.



Figure 45. External interrupt timing

## 7 Thermal attributes

## 7.1 Thermal attributes

| Board type        | Symbol            | Description                                                                | 208LQFP | Unit | Notes |
|-------------------|-------------------|----------------------------------------------------------------------------|---------|------|-------|
| Single-layer (1s) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 19.1    | °C/W | 1,2   |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 16.4    | °C/W | 1,2,3 |
| Single-layer (1s) | R <sub>0JMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 12.4    | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>0JMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 12.4    | °C/W | 1,3   |
| _                 | R <sub>θJB</sub>  | Thermal<br>resistance, junction<br>to board                                | 7.4     | °C/W | 4     |
| _                 | R <sub>θJC</sub>  | Thermal<br>resistance, junction<br>to case                                 | 5.3     | °C/W | 5     |
| _                 | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter, junction<br>to package top       | 0.2     | °C/W | 6     |

Table continues on the next page...

#### **Thermal attributes**

| Board type | Symbol          | Description                                                             | 208LQFP | Unit | Notes |
|------------|-----------------|-------------------------------------------------------------------------|---------|------|-------|
| _          | Ψ <sub>JB</sub> | Thermal<br>characterization<br>parameter, junction<br>to package bottom | 0.3     | °C/W | 7     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. With provided Theta-JB, Max junction temperature must be 125 degreeC.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12.

| Board type        | Symbol            | Description                                                                | 516MAPBGA | Unit | Notes |
|-------------------|-------------------|----------------------------------------------------------------------------|-----------|------|-------|
| Single-layer (1s) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 23.2      | °C/W | 1,2   |
| Four-layer (2s2p) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 16.2      | °C/W | 1,2,3 |
| Single-layer (1s) | R <sub>0JMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 15.9      | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 12.2      | °C/W | 1,3   |
| —                 | R <sub>θJB</sub>  | Thermal<br>resistance, junction<br>to board                                | 7.0       | °C/W | 4     |
| _                 | R <sub>eJC</sub>  | Thermal<br>resistance, junction<br>to case                                 | 3.7       | °C/W | 5     |
| _                 | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter, junction<br>to package top       | 0.1       | °C/W | 6     |
| _                 | Ψ <sub>JB</sub>   | Thermal<br>characterization<br>parameter, junction<br>to package bottom    | 2.7       | °C/W | 7     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal
- Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. With provided Theta-JB, Max junction temperature must be 125 degreeC.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12.

## 8 Dimensions

## 8.1 Obtaining package dimensions

Package dimensions are provided in package drawing.

To find a package drawing, go to http://www.nxp.com and perform a keyword search for the drawing's document number:

| Package    | Body Size     | Pitch  | NXP Document Number |
|------------|---------------|--------|---------------------|
| 208 LQFP   | 28 mm x 28 mm | 0.5 mm | 98ASA00649D         |
| 516 MAPBGA | 27 mm x 27 mm | 1.0 mm | 98ASA00623D         |

## 9 Pinouts

## 9.1 Package pinouts and signal descriptions

For package pinouts and signal descriptions, refer to the Reference Manual.

## **10 Revision History**

The following table provides a revision history for this document.

| Rev. No. | Date           | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7        | 18 May<br>2017 | <ul> <li>In Figure 1, corrected ENET module connectivity (was '32-bit AHB' now 'two instances of 64-bit AXI'), removed '1.2 V regulator' from the Power sub-block.</li> <li>In Ordering information section, <ul> <li>removed 1M Flash part, Qualification Level 'M' and Core Configuration 4 (M4, M0+)</li> <li>clarified temperature as T<sub>a</sub></li> </ul> </li> <li>In Power consumption table, removed IOP modes related content and removed footnote in t<sub>cst</sub>, "There could be 10% variation based on the characterization".</li> <li>In Voltage regulator electrical specifications, <ul> <li>removed references to LPREG</li> <li>renamed 'Recommended decoupling capacitor values' section heading to Decoupling capacitor values</li> <li>updated 'recommendations' to 'requirements' in the first sentence</li> </ul> </li> <li>In Voltage monitor electrical specifications, removed V<sub>LVD_LV_PD1_hot</sub>.</li> <li>In Slow Oscillator (SXOSC) electrical specifications, removed the footnote in Stop Mode max value, "This parameter is characterized before qualification rather than 100% tested"</li> <li>In Table 45, updated DD3 as -0.6 ns and DD4 as 3.1 ns.</li> </ul> <li>In Interface to TFT LCD Panels—pixel level timings swapped the figure titles for 'Vertical sync pulse' and 'Horizontal sync timing' figures. Updated the second instance of HSYNC with VSYNC in the 'Horizontal sync timing' figure.</li> |
| 5        | 22 Nov<br>2016 | <ul> <li>In Figure 36, added HSYNC, VSYNC, FID and FE signals.</li> <li>In Voltage monitor electrical specifications table, updated V<sub>LVD_IO_A_LO</sub> fall trimmed values 'Typ' and 'Max' to 3.0260 V and 3.0750 V respectively.</li> <li>In Recommended operating conditions table, <ul> <li>removed the phrase, "Design may experience up to 30 mAadditional current.</li> </ul> </li> <li>In Flash memory program and erase specifications changed symbols for specifications: <ul> <li>Quad-page (1024 bits) program time: Changed symbol from t<sub>qppgn</sub> to t<sub>qppgm</sub></li> <li>16 KB Block program time: Changed symbol from t<sub>16kpgm</sub> to t<sub>16kpgm</sub></li> </ul> </li> <li>In Flash memory AC timing specifications for t<sub>psus</sub>: <ul> <li>Changed Typical from 7 µs plus four system clock periods to 9.4 µs plus four system clock periods</li> <li>Changed Max from 9.1 µs plus four system clock periods to 11.5 µs plus four system clock periods</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5        | 05 May<br>2016 | <ul> <li>Updated part number from MAC57D5xx to SAC57D5xx throughout the document.</li> <li>Changed the term 'Freescale' to 'NXP': <ul> <li>In Determining valid orderable parts : web link address changed to NXP</li> <li>In Electromagnetic Compatibility (EMC) specifications : changed Freescale to NXP.</li> </ul> </li> <li>Removed CAN-FD references from: <ul> <li>system connectivity row of Table 1,</li> <li>communication bullet in "Features".</li> </ul> </li> <li>In the feature list, removed the phrase 'using external ballast transistor' from 'External 3.3 V input supply'.</li> </ul> <li>Removed reference to 176 LQFP package from the following sections: <ul> <li>Table 1</li> <li>Ordering information</li> <li>LCD driver electrical specifications</li> <li>Thermal attributes</li> <li>Obtaining package dimensions</li> </ul> </li> <li>In Recommended operating conditions, <ul> <li>removed phrase, "and internal regulator cannot be used if peak application demand is more than 800 mA".</li> <li>added a phrase, "Design may experience up to 30 mAadditional current'.</li> </ul> </li>                                                                                                                                                                                                                                                                                                                                   |

## Table 65. Revision History

In Voltage regulator electrical specifications,
 Table continues on the next page...

| Rev. No. | Date   | Substantial Changes                                                                                                                                  |  |  |
|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          |        | <ul> <li>removed VRC_CTL and all connection to FPREG, RC_BALLAST and HDD_HV_BALLAST</li> </ul>                                                       |  |  |
|          |        | related content in the Voltage regulator capacitance connection figure and Voltage regulator                                                         |  |  |
|          |        | electrical specifications table,                                                                                                                     |  |  |
|          |        | <ul> <li>removed VDD_HV_BALLAST options section,</li> </ul>                                                                                          |  |  |
|          |        | updated Decoupling capacitor values.                                                                                                                 |  |  |
|          |        | • In Table 5,                                                                                                                                        |  |  |
|          |        | <ul> <li>removed 'V<sub>LVD_FLASH</sub>' and 'V<sub>LVD_FLASH</sub> during low power mode using LPBG as reference'</li> </ul>                        |  |  |
|          |        | parameters.                                                                                                                                          |  |  |
|          |        | <ul> <li>updated V<sup>HVD_LV_cold</sup> fall trimmed typical value.</li> </ul>                                                                      |  |  |
|          |        | In Power consumption section,                                                                                                                        |  |  |
|          |        | • updated Table 6 for standby current specs for 25°C,                                                                                                |  |  |
|          |        | removed VDDE_B supply name from footnote 5,                                                                                                          |  |  |
|          |        | <ul> <li>removed figure, "3.3 V Vreg Supply, External Ballast. DDR2, Mixed 3.3 V / 5 V IO",</li> </ul>                                               |  |  |
|          |        | <ul> <li>renamed Figure 4 title from '1.2 V External Supply, DDR2, Mixed 3.3 V / 5 V IO' to 'Supply</li> </ul>                                       |  |  |
|          |        | configuration', removed VRC_CTL block from the figure.                                                                                               |  |  |
|          |        | In Table 11, added Vol and Voh specs.                                                                                                                |  |  |
|          |        | <ul> <li>In Table 13 updated I<sub>oh(dc)</sub> and I<sub>ol(dc)</sub> minimum values.</li> </ul>                                                    |  |  |
|          |        | • In Table 17, removed 'Vsum', 'Voh delta / Vol delta', 'Rdsonh' and 'Rdsonl' parameters.                                                            |  |  |
|          |        | <ul> <li>Removed the column for 'Prop. Delay' parameter from the following tables:</li> </ul>                                                        |  |  |
|          |        | Table 8                                                                                                                                              |  |  |
|          |        | Table 10                                                                                                                                             |  |  |
|          |        | Table 12                                                                                                                                             |  |  |
|          |        | Table 16                                                                                                                                             |  |  |
|          |        | • Table 18                                                                                                                                           |  |  |
|          |        | Removed reference to 5V Typ and 5.5V max in Table 19 and Table 20.                                                                                   |  |  |
|          |        | • In Table 24,                                                                                                                                       |  |  |
|          |        | <ul> <li>updated min and max values for 'INL' parameter.</li> </ul>                                                                                  |  |  |
|          |        | <ul> <li>removed '5V Reference Voltage' row in I<sub>DAC6b</sub> parameter.</li> </ul>                                                               |  |  |
|          |        | • In Table 28,                                                                                                                                       |  |  |
|          |        | <ul> <li>updated 'Temp Dependence' value as 600 ppm/C,</li> </ul>                                                                                    |  |  |
|          |        | <ul> <li>updated 'Supply Dependence' as 18%V,</li> </ul>                                                                                             |  |  |
|          |        | <ul> <li>updated 'Oscillator Frequency' as 119 KHz (min) and 136.5 KHz (max),</li> </ul>                                                             |  |  |
|          |        | <ul> <li>added 'Supply Current (Run)' as 2.75 uA and 'Supply Current (Stop)' as 200 nA.</li> </ul>                                                   |  |  |
|          |        | <ul> <li>In Table 27, updated T<sub>STJIT</sub> value to '1.5%' and T<sub>LTJIT</sub> value to '0.2%'</li> </ul>                                     |  |  |
|          |        | <ul> <li>In Table 29 updated Modulation Depth (Center Spread), max value updated to +/- 3.0%.</li> </ul>                                             |  |  |
|          |        | In SDR AC specifications,                                                                                                                            |  |  |
|          |        | <ul> <li>added note, 'All transitions measured at mid-supplywith EMC improvement'.</li> </ul>                                                        |  |  |
|          |        | <ul> <li>added footnotes for DD1 and DD2 specs of Table 45 and Table 46 that these parameters</li> </ul>                                             |  |  |
|          |        | also apply to command and address buses.                                                                                                             |  |  |
|          |        | <ul> <li>In Table 47, updated DD2 and DD3 values and unit.</li> </ul>                                                                                |  |  |
|          |        | <ul> <li>In Table 54, in footnote 4, added phrase 'up to 85°C'.</li> </ul>                                                                           |  |  |
|          |        | <ul> <li>In Table 55 updated 'Display pixel clock period' (tPCP) value to 12.5 ns.</li> </ul>                                                        |  |  |
|          |        | <ul> <li>In Table 60, updated the values for all parameters of SSD<sub>OFFSET</sub> and added footnote 3.</li> </ul>                                 |  |  |
|          | 17 Jun | • In "Recommended operating conditions", removed phrase, "VDDE A (4.5 V to 5.5 V) configuration                                                      |  |  |
|          | 2015   | is only supported in 176 LQFP".                                                                                                                      |  |  |
|          |        | <ul> <li>In "LVDS pads electrical specifications",</li> </ul>                                                                                        |  |  |
|          |        | <ul> <li>V<sub>dde</sub> parameter, updated foonote, from "V<sub>DDE</sub> is the V<sub>DDE</sub> oLDI supply" to "V<sub>DDE</sub> is the</li> </ul> |  |  |
|          |        | $V_{\text{DDE B}}$ supply"                                                                                                                           |  |  |
|          |        | <ul> <li>"Differential o/p voltage" parameter, added foonote, "The limit applies to the default drive</li> </ul>                                     |  |  |
|          |        | current".                                                                                                                                            |  |  |
|          |        | <ul> <li>"Rise/Fall time" parameter, added footnote, "Rise/fall time is assumed to be measured with</li> </ul>                                       |  |  |
|          |        | 20%-80% levels".                                                                                                                                     |  |  |
|          |        | <ul> <li>In "Analog Comparator (CMP) electrical specifications", updated min V<sub>AIO</sub> from -35 mV to -42 mV</li> </ul>                        |  |  |
|          |        | and max $V_{AIO}$ from 35 mV to 42 mV.                                                                                                               |  |  |
|          |        | <ul> <li>Editorial changes in "Memory Interfaces" section.</li> </ul>                                                                                |  |  |
|          |        |                                                                                                                                                      |  |  |

SAC57D54H, Rev. 7, 05/2017

| Rev. No. | Date             | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |                  | <ul> <li>In "QuadSPI electrical specifications",</li> <li>updated table title from "QuadSPI delay chain read/write settings" to "QuadSPI read/write settings" and revised the content.</li> <li>revised notes in the "SDR mode" section.</li> <li>"QuadSPI input timing (SDR mode)" diagram, renamed SFCK to SCK</li> <li>"QuadSPI output timing (SDR mode)" diagram, renamed SFCK to SCK</li> <li>"QuadSPI input timing (SDR mode)" diagram, renamed SFCK to SCK</li> <li>"QuadSPI input timing (SDR mode)" diagram, renamed SFCK to SCK</li> <li>"QuadSPI input timing (SDR mode)" diagram, renamed SFCK to SCK</li> <li>"QuadSPI input timing (DR mode) specifications" table, added "F<sub>SCK"</sub> parameter</li> <li>removed notes in the "DDR mode" section.</li> <li>added new table, "QuadSPI input timing (DDR mode) specifications with learning".</li> <li>"QuadSPI output timing (DDR mode) specifications" table, removed "T<sub>ck</sub>".</li> <li>"QuadSPI output timing (DDR mode) specifications" table, renamed "T<sub>dvMAX</sub>" to "T<sub>DVO</sub>".</li> <li>In "SDR AC specifications",</li> <li>SDR @ 160 MHz AC timing specification table, moved value of t<sub>SDCK</sub> from Min to Typ</li> <li>SDR @ 80 MHz AC timing specification table, moved value of t<sub>SDCK</sub> from Min to Typ</li> <li>In "DDR2 SDRAM AC specifications", added a note, "If self-refresh mechanism needs to be supported, an external pull-down resistance needs to be connected to the DDR CKE pin".</li> <li>Revised "TCON RSDS timing diagram"</li> <li>In "TCON RSDS timing parameters" table, updated T<sub>DS</sub> to T<sub>OV</sub> and updated T<sub>H</sub> to T<sub>OH</sub>.</li> </ul> |
| 3        | 13 March<br>2015 | <ul> <li>Updated High Level Block Diagram</li> <li>Updated Family Comparison table <ul> <li>In Absolute maximum ratings table</li> <li>Removed Vss and Tj spec. Added footnote, "Tj=125°C. Assumes Ta=105°C. Assumes maximum θ<sub>JA</sub> of 2s2p board. See Thermal attributes section for details." Updated description of VINA spec.</li> <li>Removed VDD_HV_FLA parameter.</li> </ul> </li> <li>In Recommended operating conditions section, added the following paragraph: The following table describes in the given range.</li> <li>In Recommended operating conditions (VDDE_x = 3.3 V)</li> <li>removed the footnote "This supply should be shorted on board with VSSA.V<sub>DDA_REF</sub> Min voltage changed to 3.15V from -3.15V</li> <li>Recommended operating conditions (VDDE_x = 5 V) table: <ul> <li>Clarified parameter description for several paramters</li> <li>Removed Vss</li> <li>VSSEH_ADC: Updated min to -0.1 and max to 0.1V.</li> <li>Added Tj condition in the footnote.</li> <li>Added Tj condition in the footnote.</li> <li>Added a footnote in VDD12 pin description in Recommended operating conditions (VDDE_x = 3.3 V) table: vol_shull and the footnote in VDD12 pin description in Recommended operating conditions (VDDE_LV supply pins should never be grounded (through a small impedance). If these are not driven, they should only</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                              |
|          |                  | <ul> <li>be left floating.</li> <li>In Voltage regulator electrical specifications section,</li> <li>Changed the text "Supports up to 800 mA load internal generation of the 3.3 V flash supply when device connected in 5 V applications" into following bullet: <ul> <li>Supports up to 800mA current (on VDD12 supply) when using external NPN ballast transistor for generating core supply</li> <li>Updated Voltage regulator capacitance connection figure to remove Flash voltage regulator, VDD_HV_FLA and CFLASH_REG</li> </ul> </li> <li>In block description, changed low range to low threshold and high range to high threshold. In Voltage regulator electrical specifications table, added Combined ESR of external capacitor parameter for Clp/ulp_reg. Added a foonote in the Cflash_reg</li> <li>Added VDD_HV_BALLAST options section</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

SAC57D54H, Rev. 7, 05/2017

Table continues on the next page...

| Rev. No.             | Date             | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      |                  | <ul> <li>In Voltage monitor electrical specifications table,</li> <li>Updated parameter description to remove the term internal/external from LV supply.</li> <li>Removed VLVD_IO_A_HI parameter, added parameter description for "VLVD_FLASH during low power mode using LPBG as reference", in footnote 3, renamed VDD_HV_FLA to flash HV supply.</li> <li>In Power consumption table,</li> <li>removed reference to "5 V Vreg Supply, External Ballast, 5 V only IO" figure, updated 3.3 V Vreg Supply, External Ballast. DDR2, Mixed 3.3 V / 5 V IO figure and 1.2 V External Supply, DDR2, Mixed 3.3 V / 5 V IO figure.</li> </ul> |
| 3<br>(continue<br>d) | 13 March<br>2015 | <ul> <li>In DC electrical specifications @ 3.3 V Range,</li> <li>Updated Pull_loh with Pull_loh_vil_hys data and its values, updated Pull_lol with Pull_lol_vil_hys data and its values</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                      |                  | <ul> <li>In DC electrical specifications @ 5 V Range,</li> <li>Updated Pull_loh with Pull_loh_vil_hys data and its values, updated Pull_lol with Pull_lol_vil_hys data and its values</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                      |                  | <ul> <li>In DDR2 pads AC electrical specifications at 1.8V V<sub>DDE_DDR</sub>,added reference to<br/>SIUL_MSCR[SRE] in the Drive Strength Select cell.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                      |                  | <ul> <li>In RSDS pads electrical specifications, updated Data rate TYP and MAX to 50 MHz, added<br/>Tskew value</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                      |                  | <ul> <li>In LVDS pads electrical specifications, updated Rise/Fall time specification for open LDI LVDS<br/>pads from 1.5 ns to 800 ps.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                      |                  | <ul> <li>In ADC conversion characteristics (for 12-bit) table,         <ul> <li>renamed TUEIS1WINJ to TUE for precision channels</li> <li>added parameter name as Trecovery for STOP mode to Run mode recovery time</li> <li>added parameter - ADC Analog Pad</li> <li>aded Total unadjusted error with current injection</li> <li>removed footnote in "Conditions" column</li> </ul> </li> </ul>                                                                                                                                                                                                                                       |
|                      |                  | <ul> <li>Revised the whole section "Comparator and 6-bit DAC electrical specifications table"</li> <li>In Fast Oscillator electrical characteristics table, removed FOSC VIH/VIL Min and Max spec and replaced with TYP specs: VIH as 1.84V, VIL as 1.48V .</li> <li>In Fast internal RC Oscillator electrical specifications table, removed F<sub>Untrimmed</sub> spec</li> <li>In Slow internal RC oscillator electrical specifications table, removed F<sub>oscu</sub> spec.</li> </ul>                                                                                                                                              |
|                      |                  | <ul> <li>Revised PLL electrical specifications table</li> <li>Revised the whole section "Flash Read Wait State and Address Pipeline Control Guidelines"</li> <li>In LCD driver electrical specifications, added offset, I<sub>BP/FP</sub>, Z<sub>BP/FP</sub></li> </ul>                                                                                                                                                                                                                                                                                                                                                                 |
|                      |                  | <ul> <li>In 208LQFP and 516BGA thermal attribute tables, for RθJB updated footnote to add, "With<br/>provided Theta-JB, Max junction temperature must be 125 degreeC".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3<br>(continue<br>d) | 13 March<br>2015 | <ul> <li>Revised Voltage monitor electrical specifications</li> <li>Revised Voltage regulator electrical specifications</li> <li>Revised Power consumption specifications</li> <li>Revised SSD electrical specifications</li> <li>Updated SAR-ADC electrical specifications by providing values for both 12-bit and 10-bit modes</li> <li>Revised QuadSPI, VIU and TCON specifications</li> <li>Updated Debug trace operating behaviors</li> <li>Renamed VDD_0P9_DDR to DDR_VREF throughout the document</li> </ul>                                                                                                                     |
| 2                    | 20 May<br>2014   | <ul> <li>Updated device part number to MAC57D54H</li> <li>"Feature list", updated Program and Data Trace support from "32-bit" to "16-bit"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                      |                  | Table continues on the next page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## Table 65. Revision History (continued)

SAC57D54H, Rev. 7, 05/2017

| Rev. No.             | Date           | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      |                | <ul> <li>Updated block diagram, added detailed block diagram.</li> <li>Revised "Feature Sets" table.</li> <li>Removed parameter classifications throughout the document.</li> <li>Revised "Ordering information" section.</li> <li>Removed "Key electrical parameter" section.</li> <li>Revised "Absolute maximum ratings" table.</li> <li>In the "Recommended operating conditions (V<sub>DDE_x</sub> = 3.3 V)", revised note, added VDDA_REF, updated footnote with VDD_HV_FLA.</li> <li>In the "Recommended operating conditions (V<sub>DDE_x</sub> = 3.3 V)", revised note, added VDDA_REF, updated footnote with VDD_HV_FLA.</li> <li>Added Voltage monitor electrical specifications</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2<br>(continue<br>d) | 20 May<br>2014 | <ul> <li>In the "Voltage regulator electrical specifications", renamed VDD_PMC to VDDE_A, removed C<sub>HV_VDD_A</sub>, C<sub>HV_ADC</sub>, C<sub>HV_ADR</sub>, added a new section, "Recommended decoupling capacitor value".</li> <li>In the "Voltage monitor electrical specifications", updated V<sub>LVD_FLASH</sub> configuration and threshold.</li> <li>In the "Power consumption" table, updated Target Typ and Target Max for IOP Run Mode, IOP Stop Mode, Standby Mode. Added footnote for Standby Mode parameter. <ul> <li>Added note below Figure 6.</li> <li>Revised "Electromagnetic Compatibility (EMC) specifications".</li> </ul> </li> <li>In the "Functional Pad AC Specifications @ 3.3 V Range table", added recommended settings, removed asymmetry drive load, added footnote: "Auto levels are applicable only to the ADC pins"</li> <li>In the "DC electrical specifications @ 3.3 V Range table", removed footnote showing ramp rate.</li> <li>In the "Functional Pad AC Specifications @ 5 V Range table", added recommended settings, removed asymmetry drive load.</li> <li>In the "DDR2 pads AC electrical specifications at 1.8 V VDDE_DDR table", updated Prop. Delay (ns) L&gt;H/ H&gt;L.</li> <li>In the "SSTL_18 Class II 1.8 V DDR2 DC specifications table", updated VDD12, removed JESD8-15 A notes from V<sub>DD0P9_DDR</sub>.</li> <li>In the "SMC 5 V IO DC specifications", added R<sub>dsonh</sub>, R<sub>dsonl</sub>.</li> <li>In the "SMC 3.3 V pads IO AC specifications", updated pad_smc_io _hv values.</li> <li>In the "SMC 3.3 V functional pads IO DC specifications", updated pad_smc_io _hv values.</li> </ul> |
| 1                    | 30 Jan<br>2014 | <ul> <li>Updated family comparison table</li> <li>Updated Ordering information</li> <li>Updated Absolute Maximum Ratings and Recommended Operating Conditions tables</li> <li>Updated Power consumption table</li> <li>Revised parameter classifications in several tables</li> <li>Updated Main oscillator electrical characteristics table</li> <li>Added DDR2 Read timing figure in the DDR2 SDRAM AC specifications section and revised the parameter values</li> <li>Updated QuadSPI Input timing (RPC mode) table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## Table 65. Revision History (continued)

#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, AMBA, ARM Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. ARM7, ARM9, ARM11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2016 NXP B.V.

Document Number SAC57D54H Revision 7, 05/2017



