# Spansion® SLC NAND Flash Memory for Embedded 1 Gb, 2 Gb, 4 Gb Densities: 4-bit ECC, x8 I/O and 3V $V_{CC}$ S34ML01G2, S34ML02G2, S34ML04G2 Data Sheet (Advance Information) **Notice to Readers:** This document states the current technical specifications regarding the Spansion product(s) described herein. Each product described herein may be designated as Advance Information, Preliminary, or Full Production. See *Notice On Data Sheet Designations* for definitions. # **Notice On Data Sheet Designations** Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions. #### **Advance Information** The Advance Information designation indicates that Spansion Inc. is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion Inc. therefore places the following conditions upon Advance Information content: "This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice." ### **Preliminary** The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content: "This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications." #### Combination Some data sheets contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document distinguishes these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with the DC Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page. #### Full Production (No Designation on Document) When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or $V_{IO}$ range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following conditions to documents in this category: "This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur." Questions regarding these document designations may be directed to your local sales office. # Spansion® SLC NAND Flash Memory for Embedded 1 Gb, 2 Gb, 4 Gb Densities: 4-bit ECC, x8 I/O and 3V V<sub>CC</sub> S34ML01G2, S34ML02G2, S34ML04G2 Data Sheet (Advance Information) ### **Distinctive Characteristics** - Density - 1 Gbit / 2 Gbit / 4 Gbit #### ■ Architecture - Input / Output Bus Width: 8-bits - Page Size: - 1 Gbit: (2048 + 64) bytes; 64-byte spare area - 2 Gbit / 4 Gbit: (2048 + 128) bytes; 128-byte spare area - Block Size: - 1 Gbit: 64 Pages or (128k + 4k) bytes - 2 Gbit / 4 Gbit: 64 Pages or (128k + 8k) bytes - Plane Size - 1 Gbit: 1024 Blocks per Plane or (128M + 4M) bytes - 2 Gbit: 1024 Blocks per Plane or (128M + 8M) bytes - 4 Gbit: 2048 Blocks per Plane or (256M + 16M) bytes - Device Size - 1 Gbit: 1 Plane per Device or 128 Mbyte - 2 Gbit: 2 Planes per Device or 256 Mbyte - 4 Gbit: 2 Planes per Device or 512 Mbyte #### ■ NAND Flash Interface - Open NAND Flash Interface (ONFI) 1.0 compliant - Address, Data, and Commands multiplexed #### ■ Supply Voltage - 3.3V device: Vcc = 2.7V ~ 3.6V #### ■ Security - One Time Programmable (OTP) area - Serial number (unique ID) - Hardware program/erase disabled during power transition #### ■ Additional Features - 2 Gb and 4 Gb parts support Multiplane Program and Erase commands - Supports Copy Back Program - 2 Gb and 4 Gb parts support Multiplane Copy Back Program - Supports Read Cache #### **■** Electronic Signature - Manufacturer ID: 01h ### ■ Operating Temperature Commercial: 0°C to 70°C Extended: -25°C to 85°C - Industrial: -40°C to 85°C ### **Performance** ### ■ Page Read / Program - Random access: 25 µs (Max) - Sequential access: 25 ns (Min) - Program time / Multiplane Program time: 300 µs (Typ) #### ■ Block Erase (S34ML01G2) - Block Erase time: 3 ms (Typ) #### ■ Block Erase / Multiplane Erase (S34ML02G2, S34ML04G2) - Block Erase time: 3.5 ms (Typ) ### ■ Reliability - 10 Year Data retention (Typ) - Block zero is a valid block and will be valid for at least 1000 program-erase cycles ### ■ Package Options - Lead Free and Low Halogen - 48-Pin TSOP 12 x 20 x 1.2 mm - 63-Ball BGA 9 x 11 x 1 mm # **Table of Contents** | DIST | inctive C | naracteristics | 3 | |------|------------|--------------------------------------------------------|----| | Perf | | | | | 1. | General | Description | 9 | | | 1.1 | Logic Diagram | 10 | | | 1.2 | Connection Diagram | | | | 1.3 | Pin Description | | | | 1.4 | Block Diagram | | | | 1.5 | Array Organization | | | | 1.6 | Addressing | | | | 1.7 | Mode Selection | | | | | | | | 2. | • | eration | | | | 2.1 | Command Input | | | | 2.2 | Address Input | | | | 2.3 | Data Input | | | | 2.4 | Data Output | 16 | | | 2.5 | Write Protect | 16 | | | 2.6 | Standby | 16 | | 3. | Comma | nd Set | 17 | | •- | 3.1 | Page Read | | | | 3.2 | Page Program | | | | 3.3 | Multiplane Program — S34ML02G2 and S34ML04G2 | | | | 3.3<br>3.4 | · · · · · · · · · · · · · · · · · · · | | | | - | Block Erase | | | | 3.5 | Multiplane Block Erase — S34ML02G2 and S34ML04G2 | | | | 3.6 | Copy Back Program. | | | | 3.7 | Multiplane Copy Back Program — S34ML02G2 and S34ML04G2 | | | | 3.8 | Special Read for Copy Back — S34ML02G2 and S34ML04G2 | | | | 3.9 | Read Status Register. | | | | 3.10 | Read Status Enhanced — S34ML02G2 and S34ML04G2 | | | | 3.11 | Read Status Register Field Definition | | | | 3.12 | Reset | | | | 3.13 | Read Cache | | | | 3.14 | Cache Program — S34ML02G2 and S34ML04G2 | 23 | | | 3.15 | Multiplane Cache Program — S34ML02G2 and S34ML04G2 | 24 | | | 3.16 | Page Reprogram | 24 | | | 3.17 | Read ID | 26 | | | 3.18 | Read ID2 | 28 | | | 3.19 | Read ONFI Signature | 28 | | | 3.20 | Read Parameter Page | | | | 3.21 | One-Time Programmable (OTP) Entry | | | 4. | _ | | | | 4. | | Descriptions | | | | 4.1 | Data Protection and Power On / Off Sequence | | | | 4.2 | Ready/Busy | | | | 4.3 | Write Protect Operation | 33 | | 5. | Electric | al Characteristics | - | | | 5.1 | Valid Blocks | - | | | 5.2 | Absolute Maximum Ratings | 34 | | | 5.3 | AC Test Conditions | 34 | | | 5.4 | AC Characteristics | 35 | | | 5.5 | DC Characteristics | 36 | | | 5.6 | Pin Capacitance | 36 | | | 5.7 | Program / Erase Characteristics | | | 6. | Timina I | Diagrams | 38 | | | 6.1 | Command Latch Cycle. | | | | 6.2 | Address Latch Cycle | | | | 6.3 | Data Input Cycle Timing. | | | | 0.5 | Data input Gyole Tilling | J | | 11. | Revisio | n History | 67 | |-----|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 10. | | ng Information | | | 9. | 9.1<br>9.2 | lanagement | 64<br>65 | | 8. | • | ı Interface | | | 7. | Physica<br>7.1 | al Interface | | | | | WP# Handling | | | | 6.30<br>6.31<br>6.32 | OTP Entry Timing | 58 | | | 6.29 | Read Parameter Page Timing | 57 | | | 6.27<br>6.28 | Read ID2 Operation Timing | | | | 6.26 | Read ID Operation Timing | 56 | | | 6.25 | Multiplane Cache Program — S34ML02G2 and S34ML04G2 | | | | 6.23<br>6.24 | Cache TimingCache Program | | | | 6.22 | Read Cache Operation Timing | | | | 6.21 | Reset Operation Timing | | | | 6.20 | Read Status Timing | | | | 6.19 | Read Status Cycle Timing | | | | 6.18 | Multiplane Copy Back Program — S34ML02G2 and S34ML04G2 | | | | 6.16<br>6.17 | Copy Back Read with Optional Data Readout — S34ML02G2 and S34ML04G2 Copy Back Program Operation With Random Data Input — S34ML02G2 and S34ML04G2 | | | | 6.15 | Multiplane Block Erase — S34ML02G2 and S34ML04G2 | | | | 6.14 | Block Erase Operation | | | | 6.13 | Multiplane Page Program Operation — S34ML02G2 and S34ML04G2 | | | | 6.12 | Random Data Output In a Page | | | | 6.11 | Page Program Operation with Random Data Input | 43 | | | 6.10 | Page Program Operation Timing with CE# Don't Care | | | | 6.9 | Page Program Operation | | | | 6.8 | Page Read Operation Timing with CE# Don't Care | | | | 6.7 | Page Read Operation (Intercepted by CE#) | | | | 6.6 | Data Output Cycle Timing (EDO Type, CLE=L, WE#=H, ALE=L) | | | | 6.5 | Data Output Cycle Timing (CLE=L, WE#=H, ALE=L, WP#=H) | | # **Figures** | Figure 1.1 | Logic Diagram | 10 | |-------------|-----------------------------------------------------------------------------|----| | Figure 1.2 | 48-Pin TSOP1 Contact x8 Device | 11 | | Figure 1.3 | 63-FBGA Contact, x8 Device (Top View) | 11 | | Figure 1.4 | Block Diagram | 13 | | Figure 1.5 | Array Organization | 13 | | Figure 3.1 | Page Reprogram | 25 | | Figure 3.2 | Page Reprogram with Data Manipulation | 25 | | Figure 4.1 | Ready/Busy Pin Electrical Application | 32 | | Figure 4.2 | WP# Low Timing Requirements during Program/Erase Command Sequence | 33 | | Figure 6.1 | Command Latch Cycle | | | Figure 6.2 | Address Latch Cycle | 39 | | Figure 6.3 | Input Data Latch Cycle | 39 | | Figure 6.4 | Data Output Cycle Timing | 40 | | Figure 6.5 | Data Output Cycle Timing (EDO) | | | Figure 6.6 | Page Read Operation (Read One Page) | | | Figure 6.7 | Page Read Operation Intercepted by CE# | | | Figure 6.8 | Page Read Operation Timing with CE# Don't Care | | | Figure 6.9 | Page Program Operation | | | Figure 6.10 | Page Program Operation Timing with CE# Don't Care | | | Figure 6.11 | Random Data Input | | | Figure 6.12 | Random Data Output | | | Figure 6.13 | Multiplane Page Program | | | Figure 6.14 | Multiplane Page Program (ONFI 1.0 Protocol) | | | Figure 6.15 | Block Erase Operation (Erase One Block) | | | Figure 6.16 | Multiplane Block Erase | | | Figure 6.17 | Multiplane Block Erase (ONFI 1.0 Protocol) | | | Figure 6.18 | Copy Back Read with Optional Data Readout | | | Figure 6.19 | Copy Back Program with Random Data Input | | | Figure 6.20 | Multiplane Copy Back Program | | | Figure 6.21 | Multiplane Copy Back Program (ONFI 1.0 Protocol) | | | Figure 6.22 | Read Status Cycle | | | Figure 6.23 | Read Status Enhanced Cycle | | | Figure 6.24 | Read Status Timing | | | Figure 6.25 | Read Status Enhanced Timing | | | Figure 6.26 | Reset Operation Timing | | | Figure 6.27 | Read Cache Operation Timing | | | Figure 6.28 | "Sequential" Read Cache Timing, Start (and Continuation) of Cache Operation | | | Figure 6.29 | "Random" Read Cache Timing, Start (and Continuation) of Cache Operation | | | Figure 6.30 | Read Cache Timing, End Of Cache Operation | | | Figure 6.31 | Cache Program | | | Figure 6.32 | Multiplane Cache Program | | | Figure 6.33 | Multiplane Cache Program (ONFI 1.0 Protocol) | | | Figure 6.34 | Read ID Operation Timing | | | Figure 6.35 | Read ID2 Operation Timing | | | Figure 6.36 | ONFI Signature Timing | | | Figure 6.37 | Read Parameter Page Timing | | | Figure 6.38 | OTP Entry Timing | | | Figure 6.39 | Power On and Data Protection Timing | | | Figure 6.40 | Program Enabling / Disabling Through WP# Handling | | | Figure 6.41 | Erase Enabling / Disabling Through WP# Handling | | | Figure 7.1 | TS/TSR 40 — 48-lead Plastic Thin Small Outline, 12 x 20 mm, Package Outline | | | Figure 7.1 | VBM063 — 63-Pin BGA, 11 mm x 9 mm Package | | | Figure 8.1 | Program Operation with CE# Don't Care | | | Figure 8.2 | Read Operation with CE# Don't Care | | | 94.00.2 | | 52 | # $\textbf{Data Sheet} \hspace{0.1cm} (\hspace{0.1cm} \textbf{Advance Information})$ | Figure 8.3 | Page Programming Within a Block | 63 | |------------|---------------------------------|----| | Figure 9.1 | Bad Block Replacement | 64 | | Figure 9.2 | Bad Block Management Flowchart | 65 | # **Tables** | Signal Names. | 10 | |------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | Status Register Coding | 22 | | | | | Read ID Bytes | 26 | | Read ID Byte 3 Description | 26 | | Read ID Byte 4 Description — S34ML01G2 | 27 | | Read ID Byte 4 Description — S34ML02G2 and S34ML04G2 | 27 | | Read ID Byte 5 Description — S34ML02G2 and S34ML04G2 | 28 | | Parameter Page Description | 29 | | Valid Blocks | 34 | | Absolute Maximum Ratings | 34 | | AC Test Conditions | 34 | | AC Characteristics | 35 | | DC Characteristics and Operating Conditions | 36 | | Pin Capacitance (TA = 25°C, f=1.0 MHz) | 36 | | | | | Block Failure | 64 | | | Signal Names Pin Description. Address Cycle Map — 1 Gb Device Address Cycle Map — 2 Gb Device Address Cycle Map — 4 Gb Device Mode Selection Command Set Status Register Coding Read ID for Supported Configurations Read ID Bytes Read ID Byte 3 Description Read ID Byte 4 Description — S34ML01G2 Read ID Byte 4 Description — S34ML02G2 and S34ML04G2 Read ID Byte 5 Description — S34ML02G2 and S34ML04G2 Parameter Page Description Valid Blocks Absolute Maximum Ratings AC Test Conditions AC Characteristics and Operating Conditions Pin Capacitance (TA = 25°C, f=1.0 MHz) Program / Erase Characteristics Block Failure | # General Description The Spansion S34ML01G2, S34ML02G2, and S34ML04G2 series is offered in 3.3 $V_{CC}$ and $V_{CCQ}$ power supply, and with x8 I/O interface. Its NAND cell provides the most cost-effective solution for the solid state mass storage market. The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. The page size is (2048 + spare) bytes. To extend the lifetime of NAND flash devices, the implementation of an ECC is mandatory. The chip supports CE# don't care function. This function allows the direct download of the code from the NAND flash memory device by a microcontroller, since the CE# transitions do not stop the read operation. The devices have a Read Cache feature that improves the read throughput for large files. During cache reading, the devices load the data in a cache register while the previous data is transferred to the I/O buffers to be read. Like all other 2 kB-page NAND flash devices, a program operation typically writes to the page in 300 µs and an erase operation can typically be performed in 3 ms (S34ML01G2) on a 128-kB block. In addition, thanks to multiplane architecture, it is possible to program two pages at a time (one per plane) or to erase two blocks at a time (again, one per plane). The multiplane architecture allows program time to be reduced by 40% and erase time to be reduced by 50%. In multiplane operations, data in the page can be read out at 25 ns cycle time per byte. The I/O pins serve as the ports for command and address input as well as data input/output. This interface allows a reduced pin count and easy migration towards different densities, without any rearrangement of the footprint. Commands, Data, and Addresses are asynchronously introduced using CE#, WE#, ALE, and CLE control pins. The on-chip Program/Erase Controller automates all read, program, and erase functions including pulse repetition, where required, and internal verification and margining of data. A WP# pin is available to provide hardware protection against program and erase operations. The output pin R/B# (open drain buffer) signals the status of the device during each operation. It identifies if the program/erase/read controller is currently active. The use of an open-drain output allows the Ready/Busy pins from several memories to connect to a single pull-up resistor. In a system with multiple memories the R/B# pins can be connected all together to provide a global status signal. The Reprogram function allows the optimization of defective block management — when a Page Program operation fails the data can be directly programmed in another page inside the same array section without the time consuming serial data insertion phase. The Copy Back operation automatically executes embedded error detection operation: 4-bit error out of every 528-bytes can be detected. With this feature it is no longer necessary to use an external mechanism to detect Copy Back operation errors. Multiplane Copy Back is also supported. Data read out after Copy Back Read (both for single and multiplane cases) is allowed. In addition, Cache Program and Multiplane Cache Program operations improve the programing throughput by programing data using the cache register. The devices provide two innovative features: Page Reprogram and Multiplane Page Reprogram. The Page Reprogram re-programs one page. Normally, this operation is performed after a failed Page Program operation. Similarly, the Multiplane Page Reprogram re-programs two pages in parallel, one per plane. The first page must be in the first plane while the second page must be in the second plane. The Multiplane Page Reprogram operation is performed after a failed Multiplane Page Program operation. The Page Reprogram and Multiplane Page Reprogram guarantee improved performance, since data insertion can be omitted during re-program operations. The devices are available in the TSOP48 (12 x 20 mm) package and come with the following security features: - OTP (one time programmable) area, which is a restricted access area where sensitive data/code can be stored permanently. - Serial number (unique identifier), which allows the devices to be uniquely identified. - Read ID2 extension. These security features are subject to an NDA (non-disclosure agreement) and are, therefore, not described in the data sheet. For more details about them, contact your nearest Spansion sales office. | Device | Densit | y (bits) | Number of Planes | Number of Blocks per<br>Plane | | |-----------|----------|----------|------------------|-------------------------------|--| | Device | Main | Spare | Number of Flames | | | | S34ML01G2 | 128M x 8 | 4M x 8 | 1 | 1024 | | | S34ML02G2 | 256M x 8 | 8M x 8 | 2 | 1024 | | | S34ML04G2 | 512M x 8 | 16M x 8 | 2 | 2048 | | # 1.1 Logic Diagram Figure 1.1 Logic Diagram Table 1.1 Signal Names VSS | 1/07 - 1/00 | Data Input / Outputs | |-------------|----------------------| | CLE | Command Latch Enable | | ALE | Address Latch Enable | | CE# | Chip Enable | | RE# | Read Enable | | WE# | Write Enable | | WP# | Write Protect | | R/B# | Read/Busy | | VCC | Power Supply | | VSS | Ground | | NC | Not Connected | #### 1.2 **Connection Diagram** NC L 48 J VSS (1) ☐ NC ☐ NC NC NC NC 1/07 NC **1** I/O6 **1**/O5 R/B# RE# CE# NC NC VCC VSS NC NC CLE ALE WE# C **1**/04 NC VCC (1) NC NAND Flash 37 36 J vcc TSOP1 VSS NC **v**CC (1) (8x)NC **1**/O3 1/02 **]** I/O1 NC NC NC NC NC **]** I/O0 ] NC Figure 1.2 48-Pin TSOP1 Contact x8 Device #### Note: 1. These pins should be connected to power supply or ground (as designated) following the ONFI specification, however they might not be bonded internally. ☐ NC 1 NC ☐ VSS (1) 25 Figure 1.3 63-FBGA Contact, x8 Device (Top View) #### Note: 1. These pins should be connected to power supply or ground (as designated) following the ONFI specification, however they might not be bonded internally. # 1.3 Pin Description Table 1.2 Pin Description | Pin Name | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1/00 - 1/07 | Inputs/Outputs. The I/O pins are used for command input, address input, data input, and data output. The I/O pins float to High-Z when the device is deselected or the outputs are disabled. | | CLE | <b>Command Latch Enable.</b> This input activates the latching of the I/O inputs inside the Command Register on the rising edge of Write Enable (WE#). | | ALE | Address Latch Enable. This input activates the latching of the I/O inputs inside the Address Register on the rising edge of Write Enable (WE#). | | CE# | Chip Enable. This input controls the selection of the device. When the device is not busy CE# low selects the memory. | | WE# | Write Enable. This input latches Command, Address and Data. The I/O inputs are latched on the rising edge of WE#. | | RE# | <b>Read Enable.</b> The RE# input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid t <sub>REA</sub> after the falling edge of RE# which also increments the internal column address counter by one. | | WP# | <b>Write Protect.</b> The WP# pin, when low, provides hardware protection against undesired data modification (program / erase). | | R/B# | Ready Busy. The Ready/Busy output is an Open Drain pin that signals the state of the memory. | | VCC | <b>Supply Voltage</b> . The $V_{CC}$ supplies the power for all the operations (Read, Program, Erase). An internal lock circuit prevents the insertion of Commands when $V_{CC}$ is less than $V_{LKO}$ . | | VSS | Ground. | | NC | Not Connected. | ### Notes: - 1. A $0.1 \, \mu F$ capacitor should be connected between the $V_{CC}$ Supply Voltage pin and the $V_{SS}$ Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations. - 2. An internal voltage detector disables all functions whenever V<sub>CC</sub> is below 1.8V to protect the device from any involuntary program/erase during power transitions. # 1.4 Block Diagram Figure 1.4 Block Diagram # 1.5 Array Organization Figure 1.5 Array Organization Array Organization(x8) # 1.6 Addressing ### 1.6.1 S34ML01G2 Table 1.3 Address Cycle Map — 1 Gb Device | Bus Cycle | 1/00 | I/O1 | 1/02 | I/O3 | 1/04 | I/O5 | 1/06 | 1/07 | |-----------|------|------|------|------|-------|-------|-------|-------| | 1st | A0 | A1 | A2 | A3 | A4 | A5 | A6 | A7 | | 2nd | A8 | A9 | A10 | A11 | L (1) | L (1) | L (1) | L (1) | | 3rd | A12 | A13 | A14 | A15 | A16 | A17 | A18 | A19 | | 4th | A20 | A21 | A22 | A23 | A24 | A25 | A26 | A27 | #### Note For the address bits, the following rules apply: ■ A0 - A11: column address in the page ■ A12 - A17: page address in the block ■ A18 - A27: block address ### 1.6.2 S34ML02G2 Table 1.4 Address Cycle Map — 2 Gb Device | Bus Cycle | I/O0 | I/O1 | I/O2 | I/O3 | I/O4 | I/O5 | 1/06 | 1/07 | |-----------|------|-------|-------|-------|-------|-------|-------|-------| | 1st | A0 | A1 | A2 | А3 | A4 | A5 | A6 | A7 | | 2nd | A8 | A9 | A10 | A11 | L (1) | L (1) | L (1) | L (1) | | 3rd | A12 | A13 | A14 | A15 | A16 | A17 | A18 | A19 | | 4th | A20 | A21 | A22 | A23 | A24 | A25 | A26 | A27 | | 5th | A28 | L (1) ### Note: For the address bits, the following rules apply: - A0 A11: column address in the page - A12 A17: page address in the block - A18: plane address (for multiplane operations) / block address (for normal operations) - A19 A28: block address <sup>1.</sup> L must be set to low. <sup>1.</sup> L must be set to low. ### 1.6.3 S34ML04G2 Table 1.5 Address Cycle Map — 4 Gb Device | Bus Cycle | I/O0 | I/O1 | I/O2 | I/O3 | I/O4 | I/O5 | 1/06 | 1/07 | |-----------|------|------|------|-------|-------|-------|-------|-------| | 1st | A0 | A1 | A2 | А3 | A4 | A5 | A6 | A7 | | 2nd | A8 | A9 | A10 | A11 | L (1) | L (1) | L (1) | L (1) | | 3rd | A12 | A13 | A14 | A15 | A16 | A17 | A18 | A19 | | 4th | A20 | A21 | A22 | A23 | A24 | A25 | A26 | A27 | | 5th | A28 | A29 | A30 | L (1) | L (1) | L (1) | L (1) | L (1) | #### Notes: For the address bits, the following rules apply: - A0 A11: column address in the page - A12 A17: page address in the block - A18: plane address (for multiplane operations) / block address (for normal operations) - A19 A30: block address ### 1.7 Mode Selection Table 1.6 Mode Selection | Mode | | CLE | ALE | CE# | WE# | RE# | WP# | |-------------------------|---------------|------|------|--------|---------|----------|--------------------------| | Read Mode | Command Input | High | Low | Low | Rising | High | Х | | Read Mode | Address Input | Low | High | Low | Rising | High | Х | | Drogram or Erosa Mada | Command Input | High | Low | Low | Rising | High | High | | Program or Erase Mode | Address Input | Low | High | Low | Rising | High | High | | Data Input | Low | Low | Low | Rising | High | High | | | Data Output (on going) | Low | Low | Low | High | Falling | Х | | | Data Output (suspended) | | Х | Х | Х | High | High | Х | | Busy Time in Read | | Х | Х | Х | Х | High (3) | Х | | Busy Time in Program | | Х | Х | Х | Х | Х | High | | Busy Time in Erase | Х | Х | Х | Х | Х | High | | | Write Protect | | Х | Х | Х | Х | Х | Low | | Stand By | | Х | Х | High | Х | Х | 0V / V <sub>CC</sub> (2) | #### Notes: - 1. X can be $V_{IL}$ or $V_{IH}$ . H = Logic level High, L = Logic level Low. - 2. WP# should be biased to CMOS high or CMOS low for stand-by mode. - 3. During Busy Time in Read, RE# must be held high to prevent unintended data out. <sup>1.</sup> L must be set to low. # 2. Bus Operation There are six standard bus operations that control the device: Command Input, Address Input, Data Input, Data Output, Write Protect, and Standby. (See Table 1.6.) Typically glitches less than 5 ns on Chip Enable, Write Enable, and Read Enable are ignored by the memory and do not affect bus operations. ### 2.1 Command Input The Command Input bus operation is used to give a command to the memory device. Commands are accepted with Chip Enable low, Command Latch Enable high, Address Latch Enable low, and Read Enable high and latched on the rising edge of Write Enable. Moreover, for commands that start a modify operation (program/erase) the Write Protect pin must be high. See Figure 6.1 on page 38 and Table 5.4 on page 35 for details of the timing requirements. Command codes are always applied on I/O7:0. # 2.2 Address Input The Address Input bus operation allows the insertion of the memory address. For the S34ML02G2 and S34ML04G2 devices, five write cycles are needed to input the addresses. For the S34ML01G2, four write cycles are needed to input the addresses. Addresses are accepted with Chip Enable low, Address Latch Enable high, Command Latch Enable low, and Read Enable high and latched on the rising edge of Write Enable. Moreover, for commands that start a modify operation (program/erase) the Write Protect pin must be high. See Figure 6.2 on page 39 and Table 5.4 on page 35 for details of the timing requirements. Addresses are always applied on I/O7:0. Refer to Table 1.3 through Table 1.5 on page 15 for more detailed information. # 2.3 Data Input The Data Input bus operation allows the data to be programmed to be sent to the device. The data insertion is serial and timed by the Write Enable cycles. Data is accepted only with Chip Enable low, Address Latch Enable low, Command Latch Enable low, Read Enable high, and Write Protect high and latched on the rising edge of Write Enable. See Figure 6.3 on page 39 and Table 5.4 on page 35 for details of the timing requirements. # 2.4 Data Output The Data Output bus operation allows data to be read from the memory array and to check the Status Register content, and the ID data. Data can be serially shifted out by toggling the Read Enable pin with Chip Enable low, Write Enable high, Address Latch Enable low, and Command Latch Enable low. See Figure 6.4 on page 40 to Figure 6.23 and Table 5.4 on page 35 for details of the timings requirements. ### 2.5 Write Protect The Hardware Write Protection is activated when the Write Protect pin is low. In this condition, modify operations do not start and the content of the memory is not altered. The Write Protect pin is not latched by Write Enable to ensure the protection even during power up. # 2.6 Standby In Standby, the device is deselected, outputs are disabled, and power consumption is reduced. # 3. Command Set Table 3.1 Command Set | Command | 1st Cycle | 2nd Cycle | 3rd Cycle | 4th Cycle | Acceptable<br>Command<br>during Busy | Supported on<br>S34ML01G2 | |------------------------------------------------|-----------------|-----------|-----------|-----------|--------------------------------------|---------------------------| | Page Read | 00h | 30h | | | No | Yes | | Page Program | 80h | 10h | | | No | Yes | | Random Data Input | 85h | | | | No | Yes | | Random Data Output | 05h | E0h | | | No | Yes | | Multiplane Program | 80h | 11h | 81h | 10h | No | No | | ONFI Multiplane Program | 80h | 11h | 80h | 10h | No | No | | Multiplane Page Reprogram | 8Bh | 11h | 8Bh | 10h | No | No | | Block Erase | 60h | D0h | | | No | Yes | | Multiplane Block Erase | 60h | 60h | D0h | | No | No | | ONFI Multiplane Block Erase | 60h | D1h | 60h | D0h | No | No | | Copy Back Read | 00h | 35h | | | No | Yes | | Copy Back Program | 85h | 10h | | | No | Yes | | Multiplane Copy Back Program | 85h | 11h | 81h | 10h | No | No | | ONFI Multiplane Copy Back Program | 85h | 11h | 85h | 10h | No | No | | Special Read For Copy Back | 00h | 36h | | | No | No | | Read Status Register | 70h | | | | Yes | Yes | | Read Status Enhanced | 78h | | | | Yes | No | | Reset | FFh | | | | Yes | Yes | | Read Cache | 31h | | | | No | Yes | | Read Cache Enhanced | 00h | 31h | | | No | Yes | | Read Cache End | 3Fh | | | | No | Yes | | Cache Program (End) | 80h | 10h | | | No | Yes | | Cache Program (Start) / (Continue) | 80h | 15h | | | No | Yes | | Multiplane Cache Program (Start/Continue) | 80h | 11h | 81h | 15h | No | No | | ONFI Multiplane Cache Program (Start/Continue) | 80h | 11h | 80h | 15h | No | No | | Multiplane Cache Program (End) | 80h | 11h | 81h | 10h | No | No | | ONFI Multiplane Cache Program (End) | 80h | 11h | 80h | 10h | No | No | | Page Reprogram | 8Bh | 10h | | | No | Yes | | Read ID | 90h | | | | No | Yes | | Read ID2 | 30h-65h-00h | 30h | | | No | Yes | | Read ONFI Signature | 90h | | | | No | Yes | | Read Parameter Page | ECh | | | | No | Yes | | One-time Programmable (OTP) Area Entry | 29h-17h-04h-19h | | | | No | Yes | ### 3.1 Page Read Page Read is initiated by writing 00h and 30h to the command register along with five address cycles (S34ML02G2 and S34ML04G2). Two types of operations are available: random read and serial page read. Random read mode is enabled when the page address is changed. All data within the selected page is transferred to the data registers in less than 25 $\mu$ s (t<sub>R</sub>). The system controller may detect the completion of this data transfer (t<sub>R</sub>) by analyzing the output of the R/B pin. Once the data in a page is loaded into the data registers, they may be read out in 25 ns cycle time by sequentially pulsing RE#. The repetitive high to low transitions of the RE# signal makes the device output the data, starting from the selected column address up to the last column address. The device may output random data in a page instead of the sequential data by writing Random Data Output command. The column address of next data, which is going to be out, may be changed to the address that follows Random Data Output command. Random Data Output can be performed as many times as needed. After power up, the device is in read mode, so 00h command cycle is not necessary to start a read operation. Any operation other than read or Random Data Output causes the device to exit read mode. See Figure 6.6 on page 41 and Figure 6.12 on page 44 as references. ### 3.2 Page Program A page program cycle consists of a serial data loading period in which up to a full page of data may be loaded into the data register, followed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. The serial data loading period begins by inputting the Serial Data Input command (80h), followed by the five cycle address inputs (four cycles for S34ML01G2) and then serial data. The words other than those to be programmed do not need to be loaded. The device supports Random Data Input within a page. The column address of next data, which will be entered, may be changed to the address that follows the Random Data Input command (85h). Random Data Input may be performed as many times as needed. The Page Program confirm command (10h) initiates the programming process. The internal write state controller automatically executes the algorithms and controls timings necessary for program and verify, thereby freeing the system controller for other tasks. Once the program process starts, the Read Status Register commands (70h or 78h) may be issued to read the Status Register. The system controller can detect the completion of a program cycle by monitoring the R/B# output, or the Status bit (I/O6) of the Status Register. Only the Read Status commands (70h or 78h) or Reset command are valid while programming is in progress. When the Page Program is complete, the Write Status Bit (I/O0) may be checked. The internal write verify detects only errors for 1's that are not successfully programmed to 0's. The command register remains in Read Status command mode until another valid command is written to the command register. Figure 6.9 on page 42 and Figure 6.11 on page 43 detail the sequence. The device is programmable by page, but it also allows multiple partial page programming of a word or consecutive bytes up to an entire page in a single page program cycle. The number of consecutive partial page programming operations (NOP) within the same page must not exceed the number indicated in Table 5.7 on page 37. In addition, pages must be sequentially programmed within a block. ### 3.3 Multiplane Program — S34ML02G2 and S34ML04G2 The S34ML02G2 and S34ML04G2 devices support Multiplane Program, making it possible to program two pages in parallel, one page per plane. A Multiplane Program cycle consists of a double serial data loading period in which up to 4224 bytes of data may be loaded into the data register, followed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. The serial data loading period begins with inputting the Serial Data Input command (80h), followed by the five cycle address inputs and serial data for the 1st page. The address for this page must be in the 1st plane (A18=0). The device supports Random Data Input exactly the same as in the case of page program operation. The Dummy Page Program Confirm command (11h) stops 1st page data input and the device becomes busy for a short time (t<sub>DBSY</sub>). Once it has become ready again, the '81h' command must be issued, followed by 2nd page address (5 cycles) and its serial data input. The address for this page must be in the 2nd plane (A18=1). Program Confirm command (10h) makes parallel programming of both pages to start. Figure 6.13 on page 44 describes the sequences. The user can check operation status by monitoring R/B# pin or reading Status Register commands (70h or 78h), as if it were a normal page program. The Read Status Register command is also available during Dummy Busy time (t<sub>DBSY</sub>). In case of failure in any of 1st and 2nd page program, the fail bit of the Status Register will be set. Refer to Section 3.9 on page 21 for further info. The number of consecutive partial page programming operations (NOP) within the same page must not exceed the number indicated in Table 5.7 on page 37. In addition, pages must be programmed sequentially within a block. ### 3.4 Block Erase The Block Erase operation is done on a block basis. Block address loading is accomplished in three cycles (two cycles for S34ML01G2) initiated by an Erase Setup command (60h). Only addresses A18 to A29 (A18 to A27 for S34ML01G2) are valid while A12 to A17 are ignored. The Erase Confirm command (D0h) following the block address loading initiates the internal erasing process. This two-step sequence of setup followed by the execution command ensures that memory contents are not accidentally erased due to external noise conditions. At the rising edge of WE# after the erase confirm command input, the internal write controller handles erase and erase verify. Once the erase process starts, the Read Status Register commands (70h or 78h) may be issued to read the Status Register. The system controller can detect the completion of an erase by monitoring the R/B# output, or the Status bit (I/O6) of the Status Register. Only the Read Status commands (70h or 78h) and Reset command are valid while erasing is in progress. When the erase operation is completed, the Write Status Bit (I/O0) may be checked. Figure 6.15 on page 45 details the sequence. ### 3.5 Multiplane Block Erase — S34ML02G2 and S34ML04G2 Multiplane Block Erase allows the erase of two blocks in parallel, one block per memory plane. The Block erase setup command (60h) must be repeated two times, followed by 1st and 2nd block address respectively (3 cycles each). As for block erase, D0h command makes embedded operation start. In this case, multiplane erase does not need any Dummy Busy Time between 1st and 2nd block insertion. See Table 5.7 on page 37 and Figure 6.16 on page 46 for details. For the Multiplane Block Erase operation, the address of the first block must be within the first plane (A18=0) and the address of the second block in the second plane (A18 = 1). Also, operation progress can be checked as in the Multiplane Program through the Read Status Register command. ### 3.6 Copy Back Program The Copy Back program is configured to quickly and efficiently rewrite data stored in one page without utilizing an external memory. Since the time-consuming cycles of serial access and re-loading cycles are removed, the system performance is greatly improved. The benefit is especially obvious when a portion of a block needs to be updated and the rest of the block also needs to be copied to the newly assigned free block. The operation for performing a Copy Back Program is a sequential execution of page-read (without mandatory serial access) and Copy Back Program with the address of destination page. A read operation with the '35h' command and the address of the source page moves the whole page of data into the internal data buffer. As soon as the device returns to Ready state, optional data read-out is allowed by toggling RE# (see Figure 6.18 on page 47), or Copy Back command (85h) with the address cycles of destination page may be written. The Program Confirm command (10h) is required to actually begin the programming operation. Source and Destination page in the Copy Back Program sequence must belong to the same device plane (same A18). The data input cycle for modifying a portion or multiple distinct portions of the source page is allowed as shown in Figure 6.19 on page 47. # 3.7 Multiplane Copy Back Program — S34ML02G2 and S34ML04G2 The device supports Multiplane Copy Back Program with exactly the same sequence and limitations as the Page Program. Multiplane Copy Back Program must be preceded by two single page Copy Back Read command sequences (1st page must be read from the 1st plane and 2nd page from the 2nd plane). Multiplane Copy Back cannot cross plane boundaries — the contents of the source page of one device plane can be copied only to a destination page of the same plane. ### 3.8 Special Read for Copy Back — S34ML02G2 and S34ML04G2 The device features the "Special Read for Copy Back." If Copy Back Read (described in Section 3.6 and Section 3.7 on page 20) is triggered with confirm command '36h' instead '35h', Copy Back Read from target page(s) will be executed with an increased internal (V<sub>PASS</sub>) voltage. This special feature is used in order to minimize the number of read errors due to over-program or read disturb — it shall be used only if ECC read errors have occurred in the source page using Page Read or Copy Back Read sequences. Excluding the Copy Back Read confirm command, all other features described in Section 3.6 and Section 3.7 for standard copy back remain valid (including the figures referred to in those sections). ### 3.9 Read Status Register The Status Register is used to retrieve the status value for the last operation issued. After writing 70h command to the command register, a read cycle outputs the content of the Status Register to the I/O pins on the falling edge of CE# or RE#, whichever occurs last. This two-line control allows the system to poll the progress of each device in multiple memory connections even when R/B# pins are common-wired. Refer to Section 3.2 on page 22 for specific Status Register definition, and to Figure 6.22 on page 49 and Figure 6.24 on page 50 for timings. If the Read Status Register command is issued during multiplane operations then Status Register polling will return the combined status value related to the outcome of the operation in the two planes according to the following table: | Status Register Bit | Composite Status Value | | | |------------------------|------------------------|--|--| | Bit 0, Pass/Fail | OR | | | | Bit 1, Cache Pass/Fail | OR | | | In other words, the Status Register is dynamic; the user is not required to toggle RE# / CE# to update it. The command register remains in Status Read mode until further commands are issued. Therefore, if the Status Register is read during a random read cycle, the read command (00h) should be given before starting read cycles. ### 3.10 Read Status Enhanced — S34ML02G2 and S34ML04G2 Read Status Enhanced is an additional feature used to retrieve the status value for a previous operation in the case of multiplane operations on a specific plane in the same die. Figure 6.25 on page 50 defines the Read Status Enhanced behavior and timings. The plane and die address must be specified in the command sequence in order to retrieve the status of the die and the plane of interest. Refer to Table 3.2 for specific Status Register definitions. The command register remains in Status Read mode until further commands are issued. The Status Register is dynamic; the user is not required to toggle RE# / CE# to update it. # 3.11 Read Status Register Field Definition Table 3.2 below lists the meaning of each bit of the Read Status Register and Read Status Enhanced (S34ML02G2 and S34ML04G2). | ID | Page<br>Program /<br>Page<br>Reprogram | Block Erase | Read | Read Cache | Cache<br>Program /<br>Cache<br>Reprogram | Coding | |----|----------------------------------------|---------------|---------------|---------------|------------------------------------------|-------------------------------------------------| | 0 | Pass / Fail | Pass / Fail | NA | NA | Pass / Fail | N Page<br>Pass: 0<br>Fail: 1 | | 1 | NA | NA | NA | NA | Pass / Fail | N - 1 Page<br>Pass: 0<br>Fail: 1 | | 2 | NA | NA | NA | NA | NA | _ | | 3 | NA | NA | NA | NA | NA | _ | | 4 | NA | NA | NA | NA | NA | _ | | 5 | Ready / Busy | Ready / Busy | Ready / Busy | Ready / Busy | Ready / Busy | Internal Data Operation<br>Active: 0<br>Idle: 1 | | 6 | Ready / Busy | Ready / Busy | Ready / Busy | Ready / Busy | Ready / Busy | Ready/Busy<br>Busy: 0<br>Ready: 1 | | 7 | Write Protect | Write Protect | Write Protect | Write Protect | Write Protect | Protected: 0<br>Not Protected: 1 | Table 3.2 Status Register Coding ### **3.12** Reset The Reset feature is executed by writing FFh to the command register. If the device is in Busy state during random read, program, or erase mode, the Reset operation will abort these operations. The contents of memory cells being altered are no longer valid, as the data may be partially programmed or erased. The command register is cleared to wait for the next command, and the Status Register is cleared to value E0h when WP# is high. Refer to Table 3.5 on page 26 for device status after reset operation. If the device is already in reset state a new Reset command will not be accepted by the command register. The R/B# pin transitions to low for t<sub>RST</sub> after the Reset command is written. Refer to Figure 6.26 on page 51 for further details. ### 3.13 Read Cache Read Cache can be used to increase the read operation speed, as defined in Section 3.1 on page 18, and it cannot cross a block boundary. As soon as the user starts to read one page, the device automatically loads the next page into the cache register. Serial data output may be executed while data in the memory is read into the cache register. Read Cache is initiated by the Page Read sequence (00-30h) on a page M. After random access to the first page is complete (R/B# returned to high, or Read Status Register I/O6 switches to high), two command sequences can be used to continue read cache: - Read Cache (command '31h' only): once the command is latched into the command register (see Figure 6.28 on page 52), device goes busy for a short time (t<sub>CBSYR</sub>), during which data of the first page is transferred from the data register to the cache register. At the end of this phase, the cache register data can be output by toggling RE# while the next page (page address M+1) is read from the memory array into the data register. - Read Cache Enhanced (sequence '00h' <page N address> '31'): once the command is latched into the command register (see Figure 6.29 on page 52), device goes busy for a short time (t<sub>CBSYR</sub>), during which data of the first page is transferred from the data register to the cache register. At the end of this phase, cache register data can be output by toggling RE# while page N is read from the memory array into the data register. Subsequent pages are read by issuing additional Read Cache or Read Cache Enhanced command sequences. If serial data output time of one page exceeds random access time ( $t_R$ ), the random access time of the next page is hidden by data downloading of the previous page. On the other hand, if 31h is issued prior to completing the random access to the next page, the device will stay busy as long as needed to complete random access to this page, transfer its contents into the cache register, and trigger the random access to the following page. To terminate the Read Cache operation, 3Fh command should be issued (see Figure 6.30 on page 52). This command transfers data from the data register to the cache register without issuing next page read. During the Read Cache operation, the device doesn't allow any other command except for 00h, 31h, 3Fh, Read SR, or Reset (FFh). To carry out other operations, Read Cache must be terminated by the Read Cache End command (3Fh) or the device must be reset by issuing FFh. Read Status command (70h) may be issued to check the status of the different registers and the busy/ready status of the cached read operations. - The Cache-Busy status bit I/O6 indicates when the cache register is ready to output new data. - The status bit I/O5 can be used to determine when the cell reading of the current data register contents is complete. **Note**: The Read Cache and Read Cache End commands reset the column counter, thus, when RE# is toggled to output the data of a given page, the first output data is related to the first byte of the page (column address 00h). Random Data Output command can be used to switch column address. # 3.14 Cache Program — S34ML02G2 and S34ML04G2 Cache Program can be used with S34ML02G2 and S34ML04G2 devices to improve the program throughput by programing data using the cache register. The cache program operation cannot cross a block boundary. The cache register allows new data to be input while the previous data that was transferred to the data register is programmed into the memory array. After the serial data input command (80h) is loaded to the command register, followed by five cycles of address, a full or partial page of data is latched into the cache register. Once the cache write command (15h) is loaded to the command register, the data in the cache register is transferred into the data register for cell programming. At this time the device remains in the Busy state for a short time (t<sub>CBSYW</sub>). After all data of the cache register is transferred into the data register, the device returns to the Ready state and allows loading the next data into the cache register through another cache program command sequence (80h-15h). The Busy time following the first sequence 80h - 15h equals the time needed to transfer the data from the cache register to the data register. Cell programming the data of the data register and loading of the next data into the cache register is consequently processed through a pipeline model. In case of any subsequent sequence 80h - 15h, transfer from the cache register to the data register is held off until cell programming of current data register contents is complete; till this moment the device will stay in a busy state (t<sub>CRSYW</sub>). Read Status commands (70h or 78h) may be issued to check the status of the different registers, and the pass/fail status of the cached program operations. - The Cache-Busy status bit I/O6 indicates when the cache register is ready to accept new data. - The status bit I/O5 can be used to determine when the cell programming of the current data register contents is complete. - The cache program error bit I/O1 can be used to identify if the previous page (page N-1) has been successfully programmed or not in a cache program operation. The status bit is valid upon I/O6 status bit changing to 1. - The error bit I/O0 is used to identify if any error has been detected by the program/erase controller while programming page N. The status bit is valid upon I/O5 status bit changing to 1. I/O1 may be read together with I/O0. If the system monitors the progress of the operation only with R/B#, the last page of the target program sequence must be programmed with Page Program Confirm command (10h). If the Cache Program command (15h) is used instead, the status bit I/O5 must be polled to find out if the last programming is finished before starting any other operation. See Table 3.2 on page 22 and Figure 6.31 on page 53 for more details. # 3.15 Multiplane Cache Program — S34ML02G2 and S34ML04G2 The Multiplane Cache Program enables high program throughput by programming two pages in parallel, while exploiting the data and cache registers of both planes to implement cache. The command sequence can be summarized as follows: - Serial Data Input command (80h), followed by the five cycle address inputs and then serial data for the 1st page. Address for this page must be within 1st plane (A18=0). The data of 1st page other than those to be programmed do not need to be loaded. The device supports Random Data Input exactly like Page Program operation. - The Dummy Page Program Confirm command (11h) stops 1st page data input and the device becomes busy for a short time (t<sub>DBSY</sub>). - Once device returns to ready again, 81h command must be issued, followed by 2nd page address (5 cycles) and its serial data input. Address for this page must be within 2nd plane (A18=1). The data of 2nd page other than those to be programmed do not need to be loaded. - Cache Program confirm command (15h). Once the cache write command (15h) is loaded to the command register, the data in the cache registers is transferred into the data registers for cell programming. At this time the device remains in the Busy state for a short time (t<sub>CBSYW</sub>). After all data from the cache registers are transferred into the data registers, the device returns to the Ready state, and allows loading the next data into the cache register through another cache program command sequence. The sequence 80h-...- 11h...-...81h...-...15h can be iterated, and each time the device will be busy for the $t_{CBSYW}$ time needed to complete programming the current data register contents, and transferring the new data from the cache registers. The sequence to end Multiplane Cache Program is 80h-...- 11h...-...81h...-...10h. Figure 6.32 on page 54 shows the command sequence for the multiplane cache program operation. The Multiplane Cache Program is available only within two paired blocks in separate planes. The user can check operation status by R/B# pin or Read Status Register commands (70h or 78h). If the user opts for 70h, Read Status Register will provide "global" information about the operation in the two planes. - I/O6 indicates when both cache registers are ready to accept new data. - I/O5 indicates when the cell programming of the current data registers is complete. - I/O1 identifies if the previous pages in both planes (pages N-1) have been successfully programmed or not. This status bit is valid upon I/O6 status bit changing to 1. - I/O0 identifies if any error has been detected by the program/erase controller while programming the two pages N. This status bit is valid upon I/O5 status bit changing to 1. See Table 3.2 on page 22 for more details. If the system monitors the progress of the operation only with R/B#, the last pages of the target program sequence must be programmed with Page Program Confirm command (10h). If the Cache Program command (15h) is used instead, the status bit I/O5 must be polled to find out if the last programming is finished before starting any other operation. Refer to Section 3.9 on page 21 for further information. # 3.16 Page Reprogram Page Program may result in a fail, which can be detected by Read Status Register. In this event, the host may call Page Reprogram. This command allows the reprogramming of the same pattern of the last (failed) page into another memory location. The command sequence initiates with reprogram setup (8Bh), followed by the five cycle address inputs of the target page. If the target pattern for the destination page is not changed compared to the last page, the program confirm can be issued (10h) without any data input cycle, as described in Figure 3.1. On the other hand, if the pattern bound for the target page is different from that of the previous page, data in cycles can be issued before program confirm '10h', as described in Figure 3.2. Figure 3.2 Page Reprogram with Data Manipulation The device supports Random Data Input within a page. The column address of next data, which will be entered, may be changed to the address which follows the Random Data Input command (85h). Random Data Input may be operated multiple times regardless of how many times it is done in a page. The Program Confirm command (10h) initiates the re-programming process. The internal write state controller automatically executes the algorithms and controls timings necessary for program and verify, thereby freeing the system controller for other tasks. Once the program process starts, the Read Status Register command may be issued to read the Status Register. The system controller can detect the completion of a program cycle by monitoring the R/B# output, or the Status bit (I/O6) of the Status Register. Only the Read Status command and Reset command are valid when programming is in progress. When the Page Program is complete, the Write Status Bit (I/O0) may be checked. The internal write verify detects only errors for 1's that are not successfully programmed to 0's. The command register remains in Read Status command mode until another valid command is written to the command register. # 3.17 Read ID The device contains a product identification mode, initiated by writing 90h to the command register, followed by an address input of 00h. **Note**: If you want to execute Read Status command (0x70) after Read ID sequence, you should input dummy command (0x00) before Read Status command (0x70). For the S34ML02G2 and S34ML04G2 devices, five read cycles sequentially output the manufacturer code (01h), and the device code and 3rd, 4th, and 5th cycle ID, respectively. For the S34ML01G2 device, four read cycles sequentially output the manufacturer code (01h), and the device code and 80h, 4th cycle ID, respectively. The command register remains in Read ID mode until further commands are issued to it. Figure 6.34 on page 56 shows the operation sequence, while Table 3.3 to Table 3.8 explain the byte meaning. Table 3.3 Read ID for Supported Configurations | Density | Org | V <sub>CC</sub> | 1st | 2nd | 3rd | 4th | 5th | |---------|-----|-----------------|-----|-----|-----|-----|-----| | 1 Gb | x8 | 3.3V | 01h | F1h | 80h | 1Dh | _ | | 2 Gb | x8 | 3.3V | 01h | DAh | 90h | 95h | 46h | | 4 Gb | x8 | 3.3V | 01h | DCh | 90h | 95h | 56h | Table 3.4 Read ID Bytes | Device Identifier Byte | Description | |----------------------------|---------------------------------------------------------------------| | 1st | Manufacturer Code | | 2nd | Device Identifier | | 3rd | Internal chip number, cell type, etc. | | 4th | Page Size, Block Size, Spare Size, Serial Access Time, Organization | | 5th (S34ML02G2, S34ML04G2) | Multiplane information | # 3<sup>rd</sup> ID Data Table 3.5 Read ID Byte 3 Description | | Description | 1/07 | I/O6 | 1/05 1/04 | I/O3 I/O2 | I/O1 I/O0 | |--------------------------|---------------|------|------|-----------|-----------|-----------| | | 1 | | | | | 0 0 | | Internal Chip Number | 2 | | | | | 0 1 | | Internal Chip Number | 4 | | | | | 1 0 | | | 8 | | | | | 1 1 | | | 2-level cell | | | | 0 0 | | | Cell type | 4-level cell | | | | 0 1 | | | Cell type | 8-level cell | | | | 1 0 | | | | 16-level cell | | | | 1 1 | | | | 1 | | | 0 0 | | | | Number of simultaneously | 2 | | | 0 1 | | | | programmed pages | 4 | | | 1 0 | | | | | 8 | | | 11 | | | | Interleave program | Not supported | | 0 | | | | | Between multiple chips | Supported | | 1 | | | | | Cooks Drogram | Not supported | 0 | | | | | | Cache Program | Supported | 1 | | | | | ### 4<sup>th</sup> ID Data Table 3.6 Read ID Byte 4 Description — S34ML01G2 | | Description | 1/07 | 1/06 | 1/05 1/04 | I/O3 | I/O2 | I/O1 I/O0 | |----------------------|-------------|------|------|-----------|------|------|-----------| | | 1 kB | | | | | | 0 0 | | Page Size | 2 kB | | | | | | 0 1 | | (without spare area) | 4 kB | | | | | | 10 | | | 8 kB | | | | | | 11 | | | 64 kB | | | 0 0 | | | | | Block Size | 128 kB | | | 0 1 | | | | | (without spare area) | 256 kB | | | 1 0 | | | | | | 512 kB | | | 11 | | | | | Spare Area Size | 8 | | | | | 0 | | | (byte / 512 byte) | 16 | | | | | 1 | | | | 45 ns | 0 | | | 0 | | | | Carial Assass Times | 25 ns | 0 | | | 1 | | | | Serial Access Time | Reserved | 1 | | | 0 | | | | | Reserved | 1 | | | 1 | | | | Organization | x8 | | 0 | | | | | Table 3.7 Read ID Byte 4 Description — S34ML02G2 and S34ML04G2 | | Description | 1/07 | 1/06 | 1/05 1/04 | I/O3 | I/O2 | I/O1 I/O0 | |----------------------|---------------|------|------|-----------|------|------|-----------| | | 1 kB | | | | | | 0 0 | | Page Size | 2 kB | | | | | | 0 1 | | (without spare area) | 4 kB | | | | | | 10 | | | 8 kB | | | | | | 11 | | | 64 kB | | | 0 0 | | | | | Block Size | 128 kB | | | 0 1 | | | | | (without spare area) | 256 kB | | | 1 0 | | | | | | 512 kB | | | 11 | | | | | Spare Area Size | 16 | | | | | 0 | | | (byte / 512 byte) | 32 | | | | | 1 | | | | 50 ns / 30 ns | 0 | | | 0 | | | | Serial Access Time | 25 ns | 1 | | | 0 | | | | Senai Access Time | Reserved | 0 | | | 1 | | | | | Reserved | 1 | | | 1 | | | | Organization | x8 | | 0 | | | | | ### 5th ID Data Table 3.8 Read ID Byte 5 Description — S34ML02G2 and S34ML04G2 | | Description | 1/07 | I/O6 I/O5 I/O4 | I/O3 I/O2 | I/O1 I/O0 | |------------------------------------|-------------------|------|----------------|-----------|-----------| | | 1 bit / 512 bytes | | | | 0 0 | | ECC Level (1) | 2 bit / 512 bytes | | | | 0 1 | | ECC Level (1) | 4 bit / 512 bytes | | | | 1 0 | | | 8 bit / 512 bytes | | | | 1 1 | | | 1 | | | 0 0 | | | Plane Number | 2 | | | 0 1 | | | | 4 | | | 1 0 | | | | 8 | | | 1 1 | | | | 64 kB | | 000 | | | | | 128 kB | | 0 0 1 | | | | DI C | 256 kB | | 0 1 0 | | | | Plane Size<br>(without spare area) | 512 kB | | 0 1 1 | | | | (without spare area) | 1 Gb | | 100 | | | | | 2 Gb | | 1 0 1 | | | | | 4 Gb | | 1 1 0 | | | | Reserved | | 0 | | | | #### Note: ### 3.18 Read ID2 The device contains an alternate identification mode, initiated by writing 30h-65h-00h to the command register, followed by address inputs, followed by command 30h. The address for S34ML01G2 will be 00h-02h-02h-00h. The address for S34ML02G2 and S34ML04G2 will be 00h-02h-02h-00h-00h. The ID2 data can then be read from the device by pulsing RE#. The command register remains in Read ID2 mode until further commands are issued to it. Figure 6.35 on page 56 shows the Read ID2 command sequence. # 3.19 Read ONFI Signature To retrieve the ONFI signature, the command 90h together with an address of 20h shall be entered (i.e. it is not valid to enter an address of 00h and read 36 bytes to get the ONFI signature). The ONFI signature is the ASCII encoding of 'ONFI' where 'O' = 4Fh, 'N' = 4Eh, 'F' = 46h, and 'I' = 49h. Reading beyond four bytes yields indeterminate values. Figure 6.36 on page 57 shows the operation sequence. <sup>1.</sup> For S34ML04G2. # 3.20 Read Parameter Page The device supports the ONFI Read Parameter Page operation, initiated by writing ECh to the command register, followed by an address input of 00h. The command register remains in Parameter Page mode until further commands are issued to it. Figure 6.37 on page 57 shows the operation sequence, while Table 3.9 explains the parameter fields. Table 3.9 Parameter Page Description (Sheet 1 of 3) | Byte | O/M | Description | Values | |-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | | | Revision Information and Features Block | | | 0-3 | М | Parameter page signature Byte 0: 4Fh, "O" Byte 1: 4Eh, "N" Byte 2: 46h, "F" Byte 3: 49h, "I" | 4Fh, 4Eh, 46h, 49h | | 4-5 | М | Revision number 2-15 Reserved (0) 1 1 = supports ONFI version 1.0 0 Reserved (0) | 02h, 00h | | 6-7 | М | Features supported 5-15 Reserved (0) 4 1 = supports odd to even page Copyback 3 1 = supports interleaved operations 2 1 = supports non-sequential page programming 1 1 = supports multiple LUN operations 0 1 = supports 16-bit data bus width | S34ML01G2: 14h, 00h<br>S34ML02G2: 1Ch, 00h<br>S34ML04G2: 1Ch, 00h | | 8-9 | М | Optional commands supported 6-15 Reserved (0) 5 1 = supports Read Unique ID 4 1 = supports Copyback 3 1 = supports Read Status Enhanced 2 1 = supports Get Features and Set Features 1 1 = supports Read Cache commands 0 1 = supports Page Cache Program command | S34ML01G2: 13h, 00h<br>S34ML02G2: 1Bh, 00h<br>S34ML04G2: 1Bh, 00h | | 10-31 | | Reserved (0) | 00h | | | | Manufacturer information Block | | | 32-43 | М | Device manufacturer (12 ASCII characters) | 53h, 50h, 41h, 4Eh, 53h, 49h,<br>4Fh, 4Eh, 20h, 20h, 20h, 20h | | 44-63 | М | Device model (20 ASCII characters) | S34ML01G2: 53h, 33h, 34h, 4Dh, 4Ch, 30h, 31h, 47h, 32h, 20h, 20h, 20h, 20h, 20h, 20h, 20h, 2 | | 64 | M | JEDEC manufacturer ID | 01h | | 65-66 | 0 | Date code | 00h | | 67-79 | | Reserved (0) | 00h | | | | Memory Organization Block | T | | 80-83 | M | Number of data bytes per page Number of spare bytes per page | 00h, 08h, 00h, 00h<br>S34ML01G2: 40h, 00h<br>S34ML02G2: 80h, 00h<br>S34ML04G2: 80h, 00h | | 86-89 | M | Number of data bytes per partial page | 00h, 00h, 00h, 00h | | 90-91 | М | Number of spare bytes per partial page | 00h, 00h | | 92-95 | М | Number of pages per block | 40h, 00h, 00h, 00h | Table 3.9 Parameter Page Description (Sheet 2 of 3) | Byte | O/M | Description | Values | |---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | 96-99 | М | Number of blocks per logical unit (LUN) | S34ML01G2: 00h, 04h, 00h, 00h<br>S34ML02G2: 00h, 08h, 00h, 00h<br>S34ML04G2: 00h, 10h, 00h, 00h | | 100 | М | Number of logical units (LUNs) | 01h | | 101 | М | Number of address cycles 4-7 Column address cycles 0-3 Row address cycles | S34ML01G2: 22h<br>S34ML02G2: 23h<br>S34ML04G2: 23h | | 102 | М | Number of bits per cell | 01h | | 103-104 | М | Bad blocks maximum per LUN | S34ML01G2: 14h, 00h<br>S34ML02G2: 28h, 00h<br>S34ML04G2: 50h, 00h | | 105-106 | М | Block endurance | 01h, 05h | | 107 | М | Guaranteed valid blocks at beginning of target | 01h | | 108-109 | М | Block endurance for guaranteed valid blocks | 01h, 03h | | 110 | М | Number of programs per page | 04h | | 111 | М | Partial programming attributes 5-7 Reserved 4 1 = partial page layout is partial page data followed by partial page spare 1-3 Reserved 0 1 = partial page programming has constraints | 00h | | 112 | М | Number of bits ECC correctability | 04h | | 113 | М | Number of interleaved address bits 4-7 Reserved (0) 0-3 Number of interleaved address bits | S34ML01G2: 00h<br>S34ML02G2: 01h<br>S34ML04G2: 01h | | 114 | 0 | Interleaved operation attributes 4-7 Reserved (0) 3 Address restrictions for program cache 2 1 = program cache supported 1 1 = no block address restrictions 0 Overlapped / concurrent interleaving support | S34ML01G2: 00h<br>S34ML02G2: 04h<br>S34ML04G2: 04h | | 115-127 | | Reserved (0) | 00h | | | | Electrical Parameters Block | | | 128 | М | I/O pin capacitance | 0Ah | | 129-130 | М | Timing mode support 6-1 Reserved (0) 5 1 = supports timing mode 5 4 1 = supports timing mode 4 3 1 = supports timing mode 3 2 1 = supports timing mode 2 1 1 = supports timing mode 1 0 1 = supports timing mode 0, shall be 1 | 07h, 00h | | 131-132 | 0 | Program cache timing mode support 6-1 Reserved (0) 5 1 = supports timing mode 5 4 1 = supports timing mode 4 3 1 = supports timing mode 3 2 1 = supports timing mode 2 1 1 = supports timing mode 1 0 1 = supports timing mode 0 | 07h, 00h | | 133-134 | М | t <sub>PROG</sub> Maximum page program time (μs) | BCh, 02h | | 135-136 | М | t <sub>BERS</sub> Maximum block erase time (μs) | 10h, 27h | | 137-138 | М | t <sub>R</sub> Maximum page read time (µs) | 19h, 00h | | 139-140 | М | t <sub>CCS</sub> Minimum Change Column setup time (ns) | 3Ch, 00h | | 141-163 | | Reserved (0) | 00h | | | | Vendor Block | | | 164-165 | М | Vendor specific Revision number | 00h | | 104-103 | | | | Table 3.9 Parameter Page Description (Sheet 3 of 3) | Byte | O/M | Description | Values | | | | | |---------|---------------------------|--------------------------------------|-----------------------------|--|--|--|--| | | | | S34ML01G2: 56h, 3Eh | | | | | | 254-255 | М | Integrity CRC | S34ML02G2: FEh, A4h | | | | | | | | | S34ML04G2: 80h, EFh | | | | | | | Redundant Parameter Pages | | | | | | | | 256-511 | М | Value of bytes 0-255 | Repeat Value of bytes 0-255 | | | | | | 512-767 | М | Value of bytes 0-255 | Repeat Value of bytes 0-255 | | | | | | 768+ | 0 | Additional redundant parameter pages | FFh | | | | | #### Note: # 3.21 One-Time Programmable (OTP) Entry The device contains a one-time programmable (OTP) area, which is accessed by writing 29h-17h-04h-19h to the command register. The device is then ready to accept Page Read and Page Program commands (refer to *Page Read* and *Page Program on page 18*). The OTP area is of a single erase block size (64 pages), and hence only row addresses between 00h and 3Fh are allowed. The host must issue the Reset command (refer to *Reset on page 22*) to exit the OTP area and access the normal flash array. The Block Erase command is not allowed in the OTP area. Refer to Figure 6.38 on page 58 for more detail on the OTP Entry command sequence. # 4. Signal Descriptions ### 4.1 Data Protection and Power On / Off Sequence The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever $V_{CC}$ is below about 1.8V. The power-up and power-down sequence is shown in Figure 6.39 on page 58, in this case $V_{CC}$ and $V_{CCQ}$ on the one hand (and $V_{SSQ}$ and $V_{SSQ}$ on the other hand) are shorted together at all times. The Ready/Busy signal shall be valid within 100 µs after the power supplies have reached the minimum values (as specified on), and shall return to one within 5 ms (max). During this busy time, the device executes the initialization process (cam reading), and dissipates a current $I_{CCO}$ (30 mA max), in addition, it disregards all commands excluding Read Status Register (70h). At the end of this busy time, the device defaults into "read setup", thus if the user decides to issue a page read command, the 00h command may be skipped. The WP# pin provides hardware protection and is recommended to be kept at $V_{IL}$ during power-up and power-down. A recovery time of minimum 100 $\mu$ s is required before the internal circuit gets ready for any command sequences as shown in Figure 6.39 on page 58. The two-step command sequence for program/erase provides additional software protection. <sup>1.</sup> O" Stands for Optional, "M" for Mandatory. # 4.2 Ready/Busy The Ready/Busy output provides a method of indicating the completion of a page program, erase, copyback, or read completion. The R/B# pin is normally high and goes to low when the device is busy (after a reset, read, program, erase operation). It returns to high when the internal controller has finished the operation. The pin is an open-drain driver thereby allowing two or more R/B# outputs to be Or-tied. Because pull-up resistor value is related to tr (R/B#) and current drain during busy (ibusy), an appropriate value can be obtained with the reference chart shown in Figure 4.1. 3.3V device - VoL: 0.4V. VoH: 2.4V Ready Vco R/B# Vol: 0.4V. Voh: 2.4V open drain output Busy Device Rp vs. tr, tf and Rp vs. ibusy ibusy [A] -3m 300n 3m -2m 200n -2m -1m 100n 1m tr.tf [c] Rp(ohm) Figure 4.1 Ready/Busy Pin Electrical Application Rp value guidence $$Rp (min. 3.3V part) = \frac{Vcc (Max.) - VoL (Max.)}{IoL + \Sigma I L} = \frac{3.2V}{8mA + \Sigma IL}$$ where $I_L$ is the sum of the input currents of all devices tied to the R/B# pin. Rp(max) is determined by maximum permissible limit of tr. # 4.3 Write Protect Operation Erase and program operations are aborted if WP# is driven low during busy time, and kept low for about 100 ns. Switching WP# low during this time is equivalent to issuing a Reset command (FFh). The contents of memory cells being altered are no longer valid, as the data will be partially programmed or erased. The R/B# pin will stay low for t<sub>RST</sub> (similarly to Figure 6.26 on page 51). At the end of this time, the command register is ready to process the next command, and the Status Register bit I/O6 will be cleared to 1, while I/O7 value will be related to the WP# value. Refer to Table 3.2 on page 22 for more information on device status. Erase and program operations are enabled or disabled by setting WP# to high or low respectively, prior to issuing the setup commands (80h or 60h). The level of WP# shall be set t<sub>WW</sub> ns prior to raising the WE# pin for the set up command, as explained in Figure 6.40 and Figure 6.41 on page 59. # 5. Electrical Characteristics ### 5.1 Valid Blocks Table 5.1 Valid Blocks | Parameter | Symbol | Min | Тур | Max | Unit | | | |--------------------------|-----------------|------|-----|------|--------|--|--| | S34ML01G2 Device | | | | | | | | | Valid Block Number, 1 Gb | N <sub>VB</sub> | 1004 | _ | 1024 | Blocks | | | | S34ML02G2 Device | | | | | | | | | Valid Block, 2 Gb | N <sub>VB</sub> | 2008 | _ | 2048 | Blocks | | | | S34ML04G2 Device | | | | | | | | | Valid Block, 4 Gb | N <sub>VB</sub> | 4016 | _ | 4096 | Blocks | | | # 5.2 Absolute Maximum Ratings Table 5.2 Absolute Maximum Ratings | Parameter | Symbol | Value 3.0 | Unit | |------------------------------------------------------------------------|---------------------|--------------|------| | Ambient Operating Temperature (Commercial Temperature Range) | | 0 to 70 | °C | | Ambient Operating Temperature (Extended Temperature Range) (S34ML01G2) | T <sub>A</sub> | -25 to +85 | °C | | Ambient Operating Temperature (Industrial Temperature Range) | | -40 to +85 | °C | | Temperature under Bias | T <sub>BIAS</sub> | -50 to +125 | °C | | Storage Temperature | T <sub>STG</sub> | -65 to +150 | °C | | Input or Output Voltage | V <sub>IO</sub> (2) | -0.6 to +4.6 | V | | Supply Voltage | V <sub>CC</sub> | -0.6 to +4.6 | V | #### Notes: ### 5.3 AC Test Conditions Table 5.3 AC Test Conditions | Parameter | Value | |--------------------------------|---------------------------| | Input pulse levels | 0.0V to V <sub>CC</sub> | | Input rise and fall times | 5 ns | | Input and output timing levels | V <sub>CC</sub> /2 | | Output load (2.7V - 3.6V) | 1 TTL Gate and CL = 50 pF | Except for the rating "Operating Temperature Range", stresses above those listed in the table Absolute Maximum Ratings "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. <sup>2.</sup> Minimum Voltage may undershoot to -2V during transition and for less than 20 ns during transitions. # 5.4 AC Characteristics Table 5.4 AC Characteristics | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------|-------------------|-----|----------|------| | ALE to RE# delay | t <sub>AR</sub> | 10 | _ | ns | | ALE hold time | t <sub>ALH</sub> | 5 | _ | ns | | ALE setup time | t <sub>ALS</sub> | 12 | _ | ns | | Address to data loading time | t <sub>ADL</sub> | 70 | _ | ns | | CE# low to RE# low | t <sub>CR</sub> | 10 | _ | ns | | CE# hold time | t <sub>CH</sub> | 5 | _ | ns | | CE# high to output High-Z | t <sub>CHZ</sub> | _ | 30 | ns | | CLE hold time | t <sub>CLH</sub> | 5 | _ | ns | | CLE to RE# delay | t <sub>CLR</sub> | 10 | _ | ns | | CLE setup time | t <sub>CLS</sub> | 12 | _ | ns | | CE# high to output hold | t <sub>сон</sub> | 15 | _ | ns | | CE# high to ALE or CLE don't care | t <sub>CSD</sub> | 10 | _ | ns | | CE# setup time | t <sub>CS</sub> | 20 | _ | ns | | Data hold time | t <sub>DH</sub> | 5 | _ | ns | | Data setup time | t <sub>DS</sub> | 12 | _ | ns | | Data transfer from cell to register | t <sub>R</sub> | _ | 25 | μs | | Output High-Z to RE# low | t <sub>IR</sub> | 0 | _ | ns | | Read cycle time | t <sub>RC</sub> | 25 | _ | ns | | RE# access time | t <sub>REA</sub> | _ | 20 | ns | | RE# high hold time | t <sub>REH</sub> | 10 | _ | ns | | RE# high to output hold | t <sub>RHOH</sub> | 15 | _ | ns | | RE# high to WE# low | t <sub>RHW</sub> | 100 | | ns | | RE# high to output High-Z | t <sub>RHZ</sub> | _ | 100 | ns | | RE# low to output hold | t <sub>RLOH</sub> | 5 | _ | ns | | RE# pulse width | t <sub>RP</sub> | 12 | | ns | | Ready to RE# low | t <sub>RR</sub> | 20 | | ns | | Device resetting time (Read/Program/Erase) | t <sub>RST</sub> | _ | 5/10/500 | μs | | WE# high to busy | t <sub>WB</sub> | _ | 100 | ns | | Write cycle time | t <sub>WC</sub> | 25 | _ | ns | | WE# high hold time | t <sub>WH</sub> | 10 | _ | ns | | WE# high to RE# low | t <sub>WHR</sub> | 60 | _ | ns | | WE# high to RE# low for Random Data Output | t <sub>WHR2</sub> | 200 | | ns | | WE# pulse width | t <sub>WP</sub> | 12 | _ | ns | | Write protect time | t <sub>WW</sub> | 100 | _ | ns | ### Notes: - 1. The time to Ready depends on the value of the pull-up resistor tied to R/B# pin. - 2. If Reset Command (FFh) is written at Ready state, the device goes into Busy for maximum 5 $\mu$ s. ### 5.5 DC Characteristics Table 5.5 DC Characteristics and Operating Conditions | Parameter | | Symbol | Test Conditions | Min | Тур | Max | Units | |-------------------------------------------------------------|-----------------|-----------------------|------------------------------------------------------------------------|-----------------------|-----|-----------------------|-------| | Power On Current | | I <sub>CC0</sub> | Power up Current (Refer to Section 4.1) | _ | 15 | 30 | mA | | | Sequential Read | I <sub>CC1</sub> | $t_{RC} = t_{RC} \text{ (min)}$<br>CE# = V <sub>IL</sub> , lout = 0 mA | _ | 15 | 30 | mA | | Operating Current | Program | I <sub>CC2</sub> | Normal | _ | 15 | 30 | mA | | | | | Cache | _ | 15 | 30 | mA | | | Erase | I <sub>CC3</sub> | _ | _ | 15 | 30 | mA | | Standby current, (TTL) | | I <sub>CC4</sub> | CE#=V <sub>IH</sub> ,<br>WP#=0V/Vcc | | _ | 1 | mA | | Standby current, CMOS | | I <sub>CC5</sub> | $CE\# = V_{CC}-0.2,$ $WP\# = 0/V_{CC}$ | _ | 10 | 50 | μА | | Input leakage current | | ILI | V <sub>IN</sub> = 0 to V <sub>CC</sub> (max) | _ | _ | ±10 | μΑ | | Output leakage current | | I <sub>LO</sub> | $V_{OUT} = 0$ to $V_{CC}(max)$ | _ | | ±10 | μΑ | | Input high voltage | | $V_{IH}$ | _ | V <sub>CC</sub> x 0.8 | _ | V <sub>CC</sub> + 0.3 | V | | Input low voltage | | V <sub>IL</sub> | _ | -0.3 | _ | V <sub>CC</sub> x 0.2 | V | | Output high voltage | | V <sub>OH</sub> | I <sub>OH</sub> = -400 μA | 2.4 | | _ | V | | Output low voltage | | V <sub>OL</sub> | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | V | | Output low current (R/B#) | | I <sub>OL(R/B#)</sub> | V <sub>OL</sub> = 0.4V | 8 | 10 | _ | mA | | V <sub>CC</sub> supply voltage<br>(erase and program lockou | t) | V <sub>LKO</sub> | _ | _ | 1.8 | _ | V | #### Notes: - 1. All $V_{CCQ}$ and $V_{CC}$ pins, and $V_{SS}$ and $V_{SSQ}$ pins respectively are shorted together. - 2. Values listed in this table refer to the complete voltage range for $V_{CC}$ and $V_{CCQ}$ . - 3. All current measurements are performed with a 0.1 $\mu$ F capacitor connected between the $V_{CC}$ Supply Voltage pin and the $V_{SS}$ Ground pin. - 4. Standby current measurement can be performed after the device has completed the initialization process at power up. Refer to Section 4.1 for more details. # 5.6 Pin Capacitance **Table 5.6** Pin Capacitance (TA = 25°C, f=1.0 MHz) | Parameter | Symbol | Test Condition | Min | Max | Unit | |----------------|-----------------|----------------|-----|-----|------| | Input | C <sub>IN</sub> | $V_{IN} = 0V$ | _ | 10 | pF | | Input / Output | C <sub>IO</sub> | $V_{IL} = 0V$ | | 10 | pF | # 5.7 Program / Erase Characteristics Table 5.7 Program / Erase Characteristics | Parameter | Description | Min | Тур | Max | Unit | | |-----------------------------------------------------------------------|--------------------|-----|-----|----------------|-------------------|-------| | Program Time / Multiplane Program Time (2) | | | _ | 300 | 700 | μs | | Cache Program short busy time (S34ML02G2, S34ML04G2) | | | _ | 5 | t <sub>PROG</sub> | μs | | Number of partial Program Cycles in the same page Main + Spare Array | | NOP | _ | - | 4 | Cycle | | Block Erase Time / Multiplane Erase Time (S34ML02G2, S34Ml | t <sub>BERS</sub> | _ | 3.5 | 10 | ms | | | Block Erase Time (S34ML01G2) | t <sub>BERS</sub> | _ | 3 | 10 | ms | | | Read Cache busy time (S34ML01G2) | t <sub>CBSYR</sub> | _ | 3 | t <sub>R</sub> | μs | | | Read Cache busy time (S34ML04G2) | t <sub>CBSYR</sub> | | 5 | t <sub>R</sub> | μs | | #### Note: - 1. Typical program time is defined as the time within which more than 50% of the whole pages are programmed ( $V_{CC} = 3.3V, 25^{\circ}C$ ). - 2. Copy Back Read and Copy Back Program for a given plane must be between odd address pages or between even address pages for the device to meet the program time (t<sub>PROG</sub>) specification. Copy Back Program may not meet this specification when copying from an odd address page (source page) to an even address page (target page) or from an even address page (source page) to an odd address page (target page). ### 6. Timing Diagrams ### 6.1 Command Latch Cycle Command Input bus operation is used to give a command to the memory device. Commands are accepted with Chip Enable low, Command Latch Enable High, Address Latch Enable low, and Read Enable High and latched on the rising edge of Write Enable. Moreover for commands that starts a modify operation (write/ erase) the Write Protect pin must be high. CLE tCLS tCLH tCS tCH WE# ALE tDS tDH Command Figure 6.1 Command Latch Cycle #### 6.2 Address Latch Cycle Address Input bus operation allows the insertion of the memory address. To insert the 27 (x8 Device) addresses needed to access the 1 Gb, four write cycles are needed. Addresses are accepted with Chip Enable low, Address Latch Enable High, Command Latch Enable low, and Read Enable High and latched on the rising edge of Write Enable. Moreover, for commands that start a modify operation (write/ erase) the Write Protect pin must be high. Figure 6.2 Address Latch Cycle ### 6.3 Data Input Cycle Timing Data Input bus operation allows the data to be programmed to be sent to the device. The data insertion is serially, and timed by the Write Enable cycles. Data is accepted only with Chip Enable low, Address Latch Enable low, Command Latch Enable low, Read Enable High, and Write Protect High and latched on the rising edge of Write Enable. Figure 6.3 Input Data Latch Cycle ### 6.4 Data Output Cycle Timing (CLE=L, WE#=H, ALE=L, WP#=H) CE# RE# TREA TR Figure 6.4 Data Output Cycle Timing #### Notes: - 1. Transition is measured at ±200 mV from steady state voltage with load. - 2. This parameter is sampled and not 100% tested. - 3. $t_{RLOH}$ is valid when frequency is higher than 33 MHz. - 4. $t_{RHOH}$ starts to be valid when frequency is lower than 33 MHz. ### 6.5 Data Output Cycle Timing (EDO Type, CLE=L, WE#=H, ALE=L) Figure 6.5 Data Output Cycle Timing (EDO) #### Notes: - 1. Transition is measured at ±200 mV from steady state voltage with load. - 2. This parameter is sampled and not 100% tested. - 3. t<sub>RLOH</sub> is valid when frequency is higher than 33 MHz. - 4. $t_{RHOH}$ starts to be valid when frequency is lower than 33 MHz. ### 6.6 Page Read Operation CLE CE# tWC WE# tCSD→ tWB→ \_tAR ALE tR tRC tRHZ∣⁴ RE# tRR Row Add. 3 Col. Row Row Dout N +1 Dout 30h Dout N Add. 2 I/Ox Column Address Row Address R/B# Figure 6.6 Page Read Operation (Read One Page) # 6.7 Page Read Operation (Intercepted by CE#) ### 6.8 Page Read Operation Timing with CE# Don't Care CE# don't care CLE ALE WE# NOX ROW Add: 1 Add: 2 Add: Add: 2 Add: 3 30h RF# IREA RE# IREA RE# IREA RE# IREA RE# IREA RE# IREA RE# IREA Figure 6.8 Page Read Operation Timing with CE# Don't Care ### 6.9 Page Program Operation #### Note: 1. $t_{ADL}$ is the time from the WE# rising edge of final address cycle to the WE# rising edge of first data cycle. # 6.10 Page Program Operation Timing with CE# Don't Care Figure 6.10 Page Program Operation Timing with CE# Don't Care # 6.11 Page Program Operation with Random Data Input #### Notes: 1. $t_{ADL}$ is the time from the WE# rising edge of final address cycle to the WE# rising edge of first data cycle. ### 6.12 Random Data Output In a Page # 6.13 Multiplane Page Program Operation — S34ML02G2 and S34ML04G2 #### Note: 1. Any command between 11h and 81h is prohibited except 70h, 78h, and FFh. Figure 6.14 Multiplane Page Program (ONFI 1.0 Protocol) #### Notes: - 1. C1A-C2A Column address for page A. C1A is the least significant byte. - 2. R1A-R3A Row address for page A. R1A is the least significant byte. - 3. D0A-DnA Data to program for page A. - 4. C1B-C2B Column address for page B. C1B is the least significant byte. - 5. R1B-R3B Row address for page B. R1B is the least significant byte. - 6. DOB-DnB Data to program for page B. # 6.14 Block Erase Operation Figure 6.15 Block Erase Operation (Erase One Block) # 6.15 Multiplane Block Erase — S34ML02G2 and S34ML04G2 Figure 6.16 Multiplane Block Erase CLE CE# WE# ALE ALE RE# I/Ox Block Erase Setup Command1 Block Erase Setup Command2 Block Erase Setup Command2 Block Erase Setup Command2 Block Erase Setup Command2 Block Erase Setup Command2 Block Erase Setup Command2 Block Erase Setup Command3 Block Erase Setup Command4 Block Erase Setup Command5 Block Erase Setup Command6 Block Erase Setup Command7 Block Erase Setup Command7 Block Erase Setup Command8 Se Ex.) Address Restriction for Two-Plane Block Erase Operation Figure 6.17 Multiplane Block Erase (ONFI 1.0 Protocol) #### Notes: - 1. R1A-R3A Row address for block on plane 0. R1A is the least significant byte. - 2. R1B-R3B Row address for block on plane 1. R1B is the least significant byte. - 3. Same restrictions on address of blocks on plane 0(A) and 1(B) and allowed commands as Figure 6.21 apply. # 6.16 Copy Back Read with Optional Data Readout — S34ML02G2 and S34ML04G2 Figure 6.18 Copy Back Read with Optional Data Readout # 6.17 Copy Back Program Operation With Random Data Input — S34ML02G2 and S34ML04G2 Figure 6.19 Copy Back Program with Random Data Input ### 6.18 Multiplane Copy Back Program — S34ML02G2 and S34ML04G2 Figure 6.20 Multiplane Copy Back Program #### Notes: - 1. Copy Back Program operation is allowed only within the same memory plane. - 2. Any command between 11h and 81h is prohibited except 70h, 78h, and FFh. Figure 6.21 Multiplane Copy Back Program (ONFI 1.0 Protocol) #### Notes: - 1. C1C-C2C Column address for page C. C1A is the least significant byte. - 2. R1C-R3C Row address for page C. R1A is the least significant byte. - 3. DOC-DnC Data to program for page C. - 4. C1D-C2D Column address for page D. C1B is the least significant byte. - 5. R1D-R3D Row address for page D. R1B is the least significant byte.0 - 6. DOD-DnD Data to program for page D. - 7. Same restrictions on address of pages C and D, and allowed commands as Figure 6.14 apply. # 6.19 Read Status Cycle Timing # 6.20 Read Status Timing Figure 6.24 Read Status Timing Figure 6.25 Read Status Enhanced Timing ### 6.21 Reset Operation Timing Figure 6.26 Reset Operation Timing # 6.22 Read Cache Operation Timing Figure 6.27 Read Cache Operation Timing ### 6.23 Cache Timing Figure 6.28 "Sequential" Read Cache Timing, Start (and Continuation) of Cache Operation Figure 6.29 "Random" Read Cache Timing, Start (and Continuation) of Cache Operation Figure 6.30 Read Cache Timing, End Of Cache Operation # 6.24 Cache Program Figure 6.31 Cache Program ### 6.25 Multiplane Cache Program — S34ML02G2 and S34ML04G2 Command Input 81h Address Input Data Input Address Input Data Input A13~A17: Fixed 'Low' A18: Fixed 'Low' A13~A17: Valid A18: Fixed 'High' A19~A31: Fixed 'Lov A19~A31: Valid RY/BY# t<sub>DBSY</sub> (1) Return to 1 Repeat a max of 63 times Command Input Address Input Data Input Address Input Data Input A13~A17: Fixed 'Low A13~A17: Valid A18: Fixed 'High' A19~A31: Valid A18: Fixed 'Low' A19~A31: Fixed 'Low RY/BY# i 1 CLE RE# Column Address Row Address R/B# 1 tDBSY tCBSYW CLE CE# WE# RE# I/Ox R/B# Figure 6.32 Multiplane Cache Program #### Note: 1 1. Read Status Register (70h) is used in the figure. Read Status Enhanced (78h) can be also used. Figure 6.33 Multiplane Cache Program (ONFI 1.0 Protocol) #### Notes: - 1. Figure 6.33 refers to x8 case. - 2. Read Status register (70h) is used in the figure. Read Status Enhanced (78h) can be also used. # 6.26 Read ID Operation Timing # 6.27 Read ID2 Operation Timing Note: 1. 4-cycle address is shown for the S34ML01G2. For S34ML02G2 and S34ML04G2, insert an additional address cycle of 00h. # 6.28 Read ONFI Signature Timing # 6.29 Read Parameter Page Timing ### 6.30 OTP Entry Timing Figure 6.38 OTP Entry Timing # 6.31 Power On and Data Protection Timing Figure 6.39 Power On and Data Protection Timing #### Note: 1. $V_{TH} = 1.8$ Volt for 3.0V supply devices. ### 6.32 WP# Handling Figure 6.40 Program Enabling / Disabling Through WP# Handling Figure 6.41 Erase Enabling / Disabling Through WP# Handling ### 7. Physical Interface #### 7.1 Physical Diagram #### 7.1.1 48-Pin Thin Small Outline Package (TSOP1) Figure 7.1 TS/TSR 40 — 48-lead Plastic Thin Small Outline, 12 x 20 mm, Package Outline | PACKAGE | TS/TSR 48 | | | | | |---------|---------------|-------|-------|--|--| | JEDEC | MO-142 (D) DD | | | | | | SYMBOL | MIN | NOM | MAX | | | | Α | | | 1.20 | | | | A1 | 0.05 | | 0.15 | | | | A2 | 0.95 | 1.00 | 1.05 | | | | b1 | 0.17 | 0.20 | 0.23 | | | | b | 0.17 | 0.22 | 0.27 | | | | c1 | 0.10 | | 0.16 | | | | С | 0.10 | | 0.21 | | | | D | 19.80 | 20.00 | 20.20 | | | | D1 | 18.30 | 18.40 | 18.50 | | | | E | 11.90 | 12.00 | 12.10 | | | | е | 0.50 BASIC | | | | | | L | 0.50 | 0.60 | 0.70 | | | | Θ | 0° | | 8 | | | | R | 0.08 | | 0.20 | | | | N | 48 | | | | | NOTES: CONTROLLING DIMENSIONS ARE IN MILLIMETERS (mm). (DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1982) 2. PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP). 2 PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN): INK OR LASER MARK. TO BE DETERMINED AT THE SEATING PLANE C. THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE. DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTUSION IS 0.15mm (.0059") PER SIDE. (b) DIMENSION 5 DOES NOT INCLUDE DAMBAR PROTUSION. ALLOWABLE DAMBAR DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTUSION, ALLOWABLE DAMBAR PROTUSION SHALL BE 0.08mm (0.0031") TOTAL IN EXCESS OF 6 DIMENSION AT MAX. MATERIAL CONDITION. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07mm (0.0028"). THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm (.0039") AND 0.25mm (0.0098") FROM THE LEAD TIP. 8. LEAD COPLANARITY SHALL BE WITHIN 0.10mm (0.004") AS MEASURED FROM THE SEATING PLANE. 9. DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS. 3664 \ f16-038.10 \ 11.6.7 #### 7.1.2 63-Pin Ball Grid Array (BGA) DACKACE Figure 7.2 VBM063 — 63-Pin BGA, 11 mm x 9 mm Package | PACKAGE | VBM 063 | | | | | | |---------|---------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------|--------------------------|------------|-----------------------| | JEDEC | M0-207(M) | | | NOTE | | | | DXE | 11.00 mm x 9.00 mm<br>PACKAGE | | mm | NOTE | | | | SYMBOL | MIN | NOM | MAX | | | | | А | | | 1.00 | PROFILE | | | | A1 | 0.25 | | | BALL HEIGHT | | | | D | 11.00 BSC | | | BODY SIZE | | | | Е | 9.00 BSC | | | BODY SIZE | | | | D1 | 8.80 BSC | | | MATRIX FOOTPRINT | | | | E1 | 7.20 BSC | | | MATRIX FOOTPRINT | | | | MD | 12 | | | MATRIX SIZE D DIRECTION | | | | ME | 10 | | | MATRIX SIZE E DIRECTION | | | | n | 63 | | | BALL COUNT | | | | Øb | 0.40 | 0.45 | 0.50 | BALL DIAMETER | | | | еE | 0.80 BSC | | | BALL PITCH | | | | eD | 0.80 BSC | | 0.80 BSC BALL PITCH | | BALL PITCH | | | SD | 0.40 BSC | | 0.40 BSC | | | SOLDER BALL PLACEMENT | | SE | 0.40 BSC | | 0.40 BSC SOLDER BALL PLACEMENT | | | | | | A3-A8,B2-B8,C1,C2,C9,C10<br>D1,D2,D9,D10,E1,E2,E9,E10<br>F1,F2,F9,F10,G1,G2,G9,G10<br>H1,H2,H9,H10,J1,J2,J9,J10<br>K1 K2 K9 K10,13-18 M3-M8 | | 2,E9,E10<br>2,G9,G10<br>.J9,J10 | DEPOPULATED SOLDER BALLS | | | VDM 063 #### NOTES: - DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994. - $2. \quad \mathsf{ALL} \ \mathsf{DIMENSIONS} \ \mathsf{ARE} \ \mathsf{IN} \ \mathsf{MILLIMETERS}.$ - BALL POSITION DESIGNATION PER JEP 95, SECTION 4.3, SPP-010. - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. IN IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. - DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. - WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = 0.000. - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\boxed{\rm e/2}$ - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. g1018-1 \ f16-038.25 \ 11.04.11 ### 8. System Interface To simplify system interface, CE# may be unasserted during data loading or sequential data reading as shown in Figure 8.1. By operating in this way, it is possible to connect NAND flash to a microprocessor. Contrary to standard NAND, CE# don't care devices do not allow sequential read function. Figure 8.1 Program Operation with CE# Don't Care Figure 8.2 Read Operation with CE# Don't Care Figure 8.3 Page Programming Within a Block ### 9. Error Management ### 9.1 System Bad Block Replacement Over the lifetime of the device, additional Bad Blocks may develop. In this case, each bad block has to be replaced by copying any valid data to a new block. These additional Bad Blocks can be identified whenever a program or erase operation reports "Fail" in the Status Register. The failure of a page program operation does not affect the data in other pages in the same block, thus the block can be replaced by re-programming the current data and copying the rest of the replaced block to an available valid block. Refer to Table 9.1 and Figure 9.1 for the recommended procedure to follow if an error occurs during an operation. Table 9.1 Block Failure | Operation | Recommended Procedure | | |-----------|---------------------------|--| | Erase | Block Replacement | | | Program | Block Replacement | | | Read | ECC (1 bit / 512+16 byte) | | Block A Block B Data Data Physical Properties (2) Data Nth page Failure (1) (3) FFh FFh buffer memory of the controller Figure 9.1 Bad Block Replacement #### Notes: - 1. An error occurs on Nth page of the Block A during a program operation. - 2. Data in Block A is copied to same location in Block B, which is valid block. - 3. Nth page of block A, which is in controller buffer memory, is copied into Nth page of Block B. - 4. Bad block table should be updated to prevent from erasing or programming Block A. #### 9.2 Bad Block Management Devices with Bad Blocks have the same quality level and the same AC and DC characteristics as devices where all the blocks are valid. A Bad Block does not affect the performance of valid blocks because it is isolated from the bit line and common source line by a select transistor. The devices are supplied with all the locations inside valid blocks erased (FFh). The Bad Block Information is written prior to shipping. Any block where the 1st byte in the spare area of the 1st or 2nd page does not contain FFh is a Bad Block. That is, if the first page has an FF value and should have been a non-FF value, then the non-FF value in the second page will indicate a bad block. The Bad Block Information must be read before any erase is attempted, as the Bad Block Information may be erased. For the system to be able to recognize the Bad Blocks based on the original information, it is recommended to create a Bad Block table following the flowchart shown in Figure 9.2. The host is responsible to detect and track bad blocks, both factory bad blocks and blocks that may go bad during operation. Once a block is found to be bad, data should not be written to that block. The 1st block, which is placed on 00h block address is guaranteed to be a valid block. Figure 9.2 Bad Block Management Flowchart #### Note: 1. Check FFh at 1st byte in the spare area of the 1st and 2nd page. # 10. Ordering Information The ordering part number is formed by a valid combination of the following: #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations. | Valid Combinations | | | | | | | | | |--------------------|---------|------------|--------------|-----------------|----------------------|--------------------------------|-----------------|------------------------| | Device<br>Family | Density | Technology | Bus<br>Width | Package<br>Type | Temperature<br>Range | Additional<br>Ordering Options | Packing<br>Type | Package<br>Description | | | 01G | | | | | | | | | S34ML | 02G | 2 | 00, 04 | TF, BH | Ţ | 00 | 0, 3 | TSOP, BGA | | | 04G | | | i | | | | | # 11. Revision History | Section | Description | | | |------------------------------|-----------------|--|--| | Revision 01 (August 3, 2012) | | | | | | Initial release | | | #### Colophon The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products. #### Trademarks and Notice The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document. Copyright © 2012 Spansion Inc. All rights reserved. Spansion®, the Spansion logo, MirrorBit® Eclipse™, ORNAND™ and combinations thereof, are trademarks and registered trademarks of Spansion LLC in the United States and other countries. Other names used are for informational purposes only and may be trademarks of their respective owners.