# **Power MOSFET** # -20 V, -1.3 A, P-Channel SOT-23 Package These miniature surface mount MOSFETs low $R_{\rm DS(on)}$ assure minimal power loss and conserve energy, making these devices ideal for use in space sensitive power management circuitry. Typical applications are dc–dc converters and power management in portable and battery–powered products such as computers, printers, PCMCIA cards, cellular and cordless telephones. #### **Features** - Low R<sub>DS(on)</sub> Provides Higher Efficiency and Extends Battery Life - Miniature SOT-23 Surface Mount Package Saves Board Space - Pb-Free Package is Available ## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|--------| | Drain-to-Source Voltage | V <sub>DSS</sub> | -20 | V | | Gate-to-Source Voltage - Continuous | V <sub>GS</sub> | ±12 | V | | Drain Current - Continuous @ T <sub>A</sub> = 25°C - Pulsed Drain Current (t <sub>p</sub> ≤ 10 μs) | I <sub>D</sub> | -1.3<br>-4.0 | A<br>A | | Total Power Dissipation @ T <sub>A</sub> = 25°C | P <sub>D</sub> | 400 | mW | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | – 55 to<br>150 | °C | | Thermal Resistance – Junction–to–Ambient | $R_{\theta JA}$ | 300 | °C/W | | Maximum Lead Temperature for Soldering Purposes, (1/8" from case for 10 s) | T <sub>L</sub> | 260 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. # ON Semiconductor® # http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | –20 V | 220 m $\Omega$ | –1.3 A | # MARKING DIAGRAM/ PIN ASSIGNMENT SOT-23 CASE 318 STYLE 21 PO2 = Specific Device Code W = Work Week ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------|-----------------------| | NTR1P02LT1 | SOT-23 | 3000 Tape & Reel | | NTR1P02LT1G | SOT-23<br>(Pb-Free) | 3000 Tape & Reel | | NTR1P02LT3 | SOT-23 | 10,000 Tape & Reel | | NTR1P02LT3G | SOT-23<br>(Pb-Free) | 10,000 Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted) | Characteristic | | Symbol | Min | Тур | Max | Unit | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|------|----------------|--------------|------|--| | OFF CHARACTERISTICS | | | | | | • | | | Drain-to-Source Breakdown Voltage<br>(V <sub>GS</sub> = 0 V, I <sub>D</sub> = -10 μA) | | V <sub>(BR)DSS</sub> | -20 | | | V | | | Zero Gate Voltage Drain Current<br>(V <sub>DS</sub> = -16 V, V <sub>GS</sub> = 0 V)<br>(V <sub>DS</sub> = -16 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125°C) | | I <sub>DSS</sub> | | | -1.0<br>-10 | μΑ | | | Gate-Body Leakage Current (V <sub>GS</sub> | $= \pm 12 \text{ V}, \text{ V}_{DS} = 0 \text{ V})$ | I <sub>GSS</sub> | | | ±100 | nA | | | ON CHARACTERISTICS (Note 1) | | | | | | | | | Gate Threshold Voltage $(V_{DS} = V_{GS}, I_D = -250 \mu A)$ | | V <sub>GS(th)</sub> | -0.7 | -1.0 | -1.25 | V | | | Static Drain-to-Source On-Resistance $ \begin{array}{l} (V_{GS}=-4.5 \text{ V}, I_D=-0.75 \text{ A}) \\ (V_{GS}=-2.5 \text{ V}, I_D=-0.5 \text{ A}) \end{array} $ | | r <sub>DS(on)</sub> | | 0.135<br>0.190 | 0.22<br>0.35 | Ω | | | DYNAMIC CHARACTERISTICS | | | | | | | | | Input Capacitance | $(V_{DS} = -5.0 \text{ V})$ | C <sub>iss</sub> | | 225 | | pF | | | Output Capacitance | $(V_{DS} = -5.0 \text{ V})$ | C <sub>oss</sub> | | 130 | | | | | Transfer Capacitance | $(V_{DG} = -5.0 \text{ V})$ | C <sub>rss</sub> | | 55 | | | | | SWITCHING CHARACTERISTICS | (Note 2) | | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | | 7.0 | | ns | | | Rise Time | $(V_{DD} = -5.0 \text{ V}, I_D = -1.0 \text{ A},$ | t <sub>r</sub> | | 15 | | | | | Turn-Off Delay Time | $R_L = 5.0 \Omega, R_G = 6.0 \Omega$ | t <sub>d(off)</sub> | | 18 | | | | | Fall Time | | t <sub>f</sub> | | 20 | | | | | Total Gate Charge | $(V_{DS} = -16 \text{ V}, I_D = -1.5 \text{ A}, V_{GS} = -4.0 \text{ V})$ | Q <sub>T</sub> | | 5500 | | pC | | | SOURCE-DRAIN DIODE CHARA | CTERISTICS | | | | | | | | Continuous Current | Is | | | -0.6 | Α | | | | Pulsed Current | I <sub>SM</sub> | | | -0.75 | | | | | Forward Voltage (Note 2) (V <sub>GS</sub> = 0 V, I <sub>S</sub> = -0.6 A) | | V <sub>SD</sub> | | | -1.0 | V | | | Reverse Recovery Time | $(I_S = -1.0 \text{ A}, V_{GS} = 0 \text{ V}, \\ dI_S/dt = 100 \text{ A/}\mu\text{s})$ | t <sub>rr</sub> | | 16 | | ns | | | | | t <sub>a</sub> | | 11 | | 1 | | | | | t <sub>b</sub> | | 5.5 | | 1 | | | Reverse Recovery Stored Charge | | Q <sub>RR</sub> | | 0.0085 | | μС | | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperature. Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On–Resistance versus Gate–to–Source Voltage Figure 4. On-Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current versus Voltage ATE-10-300KCE OK DKAIN-10-300KCE VOLIAGE (VOLIX Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 10. Diode Forward Voltage versus Current # **PACKAGE DIMENSIONS** SOT-23 (TO-236) CASE 318-09 **ISSUE AJ** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. MAXIUMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF PAGE MATERIAL. - BASE MATERIAL. 4. 318–01, –02, AND –06 OBSOLETE, NEW STANDARD 318–09. | | INCHES | | MILLIN | IETERS | |-----|--------|--------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.1102 | 0.1197 | 2.80 | 3.04 | | В | 0.0472 | 0.0551 | 1.20 | 1.40 | | С | 0.0385 | 0.0498 | 0.99 | 1.26 | | D | 0.0140 | 0.0200 | 0.36 | 0.50 | | G | 0.0670 | 0.0826 | 1.70 | 2.10 | | Н | 0.0040 | 0.0098 | 0.10 | 0.25 | | J | 0.0034 | 0.0070 | 0.085 | 0.177 | | K | 0.0180 | 0.0236 | 0.45 | 0.60 | | L | 0.0350 | 0.0401 | 0.89 | 1.02 | | S | 0.0830 | 0.0984 | 2.10 | 2.50 | | ٧ | 0.0177 | 0.0236 | 0.45 | 0.60 | - STYLE 21: PIN 1. GATE 2. SOURCE 3. DRAIN # **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free LISA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.