# **Power MOSFET** # 30 V, 4.6 A, µCool™ Dual N–Channel, 2x2 mm WDFN Package ### **Features** - WDFN Package Provides Exposed Drain Pad for Excellent Thermal Conduction - 2x2 mm Footprint Same as SC-88 - Lowest R<sub>DS(on)</sub> Solution in 2x2 mm Package - 1.5 V R<sub>DS(on)</sub> Rating for Operation at Low Voltage Gate Drive Logic Level - Low Profile (< 0.8 mm) for Easy Fit in Thin Environments - This is a Pb-Free Device # **Applications** - DC-DC Converters (Buck and Boost Circuits) - Low Side Load Switch - Optimized for Battery and Load Management Applications in Portable Equipment such as, Cell Phones, PDA's, Media Players, etc. - Level Shift for High Side Load Switch ### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Dana. | Cb. a.l | Value | 11 | | | | |-------------------------------------------------------------------|------------------------|-----------------------|-----------------------------------|---------------|------|--| | Parameter | | | Symbol | Value | Unit | | | Drain-to-Source Voltage | | | $V_{DSS}$ | 30 | V | | | Gate-to-Source Voltage | | | $V_{GS}$ | ±8.0 | V | | | Continuous Drain | Steady<br>State | T <sub>A</sub> = 25°C | I <sub>D</sub> | 3.7 | Α | | | Current (Note 1) | | T <sub>A</sub> = 85°C | | 2.7 | | | | | t ≤ 5 s | T <sub>A</sub> = 25°C | | 4.6 | ] | | | Power Dissipation (Note 1) | Steady<br>State | | | 1.5 | W | | | | t ≤ 5 s | | | 2.3 | | | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 2.5 | Α | | | Current (Note 2) | Steady | T <sub>A</sub> = 85°C | | 1.8 | | | | Power Dissipation (Note 2) | State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 0.71 | W | | | Pulsed Drain Current | t <sub>p</sub> = 10 μs | | I <sub>DM</sub> | 20 | Α | | | Operating Junction and Storage Temperature | | | T <sub>J</sub> , T <sub>STG</sub> | –55 to<br>150 | °C | | | Source Current (Body Diode) (Note 2) | | | I <sub>S</sub> | 2.0 | Α | | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | TL | 260 | °C | | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. - Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces). - Surface Mounted on FR4 Board using the minimum recommended pad size of 30 mm<sup>2</sup>, 2 oz Cu. # ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX (Note 1) | |----------------------|-------------------------|-----------------------------| | | 70 mΩ @ 4.5 V | | | 30 V | 90 mΩ @ 2.5 V | 4.6 A | | | 125 mΩ @ 1.8 V | | | | 250 mΩ @ 1.5 V | | #### **N-CHANNEL MOSFET** ### MARKING DIAGRAM #### WDFN6 CASE 506AN JF = Specific Device Code M = Date Code = Pb-Free Package (Note: Microdot may be in either location) # **PIN CONNECTIONS** (Top View) ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|--------------------|-----------------------| | NTLJD4116NT1G | WDFN6<br>(Pb-Free) | 3000/Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. # THERMAL RESISTANCE RATINGS | THERMAE REGISTANCE RATINGS | | | | | |-----------------------------------------------------|----------------|-----|------|--| | Parameter | Symbol | Max | Unit | | | SINGLE OPERATION (SELF-HEATED) | • | | | | | Junction-to-Ambient - Steady State (Note 3) | $R_{ hetaJA}$ | 83 | °C/W | | | Junction-to-Ambient - Steady State Min Pad (Note 4) | $R_{ heta JA}$ | 177 | | | | Junction-to-Ambient – $t \le 5$ s (Note 3) | $R_{ heta JA}$ | 54 | | | | DUAL OPERATION (EQUALLY HEATED) | | | | | | Junction-to-Ambient - Steady State (Note 3) | $R_{ hetaJA}$ | 58 | | | | Junction-to-Ambient - Steady State Min Pad (Note 4) | $R_{ hetaJA}$ | 133 | °C/W | | | Junction-to-Ambient – $t \le 5$ s (Note 3) | $R_{ hetaJA}$ | 40 | | | Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces). Surface Mounted on FR4 Board using the minimum recommended pad size (30 mm², 2 oz Cu). # **MOSFET ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Parameter | Symbol | Test Conditions | | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------|------------------------|-----|------|-----|-------| | OFF CHARACTERISTICS | | | • | | - | | - | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | 30 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | $I_D = 250 \mu A$ , Ref to | 25°C | | 18.1 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | | $T_J = 25^{\circ}C$ | | | 1.0 | μΑ | | | | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$ | T <sub>J</sub> = 85°C | | | 10 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS} = \pm$ | 8.0 V | | | 100 | nA | | ON CHARACTERISTICS (Note 5) | | | • | | | | • | | Gate Threshold Voltage | $V_{GS(TH)}$ | $V_{GS} = V_{DS}$ , $I_D = 25$ | 50 μΑ | 0.4 | 0.7 | 1.0 | V | | Negative Gate Threshold<br>Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 2.8 | | mV/°C | | Drain-to-Source On-Resistance | R <sub>DS(on)</sub> | $V_{GS} = 4.5, I_D = 2$ | .0 A | | 47 | 70 | mΩ | | | | $V_{GS} = 2.5, I_D = 2$ | .0 A | | 56 | 90 | | | | | $V_{GS} = 1.8, I_D = 1$ | .8 A | | 88 | 125 | | | | | $V_{GS} = 1.5, I_D = 1$ | .5 A | | 133 | 250 | | | Forward Transconductance | 9FS | $V_{DS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}$ | | | 4.5 | | S | | CHARGES, CAPACITANCES AND GA | ATE RESISTAN | CE | | | | | | | Input Capacitance | C <sub>ISS</sub> | V <sub>GS</sub> = 0 V, f = 1.0 MHz,<br>V <sub>DS</sub> = 15 V | | | 427 | | pF | | Output Capacitance | Coss | | | | 51 | | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 32 | | | | Total Gate Charge | $Q_{G(TOT)}$ | | | | 5.4 | 6.5 | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V},$ $I_{D} = 2.0 \text{ A}$ | | | 0.5 | | | | Gate-to-Source Charge | $Q_GS$ | | | | 0.8 | | | | Gate-to-Drain Charge | $Q_GD$ | | | | 1.24 | | | | Gate Resistance | $R_{G}$ | | | | 0.37 | | Ω | | SWITCHING CHARACTERISTICS (No | ote 6) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 4.8 | | ns | | Rise Time | t <sub>r</sub> | $V_{GS} = 4.5 \text{ V}, V_{DD} =$ | 15 V, | | 11.8 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $I_D = 2.0 \text{ A}, R_G = 2.0 \Omega$ | | | 14.2 | | | | Fall Time | t <sub>f</sub> | | | | 1.7 | | | | DRAIN-SOURCE DIODE CHARACTE | RISTICS | | | | | | | | Forward Recovery Voltage V <sub>SD</sub> | $V_{SD}$ | V <sub>GS</sub> = 0 V, IS = 2.0 A | $T_J = 25^{\circ}C$ | | 0.78 | 1.2 | | | | | | T <sub>J</sub> = 125°C | | 0.62 | | V | | Reverse Recovery Time | t <sub>RR</sub> | $V_{GS} = 0 \text{ V, } d_{ISD}/d_t = 100 \text{ A/}\mu\text{s,}$ $I_S = 2.0 \text{ A}$ | | | 10.5 | | | | Charge Time | t <sub>a</sub> | | | | 7.6 | | ns | | Discharge Time | t <sub>b</sub> | | | | 2.9 | | | | Reverse Recovery Time | $Q_{RR}$ | | | | 5.0 | | nC | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. # TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On–Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Drain Current Figure 4. On–Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current versus Voltage # TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 7. Capacitance Variation Figure 8. Gate-To-Source and Drain-To-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 10. Diode Forward Voltage versus Current Figure 11. Maximum Rated Forward Biased Safe Operating Area # TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 12. Thermal Response # **PACKAGE DIMENSIONS** WDFN6, 2x2 CASE 506AN-01 ISSUE B #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - CONTROLLING DIMENSION: MILLIMETERS DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN - 0.15 AND 0.20mm FROM TERMINAL. 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 0.70 | 0.80 | | | | A1 | 0.00 | 0.05 | | | | A3 | 0.20 REF | | | | | b | 0.25 | 0.35 | | | | D | 2.00 BSC | | | | | D2 | 0.57 0.77 | | | | | E | 2.00 BSC | | | | | E2 | 0.90 | 1.10 | | | | е | 0.65 BSC | | | | | K | 0.25 REF | | | | | L | 0.20 0.30 | | | | | J | 0.15 REF | | | | # SOLDERMASK DEFINED MOUNTING FOOTPRINT\* \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. $\mu Cool$ is a trademark of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** # LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.