# 3.3V/2.5V/1.8V LVCMOS **Low Skew Fanout Buffer Family** ## Description The NB3V110xC are a modular, high-performance, low-skew, general purpose LVCMOS clock buffer family. The family of devices is designed with a modular approach. Four different fan-out variations, 1:2, 1:3, 1:4, 1:6 and 1:8, are available. All of the devices are pin compatible to each other for easy handling. All family members share the same high performing characteristics like low additive jitter, low skew, and wide operating temperature range. The NB3V110xC supports an asynchronous output enable control (OE) which switches the outputs into a low state when OE is low. The NB3V110xC devices operate in a 3.3 V, 2.5 V and 1.8 V environment and are characterized for operation from -40°C to 105°C. #### **Features** - Operating Temperature Range: -40°C to 105°C - High-Performance 1:2, 1:3, 1:4, 1:6, 1:8 LVCMOS Clock Buffer - Available in 8-, 14-, 16-Pin TSSOP and WDFN8 Packages - Very Low Output–to–Output Skew < 50 ps - Very Low Additive Jitter < 200 fs - Supply Voltage: 3.3 V, 2.5 V or 1.8 V - $f_{max} = 250 \text{ MHz for } 3.3 \text{ V}; f_{max} = 180 \text{ MHz for } 2.5 \text{ V};$ $f_{max} = 133 \text{ MHz for } 1.8 \text{ V}$ - These Devices are Pb-Free and are RoHS Compliant #### ON Semiconductor® #### www.onsemi.com TSSOP-8 **DT SUFFIX CASE 948S** TSSOP-14 **DT SUFFIX CASE 948G** TSSOP-16 **DT SUFFIX CASE 948F** **WDFN8, 2x2 MT SUFFIX CASE 511AT** #### **MARKING DIAGRAMS** TSSOP-8 TSSOP-14 TSSOP-16 #### WDFN8 = Assembly Location M = Date Code = Wafer Lot 1 = Year = Work Week = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering, marking and shipping information on page 9 of this data sheet. Figure 1. Pin Configuration **Table 1. PIN DESCRIPTION** | | LVCMOS Clock<br>Input | LVCMOS Clock<br>Output Enable | LVCMOS Clock Output | Device<br>Supply Voltage | Device<br>Ground | |-----------|-----------------------|-------------------------------|----------------------------|--------------------------|------------------| | Devices | CLKIN | OE | Q0, Q1, Q7 | VDD | GND | | NB3V1102C | 1 | 2 | 3, 8 | 6 | 4 | | NB3V1103C | 1 | 2 | 3, 8, 5 | 6 | 4 | | NB3V1104C | 1 | 2 | 3, 8, 5, 7 | 6 | 4 | | NB3V1106C | 1 | 2 | 3, 14, 11, 13, 6, 9 | 5, 8, 12 | 4, 7, 10 | | NB3V1108C | 1 | 2 | 3, 16, 13, 15, 6, 11, 8, 9 | 5, 10, 14 | 4, 7, 12 | NOTE: Pins not mentioned in the table are NC. **Table 2. OUTPUT LOGIC TABLE** | INP | OUTPUTS | | |-------|---------|----| | CLKIN | OE | Qn | | X | L | L | | L | Н | L | | Н | Н | Н | **Table 3. ATTRIBUTES** | | Characteristic | Value | Unit | |-------------------------|----------------------------------------------------------------------------------------------------------------------|---------|--------| | ESD Protection | Human Body Model (HBM) per ANSI/ESDA/JEDEC JS-001-2014<br>Charged Device Model (CDM) per ANSI/ESDA/JEDEC JS-002-2014 | | V<br>V | | Moisture Sensitivity, I | ndefinite Time Out of Dry Pack (Note 1) | Level 1 | - | | Meets or exceeds JE | DEC Spec JESD78D (LU) IC Latchup Test | | | <sup>1.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with a large copper heat spreader (20 mm<sup>2</sup>, 2 oz.) ## Table 4. ABSOLUTE MAXIMUM RATINGS (Note 2) # Over operating free-air temperature range (unless otherwise noted) | Symbol | Condition | | Value | Unit | |-------------------|-------------------------------------------|----------|-------------------------------|------| | $V_{DD}$ | Supply Voltage Range | | -0.5 to 4.6 | V | | V <sub>IN</sub> | Input Voltage Range (Note 3) | | -0.5 to V <sub>DD</sub> + 0.5 | V | | Vo | Output Voltage Range (Note 3) | | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>IN</sub> | Input Current | | ±20 | mA | | I <sub>O</sub> | Continuous Output Current | | ±50 | mA | | $\theta_{\sf JA}$ | TSSOP-14 | TSSOP-8 | 151.2* | °C/W | | | | TSSOP-14 | 104* | | | | | T000D 40 | 32* | 1 | | | | TSSOP-16 | 110** | | | | | WDFN8 | 190** | | | $\theta_{\sf JC}$ | Thermal Resistance (Junction–to–Case top) | TSSOP-8 | 35 | °C/W | | | | TSSOP-14 | 8.6 | | | | | TSSOP-16 | 10 | | | | | WDFN8 | 10 | | | TJ | Maximum Junction Temperature | | 125 | °C | | T <sub>STG</sub> | Storage Temperature Range | | -65 to 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceed should not be assumed, damage may occur and reliability may be affected. 2. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with a large copper heat spreader (20 mm², 2 oz.) 3. For additional information, see Application Note AND8003/D. \*JEDEC51.7 four layer PCB with 100 sqmm, 2 oz with two 80x80x1oz ground planes. \*\*JEDEC51.3 two layer PCB with 100 sqmm, 2 oz. # **Table 5. RECOMMENDED OPERATING CONDITIONS** Over operating free-air temperature range (unless otherwise noted) | Symbol | Condition | Condition | | | Max | Unit | |---------------------------------|--------------------------------|--------------------------------------------|--------------------------|--------------------|--------------------------|------| | $V_{DD}$ | Supply voltage range | 3.3 V supply | 3.0 | 3.3 | 3.6 | V | | | | 2.5 V supply | 2.3 | 2.5 | 2.7 | | | | | 1.8 V supply | 1.71 | 1.8 | 1.89 | | | $V_{IL}$ | Low-level input voltage | V <sub>DD</sub> = 3.0 V to 3.6 V | | | V <sub>DD</sub> /2 - 600 | mV | | | | V <sub>DD</sub> = 2.3 V to 2.7 V | | | V <sub>DD</sub> /2 - 400 | | | | | V <sub>DD</sub> = 1.71 V to 1.89 V | | | $0.3xV_{DD}$ | V | | $V_{IH}$ | High-level input voltage | V <sub>DD</sub> = 3.0 V to 3.6 V | V <sub>DD</sub> /2 + 600 | | | mV | | | | V <sub>DD</sub> = 2.3 V to 2.7 V | V <sub>DD</sub> /2 + 400 | | | | | | | V <sub>DD</sub> = 1.71 V to 1.89 V | $0.7xV_{DD}$ | | | V | | $V_{th}$ | Input threshold voltage | V <sub>DD</sub> = 2.3 V to 3.6 V | V <sub>DD</sub> /2 | | | V | | | | V <sub>DD</sub> = 1.71 V to 1.89 V | 1 | V <sub>DD</sub> /2 | | V | | t <sub>r</sub> / t <sub>f</sub> | Input slew rate (Note 4) | | 1 | | 4 | V/ns | | t <sub>w</sub> | Minimum pulse width at CLKIN | V <sub>DD</sub> = 3.0 V to 3.6 V | 1.8 | | | ns | | | | $V_{DD} = 2.3 \text{ V to } 2.7 \text{ V}$ | 2.75 | | | | | | | V <sub>DD</sub> = 1.71 V to 1.89 V | 3.75 | | | | | fclk | LVCMOS clock Input Frequency | V <sub>DD</sub> = 3.0 V to 3.6 V | DC | | 250 | MHz | | | | V <sub>DD</sub> = 2.3 V to 2.7 V | DC | | 180 | | | | | V <sub>DD</sub> = 1.71 V to 1.89 V | DC | | 133 | | | T <sub>A</sub> | Operating free-air temperature | <u> </u> | -40 | | 105 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. <sup>4.</sup> Guaranteed by Design. Table 6. DEVICE CHARACTERISTICS Over recommended operating free-air temperature range (unless otherwise noted) (Note 5) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | OVERALL F | ARAMETERS FOR ALL VERSIONS | | • | • | • | • | | I <sub>DD</sub> | Static device current | OE = $V_{DD}$ ; CLKIN = 0 V or $V_{DD}$ ; $I_{O}$ = 0 mA; $V_{DD}$ = 3.6 V | : | | 0.2 | mA | | | | OE = $V_{DD}$ ; CLKIN = 0 V or $V_{DD}$ ; $I_O$ = 0 mA; $V_{DD}$ = 2.7 V | : | | 0.2 | | | | | OE = $V_{DD}$ ; CLKIN = 0 V or $V_{DD}$ ; $I_{O}$ = 0 mA; $V_{DD}$ = 1.89 V | : | | 0.2 | | | I <sub>PD</sub> | Power down current | OE = 0 V; CLKIN = 0 V or $V_{DD}$ ; $I_{O}$ = 0 mA; $V_{DD}$ = 3.6 V, 2.7 V or 1.89 V (For 1102C, 1103C, 1104C) | | | 60 | μΑ | | | | OE = 0 V; CLKIN = 0 V or V <sub>DD</sub> ; I <sub>O</sub> = 0 mA; V <sub>DD</sub> = 3.6 V, 2.7 V or 1.89 V (For 1106C, 1108C) | | | 75 | | | $C_PD$ | Power dissipation capacitance per out- | V <sub>DD</sub> = 3.3 V; f = 10 MHz | | 9 | | pF | | | put (Note 6) | V <sub>DD</sub> = 2.5 V; f = 10 MHz | | 9 | | | | | | V <sub>DD</sub> = 1.8 V; f = 10 MHz | | 9 | | | | I <sub>I</sub> | Input leakage current at OE | $V_1 = 0 \text{ V or } V_{DD}, V_{DD} = 3.6 \text{ V or } 2.7 \text{ V}$ | | | ± 8 | μΑ | | | Input leakage current at CLKIN | ] | | | ± 8 | | | | Input leakage current at OE, CLKIN | $V_{I} = 0 \text{ V or } V_{DD}, V_{DD} = 1.89 \text{ V}$ | | | ± 8 | | | R <sub>OUT</sub> | Output impedance | $V_{DD} = 3.3 \text{ V}$ | | 40 | | Ω | | | | $V_{DD} = 2.5 \text{ V}$ | | 45 | | | | | | V <sub>DD</sub> = 1.8 V | | 60 | | | | f <sub>OUT</sub> | Output frequency | V <sub>DD</sub> = 3.0 V to 3.6 V | DC | | 250 | MHz | | | | V <sub>DD</sub> = 2.3 V to 2.7 V | DC | | 180 | | | | | V <sub>DD</sub> = 1.71 V to 1.89 V | DC | | 133 | | | OUTPUT PA | RAMETERS FOR $V_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | | | V <sub>OH</sub> | High-level output voltage | $V_{DD} = 3 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 2.9 | | | V | | | | $V_{DD} = 3 \text{ V, } I_{OH} = -8 \text{ mA}$ | 2.5 | | | | | | | $V_{DD} = 3 \text{ V, } I_{OH} = -12 \text{ mA}$ | 2.2 | | | | | V <sub>OL</sub> | Low-level output voltage | $V_{DD} = 3 \text{ V}, I_{OL} = 0.1 \text{ mA}$ | | | 0.1 | V | | | | $V_{DD} = 3 \text{ V, } I_{OL} = 8 \text{ mA}$ | | | 0.5 | | | | | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 12 mA | | | 0.8 | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay (Note 7) | CLKIN to Qn | 0.8 | | 2.0 | ns | | t <sub>sk(o)</sub> | Output skew (Note 7) | Equal load of each output 85°C | | | 50 | ps | | | | Equal load of each output 105°C | | | 60 | | | t <sub>r</sub> /t <sub>f</sub> | Rise and fall time | 20%–80% (V <sub>OH</sub> – V <sub>OL</sub> ) | 0.12 | | 0.8 | ns | | t <sub>DIS</sub> | Output disable time (Note 7) | OE to Qn | | | 6 | ns | | t <sub>EN</sub> | Output enable time (Note 7) | OE to Qn | | | 6 | ns | | t <sub>sk(p)</sub> | Pulse skew; tplH(Qn) - tpHL(Qn) (Note 8) | To be measured with input duty cycle of 50% | | | 180 | ps | | t <sub>sk(pp)</sub> | Part-to-part skew | Under equal operating conditions for two parts | | | 0.5 | ns | | Τ <sub>jit(φ)</sub> | Additive jitter rms | 12 kHz20 MHz f <sub>OUT</sub> = 100 MHz | | | 100 | fs | | | | 12 kHz20 MHz f <sub>OUT</sub> = 156.25 MHz | 1 | | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product <sup>7.</sup> With rail to rail input clock. <sup>8.</sup> $t_{sk(p)}$ depends on output rise– and fall–time $(t_r/t_f)$ . The output duty–cycle can be calculated: odc = $(t_{w(OUT)} \pm t_{sk(p)})/t_{period}$ ; $t_{w(OUT)}$ is pulse–width of ideal output waveform and tperiod is $1/t_{OUT}$ . ### Table 7. DEVICE CHARACTERISTICS (continued) Over recommended operating free-air temperature range (unless otherwise noted) (Note 5) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------------------------|-----------------------------------------------------|----------------------|-----|----------------------|------| | OUTPUT PA | RAMETERS FOR V <sub>DD</sub> = 2.5 V ± 0.2 | 2 V | | | ·• | | | V <sub>OH</sub> | High-level output voltage | $V_{DD} = 2.3 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 2.2 | | | V | | | | $V_{DD} = 2.3 \text{ V}, I_{OH} = -8 \text{ mA}$ | 1.7 | | | | | V <sub>OL</sub> | Low-level output voltage | V <sub>DD</sub> = 2.3 V, I <sub>OL</sub> = 0.1 mA | | | 0.1 | V | | | | $V_{DD} = 2.3 \text{ V}, I_{OL} = 8 \text{ mA}$ | | | 0.5 | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay (Note 10) | CLKIN to Qn | | 1.8 | | ns | | t <sub>sk(o)</sub> | Output skew (Note 10) | Equal load of each output 85°C | | | 50 | ps | | | | Equal load of each output 105°C | | | 60 | | | t <sub>r</sub> /t <sub>f</sub> | Rise and fall time | 20%–80% (V <sub>OH</sub> – V <sub>OL</sub> ) | 0.12 | | 1.2 | ns | | t <sub>DIS</sub> | Output disable time (Note 10) | OE to Qn | | | 10 | ns | | t <sub>EN</sub> | Output enable time (Note 10) | OE to Qn | | | 10 | ns | | t <sub>sk(p)</sub> | Pulse skew ; <sup>t</sup> PLH(Qn) — tPHL(Qn) (Note 9) | To be measured with input duty cycle of 50% | | | 220 | ps | | t <sub>sk(pp)</sub> | Part-to-part skew | Under equal operating conditions for two parts | | | 1.2 | ns | | tjit <sub>(φ)</sub> | Additive jitter rms | 12 kHz20 MHz f <sub>OUT</sub> = 100 MHz | | | 150 | fs | | | | 12 kHz20 MHz f <sub>OUT</sub> = 156.25 MHz | | | 100 | | | OUTPUT PA | RAMETERS FOR V <sub>DD</sub> = 1.8 V ± 5% | 6 | | | | | | V <sub>OH</sub> | High-level output voltage | $V_{DD} = 1.71 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 1.6 | | | V | | | | $V_{DD} = 1.71 \text{ V}, I_{OH} = -4 \text{ mA}$ | 0.75xV <sub>DD</sub> | | | | | V <sub>OL</sub> | Low-level output voltage | V <sub>DD</sub> = 1.71 V, I <sub>OL</sub> = 0.1 mA | | | 0.1 | V | | | | V <sub>DD</sub> = 1.71 V, I <sub>OL</sub> = 4 mA | | | 0.25xV <sub>DD</sub> | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay (Note 10) | CLKIN to Qn | 1.8 | | 3.5 | ns | | t <sub>sk(o)</sub> | Output skew (Note 10) | Equal load of each output | | | 75 | ps | | t <sub>r</sub> /t <sub>f</sub> | Rise and fall time | 20%–80% (V <sub>OH</sub> – V <sub>OL</sub> ) | 0.17 | | 1.2 | ns | | t <sub>DIS</sub> | Output disable time (Note 10) | OE to Qn | | | 10 | ns | | t <sub>EN</sub> | Output enable time (Note 10) | OE to Qn | | | 10 | ns | | t <sub>sk(p)</sub> | Pulse skew ; <sup>t</sup> PLH(Qn) — tPHL(Qn) (Note 9) | To be measured with input duty cycle of 50% | | | 450 | ps | | t <sub>sk(pp)</sub> | Part-to-part skew | Under equal operating conditions for two parts | | | 1.2 | ns | | tjit <sub>(φ)</sub> | Additive jitter rms | 12 kHz20 MHz, f <sub>OUT</sub> = 100 MHz | | | 200 | fs | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 9. $t_{sk(p)}$ depends on output rise- and fall-time $(t_r/t_f)$ . The output duty-cycle can be calculated: odc = $(t_{w(OUT)} \pm t_{sk(p)})/t_{period}$ ; $t_{w(OUT)}$ is pulse–width of ideal output waveform and tperiod is 1/f<sub>OUT</sub>. 10. With rail to rail input clock. #### PARAMETERS MEASUREMENT INFORMATION Figure 2. Test Load Circuit Figure 3. Application Load with 50 $\Omega$ Line Termination Figure 4. Application Load with Series Line Termination Figure 5. $t_{\text{DIS}}$ and $t_{\text{EN}}$ for Disable Low Figure 6. Output Skew t<sub>Sk(o)</sub> Figure 7. Pulse Skew $t_{sk(p)}$ and Propagation Delay $t_{PLH}/t_{PHL}$ Figure 8. Rise/Fall Times t<sub>r</sub> /t<sub>f</sub> Figure 9. Typical NB3V110xC Phase Noise Plot at f<sub>Carrier</sub> = 100 MHz, V<sub>DD</sub> = 3.3 V, 25°C The above phase noise data was captured using Agilent E5052A/B. The data displays the input phase noise and output phase noise used to calculate the additive phase jitter at a specified integration range. The additive RMS phase jitter contributed by the device (integrated between 12 kHz and 20 MHz) is 55.94 fs. The additive RMS phase jitter performance of the fan out buffer is highly dependent on the phase noise of the input source. To obtain the most precise additive phase noise measurement, it is vital that the source phase noise be notably lower than that of the DUT. If the phase noise of the source is greater than the noise floor of the device under test, the source noise will dominate the additive phase jitter calculation and lead to an incorrect negative result for the additive phase noise within the integration range. The Figure above is a good example of the NB3V110xC source generator phase noise having a significantly lower floor than the DUT and results in an additive phase jitter of 55.94 fs. Additive RMS phase jitter = $$\sqrt{\text{RMS phase jitter of output}^2 - \text{RMS phase jitter of input}^2}$$ 55.94 fs = $\sqrt{66.92 \text{ fs}^2 - 36.72 \text{ fs}^2}$ Figure 10. Typical NB3V110xC Phase Noise Plot at f<sub>Carrier</sub> = 156.25 MHz, V<sub>CC</sub> = 3.3 V V, 25°C The additive RMS phase jitter contributed by the device (integrated between 12 kHz and 20 MHz) is 46.11 fs. Additive RMS phase jitter = $$\sqrt{\text{RMS}}$$ phase jitter of output<sup>2</sup> – RMS phase jitter of input<sup>2</sup> 46.11 fs = $\sqrt{51.76}$ fs<sup>2</sup> – 23.5 fs<sup>2</sup> Figures 9 and 10 were created with measured data from Agilent–E5052A/B Signal Source Analyzer using ON Semiconductor Phase Noise Explorer web tool. This free application enables an interactive environment for advanced phase noise and jitter analysis of timing devices and clock tree designs. To see the performance of NB3V110xC beyond conditions outlined in this datasheet, please visit the ON Semiconductor <u>Green Point Design Tools</u> homepage. **Table 8. ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |----------------|-----------|-----------------------|-----------------------| | NB3V1102CDTR2G | 102 | | | | NB3V1103CDTR2G | 103 | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel | | NB3V1104CDTR2G | 104 | (1.2.1.00) | | | NB3V1102CMTTBG | 02 | WDFN8 | 0000 / Tara - 0 David | | NB3V1104CMTTBG | 04 | (Pb-Free) | 3000 / Tape & Reel | | NB3V1106CDTR2G | 1106<br>V | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel | | NB3V1108CDTR2G | 1108<br>V | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. NOTE: Please contact your ON Semiconductor sales representative for availability of parts in tube. #### **PACKAGE DIMENSIONS** #### TSSOP-8 **CASE 948S** ISSUE C **DETAIL E** #### NOTES: - (OTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 - (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) - PRO HUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W-. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 2.90 | 3.10 | 0.114 | 0.122 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.10 | | 0.043 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.70 | 0.020 | 0.028 | | G | 0.65 | BSC | 0.026 BSC | | | 7 | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 | | | M | 0° | 8° | 0° | 8° | #### PACKAGE DIMENSIONS #### TSSOP-14 CASE 948G **ISSUE B** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - MAXIMUM MAIERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W-. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | Κ | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | Т | 6.40 | BSC | 0.252 | BSC | | М | 0 ° | 8 ° | 0 ° | 8 ° | ### **SOLDERING FOOTPRINT\*** #### PACKAGE DIMENSIONS #### TSSOP-16 CASE 948F **ISSUE B** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | | 0.252 BSC | | | М | 0° | 8° | 0° | 8° | ## **SOLDERING FOOTPRINT** #### PACKAGE DIMENSIONS WDFN8 2x2, 0.5P CASE 511AT # **ISSUE O** В PIN ONE REFERENCE **DETAIL A** ALTERNATE TERMINAL CONSTRUCTIONS 2X 🗀 0.10 С SEATING С **DETAIL B** ALTERNATE CONSTRUCTIONS #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M. 1994. - CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL TIP. | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN | MAX | | | Α | 0.70 | 0.80 | | | A1 | 0.00 | 0.05 | | | A3 | 0.20 REF | | | | b | 0.20 | 0.30 | | | D | 2.00 | BSC | | | E | 2.00 | BSC | | | е | 0.50 | BSC | | | L | 0.40 | 0.60 | | | L1 | | 0.15 | | | L2 | 0.50 | 0.70 | | #### RECOMMENDED **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT 0.10 C С 0.05 8X \( \triangle \) 0.05 \( \triangle \) C TOP VIEW DETAIL B SIDE VIEW **BOTTOM VIEW** e/2 Α1 **DETAIL A** 8X h Ф С Α С 0.05 В 0.10 Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative