# Noninverting Buffer / CMOS Logic Level Shifter # with LSTTL-Compatible Inputs The MC74VHCT50A is a hex noninverting buffer fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The internal circuit is composed of three stages, including a buffered output which provides high noise immunity and stable output. The device input is compatible with TTL-type input thresholds and the output has a full 5 V CMOS level output swing. The input protection circuitry on this device allows overvoltage tolerance on the input, allowing the device to be used as a logic-level translator from 3.0 V CMOS logic to 5.0 V CMOS Logic or from 1.8 V CMOS logic to 3.0 V CMOS Logic while operating at the high-voltage power supply. The MC74VHCT50A input structure provides protection when voltages up to 7 V are applied, regardless of the supply voltage. This allows the MC74VHCT50A to be used to interface 5 V circuits to 3 V circuits. The output structures also provide protection when $V_{CC}=0$ V. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc. - High Speed: $t_{PD} = 3.5 \text{ ns (Typ)}$ at $V_{CC} = 5 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2 \mu A$ (Max) at $T_A = 25^{\circ}C$ - TTL–Compatible Inputs: $V_{IL} = 0.8 \text{ V}$ ; $V_{IH} = 2.0 \text{ V}$ - CMOS–Compatible Outputs: $V_{OH} > 0.8 V_{CC}$ ; $V_{OL} < 0.1 V_{CC}$ @Load - Power Down Protection Provided on Inputs and Outputs - Pb-Free Packages are Available #### LOGIC SYMBOL #### ON Semiconductor® http://onsemi.com 14-LEAD SOIC D SUFFIX CASE 751A 14-LEAD TSSOP DT SUFFIX CASE 948G 14-LEAD SOIC EIAJ M SUFFIX CASE 965 # PIN CONNECTION AND MARKING DIAGRAM (Top View) For detailed package marking information, see the Marking Diagram section on page 4 of this data sheet. #### **FUNCTION TABLE** | A Input | Y Output | |---------|----------| | L | L | | Н | Н | #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-----------------------|---------------------------------------------------------------------------------------------------------|---------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | $-0.5 \le V_{I} \le +7.0$ | V | | V <sub>OUT</sub> | DC Output Voltage Output in HIGH or LOW State (Note 1) | $-0.5 \le V_{O} \le +7.0$ | V | | I <sub>IK</sub> | DC Input Diode Current | -20 | mA | | I <sub>OK</sub> | DC Output Diode Current | ±20 | mA | | I <sub>O</sub> | DC Output Source/Sink Current | ±25 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | ±50 | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds | 260 | °C | | TJ | Junction Temperature under Bias | + 150 | °C | | $\theta_{JA}$ | Thermal Resistance SOIC TSSOP | 125<br>170 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air SOIC TSSOP | 500<br>450 | mW | | V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Note 2) Machine Model (Note 3) Charged Device Model (Note 4) | > 2000<br>> 200<br>2000 | V | | I <sub>Latch-Up</sub> | Latch–Up Performance Above V <sub>CC</sub> and Below GND at 85°C (Note 5) | ±300 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - I<sub>O</sub> absolute maximum rating must be observed. Tested to EIA/JESD22-A114-A. - 3. Tested to EIA/JESD22-A115-A. - Tested to JESD22-C101-A. Tested to EIA/JESD78. #### **RECOMMENDED OPERATING CONDITIONS** | Characteristics | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------|---------------------------------|------------|------------------------|------| | DC Supply Voltage | V <sub>CC</sub> | 2.0 | 5.5 | V | | DC Input Voltage | V <sub>IN</sub> | 0.0 | 5.5 | V | | DC Output Voltage V <sub>CC</sub> = 0 High or Low State | V <sub>OUT</sub> | 0.0<br>0.0 | 5.5<br>V <sub>CC</sub> | V | | Operating Temperature Range | T <sub>A</sub> | -55 | +125 | °C | | Input Rise and Fall Time $V_{CC}$ = 3.3 V $\pm$ 0.3 V $V_{CC}$ = 5.0 V $\pm$ 0.5 V | t <sub>r</sub> , t <sub>f</sub> | 0<br>0 | 100<br>20 | ns/V | \*Includes all probe and jig capacitance Figure 2. Test Circuit #### DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> | 1 | Γ <sub>A</sub> = 25°( | С | $T_A \le 85^{\circ}C$ | | T <sub>A</sub> ≤ 125°C | | | |------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------|-------------------|-----------------------|--------------------|-----------------------|--------------------|------------------------|--------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High–Level<br>Input Voltage | | 3.0<br>4.5<br>5.5 | 1.2<br>2.0<br>2.0 | | | 1.2<br>2.0<br>2.0 | | 1.2<br>2.0<br>2.0 | | V | | V <sub>IL</sub> | Maximum Low–Level<br>Input Voltage | | 3.0<br>4.5<br>5.5 | | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | V | | V <sub>OH</sub> Minimum High-Level<br>Output Voltage | | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$ | 3.0<br>4.5 | 2.9<br>4.4 | 3.0<br>4.5 | | 2.9<br>4.4 | | 2.9<br>4.4 | | V | | $V_{IN} = V_{IH}$ or $V_{IL}$ | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OH} = -4$ mA<br>$I_{OH} = -8$ mA | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | V | | | V <sub>OL</sub> | Maximum Low–Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu A$ | 3.0<br>4.5 | | 0.0<br>0.0 | 0.1<br>0.1 | | 0.1<br>0.1 | | 0.1<br>0.1 | V | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | V | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to<br>5.5 | | | ±0.1 | | ±1.0 | | ±1.0 | μА | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ or GND | 5.5 | | | 2.0 | | 20 | | 40 | μΑ | | I <sub>CCT</sub> | Quiescent Supply<br>Current | Input: V <sub>IN</sub> = 3.4 V | 5.5 | | | 1.35 | | 1.50 | | 1.65 | mA | | I <sub>OFF</sub> | Output Leakage<br>Current | V <sub>OUT</sub> = 5.5 V | 0.0 | | | 0.5 | | 5.0 | | 10 | μΑ | #### AC ELECTRICAL CHARACTERISTICS ( $C_{load} = 50 \text{ pF}$ , Input $t_f = t_f = 3.0 \text{ns}$ ) | | | | | 7 | Γ <sub>A</sub> = 25°( | | T <sub>A</sub> ≤ | 85°C | <b>T</b> <sub>A</sub> ≤ 1 | 125°C | | |----------------------------------------|----------------------------------|------------------------------------------------|------------------------------------------------|------------|-----------------------|-------------|------------------|-------------|---------------------------|-------|------| | Symbol | Parameter | Test Condi | tions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propogation Delay, | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | $C_L = 15 \text{ pF}$<br>$C_L = 50 \text{ pF}$ | | 5.5<br>8.0 | 7.9<br>11.4 | 1.0<br>1.0 | 9.5<br>13.0 | | | ns | | Input A to Y | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | $C_L = 15 \text{ pF}$<br>$C_L = 50 \text{ pF}$ | | 6.2<br>7.0 | 7.5<br>8.5 | | 8.5<br>9.5 | | 9.5<br>10.5 | | | | C <sub>IN</sub> | Maximum Input<br>Capacitance | | | | 5 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|----------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 6) | 15 | pF | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>. C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. ### **NOISE CHARACTERISTICS** (Input $t_f = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V) | | | T <sub>A</sub> = | 25°C | | |------------------|----------------------------------------------|------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.8 | 1.0 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.8 | -1.0 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 2.0 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 0.8 | V | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|------------------------|-----------------------| | MC74VHCT50AD | SOIC-14 | 55 Units / Rail | | MC74VHCT50ADG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC74VHCT50ADR2 | SOIC-14 | 2500 / Tape & Reel | | MC74VHCT50ADR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | MC74VHCT50ADT | TSSOP-14 | 96 Units / Rail | | MC74VHCT50ADTG | TSSOP-14<br>(Pb-Free) | 96 Units / Rail | | MC74VHCT50ADTR2 | TSSOP-14 | 2500 / Tape & Reel | | MC74VHCT50ADTR2G | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel | | MC74VHCT50AM | SOIC EIAJ | 50 Units / Rail | | MC74VHCT50AMG | SOIC EIAJ<br>(Pb-Free) | 50 Units / Rail | | MC74VHCT50AMEL | SOIC EIAJ | 2000 / Tape & Reel | | MC74VHCT50AMELG | SOIC EIAJ<br>(Pb-Free) | 2000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **MARKING DIAGRAMS** (Top View) <sup>\*</sup>See Applications Note #AND8004/D for date code and traceability information. WW, W = Work Week G or ■ = Pb-Free Package #### **PACKAGE DIMENSIONS** #### **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751A-03 ISSUE G - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | INDUCTION OF THE CONTROL CONT | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-----------|-------|--|--| | | MILLIN | IETERS | RS INCHES | | | | | DIM | MIN | MAX | MIN | MAX | | | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | | G | 1.27 | BSC | 0.050 BSC | | | | | ۲ | 0.19 | 0.25 | 0.008 | 0.009 | | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | | M | 0 ° | 7° | 0 ° | 7° | | | | Р | 5.80 | 6.20 | 0.228 | 0.244 | | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | | #### **SOLDERING FOOTPRINT** #### **PACKAGE DIMENSIONS** #### **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948G-01 **ISSUE B** #### NOTES: - DTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE - DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL - CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE PETERMINED AT DATUM PLANE W|-. | ᄔ | KMINEL | <del>) AL DA</del> | HUM PL | <del>ANE -VV</del> | | |-----|--------|--------------------|-----------|--------------------|--| | | MILLIN | IETERS | INCHES | | | | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | | 0.252 | BSC | | | M | 0° | 8 ° | 0 ° | 8 ° | | #### **SOLDERING FOOTPRINT** #### PACKAGE DIMENSIONS #### **M SUFFIX** PLASTIC SOIC EIAJ PACKAGE CASE 965-01 ISSUE A #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI DIMENSIONING AND TOLERANCING PER A Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - MOLD FLASH OR PROTRUSION. MILLIMETER. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - (U.U.D) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD | | , | , | | | | |----------------|--------|-----------------|-----------|-------|--| | | MILLIN | MILLIMETERS INC | | | | | DIM | MIN | MAX | MIN | MAX | | | Α | | 2.05 | | 0.081 | | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | | b | 0.35 | 0.50 | 0.014 | 0.020 | | | C | 0.10 | 0.20 | 0.004 | 0.008 | | | D | 9.90 | 10.50 | 0.390 | 0.413 | | | Ε | 5.10 | 5.45 | 0.201 | 0.215 | | | е | 1.27 | BSC | 0.050 BSC | | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | | 0.50 | 0.50 | 0.85 | 0.020 | 0.033 | | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | | M | 0 ° | 10° | 0 ° | 10° | | | Q1 | 0.70 | 0.90 | 0.028 | 0.035 | | | Z | | 1.42 | | 0.056 | | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163. Denver. Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative