# **Hex Inverter**

The MC14069UB hex inverter is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. These inverters find primary use where low power dissipation and/or high noise immunity is desired. Each of the six inverters is a single stage to minimize propagation delays.

### **Features**

- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range
- Triple Diode Protection on All Inputs
- Pin-for-Pin Replacement for CD4069UB
- Meets JEDEC UB Specifications
- Pb-Free Packages are Available

## MAXIMUM RATINGS (Voltages Referenced to VSS)

| Symbol                             | Parameter                                         | Value                         | Unit |
|------------------------------------|---------------------------------------------------|-------------------------------|------|
| $V_{DD}$                           | DC Supply Voltage Range                           | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)   | -0.5 to V <sub>DD</sub> + 0.5 | ٧    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                         | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                         | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8-Second Soldering)          | 260                           | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Temperature Derating:

Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



# ON Semiconductor®

http://onsemi.com

MARKING DIAGRAMS



PDIP-14 P SUFFIX CASE 646





SOIC-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G





SOEIAJ-14 F SUFFIX CASE 965



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year

WW, W = Work Week
G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

1



Figure 1. Pin Assignment



Figure 3. Logic Diagram

Figure 2. Circuit Schematic



Figure 4. Switching Time Test Circuit and Waveforms

## **ORDERING INFORMATION**

| Device         | Package                | Shipping <sup>†</sup>      |  |
|----------------|------------------------|----------------------------|--|
| MC14069UBCP    | PDIP-14                | 25 Units / Tape & Ammo Box |  |
| MC14069UBCPG   | PDIP-14<br>(Pb-Free)   |                            |  |
| MC14069UBD     | SOIC-14                |                            |  |
| MC14069UBDG    | SOIC-14<br>(Pb-Free)   | 55 Units / Rail            |  |
| MC14069UBDR2   | SOIC-14                |                            |  |
| MC14069UBDR2G  | SOIC-14<br>(Pb-Free)   | 2500 Units / Tape & Reel   |  |
| MC14069UBDTR2  | TSSOP-14*              |                            |  |
| MC14069UBDTR2G | TSSOP-14*              | 1                          |  |
| MC14069UBFEL   | SOEIAJ-14              | 2000 Units / Tape & Reel   |  |
| MC14069UBFELG  | SOEIAJ-14<br>(Pb-Free) |                            |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>This package is inherently Pb-Free.

# **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                                                                           |                                                 | Symbo                                  | V <sub>DD</sub>        | - 5                               | 5°C                  |                                   | 25°C                                      |                      | 12                                | 5°C                  |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characterist                                                                                                                                                                                              | ic                                              | I                                      | Vdc                    | Min                               | Max                  | Min                               | Typ <sup>(2)</sup>                        | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub>                                                                                                                                                       | "0" Level                                       | V <sub>OL</sub>                        | 5.0<br>10<br>15        | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0<br>0<br>0                               | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0                                                                                                                                                                                       | "1" Level                                       | V <sub>OH</sub>                        | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                           | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 Vdc)<br>(V <sub>O</sub> = 9.0 Vdc)<br>(V <sub>O</sub> = 13.5 Vdc)                                                                                                  | "0" Level                                       | V <sub>IL</sub>                        | 5.0<br>10<br>15        | -<br>-<br>-                       | 1.0<br>2.0<br>2.5    | -<br>-<br>-                       | 2.25<br>4.50<br>6.75                      | 1.0<br>2.0<br>2.5    | -<br>-<br>-                       | 1.0<br>2.0<br>2.5    | Vdc  |
| $(V_O = 0.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ Vdc})$                                                                                                                       | "1" Level                                       | V <sub>IH</sub>                        | 5.0<br>10<br>15        | 4.0<br>8.0<br>12.5                | -<br>-<br>-          | 4.0<br>8.0<br>12.5                | 2.75<br>5.50<br>8.25                      | -<br>-<br>-          | 4.0<br>8.0<br>12.5                | -<br>-<br>-          | Vdc  |
| Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $                                                         | Source                                          | I <sub>OH</sub>                        | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 |                      | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8        | -<br>-<br>-          | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 |                      | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                                                                              | Sink                                            | I <sub>OL</sub>                        | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | -<br>-<br>-          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                       | -<br>-<br>-          | 0.36<br>0.9<br>2.4                | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                                                                             |                                                 | I <sub>in</sub>                        | 15                     | -                                 | ± 0.1                | -                                 | ±0.00001                                  | ± 0.1                | -                                 | ± 1.0                | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                                                                                |                                                 | C <sub>in</sub>                        | -                      | -                                 | -                    | -                                 | 5.0                                       | 7.5                  | -                                 | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                                                                        |                                                 | I <sub>DD</sub>                        | 5.0<br>10<br>15        | -<br>-<br>-                       | 0.25<br>0.5<br>1.0   | -<br>-<br>-                       | 0.0005<br>0.0010<br>0.0015                | 0.25<br>0.5<br>1.0   | -<br>-<br>-                       | 7.5<br>15<br>30      | μAdc |
| Total Supply Current <sup>(3)</sup> (<br>(Dynamic plus Quieso<br>Per Gate) (C <sub>L</sub> = 50 p                                                                                                         | cent,                                           | I <sub>T</sub>                         | 5.0<br>10<br>15        |                                   |                      | $I_{T} = (0.$                     | 3 μA/kHz) f<br>6 μA/kHz) f<br>9 μA/kHz) f | + I <sub>DD</sub> /6 |                                   |                      | μAdc |
| Output Rise and Fall Tim<br>( $C_L = 50 \text{ pF}$ )<br>$t_{TLH}$ , $t_{THL} = (1.35 \text{ ns/pF})$<br>$t_{TLH}$ , $t_{THL} = (0.60 \text{ ns/pF})$<br>$t_{TLH}$ , $t_{THL} = (0.40 \text{ ns/pF})$     | $C_L$ + 33 ns $C_L$ + 20 ns                     | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       |                      | -<br>-<br>-                       | 100<br>50<br>40                           | 200<br>100<br>80     | -<br>-<br>-                       | -<br>-<br>-          | ns   |
| Propagation Delay Times (C <sub>L</sub> = 50 pF) t <sub>PLH</sub> , t <sub>PHL</sub> = (0.90 ns/pF) t <sub>PLH</sub> , t <sub>PHL</sub> = (0.36 ns/pF) t <sub>PLH</sub> , t <sub>PHL</sub> = (0.26 ns/pF) | $C_L$ + 20 ns<br>$C_L$ + 22 ns<br>$C_L$ + 17 ns | t <sub>PLH</sub> , t <sub>PHL</sub>    | 5.0<br>10<br>15        | -<br>-<br>-                       | -<br>-<br>-          | -<br>-<br>-                       | 65<br>40<br>30                            | 125<br>75<br>55      | -<br>-<br>-                       | -<br>-<br>-          | ns   |

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.
 To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF, V = ( $V_{DD} - V_{SS}$ ) in volts, f in kHz is input frequency, and k = 0.002.

# **PACKAGE DIMENSIONS**

PDIP-14 CASE 646-06 ISSUE P



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INC     | HES   | MILLIMETERS |       |  |
|-----|---------|-------|-------------|-------|--|
| DIM | MIN MAX |       | MIN         | MAX   |  |
| Α   | 0.715   | 0.770 | 18.16       | 19.56 |  |
| В   | 0.240   | 0.260 | 6.10        | 6.60  |  |
| С   | 0.145   | 0.185 | 3.69        | 4.69  |  |
| D   | 0.015   | 0.021 | 0.38        | 0.53  |  |
| F   | 0.040   | 0.070 | 1.02        | 1.78  |  |
| G   | 0.100   | BSC   | 2.54 BSC    |       |  |
| Н   | 0.052   | 0.095 | 1.32        | 2.41  |  |
| J   | 0.008   | 0.015 | 0.20        | 0.38  |  |
| K   | 0.115   | 0.135 | 2.92        | 3.43  |  |
| L   | 0.290   | 0.310 | 7.37        | 7.87  |  |
| М   |         | 10 °  |             | 10 °  |  |
| N   | 0.015   | 0.039 | 0.38        | 1.01  |  |

SOIC-14 CASE 751A-03 **ISSUE H** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- 4. MAXIMUM MULD PHOTHOSION 0.13 (0.00)
  PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE
  DAMBAR PROTRUSION: ALLOWABLE
  DAMBAR PROTRUSION SHALL BE 0.127
  (0.005) TOTAL IN EXCESS OF THE D
  DIMENSION AT MAXIMUM MATERIAL
  CONDITION CONDITION.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 8.55   | 8.75   | 0.337     | 0.344 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| М   | 0 °    | 7 °    | 0 °       | 7 °   |  |
| Р   | 5.80   | 6.20   | 0.228     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

## **SOLDERING FOOTPRINT\***



**DIMENSIONS: MILLIMETERS** 

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### PACKAGE DIMENSIONS

### TSSOP-14 CASE 948G-01 **ISSUE B**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER

  - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
     CONTROLLING DIMENSION: MILLIMETER.
     DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
     DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
  - NOT EXCEED 0.25 (0.010) PER SIDE.

    5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
    6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
    7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

| _   |          |        |           |       |
|-----|----------|--------|-----------|-------|
|     | MILLIN   | IETERS | INCHES    |       |
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 4.90     | 5.10   | 0.193     | 0.200 |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |
| С   |          | 1.20   |           | 0.047 |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |
| G   | 0.65 BSC |        | 0.026 BSC |       |
| Н   | 0.50     | 0.60   | 0.020     | 0.024 |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |
| K   | 0.19     | 0.30   | 0.007     | 0.012 |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |
| L   | 6.40 BSC |        | 0.252     |       |
| М   | 0 °      | 8°     | 0 °       | 8 °   |

### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### PACKAGE DIMENSIONS

SOEIAJ-14 CASE 965-01 **ISSUE A** 



### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE
  MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018).

|                | MILLIN | IETERS | INC       | HES   |
|----------------|--------|--------|-----------|-------|
| DIM            | MIN    | MAX    | MIN       | MAX   |
| Α              |        | 2.05   |           | 0.081 |
| A <sub>1</sub> | 0.05   | 0.20   | 0.002     | 0.008 |
| b              | 0.35   | 0.50   | 0.014     | 0.020 |
| C              | 0.10   | 0.20   | 0.004     | 0.008 |
| D              | 9.90   | 10.50  | 0.390     | 0.413 |
| Ε              | 5.10   | 5.45   | 0.201     | 0.215 |
| е              | 1.27   | BSC    | 0.050 BSC |       |
| HE             | 7.40   | 8.20   | 0.291     | 0.323 |
| 0.50           | 0.50   | 0.85   | 0.020     | 0.033 |
| LE             | 1.10   | 1.50   | 0.043     | 0.059 |
| M              | 0 °    | 10°    | 0 °       | 10°   |
| $Q_1$          | 0.70   | 0.90   | 0.028     | 0.035 |
| Z              |        | 1.42   |           | 0.056 |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative