### **General Description** The MAX6730-MAX6735 single-/dual-/triple-voltage microprocessor (µP) supervisors feature a watchdog timer and manual reset capability. The MAX6730-MAX6735 offer factory-set reset thresholds for monitoring voltages from +0.9V to +5V and an adjustable reset input for monitoring voltages down to +0.63V. The combination of these features significantly improves system reliability and accuracy when compared to separate ICs or discrete components. The active-low reset output asserts and remains asserted for the reset timeout period after all the monitored voltages exceed their respective thresholds. Multiple factoryset reset threshold combinations reduce the number of external components required. The MAX6730/MAX6731 monitor a single fixed voltage, the MAX6732/MAX6733 monitor two fixed voltages, and the MAX6734/MAX6735 monitor two fixed voltages and one adjustable voltage. All devices are offered with six minimum reset timeout periods ranging from 1.1ms to 1120ms. The MAX6730-MAX6735 feature a watchdog timer with an independent watchdog output. The watchdog timer prevents system lockup during code execution errors. A watchdog startup delay of 54s after reset asserts allows system initialization during power-up. The watchdog operates in normal mode with a 1.68s delay after initialization. The MAX6730/MAX6732/MAX6734 provide an active-low, open-drain watchdog output. The MAX6731/MAX6733/MAX6735 provide an active-low, push-pull watchdog output. Other features include a manual reset input (MAX6730/ MAX6731/MAX6734/MAX6735) and push-pull reset output (MAX6731/MAX6733/MAX6735) or open-drain reset output (MAX6730/MAX6732/MAX6734). The MAX6730-MAX6733 are offered in a tiny SOT23-6 package. The MAX6734/MAX6735 are offered in a space-saving SOT23-8 package. All devices are fully specified over the extended temperature range (-40°C to +85°C). ### **Applications** Multivoltage Systems Telecom/Networking Equipment Computers/Servers Portable/Battery-Operated Equipment Industrial Equipment Printer/Fax Set-Top Boxes #### **Features** - ♦ V<sub>CC</sub>1 (Primary Supply) Reset Threshold Voltages from +1.575V to +4.63V - ♦ V<sub>CC</sub>2 (Secondary Supply) Reset Threshold Voltages from +0.79V to +3.08V - ♦ Adjustable RSTIN Threshold for Monitoring Voltages Down to +0.63V (MAX6734/MAX6735 Only) - ♦ Six Reset Timeout Options - ♦ Watchdog Timer with Independent Watchdog Output 35s (min) Initial Watchdog Startup Period 1.12s (min) Normal Watchdog Timeout Period - ♦ Manual Reset Input (MAX6730/MAX6731/MAX6734/MAX6735) - **♦** Guaranteed Reset Valid down to $V_{CC1}$ or $V_{CC2} = +0.8V$ - ♦ Push-Pull RESET or Open-Drain RESET Output - **♦ Immune to Short Vcc Transients** - ♦ Low Supply Current: 14µA (typ) at +3.6V - ♦ Small 6-Pin and 8-Pin SOT23 Packages ### **Ordering Information** | PART* | TEMP RANGE | PIN-PACKAGE | |---------------|----------------|-------------| | MAX6730 UT_DT | -40°C to +85°C | 6 SOT23-6 | | MAX6731 UT_DT | -40°C to +85°C | 6 SOT23-6 | | MAX6732 UTDT | -40°C to +85°C | 6 SOT23-6 | | MAX6733 UTDT | -40°C to +85°C | 6 SOT23-6 | | MAX6734 KADT | -40°C to +85°C | 8 SOT23-8 | | MAX6735 KADT | -40°C to +85°C | 8 SOT23-8 | \*Note: Insert the threshold level suffixes for VCC1 and VCC2 (Table 1) after "UT" or "KA." For the MAX6730/MAX6731, insert only the $V_{CC}$ 1 threshold suffix after the "UT." Insert the reset timeout delay (Table 2) after "D" to complete the part number. For example, the MAX6732UTLTD3-T provides a V<sub>CC</sub>1 threshold of +4.625V, a V<sub>CC</sub>2 threshold of +3.075V, and a 210ms reset timeout period. Sample stock is generally held on standard versions only (see the Standard Versions table). Standard versions have an order increment requirement of 2500 pieces. Nonstandard versions have an order increment requirement of 10,000 pieces. Contact factory for availability. Typical Operating Circuit and Pin Configurations appear at end of data sheet. NIXIN ### **ABSOLUTE MAXIMUM RATINGS** | $V_{CC}1$ , $V_{CC}2$ , RSTIN, $\overline{MR}$ , WDI to GND0.3V to +6V | Ор | |------------------------------------------------------------------------|-----| | RST, WDO to GND (open drain)0.3V to +6V | Sto | | RST, WDO to GND (push-pull)0.3V to (V <sub>CC</sub> 1 + 0.3V) | Jur | | Input Current/Output Current (all pins)20mA | Lea | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | 6-Pin SOT23-6 (derate 8.7mW/°C above +70°C)696mW | | | 8-Pin SOT23-8 (derate 8 9mW/°C above +70°C) 714mW | | | Operating Temperature Range | 40°C to +85°C | |-----------------------------------|----------------| | Storage Temperature Range | 65°C to +150°C | | Junction Temperature | +150°C | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC}1 = V_{CC}2 = +0.8V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $T_A = +25^{\circ}\text{C}$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|-----------------------------------------|----------------------------------------------------------------------------|-------|-------|-------|-------| | Supply Voltage | V <sub>CC</sub> 1,<br>V <sub>CC</sub> 2 | | 0.8 | | 5.5 | V | | | 11 | V <sub>CC</sub> 1 < +5.5V, all I/O connections open, outputs not asserted | | 15 | 39 | | | Supply Current | I <sub>CC</sub> 1 | V <sub>CC</sub> 1 < +3.6V, all I/O connections open, outputs not asserted | | 10 | 28 | | | Supply Current | loog | V <sub>CC</sub> 2 < +3.6V, all I/O connections open, outputs not asserted | | 4 | 11 | μА | | | I <sub>CC</sub> 2 | V <sub>CC</sub> 2 < +2.75V, all I/O connections open, outputs not asserted | | 3 | 9 | | | | | L (falling) | 4.500 | 4.625 | 4.750 | | | | | M (falling) | 4.250 | 4.375 | 4.500 | | | | | T (falling) | 3.000 | 3.075 | 3.150 | | | | | S (falling) | 2.850 | 2.925 | 3.000 | | | V <sub>CC</sub> 1 Reset Threshold | V <sub>TH</sub> 1 | R (falling) | 2.550 | 2.625 | 2.700 | V | | | | Z (falling) | 2.250 | 2.313 | 2.375 | | | | | Y (falling) | 2.125 | 2.188 | 2.250 | | | | | W (falling) | 1.620 | 1.665 | 1.710 | | | | | V (falling) | 1.530 | 1.575 | 1.620 | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC}1 = V_{CC}2 = +0.8V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C.})$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|----------------------|-----------| | | | T (falling) | 3.000 | 3.075 | 3.150 | | | | | S (falling) | 2.850 | 2.925 | 3.000 | | | | | R (falling) | 2.550 | 2.625 | 2.700 | | | | | Z (falling) | 2.250 | 2.313 | 2.375 | | | | | Y (falling) | 2.125 | 2.188 | 2.250 | | | | | W (falling) | 1.620 | 1.665 | 1.710 | | | V <sub>CC</sub> 2 Reset Threshold | V <sub>TH</sub> 2 | V (falling) | 1.530 | 1.575 | 1.620 | V | | | | I (falling) | 1.350 | 1.388 | 1.425 | | | | | H (falling) | 1.275 | 1.313 | 1.350 | | | | | G (falling) | 1.080 | 1.110 | 1.140 | | | | | F (falling) | 1.020 | 1.050 | 1.080 | | | | | E (falling) | 0.810 | 0.833 | 0.855 | | | | | D (falling) | 0.765 | 0.788 | 0.810 | | | Reset Threshold Tempco | | | | 20 | | ppm/°C | | Reset Threshold Hysteresis | V <sub>H</sub> YST | Referenced to V <sub>TH</sub> typical | | 0.5 | | % | | V <sub>CC</sub> to RST Output Delay | t <sub>RD</sub> | V <sub>CC</sub> 1 = (V <sub>TH</sub> 1 + 100mV) to<br>(V <sub>TH</sub> 1 - 100mV) or<br>V <sub>CC</sub> 2 = (V <sub>TH</sub> 2 + 75mV) to<br>(V <sub>TH</sub> 2 - 75mV) | | 45 | | μs | | | | D1 | 1.1 | 1.65 | 2.2 | ms | | | | D2 | 8.8 | 13.2 | 17.6 | | | Reset Timeout Period | too | D3 | 140 | 210 | 280 | | | neset filleout Fellou | t <sub>RP</sub> | D5 | 280 | 420 | 560 | | | | | D6 | 560 | 840 | 1120 | | | | | D4 | 1120 | 1680 | 2240 | | | ADJUSTABLE RESET COMPAR | RATOR INPUT ( | MAX6734/MAX6735) | | | | | | RSTIN Input Threshold | V <sub>RSTIN</sub> | | 611 | 626.5 | 642 | mV | | RSTIN Input Current | I <sub>RSTIN</sub> | | -25 | | +25 | nA | | RSTIN Hysteresis | | | | 3 | | mV | | RSTIN to Reset Output Delay | trstind | V <sub>RSTIN</sub> to (V <sub>RSTIN</sub> - 30mV) | | 22 | | μs | | MANUAL RESET INPUT (MAX6) | 730/MAX6731/N | IAX6734/MAX6735) | | | | | | MR Input Threshold | VIL | | | | $0.3 \times V_{CC}1$ | V | | With input thiodhold | VIH | | $0.7 \times V_{CC}$ | 1 | | ٧ | | MR Minimum Pulse Width | | | 1 | | | μs | | MR Glitch Rejection | | | | 100 | | ns | | MR to Reset Output Delay | t <sub>MR</sub> | | | 200 | | ns | | MR Pullup Resistance | | | 25 | 50 | 80 | $k\Omega$ | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC}1 = V_{CC}2 = +0.8V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C.})$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------|-------------------------|------|----------------------|-------|--| | WATCHDOG INPUT | • | | • | | • | | | | Watchdog Timeout Period | t <sub>WD-L</sub> | First watchdog period after reset timeout period | 35 | 54 | 72 | S | | | | two-s | Normal mode | 1.12 | 1.68 | 2.24 | 1 | | | WDI Pulse Width | twDI | (Note 2) | 50 | | | ns | | | WDI Input Voltage | V <sub>IL</sub> | | | | $0.3 \times V_{CC}1$ | V | | | WDI Input Voltage | VIH | | $0.7 \times V_{CC}1$ | | | V | | | WDI Input Current | IWDI | WDI = 0 or V <sub>CC</sub> 1 | -1 | | +1 | μΑ | | | RESET/WATCHDOG OUTPUT | | | | | | | | | | | V <sub>CC</sub> 1 or V <sub>CC</sub> 2 ≥ +0.8V,<br>I <sub>SINK</sub> = 1μA, output asserted | | | 0.3 | | | | | VoL | V <sub>CC</sub> 1 or V <sub>CC</sub> 2 ≥ +1.0V,<br>I <sub>SINK</sub> = 50µA, output asserted | | | 0.3 | | | | RST/WDO Output Low Voltage (Push-Pull or Open Drain) | | V <sub>CC</sub> 1 or V <sub>CC</sub> 2 ≥ +1.2V,<br>I <sub>SINK</sub> = 100µA, output asserted | | | 0.3 | V | | | | | V <sub>CC</sub> 1 or V <sub>CC</sub> 2 ≥ +2.7V,<br>I <sub>SINK</sub> = 1.2mA, output asserted | | | 0.3 | | | | | | V <sub>CC</sub> 1 or V <sub>CC</sub> 2 ≥ +4.5V,<br>I <sub>SINK</sub> = 3.2mA, output asserted | | | 0.4 | | | | RST/WDO Output High Voltage (Push-Pull Only) | | V <sub>CC</sub> 1 ≥ +1.8V, I <sub>SOURCE</sub> = 200μA, output not asserted | 0.8 × V <sub>CC</sub> 1 | | | | | | | Voн | V <sub>CC</sub> 1 ≥ +2.7V, I <sub>SOURCE</sub> = 500µA, output not asserted | 0.8 × V <sub>CC</sub> 1 | | V | | | | | | V <sub>CC</sub> 1 ≥ +4.5V, I <sub>SOURCE</sub> = 800µA, output not asserted | 0.8 × V <sub>CC</sub> 1 | | | | | | RST/WDO Output Open-Drain<br>Leakage Current | | Output not asserted | | | 0.5 | μΑ | | Note 1: Devices tested at $T_A = +25$ °C. Overtemperature limits are guaranteed by design and not production tested. Note 2: Parameter guaranteed by design. ## **Typical Operating Characteristics** $(V_{CC}1 = +5V, V_{CC}2 = +3.3V, T_A = +25^{\circ}C, unless otherwise noted.)$ ### \_Typical Operating Characteristics (continued) $(V_{CC}1 = +5V, V_{CC}2 = +3.3V, T_A = +25^{\circ}C, unless otherwise noted.)$ ### **Pin Description** | | PIN | | | | | |--------------------|--------------------|--------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MAX6730<br>MAX6731 | MAX6732<br>MAX6733 | MAX6734<br>MAX6735 | NAME | FUNCTION | | | 1 | 1 | 1 | RST | Active-Low Reset Output. The MAX6730/MAX6732/MAX6734 provide an opendrain output. The MAX6731/MAX6733/MAX6735 provide a push-pull output. RST asserts low when any of the following conditions occur: V <sub>CC</sub> 1 or V <sub>CC</sub> 2 drops below its preset threshold, RSTIN drops below its reset threshold, or MR is driven low. Open-drain versions require an external pullup resistor. | | | 2 | 2 | 2 | GND | Ground | | | 3 | 3 | 4 | WDO | Active-Low Watchdog Output. The MAX6730/MAX6732/MAX6734 provide an opendrain \$\overline{WDO}\$ output. The MAX6731/MAX6733/MAX6735 provide a push-pull \$\overline{WDO}\$ output. \$\overline{WDO}\$ asserts low when no low-to-high or high-to-low transition occurs on WDI within the watchdog timeout period (two) or if an undervoltage lockout condition exists for \$V_{CC}1\$, \$V_{CC}2\$, or RSTIN. \$\overline{WDO}\$ deasserts without a timeout period when \$V_{CC}1\$, \$V_{CC}2\$, and RSTIN exceed their reset thresholds, or when the manual reset input is deasserted. Open-drain versions require an external pullup resistor. | | | 4 | _ | 5 | MR | Active-Low Manual Reset Input. Drive $\overline{\text{MR}}$ low to force a reset. $\overline{\text{RST}}$ remains asserted as long as $\overline{\text{MR}}$ is low and for the reset timeout period after $\overline{\text{MR}}$ releases high. $\overline{\text{MR}}$ has a 50k $\Omega$ pullup resistor to V <sub>CC</sub> 1; leave $\overline{\text{MR}}$ open or connect to V <sub>CC</sub> 1 if unused. | | | 5 | 5 | 3 | WDI | Watchdog Input. If WDI remains high or low for longer than the watchdog timeout period, the internal watchdog timer expires and the watchdog output asserts low. The internal watchdog timer clears whenever RST asserts or a rising or falling edge on WDI is detected. The watchdog has an initial watchdog timeout period (35s mir after each reset event and a short timeout period (1.12s min) after the first valid WDI transition. Floating WDI does not disable the watchdog timer function. | | | 6 | 6 | 8 | V <sub>CC</sub> 1 | Primary Supply Voltage Input. V <sub>CC</sub> 1 provides power to the device when it is greater than V <sub>CC</sub> 2. V <sub>CC</sub> 1 is the input to the primary reset threshold monitor. | | | _ | 4 | 6 | V <sub>CC</sub> 2 | Secondary Supply Voltage Input. $V_{CC}$ 2 provides power to the device when it is greater than $V_{CC}$ 1. $V_{CC}$ 2 is the input to the secondary reset threshold monitor. | | | _ | _ | 7 | RSTIN | Undervoltage Reset Comparator Input. RSTIN provides a high-impedance comparator input for the adjustable reset monitor. RST asserts low if the voltage at RSTIN drops below the 626mV internal reference voltage. Connect a resistive voltage-divider to RSTIN to monitor voltages higher than 626mV. Connect RSTIN to VCC1 or VCC2 if unused. | | Table 1. Reset Voltage Threshold Suffix Guide\*\* | PART NO. SUFFIX | V <sub>CC</sub> 1 NOMINAL<br>VOLTAGE<br>THRESHOLD(V) | V <sub>CC</sub> 2 NOMINAL<br>VOLTAGE<br>THRESHOLD (V) | |-----------------|------------------------------------------------------|-------------------------------------------------------| | LT | 4.625 | 3.075 | | MS | 4.375 | 2.925 | | MR | 4.375 | 2.625 | | TZ | 3.075 | 2.313 | | SY | 2.925 | 2.188 | | RY | 2.625 | 2.188 | | TW | 3.075 | 1.665 | | SV | 2.925 | 1.575 | | RV | 2.625 | 1.575 | | TI | 3.075 | 1.388 | | SH | 2.925 | 1.313 | | RH | 2.625 | 1.313 | | TG | 3.075 | 1.110 | | SF | 2.925 | 1.050 | | RF | 2.625 | 1.050 | | TE | 3.075 | 0.833 | | SD | 2.925 | 0.788 | | RD | 2.625 | 0.788 | | ZW | 2.313 | 1.665 | | YV | 2.188 | 1.575 | | ZI | 2.313 | 1.388 | | YH | 2.188 | 1.313 | | ZG | 2.313 | 1.110 | | YF | 2.188 | 1.050 | | ZE | 2.313 | 0.833 | | YD | 2.188 | 0.788 | | WI | 1.665 | 1.388 | | VH | 1.575 | 1.313 | | WG | 1.665 | 1.110 | | VF | 1.575 | 1.050 | | WE | 1.665 | 0.833 | | VD | 1.575 | 0.788 | <sup>\*\*</sup>Standard versions are shown in bold and are available in a D3 timeout option only. Standard versions require 2500-piece order increments and are typically held in sample stock. There is a 10,000-piece order increment on nonstandard versions. Other threshold voltages may be available; contact factory for availability. **Table 2. Reset Timeout Period Suffix Guide** | TIMEOUT | ACTIVE TIMEOUT PERIOD | | | | |---------------|-----------------------|----------|--|--| | PERIOD SUFFIX | MIN (ms) | MAX (ms) | | | | D1 | 1.1 | 2.2 | | | | D2 | 8.8 | 17.6 | | | | D3 | 140 | 280 | | | | D5 | 280 | 560 | | | | D6 | 560 | 1120 | | | | D4 | 1120 | 2240 | | | ### \_Detailed Description #### **Supply Voltages** The MAX6730–MAX6735 microprocessor ( $\mu P$ ) supervisors maintain system integrity by alerting the $\mu P$ to fault conditions. The MAX6730–MAX6735 monitor one to three supply voltages in $\mu P$ -based systems and assert an active-low reset output when any monitored supply voltage drops below its preset threshold. The output state remains valid for VCC1 or VCC2 greater than +0.8V. #### **Threshold Levels** The two-letter code in the Reset Voltage Threshold Suffix Guide (Table 1) indicates the threshold level combinations for V<sub>CC</sub>1 and V<sub>CC</sub>2. #### Reset Output The MAX6730–MAX6735 feature an active-low reset output (RST). RST asserts when the voltage at either V<sub>C</sub>C1 or V<sub>C</sub>C2 falls below the voltage threshold level, V<sub>R</sub>STIN drops below its threshold, or MR is driven low (Figure 1). RST remains low for the reset timeout period (Table 2) after V<sub>C</sub>C1, V<sub>C</sub>C2, and RSTIN increase above their respective thresholds and after MR releases high. Whenever V<sub>C</sub>C1, V<sub>C</sub>C2, or RSTIN go below the reset threshold before the end of the reset timeout period, the internal timer restarts. The MAX6730/MAX6732/ MAX6734 provide an open-drain RST output, and the MAX6731/ MAX6733/MAX6735 provide a push-pull RST output. #### Manual Reset Input Many $\mu P$ -based products require manual reset capability, allowing the operator, a test technician, or external logic circuitry to initiate a reset. A logic low on $\overline{MR}$ asserts the reset output, clears the watchdog timer, and deasserts the watchdog output. Reset remains asserted while $\overline{MR}$ is low and for the reset timeout period (tRP) after $\overline{MR}$ returns high. An internal 50k $\Omega$ pullup resistor allows $\overline{MR}$ to be left open if unused. Drive $\overline{MR}$ with TTL or CMOS-logic levels or with open-drain/collector outputs. Connect a normally open momentary switch from $\overline{MR}$ to GND to create a manual reset function; external debounce circuitry is not required. Connect a 0.1 $\mu F$ capacitor from $\overline{MR}$ to GND to provide additional noise immunity when driving $\overline{MR}$ over long cables or if the device is used in a noisy environment. #### Adjustable Input Voltage (RSTIN) The MAX6734/MAX6735 provide an additional high-impedance comparator input with a 626mV threshold to monitor a third supply voltage. To monitor a voltage higher than 626mV, connect a resistive-divider to the circuit as shown in Figure 2 to establish an externally controlled threshold voltage, VEXT TH. Figure 2. Monitoring a Third Voltage $$VEXT_TH = 626mV \times \frac{(R1 + R2)}{R2}$$ Figure 1. RST, WDO, and MR Timing Diagram The RSTIN comparator derives power from V<sub>CC</sub>1, and the input voltage must remain less than or equal to V<sub>CC</sub>1. Low leakage current at RSTIN allows the use of large-valued resistors, resulting in reduced power consumption of the system. #### Watchdog The watchdog feature monitors $\mu P$ activity through the watchdog input (WDI). A rising or falling edge on WDI within the watchdog timeout period (tWD) indicates normal $\mu P$ operation. WDO asserts low if WDI remains high or low for longer than the watchdog timeout period. Floating WDI does not disable the watchdog timer. The MAX6730–MAX6735 include a dual-mode watch-dog timer to monitor $\mu P$ activity. The flexible timeout architecture provides a long-period initial watchdog mode, allowing complicated systems to complete lengthy boots, and a short-period normal watchdog mode, allowing the supervisor to provide quick alerts when processor activity fails. After each reset event (VCC power-up, brownout, or manual reset), there is a long initial watchdog period of 35s (min). The long watchdog period mode provides an extended time for the system to power up and fully initialize all $\mu P$ and system components before assuming responsibility for routine watchdog updates. The usual watchdog timeout period (1.12s min) begins after the initial watchdog timeout period (twD-L) expires or after the first transition on WDI (Figure 3). During normal operating mode, the supervisor asserts the WDO output if the $\mu$ P does not update the WDI with a valid transition (high to low or low to high) within the standard timeout period (twD-S) (1.12s min). Connect $\overline{\text{MR}}$ to $\overline{\text{WDO}}$ to force a system reset in the event that no rising or falling edge is detected at WDI within the watchdog timeout period. $\overline{\text{WDO}}$ asserts low when no edge is detected by WDI, the $\overline{\text{RST}}$ output asserts low, the watchdog counter immediately clears, and $\overline{\text{WDO}}$ returns high. The watchdog counter restarts, using the long watchdog period, when the reset timeout period ends (Figure 4). # Ensuring a Valid RESET Output Down to V<sub>CC</sub> = 0 The MAX6730–MAX6735 guarantee proper operation down to $V_{CC} = +0.8V$ . In applications that require valid reset levels down to $V_{CC} = 0$ , use a $100k\Omega$ pulldown resistor from $\overline{RST}$ to GND. The resistor value used is not critical, but it must be large enough not to load the reset output when $V_{CC}$ is above the reset threshold. For most applications, $100k\Omega$ is adequate. Note that this configuration does not work for the open-drain outputs of MAX6730/MAX6732/MAX6734. Figure 3. Watchdog Input/Output Timing Diagram (MR and WDO Not Connected) Figure 4. Watchdog Input/Output Timing Diagram (MR and WDO Connected) ## \_Applications Information # Interfacing to µPs with Bidirectional Reset Pins Microprocessors with bidirectional reset pins can interface directly with the open-drain $\overline{RST}$ output options. However, conditions might occur in which the push-pull output versions experience logic contention with the bidirectional reset pin of the $\mu P$ . Connect a $10k\Omega$ resistor between $\overline{RST}$ and the $\mu P$ 's reset I/O port to prevent logic contention (Figure 5). #### Falling Vcc Transients The MAX6730–MAX6735 $\mu P$ supervisors are relatively immune to short-duration falling V<sub>CC</sub>\_ transients (glitches). Small glitches on V<sub>CC</sub>\_ are ignored by the MAX6730–MAX6735, preventing undesirable reset pulses to the $\mu P$ . The *Typical Operating Characteristics* show Maximum Transient Duration vs. Reset Threshold Figure 5. Interfacing to $\mu Ps$ with Bidirectional Reset I/O Overdrive, for which reset pulses are not generated. The graph was produced using falling $V_{CC}$ pulses, starting above $V_{TH}$ and ending below the reset threshold by the magnitude indicated (reset threshold overdrive). The graph shows the maximum pulse width that a falling $V_{CC}$ transient typically might have without causing a reset pulse to be issued. As the amplitude of the transient increases (i.e., goes further below the reset threshold), the maximum allowable pulse width decreases. A $0.1\mu F$ bypass capacitor mounted close to $V_{CC}$ provides additional transient immunity. #### **Watchdog Software Considerations** Setting and resetting the watchdog input at different points in the program rather than "pulsing" the watchdog input high-low-high or low-high-low helps the watchdog timer closely monitor software execution. This technique avoids a "stuck" loop, in which the watchdog timer continues to be reset within the loop, preventing the watchdog from timing out. Figure 6 shows an example flow diagram in which the I/O driving the watchdog input is set high at the beginning of the program, set low at the beginning of every subroutine or loop, and then set high again when the program returns to the beginning. If the program "hangs" in any subroutine, the I/O continually asserts low (or high), and the watchdog timer expires, issuing a reset or interrupt. Figure 6. Watchdog Flow Diagram #### **Functional Diagram** ### **Standard Versions** | PART | TOP MARK | |-----------------|----------| | MAX6730UTLD3-T | ABCC | | MAX6730UTSD3-T | ABPB | | MAX6730UTRD3-T | ABPA | | MAX6730UTZD3-T | ABPD | | MAX6730UTVD3-T | ABPC | | MAX6731UTLD3-T | ABPE | | MAX6731UTTD3-T | ABCD | | MAX6731UTSD3-T | ABPG | | MAX6731UTRD3-T | ABPF | | MAX6731UTZD3-T | ABPI | | MAX6731UTVD3-T | ABPH | | MAX6732UTLTD3-T | ABCE | | MAX6732UTSYD3-T | ABPN | | MAX6732UTSVD3-T | ABPM | | MAX6732UTRVD3-T | ABPJ | | MAX6732UTSHD3-T | ABPL | | MAX6732UTTGD3-T | ABPO | | MAX6732UTSDD3-T | ABPK | | MAX6732UTZWD3-T | ABPV | | MAX6732UTYHD3-T | ABPT | | MAX6732UTZGD3-T | ABPU | | MAX6732UTYDD3-T | ABPS | | MAX6732UTVHD3-T | ABPQ | | MAX6732UTWGD3-T | ABPR | | MAX6732UTVDD3-T | ABPP | | MAX6733UTLTD3-T | ABPW | | MAX6733UTSYD3-T | ABQB | | MAX6733UTSVD3-T | ABQA | | MAX6733UTRVD3-T | ABPX | | MAX6733UTSHD3-T | ABPZ | | MAX6733UTTGD3-T | ABQC | | MAX6733UTSDD3-T | ABPY | | MAX6733UTZWD3-T | ABQJ | | MAX6733UTYHD3-T | ABQH | | PART | TOP MARK | |-----------------|----------| | MAX6733UTZGD3-T | ABQI | | MAX6733UTYDD3-T | ABQG | | MAX6733UTVHD3-T | ABQE | | MAX6733UTWGD3-T | ABQF | | MAX6733UTVDD3-T | ABQD | | MAX6734KALTD3-T | AEHN | | MAX6734KASYD3-T | AEHS | | MAX6734KASVD3-T | AEHR | | MAX6734KARVD3-T | AEHO | | MAX6734KASHD3-T | AEHQ | | MAX6734KATGD3-T | AEHT | | MAX6734KASDD3-T | AEHP | | MAX6734KAZWD3-T | AEIA | | MAX6734KAYHD3-T | AEHY | | MAX6734KAZGD3-T | AEHZ | | MAX6734KAYDD3-T | AEHX | | MAX6734KAVHD3-T | AEHV | | MAX6734KAWGD3-T | AEHW | | MAX6734KAVDD3-T | AEHU | | MAX6735KALTD3-T | AEIB | | MAX6735KASYD3-T | AEIG | | MAX6735KASVD3-T | AEIF | | MAX6735KARVD3-T | AEIC | | MAX6735KASHD3-T | AEIE | | MAX6735KATGD3-T | AEIH | | MAX6735KASDD3-T | AEID | | MAX6735KAZWD3-T | AEIO | | MAX6735KAZID3-T | AAJZ | | MAX6735KAYHD3-T | AEIM | | MAX6735KAZGD3-T | AEIN | | MAX6735KAYDD3-T | AEIL | | MAX6735KAVHD3-T | AEIJ | | MAX6735KAWGD3-T | AEIK | | MAX6735KAVDD3-T | AEII | **Note:** Sample stock is generally held on standard versions only. Standard versions have an order increment requirement of 2500 pieces. Nonstandard versions have an order increment requirement of 10,000 pieces. Contact factory for availability of nonstandard versions. ### **Pin Configurations** ### **Typical Operating Circuit** ### **Chip Information** TRANSISTOR COUNT: 1073 PROCESS: BICMOS #### **Selector Guide** | PART NUMBER | VOLTAGE<br>MONITORS | RST OUTPUT | MANUAL RESET | WATCHDOG<br>INPUT | WATCHDOG<br>OUTPUT | |-------------|---------------------|------------|--------------|-------------------|--------------------| | MAX6730 | 1 | Open Drain | $\sqrt{}$ | $\sqrt{}$ | Open Drain | | MAX6731 | 1 | Push-Pull | $\sqrt{}$ | $\sqrt{}$ | Push-Pull | | MAX6732 | 2 | Open Drain | _ | $\sqrt{}$ | Open Drain | | MAX6733 | 2 | Push-Pull | _ | $\sqrt{}$ | Push-Pull | | MAX6734 | 3 | Open Drain | $\sqrt{}$ | $\sqrt{}$ | Open Drain | | MAX6735 | 3 | Push-Pull | V | V | Push-Pull | ### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.