## Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

#### **General Description**

The MAX4245/MAX4246/MAX4247 family of low-cost op amps offer rail-to-rail inputs and outputs, draw only 320µA of quiescent current, and operate from a single +2.5V to +5.5V supply. For additional power conservation, the MAX4245/MAX4247 offer a low-power shutdown mode that reduces supply current to 50nA, and puts the amplifiers outputs in a high-impedance state. These devices are unity-gain stable with a 1MHz gain-bandwidth prod uct driving capacitive loads up to 470pF.

The MAX4245/MAX4246/MAX4247 family is specified from -40°C to +125°C, making them suitable for use in a variety of harsh environments. The MAX4245 single amplifier is available in ultra-small 6-pin SC70 and space-saving 6-pin SOT23 packages. The MAX4246 dual amplifier is available in 8-pin SOT23, SO, and  $\mu$ MAX<sup>®</sup> packages. The MAX4247 dual amplifier comes in a tiny 10-pin  $\mu$ MAX package.

#### **Applications**

- Portable Communications
- Single-Supply Zero-Crossing Detectors
- Instruments and Terminals
- Electronic Ignition Modules
- Infrared Receivers
- Sensor-Signal Detection

#### **Selector Guide**

| PART       | AMPLIFIERS<br>PER PACKAGE | SHUTDOWN<br>MODE |
|------------|---------------------------|------------------|
| MAX4245AXT | 1                         | Yes              |
| MAX4245AUT | 1                         | Yes              |
| MAX4246AKA | 2                         | No               |
| MAX4246ASA | 2                         | No               |
| MAX4246AUA | 2                         | No               |
| MAX4247AUB | 2                         | Yes              |

µMAX is a registered trademark of Maxim Integrated Products, Inc.

#### **Features**

- Rail-to-Rail Input and Output Voltage Swing
- 50nA (max) Shutdown Mode (MAX4245/MAX4247)
- 320µA (typ) Quiescent Current Per Amplifier
- Single +2.5V to +5.5V Supply Voltage Range
- 110dB Open-Loop Gain with 2kΩ Load
- 0.01% THD with 100kΩ Load
- Unity-Gain Stable up to CLOAD = 470pF
- No Phase Inversion for Overdriven Inputs
- Available in Space-Saving Packages 6-Pin SC70 or 6-Pin SOT23 (MAX4245) 8-Pin SOT23/SO or 8-Pin µMAX (MAX4246) 10-Pin µMAX (MAX4247)

### **Ordering Information**

| PART                 | TEMP RANGE      | PIN-<br>PACKAGE | TOP<br>MARK |
|----------------------|-----------------|-----------------|-------------|
| MAX4245AXT+T         | -40°C to +125°C | 6 SC70          | AAZ         |
| MAX4245AUT+T         | -40°C to +125°C | 6 SOT23         | AAUB        |
| <b>MAX4246</b> AKA+T | -40°C to +125°C | 8 SOT23         | AAIN        |
| MAX4246ASA+T         | -40°C to +125°C | 8 SO            | —           |
| MAX4246AUA+T         | -40°C to +125°C | 8 µMAX          | _           |
| MAX4247AUB+T         | -40°C to +125°C | 10 µMAX         | _           |

+Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel.

#### **Pin Configurations**





# Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

### **Absolute Maximum Ratings**

| Power-Supply Voltage (V <sub>DD</sub> to V <sub>SS</sub> )0.3V to +6V |   |
|-----------------------------------------------------------------------|---|
| All Other Pins $(V_{SS} - 0.3V)$ to $(V_{DD} + 0.3V)$                 |   |
| Output Short-Circuit Duration                                         |   |
| (OUT shorted to V <sub>SS</sub> or V <sub>DD</sub> ) Continuous       |   |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )                 |   |
| 6-Pin SC70 (derate 3.1mW/°C above +70°C)245mW                         | : |
| 6-Pin SOT23 (derate 8.7mW/°C above +70°C)695mW                        | ļ |
| 8-Pin SO (derate 5.9mW/°C above +70°C)471mW                           | : |

| 8-Pin SOT23 (derate 9.1mW/°C above +70°C)727mW |  |
|------------------------------------------------|--|
| 8-Pin µMAX (derate 4.5mW/°C above +70°C)       |  |
| 10-Pin µMAX (derate 5.6mW/°C above +70°C)444mW |  |
| Operating Temperature Range40°C to +125°C      |  |
| Junction Temperature+150°C                     |  |
| Storage Temperature Range65°C to +160°C        |  |
| Lead Temperature (soldering, 10s)+300°C        |  |
| Soldering Temperature (reflow)+260°C           |  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Electrical Characteristics**

 $(V_{DD} = +2.7V, V_{SS} = 0V, V_{CM} = 0V, V_{OUT} = V_{DD}/2, R_L \text{ connected from OUT to } V_{DD}/2, \overline{SHDN} = V_{DD} (MAX4245/MAX4247 \text{ only}), T_A = +25^{\circ}C, unless otherwise noted.) (Note 1)$ 

| PARAMETER                          | SYMBOL               | CON                                                                                                               | DITIONS                     | MIN                   | TYP   | MAX                   | UNITS |
|------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|-------|-----------------------|-------|
| Supply Voltage Range               | V <sub>DD</sub>      | Inferred from PSRF                                                                                                | R test                      | 2.5                   |       | 5.5                   | V     |
| Cumply Current (Der Amplifier)     |                      | V <sub>DD</sub> = +2.7V                                                                                           |                             |                       | 320   | 650                   |       |
| Supply Current (Per Amplifier)     | IDD                  | V <sub>DD</sub> = +5.5V                                                                                           |                             |                       | 375   | 700                   | μA    |
| Supply Current in Shutdown         | ISHDN_               | SHDN_ = V <sub>SS</sub> (Not                                                                                      | ie 2)                       |                       | 0.05  | 0.5                   | μA    |
| Input Offset Voltage               | V <sub>OS</sub>      | $V_{SS} - 0.1V \le V_{CM} \le$                                                                                    | ≤ V <sub>DD</sub> + 0.1V    |                       | ±0.4  | ±1.5                  | mV    |
| Input Bias Current                 | Ι <sub>Β</sub>       | V <sub>SS</sub> - 0.1V ≤ V <sub>CM</sub> ≤                                                                        | ≤ V <sub>DD</sub> + 0.1V    |                       | ±10   | ±50                   | nA    |
| Input Offset Current               | I <sub>OS</sub>      | $V_{SS} - 0.1V \le V_{CM} \le$                                                                                    | ≤ V <sub>DD</sub> + 0.1V    |                       | ±1    | ±6                    | nA    |
| Input Resistance                   | R <sub>IN</sub>      | V <sub>IN+</sub> - V <sub>IN-</sub>   ≤ 10m                                                                       | V                           |                       | 4000  |                       | kΩ    |
| Input Common-Mode Voltage<br>Range | V <sub>CM</sub>      | Inferred from CMR                                                                                                 | R test                      | V <sub>SS</sub> - 0.7 | 1 V   | ′ <sub>DD</sub> + 0.1 | V     |
| Common-Mode Rejection Ratio        | CMRR                 | $V_{SS} - 0.1V \le V_{CM} \le V_{DD} + 0.1V$                                                                      |                             | 65                    | 80    |                       | dB    |
| Power-Supply Rejection Ratio       | PSRR                 | $2.5 V \leq V_{DD} \leq 5.5 V$                                                                                    |                             | 75                    | 90    |                       | dB    |
|                                    |                      | $V_{\text{SS}} + 0.05 \text{V} \le \text{V}_{\text{OUT}} \le \text{V}_{\text{DD}} - 0.05 \text{V},$<br>RL = 100kΩ |                             |                       | 120   |                       | dB    |
| Large-Signal Voltage Gain          | Av                   | $V_{SS}$ + 0.2V ≤ $V_{OUT}$<br>R <sub>L</sub> = 2kΩ                                                               | r ≤ V <sub>DD</sub> - 0.2V, | 95                    | 110   |                       | uв    |
| Output Voltage Outpat Lligh        | N                    | Specified as                                                                                                      | R <sub>L</sub> = 100kΩ      |                       | 1     |                       |       |
| Output Voltage Swing High          | V <sub>OH</sub>      | V <sub>DD</sub> - V <sub>OUT</sub>                                                                                | $R_L = 2k\Omega$            |                       | 35    | 60                    | mV    |
| Output Voltage Swing Low           | Max                  | Specified as                                                                                                      | R <sub>L</sub> = 100kΩ      |                       | 1     |                       | mV    |
| Output Voltage Swing Low           | V <sub>OL</sub>      | V <sub>OUT</sub> - V <sub>SS</sub>                                                                                | $R_L = 2k\Omega$            |                       | 30    | 60                    | IIIV  |
| Output Short Circuit Current       | 1                    |                                                                                                                   | Sourcing                    |                       | 11    |                       | mA    |
| Output Short-Circuit Current       | IOUT(SC)             | V <sub>DD</sub> = +5.0V Sinking                                                                                   |                             |                       | 30    |                       | IIIA  |
| Output Leakage Current in Shutdown | I <sub>OUT(SH)</sub> | Device in Shutdown Mode<br>(SHDN_ = $V_{SS}$ ), $V_{SS} \le V_{OUT} \le V_{DD}$<br>(Note 2)                       |                             |                       | ±0.01 | ±0.5                  | μA    |
| SHDN_Logic Low                     | VIL                  | (Note 2)                                                                                                          |                             |                       | 0.    | .3 x V <sub>DD</sub>  | V     |
| SHDN_Logic High                    | VIH                  | (Note 2)                                                                                                          |                             | 0.7 x V <sub>D</sub>  | D     |                       | V     |
| SHDN_ Input Current                | IL/IH                | $V_{SS} \le \overline{SHDN} \le V_{E}$                                                                            | DD (Note 2)                 |                       | 0.5   | 50                    | nA    |

## Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

### **Electrical Characteristics (continued)**

 $(V_{DD} = +2.7V, V_{SS} = 0V, V_{CM} = 0V, V_{OUT} = V_{DD}/2, R_L \text{ connected from OUT to } V_{DD}/2, \overline{SHDN} = V_{DD} \text{ (MAX4245/MAX4247 only),} T_A = +25^{\circ}C, \text{ unless otherwise noted.} \text{ (Note 1)}$ 

| PARAMETER                   | SYMBOL            | CONDITIONS                                                                                                                            | MIN TYP | MAX | UNITS              |
|-----------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------|-----|--------------------|
| Gain-Bandwidth Product      | GBW               |                                                                                                                                       | 1.0     |     | MHz                |
| Phase Margin                | Φ <sub>M</sub>    |                                                                                                                                       | 70      |     | degrees            |
| Gain Margin                 | G <sub>M</sub>    |                                                                                                                                       | 20      |     | dB                 |
| Slew Rate                   | SR                |                                                                                                                                       | 0.4     |     | V/µs               |
| Input Voltage-Noise Density | e <sub>n</sub>    | f = 10kHz                                                                                                                             | 52      |     | nV/√ <del>Hz</del> |
| Input Current-Noise Density | i <sub>n</sub>    | f = 10kHz                                                                                                                             | 0.1     |     | pA/√Hz             |
| Capacitive-Load Stability   | C <sub>LOAD</sub> | A <sub>V</sub> = 1 (Note 3)                                                                                                           |         | 470 | pF                 |
| Shutdown Delay Time         | t <sub>(SH)</sub> | (Note 2)                                                                                                                              | 3       |     | μs                 |
| Enable Delay Time           | t <sub>(EN)</sub> | (Note 2)                                                                                                                              | 4       |     | μs                 |
| Power-On Time               | t <sub>ON</sub>   |                                                                                                                                       | 4       |     | μs                 |
| Input Capacitance           | CIN               |                                                                                                                                       | 2.5     |     | pF                 |
| Total Harmonic Distortion   | THD               | f = 10kHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> , A <sub>V</sub> = +1,<br>V <sub>DD</sub> = +5.0V, Load = 100kΩ to V <sub>DD</sub> /2 | 0.01    |     | %                  |
| Settling Time to 0.01%      | t <sub>S</sub>    | $V_{OUT}$ = 4V step, $V_{DD}$ = +5.0V, $A_V$ = +1                                                                                     | 10      |     | μs                 |

#### **Electrical Characteristics**

 $(V_{DD} = +2.7V, V_{SS} = 0V, V_{CM} = 0V, V_{OUT} = V_{DD}/2, R_L \text{ connected from OUT to } V_{DD}/2, \overline{SHDN} = V_{DD} (MAX4245/MAX4247 \text{ only}), T_A = -40°C \text{ to } +125°C, unless otherwise noted.) (Note 1)$ 

| PARAMETER                          | SYMBOL                   | CONDITIONS                                                                                                                        | MIN             | TYP | MAX             | UNITS |
|------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|-------|
| Supply Voltage Range               | V <sub>DD</sub>          | Inferred from PSRR test                                                                                                           | 2.5             |     | 5.5             | V     |
| Supply Current (Per Amplifier)     | I <sub>DD</sub>          | V <sub>DD</sub> = +2.7V                                                                                                           |                 |     | 800             | μA    |
| Supply Current in Shutdown         | ISHDN_                   | $\overline{SHDN}$ = V <sub>SS</sub> (Note 2)                                                                                      |                 |     | 1               | μA    |
| Input Offset Voltage               | V <sub>OS</sub>          | $V_{SS} \le V_{CM} \le V_{DD}$ (Note 4)                                                                                           |                 |     | ±3.0            | mV    |
| Input Offset Voltage Drift         | TCV <sub>OS</sub>        | $V_{SS} \le V_{CM} \le V_{DD}$ (Note 4)                                                                                           |                 | ±2  |                 | µV/°C |
| Input Bias Current                 | I <sub>B</sub>           | $V_{SS} \le V_{CM} \le V_{DD}$ (Note 4)                                                                                           |                 |     | ±100            | nA    |
| Input Offset Current               | I <sub>OS</sub>          | $V_{SS} \le V_{CM} \le V_{DD}$ (Note 4)                                                                                           |                 |     | ±10             | nA    |
| Input Common-Mode<br>Voltage Range | V <sub>CM</sub>          | Inferred from CMRR test (Note 4)                                                                                                  | V <sub>SS</sub> |     | V <sub>DD</sub> | V     |
| Common-Mode Rejection Ratio        | CMRR                     | $V_{SS} \le V_{CM} \le V_{DD}$ (Note 4)                                                                                           | 60              |     |                 | dB    |
| Power-Supply Rejection Ratio       | PSRR                     | $2.5V \le V_{DD} \le 5.5V$                                                                                                        | 70              |     |                 | dB    |
| Large-Signal Voltage Gain          | A <sub>V</sub>           | $V_{SS} + 0.2V \le V_{OUT} \le V_{DD} - 0.2V,$<br>$R_L = 2k\Omega$                                                                | 85              |     |                 | dB    |
| Output Voltage Swing High          | V <sub>OH</sub>          | Specified as $V_{DD}$ - $V_{OUT}$ , $R_L$ = 2k $\Omega$                                                                           |                 |     | 90              | mV    |
| Output Voltage Swing Low           | V <sub>OL</sub>          | Specified as $V_{OUT}$ - $V_{SS}$ , $R_L$ = 2k $\Omega$                                                                           |                 |     | 90              | mV    |
| Output Leakage Current in Shutdown | I <sub>OUT</sub><br>(SH) | Device in Shutdown Mode ( $\overline{SHDN}$ = V <sub>SS</sub> ),<br>V <sub>SS</sub> ≤ V <sub>OUT</sub> ≤ V <sub>DD</sub> (Note 3) |                 |     | ±1.0            | μΑ    |

# Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

#### **Electrical Characteristics (continued)**

 $(V_{DD} = +2.7V, V_{SS} = 0V, V_{CM} = 0V, V_{OUT} = V_{DD}/2, R_L \text{ connected from OUT to } V_{DD}/2, \overline{SHDN} = V_{DD} (MAX4245/MAX4247 \text{ only}), T_A = +25^{\circ}C, unless otherwise noted.) (Note 1)$ 

| PARAMETER           | SYMBOL | CONDITIONS                                  | MIN                   | TYP | MAX                 | UNITS |
|---------------------|--------|---------------------------------------------|-----------------------|-----|---------------------|-------|
| SHDN_ Logic Low     | VIL    | (Note 2)                                    |                       |     | $0.3 \times V_{DD}$ | V     |
| SHDN_ Logic High    | VIH    | (Note 2)                                    | 0.7 x V <sub>DD</sub> |     |                     | V     |
| SHDN_ Input Current | IL/IH  | $V_{SS} \le SHDN_{\le} V_{DD}$ (Notes 2, 3) |                       |     | 100                 | nA    |

Note 1: Specifications are 100% tested at  $T_A = +25$  °C. All temperature limits are guaranteed by design.

Note 2: Shutdown mode is only available in MAX4245 and MAX4247.

Note 3: Guaranteed by design, not production tested.

Note 4: For -40°C to +85°C, Input Common-Mode Range is  $V_{SS}$  - 0.1V  $\leq V_{CM} \leq V_{DD}$  + 0.1V.

### **Typical Operating Characteristics**

(V<sub>DD</sub> = 2.7V, V<sub>SS</sub> = V<sub>CM</sub> = 0V, V<sub>OUT</sub> = V<sub>DD</sub>/2, no load, T<sub>A</sub> = +25°C, unless otherwise noted.)



# Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

#### **Typical Operating Characteristics**

(VDD = 2.7V, VSS = VCM = 0V, VOUT = VDD/2, no load, TA = +25°C, unless otherwise noted.)



# Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

#### **Typical Operating Characteristics (continued)**

(VDD = 2.7V, VSS = VCM = 0V, VOUT = VDD/2, no load, TA = +25°C, unless otherwise noted.)











LARGE-SIGNAL TRANSIENT

40µs/div

V<sub>DD</sub> = 5V

IN

OUT

2V/div

2V/div

**RESPONSE (INVERTING)** 

# Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

#### **Pin Description**

|         | PIN     |         | NAME            | FUNCTION                     |
|---------|---------|---------|-----------------|------------------------------|
| MAX4245 | MAX4246 | MAX4247 |                 | FUNCTION                     |
| 1       | _       | _       | IN+             | Noninverting Input           |
| 2       | 4       | 4       | V <sub>SS</sub> | Ground or Negative Supply    |
| 3       | —       | —       | IN-             | Inverting Input              |
| 4       | —       | —       | OUT             | Amplifier Output             |
| 5       | _       | —       | SHDN            | Shutdown                     |
| 6       | 8       | 10      | V <sub>DD</sub> | Positive Supply              |
| _       | 1       | 1       | OUTA            | Amplifier Output Channel A   |
| —       | 2       | 2       | INA-            | Inverting Input Channel A    |
| —       | 3       | 3       | INA+            | Noninverting Input Channel A |
| —       | 5       | 7       | INB+            | Noninverting Input Channel B |
| —       | 6       | 8       | INB-            | Inverting Input Channel B    |
| _       | 7       | 9       | OUTB            | Amplifier Output Channel B   |
|         | _       | 5       | SHDNA           | Shutdown Channel A           |
| _       | _       | 6       | SHDNB           | Shutdown Channel B           |



Figure 1a. Minimizing Offset Error Due to Input Bias Current (Noninverting)

#### **Detailed Description**

#### **Rail-to-Rail Input Stage**

The MAX4245/MAX4246/MAX4247 have rail-to-rail input and output stages that are specifically designed for lowvoltage, single-supply operation. The input stage consists of composite NPN and PNP differential stages, which operate together to provide a common-mode range extending to both supply rails. The crossover region of these two pairs occurs halfway between V<sub>DD</sub> and V<sub>SS</sub>. The input offset voltage is typically ±400µV. Lowoperating supply voltage, low supply current and rail-torail outputs make this family of operational amplifiers an excellent choice for precision or general-purpose, lowvoltage, battery-powered systems.



Figure 1b. Minimizing Offset Error Due to Input Bias Current (Inverting)

Since the input stage consists of NPN and PNP pairs, the input bias current changes polarity as the common-mode voltage passes through the crossover region. Match the effective impedance seen by each input to reduce the offset error caused by input bias currents flowing through external source impedance (Figures 1a and 1b).

The combination of high-source impedance plus input capacitance (amplifier input capacitance plus stray capacitance) creates a parasitic pole that can produce an underdamped signal response. Reducing input capacitance or placing a small capacitor across the feedback resistor improves response in this case.

The MAX4245/MAX4246/MAX4247 family's inputs are protected from large differential input voltages by internal  $5.3k\Omega$  series resistors and back-to-back triple-diode stacks across the inputs (Figure 2). For differential-input voltages

## Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps



Figure 2. Input Protection Circuit

much less than 2.1V (triple-diode drop), input resistance is typically  $4M\Omega$ . For differential voltages greater than 2.1V, input resistance is around  $10.6k\Omega$ , and the input bias current can be approximated by the following equation:

$$I_{B} = (V_{DIFF} - 2.1V)/10.6k\Omega$$

In the region where the differential input voltage approaches 2.1V, the input resistance decreases exponentially from  $4M\Omega$  to  $10.6k\Omega$  as the diodes begin to conduct. It follows that the bias current increases with the same curve.

In unity-gain configuration, high slew-rate input signals may capacitively couple to the output through the triplediode stacks.

#### **Rail-to-Rail Output Stage**

The MAX4245/MAX4246/MAX4247 can drive a  $2k\Omega$  load and still typically swing within 35mV of the supply rails. Figure 3 shows the output voltage swing of the MAX4245 configured with  $A_V = -1V/V$ .

#### **Applications Information**

#### **Power-Supply Considerations**

The MAX4245/MAX4246/MAX4247 operate from a single +2.5V to +5.5V supply (or dual  $\pm$ 1.25V to  $\pm$ 2.75V supplies) and consume only 320µA of supply current per amplifier. A 90dB power-supply rejection ratio allows the amplifiers to be powered directly off a decaying battery voltage, simplifying design and extending battery life.

#### **Power-Up**

The MAX4245/MAX4246/MAX4247 output typically settles within  $4\mu$ s after power-up. Figure 4 shows the output voltage on power-up and power-down.

#### Shutdown Mode

The MAX4245/MAX4247 feature a low-power shutdown mode. When  $\overline{SHDN}$  is pulled low, the supply current drops to 50nA per amplifier, the amplifier is disabled, and



Figure 3. Rail-to-Rail Input/Output Voltage Range



Figure 4. Power-Up/Power-Down Waveform

the output enters a high-impedance state. Pulling SHDN\_ high enables the amplifier. Figure 5 shows the MAX4245/ MAX4247's shutdown waveform.

Due to the output leakage currents of three-state devices and the small internal pullup current for  $\overline{SHDN}_{,}$ , do not leave  $\overline{SHDN}_{,}$  open/high-impedance. Leaving  $\overline{SHDN}_{,}$  open may result in indeterminate logic levels, and could adversely affect op amp operation. The logic threshold for  $\overline{SHDN}_{,}$  is referred to  $V_{SS}$ . When using dual supplies, pull  $\overline{SHDN}_{,}$  to  $V_{SS}$ , not GND, to shut down the op amp.

#### **Driving Capacitive Loads**

The MAX4245/MAX4246/MAX4247 are unity-gain stable for loads up to 470pF. Applications that require greater capacitive drive capability should use an isolation resistor

# Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps



Figure 5. Shutdown Waveform

between the output and the capacitive load (Figures 6a, 6b, 6c). Note that this alternative results in a loss of gain accuracy because  $R_{ISO}$  forms a voltage divider with the  $R_{LOAD}$ .

#### **Power-Supply Bypassing and Layout**

The MAX4245/MAX4246/MAX4247 family operates from either a single +2.5V to +5.5V supply or dual ±1.25V to ±2.75V supplies. For single-supply operation, bypass the power supply with a 100nF capacitor to V<sub>SS</sub> (in this case GND). For dual-supply operation, both the V<sub>DD</sub> and the V<sub>SS</sub> supplies should be bypassed to ground with separate 100nF capacitors.

Good PC board layout techniques optimize performance by decreasing the amount of stray capacitance at the op amp?s inputs and output. To decrease stray capacitance, minimize trace lengths and widths by placing external components as close to the device as possible. Use surface-mount components when possible.



### **Pin Configurations (continued)**



Figure 6a. Using a Resistor to Isolate a Capacitive Load from the Op Amp



Figure 6b. Pulse Response Without Isolating Resistor



Figure 6c. Pulse Response With Isolating Resistor

#### **Chip Information**

PROCESS: BICMOS

# Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

#### **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   | LAND PATTERN NO. |
|--------------|--------------|----------------|------------------|
| 6 SOT23      | U6+4         | <u>21-0058</u> | <u>90-0175</u>   |
| 6 SC70       | X6SN+1       | 21-0077        | 90-0189          |
| 8 SOT23      | K8+5         | <u>21-0078</u> | <u>90-0176</u>   |
| 8 SO         | S8+4         | <u>21-0041</u> | 90-0096          |
| 8 µMAX       | U8+1         | 21-0036        | 90-0092          |
| 10 µMAX      | U10+2        | <u>21-0061</u> | <u>90-0330</u>   |

# Ultra-Small, Rail-to-Rail I/O with Disable, Single-/Dual-Supply, Low-Power Op Amps

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                   | PAGES<br>CHANGED |
|--------------------|------------------|-----------------------------------------------|------------------|
| 0                  | 5/01             | Initial release                               | _                |
| 2                  | 11/11            | Added lead-free data to Ordering Information. | 1                |
| 3                  | 5/14             | Updated the General Description.              | 1                |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.