#### **MAX17544** # 4.5V-42V, 3.5A, High-Efficiency, Synchronous Step-Down DC-DC Converter With Internal Compensation #### **General Description** The MAX17544 high-efficiency, high-voltage, synchronous step-down DC-DC converter with integrated MOSFETs operates over 4.5V to 42V input. The converter can deliver up to 3.5A and generates output voltages from 0.9V up to 0.9 x $V_{IN}$ . The feedback (FB) voltage is accurate to within $\pm 1.1\%$ over -40°C to +125°C. The MAX17544 uses peak-current-mode control. The device can be operated in pulse-width modulation (PWM), pulse-frequency modulation (PFM), or discontinuous conduction mode (DCM) control schemes. The device is available in a 20-pin (5mm x 5mm) TQFN package. Simulation models are available. #### **Applications** - Industrial Power Supplies - · Distributed Supply Regulation - High-Voltage Single-Board Systems - Base Station Power Supply - General-Purpose Point-of-Load Ordering Information appears at end of data sheet. #### **Benefits and Features** - Reduces External Components and Total Cost - No Schottky—Synchronous Operation - Internal Compensation for Any Output Voltage - Built-In Soft-Start - All-Ceramic Capacitors, Compact Layout - Reduces Number of DC-DC Regulators to Stock - Wide 4.5V to 42V Input - Adjustable 0.9V to 0.9 x V<sub>IN</sub> Output - 100kHz to 2.2MHz Adjustable Switching Frequency with External Synchronization - Reduces Power Dissipation - Peak Efficiency > 90% - PFM/DCM Enables Enhanced Light-Load Efficiency - 2.8µA Shutdown Current - Operates Reliably in Adverse Industrial Environments - · Peak Current-Limit Protection - Built-In Output Voltage Monitoring with RESET - · Programmable EN/UVLO Threshold - Monotonic Startup into Prebiased Load - · Overtemperature Protection - High Industrial -40°C to +125°C Ambient Operating Temperature Range/-40°C to +150°C Junction Temperature Range # Typical Application Circuit—5V, 500kHz Switching Frequency ### **Absolute Maximum Ratings** | V <sub>IN</sub> to PGND | 0.3V to +48V | SGND to PGND0.3V to +0.3V | |----------------------------|----------------------------------|--------------------------------------------------------------------------| | EN/UVLO to SGND | 0.3V to +48V | LX Total RMS Current±5.6A | | LX to PGND | 0.3V to (V <sub>IN</sub> + 0.3V) | Output Short-Circuit DurationContinuous | | BST to PGND | 0.3V to +53V | Continuous Power Dissipation (T <sub>A</sub> = +70°C) (multilayer board) | | BST to LX | 0.3V to +6.5V | TQFN (derate 30.3mW/°C above $T_A = +70$ °C)2424.2mW | | BST to V <sub>CC</sub> | 0.3V to +48V | Junction Temperature+150°C | | CF, RESET, SS, MODE, SYNC, | | Storage Temperature Range65°C to +160°C | | RT to SGND | 0.3V to +6.5V | Lead Temperature (soldering, 10s)+300°C | | FB to SGND | 0.3V to +1.5V | Soldering Temperature (reflow)+260°C | | V <sub>CC</sub> to SGND | 0.3V to +6.5V | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Junction temperature greater than +125°C degrades operating lifetimes. ### **Package Thermal Characteristics (Note 1)** #### TOFN Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ).......30°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ).......2°C/W Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **Electrical Characteristics** $(V_{IN} = V_{EN/UVLO} = 24V, R_{RT} = 40.2k\Omega$ (500kHz), $C_{VCC} = 2.2\mu F$ , $V_{PGND} = V_{SGND} = V_{MODE} = V_{SYNC} = 0V$ , LX = SS = $\overline{RESET}$ = open, $V_{BST}$ to $V_{LX} = 5V$ , $V_{FB} = 1V$ , $V_{A} = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $V_{A} = +25^{\circ}C$ . All voltages are referenced to SGND, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|----------------------|----------------------------------------------------------------------------|-------|------------|-------|------------| | INPUT SUPPLY (V <sub>IN</sub> ) | | | ' | | | | | Input Voltage Range | V <sub>IN</sub> | | 4.5 | | 42 | V | | Input Shutdown Current | I <sub>IN-SH</sub> | V <sub>EN/UVLO</sub> = 0V (shutdown mode) | | 2.8 | 4.5 | | | | 1 | V <sub>FB</sub> = 1V, MODE = RT = open | | 118 | | μA | | | IQ_PFM | V <sub>FB</sub> = 1V, MODE = open | | 162 | | ] | | Input Quiescent Current | I <sub>Q-DCM</sub> | DCM mode, V <sub>LX</sub> = 0.1V | | 1.16 | 1.8 | | | | I <sub>Q_PWM</sub> | Normal switching mode, f <sub>SW</sub> = 500kHz,<br>V <sub>FB</sub> = 0.8V | 9.5 | | | mA | | ENABLE/UVLO (EN/UVLO) | • | | ' | | | | | EN/UVLO Threshold | V <sub>ENR</sub> | V <sub>EN/UVLO</sub> rising | 1.19 | 1.215 | 1.26 | V | | EN/OVEO Trireshold | V <sub>ENF</sub> | V <sub>EN/UVLO</sub> falling | 1.068 | 1.09 | 1.131 | ] <b>'</b> | | EN/UVLO Input Leakage Current | I <sub>EN</sub> | V <sub>EN/UVLO</sub> = 0V, T <sub>A</sub> = +25°C | -50 | 0 | +50 | nA | | LDO | | | | | | | | V Output Valtage Dance | V | 6V < V <sub>IN</sub> < 42V, I <sub>VCC</sub> = 1mA | 4.75 | - | E 0E | V | | V <sub>CC</sub> Output Voltage Range | V <sub>CC</sub> | 1mA ≤ I <sub>VCC</sub> ≤ 25mA | 4.75 | 4.75 5 5.2 | | \ \ \ | | V <sub>CC</sub> Current Limit | I <sub>VCC-MAX</sub> | V <sub>CC</sub> = 4.3V, V <sub>IN</sub> = 6V | 26.5 | 54 | 100 | mA | | V <sub>CC</sub> Dropout | V <sub>CC-DO</sub> | V <sub>IN</sub> = 4.5V, I <sub>VCC</sub> = 20mA | 4.2 | | | V | | V 10/10 | V <sub>CC_UVR</sub> | V <sub>CC</sub> rising | 4.05 | 4.2 | 4.3 | V | | V <sub>CC</sub> UVLO | V <sub>CC_UVF</sub> | V <sub>CC</sub> falling | 3.65 | 3.8 | 3.9 | ] V | ### **Electrical Characteristics (continued)** $(V_{IN} = V_{EN/UVLO} = 24V, R_{RT} = 40.2k\Omega$ (500kHz), $C_{VCC} = 2.2\mu$ F, $V_{PGND} = V_{SGND} = V_{MODE} = V_{SYNC} = 0V$ , LX = SS = $\overline{RESET}$ = open, $V_{BST}$ to $V_{LX} = 5V$ , $V_{FB} = 1V$ , $T_{A} = -40^{\circ}$ C to +125°C, unless otherwise noted. Typical values are at $T_{A} = +25^{\circ}$ C. All voltages are referenced to SGND, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------|---------------------|---------------------|-----------------|------------|--| | POWER MOSFET AND BST DRIV | ĖR | 1 | 1 | | | | | | High-Side nMOS On-Resistance | R <sub>DS-ONH</sub> | I <sub>LX</sub> = 0.3A | | 165 | 325 | mΩ | | | Low-Side nMOS On-Resistance | R <sub>DS-ONL</sub> | I <sub>LX</sub> = 0.3A | | 80 | 150 | mΩ | | | LX Leakage Current | I <sub>LX_LKG</sub> | V <sub>LX</sub> = V <sub>IN</sub> - 1V, V <sub>LX</sub> = V <sub>PGND</sub> + 1V, T <sub>A</sub> = +25°C | -2 | | +2 | μA | | | SOFT-START (SS) | | | • | | | | | | Charging Current | I <sub>SS</sub> | V <sub>SS</sub> = 0.5V | 4.7 | 5 | 5.3 | μA | | | FEEDBACK (FB) | | | | | | | | | ED Degulation Valtage | V | MODE = SGND or MODE = V <sub>CC</sub> | 0.89 | 0.9 | 0.91 | V | | | FB Regulation Voltage | V <sub>FB_REG</sub> | MODE = OPEN | 0.89 | 0.915 | 0.936 | ] <b>'</b> | | | FB Input Bias Current | I <sub>FB</sub> | 0 < V <sub>FB</sub> < 1V, T <sub>A</sub> = +25°C | -50 | | +50 | nA | | | MODE | | | | | | | | | | V <sub>M-DCM</sub> | MODE = V <sub>CC</sub> (DCM mode) | V <sub>CC</sub> - 1 | 1.6 | | | | | MODE Threshold | V <sub>M-PFM</sub> | MODE = open (PFM mode) | | V <sub>CC</sub> / 2 | | V | | | | V <sub>M-PWM</sub> | MODE = GND (PWM mode) | | | 1.4 | ] | | | CURRENT LIMIT | • | | | | | | | | Peak Current-Limit Threshold | I <sub>PEAK-LIMIT</sub> | | 4.4 | 5.1 | 5.85 | Α | | | Runaway Current-Limit Threshold | I <sub>RUNAWAY-LIMIT</sub> | | 4.9 | 5.7 | 6.7 | Α | | | Valley Current-Limit Threshold | | MODE = open/V <sub>CC</sub> | -0.16 | 0 | +0.16 | _ | | | valley Current-Limit Threshold | I <sub>SINK-LIMIT</sub> | MODE = GND | | -1.8 | | Α | | | PFM Current-Limit Threshold | I <sub>PFM</sub> | MODE = open | 0.6 | 0.75 | 0.9 | Α | | | RT AND SYNC | | | | | | | | | | | $R_{RT} = 210k\Omega$ | 90 | 100 | 110 | | | | | | $R_{RT} = 102k\Omega$ | 180 | 200 | 220 | | | | Switching Frequency | f <sub>SW</sub> | $R_{RT} = 40.2k\Omega$ | 475 | 500 | 525 | kHz | | | | | R <sub>RT</sub> = 8.06kΩ | 1950 | 2200 | 2450 | | | | | | R <sub>RT</sub> = open | 460 | 500 | 540 | ] | | | SYNC Frequency Capture Range | | f <sub>SW</sub> set by R <sub>RT</sub> | 1.1 x | | 1.4 x | kHz | | | OTTO Frequency Capture Narige | | 15W SOLDY IVKI | f <sub>SW</sub> | | f <sub>SW</sub> | KI IZ | | | SYNC Pulse Width | | | 50 | | | ns | | | SYNC Threshold | V <sub>IH</sub> | | 2.1 | | , | V | | | OTITO TITICONOIU | V <sub>IL</sub> | | | | 8.0 | , v | | | FB Undervoltage Trip Level to Cause Hiccup | V <sub>FB-HICF</sub> | | 0.56 | 0.58 | 0.65 | V | | # **Electrical Characteristics (continued)** $(V_{IN} = V_{EN/UVLO} = 24V, R_{RT} = 40.2k\Omega$ (500kHz), $C_{VCC} = 2.2\mu F$ , $V_{PGND} = V_{SGND} = V_{MODE} = V_{SYNC} = 0V$ , LX = SS = $\overline{RESET}$ = open, $V_{BST}$ to $V_{LX} = 5V$ , $V_{FB} = 1V$ , $T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ . All voltages are referenced to SGND, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------|----------------------|-----------------------------------------------------|------|--------|------|--------------------------| | Hiccup Timeout | | (Note 3) | | 32,768 | | Cycles | | Minimum On-Time | t <sub>ON-MIN</sub> | | | | 135 | ns | | Minimum Off-Time | t <sub>OFF-MIN</sub> | | 140 | | 160 | ns | | LX Dead Time | | | | 5 | | ns | | RESET | | | | | | | | RESET Output Level Low | | I <sub>RESET</sub> = 10mA | | | 0.4 | V | | RESET Output Leakage Current | | $T_A = T_J = +25$ °C, $V_{\overline{RESET}} = 5.5V$ | -0.1 | | +0.1 | μA | | FB Threshold for RESET Assertion | V <sub>FB-OKF</sub> | V <sub>FB</sub> falling | 90.5 | 92 | 94.6 | %V <sub>FB-</sub><br>REG | | FB Threshold for RESET Deassertion | V <sub>FB-OKR</sub> | V <sub>FB</sub> rising | 93.8 | 95 | 97.8 | %V <sub>FB-</sub><br>REG | | RESET Deassertion Delay After FB Reaches 95% Regulation | | | | 1024 | | Cycles | | THERMAL SHUTDOWN | | | | | | | | Thermal-Shutdown Threshold | | Temperature rising | | 165 | | °C | | Thermal-Shutdown Hysteresis | | | | 10 | | °C | Note 2: All limits are 100% tested at +25°C. Limits over temperature are guaranteed by design. Note 3: See the Overcurrent Protection/Hiccup Mode section for more details. ### **Typical Operating Characteristics** $(V_{IN} = V_{EN/UVLO} = 24V, V_{PGND} = V_{SGND} = 0V, C_{VIN} = C_{VCC} = 2.2 \mu F, C_{BST} = 0.1 \mu F, C_{SS} = 5600 pF, RT = MODE = open, T_A = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{IN} = V_{EN/UVLO} = 24V, V_{PGND} = V_{SGND} = 0V, C_{VIN} = C_{VCC} = 2.2 \mu F, C_{BST} = 0.1 \mu F, C_{SS} = 5600 pF, RT = MODE = open, T_A = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{IN} = V_{EN/UVLO} = 24V, V_{PGND} = V_{SGND} = 0V, C_{VIN} = C_{VCC} = 2.2 \mu F, C_{BST} = 0.1 \mu F, C_{SS} = 5600 pF, RT = MODE = open, T_A = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.)$ STEADY-STATE SWITCHING WAVEFORMS, 1µs/div ### STEADY-STATE SWITCHING WAVEFORMS. 5V OUTPUT, PFM MODE, 25mA LOAD, FIGURE 4A CIRCUIT STEADY-STATE SWITCHING WAVEFORMS, #### 5V OUTPUT, PWM MODE, FIGURE 4A CIRCUIT (LOAD CURRENT STEPPED FROM 1.75A TO 3.5A) #### 3.3V OUTPUT, PWM MODE, FIGURE 4B CIRCUIT (LOAD CURRENT STEPPED FROM 1.75A TO 3.5A) ### **Typical Operating Characteristics (continued)** $(V_{IN} = V_{EN/UVLO} = 24V, V_{PGND} = V_{SGND} = 0V, C_{VIN} = C_{VCC} = 2.2 \mu F, C_{BST} = 0.1 \mu F, C_{SS} = 5600 pF, RT = MODE = open, T_A = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{IN} = V_{EN/UVLO} = 24V, V_{PGND} = V_{SGND} = 0V, C_{VIN} = C_{VCC} = 2.2 \mu F, C_{BST} = 0.1 \mu F, C_{SS} = 5600 pF, RT = MODE = open, T_A = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.)$ # **Pin Configuration** # **Pin Description** | PIN | NAME | FUNCTION | |-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1–3 | V <sub>IN</sub> | Power Supply Input. 4.5V to 42V input supply range. Connect the $V_{\text{IN}}$ pins together. Decouple to PGND with two 2.2µF capacitors; place the capacitor close to the $V_{\text{IN}}$ and PGND pins. Refer to the MAX17544 EV kit data sheet for a layout example. | | 4 | EN/UVLO | Enable/Undervoltage Lockout. Drive EN/UVLO high to enable the output voltage. Connect to the center of the resistor-divider between $V_{\text{IN}}$ and SGND to set the input voltage at which the device turns on. Pull up to $V_{\text{IN}}$ for always-on operation. | | 5 | RESET | Open-Drain RESET Output. The RESET output is driven low if FB drops below 92% of its set value. RESET goes high 1024 clock cycles after FB rises above 95% of its set value. | | 6 | SYNC | The device can be synchronized to an external clock using this pin. See the External Frequency Synchronization section for more details. | | 7 | SS | Soft-Start Input. Connect a capacitor from SS to SGND to set the soft-start time. | | 8 | CF | At switching frequencies lower than 500kHz, connect a capacitor from CF to FB. Leave CF open if switching frequency is equal to, or greater than, 500kHz. See the <i>Loop Compensation</i> section for more details. | | 9 | FB | Feedback Input. Connect FB to the center tap of an external resistor-divider from the output to GND to set the output voltage. See the <i>Adjusting Output Voltage</i> section for more details. | | 10 | RT | Connect a resistor from RT to SGND to set the regulator's switching frequency. Leave RT open for the default 500kHz frequency. See the Setting the Switching Frequency (RT) section for more details. | | 11 | MODE | MODE pin configures the device to operate either in PWM, PFM, or DCM modes of operation. Leave MODE unconnected for PFM operation (pulse skipping at light loads). Connect MODE to SGND for constant-frequency PWM operation at all loads. Connect MODE to V <sub>CC</sub> for DCM operation. See the MODE Setting section for more details. | # **Pin Description (continued)** | PIN | NAME | FUNCTION | |-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | V <sub>CC</sub> | 5V LDO Output. Bypass V <sub>CC</sub> with 2.2μF ceramic capacitance to SGND. | | 13 | SGND | Analog Ground | | 14–16 | PGND | Power Ground. Connect the PGND pins externally to the power ground plane. Connect the SGND and PGND pins together at the ground return path of the V <sub>CC</sub> bypass capacitor. Refer to the MAX17544 EV kit data sheet for a layout example. | | 17–19 | LX | Switching Node. Connect LX pins to the switching side of the inductor. Refer to the MAX17544 EV kit data sheet for a layout example. | | 20 | BST | Boost Flying Capacitor. Connect a 0.1µF ceramic capacitor between BST and LX. | | _ | EP | Exposed Pad. Connect to the SGND pin. Connect to a large copper plane below the IC to improve heat dissipation capability. Add thermal vias below the exposed pad. Refer to the MAX17544 EV kit data sheet for a layout example. | ## **Block Diagram** ### **Detailed Description** The MAX17544 high-efficiency, high-voltage, synchronously-rectified step-down converter with dual integrated MOSFETs operates over a 4.5V to 42V input. It delivers up to 3.5A and 0.9V to $90\%V_{IN}$ output voltage. Built-in compensation across the output voltage range eliminates the need for external components. The feedback (FB) regulation accuracy over -40°C to +125°C is $\pm 1.1\%$ . The device features a peak-current-mode-control architecture. An internal transconductance error amplifier produces an integrated error voltage at an internal node, which sets the duty cycle using a PWM comparator, a high-side current-sense amplifier, and a slope-compensation generator. At each rising-edge of the clock, the high-side MOSFET turns on and remains on until either the appropriate or maximum duty cycle is reached, or the peak current limit is detected. During the high-side MOSFET's on-time, the inductor current ramps up. During the second-half of the switching cycle, the high-side MOSFET turns off and the low-side MOSFET turns on. The inductor releases the stored energy as its current ramps down and provides current to the output. The device features a MODE pin that can be used to operate the device in PWM, PFM, or DCN control schemes. The device integrates adjustable-input undervoltage lockout, adjustable soft-start, open $\overline{\text{RESET}}$ , and external frequency synchronization features. #### Mode Selection (MODE) The logic state of the MODE pin is latched when $V_{CC}$ and EN/UVLO voltages exceed the respective UVLO rising thresholds and all internal voltages are ready to allow LX switching. If the MODE pin is open at power-up, the device operates in PFM mode at light loads. If the MODE pin is grounded at power-up, the device operates in constant-frequency PWM mode at all loads. Finally, if the MODE pin is connected to $V_{CC}$ at power-up, the device operates in constant-frequency DCM mode at light loads. State changes on the MODE pin are ignored during normal operation. #### **PWM Mode Operation** In PWM mode, the inductor current is allowed to go negative. PWM operation provides constant frequency operation at all loads and is useful in applications sensitive to switching frequency. However, the PWM mode of operation gives lower efficiency at light loads when compared to the PFM and DCM modes of operation. #### **PFM Mode Operation** PFM mode disables negative inductor current and also skips pulses at light loads for high efficiency. In PFM mode, the inductor current is forced to a fixed peak of 750mA every clock cycle until the output rises to 102.3% of the nominal voltage. Once the output reaches 102.3% of the nominal voltage, both the high-side and low-side FETs are turned off and the device enters hibernation mode until the load discharges the output to 101.1% of the nominal voltage. Most of the internal blocks are turned off in hibernation mode to save quiescent current. Once the output falls below 101.1% of the nominal voltage, the device comes out of hibernation mode, turns on all internal blocks, and again commences the process of delivering pulses of energy to the output until it reaches 102.3% of the nominal output voltage. The advantage of PFM mode is higher efficiency at light loads due to lower quiescent current drawn from supply. The disadvantages are that the output-voltage ripple is higher when compared to the PWM or DCM modes of operation and the switching frequency is not constant at light loads. #### **DCM Mode Operation** The DCM mode of operation features constant-frequency operation down to lighter loads than PFM mode by disabling negative inductor current at light loads instead of not skipping pulses. DCM operation offers efficiency performance that lies between PWM and PFM modes. #### Linear Regulator (V<sub>CC</sub>) An internal linear regulator ( $V_{CC}$ ) provides a 5V nominal supply to power the internal blocks and the low-side MOSFET driver. The output of the linear regulator ( $V_{CC}$ ) should be bypassed with a 2.2 $\mu$ F ceramic capacitor to SGND. The device employs an undervoltage-lockout circuit that disables the internal linear regulator when $V_{CC}$ falls below 3.8V (typ). #### Setting the Switching Frequency (RT) The switching frequency of the device can be programmed from 100kHz to 2.2MHz by using a resistor connected from the RT pin to SGND. The switching frequency ( $f_{SW}$ ) is related to the resistor connected at the RT pin ( $R_{RT}$ ) by the following equation: $$R_{RT} \cong \frac{21 \times 10^3}{f_{SW}} - 1.7$$ where $R_{RT}$ is in $k\Omega$ and $f_{SW}$ is in kHz. Leaving the RT pin open causes the device to operate at the default switching frequency of 500kHz. See <u>Table 1</u> for RT resistor values for a few common switching frequencies. Table 1. Switching Frequency vs. RT Resistor | SWITCHING FREQUENCY (kHz) | RT RESISTOR (kΩ) | |---------------------------|------------------| | 500 | Open | | 100 | 210 | | 200 | 102 | | 400 | 49.9 | | 1000 | 19.1 | | 2200 | 8.06 | #### **Operating Input Voltage Range** The minimum and maximum operating input voltages for a given output voltage should be calculated as follows: $$\begin{split} V_{IN(MIN)} = & \frac{V_{OUT} + (I_{OUT(MAX)} \times (R_{DCR} + 0.15))}{1 - (f_{SW(MAX)} \times t_{OFF(MAX)})} \\ & + (I_{OUT(MAX)} \times 0.175) \end{split}$$ $$V_{IN(MAX)} = \frac{V_{OUT}}{f_{SW(MAX)} \times t_{ON(MIN)}}$$ where $V_{OUT}$ is the steady-state output voltage, $I_{OUT}$ (MAX) is the maximum load current, $R_{DCR}$ is the DC resistance of the inductor, $f_{SW(MAX)}$ is the maximum switching frequency, $t_{OFF-MAX}$ is the worst-case minimum switch off-time (160ns), and $t_{ON-MIN}$ is the worst-case minimum switch on-time (135ns). #### **External Frequency Synchronization (SYNC)** The internal oscillator of the device can be synchronized to an external clock signal on the SYNC pin. The external synchronization clock frequency must be between 1.1 x $f_{SW}$ and 1.4 x $f_{SW}$ , where, $f_{SW}$ is the frequency programmed by the RT resistor. The minimum external clock pulse-width high should be greater than 50ns. See the *RT AND SYNC* section of the *Electrical Characteristics* table for details. #### **Overcurrent Protection/Hiccup Mode** The MAX17544 is provided with a robust overcurrent protection scheme that protects the device under overload and output short-circuit conditions. A cycle-by-cycle peak current limit turns off the high-side MOSFET whenever the high-side switch current exceeds an internal limit of 5.1A (typ). A runaway current limit on the high-side switch current at 5.7A (typ) protects the device under high input voltage, short-circuit conditions when there is insufficient output voltage available to restore the inductor current that was built up during the ON period of the step-down converter. One occurrence of the runaway current limit triggers a hiccup mode. In addition, if, due to a fault condition, the feedback voltage drops to 0.58V (typ) any time after soft-start is complete, hiccup mode is triggered. In hiccup mode, the converter is protected by suspending switching for a hiccup timeout period of 32,768 clock cycles. Once the hiccup timeout period expires, soft-start is attempted again. Note that when soft-start is attempted under an overload condition, if feedback voltage does not exceed 0.58V, the device switches at half the programmed switching frequency. Hiccup mode ensures low power dissipation under output short-circuit conditions. #### **RESET Output** The device includes a RESET comparator to monitor the output voltage. The open-drain RESET output requires an external pullup resistor. RESET goes high (high-impedance) 1024 switching cycles after the regulator output increases above 95% of the designed nominal regulated voltage. RESET goes low when the regulator output voltage drops to below 92% of the nominal regulated voltage. RESET also goes low during thermal shutdown. #### **Prebiased Output** When the device starts into a prebiased output, both the high-side and low-side switches are turned off so that the converter does not sink current from the output. High-side and low-side switches do not start switching until the PWM comparator commands the first PWM pulse, at which point switching commences. The output voltage is then smoothly ramped up to the target value in alignment with the internal reference. #### **Thermal-Shutdown Protection** Thermal-shutdown protection limits total power dissipation in the device. When the junction temperature of the device exceeds +165°C, an on-chip thermal sensor shuts down the device, allowing the device to cool. The thermal sensor turns the device on again after the junction temperature cools by 10°C. Soft-start resets during thermal shutdown. Carefully evaluate the total power dissipation (see the *Power Dissipation* section) to avoid unwanted triggering of the thermal shutdown in normal operation. ### **Applications Information** #### **Input Capacitor Selection** The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. The input capacitor RMS current requirement (I<sub>RMS</sub>) is defined by the following equation: $$I_{RMS} = I_{OUT(MAX)} \times \frac{\sqrt{V_{OUT} \times (V_{IN} - V_{OUT})}}{V_{IN}}$$ where, $I_{OUT(MAX)}$ is the maximum load current. $I_{RMS}$ has a maximum value when the input voltage equals twice the output voltage ( $V_{IN} = 2 \times V_{OUT}$ ), so $I_{RMS(MAX)} = I_{OUT(MAX)}/2$ . Choose an input capacitor that exhibits less than +10°C temperature rise at the RMS input current for optimal long-term reliability. Use low-ESR ceramic capacitors with high-ripple-current capability at the input. X7R capacitors are recommended in industrial applications for their temperature stability. Calculate the input capacitance using the following equation: $$C_{IN} = \frac{I_{OUT(MAX)} \times D \times (1 \text{-} D)}{\eta \times f_{SW} \times \Delta V_{IN}}$$ where D = $V_{OUT}/V_{IN}$ is the duty ratio of the controller, $f_{SW}$ is the switching frequency, $\Delta V_{IN}$ is the allowable input voltage ripple, and $\eta$ is the efficiency. In applications where the source is located distant from the device input, an electrolytic capacitor should be added in parallel to the ceramic capacitor to provide necessary damping for potential oscillations caused by the inductance of the longer input power path and input ceramic capacitor. #### **Inductor Selection** Three key inductor parameters must be specified for operation with the device: inductance value (L), inductor saturation current (I<sub>SAT</sub>), and DC resistance (R<sub>DCR</sub>). The switching frequency and output voltage determine the inductor value as follows: where, V<sub>OUT</sub>, and f<sub>SW</sub> are nominal values. Select a low-loss inductor closest to the calculated value with acceptable dimensions and having the lowest possible DC resistance. The saturation current rating (I<sub>SAT</sub>) of the inductor must be high enough to ensure that saturation can occur only above the peak current-limit value of 5.1A. #### **Output Capacitor Selection** X7R ceramic output capacitors are preferred due to their stability over temperature in industrial applications. The output capacitors are usually sized to support a step load of 50% of the maximum output current in the application, such that output voltage deviation is contained to 3% of nominal output voltage. The minimum required output capacitance can be calculated as follows: $$C_{OUT} = \frac{9}{(f_C \times V_{OUT})}$$ where $C_{OUT}$ is in Farad, $f_C$ is the target closed-loop crossover frequency in Hz. Select $f_C$ to be 1/9th of $f_{SW}$ if the switching frequency is less than or equal to 500kHz. If the switching frequency is more than 500kHz, select $f_C$ to be 55kHz. Derating of ceramic capacitors with DC-voltage must be considered while selecting the output capacitor. Derating curves are available from all major ceramic capacitor vendors. #### **Soft-Start Capacitor Selection** The device implements adjustable soft-start operation to reduce inrush current. A capacitor connected from the SS pin to SGND programs the soft-start time. The selected output capacitance ( $C_{SEL}$ ) and the output voltage ( $V_{OUT}$ ) determine the minimum required soft-start capacitor as follows: $$C_{SS} \ge 28 \times 10^{-6} \times C_{SEL} \times V_{OUT}$$ The soft-start time ( $t_{SS}$ ) is related to the capacitor connected at SS ( $C_{SS}$ ) by the following equation: $$t_{SS} = \frac{C_{SS}}{5.55 \times 10^{-6}}$$ For example, to program a 1ms soft-start time, a 5.6nF capacitor should be connected from the SS pin to SGND. Figure 1. Setting the Input Undervoltage Lockout # Table 2. C6 Capacitor Value at Various Switching Frequencies | SWITCHING FREQUENCY RANGE (kHz) | C6 (pF) | |---------------------------------|---------| | 200 to 300 | 2.2 | | 300 to 400 | 1.2 | | 400 to 500 | 0.75 | #### **Setting the Input Undervoltage-Lockout Level** The device offers an adjustable input undervoltage-lockout level. Set the voltage at which the device turns on with a resistive voltage-divider connected from $V_{\text{IN}}$ to SGND. Connect the center node of the divider to EN/UVLO. Choose R1 to be $3.3M\Omega$ and then calculate R2 as follows: $$R2 = \frac{R1 \times 1.215}{(V_{INU} - 1.215)}$$ where, $V_{INU}$ is the voltage at which the device is required to turn on. Ensure that $V_{INU}$ is higher than 0.8 x $V_{OUT}$ . If the EN/UVLO pin is driven from an external signal source, a series resistance of minimum $1k\Omega$ is recommended to be placed between the signal source output and the EN/UVLO pin to reduce voltage ringing on the line. #### **Loop Compensation** The device is internally loop-compensated. However, if the switching frequency is less than 500kHz, connect a 0402 capacitor C6 between the CF pin and the FB pin. Use Table 2 to select the value of C6. If the switching frequency is less than 200kHz, connect an additional R-C network in parallel to the top resistor of the feedback divider (R3). See Figure 5 to calculate the values of the components R7, C12, and C6. #### **Adjusting Output Voltage** Set the output voltage with a resistive voltage-divider connected from the positive terminal of the output capacitor (V<sub>OUT</sub>) to SGND (see Figure 2). Connect the Figure 2. Setting the Output Voltage center node of the divider to the FB pin. Use the following procedure to choose the resistive voltage-divider values: Calculate resistor R3 from the output to the FB pin as follows: $216 \times 10^3$ R3 = $\frac{216 \times 10^3}{(f_C \times C_{OUT})}$ where R3 is in $k\Omega$ , crossover frequency ( $f_C$ ) is in kHz, and the output capacitor ( $C_{OUT}$ ) is in $\mu F$ . Choose $f_C$ to be 1/9th of the switching frequency, $f_{SW}$ , if the switching frequency is less than or equal to 500kHz. If the switching frequency is more than 500kHz, select $f_C$ to be 55kHz.. Calculate resistor R4 from the FB pin to SGND as follows: $$R4 = \frac{R3 \times 0.9}{(V_{OUT} - 0.9)}$$ #### **Power Dissipation** At a particular operating condition, the power losses that lead to temperature rise of the part are estimated as follows: $$P_{LOSS} = (P_{OUT} \times (\frac{1}{\eta} - 1)) - \left(I_{OUT}^2 \times R_{DCR}\right)$$ $$P_{OUT} = V_{OUT} \times I_{OUT}$$ where, $P_{OUT}$ is the total output power, $\eta$ is the efficiency of the converter, and $R_{DCR}$ is the DC resistances of the inductor. (See the <u>Typical Operating Characteristics</u> for more information on efficiency at typical operating conditions.) For a multilayer board, the thermal performance metrics for the package are given below: $$\theta_{JA} = 30^{\circ}C/W$$ $$\theta_{JC} = 2^{\circ}C/W$$ #### MAX17544 # 4.5V–42V, 3.5A, High-Efficiency, Synchronous Step-Down DC-DC Converter With Internal Compensation The junction temperature of the device can be estimated at any given maximum ambient temperature $(T_{A\_MAX})$ from the equation below: $$T_{J MAX} = T_{A MAX} + (\theta_{JA} \times P_{LOSS})$$ If the application has a thermal management system that ensures that the exposed pad of the device is maintained at a given temperature (T<sub>EP\_MAX</sub>) by using proper heatsinks, then the junction temperature of the device can be estimated at any given maximum ambient temperature by the equation below: $$T_{J\_MAX} = T_{EP\_MAX} + (\theta_{JC} \times P_{LOSS})$$ Junction temperature greater than +125°C degrades operating lifetimes. #### **PCB Layout Guidelines** All connections carrying pulsed currents must be very short and as wide as possible. The inductance of these connections must be kept to an absolute minimum due to the high di/dt of the currents. Since inductance of a current carrying loop is proportional to the area enclosed by the loop, if the loop area is made very small, inductance is reduced. Additionally, small-current loop areas reduce radiated EMI. A ceramic input filter capacitor should be placed close to the $V_{IN}$ pins of the IC. This eliminates as much trace inductance effects as possible and gives the IC a cleaner voltage supply. A bypass capacitor for the $V_{CC}$ pin also should be placed close to the pin to reduce effects of trace impedance. When routing the circuitry around the IC, the analog small-signal ground and the power ground for switching currents must be kept separate. They should be connected together at a point where switching activity is at a minimum, typically the return terminal of the $V_{CC}$ bypass capacitor. This helps keep the analog ground quiet. The ground plane should be kept continuous/unbroken as far as possible. No trace carrying high switching current should be placed directly over any ground plane discontinuity. PCB layout also affects the thermal performance of the design. A number of thermal vias that connect to a large ground plane should be provided under the exposed pad of the part, for efficient heat dissipation. For a sample layout that ensures first pass success, refer to the MAX17544 evaluation kit layout available at www.maximintegrated.com. Figure 3a. Layout Guidelines Figure 3b. Layout Guidelines # **Typical Application Circuits** ## **Typical Application Circuits (continued)** ### **Ordering Information** | PART | PIN-PACKAGE | |--------------|-------------------| | MAX17544ATP+ | 20 TQFN 5mm x 5mm | **Note:** All devices operate over the -40°C to +125°C temperature range, unless otherwise noted. ### **Chip Information** PROCESS: BICMOS ### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND PATTERN | |-------------|---------|---------|--------------| | TYPE | CODE | NO. | NO. | | 20 TQFN-EP* | T2055+4 | 21-0140 | | <sup>\*</sup>EP = Exposed pad. <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. <sup>\*</sup>EP = Exposed pad. ### MAX17544 # 4.5V-42V, 3.5A, High-Efficiency, Synchronous Step-Down DC-DC Converter With Internal Compensation ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|------------------------------------------------------------------|--------------------| | 0 | 9/14 | Initial release | _ | | 1 | 7/16 | Operating and junction temperature values updated and text added | 1–9, 12, 13, 15–18 | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.