## M95128 M95128-W M95128-R # 128 Kbit serial SPI bus EEPROM with high speed clock #### **Features** - Compatible with SPI bus serial interface (positive clock SPI modes) - Single supply voltage: - 4.5 to 5.5 V for M95128 - 2.5 to 5.5 V for M95128-W - 1.8 to 5.5 V for M95128-R - High speed - 10 MHz clock rate, 5 ms write time - Status Register - Hardware protection of the Status Register - Byte and Page Write (up to 64 bytes) - Self-timed programming cycle - Adjustable size read-only EEPROM area - Enhanced ESD protection - More than 1 000 000 write cycles - More than 40-year data retention - Packages - ECOPACK2<sup>®</sup> (RoHS compliant and Halogen-free) ## **Contents** | 1 | Desc | cription | |---|-------|--------------------------------------------------------------| | 2 | Mem | nory organization | | 3 | Sign | al description | | | 3.1 | Serial Data output (Q) 9 | | | 3.2 | Serial Data input (D) | | | 3.3 | Serial Clock (C) 9 | | | 3.4 | Chip Select (S) | | | 3.5 | Hold (HOLD) | | | 3.6 | Write Protect (W) | | | 3.7 | V <sub>SS</sub> ground | | | 3.8 | Supply voltage (V <sub>CC</sub> ) 10 | | | | 3.8.1 Operating supply voltage V <sub>CC</sub> <sub>10</sub> | | | | 3.8.2 Device reset | | | | 3.8.3 Power-up conditions | | | | 3.8.4 Power-down | | 4 | Ope | rating features | | | 4.1 | Hold condition | | | 4.2 | Status Register | | | 4.3 | Data Protection and protocol control | | 5 | Instr | ructions | | | 5.1 | Write Enable (WREN)14 | | | 5.2 | Write Disable (WRDI) | | | 5.3 | Read Status Register (RDSR) 16 | | | | 5.3.1 WIP bit | | | | 5.3.2 WEL bit | | | | 5.3.3 BP1, BP0 bits | | | | 5.3.4 SRWD bit | | | 5.4 | Write Status Register (WRSR) | | | 5.5 | Read from Memory Array (READ) | | | | | | | 5.6 Write to Memory Array (WRITE) | 21 | |----|-----------------------------------------------------|----| | | 5.6.1 ECC (error correction code) and write cycling | 22 | | _ | | | | 6 | Delivery state | 23 | | 7 | Connecting to the SPI bus | 23 | | | 7.1 SPI modes | 24 | | 8 | Maximum rating | 25 | | 9 | DC and AC parameters | 26 | | 10 | Package mechanical data | 36 | | 11 | Part numbering | 39 | | 12 | Revision history | 41 | ## List of tables | Table 1. | Signal names | / | |-----------|---------------------------------------------------------------------------|-----| | Table 2. | Write-protected block size | 13 | | Table 3. | Instruction set | 14 | | Table 4. | Status Register format | 16 | | Table 5. | Protection modes | 18 | | Table 6. | Absolute maximum ratings | 25 | | Table 7. | Operating conditions (M95128) | 26 | | Table 8. | Operating conditions (M95128-W) | 26 | | Table 9. | Operating conditions (M95128-R) | 26 | | Table 10. | AC measurement conditions | 27 | | Table 11. | Capacitance | | | Table 12. | DC characteristics (M95128, device grade 3) | 27 | | Table 13. | DC characteristics (M95128-W, device grade 6) | 28 | | Table 14. | DC characteristics (M95128-W, device grade 3) | 28 | | Table 15. | DC characteristics (M95128-R) | 29 | | Table 16. | AC characteristics (M95128, device grade 3) | 30 | | Table 17. | AC characteristics (M95128-W, device grade 6) | 31 | | Table 18. | AC characteristics (M95128-W, device grade 3) | 32 | | Table 19. | AC characteristics (M95128-R) | 33 | | Table 20. | SO8N – 8-lead plastic small outline, 150 mils body width, package | | | | mechanical data | | | Table 21. | TSSOP8 – 8-lead thin shrink small outline, package mechanical data | 37 | | Table 22. | UFDFPN8, 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, | | | | mechanical data | | | Table 23. | Ordering information scheme | | | Table 24. | Available M95128x products (package, voltage range, temperature grade) | 40 | | Tahla 25 | Document revision history | //1 | ## **List of figures** | Figure 1. | Logic diagram | 6 | |------------|-----------------------------------------------------------------------------------|------| | Figure 2. | SO, UFDFPN and TSSOP connections | 6 | | Figure 3. | Block diagram | | | Figure 4. | Hold condition activation | | | Figure 5. | Write Enable (WREN) sequence | . 14 | | Figure 6. | Write Disable (WRDI) sequence | | | Figure 7. | Read Status Register (RDSR) sequence | | | Figure 8. | Write Status Register (WRSR) sequence | . 19 | | Figure 9. | Read from Memory Array (READ) sequence | . 20 | | Figure 10. | Byte Write (WRITE) sequence | | | Figure 11. | Page Write (WRITE) sequence | . 22 | | Figure 12. | Bus master and memory devices on the SPI bus | . 23 | | Figure 13. | SPI modes supported | | | Figure 14. | AC measurement I/O waveform | . 27 | | Figure 15. | Serial input timing | . 34 | | Figure 16. | Hold timing | | | Figure 17. | Serial output timing | . 35 | | Figure 18. | SO8N – 8-lead plastic small outline, 150 mils body width, package outline | . 36 | | Figure 19. | TSSOP8 – 8-lead thin shrink small outline, package outline | . 37 | | Figure 20. | UFDFPN8, 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, outline | . 38 | ## 1 Description The M95128, M95128-W and M95128-R are electrically erasable programmable memory (EEPROM) devices accessed by a high speed SPI-compatible bus. The memory array is organized as $16384 \times 8$ bits. The device is accessed by a simple serial interface that is SPI-compatible. The bus signals are C, D and Q, as shown in *Table 1* and *Figure 1*. The device is selected when Chip Select $(\overline{S})$ is taken low. Communications with the device can be interrupted using Hold $(\overline{HOLD})$ . Figure 1. Logic diagram Figure 2. SO, UFDFPN and TSSOP connections 1. See Section 10: Package mechanical data for package dimensions, and how to identify pin-1. Table 1. Signal names | Signal name | Function | Direction | |-----------------|--------------------|-----------| | С | Serial Clock | Input | | D | Serial Data input | Input | | Q | Serial Data output | Output | | S | Chip Select | Input | | W | Write Protect | Input | | HOLD | Hold | Input | | V <sub>CC</sub> | Supply voltage | | | V <sub>SS</sub> | Ground | | ## 2 Memory organization The memory is organized as shown in *Figure 3*. Figure 3. Block diagram ## 3 Signal description See *Figure 1: Logic diagram* and *Table 1: Signal names*, for a brief overview of the signals connected to this device. ### 3.1 Serial Data output (Q) This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C). ### 3.2 Serial Data input (D) This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C). ### 3.3 Serial Clock (C) This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) changes after the falling edge of Serial Clock (C). ## 3.4 Chip Select $(\overline{S})$ When this input signal is high, the device is deselected and Serial Data Output (Q) is at high impedance. Unless an internal write cycle is in progress, the device will be in the Standby Power mode. Driving Chip Select $(\overline{S})$ low selects the device, placing it in the Active Power mode. After Power-up, a falling edge on Chip Select $(\overline{S})$ is required prior to the start of any instruction. ## 3.5 Hold (HOLD) The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device. During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care. To start the Hold condition, the device must be selected, with Chip Select $(\overline{S})$ driven low. ### 3.6 Write Protect $(\overline{W})$ The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register). This pin must be driven either high or low, and must be stable during all write instructions. #### $V_{SS}$ ground V<sub>SS</sub> is the reference for the V<sub>CC</sub> supply voltage. ### 3.8 Supply voltage (V<sub>CC</sub>) #### 3.8.1 Operating supply voltage V<sub>CC</sub> Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range must be applied (see *Table 7*, *Table 8* and *Table 9*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle ( $t_W$ ). In order to secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the $V_{CC}/V_{SS}$ package pins. #### 3.8.2 Device reset In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until $V_{CC}$ reaches the internal reset threshold voltage (this threshold is defined in DC tables 12, 13, 14 and 15 as $V_{RES}$ . When V<sub>CC</sub> passes over the POR threshold, the device is reset and in the following state: - in Standby Power mode - deselected (note that, to be executed, an instruction must be preceded by a falling edge on Chip Select (S)) - Status register values: - the Write Enable Latch (WEL) bit is reset to 0 - the Write In Progress (WIP) bit is reset to 0 - the SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits). When $V_{CC}$ passes over the POR threshold, the device is reset and enters the Standby Power mode. The device must not be accessed until $V_{CC}$ reaches a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range defined in *Table 7*, *Table 8* and *Table 9*. #### 3.8.3 Power-up conditions When the power supply is turned on, $V_{CC}$ continuously rises from $V_{SS}$ to $V_{CC}$ . During this time, the Chip Select $(\overline{S})$ line is not allowed to float but should follow the $V_{CC}$ voltage. It is therefore recommended to connect the $\overline{S}$ line to $V_{CC}$ via a suitable pull-up resistor (see *Figure 12*). In addition, the Chip Select $(\overline{S})$ input offers a built-in safety feature, as it is edge-sensitive as well as level-sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip Select $(\overline{S})$ . This ensures that Chip Select $(\overline{S})$ must have been high, prior to going low to start the first operation. The $V_{CC}$ voltage has to rise continuously from 0 V up to the minimum $V_{CC}$ operating voltage defined in *Table 7*, *Table 8* and *Table 9* and the rise time must not vary faster than 1 V/µs. #### 3.8.4 Power-down During power-down (continuous decrease in the $V_{CC}$ supply voltage below the minimum $V_{CC}$ operating voltage defined in *Table 7*, *Table 8* and *Table 9*), the device must be: - deselected (Chip Select $\overline{S}$ should be allowed to follow the voltage applied on $V_{CC}$ ) - in Standby Power mode (there should not be any internal write cycle in progress). ## 4 Operating features #### 4.1 Hold condition The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence. During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care. To enter the Hold condition, the device must be selected, with Chip Select $(\overline{S})$ low. Normally, the device is kept selected, for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition, has the effect of resetting the state of the device, and this mechanism can be used if it is required to reset any processes that had been in progress. The Hold condition starts when the Hold (HOLD) signal is driven low at the same time as Serial Clock (C) already being low (as shown in *Figure 4*). The Hold condition ends when the Hold (HOLD) signal is driven high at the same time as Serial Clock (C) already being low. Figure 4 also shows what happens if the rising and falling edges are not timed to coincide with Serial Clock (C) being low. #### 4.2 Status Register Figure 3 shows the position of the Status Register in the control logic of the device. The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. For a detailed description of the Status Register bits, see Section 5.3: Read Status Register (RDSR). ### 4.3 Data Protection and protocol control Non-volatile memory devices can be used in environments that are particularly noisy, and within applications that could experience problems if memory bytes are corrupted. Consequently, the device features the following data protection mechanisms: - Write and Write Status Register instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution. - All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state by the following events: - Power-up - Write Disable (WRDI) instruction completion - Write Status Register (WRSR) instruction completion - Write (WRITE) instruction completion - The Block Protect (BP1, BP0) bits in the Status Register allow part of the memory to be configured as read-only. - The Write Protect (W) signal is used to protect the Block Protect (BP1, BP0) bits of the Status Register. For any instruction to be accepted, and executed, Chip Select $(\overline{S})$ must be driven high after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C). Two points need to be noted in the previous sentence: - The 'last bit of the instruction' can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions). - The 'next rising edge of Serial Clock (C)' might (or might not) be the next bus transaction for some other device on the SPI bus. Table 2. Write-protected block size | Status Re | gister bits | Protected block | Array addresses protected | | | |-----------|-------------|-----------------|----------------------------|--|--| | BP1 | BP0 | Flotected block | M95128, M95128-W, M95128-R | | | | 0 | 0 | none | none | | | | 0 | 1 | Upper quarter | 3000h - 3FFFh | | | | 1 | 0 | Upper half | 2000h - 3FFFh | | | | 1 | 1 | Whole memory | 0000h - 3FFFh | | | ### 5 Instructions Each instruction starts with a single-byte code, as summarized in *Table 3*. If an invalid instruction is sent (one not contained in *Table 3*), the device automatically deselects itself. Table 3. Instruction set | Instruction | Description | Instruction format | |-------------|------------------------|--------------------| | WREN | Write Enable | 0000 0110 | | WRDI | Write Disable | 0000 0100 | | RDSR | Read Status Register | 0000 0101 | | WRSR | Write Status Register | 0000 0001 | | READ | Read from Memory Array | 0000 0011 | | WRITE | Write to Memory Array | 0000 0010 | ### 5.1 Write Enable (WREN) The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device. As shown in *Figure 5*, to send this instruction to the device, Chip Select $(\overline{S})$ is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select $(\overline{S})$ being driven high. Figure 5. Write Enable (WREN) sequence ### 5.2 Write Disable (WRDI) One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device. As shown in *Figure 6*, to send this instruction to the device, Chip Select $(\overline{S})$ is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select $(\overline{S})$ being driven high. The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events: - Power-up - WRDI instruction execution - WRSR instruction completion - WRITE instruction completion. Figure 6. Write Disable (WRDI) sequence #### 5.3 Read Status Register (RDSR) The Read Status Register (RDSR) instruction allows the Status Register to be read. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in *Figure 7*. The status and control bits of the Status Register are as follows: #### 5.3.1 WIP bit The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress. #### 5.3.2 WEL bit The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write or Write Status Register instruction is accepted. #### 5.3.3 **BP1**, **BP0** bits The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in *Table 4*) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set. #### 5.3.4 SRWD bit The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect $(\overline{W})$ signal. The Status Register Write Disable (SRWD) bit and Write Protect $(\overline{W})$ signal allow the device to be put in the Hardware Protected mode (when the Status Register Write Disable (SRWD) bit is set to 1, and Write Protect $(\overline{W})$ is driven low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution. Table 4. Status Register format 16/44 Doc ID 5798 Rev 13 Figure 7. Read Status Register (RDSR) sequence #### 5.4 Write Status Register (WRSR) The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. The Write Status Register (WRSR) instruction is entered by driving Chip Select $(\overline{S})$ low, sending the instruction code followed by the data byte on Serial Data input (D), and driving the Chip Select $(\overline{S})$ signal high. Chip Select $(\overline{S})$ must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not executed. Driving the Chip Select $(\overline{S})$ signal high at a byte boundary of the input data triggers the self-timed write cycle that takes $t_W$ to complete (as specified in *Table 16*, *Table 17*, *Table 19* and *Table 19*). The instruction sequence is shown in *Figure 8*. While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write in progress (WIP) bit: the WIP bit is 1 during the self-timed write cycle $t_{W}$ , and, 0 when the write cycle is complete. The WEL bit (Write enable latch) is also reset at the end of the write cycle $t_{W}$ . The Write Status Register (WRSR) instruction allows the user to change the values of the BP1, BP0 and SRWD bits: - The Block protect (BP1, BP0) bits define the size of the area that is to be treated as read only, as defined in *Table 5*. - The SRWD bit (Status register write disable bit), in accordance with the signal read on the Write protect pin (W), allows the user to set or reset the write protection mode of the Status Register itself, as shown in *Table 5*. When in the Write-protected mode, the Write Status Register (WRSR) instruction is not executed. The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the $t_W$ write cycle. The Write Status Register (WRSR) instruction has no effect on the b6, b5, b4, b1 and b0 bits in the Status Register. Bits b6, b5, b4 are always read as 0. Table 5. Protection modes | $\overline{\mathbf{w}}$ | SRWD | Mode | Write protection of the | Memo | ry content | | |-------------------------|------|--------------------------------|------------------------------------------------------------|-------------------------------|------------------------------------|--| | signal | bit | Wiode | Status Register | Protected area <sup>(1)</sup> | Unprotected area <sup>(1)</sup> | | | 1 | 0 | | Status Register is | | | | | 0 | 0 | Software | Writable (if the WREN instruction has set the | | Decidente constantin | | | 1 | 1 | Protected<br>(SPM) | WEL bit) The values in the BP1 and BP0 bits can be changed | Write Protected | Ready to accept Write instructions | | | 0 | 1 | Hardware<br>Protected<br>(HPM) | | Write Protected | Ready to accept Write instructions | | 1. As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register, as shown in Table 5. **577** The protection features of the device are summarized in *Table 2*. When the Status Register Write Disable (SRWD) bit of the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction, regardless of whether Write Protect $(\overline{W})$ is driven high or low. When the Status Register Write Disable (SRWD) bit of the Status Register is set to 1, two cases need to be considered, depending on the state of Write Protect ( $\overline{W}$ ): - If Write Protect (W) is driven high, it is possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction. - If Write Protect (W) is driven low, it is *not* possible to write to the Status Register *even* if the Write enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution.) As a consequence, all the data bytes in the memory area that are software-protected (SPM) by the Block protect (BP1, BP0) bits in the Status Register, are also hardware-protected against data modification. Regardless of the order of the two events, the Hardware-protected mode (HPM) can be entered: - by setting the Status register write disable (SRWD) bit after driving Write Protect (W) low - or by driving Write Protect $(\overline{W})$ low after setting the Status Register Write Disable (SRWD) bit. The only way to exit the Hardware-protected mode (HPM) once entered is to pull Write Protect $(\overline{W})$ high. If Write Protect $(\overline{W})$ is permanently tied high, the Hardware-protected mode (HPM) can never be activated, and only the Software-protected mode (SPM), using the Block protect (BP1, BP0) bits in the Status Register, can be used. ### 5.5 Read from Memory Array (READ) As shown in *Figure 9*, to send this instruction to the device, Chip Select $(\overline{S})$ is first driven low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q). If Chip Select $(\overline{S})$ continues to be driven low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out. When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction. The Read cycle is terminated by driving Chip Select $(\overline{S})$ high. The rising edge of the Chip Select $(\overline{S})$ signal can occur at any time during the cycle. The first byte addressed can be any byte within any page. The instruction is not accepted, and is not executed, if a write cycle is currently in progress. 1. The most significant address bits (b15, b14) are Don't Care. ### 5.6 Write to Memory Array (WRITE) As shown in *Figure 10*, to send this instruction to the device, Chip Select $(\overline{S})$ is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data Input (D). The instruction is terminated by driving Chip Select $(\overline{S})$ high at a byte boundary of the input data. The self-timed write cycle, triggered by the rising edge of Chip Select $(\overline{S})$ , continues for a period $t_{WC}$ (as specified in *Table 16* to *Table 19*.), at the end of which the Write in Progress (WIP) bit is reset to 0. In the case of *Figure 10*, Chip Select $(\overline{S})$ is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. If, though, Chip Select $(\overline{S})$ continues to be driven low, as shown in *Figure 11*., the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal write cycle. Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the number of data bytes sent to the device exceeds the page boundary, the internal address counter rolls over to the beginning of the page, and the previous data there are overwritten with the incoming data. (The page size of these devices is 64 bytes). The instruction is not accepted, and is not executed, under the following conditions: - if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before) - if a write cycle is already in progress - if the device has not been deselected, by Chip Select $(\overline{S})$ being driven high, at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in) - if the addressed page is in the region protected by the Block Protect (BP1 and BP0) bits. Note: The self-timed write cycle $t_W$ is internally executed as a sequence of two consecutive events: [Erase addressed byte(s)], followed by [Program addressed byte(s)]. An erased bit is read as "0" and a programmed bit is read as "1". Figure 10. Byte Write (WRITE) sequence 1. The most significant address bits (b15, b14) are Don't Care. Figure 11. Page Write (WRITE) sequence 1. The most significant address bits (b15, b14) are Don't Care. #### 5.6.1 ECC (error correction code) and write cycling Most M95128, M95128-W and M95128-R devices offer an ECC (error correction code) logic which compares each 4-byte word with 6 EEPROM bits of ECC (the list of concerned devices is defined in *Table 24: Available M95128x products (package, voltage range, temperature grade)*). As a result, if a single bit out of 4 bytes of data happens to be erroneous during a read operation, the ECC detects it and replaces it by the correct value. The read reliability is therefore improved by the use of this feature. Note however that even if a single byte has to be written, 4 bytes are internally modified (plus the ECC bits), that is, the addressed byte is cycled together with the three other bytes making up the word. It is therefore recommended to write by packets of 4 bytes in order to benefit from the larger amount of write cycles. The maximum number of write cycles is qualified at 1 Million (1 000 000) write cycles, using a cycling routine that writes to the device by multiples of 4-byte packets. ## 6 Delivery state The device is delivered with the memory array set at all 1s (FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0. ## 7 Connecting to the SPI bus These devices are fully compatible with the SPI protocol. All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select $(\overline{S})$ goes low. All output data bytes are shifted out of the device, most significant bit first. The Serial Data Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device. Figure 12. Bus master and memory devices on the SPI bus 1. The Write Protect $(\overline{W})$ and Hold $(\overline{HOLD})$ signals should be driven, high or low as appropriate. *Figure 12* shows an example of three memory devices connected to an MCU, on an SPI bus. Only one memory device is selected at a time, so only one memory device drives the Serial Data Output (Q) line at a time, the other memory devices are high impedance. The pull-up resistor R (represented in *Figure 12*) ensures that a device is not selected if the bus master leaves the $\overline{S}$ line in the high impedance state. In applications where the bus master might enter a state where all inputs/outputs SPI bus would be in high impedance at the same time (for example, if the bus master is reset during the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the $\overline{S}$ line is pulled high): this will ensure that $\overline{S}$ and C do not become high at the same time, and so, that the $t_{SHCH}$ requirement is met. The typical value of R is 100 k $\Omega$ . #### 7.1 SPI modes These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes: - CPOL=0, CPHA=0 - CPOL=1, CPHA=1 For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C). The difference between the two modes, as shown in *Figure 13*, is the clock polarity when the bus master is in Stand-by mode and not transferring data: - C remains at 0 for (CPOL=0, CPHA=0) - C remains at 1 for (CPOL=1, CPHA=1) Figure 13. SPI modes supported ## 8 Maximum rating Stressing the device outside the ratings listed in *Table 6* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 6. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | |-------------------|-------------------------------------------------------------------|-------------------------|----------------------|------| | $T_A$ | Ambient operating temperature | -40 | 130 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead temperature during soldering | See note <sup>(1)</sup> | | °C | | V <sub>O</sub> | Output voltage | -0.50 | V <sub>CC</sub> +0.6 | ٧ | | VI | Input voltage | -0.50 | 6.5 | ٧ | | I <sub>OL</sub> | DC output current (Q = 0) | | 5 | mA | | I <sub>OH</sub> | DC output current (Q = 1) | | <b>-</b> 5 | mA | | V <sub>CC</sub> | Supply voltage | -0.50 | 6.5 | ٧ | | V <sub>ESD</sub> | Electrostatic discharge voltage (human body model) <sup>(2)</sup> | -4000 | 4000 | ٧ | Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU <sup>2.</sup> AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1 = 100 p F, R1 = 1500 $\Omega$ , R2 = 500 $\Omega$ ). ## 9 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 7. Operating conditions (M95128) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature (device grade 3) | -40 | 125 | °C | Table 8. Operating conditions (M95128-W) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 2.5 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature (device grade 6) | -40 | 85 | °C | | | Ambient operating temperature (device grade 3) | -40 | 125 | °C | Table 9. Operating conditions (M95128-R) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 1.8 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | Table 10. AC measurement conditions | Symbol | Parameter | Min. | Max. | Unit | |----------------|-----------------------------------------------------------|------------------------------------------|----------------------|------| | C <sub>L</sub> | Load capacitance | 100 | | pF | | | Input rise and fall times | | 50 | ns | | | Input pulse voltages | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | | V | | | Input and output <sup>(1)</sup> timing reference voltages | 0.3V <sub>CC</sub> to | o 0.7V <sub>CC</sub> | V | <sup>1.</sup> Output Hi-Z is defined as the point where data out is no longer driven. Figure 14. AC measurement I/O waveform Table 11. Capacitance<sup>(1)</sup> | Symbol | Parameter | Test condition | Min. | Max. | Unit | |------------------|--------------------------------|------------------------|------|------|------| | C <sub>OUT</sub> | Output capacitance (Q) | V <sub>OUT</sub> = 0 V | | 8 | pF | | 0 | Input capacitance (D) | $V_{IN} = 0 V$ | | 8 | pF | | C <sub>IN</sub> | Input capacitance (other pins) | $V_{IN} = 0 V$ | | 6 | pF | <sup>1.</sup> Sampled only, not 100% tested, at $\rm T_A$ =25 $^{\circ}C$ and a frequency of 5 MHz. Table 12. DC characteristics (M95128, device grade 3) | Symbol | Parameter | Parameter Test condition | | Max. | Unit | |---------------------------------|----------------------------------------|-----------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | 1 | Supply ourrent | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 5 \text{ V}$ , Q = open | | 4 | mA | | Icc | Supply current | $C = 0.1V_{CC}/0.9V_{CC}$ at 10 MHz,<br>$V_{CC} = 5$ V, Q = open | | 8 | mA | | I <sub>CC1</sub> | Supply current<br>(Standby Power mode) | $\overline{S} = V_{CC}, V_{CC} = 5 V,$ $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 5 | μΑ | | V <sub>IL</sub> | Input low voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low voltage | $I_{OL} = 2 \text{ mA}, V_{CC} = 5 \text{ V}$ | | 0.4 | V | | V <sub>OH</sub> <sup>(1)</sup> | Output high voltage | $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{ V}$ | 0.8 V <sub>CC</sub> | | V | | V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage | | 2.5 | 4.0 | V | <sup>1.</sup> For all 5V range devices, the device meets the output requirements for both TTL and CMOS standards. 2. Characterized only, not 100% tested. Table 13. DC characteristics (M95128-W, device grade 6) | Symbol | abol Parameter Test condition | | Min. | Max. | Unit | |---------------------------------|-------------------------------------|------------------------------------------------------------------------------------------|---------------------|---------------------|------| | ILI | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | 1 | Supply ourrent (Poad) | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 2.5 \text{ V}, Q = \text{open}$ | | 3 | mA | | I <sub>CC</sub> | Supply current (Read) | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 5$ V, Q = open | | 5 | mA | | I <sub>CC0</sub> <sup>(1)</sup> | Supply current (Write) | During $t_W$ , $\overline{S} = V_{CC}$ , 2.5 V < $V_{CC}$ < 5.5 V | | 5 | mA | | I <sub>CC1</sub> | Supply current (Standby Power mode) | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC},$<br>2.5 V < $V_{CC}$ < 5.5 V | | 5 | μΑ | | V <sub>IL</sub> | Input low voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output low voltage | $V_{CC}$ = 2.5 V and $I_{OL}$ = 1.5 mA or $V_{CC}$ = 5 V and $I_{OL}$ = 2 mA | | 0.4 | ٧ | | V <sub>OH</sub> | Output high voltage | $V_{CC}$ = 2.5 V and $I_{OH}$ = -0.4 mA or $V_{CC}$ = 5 V and $I_{OH}$ = -2 mA | 0.8 V <sub>CC</sub> | | ٧ | | V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage | | 1.0 | 1.65 | ٧ | <sup>1.</sup> Characterized value, not tested in production. Table 14. DC characteristics (M95128-W, device grade 3) | Symbol | Parameter | Parameter Test condition | | Max. | Unit | |---------------------------------|-------------------------------------|------------------------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | I <sub>CC</sub> | Supply current (Read) | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 2.5 \text{ V}, Q = \text{open}$ | | 3 | mA | | I <sub>CC0</sub> <sup>(1)</sup> | Supply current (Write) | During $t_W$ , $\overline{S} = V_{CC}$ ,<br>2.5 V < $V_{CC}$ < 5.5 V | | 6 | mA | | I <sub>CC1</sub> | Supply current (Standby Power mode) | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$<br>2.5 V < $V_{CC}$ < 5.5 V, | | 5 | μΑ | | V <sub>IL</sub> | Input low voltage | | -0.45 | 0.3 V <sub>CC</sub> | ٧ | | V <sub>IH</sub> | Input high voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | ٧ | | V <sub>OL</sub> | Output low voltage | $V_{CC}$ = 2.5 V and $I_{OL}$ = 1.5 mA or $V_{CC}$ = 5 V and $I_{OL}$ = 2 mA | | 0.4 | V | <sup>2.</sup> Characterized only, not 100% tested. Table 14. DC characteristics (M95128-W, device grade 3) | Symbol | Parameter Test condition | | Min. | Max. | Unit | |---------------------------------|----------------------------------|--------------------------------------------------------------------------------|---------------------|------|------| | V <sub>OH</sub> | Output high voltage | $V_{CC}$ = 2.5 V and $I_{OH}$ = -0.4 mA or $V_{CC}$ = 5 V and $I_{OH}$ = -2 mA | 0.8 V <sub>CC</sub> | | ٧ | | V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage | | 1.0 | 1.65 | ٧ | - 1. Characterized value, not tested in production. - 2. Characterized only, not 100% tested. Table 15. DC characteristics (M95128-R) | Symbol | Parameter | Test condition <sup>(1)</sup> | Min. | Max. | Unit | |---------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $S = V_{CC}$ , voltage applied on $Q = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | | Cupply current (Pood) | $V_{CC} = 1.8 \text{ V}, C = 0.1 V_{CC} \text{ or } 0.9 V_{CC},$<br>$f_{C} = 2 \text{ MHz}, Q = \text{open}$ | | 1 | mA | | I <sub>CCR</sub> | Supply current (Read) | $V_{CC}$ = 2.5 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ , $f_{C}$ = 2 MHz, Q = open | | 3 | mA | | | | $V_{CC} = 5.0 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 5 | μΑ | | I <sub>CC1</sub> | Supply current (Standby) | $V_{CC}$ = 2.5 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$ | | 3 | μΑ | | | | $V_{CC} = 1.8 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 3 | μΑ | | V | Input low voltage | 2.5V < V <sub>CC</sub> < 5.5V | -0.45 | 0.3V <sub>CC</sub> | V | | V <sub>IL</sub> | Input low voltage | 1.8V < V <sub>CC</sub> < 2.5V | -0.45 | 0.25V <sub>CC</sub> | V | | V | Input high voltage | 2.5V < V <sub>CC</sub> < 5.5V | 0.7V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>IH</sub> | input night voltage | 1.8V < V <sub>CC</sub> < 2.5V | 0.75V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output low voltage | $V_{CC} = 2.5 \text{ V}, I_{OL} = 1.5 \text{ mA or}$<br>$V_{CC} = 5.5 \text{ V}, I_{OL} = 2 \text{ mA}$ | | 0.2V <sub>CC</sub> | ٧ | | | | V <sub>CC</sub> = 1.8 V, I <sub>OL</sub> = 0.15 mA | | 0.3 | V | | V <sub>OH</sub> | Output high voltage | $V_{CC} = 2.5 \text{ V}, I_{OH} = -0.4 \text{ mA}, \text{ or}$<br>$V_{CC} = 5.5 \text{ V}, I_{OH} = -2 \text{ mA}, \text{ or}$<br>$V_{CC} = 1.8 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 0.8V <sub>CC</sub> | | V | | V <sub>RES</sub> <sup>(2)</sup> | Internal reset<br>threshold voltage | | 1.0 | 1.65 | V | <sup>1.</sup> If the application uses the M95128-R device with 2.5 V < $V_{CC}$ < 5.5 V and -40 °C < $T_A$ < +85 °C, please refer to *Table 17: AC characteristics (M95128-W, device grade 6)* instead of the above table. <sup>2.</sup> Characterized only, not 100% tested. Table 16. AC characteristics (M95128, device grade 3) | Test conditions specified in Table 10 and Table 7 | | | | | | | | | |---------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Alt. | Min. | Max. | Unit | | | | | | | f <sub>SCK</sub> | Clock frequency | D.C. | 10 | MHz | | | | | | t <sub>CSS1</sub> | S active setup time | 30 | | ns | | | | | | t <sub>CSS2</sub> | S not active setup time | 30 | | ns | | | | | | t <sub>CS</sub> | S deselect time | 40 | | ns | | | | | | t <sub>CSH</sub> | S active hold time | 30 | | ns | | | | | | | S not active hold time | 30 | | ns | | | | | | t <sub>CLH</sub> | Clock high time | 45 | | ns | | | | | | t <sub>CLL</sub> | Clock low time | 45 | | ns | | | | | | t <sub>RC</sub> | Clock rise time | | 2 | μs | | | | | | t <sub>FC</sub> | Clock fall time | | 2 | μs | | | | | | t <sub>DSU</sub> | Data in setup time | 10 | | ns | | | | | | t <sub>DH</sub> | Data in hold time | 10 | | ns | | | | | | | Clock low hold time after HOLD not active | 30 | | ns | | | | | | | Clock low hold time after HOLD active | 30 | | ns | | | | | | | Clock low setup time before HOLD active | 0 | | ns | | | | | | | Clock low setup time before HOLD not active | 0 | | ns | | | | | | t <sub>DIS</sub> | Output disable time | | 40 | ns | | | | | | t <sub>V</sub> | Clock low to output valid | | 40 | ns | | | | | | t <sub>HO</sub> | Output hold time | 0 | | ns | | | | | | t <sub>RO</sub> | Output rise time | | 40 | ns | | | | | | t <sub>FO</sub> | Output fall time | | 40 | ns | | | | | | t <sub>LZ</sub> | HOLD high to output valid | | 40 | ns | | | | | | t <sub>HZ</sub> | HOLD low to output high-Z | | 40 | ns | | | | | | t <sub>WC</sub> | Write time | | 5 | ms | | | | | | | tcss1 tcss2 tcs tcsH tcsH tcsH tchH tchL trc | Alt. Parameter f <sub>SCK</sub> Clock frequency t <sub>CSS1</sub> \$\overline{S}\$ active setup time t <sub>CSS2</sub> \$\overline{S}\$ not active setup time t <sub>CS</sub> \$\overline{S}\$ deselect time t <sub>CSH</sub> \$\overline{S}\$ active hold time \$\overline{S}\$ not active hold time t <sub>CLH</sub> Clock high time t <sub>CLL</sub> Clock low time t <sub>CLL</sub> Clock low time t <sub>CLL</sub> Clock fall time t <sub>DSU</sub> Data in setup time t <sub>DH</sub> Data in hold time Clock low hold time after HOLD not active Clock low hold time after HOLD active Clock low setup time before HOLD active Clock low setup time before HOLD not active t <sub>DIS</sub> Output disable time t <sub>V</sub> Clock low to output valid t <sub>HO</sub> Output rise time t <sub>FO</sub> Output fall time t <sub>LZ</sub> HOLD high to output valid t <sub>HZ</sub> HOLD low to output high-Z | Alt. Parameter Min. f <sub>SCK</sub> Clock frequency D.C. t <sub>CSS1</sub> \$\overline{S}\$ active setup time 30 t <sub>CSS2</sub> \$\overline{S}\$ not active setup time 40 t <sub>CSH</sub> \$\overline{S}\$ active hold time 30 \$\overline{S}\$ not active hold time 30 \$\overline{S}\$ not active hold time 45 t <sub>CLH</sub> Clock high time 45 t <sub>CLL</sub> Clock low time 45 t <sub>RC</sub> Clock low time 45 t <sub>RC</sub> Clock fall time 10 t <sub>DSU</sub> Data in setup time 10 t <sub>DH</sub> Data in hold time 10 Clock low hold time after HOLD not active 30 Clock low hold time after HOLD active 0 Clock low setup time before HOLD not active 0 t <sub>DIS</sub> Output disable time t <sub>V</sub> Clock low to output valid t <sub>HO</sub> Output fall time t <sub>FO</sub> Output fall time t <sub>LZ</sub> HOLD high to output valid t <sub>HZ</sub> HOLD low to output high-Z | Alt. Parameter Min. Max. f <sub>SCK</sub> Clock frequency D.C. 10 t <sub>CSS1</sub> \$\overline{S}\$ active setup time 30 t <sub>CSS2</sub> \$\overline{S}\$ not active setup time 30 t <sub>CSH</sub> \$\overline{S}\$ deselect time 40 t <sub>CSH</sub> \$\overline{S}\$ active hold time 30 \$\overline{S}\$ active hold time 30 \$\overline{S}\$ active hold time 30 \$\overline{S}\$ active hold time 30 \$\overline{S}\$ active hold time 45 \$\overline{S}\$ active hold time 45 \$\overline{C}\$ Clock high time 45 \$\overline{T}\$ Clock low time 45 \$\overline{T}\$ Clock fall time 10 \$\overline{T}\$ Data in setup time 10 \$\overline{T}\$ Data in hold time 10 \$\overline{T}\$ Clock low hold time after HOLD active 30 \$\overline{T}\$ Clock low setup time before HOLD active 0 \$\overline{T}\$ Clock low setup time before HOLD not active 0 \$\overline{T}\$ Clock low to output valid 40 \$\overline{T}\$ Clock low to ou | | | | | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be less than the shortest possible clock period, 1 / $f_{C}(\mbox{max})$ <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. Table 17. AC characteristics (M95128-W, device grade 6) | Test conditions specified in Table 10 and Table 8 | | | | | | | | | |---------------------------------------------------|-------------------|---------------------------------------------|------|------|------|--|--|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | D.C. | 5 | MHz | | | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 90 | | ns | | | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 90 | | ns | | | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 100 | | ns | | | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 90 | | ns | | | | | t <sub>CHSL</sub> | | S not active hold time | 90 | | ns | | | | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 90 | | ns | | | | | t <sub>CL</sub> (1) | t <sub>CLL</sub> | Clock low time | 90 | | ns | | | | | t <sub>CLCH</sub> (2) | t <sub>RC</sub> | Clock rise time | | 1 | μs | | | | | t <sub>CHCL</sub> (2) | t <sub>FC</sub> | Clock fall time | | 1 | μs | | | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 20 | | ns | | | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 30 | | ns | | | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 70 | | ns | | | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 40 | | ns | | | | | t <sub>CLHL</sub> | | Clock low setup time before HOLD active | 0 | | ns | | | | | t <sub>CLHH</sub> | | Clock low setup time before HOLD not active | 0 | | ns | | | | | t <sub>SHQZ</sub> (2) | t <sub>DIS</sub> | Output disable time | | 100 | ns | | | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 60 | ns | | | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | | | t <sub>QLQH</sub> (2) | t <sub>RO</sub> | Output rise time | | 50 | ns | | | | | t <sub>QHQL</sub> (2) | t <sub>FO</sub> | Output fall time | | 50 | ns | | | | | t <sub>HHQV</sub> | $t_{LZ}$ | HOLD high to output valid | | 50 | ns | | | | | t <sub>HLQZ</sub> (2) | t <sub>HZ</sub> | HOLD low to output high-Z | | 100 | ns | | | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | | | | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be less than the shortest possible clock period, 1 / $f_{C}(\mbox{max})$ <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. Table 18. AC characteristics (M95128-W, device grade 3) | | Test conditions specified in <i>Table 10</i> and <i>Table 8</i> | | | | | | | | |--------------------------------|-----------------------------------------------------------------|---------------------------------------------|------|------|------|--|--|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | D.C. | 5 | MHz | | | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 90 | | ns | | | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 90 | | ns | | | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 100 | | ns | | | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 90 | | ns | | | | | t <sub>CHSL</sub> | | S not active hold time | 90 | | ns | | | | | t <sub>CH</sub> (1) | t <sub>CLH</sub> | Clock high time | 90 | | ns | | | | | t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub> | Clock low time | 90 | | ns | | | | | t <sub>CLCH</sub> (2) | t <sub>RC</sub> | Clock rise time | | 1 | μs | | | | | t <sub>CHCL</sub> (2) | t <sub>FC</sub> | Clock fall time | | 1 | μs | | | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 20 | | ns | | | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 30 | | ns | | | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 70 | | ns | | | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 40 | | ns | | | | | t <sub>CLHL</sub> | | Clock low setup time before HOLD active | 0 | | ns | | | | | t <sub>CLHH</sub> | | Clock low setup time before HOLD not active | 0 | | ns | | | | | t <sub>SHQZ</sub> (2) | t <sub>DIS</sub> | Output disable time | | 100 | ns | | | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 60 | ns | | | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | | | t <sub>QLQH</sub> (2) | t <sub>RO</sub> | Output rise time | | 50 | ns | | | | | t <sub>QHQL</sub> (2) | t <sub>FO</sub> | Output fall time | | 50 | ns | | | | | t <sub>HHQV</sub> | $t_{LZ}$ | HOLD high to output valid | | 50 | ns | | | | | t <sub>HLQZ</sub> (2) | t <sub>HZ</sub> | HOLD low to output high-Z | | 100 | ns | | | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | | | | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be less than the shortest possible clock period, 1 / $f_{C}(\mbox{max})$ <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. Table 19. AC characteristics (M95128-R) | Test conditions specified in <i>Table 10</i> and <i>Table 9</i> <sup>(1)</sup> | | | | | | | | | |--------------------------------------------------------------------------------|-------------------|---------------------------------------------|------|-----|-----|--|--|--| | Symbol | Alt. | Parameter | | | | | | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | D.C. | 2 | MHz | | | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 200 | | ns | | | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 200 | | ns | | | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 200 | | ns | | | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 200 | | ns | | | | | t <sub>CHSL</sub> | | S not active hold time | 200 | | ns | | | | | t <sub>CH</sub> (3) | t <sub>CLH</sub> | Clock high time | 200 | | ns | | | | | t <sub>CL</sub> (3) | t <sub>CLL</sub> | Clock low time | 200 | | ns | | | | | t <sub>CLCH</sub> (4) | t <sub>RC</sub> | Clock rise time | | 1 | μs | | | | | t <sub>CHCL</sub> (4) | t <sub>FC</sub> | Clock fall time | | 1 | μs | | | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 40 | | ns | | | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 50 | | ns | | | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 140 | | ns | | | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 90 | | ns | | | | | t <sub>CLHL</sub> | | Clock low setup time before HOLD active | 0 | | ns | | | | | t <sub>CLHH</sub> | | Clock low setup time before HOLD not active | 0 | | ns | | | | | t <sub>SHQZ</sub> (4) | t <sub>DIS</sub> | Output disable time | | 250 | ns | | | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 150 | ns | | | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | | | t <sub>QLQH</sub> (4) | t <sub>RO</sub> | Output rise time | | 100 | ns | | | | | t <sub>QHQL</sub> (4) | t <sub>FO</sub> | Output fall time | | 100 | ns | | | | | t <sub>HHQV</sub> | $t_{LZ}$ | HOLD high to output valid | | 100 | ns | | | | | t <sub>HLQZ</sub> (4) | t <sub>HZ</sub> | HOLD low to output high-Z | | 250 | ns | | | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | | | | <sup>1.</sup> If the application uses the M95128-R at 2.5 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ +85 °C, please refer to *Table 17* instead of the above table. <sup>2.</sup> This is preliminary data. <sup>3.</sup> $t_{CH}$ + $t_{CL}$ must never be less than the shortest possible clock period, 1 / $f_{C}$ (max) <sup>4.</sup> Value guaranteed by characterization, not 100% tested in production. Figure 15. Serial input timing Figure 16. Hold timing Figure 17. Serial output timing ## 10 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Figure 18. SO8N - 8-lead plastic small outline, 150 mils body width, package outline Table 20. SO8N – 8-lead plastic small outline, 150 mils body width, package mechanical data | mediamour data | | | | | | | | | |----------------|-------------|------|------|--------|--------|--------|--|--| | Cumbal | millimeters | | | | | | | | | Symbol | Тур | Min | Max | Тур | Min | Max | | | | Α | | | 1.75 | | | 0.0689 | | | | A1 | | 0.10 | 0.25 | | 0.0039 | 0.0098 | | | | A2 | | 1.25 | | | 0.0492 | | | | | b | | 0.28 | 0.48 | | 0.011 | 0.0189 | | | | С | | 0.17 | 0.23 | | 0.0067 | 0.0091 | | | | ccc | | | 0.10 | | | 0.0039 | | | | D | 4.90 | 4.80 | 5.00 | 0.1929 | 0.189 | 0.1969 | | | | Е | 6.00 | 5.80 | 6.20 | 0.2362 | 0.2283 | 0.2441 | | | | E1 | 3.90 | 3.80 | 4.00 | 0.1535 | 0.1496 | 0.1575 | | | | е | 1.27 | - | - | 0.05 | - | - | | | | h | | 0.25 | 0.50 | | 0.0098 | 0.0197 | | | | k | | 0° | 8° | | 0° | 8° | | | | L | | 0.40 | 1.27 | | 0.0157 | 0.05 | | | | L1 | 1.04 | | | 0.0409 | | | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. <sup>1.</sup> Drawing is not to scale. Figure 19. TSSOP8 – 8-lead thin shrink small outline, package outline 1. Drawing is not to scale. Table 21. TSSOP8 – 8-lead thin shrink small outline, package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |---------------------|-------------|-------|-------|-----------------------|--------|--------| | | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.200 | | | 0.0472 | | A1 | | 0.050 | 0.150 | | 0.0020 | 0.0059 | | A2 | 1.000 | 0.800 | 1.050 | 0.0394 | 0.0315 | 0.0413 | | b | | 0.190 | 0.300 | | 0.0075 | 0.0118 | | С | | 0.090 | 0.200 | | 0.0035 | 0.0079 | | СР | | | 0.100 | | | 0.0039 | | D | 3.000 | 2.900 | 3.100 | 0.1181 | 0.1142 | 0.1220 | | е | 0.650 | _ | _ | 0.0256 | _ | _ | | Е | 6.400 | 6.200 | 6.600 | 0.2520 | 0.2441 | 0.2598 | | E1 | 4.400 | 4.300 | 4.500 | 0.1732 | 0.1693 | 0.1772 | | L | 0.600 | 0.450 | 0.750 | 0.0236 | 0.0177 | 0.0295 | | L1 | 1.000 | | | 0.0394 | | | | α | | 0° | 8° | | 0° | 8° | | N (number of leads) | 8 | | | | 8 | • | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 20. UFDFPN8, 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, outline - 1. Drawing is not to scale. - The central pad (the area delimited by E2 and D2 in the above illustration) is internally pulled to V<sub>SS</sub>. It must not be connected to any other voltage or signal line on the PCB, for example during the soldering process. Table 22. UFDFPN8, 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------------------|-------------|------|------|-----------------------|--------|--------| | | Тур | Min | Max | Тур | Min | Max | | Α | 0.55 | 0.45 | 0.6 | 0.0217 | 0.0177 | 0.0236 | | A1 | 0.02 | 0 | 0.05 | 0.0008 | 0 | 0.002 | | b | 0.25 | 0.2 | 0.3 | 0.0098 | 0.0079 | 0.0118 | | D | 2 | 1.9 | 2.1 | 0.0787 | 0.0748 | 0.0827 | | D2 | 1.6 | 1.5 | 1.7 | 0.063 | 0.0591 | 0.0669 | | E | 3 | 2.9 | 3.1 | 0.1181 | 0.1142 | 0.122 | | E2 | 0.2 | 0.1 | 0.3 | 0.0079 | 0.0039 | 0.0118 | | е | 0.5 | - | - | 0.0197 | - | - | | L | 0.45 | 0.4 | 0.5 | 0.0177 | 0.0157 | 0.0197 | | L1 | | | 0.15 | | | 0.0059 | | L3 | | 0.3 | | | 0.0118 | | | ddd <sup>(2)</sup> | 0.08 | | | 0.08 | | | - 1. Values in inches are converted from mm and rounded to 4 decimal digits. - Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring. 38/44 Doc ID 5798 Rev 13 ## 11 Part numbering Table 23. Ordering information scheme /P or /PC = DP26% Chartered - ST strongly recommends the use of the Automotive Grade devices for use in an automotive environment. The High Reliability Certified Flow (HRCF) is described in the quality note QNEE9801. Please ask your nearest ST sales office for a co. - 2. The Process letter /P applies only to Grade 3 devices. For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office. Table 24. Available M95128x products (package, voltage range, temperature grade) | Package | M95128-R<br>(1.8 V to 5.5 V) | M95128-W<br>(2.5 V to 5.5 V) | M95128<br>(4.5 V to 5.5 V) | |---------------------------------|------------------------------|-----------------------------------|----------------------------| | SO8N (MN) | Grade 6 | Grade 6<br>Grade 3 <sup>(1)</sup> | Grade 3 <sup>(1)</sup> | | UFDFPN8 (MLP8)<br>2 × 3 mm (MB) | Grade 6 | - | - | | TSSOP (DW) | Grade 6 | Grade 3 <sup>(1)</sup> | - | <sup>1.</sup> Grade 3 products (without ECC) are codified as /P and /PC in *Table 23: Ordering information scheme*). ## 12 Revision history Table 25. Document revision history | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17-Nov-1999 | 2.1 | New -V voltage range added (including the tables for DC characteristics, AC characteristics, and ordering information). | | 07-Feb-2000 | 2.2 | New -V voltage range extended to M95256 (including AC characteristics, and ordering information). | | 22-Feb-2000 | 2.3 | tCLCH and tCHCL, for the M95xxx-V, changed from 1µs to 100ns | | 15-Mar-2000 | 2.4 | -V voltage range changed to 2.7-3.6V | | 29-Jan-2001 | 2.5 | Lead Soldering Temperature in the Absolute Maximum Ratings table amended Illustrations and Package Mechanical data updated | | 12-Jun-2001 | 2.6 | Correction to header of Table 12B TSSOP14 Illustrations and Package Mechanical data updated Document promoted from Preliminary Data to Full Data Sheet | | 08-Feb-2002 | 2.7 | Announcement made of planned upgrade to 10 MHz clock for the 5V, -40 to 85°C, range. | | 09-Aug-2002 | 2.8 | M95128 split off to its own datasheet. Data added for new and forthcoming products, including availability of the SO8 narrow package. | | 24-Feb-2003 | 2.9 | Omission of SO8 narrow package mechanical data remedied | | 26-Jun-2003 | 2.10 | -V voltage range removed | | 21-Nov-2003 | 3.0 | Table of contents, and Pb-free options addedS voltage range extended to -R. $V_{\rm IL}({\rm min})$ improved to -0.45V | | 17-Mar-2004 | 4.0 | Absolute Maximum Ratings for $V_{IO}$ (min) and $V_{CC}$ (min) changed. Soldering temperature information clarified for RoHS compliant devices. Device grade information clarified | | 21-Oct-2004 | 5.0 | M95128 datasheet merged back in. Product List summary table added. AEC-Q100-002 compliance. Device Grade information clarified. tHHQX corrected to tHHQV. 10MHz product becomes standard | Table 25. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13-Apr-2006 | 6 | New M95128 datasheet extracted from the M95128/256 datasheet. Order of sections modified. ECC (error correction code) and Write cycling paragraph added. Section 3.8: Supply voltage (V <sub>CC</sub> ) added and information removed below Section 4: Operating features. Power up state removed below Section 6: Delivery state. Figure 13: SPI modes supported modified and Note 2 added. I <sub>CC1</sub> specified over the whole V <sub>CC</sub> range and I <sub>CC0</sub> added to Table 13, Table 14 and Table 15. I <sub>CC</sub> specified over the whole V <sub>CC</sub> range in Table 13. t <sub>CHHL</sub> and t <sub>CHHH</sub> replaced by t <sub>CLHL</sub> and t <sub>CLHH</sub> , respectively. Figure 16: Hold timing modified. Process letter and Note 1 added to Table 23: Ordering information scheme. "AC Characteristics (M95128, Device Grade 6)" Table (for 10MHz frequency) removed. Note 1 removed from Table 19: AC characteristics (M95128-R). T <sub>A</sub> added to Table 6: Absolute maximum ratings. PDIP8 (BN) and SO8 wide (MW) packages removed. M95128-W and M95128-R are no longer under development. Test conditions changed for V <sub>OL</sub> and V <sub>OH</sub> in Section Table 14.: DC characteristics (M95128-W, device grade 3). | | 27-Jun-2006 | 7 | Figure 12: Bus master and memory devices on the SPI bus modified. SO8N package specifications updated (see Table 20 and Figure 18). V Process specified and A Process replaced by P in Table 23: Ordering information scheme. | | 04-Oct-2007 | 8 | Section 3.8: Supply voltage (V <sub>CC</sub> ), Section 4.3: Data Protection and protocol control, Section 5.4: Write Status Register (WRSR), Section 5.6: Write to Memory Array (WRITE) and Section 5.6.1: ECC (error correction code) and Write cycling updated. Note removed below Figure 12: Bus master and memory devices on the SPI bus, replaced by paragraph. Test conditions modified for I <sub>CC1</sub> and I <sub>CC0</sub> in Table 15: DC characteristics (M95128-R). AC characteristics values added for f <sub>C</sub> frequency = 10 MHz in Table 16: AC characteristics (M95128, device grade 3). t <sub>W</sub> modified in Table 19: AC characteristics (M95128-R). Section 10: Package mechanical data: - UFDFPN8 package added - Package mechanical inch values calculated from mm and rounded to 4 decimal digits Table 24: Available M95128x products (package, voltage range, temperature grade) added. Blank removed below Plating technology, first note removed, process A added and process V removed in Table 23: Ordering information scheme. | | 15-Jan-2008 | 9 | Section 3.7: V <sub>SS</sub> ground added. Section 3.8.2: Device reset, Section 3.8.4: Power-down and Section 5.6.1: ECC (error correction code) and Write cycling modified. V <sub>IL</sub> and V <sub>IH</sub> modified in Table 15: DC characteristics (M95128-R). Table 24: Available M95128x products (package, voltage range, temperature grade) updated. | 42/44 Doc ID 5798 Rev 13 Table 25. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11-Jul-2008 | 10 | M95128, device grade 3 devices is now offered at 10 MHz frequency. Section 3.8: Supply voltage (V <sub>CC</sub> ) on page 10 and Section 5.4: Write Status Register (WRSR) on page 18 updated. Table 15: DC characteristics (M95128-R) on page 29 modified. t <sub>CH</sub> and t <sub>CL</sub> modified in Table 16: AC characteristics (M95128, device grade 3) on page 30. Figure 15: Serial input timing, Figure 16: Hold timing and Figure 17: Serial output timing modified. Process A removed from Table 23: Ordering information scheme. | | 17-Feb-2009 | 11 | Small text changes. Section 3.8: Supply voltage (V <sub>CC</sub> ) and Section 5.4: Write Status Register (WRSR) updated. Note added to Section 5.6: Write to Memory Array (WRITE). I <sub>CC</sub> modified in Table 12: DC characteristics (M95128, device grade 3). V <sub>RES</sub> added to DC characteristics tables 12, 13, 14 and 15. Note added to Table 19: AC characteristics (M95128-R). Note added below Figure 20: UFDFPN8, 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, outline. Small text changes. | | 12-Jan-2010 | 12 | Section 5.6.1: ECC (error correction code) and write cycling modified (applies to all devices). T <sub>LEAD</sub> , I <sub>OL</sub> and I <sub>OH</sub> added to Table 6: Absolute maximum ratings. Note added to Table 15: DC characteristics (M95128-R). Process modified in Table 23: Ordering information scheme. All packages are ECOPACK2 compliant. | | 02-Mar-2010 | 13 | Section 5.6.1: ECC (error correction code) and write cycling and Table 24: Available M95128x products (package, voltage range, temperature grade) updated. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2010 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 44/44 Doc ID 5798 Rev 13