Configurable Input Impedance ### **FEATURES** - 1.4GHz -3dB Bandwidth - Fixed Voltage Gain of 6dB (50Ω System) - Configurable Input Impedance Allows: Simple Interface to Active Mixers Improved Noise Performance - Wide 2.8V to 5.25V Supply Range - Low Distortion: 36dBm OIP3 (70MHz) 33dBm OIP3 (140MHz) 31dBm OIP3 (300MHz) Low Noise: 11dB NF ( $50\Omega Z_{IN}$ ) 8dB NF ( $200\Omega Z_{IN}$ ) - Differential Inputs and Outputs - Self-Biasing Inputs/Outputs - Shutdown Mode - Minimal Support Circuitry Required - 16-Lead 3mm × 3mm × 0.8mm QFN Package ## **APPLICATIONS** - Post-Mixer Gain Block - SAW Filter Interface/Buffering - Differential IF Signal Chain Gain Block - Differential Line Driver/Receiver ### DESCRIPTION The LTC®6410-6 is a low distortion, low noise differential IF amplifier with configurable input impedance designed for use in applications from DC to 1.4GHz. The LTC6410-6 has 6dB of voltage gain. The LTC6410-6 is an excellent choice for interfacing active mixers to SAW filters. It features an active input termination that allows a customized input impedance for an optimum interface to differential active mixers. This feature provides additional power gain because of the impedance conversion and improved noise performance when compared to traditional $50\Omega$ interface circuits. The LTC6410-6 drives a differential $50\Omega$ load directly with low distortion, which is suitable for driving SAW filters and other $50\Omega$ signal chain blocks. The LTC6410-6 operates on 3V or 5V supplies. It comes in a compact 16-lead $3mm \times 3mm$ QFN package and operates over a $-40^{\circ}$ C to $85^{\circ}$ C temperature range. (T), LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## TYPICAL APPLICATION Post Mixer Gain Block (140MHz IF) 64106 TA01b ## **ABSOLUTE MAXIMUM RATINGS** #### (Note 1) | T. 10 1 1/1 (1/1 1/2) | 1 | |----------------------------------------------------------|-----------------| | Total Supply Voltage (V <sup>+</sup> to V <sup>-</sup> ) | 5.5V | | Amplifier Input Current (DC) | | | (+IN, –IN, +TERM, –TERM) | ±10mA | | Amplifier Input Power (AC) | | | (+IN, -IN, +TERM, -TERM) | 18dBm | | Input Current (V <sub>BIAS</sub> , SHDN) | ±10mA | | Output Current (+OUT, -OUT) | ±50mA | | Operating Temperature Range (Note 2) | . –40°C to 85°C | | Specified Temperature Range (Note 3) | 40°C to 85°C | | Storage Temperature Range | -65°C to 150°C | | Junction Temperature | 150°C | | Lead Temperature (Soldering, 10 sec) | 300°C | | | | ## PIN CONFIGURATION ## ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE (Notes 2, 3) | |------------------|--------------------|---------------|---------------------------------|--------------------------------| | LTC6410CUD-6#PBF | LTC6410CUD-6#TRPBF | LDBG | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 85°C | | LTC6410IUD-6#PBF | LTC6410IUD-6#TRPBF | LDBG | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 85°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ **3V DC ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V^+ = 3V$ , $V^- = 0V$ , $\overline{SHDN} = 2V$ , +IN is shorted to +TERM, -IN is shorted to -TERM, $V_{BIAS} = 1.5V$ , +IN = -IN = 1.5V, input source resistance $(R_S)$ is $25\Omega$ on each input $(50\Omega$ differential), $R_L = 50\Omega$ from +0UT to -0UT, unless otherwise noted. $V_{BIAS}$ is defined as the voltage on the $V_{BIAS}$ pin. $V_{OUTCM}$ is defined as (+0UT + -0UT)/2. $V_{INCM}$ is defined as (+IN + -IN)/2. $V_{INDIFF}$ is defined as (+IN - -IN). $V_{OUTDIFF}$ is defined as (+0UT - -0UT). See DC test circuit schematic. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|----------------------------------------------|--------------------------------------------------------|---|--------------|-------|------------|--------------------------------------| | G <sub>DIFF</sub> | Differential Gain<br>(Low Frequency S21) | V <sub>INDIFF</sub> = ±0.2V | • | 5.0<br>4.7 | 6.0 | 6.7<br>7.0 | dB<br>dB | | TC G <sub>DIFF</sub> | Differential Gain Temperature<br>Coefficient | | • | | 0.003 | | dB/°C | | V <sub>SWINGDIFF</sub> | Differential Output Voltage Swing | V <sub>OUTDIFF</sub> , V <sub>INDIFF</sub> = ±2V | • | 2.2<br>2.0 | 2.8 | | V <sub>P-P</sub><br>V <sub>P-P</sub> | | V <sub>SWINGMIN</sub> | Output Swing Low | Single-Ended +OUT, -OUT, V <sub>INDIFF</sub> = ±2V | • | | 0.7 | 0.9<br>1.0 | V | | V <sub>SWINGMAX</sub> | Output Swing High | Single-Ended +OUT, -OUT, V <sub>INDIFF</sub> = ±2V | • | 1.9<br>1.8 | 2.1 | | V | | I <sub>OUT</sub> | Output Current Drive | Short +OUT to -OUT, V <sub>INDIFF</sub> = ±2V (Note 4) | • | ±38<br>±36 | ±42 | | mA<br>mA | | V <sub>OS</sub> | Input Offset Voltage | | • | -2.0<br>-3.0 | 0.4 | 2.0<br>3.0 | mV<br>mV | **3V DC ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V^+ = 3V$ , $V^- = 0V$ , $\overline{SHDN} = 2V$ , +IN is shorted to +TERM, -IN is shorted to -TERM, $V_{BIAS} = 1.5V$ , +IN = -IN = 1.5V, input source resistance $(R_S)$ is $25\Omega$ on each input $(50\Omega$ differential), $R_L = 50\Omega$ from +0UT to -0UT, unless otherwise noted. $V_{BIAS}$ is defined as the voltage on the $V_{BIAS}$ pin. $V_{OUTCM}$ is defined as (+0UT +-0UT)/2. $V_{INDIFF}$ is defined as (+IN + -IN)/2. $V_{INDIFF}$ is defined as (+0UT --0UT). See DC test circuit schematic. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------|-------------------------------------------------------|-----------------------------------------------------------------------------|---|--------------|------|------------|------------| | TC V <sub>OS</sub> | Input Offset Voltage Drift | | • | | -0.3 | | μV/°C | | V <sub>OSINCM</sub> | Common Mode Offset Voltage | V <sub>OUTCM</sub> - V <sub>INCM</sub> | • | -40<br>-50 | 13 | 40<br>50 | mV<br>mV | | $A_V$ | Internal Voltage Gain | | | | 2.7 | | V/V | | I <sub>VRMIN</sub> | Input Common Mode Voltage Range, (Min) | | • | | | 1.0 | V | | I <sub>VRMAX</sub> | Input Common Mode Voltage Range, (Max) | | • | 2.0 | | | V | | R <sub>INDIFF</sub> | Differential Input Resistance | V <sub>INDIFF</sub> = ±100mV (Note 4) | • | 40<br>30 | 58 | 80<br>100 | Ω<br>Ω | | X <sub>INDIFF</sub> | Differential Input Reactance | f = 100MHz | | | 1 | | pF | | R <sub>INCM</sub> | Input Common Mode Resistance | | | | 1000 | | Ω | | CMRR | Common Mode Rejection Ratio | $V_{BIAS} = 1.5V$ , $+IN = -IN = 1V$ to $2V$ , $(\Delta V_{OUTDIFF}/Gain)$ | • | 45 | 60 | | dB | | R <sub>ODIFF</sub> | Differential Output Resistance | V <sub>OUTDIFF</sub> = ±100mV (Note 4) | • | 17<br>13 | 22 | 38<br>47 | Ω<br>Ω | | X <sub>OUTDIFF</sub> | Differential Output Reactance | f = 100MHz | | | 10 | | nH | | R <sub>OUTCM</sub> | Common Mode Output Resistance | | | | 7 | | Ω | | Bias Voltag | e Control (V <sub>BIAS</sub> Pin) | | • | | | | | | G <sub>CM</sub> | Common Mode Gain | $V_{BIAS}$ = 1.2V to 1.8V (+IN and -IN floating), $\Delta V_{OUTCM}/(0.6V)$ | • | 0.7<br>0.6 | 0.86 | 1.0<br>1.0 | V/V<br>V/V | | V <sub>OCMMIN</sub> | Output Common Mode Voltage<br>Adjustment Range, (Min) | | • | | 1.0 | 1.2 | V | | V <sub>OCMMAX</sub> | Output Common Mode Voltage<br>Adjustment Range, (Max) | | • | 1.8 | 2.0 | | V | | V <sub>OSCM</sub> | Output Common Mode Offset Voltage | V <sub>OUTCM</sub> - V <sub>BIAS</sub> | • | -200<br>-400 | 100 | 300<br>400 | mV<br>mV | | R <sub>VOCM</sub> | V <sub>BIAS</sub> Input Resistance | | • | 2.4<br>2.0 | 3.0 | 3.6<br>4.0 | kΩ<br>kΩ | | C <sub>VBIAS</sub> | V <sub>BIAS</sub> Input Capacitance | | | | 3 | | pF | | SHDN Pin | | | • | | | | | | $V_{IL}$ | SHDN Input Low Voltage | | • | 0.8 | 1.0 | | V | | $\overline{V_{IH}}$ | SHDN Input High Voltage | | • | | 1.8 | 2 | V | | I <sub>IL</sub> | SHDN Input Low Current | SHDN = 0.8V | • | -200 | -85 | 0 | μА | | I <sub>IH</sub> | SHDN Input High Current | SHDN = 2V | • | -150 | -30 | 0 | μА | | Power Supp | ıly | | | | | | | | $\overline{V_S}$ | Operating Range | | • | 2.8 | | 5.25 | V | | Is | Supply Current | | • | | 104 | 130<br>140 | mA<br>mA | | I <sub>SSHDN</sub> | Supply Current in Shutdown | SHDN = 0.8V | • | | 3 | 5 | mA | | PSRR | Power Supply Rejection Ratio | $V^{+} = 2.8V \text{ to } 5.25V, V_{BIAS} = +IN = -IN = V^{+}/2$ | • | 73 | 100 | | dB | | | | | | | | | | **5V DC ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V^+ = 5V$ , $V^- = 0V$ , $\overline{SHDN} = 3V$ , +IN is shorted to +TERM, -IN is shorted to -TERM, $V_{INCM} = V_{BIAS} = 2.5V$ , +IN = -IN = 2.5V, input source resistance $(R_S)$ is $25\Omega$ on each input $(50\Omega$ differential), $R_L = 50\Omega$ from +0UT to -0UT, unless otherwise noted. $V_{BIAS}$ is defined as the voltage on the $V_{BIAS}$ pin. $V_{OUTCM}$ is defined as (+0UT + -0UT)/2. $V_{INCM}$ is defined as (+IN + -IN)/2. $V_{INDIFF}$ is defined as (+IN - -IN). $V_{OUTDIFF}$ is defined as (+OUT - -OUT). See DC test circuit schematic. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|---------------------------------------|------------------------------------------------|---|------------|------|------------|------------------| | G <sub>DIFF</sub> | Differential Gain (Low Frequency S21) | V <sub>IN</sub> = ±0.2V | • | 5<br>4.7 | 6.1 | 6.7<br>7.0 | dB<br>dB | | V <sub>SWINGDIFF</sub> | Differential Output Voltage Swing | V <sub>OUTDIFF</sub> V <sub>IN</sub> = ±4V | • | 4.1<br>3.5 | 4.8 | | V <sub>P-P</sub> | | V <sub>SWINGMIN</sub> | Output Swing Low | Single-Ended +OUT, -OUT, V <sub>IN</sub> = ±4V | • | | 1.1 | 1.4<br>1.6 | V | | V <sub>SWINGMAX</sub> | Output Swing High | Single-Ended +OUT, -OUT, V <sub>IN</sub> = ±4V | • | 3.2<br>3.0 | 3.5 | | V | | Is | Supply Current | | • | | 125 | 150<br>160 | mA<br>mA | | SHDN Pin | | | | | | | | | $V_{IL}$ | SHDN Input Low Voltage | | • | 1.8 | 2.0 | | V | | V <sub>IH</sub> | SHDN Input High Voltage | | • | | 2.8 | 3 | V | | I <sub>IL</sub> | SHDN Input Low Current | SHDN = 1.8V | • | -300 | -110 | 0 | μА | | I <sub>IH</sub> | SHDN Input High Current | SHDN = 3V | • | -200 | -60 | 0 | μA | **RC ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V^+ = 3V$ , $V^- = 0V$ , $\overline{SHDN} = 2V$ , +IN is shorted to +TERM, -IN is shorted to -TERM, $V_{INCM} = V_{BIAS} = 1.5V$ , input source resistance $(R_S)$ is $25\Omega$ on each input $(50\Omega)$ differential), $R_L = 50\Omega$ from +OUT to -OUT, +IN and -IN are AC-coupled, unless otherwise noted. $V_{BIAS}$ is defined as the voltage on the $V_{BIAS}$ pin. $V_{OUTCM}$ is defined as (+0UT - -0UT)/2. $V_{INCM}$ is defined as (+1N - -1N)/2. $V_{INDIFF}$ is defined as (+1N - -1N)/2. $V_{OUTDIFF}$ is defined as (+0UT - -0UT)/2. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|--------------------------------------------|------------------------------------------------------------------------|-----|-----|-----|-------| | -3dBBW | -3dB Bandwidth | V <sub>INDIFF</sub> = -10dBm | 1 | 1.4 | | GHz | | 0.1dBBW | Bandwidth for 0.1dB Flatness | V <sub>INDIFF</sub> = -10dBm | | 150 | | MHz | | 0.5dBBW | Bandwidth for 0.5dB Flatness | V <sub>INDIFF</sub> = -10dBm | | 300 | | MHz | | SR | Slew Rate | | | 1.5 | | V/ns | | $t_s$ | 1% Settling Time | 1% Settling for a 1V <sub>P-P</sub> V <sub>OUTDIFF</sub> Step | | 3 | | ns | | $t_{ON}$ | Turn-On Time | SHDN = 0V to 3V, +OUT and -OUT Within 10% of Final Values | | 30 | | ns | | t <sub>OFF</sub> | Turn-Off Time | SHDN = 3V to 0V, +OUT and -OUT Within 10% of Final Values | | 30 | | ns | | Common Mo | de Voltage Control (V <sub>BIAS</sub> Pin) | | | | | | | -3dBBWCM | Common Mode Small-Signal<br>-3dB Bandwidth | 0.2V <sub>P-P</sub> at V <sub>BIAS</sub> , Measured V <sub>OUTCM</sub> | | 1 | | GHz | | SRCM | Common Mode Slew Rate | | | 100 | | V/µs | | Noise/Harmo | nic Performance Input/Output C | haracteristics | | | | | | 10MHz Signa | ıl | | | | | | | HD2 | Second Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | | -85 | | dBc | | HD3 | Third Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | | -71 | | dBc | **RC ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V^+ = 3V$ , $V^- = 0V$ , $\overline{SHDN} = 2V$ , +IN is shorted to +TERM, -IN is shorted to -TERM, $V_{INCM} = V_{BIAS} = 1.5V$ , input source resistance $(R_S)$ is $25\Omega$ on each input $(50\Omega$ differential), $R_L = 50\Omega$ from +0UT to -0UT, +IN and -IN are AC-coupled, unless otherwise noted. $V_{BIAS}$ is defined as the voltage on the $V_{BIAS}$ pin. $V_{OUTCM}$ is defined as (+0UT - -0UT). | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------|------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|----------| | IM3 | Third Order Intermodulated | F1 = 9.5MHz, F2 = 10.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | | -72 | | dBc | | | Distortion | F1 = 9.5MHz, F2 = 10.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | | -81 | | dBc | | | | F1 = 9.5MHz, F2 = $10.5MHz$ , $V_{OUTDIFF}$ = $0dBm/Tone$ , $V_{CC}$ = $5V$ , $V_{BIAS}$ = $2.5V$ , $\overline{SHDN}$ = $3V$ | | -66 | | dBc | | OIP3 | Output Third-Order Intercept | F1 = 9.5MHz, F2 = 10.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | | 36 | | dBm | | | | F1 = 9.5MHz, F2 = 10.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | | 36 | | dBm | | | | | | 33 | | dBm | | P1dB | Output 1dB Compression Point | | | 12.8 | | dBm | | NF | Noise Figure | $Z_{IN} = 50\Omega$ (Note 5)<br>$Z_{IN} = 200\Omega$ | | 11<br>8 | | dB<br>dB | | 70MHz Sig | nal | | | | | | | HD2 | Second Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | | -85 | | dBc | | HD3 | Third Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | | -69 | | dBc | | IM3 | Third Order Intermodulated | F1 = 69.5MHz, F2 = 70.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | | -72 | | dBc | | | Distortion | F1 = 69.5MHz, F2 = 70.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | | -79 | | dBc | | | | | | -72 | | dBc | | OIP3 | Output Third-Order Intercept | F1 = 69.5MHz, F2 = 70.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | | 36 | | dBm | | | | F1 = 69.5MHz, F2 = 70.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | | 35 | | dBm | | | | | | 36 | | dBm | | P1dB | Output 1dB Compression Point | | | 12.8 | | dBm | | NF | Noise Figure | $Z_{IN} = 50\Omega$ (Note 5)<br>$Z_{IN} = 200\Omega$ | | 11<br>8 | | dB<br>dB | | 140MHz Si | gnal | | | | | | | HD2 | Second Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | | -80 | | dBc | | HD3 | Third Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | | -62 | | dBc | | IM3 | Third Order Intermodulated | F1 = 139.5MHz, F2 = 140.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | | -62 | | dBc | | | Distortion | F1 = 139.5MHz, F2 = 140.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | | -70 | | dBc | | | | | | -66 | | dBc | | | | | | -66 | -56 | dBc | | OIP3 | Output Third-Order Intercept | F1 = 139.5MHz, F2 = 140.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | | 31 | | dBm | | | | F1 = 139.5MHz, F2 = 140.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | | 30 | | dBm | | | | | | 33 | | dBm | | | | | 28 | 33 | | dBm | | P1dB | Output 1dB Compression Point | | | 12.8 | | dBm | **AC ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A=25^{\circ}C$ . $V^+=3V$ , $V^-=0V$ , $\overline{SHDN}=2V$ , +IN is shorted to +TERM, -IN is shorted to -TERM, $V_{INCM}=V_{BIAS}=1.5V$ , input source resistance $(R_S)$ is $25\Omega$ on each input $(50\Omega)$ differential), $R_L=50\Omega$ from +0UT to -0UT, +IN and -IN are AC-coupled, unless otherwise noted. $V_{BIAS}$ is defined as the voltage on the $V_{BIAS}$ pin. $V_{OUTCM}$ is defined as (+0UT--0UT)/2. $V_{INCM}$ is defined as (+IN+-IN)/2. $V_{INDIFF}$ is defined as (+IN--IN). $V_{OUTDIFF}$ is defined as (+0UT--0UT). | SYMBOL | PARAMETER | CONDITIONS | MIN TYP | MAX | UNITS | |-----------|------------------------------|-------------------------------------------------------------------------------------------------------------------|---------|-----|----------| | NF | Noise Figure | $Z_{IN} = 50\Omega$ (Note 5)<br>$Z_{IN} = 200\Omega$ | 11<br>7 | | dB<br>dB | | 240MHz Si | gnal | | | | | | HD2 | Second Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | -66 | | dBc | | HD3 | Third Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | -52 | | dBc | | IM3 | Third Order Intermodulated | F1 = 239.5MHz, F2 = 240.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | -54 | | dBc | | | Distortion | F1 = 239.5MHz, F2 = 240.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | -63 | | dBc | | | | | -64 | | dBc | | OIP3 | Output Third-Order Intercept | F1 = 239.5MHz, F2 = 240.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | 27 | | dBm | | | | F1 = 239.5MHz, F2 = 240.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | 27 | | dBm | | | | | 32 | | dBm | | P1dB | Output 1dB Compression Point | | 12.8 | | dBm | | NF | Noise Figure | $Z_{IN} = 50\Omega$ (Note 5)<br>$Z_{IN} = 200\Omega$ | 11<br>8 | | dB<br>dB | | 380MHz Si | gnal | | · | | | | HD2 | Second Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | -57 | | dBc | | HD3 | Third Harmonic Distortion | V <sub>OUTDIFF</sub> = 0dBm | -45 | | dBc | | IM3 | Third Order Intermodulated | F1 = 379.5MHz, F2 = 380.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | -51 | | dBc | | | Distortion | F1 = 379.5MHz, F2 = 380.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | -64 | | dBc | | | | F1 = 379.5MHz, F2 = 380.5MHz, $V_{OUTDIFF}$ = 0dBm/Tone, $V_{CC}$ = 5V, $V_{BIAS}$ = 2.5V, $\overline{SHDN}$ = 3V | -60 | | dBc | | OIP3 | Output Third-Order Intercept | F1 = 379.5MHz, F2 = 380.5MHz, V <sub>OUTDIFF</sub> = 0dBm/Tone | 26 | | dBm | | | | F1 = 379.5MHz, F2 = 380.5MHz, V <sub>OUTDIFF</sub> = -5dBm/Tone | 27 | | dBm | | | | | 30 | | dBm | | P1dB | Output 1dB Compression Point | | 10.8 | | dBm | | NF | Noise Figure | $Z_{IN} = 50\Omega$ (Note 5)<br>$Z_{IN} = 200\Omega$ | 12<br>8 | | dB<br>dB | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTC6410C-6/LTC6410I-6 is guaranteed functional over the operating temperature range of -40°C to 85°C. Note 3: The LTC6410C-6 is guaranteed to meet specified performance from 0°C to 70°C. It is designed, characterized and expected to meet specified performance from -40°C and 85°C but is not tested or QA sampled at these temperatures. The LT6410I-6 is guaranteed to meet specified performance from -40°C to 85°C. **Note 4:** This parameter is pulse tested. **Note 5:** $e_n$ can be calculated from $Z_{IN} = 50\Omega$ NF with the formula: $$e_n = \sqrt{(10^{\frac{NF}{10}} - 1)4kT50}$$ where k = Boltzmann's constant and T = absolute temperature LINEAR ## TYPICAL PERFORMANCE CHARACTERISTICS ## Output Third Order Intercept vs Frequency ## Output Third Order Intercept vs Frequency ( $Z_{IN} = 200\Omega$ ) Third Order Intermodulation Distortion vs Frequency vs Power # Third Order Intermodulation Distortion vs Frequency vs Power ( $Z_{IN} = 200\Omega$ ) ## Third Order Intermodulation Distortion vs Temperature Output 1dB Compression vs Frequency ## Output Third Order Intercept vs Frequency ## Output 1dB Compression ## Distortion vs Common Mode Voltage ## TYPICAL PERFORMANCE CHARACTERISTICS Differential Gain vs Frequency (S21) Differential Input Return Loss vs Frequency (S11) Differential Output Return Loss vs Frequency (S22) Differential Reverse Isolation vs Frequency (\$12) Differential Input Return Loss vs Frequency on a Smith Chart (S11) Differential Output Return Loss vs Frequency on a Smith Chart (S22) **Small-Signal Transient** Large-Signal Transient Overdrive Recovery ## TYPICAL PERFORMANCE CHARACTERISTICS ## DC TEST CIRCUIT SCHEMATIC ### PIN FUNCTIONS **V**<sup>-</sup>(**Pins 1, 4, 9, 12, 17**): Negative Power Supply (Normally Tied to Ground). All 5 pins must be tied to the same voltage. V<sup>-</sup> maybe tied to a voltage other than ground as long as the voltage between V<sup>+</sup> and V<sup>-</sup> is 2.8V to 5.5V. If the V<sup>-</sup> pins are not tied to ground, bypass each with 680pF and 0.1μF capacitors as close to the package as possible. $V_{BIAS}$ (Pin 2): This pin sets the input and output common mode voltage by driving the +IN and -IN through a buffer with a high output resistance of 1k. If the part is AC-coupled at the input, the $V_{BIAS}$ will set the $V_{INCM}$ and therefore the $V_{OUTCM}$ voltage. If the part is DC-coupled at the input, $V_{BIAS}$ should be left floating. Internal resistors bias $V_{BIAS}$ to 1.4V on a 3V supply. V<sup>+</sup> (Pins 3, 5, 8, 10): Positive Power Supply. All 4 pins must be tied to the same voltage. Split supplies are possible as long as the voltage between V<sup>+</sup> and V<sup>-</sup> is 2.8V to 5.5V. Bypass capacitors of 680pF and 0.1µF as close to the part as possible should be used between supplies. **+OUT**, **-OUT** (**Pins 6**, **7**): Outputs. These pins each have internal series termination resistors forming a differential output resistance. **SHDN** (**Pin 11**): This pin is internally pulled high by a typically 30k resistor to V<sup>+</sup>. By pulling this pin low the supply current will be reduced to typically 3mA. See DC Electrical Characteristics table for the specific logic levels. **-TERM (Pin 13):** Negative Input Termination. When tied directly to -IN, it provides an active $50\Omega$ differential termination when +TERM is also tied directly to +IN. **–IN (Pin 14):** Negative Input. This pin is normally tied to -TERM, the input termination pin. If AC-coupled, this pin will self bias by $V_{BIAS}$ . **+IN (Pin 15):** Positive Input. This pin is normally tied to +TERM, the input termination pin. If AC-coupled, this pin will self bias by $V_{BIAS}$ . **+TERM (Pin 16):** Positive Input Termination. When tied directly to +IN, it provides an active $50\Omega$ differential termination when -TERM is also tied directly to -IN. **Exposed Pad (Pin 17):** V<sup>-</sup>. The Exposed Pad must be soldered to the PCB metal. ## **BLOCK DIAGRAM** LINEAR TECHNOLOGY #### Introduction The LTC6410-6 is a low noise differential high speed amplifier. By default, the LTC6410-6 has 6dB voltage gain and is designed to operate with $50\Omega$ differential input and output impedances. By changing ( $R_{EXT}$ ), alternative configurations provide input resistances of up to $400\Omega$ , with correspondingly lower noise figure and higher power gain. The Block Diagram shows the basic circuit along with key external components while Table 1 provides configuration information. If the input is AC-coupled, the $V_{BIAS}$ pin sets the input common mode voltage and therefore the output common mode voltage. #### Input Impedance LTC6410-6 has been designed with very flexible input termination circuitry. By default, with the termination pins connected directly to the inputs, the input impedance is $58\Omega$ , see the Block Diagram. Internally, there is $110\Omega$ between each input and the opposite output $(R_T)$ . Dividing the resistor by the internal noise gain of 2.7 + 1 = 3.7, $29.5\Omega$ input impedance is created (59 $\Omega$ differential ). In parallel with the 2k common mode resistance, a total of $58\Omega$ differential input impedance is achieved. This method of termination is used to provide lower noise figure through the use of feedback which reduces the effective noise of the termination resistor. By adding additional resistance in series with the termination pins, higher input impedances can be obtained (see Table 1). The optimum impedance for minimizing the noise figure of the LTC6410-6 is close to $400\Omega$ . Because the amplifier is inherently a voltage amplifier, the difference between the impedance at the input and the output adds additional power gain as can be seen in Table 1. These higher impedance levels can be useful in interfacing with active mixers which can have output impedance of $400\Omega$ and beyond. #### **Input and Output Common Mode Bias** The LTC6410-6 is internally self-biased through the $V_{BIAS}$ pin (see the Block Diagram). Therefore the LTC6410-6 can be AC-coupled with no external biasing circuitry. The output will have approximately the same common mode voltage as the input. In the case of a DC-coupled input connection, the input DC common mode voltage will also set the output common mode voltage. Note that a voltage divider is formed between the $V_{BIAS}$ buffer output and the DC input source impedance. The $V_{BIAS}$ pin has an internal voltage divider which will self bias to approximately 1.4V on a 3V supply (0.47 • $V_{SUPPLY}$ ). An external capacitor of 0.1µF to ground is recommended to bypass the pin. The resistance of the pin is 3k. See Distortion vs Common Mode graph. For increased common mode accuracy, the +TERM and -TERM pins can be AC-coupled to the inputs with capacitors ( $C_{EXT}$ ). This coupling prevents the feedback from the termination resistance from creating additional DC common mode voltage error. The $G_{CM}$ and $V_{OSCM}$ of the DC Electrical Characteristics table reflect the less accurate DC-coupled scenario. The termination inputs are part of a high speed feedback loop. The physical length of the termination loop ( $R_{\text{EXT}}$ and $C_{\text{EXT}}$ ) must be minimized to maintain stability and minimize gain peaking. #### Gain Internally, the LTC6410-6 has a voltage gain of 2.7V/V. The default source and load resistances in most of the data sheet are assumed to be $50\Omega$ differential. Due to the input and output resistance of the LTC6410-6 being $58\Omega$ and $22\Omega$ respectively, the overall voltage gain in a $50\Omega$ system is 6dB (2V/V). Other source and load resistances will produce different gains due to the resistive dividers. Figure 1 is a system diagram for calculating gain. Figure 1 Therefore the differential voltage gain can be calculated as follows: Voltage Gain = $$2 \cdot \frac{R_{IN}}{R_{IN} + R_{S}} \cdot 2.7 \cdot \frac{R_{L}}{R_{L} + R_{OUT}}$$ The following is an example of the $50\Omega$ gain calculation: Voltage Gain = $$2 \cdot \frac{58}{58 + 50} \cdot 2.7 \cdot \frac{50}{50 + 22}$$ = $2.0 \text{V/V} = 6.0 \text{dB}$ The part also can be used with different input impedances providing no additional voltage gain, but a higher power gain. For example, the calculation for a $100\Omega$ input impedance shows the effect of an impedance conversion. The voltage gain is calculated as follows: Voltage Gain = $$2 \cdot \frac{83}{83 + 100} \cdot 2.7 \cdot \frac{50}{50 + 22}$$ = $1.7 \text{V/V} = 4.6 \text{dB}$ However the power gain is: Power Gain = $$\left(2 \cdot \frac{83}{83 + 100} \cdot 2.7 \cdot \frac{50}{50 + 22} \cdot \sqrt{2}\right)^2$$ = 5.8mW/mW = 7.6dB #### **Output Impedance** The LTC6410-6 is designed to drive a differential load of $50\Omega$ with a total differential output resistance of $22\Omega$ . While the LTC6410-6 can source and sink approximately 50mA, large DC output current should be avoided. To test the part on traditional $50\Omega$ test equipment, AC coupling or balun transformers (or both) may be necessary at the input and output. #### **Supply Rails** Inductance in the supply path can severely effect the performance of the LTC6410-6. Therefore it is recommended that low inductance bypass capacitors are installed very close to the part. 680pF and 0.1µF sized capacitors are recommended. Additionally, the exposed pad of the part must be connected to $V^-$ for low inductance and low thermal resistance. Failure to provide a low impedance supply at high frequencies can cause oscillations and increased distortion. #### SHDN The SHDN pin self-biases to V+ through a 30k resistor. The pin must be pulled below 0.8V in order to shut down the part. #### **Applications Circuits** The graphs on the following page are examples of the four differential input resistances used on the DC1103A demo board with balun transformers for interfacing with the $50\Omega$ single-ended measurement equipment. Table 1. Input Impedance | DIFFERENTIAL SOURCE RESISTANCE $(\Omega)$ $(R_S)$ | EXTERNAL TERMINATION RESISTOR $(\Omega)$ $(R_{EXT})$ | $\begin{array}{c} \textbf{EFFECTIVE}\\ \textbf{DIFFERENTIAL}\\ \textbf{INPUT}\\ \textbf{IMPEDANCE}\left(\Omega\right)\\ \left(R_{\textbf{IN}}\right) \end{array}$ | DIFFERENTIAL<br>LOAD<br>RESISTANCE (Ω) | OUTPUT<br>RESISTANCE (Ω) | POWER<br>Gain (db) | VOLTAGE GAIN<br>(SOURCE AND<br>LOAD RESISTANCE<br>AS STATED (V/V) | NF AT 10MHz<br>(dB) | |---------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------|--------------------|-------------------------------------------------------------------|---------------------| | 50 | 0 | 58 | 50 | 22 | 6.0 | 2.0 | 11 | | 100 | 49.9 | 83 | 50 | 22 | 7.6 | 1.7 | 9 | | 200 | 249 | 177 | 50 | 22 | 10.9 | 1.8 | 7 | | 400 | 750 | 377 | 50 | 22 | 14.2 | 1.8 | 6 | | 2000 | Open | 2000 | 50 | 22 | 21.5 | 1.9 | _ | LINEAR $Z_{IN}$ = 50 $\Omega$ , T1 = ETC1-1-13, T2 = ETC1-1-13 $Z_{IN} = 100\Omega$ , T1 = WBC2-1TL, T2 = ETC1-1-13 $Z_{IN}$ = 200 $\Omega$ , T1 = WBC4-14L, T2 = ETC1-1-13 $Z_{IN} = 400\Omega$ , T1 = WBC8-1L, T2 = ETC1-1-13 #### Demoboard DC1103A Top Silkscreen ## TYPICAL APPLICATION #### SAW Filter Application The schematic above shows a typical signal chain application with the LTC6410-6 in combination with a 140MHz center frequency 24MHz bandwidth SAW filter. Without the LTC6410-6, the attenuation of the SAW would be –11.5dB. The networks between the LTC6410-6 and the SAW filter, and after the SAW filter are for proper impedance matching. The differential output of the LTC6410-6 allows differential driving of the SAW filter without the need for a transformer. The differential nature of the LTC6410-6 allows for ease of use in differential signal chains, and may reduce the need for transformers. #### **SAW Filter Application** ## PACKAGE DESCRIPTION #### UD Package 16-Lead Plastic QFN (3mm × 3mm) (Reference LTC DWG # 05-08-1691) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS #### NOTE: - 1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE MO-220 VARIATION (WEED-2) - 2. DRAWING NOT TO SCALE - 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 5. EXPOSED PAD SHALL BE SOLDER PLATED - SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE ## TYPICAL APPLICATION #### **Demoboard DC1103A Schematic** ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LT1993-2 | 800MHz Differential Amplifier/ADC Driver | A <sub>V</sub> = 2V/V, NF = 12.3dB, OIP3 = 38dBm at 70MHz | | LT1993-4 | 900MHz Differential Amplifier/ADC Driver | A <sub>V</sub> = 4V/V, NF = 14.5dB, OIP3 = 40dBm at 70MHz | | LT1993-10 | 700MHz Differential Amplifier/ADC Driver | A <sub>V</sub> = 10V/V, NF = 12.7dB, OIP3 = 40dBm at 70MHz | | LT5514 | Ultralow Distortion IF Amplifier/ADC Driver | Digitally Controlled Gain Output IP3 47dBm at 100MHz | | LT5522 | 600MHz to 2.7GHz High Signal Level Downconverting Mixer | 4.5V to 5.25V Supply, 25dBm IIP3 at 900MHz, NF = 12.5dB, $50\Omega$ Single-Ended RF and LO Ports, $R_{OUT}$ = $400\Omega$ | | LT5524 | Low Power, Low Distortion ADC Driver with Digitally Programmable Gain | 450MHz Bandwidth, 40dBm OIP3, 4.5dB to 27dB Gain Control | | LT5525 | High Linearity, Low Power Downconverting Mixer | Single-Ended $50\Omega$ RF and LO Ports, 17.6dBm IIP3 at 1900MHz, $I_{CC}$ = 28mA | | LT5526 | High Linearity, Low Power Downconverting Mixer | $\begin{array}{l} 3V \ to \ 5.3V \ Supply, \ 16.5 dBm \ IIP3, \ 100 kHz \ to \ 2GHz \ RF, \ NF = 11 dB \\ I_{CC} = 28 mA, \ -65 dBm \ LO-RF \ Leakage \end{array}$ | | LT5527 | 400MHz to 3.7GHz High Signal Level Downconverting Mixer | CG = 2.3dB at 1900MHz, IIP3 = 23.5dBm at 1900MHz, 440mW, $R_{OUT}$ = 415 $\Omega$ | | LT5557 | 400MHz to 3.8GHz High Signal Level Downconverting Mixer | CG = 2.9dB at 1950MHz, IIP3 = 24.7dBm at 1950MHz, 300mW, $R_{OUT}$ = $560\Omega$ | | LTC6400-20 | 1.8GHz Low Noise, Low Distortion ADC Driver for 300MHz IF | $A_V = 20$ dB, $Z_{IN} = 200\Omega$ , $I_{S(MAX)} = 105$ mA at 25°C | | LTC6401-20 | 1.4GHz Low Noise, Low Distortion ADC Driver for 140MHz IF | $A_V = 20$ dB, $Z_{IN} = 200\Omega$ , $I_{S(MAX)} = 62$ mA at 25°C | | LT6402-6 | 300MHz Differential Amplifier/ADC Driver | $A_V = 6dB$ , $e_n = 3.8 \text{nV}/\sqrt{\text{Hz}}$ at 20MHz, 150mW | | LT6402-12 | 300MHz Differential Amplifier/ADC Driver | $A_V = 12 dB$ , $e_n = 2.6 nV / \sqrt{Hz}$ at 20MHz, 150mW | | LT6402-20 | 300MHz Differential Amplifier/ADC Driver | $A_V = 20$ dB, $e_n = 1.9$ nV/ $\sqrt{Hz}$ at 20MHz, 150mW | | LT6411 | 650MHz Differential ADC Driver/Dual Selectable Gain Amplifier | 3300V/ $\mu$ s Slew Rate, 16mA Current Consumption, Selectable Gain: $A_V = -1$ , 1, 2 | LT 0908 REV A · PRINTED IN USA © LINEAR TECHNOLOGY CORPORATION 2007