# USB Power Manager with Ideal Diode Controller and Li-Ion Charger #### **FEATURES** - Seamless Transition Between Input Power Sources: Li-Ion Battery, USB and 5V Wall Adapter - 215mΩ Internal Ideal Diode Plus Optional External Ideal Diode Controller Provide Low Loss PowerPath™ When Wall Adapter/USB Input Not Present - Load Dependent Charging Guarantees Accurate USB Input Current Compliance - Constant-Current/Constant-Voltage Operation with Thermal Feedback to Maximize Charging Rate Without Risk of Overheating\* - Selectable 100% or 20% Input Current Limit (e.g., 500mA/100mA) - Battery Charge Current Independently Programmable Up to 1.2A - Preset 4.2V Charge Voltage with 0.8% Accuracy - C/10 Charge Current Detection Output - NTC Thermistor Input for Temperature Qualified Charging - Tiny (4mm × 3mm × 0.75mm) 14-Lead DFN Package #### **APPLICATIONS** Portable USB Devices: Cameras, MP3 Players, PDAs #### DESCRIPTION The LTC®4085 is a USB power manager and Li-lon battery charger designed for portable battery-powered applications. The part controls the total current used by the USB peripheral for operation and battery charging. The total input current can be limited to 20% or 100% of a programmed value up to 1.5A (typically 100mA or 500mA). Battery charge current is automatically reduced such that the sum of the load current and charge current does not exceed the programmed input current limit. The LTC4085 includes a complete constant-current/constant-voltage linear charger for single cell Li-ion batteries. The float voltage applied to the battery is held to a tight 0.8% tolerance, and charge current is programmable using an external resistor to ground. An end-of-charge status output $\overline{\text{CHRG}}$ indicates full charge. Total charge time is programmable by an external capacitor to ground. When the battery drops 100mV below the float voltage, automatic recharging of the battery occurs. Also featured is an NTC thermistor input used to monitor battery temperature while charging. The LTC4085 is available in a 14-lead low profile 4mm $\times$ 3mm DFN package. LT, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. PowerPath is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 6522118,6700364. Other patents pending. #### TYPICAL APPLICATION ## Input and Battery Current vs Load Current RPROG = 100k, RCLPROG = 2k 4085fc #### **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2, 3, 4, 5) Terminal Voltage IN, OUT #### Pin Current (Steady State) | IN, OUT, BAT (Note 6) | 2.5A | |----------------------------------------|-------| | Operating Temperature Range40°C t | | | Maximum Operating Junction Temperature | 110°C | | Storage Temperature Range65°C to | 125°C | #### PIN CONFIGURATION #### ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|------------------|--------------|---------------------------------|-------------------| | LTC4085EDE#PBF | LTC4085EDE#TRPBF | 4085 | 14-Lead (4mm × 3mm) Plastic DFN | -40°C to 85°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ ## **ELECTRICAL CHARACTERISTICS** The $\bullet$ indicates specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25$ °C. $V_{IN} = 5V$ , $V_{BAT} = 3.7V$ , HPWR = 5V, WALL = 0V, $R_{PROG} = 100k$ , $R_{CLPROG} = 2k$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---|-------------|-----------------|-------------------|----------------| | $V_{IN}$ | Input Supply Voltage | IN and OUT | | 4.35 | | 5.5 | V | | $V_{BAT}$ | Input Voltage | BAT | | | | 4.3 | V | | I <sub>IN</sub> | Input Supply Current | I <sub>BAT</sub> = 0 (Note 7)<br>Suspend Mode; SUSP = 5V<br>Suspend Mode; SUSP = 5V, WALL = 5V,<br>V <sub>OUT</sub> = 4.8V | • | | 0.5<br>50<br>60 | 1.2<br>100<br>110 | mA<br>μΑ<br>μΑ | | I <sub>OUT</sub> | Output Supply Current | V <sub>OUT</sub> = 5V, V <sub>IN</sub> = 0V, NTC = V <sub>NTC</sub> | • | | 0.7 | 1.4 | mA | | I <sub>BAT</sub> | Battery Drain Current | V <sub>BAT</sub> = 4.3V, Charging Stopped<br>Suspend Mode; SUSP = 5V<br>V <sub>IN</sub> = 0V, BAT Powers OUT, No Load | • | | 15<br>22<br>60 | 27<br>35<br>100 | μΑ<br>μΑ<br>μΑ | | V <sub>UVLO</sub> | Input or Output Undervoltage Lockout | V <sub>IN</sub> Powers Part, Rising Threshold<br>V <sub>OUT</sub> Powers Part, Rising Threshold | • | 3.6<br>2.75 | 3.8<br>2.95 | 4<br>3.15 | V | | $\Delta V_{UVL0}$ | Input or Output Undervoltage Lockout | V <sub>IN</sub> Rising – V <sub>IN</sub> Falling<br>or V <sub>OUT</sub> Rising – V <sub>OUT</sub> Falling | | | 130 | | mV | | Current Limit | | | | | | | | | I <sub>LIM</sub> | Current Limit | R <sub>CLPROG</sub> = 2k (0.1%), HPWR = 5V<br>R <sub>CLPROG</sub> = 2k (0.1%), HPWR = 0V | • | 475<br>90 | 500<br>100 | 525<br>110 | mA<br>mA | | I <sub>IN(MAX)</sub> | Maximum Input Current Limit | (Note 8) | | | 2.4 | | A | | R <sub>ON</sub> | ON Resistance V <sub>IN</sub> to V <sub>OUT</sub> | I <sub>OUT</sub> = 100mA Load | | | 215 | | mΩ | 4085fc **ELECTRICAL CHARACTERISTICS** The $\bullet$ indicates specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 5V, V<sub>BAT</sub> = 3.7V, HPWR = 5V, WALL = 0V, R<sub>PROG</sub> = 100k, R<sub>CLPROG</sub> = 2k, unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---|----------------|-----------------|----------------|----------------| | V <sub>CLPROG</sub> | CLPROG Pin Voltage | R <sub>PROG</sub> = 2k<br>R <sub>PROG</sub> = 1k | • | 0.98<br>0.98 | 1<br>1 | 1.02<br>1.02 | V | | I <sub>SS</sub> | Soft-Start Inrush Current | IN or OUT | | | 5 | | mA/μs | | V <sub>CLEN</sub> | Input Current Limit Enable Threshold<br>Voltage | (V <sub>IN</sub> – V <sub>OUT</sub> ) V <sub>IN</sub> Rising<br>(V <sub>IN</sub> – V <sub>OUT</sub> ) V <sub>IN</sub> Falling | | 20<br>-80 | 50<br>–60 | 80<br>–20 | mV<br>mV | | Battery Charge | r | | • | | | | | | V <sub>FLOAT</sub> | Regulated Output Voltage | I <sub>BAT</sub> = 2mA<br>I <sub>BAT</sub> = 2mA, (0°C to 85°C) | | 4.165<br>4.158 | 4.2<br>4.2 | 4.235<br>4.242 | V | | I <sub>BAT</sub> | Current Mode Charge Current | R <sub>PROG</sub> = 100k (0.1%), No Load<br>R <sub>PROG</sub> = 50k (0.1%), No Load | • | 465<br>900 | 500<br>1000 | 535<br>1080 | mA<br>mA | | I <sub>BAT(MAX)</sub> | Maximum Charge Current | (Note 8) | | | 1.5 | | А | | V <sub>PROG</sub> | PROG Pin Voltage | R <sub>PROG</sub> = 100k<br>R <sub>PROG</sub> = 50k | • | 0.98<br>0.98 | 1<br>1 | 1.02<br>1.02 | V | | k <sub>EOC</sub> | Ratio of End-of-Charge Current to Charge Current | $V_{BAT} = V_{FLOAT} (4.2V)$ | • | 0.085 | 0.1 | 0.11 | mA/mA | | I <sub>TRIKL</sub> | Trickle Charge Current | $V_{BAT} = 2V, R_{PROG} = 100k (0.1\%)$ | | 40 | 50 | 60 | mA | | $V_{TRIKL}$ | Trickle Charge Threshold Voltage | | • | 2.8 | 2.9 | 3 | V | | $V_{CEN}$ | Charger Enable Threshold Voltage | $(V_{OUT} - V_{BAT})$ Falling; $V_{BAT} = 4V$<br>$(V_{OUT} - V_{BAT})$ Rising; $V_{BAT} = 4V$ | | | 55<br>80 | | mV<br>mV | | V <sub>RECHRG</sub> | Recharge Battery Threshold Voltage | V <sub>FLOAT</sub> - V <sub>RECHRG</sub> | • | 65 | 100 | 135 | mV | | t <sub>TIMER</sub> | TIMER Accuracy | V <sub>BAT</sub> = 4.3V | | -10 | | 10 | % | | | Recharge Time | Percent of Total Charge Time | | | 50 | | % | | | Low-Battery Trickle Charge Time | Percent of Total Charge Time, V <sub>BAT</sub> < 2.8V | | | 25 | | % | | T <sub>LIM</sub> | Junction Temperature in Constant<br>Temperature Mode | | | | 105 | | °C | | Internal Ideal D | Diode | | | | | | | | R <sub>FWD</sub> | Incremental Resistance, V <sub>ON</sub> Regulation | I <sub>BAT</sub> = 100mA | | | 125 | | mΩ | | R <sub>DIO(ON)</sub> | ON Resistance V <sub>BAT</sub> to V <sub>OUT</sub> | $I_{BAT} = 600 \text{mA}$ | | | 215 | | mΩ | | $V_{\text{FWD}}$ | Voltage Forward Drop (V <sub>BAT</sub> – V <sub>OUT</sub> ) | I <sub>BAT</sub> = 5mA<br> I <sub>BAT</sub> = 100mA<br> I <sub>BAT</sub> = 600mA | • | 10 | 30<br>55<br>160 | 50 | mV<br>mV<br>mV | | $\overline{V_{OFF}}$ | Diode Disable Battery Voltage | | | | 2.8 | | V | | I <sub>FWD</sub> | Load Current Limit, for V <sub>ON</sub> Regulation | | | | 550 | | mA | | I <sub>D(MAX)</sub> | Diode Current Limit | | | | 2.2 | | А | | External Ideal I | Diode | | | | | | | | V <sub>FWD,EDA</sub> | External Ideal Diode Forward Voltage | $V_{GATE} = 1.85V; I_{GATE} = 0$ | | | 20 | | mV | | Logic | | | | | | | | | $V_{OL}$ | Output Low Voltage, CHRG, ACPR | I <sub>SINK</sub> = 5mA | • | | 0.1 | 0.25 | V | | V <sub>IH</sub> | Input High Voltage | SUSP, HPWR Pin | • | 1.2 | | | V | | V <sub>IL</sub> | Input Low Voltage | SUSP, HPWR Pin | • | | | 0.4 | V | | I <sub>PULLDN</sub> | Logic Input Pull-Down Current | SUSP, HPWR | | | 2 | | μΑ | **ELECTRICAL CHARACTERISTICS** The • indicates specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{IN} = 5V$ , $V_{BAT} = 3.7V$ , HPWR = 5V, WALL = 0V, $R_{PROG} = 100k$ , $R_{CLPROG} = 2k$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------|---------------------------------------------|--------------------------------------------------------|---|------|----------------------------------------------------|--------|----------| | V <sub>CHG(SD)</sub> | Charger Shutdown Threshold Voltage on TIMER | | • | 0.15 | | 0.4 | V | | I <sub>CHG(SD)</sub> | Charger Shutdown Pull-Up Current on TIMER | V <sub>TIMER</sub> = 0V | • | 5 | 14 | | μА | | $V_{WAR}$ | Absolute Wall Input Threshold Voltage | V <sub>WALL</sub> Rising Threshold | • | 4.15 | 4.25 | 4.35 | V | | $V_{WAF}$ | Absolute Wall Input Threshold Voltage | V <sub>WALL</sub> Falling Threshold | | | 3.12 | | V | | $V_{WDR}$ | Delta Wall Input Threshold Voltage | V <sub>WALL</sub> – V <sub>BAT</sub> Rising Threshold | | | 75 | | mV | | $V_{WDF}$ | Delta Wall Input Threshold Voltage | V <sub>WALL</sub> – V <sub>BAT</sub> Falling Threshold | • | 0 | 25 | 50 | mV | | I <sub>WALL</sub> | Wall Input Current | V <sub>WALL</sub> = 5V | | | 75 | 150 | μΑ | | NTC | | | | | | | | | V <sub>VNTC</sub> | V <sub>NTC</sub> Bias Voltage | I <sub>VNTC</sub> = 500μA | • | 4.4 | 4.85 | | V | | I <sub>NTC</sub> | NTC Input Leakage Current | V <sub>NTC</sub> = 1V | | | 0 | ±1 | μА | | V <sub>COLD</sub> | Cold Temperature Fault Threshold<br>Voltage | Rising Threshold<br>Hysteresis | | | 0.74 • V <sub>VNT</sub><br>0.02 • V <sub>VNT</sub> | C<br>C | V | | V <sub>HOT</sub> | Hot Temperature Fault Threshold<br>Voltage | Falling Threshold<br>Hysteresis | | | 0.29 • V <sub>VNT</sub><br>0.01 • V <sub>VNT</sub> | | V | | V <sub>DIS</sub> | NTC Disable Voltage | NTC Input Voltage to GND (Falling)<br>Hysteresis | • | 75 | 100<br>35 | 125 | mV<br>mV | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: $V_{CC}$ is the greater of $V_{IN}$ , $V_{OUT}$ or $V_{BAT}$ . Note 3: All voltage values are with respect to GND. **Note 4:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperatures will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may result in device degradation or failure. **Note 5:** The LTC4085E is guaranteed to meet specified performance from 0°C to 85°C. Specifications over the –40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls. **Note 6:** Guaranteed by long term current density limitations. **Note 7:** Total input current is equal to this specification plus $1.002 \cdot I_{BAT}$ where $I_{BAT}$ is the charge current. **Note 8:** Accuracy of programmed current may degrade for currents greater than 1.5A. ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ unless otherwise noted. #### **Input Supply Current** vs Temperature #### **Input Supply Current vs** Temperature (Suspend Mode) #### **Battery Drain Current vs Temperature** (BAT Powers OUT, No Load) #### **Input Current Limit** vs Temperature, HPWR = 5V #### **Input Current Limit** vs Temperature, HPWR = 0V **CLPROG Pin Voltage** vs Temperature #### **PROG Pin Voltage** vs Temperature #### **V<sub>FLOAT</sub>** Load Regulation ## **Battery Regulation (Float)** 4085fc #### TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C unless otherwise noted. Charging from USB, $I_{BAT}$ vs $V_{BAT}$ 600 V<sub>IN</sub> = 5V V<sub>OUT</sub> = NO LOAD 500 $R_{PROG} = 100k$ R<sub>CLPROG</sub> = 2k HPWR = 5V 400 I<sub>BAT</sub> (mA) 300 200 100 3.5 0.5 1 1.5 2 2.5 3 4 4.5 0 V<sub>BAT</sub> (V) 4085 G13 4085 G16 **Ideal Diode Current vs Forward** (No External Device) 1000 $V_{BAT} = 3.7V$ 900 $V_{IN} = 0V$ 800 $R_{D10}~(m\Omega)$ 700 600 500 (mA), I<sub>OU</sub>-400 5 300 R<sub>DIO</sub> 200 100 0 0 50 100 150 200 $V_{FWD}$ (mV) **Ideal Diode Resistance and** **Current vs Forward Voltage** ## TYPICAL PERFORMANCE CHARACTERISTICS TA #### $T_A = 25$ °C unless otherwise noted. #### **Input Disconnect Waveforms** ## Wall Connect Waveforms, $V_{IN} = 0V$ ## Wall Disconnect Waveforms, $V_{IN} = 0V$ #### **Response to HPWR** #### **Response to Suspend** #### PIN FUNCTIONS IN (Pin 1): Input Supply. Connect to USB supply, $V_{BUS}$ . Input current to this pin is limited to either 20% or 100% of the current programmed by the CLPROG pin as determined by the state of the HPWR pin. Charge current (to BAT pin) supplied through the input is set to the current programmed by the PROG pin but will be limited by the input current limit if charge current is set greater than the input current limit. **OUT (Pin 2):** Voltage Output. This pin is used to provide controlled power to a USB device from either USB $V_{BUS}$ (IN) or the battery (BAT) when the USB is not present. This pin can also be used as an input for battery charging when the USB is not present and a wall adapter is applied to this pin. OUT should be bypassed with at least $4.7\mu F$ to GND. **CLPROG (Pin 3):** Current Limit Program and Input Current Monitor. Connecting a resistor, R<sub>CLPROG</sub>, to ground programs the input to output current limit. The current limit is programmed as follows: $$I_{CL}(A) = \frac{1000V}{R_{CLPROG}}$$ In USB applications the resistor $R_{\text{CLPROG}}$ should be set to no less than 2.1k. The voltage on the CLPROG pin is always proportional to the current flowing through the IN to OUT power path. This current can be calculated as follows: $$I_{IN}(A) = \frac{V_{CLPROG}}{R_{CLPROG}} \bullet 1000$$ **HPWR (Pin 4):** High Power Select. This logic input is used to control the input current limit. A voltage greater than 1.2V on the pin will set the input current limit to 100% of the current programmed by the CLPROG pin. A voltage less than 0.4V on the pin will set the input current limit to 20% of the current programmed by the CLPROG pin. A $2\mu A$ pull-down is internally applied to this pin to ensure it is low at power up when the pin is not being driven externally. **SUSP (Pin 5):** Suspend Mode Input. Pulling this pin above 1.2V will disable the power path from IN to OUT. The supply current from IN will be reduced to comply with the USB specification for suspend mode. Both the ability to charge the battery from OUT and the ideal diode function (from BAT to OUT) will remain active. Suspend mode will reset the charge timer if $V_{OUT}$ is less than $V_{BAT}$ while in suspend mode. If $V_{OUT}$ is kept greater than $V_{BAT}$ , such as when a wall adapter is present, the charge timer will not be reset when the part is put in suspend. A $2\mu A$ pull-down is internally applied to this pin to ensure it is low at power up when the pin is not being driven externally. **TIMER (Pin 6):** Timer Capacitor. Placing a capacitor, C<sub>TIMER</sub>, to GND sets the timer period. The timer period is: $$t_{TIMER}(Hours) = \frac{C_{TIMER} \bullet R_{PROG} \bullet 3Hours}{0.1 \mu F \bullet 100 k}$$ Charge time is increased if charge current is reduced due to undervoltage current limit, load current, thermal regulation and current limit selection (HPWR). Shorting the TIMER pin to GND disables the battery charging functions. LINEAR TECHNOLOGY #### PIN FUNCTIONS **WALL (Pin 7):** Wall Adapter Present Input. Pulling this pin above 4.25V will disconnect the power path from IN to OUT. The ACPR pin will also be pulled low to indicate that a wall adapter has been detected. **NTC** (**Pin 8**): Input to the NTC Thermistor Monitoring Circuits. Under normal operation, tie a thermistor from the NTC pin to ground and a resistor of equal value from NTC to $V_{NTC}$ . When the voltage on this pin is above $0.74 \cdot V_{VNTC}$ (Cold, 0°C) or below $0.29 \cdot V_{VNTC}$ (Hot, 50°C) the timer is suspended, but not cleared, the charging is disabled and the $\overline{CHRG}$ pin remains in its former state. When the voltage on NTC comes back between $0.74 \cdot V_{VNTC}$ and $0.29 \cdot V_{VNTC}$ , the timer continues where it left off and charging is re-enabled if the battery voltage is below the recharge threshold. There is approximately 3°C of temperature hysteresis associated with each of the input comparators. Connect the NTC pin to ground to disable this feature. This will disable all of the LTC4085 NTC functions. **V**<sub>NTC</sub> (**Pin 9**): Output Bias Voltage for NTC. A resistor from this pin to the NTC pin will bias the NTC thermistor. **ACPR** (Pin 10): Wall Adapter Present Output. Active low open-drain output pin. A low on this pin indicates that the wall adapter input comparator has had its input pulled above the input threshold. This feature is disabled if no power is present on IN or OUT or BAT (i.e., below UVLO thresholds). **CHRG** (**Pin 11**): Open-Drain Charge Status Output. When the battery is being charged, the CHRG pin is pulled low by an internal N-channel MOSFET. When the timer runs out or the charge current drops below 10% of the programmed charge current (while in voltage mode) or the input supply or output supply is removed, the CHRG pin is forced to a high impedance state. **PROG (Pin 12):** Charge Current Program. Connecting a resistor, $R_{PROG}$ , to ground programs the battery charge current. The battery charge current is programmed as follows: $$I_{CHG}(A) = \frac{50,000V}{R_{PROG}}$$ **GATE (Pin 13):** External Ideal Diode Gate Pin. This pin can be used to drive the gate of an optional external PFET connected between BAT and OUT. By doing so, the impedance of the ideal diode between BAT and OUT can be reduced. When not in use, this pin should be left floating. It is important to maintain a high impedance on this pin and minimize all leakage paths. **BAT (Pin 14):** Connect to a single cell Li-lon battery. This pin is used as an output when charging the battery and as an input when supplying power to OUT. When the OUT pin potential drops below the BAT pin potential, an ideal diode function connects BAT to OUT and prevents $V_{OUT}$ from dropping significantly below $V_{BAT}$ . A precision internal resistor divider sets the final float (charging) potential on this pin. The internal resistor divider is disconnected when IN and OUT are in undervoltage lockout. **Exposed Pad (Pin 15):** Ground. The exposed package pad is ground and must be soldered to the PC board for proper functionality and for maximum heat transfer. ## **BLOCK DIAGRAM** The LTC4085 is a complete PowerPath controller for battery powered USB applications. The LTC4085 is designed to receive power from a USB source, a wall adapter, or a battery. It can then deliver power to an application connected to the OUT pin and a battery connected to the BAT pin (assuming that an external supply other than the battery is present). Power supplies that have limited current resources (such as USB $V_{BUS}$ supplies) should be connected to the IN pin which has a programmable current limit. Battery charge current will be adjusted to ensure that the sum of the charge current and load current does not exceed the programmed input current limit. An ideal diode function provides power from the battery when output/load current exceeds the input current limit or when input power is removed. Powering the load through the ideal diode instead of connecting the load directly to the battery allows a fully charged battery to remain fully charged until external power is removed. Once external power is removed the output drops until the ideal diode is forward biased. The forward biased ideal diode will then provide the output power to the load from the battery. Furthermore, powering switching regulator loads from the OUT pin (rather than directly from the battery) results in shorter battery charge times. This is due to the fact that switching regulators typically require constant input power. When this power is drawn from the OUT pin voltage (rather than the *lower* BAT pin voltage) the current consumed by the switching regulator is lower leaving more current available to charge the battery. The LTC4085 also has the ability to receive power from a wall adapter. Wall adapter power can be connected to the output (load side) of the LTC4085 through an external device such as a power Schottky or FET, as shown in Figure 1. The LTC4085 has the unique ability to use the output, which is powered by the wall adapter, as a path to charge the battery while providing power to the load. A wall adapter comparator on the LTC4085 can be configured to detect the presence of the wall adapter and shut off the connection to the USB to prevent reverse conduction out to the USB bus. Figure 1: Simplified Block Diagram—PowerPath Table 1. Operating Modes—PowerPath States Current Limited Input Power (IN to OUT) | WALL PRESENT | SUSPEND | V <sub>IN</sub> > 3.8V | V <sub>IN</sub> > (V <sub>OUT</sub> + 100mV) | V <sub>IN</sub> > (V <sub>BAT</sub> + 100mV) | CURRENT LIMIT ENABLED | |--------------|---------|------------------------|----------------------------------------------|----------------------------------------------|-----------------------| | Υ | X | X | Х | X | N | | X | Υ | Х | Х | X | N | | Х | X | N | Х | X | N | | X | Х | Х | N | X | N | | Х | Х | Х | Х | N | N | | N | N | Υ | Υ | Υ | Υ | #### **Battery Charger (OUT to BAT)** | WALL PRESENT | SUSPEND | V <sub>OUT</sub> > 4.35V | V <sub>OUT</sub> > (V <sub>BAT</sub> + 100mV) | CHARGER ENABLED | |--------------|---------|--------------------------|-----------------------------------------------|-----------------| | Χ | X | N | Х | N | | Х | X | X | N | N | | Х | X | Υ | Υ | Υ | #### Ideal Diode (BAT to OUT) | WALL PRESENT | SUSPEND | V <sub>IN</sub> | V <sub>BAT</sub> > V <sub>OUT</sub> | V <sub>BAT</sub> > 2.8V | DIODE ENABLED | |--------------|---------|-----------------|-------------------------------------|-------------------------|---------------| | Χ | X | X | X | N | N | | Х | X | X | N | X | N | | Χ | Х | Х | Υ | Υ | Υ | #### Operating Modes—Pin Currents vs Programmed Currents (Powered from IN) | PROGRAMMING | OUTPUT CURRENT | BATTERY CURRENT | INPUT CURRENT | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------| | $I_{CL} = I_{CHG}$ | I <sub>OUT</sub> < I <sub>CL</sub><br>I <sub>OUT</sub> = I <sub>CL</sub> = I <sub>CHG</sub><br>I <sub>OUT</sub> > I <sub>CL</sub> | $I_{BAT} = I_{CL} - I_{OUT}$ $I_{BAT} = 0$ $I_{BAT} = I_{CL} - I_{OUT}$ | $I_{IN} = I_Q + I_{CL}$ $I_{IN} = I_Q + I_{CL}$ | | I <sub>CL</sub> > I <sub>CHG</sub> | $I_{OUT} < (I_{CL} - I_{CHG})$ $I_{OUT} > (I_{CL} - I_{CHG})$ $I_{OUT} = I_{CL}$ $I_{OUT} > I_{CL}$ | $I_{BAT} = I_{CHG}$ $I_{BAT} = I_{CL} - I_{OUT}$ $I_{BAT} = 0$ $I_{BAT} = I_{CL} - I_{OUT}$ | $I_{IN} = I_{Q} + I_{CHG} + I_{OUT}$ $I_{IN} = I_{Q} + I_{CL}$ $I_{IN} = I_{Q} + I_{CL}$ $I_{IN} = I_{Q} + I_{CL}$ | | I <sub>CL</sub> < I <sub>CHG</sub> | I <sub>OUT</sub> < I <sub>CL</sub><br>I <sub>OUT</sub> > I <sub>CL</sub> | I <sub>BAT</sub> = I <sub>CL</sub> - I <sub>OUT</sub><br>I <sub>BAT</sub> = I <sub>CL</sub> - I <sub>OUT</sub> | $I_{IN} = I_Q + I_{CL}$ $I_{IN} = I_Q + I_{CL}$ | #### **USB Current Limit and Charge Current Control** The current limit and charger control circuits of the LTC4085 are designed to limit input current as well as control battery charge current as a function of $I_{OUT}$ . The programmed current limit, $I_{CL}$ is defined as: $$I_{CL} = \left(\frac{1000}{R_{CLPROG}} \bullet V_{CLPROG}\right) = \frac{1000V}{R_{CLPROG}}$$ The programmed battery charge current, $I_{CHG}$ , is defined as: $$I_{CHG} = \left(\frac{50,000}{R_{PROG}} \bullet V_{PROG}\right) = \frac{50,000V}{R_{PROG}}$$ Input current, $I_{\text{IN}}$ , is equal to the sum of the BAT pin output current and the OUT pin output current: $$I_{IN} = I_{OUT} + I_{BAT}$$ The current limiting circuitry in the LTC4085 can and should be configured to limit current to 500mA for USB applications (selectable using the HPWR pin and programmed using the CLPROG pin). The LTC4085 reduces battery charge current such that the sum of the battery charge current and the load current does not exceed the programmed input current limit (one-fifth of the programmed input current limit when HPWR is low, see Figure 2). The battery charge current goes to zero when load current exceeds the programmed input current limit (one-fifth of the limit when HPWR is low). If the load current is greater than the current limit, the output voltage will drop to just under the battery voltage where the ideal diode circuit will take over and the excess load current will be drawn from the battery. Figure 2: Input and Battery Currents as a Function of Load Current LINEAR TECHNOLOGY #### **Programming Current Limit** The formula for input current limit is: $$I_{CL} = \left(\frac{1000}{R_{CLPROG}} \bullet V_{CLPROG}\right) = \frac{1000V}{R_{CLPROG}}$$ where $V_{\text{CLPROG}}$ is the CLPROG pin voltage and $R_{\text{CLPROG}}$ is the total resistance from the CLPROG pin to ground. For example, if typical 500mA current limit is required, calculate: $$R_{CLPROG} = \frac{1V}{500mA} \bullet 1000 = 2k$$ In USB applications, the minimum value for $R_{CLPROG}$ should be 2.1k. This will prevent the application current from exceeding 500mA due to LTC4085 tolerances and quiescent currents. A 2.1k CLPROG resistor will give a typical current limit of 476mA in high power mode (HPWR = 1) or 95mA in low power mode (HPWR = 0). V<sub>CLPROG</sub> will track the input current according to the following equation: $$I_{IN} = \frac{V_{CLPROG}}{R_{CLPROG}} \bullet 1000$$ For best stability over temperature and time, 1% metal film resistors are recommended. #### **Ideal Diode from BAT to OUT** The LTC4085 has an internal ideal diode as well as a controller for an optional external ideal diode. If a battery is the only power supply available or if the load current exceeds the programmed input current limit, then the battery will automatically deliver power to the load via an ideal diode circuit between the BAT and OUT pins. The ideal diode circuit (along with the recommended 4.7 $\mu$ F capacitor on the OUT pin) allows the LTC4085 to handle large transient loads and wall adapter or USB V<sub>BUS</sub> connect/disconnect scenarios without the need for large bulk capacitors. The ideal diode responds within a few micro- seconds and prevents the OUT pin voltage from dropping significantly below the BAT pin voltage. A comparison of the I-V curve of the ideal diode and a Schottky diode can be seen in Figure 3. If the input current increases beyond the programmed input current limit additional current will be drawn from the battery via the internal ideal diode. Furthermore, if power to IN (USB V<sub>BLIS</sub>) or OUT (external wall adapter) is removed, then all of the application power will be provided by the battery via the ideal diode. A 4.7µF capacitor at OUT is sufficient to keep a transition from input power to battery power from causing significant output voltage droop. The ideal diode consists of a precision amplifier that enables a large P-channel MOSFET transistor whenever the voltage at OUT is approximately 20mV (V<sub>FWD</sub>) below the voltage at BAT. The resistance of the internal ideal diode is approximately $200m\Omega$ . If this is sufficient for the application then no external components are necessary. However, if more conductance is needed, an external PFET can be added from BAT to OUT. The GATE pin of the LTC4085 drives the gate of the PFET for automatic ideal diode control. The source of the external PFET should be connected to OUT and the drain should be connected to BAT. In order to help protect the external PFET in overcurrent situations, it should be placed in close thermal contact to the LTC4085. Figure 3. LTC4085 Schottky Diode vs Forward Voltage Drop #### **Battery Charger** The battery charger circuits of the LTC4085 are designed for charging single cell lithium-ion batteries. Featuring an internal P-channel power MOSFET, the charger uses a constant-current/constant-voltage charge algorithm with programmable current and a programmable timer for charge termination. Charge current can be programmed up to 1.5A. The final float voltage accuracy is ±0.8% typical. No blocking diode or sense resistor is required when powering the IN pin. The CHRG open-drain status output provides information regarding the charging status of the LTC4085 at all times. An NTC input provides the option of charge qualification using battery temperature. An internal thermal limit reduces the programmed charge current if the die temperature attempts to rise above a preset value of approximately 105°C. This feature protects the LTC4085 from excessive temperature, and allows the user to push the limits of the power handling capability of a given circuit board without risk of damaging the LTC4085. Another benefit of the LTC4085 thermal limit is that charge current can be set according to typical, not worst-case, ambient temperatures for a given application with the assurance that the charger will automatically reduce the current in worst-case conditions. The charge cycle begins when the voltage at the OUT pin rises above the output UVLO level and the battery voltage is below the recharge threshold. No charge current actually flows until the OUT voltage is greater than the output UVLO level and 100mV above the BAT voltage. At the beginning of the charge cycle, if the battery voltage is below 2.8V, the charger goes into trickle charge mode to bring the cell voltage up to a safe level for charging. The charger goes into the fast charge constant-current mode once the voltage on the BAT pin rises above 2.8V. In constant-current mode, the charge current is set by $R_{PROG}$ . When the battery approaches the final float voltage, the charge current begins to decrease as the LTC4085 switches to constant-voltage mode. When the charge current drops below 10% of the programmed charge current while in constant-voltage mode the $\overline{CHRG}$ pin assumes a high impedance state. An external capacitor on the TIMER pin sets the total minimum charge time. When this time elapses the charge cycle terminates and the $\overline{CHRG}$ pin assumes a high impedance state, if it has not already done so. While charging in constant-current mode, if the charge current is decreased by thermal regulation or in order to maintain the programmed input current limit the charge time is automatically increased. In other words, the charge time is extended inversely proportional to charge current delivered to the battery. For Li-lon and similar batteries that require accurate final float potential, the internal bandgap reference, voltage amplifier and the resistor divider provide regulation with $\pm 0.8\%$ accuracy. #### **Trickle Charge and Defective Battery Detection** At the beginning of a charge cycle, if the battery voltage is low (below 2.8V) the charger goes into trickle charge reducing the charge current to 10% of the full-scale current. If the low-battery voltage persists for one quarter of the total charge time, the battery is assumed to be defective, the charge cycle is terminated and the CHRG pin output assumes a high impedance state. If for any reason the battery voltage rises above ~2.8V the charge cycle will be restarted. To restart the charge cycle (i.e. when the dead battery is replaced with a discharged battery), simply remove the input voltage and reapply it or cycle the TIMER pin to 0V. LINEAR TECHNOLOGY #### **Programming Charge Current** The formula for the battery charge current is: $$I_{CHG} = (I_{PROG}) \bullet 50,000 = \frac{V_{PROG}}{R_{PROG}} \bullet 50,000$$ where $V_{PROG}$ is the PROG pin voltage and $R_{PROG}$ is the total resistance from the PROG pin to ground. Keep in mind that when the LTC4085 is powered from the IN pin, the programmed input current limit takes precedent over the charge current. In such a scenario, the charge current cannot exceed the programmed input current limit. For example, if typical 500mA charge current is required, calculate: $$R_{PROG} = \left(\frac{1V}{500mA}\right) \cdot 50,000 = 100k$$ For best stability over temperature and time, 1% metal film resistors are recommended. Under trickle charge conditions, this current is reduced to 10% of the full-scale value. #### The Charge Timer The programmable charge timer is used to terminate the charge cycle. The timer duration is programmed by an external capacitor at the TIMER pin. The charge time is typically: $$t_{TIMER}(Hours) = \frac{C_{TIMER} \cdot R_{PROG} \cdot 3Hours}{0.1\mu F \cdot 100k}$$ The timer starts when an input voltage greater than the undervoltage lockout threshold level is applied or when leaving shutdown and the voltage on the battery is less than the recharge threshold. At power up or exiting shutdown with the battery voltage less than the recharge threshold the charge time is a full cycle. If the battery is greater than the recharge threshold the timer will not start and charging is prevented. If after power-up the battery voltage drops below the recharge threshold or if after a charge cycle the battery voltage is still below the recharge threshold the charge time is set to one half of a full cycle. The LTC4085 has a feature that extends charge time automatically. Charge time is extended if the charge current in constant-current mode is reduced due to load current or thermal regulation. This change in charge time is inversely proportional to the change in charge current. As the LTC4085 approaches constant-voltage mode the charge current begins to drop. This change in charge current is due to normal charging operation and does not affect the timer duration. Once a time-out occurs and the voltage on the battery is greater than the recharge threshold, the charge current stops, and the $\overline{\text{CHRG}}$ output assumes a high impedance state if it has not already done so. Connecting the TIMER pin to ground disables the battery charger. #### **CHRG** Status Output Pin When the charge cycle starts, the CHRG pin is pulled to ground by an internal N-channel MOSFET capable of driving an LED. When the charge current drops below 10% of the programmed full charge current while in constant-voltage mode, the pin assumes a high impedance state (but charge current continues to flow until the charge time elapses). If this state is not reached before the end of the programmable charge time, the pin will assume a high impedance state when a time-out occurs. The CHRG current detection threshold can be calculated by the following equation: $$I_{DETECT} = \frac{0.1V}{R_{PROG}} \bullet 50,000 = \frac{5000V}{R_{PROG}}$$ For example, if the full charge current is programmed to 500mA with a 100k PROG resistor the CHRG pin will change state at a battery charge current of 50mA. Note: The end-of-charge (EOC) comparator that monitors the charge current latches its decision. Therefore, the first time the charge current drops below 10% of the programmed full charge current while in constant-voltage mode will toggle $\overline{CHRG}$ to a high impedance state. If, for some reason, the charge current rises back above the threshold the $\overline{CHRG}$ pin will not resume the strong pull-down state. The EOC latch can be reset by a recharge cycle (i.e. $V_{BAT}$ drops below the recharge threshold) or toggling the input power to the part. #### **Current Limit Undervoltage Lockout** An internal undervoltage lockout circuit monitors the input voltage and disables the input current limit circuits until $V_{IN}$ rises above the undervoltage lockout threshold. The current limit UVLO circuit has a built-in hysteresis of 125mV. Furthermore, to protect against reverse current in the power MOSFET, the current limit UVLO circuit disables the current limit (i.e. forces the input power path to a high impedance state) if $V_{OUT}$ exceeds $V_{IN}$ . If the current limit UVLO comparator is tripped, the current limit circuits will not come out of shutdown until $V_{OUT}$ falls 50mV below the $V_{IN}$ voltage. #### **Charger Undervoltage Lockout** An internal undervoltage lockout circuit monitors the $V_{OUT}$ voltage and disables the battery charger circuits until $V_{OUT}$ rises above the undervoltage lockout threshold. The battery charger UVLO circuit has a built-in hysteresis of 125mV. Furthermore, to protect against reverse current in the power MOSFET, the charger UVLO circuit keeps the charger shut down if $V_{BAT}$ exceeds $V_{OUT}$ . If the charger UVLO comparator is tripped, the charger circuits will not come out of shut down until $V_{OUT}$ exceeds $V_{BAT}$ by 50mV. #### Suspend The LTC4085 can be put in suspend mode by forcing the SUSP pin greater than 1V. In suspend mode the ideal diode function from BAT to OUT is kept alive. If power is applied to the OUT pin externally (i.e., a wall adapter is present) then charging will be unaffected. Current drawn from the IN pin is reduced to $50\mu A$ . Suspend mode is intended to comply with the USB power specification mode of the same name. #### NTC Thermistor The battery temperature is measured by placing a negative temperature coefficient (NTC) thermistor close to the battery pack. The NTC circuitry is shown in Figure 4. To use this feature, connect the NTC thermistor ( $R_{NTC}$ ) between the NTC pin and ground and a resistor (R<sub>NOM</sub>) from the NTC pin to $V_{\mbox{\scriptsize NTC}}.$ $R_{\mbox{\scriptsize NOM}}$ should be a 1% resistor with a value equal to the value of the chosen NTC thermistor at 25°C (this value is 10k for a Vishay NTHS0603N02N1002J thermistor). The LTC4085 goes into hold mode when the resistance (R<sub>HOT</sub>) of the NTC thermistor drops to 0.41 times the value of R<sub>NOM</sub> or approximately 4.1k, which should be at 50°C. The hold mode freezes the timer and stops the charge cycle until the thermistor indicates a return to a valid temperature. As the temperature drops, the resistance of the NTC thermistor rises. The LTC4085 is designed to go into hold mode when the value of the NTC thermistor increases to 2.82 times the value of $R_{NOM}$ . This resistance is R<sub>COLD</sub>. For a Vishay NTHS0603N02N1002J thermistor, this value is 28.2k which corresponds to approximately 0°C. The hot and cold comparators each have approximately 3°C of hysteresis to prevent oscillation about the trip point. Grounding the NTC pin can disable the NTC function. #### **APPLICATIONS INFORMATION** (4a) Figure 4. NTC Circuits (4b) #### **Thermistors** The LTC4085 NTC trip points were designed to work with thermistors whose resistance-temperature characteristics follow Vishay Dale's "R-T Curve 2". The Vishay NTHS0603N02N1002J is an example of such a thermistor. However, Vishay Dale has many thermistor products that follow the "R-T Curve 2" characteristic in a variety of sizes. Furthermore, any thermistor whose ratio of $R_{COLD}$ to $R_{HOT}$ is about 7.0 will also work (Vishay Dale R-T Curve 2 shows a ratio of $R_{COLD}$ to $R_{HOT}$ of 2.815/0.4086 = 6.89). Power conscious designs may want to use thermistors whose room temperature value is greater than 10k. Vishay Dale has a number of values of thermistor from 10k to 100k that follow the "R-T Curve 2". Using these as indicated in the NTC Thermistor section will give temperature trip points of approximately 3°C and 47°C, a delta of 44°C. This delta in temperature can be moved in either direction by changing the value of $R_{NOM}$ with respect to $R_{NTC}$ . Increasing $R_{NOM}$ will move both trip points to lower temperatures. Likewise a decrease in $R_{NOM}$ with respect to $R_{NTC}$ will move the trip points to higher temperatures. To calculate $R_{NOM}$ for a shift to lower temperature for example, use the following equation: $$R_{NOM} = \frac{R_{COLD}}{2.815} \cdot R_{NTC}$$ at 25°C where $R_{COLD}$ is the resistance ratio of $R_{NTC}$ at the desired cold temperature trip point. If you want to shift the trip points to higher temperatures use the following equation: $$R_{NOM} = \frac{R_{HOT}}{0.4086} \cdot R_{NTC}$$ at 25°C where $R_{\text{HOT}}$ is the resistance ratio of $R_{\text{NTC}}$ at the desired hot temperature trip point. Here is an example using a 100k R-T Curve 1 thermistor from Vishay Dale. The difference between the trip points is 44°C, from before, and we want the cold trip point to be 0°C, which would put the hot trip point at 44°C. The $R_{NOM}$ needed is calculated as follows: $$R_{NOM} = \frac{R_{COLD}}{2.815} \cdot R_{NTC} \text{ at } 25^{\circ}C$$ = $\frac{3.266}{2.815} \cdot 100 \text{k} = 116 \text{k}$ #### APPLICATIONS INFORMATION The nearest 1% value for $R_{NOM}$ is 115K. This is the value used to bias the NTC thermistor to get cold and hot trip points of approximately 0°C and 44°C respectively. To extend the delta between the cold and hot trip points a resistor (R1) can be added in series with $R_{NTC}$ . (see Figure 3b). The values of the resistors are calculated as follows: $$\begin{split} R_{NOM} = & \frac{R_{COLD} - R_{HOT}}{2.815 - 0.4086} \\ R1 = & \left( \frac{0.4086}{2.815 - 0.4086} \right) \bullet \left( R_{COLD} - R_{HOT} \right) - R_{HOT} \end{split}$$ where $R_{NOM}$ is the value of the bias resistor, $R_{HOT}$ and $R_{COLD}$ are the values of $R_{NTC}$ at the desired temperature trip points. Continuing the example from before with a desired hot trip point of 50°C: $$R_{NOM} = \frac{R_{COLD} - R_{HOT}}{2.815 - 0.4086} = \frac{100 \text{k} \cdot (3.266 - 0.3602)}{2.815 - 0.4086}$$ $$= 120.8 \text{k}, 121 \text{k nearest } 1\%$$ The final solution is as shown in Figure 3b where $R_{NOM} = 121k$ , $R_{1} = 13.3k$ and $R_{NTC} = 100k$ at 25°C ## Using the WALL Pin to Detect the Presence of a Wall Adapter The WALL input pin identifies the presence of a wall adapter (the pin should be tied directly to the adapter output voltage). This information is used to disconnect the input pin, IN, from the OUT pin in order to prevent back conduction to whatever may be connected to the input. It also forces the $\overline{ACPR}$ pin low when the voltage at the WALL pin exceeds the input threshold. In order for the presence of a wall adapter to be acknowledged, both of the following conditions must be satisfied: - 1. The WALL pin voltage exceeds $V_{WAR}$ (approximately 4.25V); and - 2. The WALL pin voltage exceeds $V_{WDR}$ (approximately 75mV above $V_{BAT}$ ) The input power path (between IN and OUT) is re-enabled and the ACPR pin assumes a high impedance state when either of the following conditions is met: - 1. The WALL pin voltage falls below $V_{WDF}$ (approximately 25mV above $V_{BAT}$ ); or - 2. The WALL pin voltage falls below $V_{WAF}$ (approximately 3.12V) Each of these thresholds is suitably filtered in time to prevent transient glitches on the WALL pin from falsely triggering an event. #### **Power Dissipation** The conditions that cause the LTC4085 to reduce charge current due to the thermal protection feedback can be approximated by considering the power dissipated in the part. For high charge currents and a wall adapter applied to $V_{OUT}$ , the LTC4085 power dissipation is approximately: $$\mathsf{P}_\mathsf{D} = (\mathsf{V}_\mathsf{OUT} - \mathsf{V}_\mathsf{BAT}) \bullet \mathsf{I}_\mathsf{BAT}$$ Where, $P_D$ is the power dissipated, $V_{OUT}$ is the supply voltage, $V_{BAT}$ is the battery voltage, and $I_{BAT}$ is the battery charge current. It is not necessary to perform any worst-case power dissipation scenarios because the LTC4085 will automatically reduce the charge current to maintain the die temperature at approximately 105°C. However, the approximate ambient temperature at which the thermal feedback begins to protect the IC is: $$T_A = 105^{\circ}C - P_D \bullet \theta_{JA}$$ $T_A = 105^{\circ}C - (V_{OUT} - V_{BAT}) \bullet I_{BAT} \bullet \theta_{JA}$ #### APPLICATIONS INFORMATION Example: Consider an LTC4085 operating from a wall adapter with 5V at $V_{OUT}$ providing 0.8A to a 3V Li-lon battery. The ambient temperature above which the LTC4085 will begin to reduce the 0.8A charge current, is approximately $$T_A = 105^{\circ}C - (5V - 3V) \cdot 0.8A \cdot 37^{\circ}C/W$$ $T_A = 105^{\circ}C - 1.6W \cdot 37^{\circ}C/W = 105^{\circ}C - 59^{\circ}C = 46^{\circ}C$ The LTC4085 can be used above 46°C, but the charge current will be reduced below 0.8A. The charge current at a given ambient temperature can be approximated by: $$I_{BAT} = \frac{105^{\circ}C - T_{A}}{\left(V_{OUT} - V_{BAT}\right) \bullet \theta_{JA}}$$ Consider the above example with an ambient temperature of 55°C. The charge current will be reduced to approximately: $$I_{BAT} = \frac{105^{\circ}C - 55^{\circ}C}{(5V - 3V) \cdot 37^{\circ}C/W} = \frac{50^{\circ}C}{74^{\circ}C/A} = 0.675A$$ #### **Board Layout Considerations** In order to be able to deliver maximum charge current under all conditions, it is critical that the Exposed Pad on the backside of the LTC4085 package is soldered to the board. Correctly soldered to a 2500mm<sup>2</sup> double-sided 1oz. copper board the LTC4085 has a thermal resistance of approximately 37°C/W. Failure to make thermal contact between the Exposed Pad on the backside of the package and the copper board will result in thermal resistances far greater than 37°C/W. As an example, a correctly soldered LTC4085 can deliver over 1A to a battery from a 5V supply at room temperature. Without a backside thermal connection, this number could drop to less than 500mA. #### **VIN and Wall Adapter Bypass Capacitor** Many types of capacitors can be used for input bypassing. However, caution must be exercised when using multilayer ceramic capacitors. Because of the self resonant and high Q characteristics of some types of ceramic capacitors, high voltage transients can be generated under some start-up conditions, such as connecting the charger input to a hot power source. For more information, refer to Application Note 88. #### **Stability** The constant-voltage mode feedback loop is stable without any compensation when a battery is connected. However, a 4.7 $\mu$ F capacitor with a 1 $\Omega$ series resistor to GND is recommended at the BAT pin to keep ripple voltage low when the battery is disconnected. ## TYPICAL APPLICATION #### **USB Power Control Application with Wall Adapter Input** #### PACKAGE DESCRIPTION #### DE Package 14-Lead Plastic DFN (4mm × 3mm) (Reference LTC DWG # 05-08-1708 Rev B) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED #### NOTE: - DRAWING PROPOSED TO BE MADE VARIATION OF VERSION (WGED-3) IN JEDEC PACKAGE OUTLINE MO-229 - 2. DRAWING NOT TO SCALE - 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 5. EXPOSED PAD SHALL BE SOLDER PLATED - 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Battery Chargers | | | | LTC1733 | Monolithic Lithium-Ion Linear Battery Charger | Standalone Charger with Programmable Timer, Up to 1.5A Charge Current | | LTC1734 | Lithium-Ion Linear Battery Charger in ThinSOT™ | Simple ThinSOT Charger, No Blocking Diode, No Sense Resistor Needed | | LTC1734L | Lithium-Ion Linear Battery Charger in ThinSOT | Low Current Version of LTC1734; 50mA ≤ I <sub>CHRG</sub> ≤ 180mA | | LTC4002 | Switch Mode Lithium-Ion Battery Charger | Standalone, $4.7V \le V_{IN} \le 24 \text{ V}$ , 500kHz Frequency, 3 Hour Charge Termination | | LTC4052 | Monolithic Lithium-Ion Battery Pulse Charger | No Blocking Diode or External Power FET Required, ≤ 1.5A Charge Current | | LTC4053 | USB Compatible Monolithic Li-Ion Battery Charger | Standalone Charger with Programmable Timer, Up to 1.25A Charge Current | | LTC4054 | Standalone Linear Li-Ion Battery Charger with Integrated Pass Transistor in ThinSOT | Thermal Regulation Prevents Overheating, C/10 Termination, C/10 Indicator, Up to 800mA Charge Current | | LTC4057 | Lithium-Ion Linear Battery Charger | Up to 800mA Charge Current, Thermal Regulation, ThinSOT Package | | LTC4058 | Standalone 950mA Lithium-Ion Charger in DFN | C/10 Charge Termination, Battery Kelvin Sensing, ±7% Charge Accuracy | | LTC4059 | 900mA Linear Lithium-Ion Battery Charger | $2\text{mm} \times 2\text{mm}$ DFN Package, Thermal Regulation, Charge Current Monitor Output | | LTC4065/LTC4065A | Standalone Li-Ion Battery Chargers in 2mm × 2mm DFN | 4.2V, ±0.6% Float Voltage, Up to 750mA Charge Current, 2mm × 2mm DFN, "A" Version has ACPR Function. | | LTC4411/LTC4412 | Low Loss PowerPath Controller in ThinSOT | Automatic Switching Between DC Sources, Load Sharing,<br>Replaces ORing Diodes | | Power Management | | | | LTC3405/LTC3405A | 300mA (I <sub>OUT</sub> ), 1.5 MHz, Synchronous Step-Down DC/DC Converter | 95% Efficiency, $V_{IN}$ = 2.7V to 6V, $V_{OUT}$ = 0.8V, $I_Q$ = 20 $\mu A,\ I_{SD}$ $<$ 1 $\mu A,$ ThinSOT Package | | LTC3406/LTC3406A | 600mA (I <sub>OUT</sub> ), 1.5 MHz, Synchronous Step-Down DC/DC Converter | 95% Efficiency, $V_{IN}$ = 2.5V to 5.5V, $V_{OUT}$ = 0.6V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, ThinSOT Package | | LTC3411 | 1.25A (I <sub>OUT</sub> ), 4 MHz, Synchronous Step-Down<br>DC/DC Converter | 95% Efficiency, $V_{IN}$ = 2.5V to 5.5V, $V_{OUT}$ = 0.8V, $I_Q$ = 60 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, MS10 Package | | LTC3440 | 600mA (I <sub>OUT</sub> ), 2 MHz, Synchronous Buck-Boost DC/DC Converter | 95% Efficiency, $V_{IN}$ = 2.5V to 5.5V, $V_{OUT}$ = 2.5V, $I_Q$ = 25 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, MS Package | | LTC3455 | Dual DC/DC Converter with USB Power Manager and Li-Ion Battery Charger | Seamless Transition Between Power Souces: USB, Wall Adapter and Battery; 95% Efficient DC/DC Conversion | | LTC4055 | USB Power Controller and Battery Charger | Charges Single Cell Li-Ion Batteries Directly from a USB Port, Thermal Regulation, $200m\Omega$ Ideal Diode, $4mm \times 4mm$ QFN16 Package | | LTC4066 | USB Power Controller and Battery Charger | Charges Single Cell Li-Ion Batteries Directly from a USB Port, Thermal Regulation, $50m\Omega$ Ideal Diode, $4mm \times 4mm$ QFN24 Package | ThinSOT is a trademark of Linear Technology Corporation.