

LTC2978

### FEATURES

- PMBus Compliant Interface and Command Set
- Configuration EEPROM
- Fault Logging to Internal EEPROM
- Differential Input, 15-Bit  $\Delta\Sigma$  ADC with Less Than  $\pm 0.25\%$  of Total Unadjusted Error
- Monitors Eight Output Channels and One Input Voltage
- 8-Channel Sequencer
- Programmable Watchdog Timer
- Eight UV/OV Voltage Supervisors
- Eight 10-Bit Voltage-Buffered IDACs with Soft Connect
- Linear, Voltage Servo Adjusts Supply Voltages by Ramping Voltage-Buffered IDAC Outputs Up/Down
- Supports Multichannel Fault Management
- On-Chip Digital Temperature Sensor
- Available in 64-Pin 9mm × 9mm QFN Package

# **APPLICATIONS**

- Computers
- Network Servers

### Octal PMBus Power Supply Monitor and Controller with EEPROM

### DESCRIPTION

The LTC<sup>®</sup>2978 is an octal, PMBus compliant power supply monitor, supervisor, sequencer and margin controller. PMBus functions include warning and fault OV/UV threshold pairs for eight output channels and one input channel. Programmable fault response allows the power supplies to be disabled with optional retry after a fault has been detected. PMBus reads allow eight output voltages and one input voltage to be monitored. In addition, odd numbered channels can substitute sense resistor voltage measurements for output voltage measurements. PMBus commands support power supply sequencing and precision point-of-load voltage servo to one of three programmed values: margin high, margin low and nominal. A programmable watchdog timer monitors microprocessor activity for a stalled condition and resets the micro if necessary. The 1-wire synchronization bus supports power supply sequencing across multiple LTC2978 devices. User programmable parameters can be stored in EEPROM. Voltage supervisor, voltage monitor and temperature faults can also be logged to EEPROM.

# TYPICAL APPLICATION



#### Octal Power Supply Controller with PMBus Interface



# TABLE OF CONTENTS

| Features                                     | 1  |
|----------------------------------------------|----|
| Applications                                 | 1  |
| Typical Application                          | 1  |
| Description                                  | 1  |
| Absolute Maximum Ratings                     | 3  |
| Order Information                            |    |
| Pin Configuration                            | 3  |
| Electrical Characteristics                   | 4  |
| Timing Diagram                               | 8  |
| Typical Performance Characteristics          | 8  |
| Pin Functions                                | 12 |
| Block Diagram                                | 14 |
| Operation                                    | 15 |
| Operation Overview                           |    |
| PMBus Serial Digital Interface               |    |
| Register Command Set                         |    |
| Detailed PMBus Command Register Descriptions |    |
| Manufacturer Specific Commands               |    |
| Watchdog                                     |    |
| Reset                                        |    |
| Write-Protect Pin                            |    |
| Other Operations                             |    |
| Applications Information                     |    |
| PCB Assembly and Layout Suggestions          |    |
| Typical Application                          |    |
| Package Description                          |    |
| Typical Application                          |    |
| Related Parts                                |    |
|                                              |    |



### ABSOLUTE MAXIMUM RATINGS

#### (Notes 1, 2)

Supply Voltages:

### PIN CONFIGURATION



### **ORDER INFORMATION**

| LEAD FREE FINISH | TAPE AND REEL    | PART MARKING* | PACKAGE DESCRIPTION                    | TEMPERATURE RANGE |
|------------------|------------------|---------------|----------------------------------------|-------------------|
| LTC2978CUP#PBF   | LTC2978CUP#TRPBF | LTC2978       | 64-Lead (9mm $\times$ 9mm) Plastic QFN | 0°C to 70°C       |
| LTC2978IUP#PBF   | LTC2978IUP#TRPBF | LTC2978       | 64-Lead (9mm × 9mm) Plastic QFN        | -40°C to 85°C     |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25$ °C.  $V_{PWR} = V_{IN\_SNS} = 12V$ ,  $V_{DD33}$ ,  $V_{DD25}$  and REF pins floating, unless otherwise indicated.  $C_{VDD33} = 100$ nF,  $C_{VDD25} = 100$ nF and  $C_{REF} = 100$ nF.

| SYMBOL                | PARAMETER                                                                      | CONDITIONS                                                                      |   | MIN  | TYP                                   | MAX   | UNITS                                          |
|-----------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---|------|---------------------------------------|-------|------------------------------------------------|
| Power-Supply          | / Characteristics                                                              |                                                                                 |   |      |                                       |       |                                                |
| V <sub>PWR</sub>      | V <sub>PWB</sub> Supply Input Operating Range                                  |                                                                                 |   | 4.5  |                                       | 15    | V                                              |
| I <sub>PWR</sub>      | V <sub>PWB</sub> Supply Current                                                | $4.5V \le V_{PWR} \le 15V$ , $V_{DD33}$ Floating                                |   |      | 10                                    | 13    | mA                                             |
| I <sub>VDD33</sub>    | V <sub>DD33</sub> Supply Current                                               | $3.13V \le V_{DD33} \le 3.47V$ , $V_{PWR} = V_{DD33}$                           |   |      | 10                                    | 13    | mA                                             |
| VUVLO_VDD33           | V <sub>DD33</sub> Undervoltage Lockout                                         | $V_{DD33}$ Ramping Up, $V_{PWB} = V_{DD33}$                                     |   | 2.35 | 2.55                                  | 2.8   | V                                              |
| 0120_0000             | V <sub>DD33</sub> Undervoltage Lockout<br>Hysteresis                           |                                                                                 |   |      | 120                                   |       | mV                                             |
| V <sub>DD33</sub>     | Supply Input Operating Range                                                   | V <sub>PWR</sub> = V <sub>DD33</sub>                                            |   | 3.13 |                                       | 3.47  | V                                              |
|                       | Regulator Output Voltage                                                       | $4.5V \le V_{PWR} \le 15V$                                                      |   | 3.13 | 3.26                                  | 3.47  | V                                              |
|                       | Regulator Output Short-Circuit Current                                         | V <sub>PWR</sub> = 4.5V, V <sub>DD33</sub> = 0V                                 |   | 75   | 90                                    | 140   | mA                                             |
| V <sub>DD25</sub>     | Regulator Output Voltage                                                       | $3.13V \le V_{DD33} \le 3.47V$                                                  |   | 2.35 | 2.5                                   | 2.6   | V                                              |
|                       | Regulator Output Short-Circuit Current                                         | V <sub>PWR</sub> = V <sub>DD33</sub> = 3.47V, V <sub>DD25</sub> = 0V            |   | 30   | 55                                    | 80    | mA                                             |
| Voltage Refe          | rence Characteristics                                                          |                                                                                 |   |      |                                       |       |                                                |
| V <sub>REF</sub>      | Output Voltage                                                                 |                                                                                 |   |      | 1.232                                 |       | V                                              |
|                       | Temperature Coefficient                                                        |                                                                                 |   |      | 3                                     |       | ppm/°C                                         |
|                       | Hysteresis                                                                     | (Note 3)                                                                        |   |      | 100                                   |       | ppm                                            |
| ADC Characte          | 5                                                                              |                                                                                 |   |      |                                       |       |                                                |
| V <sub>IN_ADC</sub>   | Voltage Sense Input Range                                                      | Differential Voltage:                                                           |   | 0    |                                       | 6     | V                                              |
|                       | ·····g· ·····g·                                                                | $V_{\text{IN}}ADC = (V_{\text{SENSEP}n} - V_{\text{SENSEM}n})$                  |   | -    |                                       | -     |                                                |
|                       |                                                                                | Single-Ended Voltage: V <sub>SENSEMn</sub>                                      |   | -0.1 |                                       | 0.1   | V                                              |
|                       | Current Sense Input Range (Odd                                                 | Single-Ended Voltage: V <sub>SENSEPn</sub> , V <sub>SENSEMn</sub>               |   | -0.1 |                                       | 6     | V                                              |
|                       | Numbered Channels Only When So<br>Configured)                                  | Differential Voltage: V <sub>IN_ADC</sub>                                       |   | -170 |                                       | 170   | mV                                             |
| N_ADC                 | Voltage Sense Resolution                                                       | $0V \le V_{IN\_ADC} \le 6V$                                                     |   |      | 122                                   |       | µV/LSB                                         |
|                       | Current Sense Resolution (Odd<br>Numbered Channels Only When So<br>Configured) | $\begin{array}{ l l l l l l l l l l l l l l l l l l l$                          |   |      | 15.625<br>31.25<br>62.5<br>125<br>250 |       | μV/LSB<br>μV/LSB<br>μV/LSB<br>μV/LSB<br>μV/LSB |
| TUE_ADC               | Total Unadjusted Error                                                         | $V_{IN ADC} \ge 1.8V$ (Note 4)                                                  |   |      |                                       | ±0.25 | %                                              |
| INL_ADC               | Integral Nonlinearity                                                          | Voltage Sense Mode (Note 5)                                                     |   |      |                                       | ±854  | μV                                             |
|                       |                                                                                | Current Sense Mode, Odd Numbered<br>Channels Only, 15.6µV/LSB (Note 5)          | • |      |                                       | ±31.3 | μV                                             |
| DNL_ADC               | Differential Nonlinearity                                                      | Voltage Sense Mode                                                              |   |      |                                       | ±400  | μV                                             |
|                       |                                                                                | Current Sense Mode, Odd Numbered<br>Channels Only                               | • |      |                                       | ±31.3 | μV                                             |
| V <sub>OS_ADC</sub>   | Offset Error                                                                   | Voltage Sense Mode                                                              |   |      |                                       | ±250  | μV                                             |
|                       |                                                                                | Current Sense Mode, Odd Numbered<br>Channels Only                               | • |      |                                       | ±35   | μV                                             |
| GAIN_ADC              | Gain Error                                                                     | Voltage Sense Mode, V <sub>IN_ADC</sub> = 6V                                    |   |      |                                       | ±0.2  | %                                              |
|                       |                                                                                | Current Sense Mode, Odd Numbered<br>Channels Only, V <sub>IN_ADC</sub> = ±0.17V | • |      |                                       | ±0.2  | %                                              |
| t <sub>CONV_ADC</sub> | Conversion Time                                                                | Voltage Sense Mode (Note 6)                                                     |   |      | 6.15                                  |       | ms                                             |
| _                     |                                                                                | Current Sense Mode (Note 6)                                                     |   |      | 24.6                                  |       | ms                                             |
|                       |                                                                                | Temperature Input (Note 6)                                                      |   |      | 24.6                                  |       | ms                                             |
| C <sub>IN_ADC</sub>   | Input Sampling Capacitance                                                     |                                                                                 |   |      | 1                                     |       | pF                                             |
| f <sub>IN_ADC</sub>   | Input Sampling Frequency                                                       |                                                                                 |   |      | 62.5                                  |       | kHz                                            |
|                       |                                                                                | 1                                                                               |   |      |                                       |       |                                                |



**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25$ °C.  $V_{PWR} = V_{IN\_SNS} = 12V$ ;  $V_{DD33}$ ,  $V_{DD25}$  and REF pins floating, unless otherwise indicated.  $C_{VDD33} = 100$ nF,  $C_{VDD25} = 100$ nF and  $C_{REF} = 100$ nF.

| SYMBOL                  | PARAMETER                                                  | CONDITIONS                                                                             |   | MIN          | ТҮР          | MAX          | UNITS  |
|-------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------|---|--------------|--------------|--------------|--------|
| I <sub>IN_ADC</sub>     | Input Leakage Current                                      | $V_{IN\_ADC} = 0V, 0V \le V_{COMMONMODE} \le 6V,$<br>Current Sense Mode                | • |              |              | ±0.5         | μΑ     |
|                         | Differential Input Current                                 | V <sub>IN_ADC</sub> = 0.17V, Current Sense Mode                                        |   |              | 80           | 250          | nA     |
|                         |                                                            | V <sub>IN ADC</sub> = 6V, Voltage Sense Mode                                           |   |              | 10           | 15           | μA     |
| Voltage Buffe           | red IDAC Output Characteristics                            | . =                                                                                    |   |              |              |              |        |
| N_V <sub>DACP</sub>     | Resolution                                                 |                                                                                        |   |              | 10           |              | Bits   |
| V <sub>FS_VDACP</sub>   | Full-Scale Output Voltage<br>(Programmable)                | DAC Code = 0x3FF<br>DAC Polarity = 1<br>Buffer Gain Setting_0<br>Buffer Gain Setting_1 | • | 1.32<br>2.53 | 1.38<br>2.65 | 1.44<br>2.77 | V<br>V |
| INL_V <sub>DACP</sub>   | Integral Nonlinearity                                      | (Note 7)                                                                               |   |              |              | ±2           | LSB    |
| DNL_V <sub>DACP</sub>   | Differential Nonlinearity                                  | (Note 7)                                                                               |   |              |              | ±2.4         | LSB    |
| V <sub>OS_VDACP</sub>   | Offset Voltage                                             | (Note 7)                                                                               |   |              |              | ±10          | mV     |
| VDACP                   | Load Regulation (V <sub>DACPn</sub> – V <sub>DACMn</sub> ) | $V_{DACPn} = 2.65V$ , $I_{VDACPn}$ Sourcing = 2mA                                      |   |              | 100          |              | ppm/mA |
|                         |                                                            | $V_{DACPn} = 0.1V$ , $I_{VDACPn}$ Sinking = 2mA                                        |   |              | 100          |              | ppm/mA |
|                         | PSRR (V <sub>DACP</sub> n – V <sub>DACM</sub> n)           | DC: $3.13V \le V_{DD33} \le 3.47V$ , $V_{PWR} = V_{DD33}$                              |   |              | 60           |              | dB     |
|                         |                                                            | 100mV Step in 20ns with 50pF Load                                                      |   |              | 40           |              | dB     |
|                         | DC CMRR (V <sub>DACPn</sub> – V <sub>DACMn</sub> )         | $-0.1V \le V_{DACMn} \le 0.1V$                                                         |   |              | 60           |              | dB     |
|                         | Leakage Current                                            | $V_{DACPn}$ Hi-Z, $0V \le V_{DACPn} \le 6V$                                            |   |              |              | ±100         | nA     |
|                         | Short-Circuit Current Low                                  | V <sub>DACP</sub> Shorted to GND                                                       |   | -10          |              | -4           | mA     |
|                         | Short-Circuit Current High                                 | V <sub>DACP</sub> Shorted to V <sub>DD33</sub>                                         |   | 4            |              | 10           | mA     |
| C <sub>OUT</sub>        | Output Capacitance                                         | V <sub>DACP</sub> Hi-Z                                                                 |   |              | 10           |              | pF     |
| ts vdacp                | DAC Output Update Rate                                     | Fast Servo Mode                                                                        |   |              | 250          |              | μs     |
| Voltage Supe            | rvisor Characteristics                                     |                                                                                        |   |              |              |              |        |
| V <sub>IN_VS</sub>      | Input Voltage Range (Programmable)                         |                                                                                        | • | 0<br>0       |              | 6<br>3.8     | V<br>V |
|                         |                                                            | Single-Ended Voltage: V <sub>SENSEMn</sub>                                             |   | -0.1         |              | 0.1          | V      |
| N_VS                    | Voltage Sensing Resolution                                 | 0V to 3.8V Range: High Resolution Mode                                                 |   |              | 4            |              | mV/LSB |
|                         |                                                            | OV to 6V Range: Low Resolution Mode                                                    |   |              | 8            |              | mV/LSB |
| TUE_VS                  | Total Unadjusted Error                                     | $2V \le V_{IN_VS} \le 6V$ , Low Resolution Mode                                        |   |              |              | ±1.25        | %      |
|                         |                                                            | $1.5V < V_{IN_VS} \le 3.8V$ , High Resolution Mode                                     |   |              |              | ±1.0         | %      |
|                         |                                                            | $0.8V \le V_{IN_VS} \le 1.5V$ , High Resolution Mode                                   |   |              |              | ±1.5         | %      |
| t <sub>S_VS</sub>       | Update Rate                                                |                                                                                        |   |              | 12.21        |              | μs     |
|                         | Characteristics                                            |                                                                                        |   |              |              |              |        |
| V <sub>VIN_SNS</sub>    | V <sub>IN_SNS</sub> Input Voltage Range                    |                                                                                        |   | 0            |              | 15           | V      |
| R <sub>VIN_SNS</sub>    | V <sub>IN_SNS</sub> Input Resistance                       |                                                                                        |   | 70           | 90           | 110          | kΩ     |
| TUE <sub>VIN_SNS</sub>  | V <sub>IN_ON</sub> , V <sub>IN_OFF</sub> Threshold Total   | $3V \le V_{VIN\_SNS} \le 8V$                                                           |   |              |              | ±2.0         | %      |
|                         | Unadjusted Error                                           | V <sub>VIN_SNS</sub> > 8V                                                              |   |              |              | ±1.0         | %      |
|                         | READ_V <sub>IN</sub> Total Unadjusted Error                | $3V \le V_{VIN\_SNS} \le 8V$                                                           |   |              |              | ±1.5         | %      |
|                         |                                                            | V <sub>VIN_SNS</sub> > 8V                                                              |   |              |              | ±1.0         | %      |
| Voltage Buffe           | red IDAC Soft-Connect Comparator Chai                      | racteristics                                                                           |   |              |              |              |        |
| V <sub>OS_CMP</sub>     | Offset Voltage                                             |                                                                                        |   |              | ±3           | ±18          | mV     |
| Temperature             | Sensor Characteristics                                     |                                                                                        |   |              |              |              |        |
| TUE_TS                  | Total Unadjusted Error                                     |                                                                                        |   |              | ±1           |              | °C     |
| V <sub>OUT</sub> Enable | Output (V <sub>OUT_EN</sub> [3:0]) Characteristics         |                                                                                        |   |              |              |              |        |
| V <sub>VOUT_ENn</sub>   | Output High Voltage                                        | $I_{VOUT_{EN}n} = -5\mu A, V_{DD33} = 3.3V$                                            |   | 11.6         | 12.5         | 14.7         | V      |

**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25$ °C.  $V_{PWR} = V_{IN\_SNS} = 12V$ ;  $V_{DD33}$ ,  $V_{DD25}$  and REF pins floating, unless otherwise indicated.  $C_{VDD33} = 100$ nF,  $C_{VDD25} = 100$ nF and  $C_{REF} = 100$ nF.

| SYMBOL                    | PARAMETER                                          | CONDITIONS                                                                    |     | MIN       | ТҮР  | MAX  | UNITS  |
|---------------------------|----------------------------------------------------|-------------------------------------------------------------------------------|-----|-----------|------|------|--------|
| I <sub>VOUT_ENn</sub>     | Output Sourcing Current                            | $V_{VOUT_{ENn}}$ Pull-Up Enabled, $V_{VOUT_{ENn}} = 1V$                       |     | -5        | -6   | -8   | μA     |
|                           | Output Sinking Current                             | Strong Pull-Down Enabled,<br>V <sub>VOUT_ENn</sub> = 0.4V                     | •   | 3         | 5    | 8    | mA     |
|                           |                                                    | Weak Pull-Down Enabled, V <sub>VOUT_ENn</sub> = 0.4V                          | ٠   | 33        | 50   | 60   | μA     |
|                           | Output Leakage Current                             | Internal Pull-Up Disabled, $0V \le V_{VOUT\_ENn} \le 15V$                     | •   |           |      | ±1   | μΑ     |
| V <sub>OUT</sub> Enable O | Output (V <sub>OUT_EN</sub> [7:4]) Characteristics |                                                                               |     |           |      |      |        |
| IVOUT_ENn                 | Output Sinking Current                             | Strong Pull-Down Enabled,<br>$V_{OUT_{EN}n} = 0.1V$                           | •   | 3         | 6    | 9    | mA     |
|                           | Output Leakage Current                             | $0V \le V_{VOUT\_ENn} \le 6V$                                                 |     |           |      | ±1   | μA     |
| V <sub>IN</sub> Enable Ou | tput (V <sub>IN_EN</sub> ) Characteristics         |                                                                               |     |           |      |      |        |
| V <sub>VIN_EN</sub>       | Output High Voltage                                | $I_{VIN\_EN} = -5\mu A$ , $V_{DD33} = 3.3V$                                   |     | 11.6      | 12.5 | 14.7 | V      |
| IVIN_EN                   | Output Sourcing Current                            | $V_{IN}_{EN}$ Pull-Up Enabled, $V_{VIN}_{EN} = 1V$                            |     | -5        | -6   | -8   | μA     |
|                           | Output Sinking Current                             | Strong Pull-Down Enabled, V <sub>VIN_EN</sub> = 0.4V                          |     | 3         | 5    | 8    | mA     |
|                           |                                                    | Weak Pull-Down Enabled, V <sub>VIN_EN</sub> = 0.4V                            |     | 33        | 50   | 60   | μA     |
|                           | Leakage Current                                    | Internal Pull-Up Disabled, $0V \le V_{VIN_{EN}} \le 15V$                      | •   |           |      | ±1   | μΑ     |
| <b>EEPROM Char</b>        | acteristics                                        |                                                                               |     |           |      |      |        |
| Endurance                 | (Note 8)                                           | 0°C < T <sub>J</sub> < 85°C During EEPROM Write<br>Operations                 | •   | 10,000    |      |      | Cycles |
| Retention                 | (Note 8)                                           | T <sub>A</sub> < 85°C                                                         |     | 10        |      |      | Years  |
| Mass_Write                | Mass Write Operation Time (Note 9)                 | STORE_USER_ALL, 0°C < T <sub>J</sub> < 85°C During<br>EEPROM Write Operations | •   |           | 440  | 4100 | ms     |
| <b>Digital Inputs</b>     | SCL, SDA, CONTROLO, CONTROL1, WD                   | I/RESETB, FAULTBOO, FAULTBO1, FAULTB10,                                       | FAU | LTB11, WP |      |      |        |
| V <sub>IH</sub>           | High Level Input Voltage                           |                                                                               |     | 2.1       |      |      | V      |
| V <sub>IL</sub>           | Low Level Input Voltage                            |                                                                               |     |           |      | 1.5  | V      |
| V <sub>HYST</sub>         | Input Hysteresis                                   |                                                                               |     |           | 20   |      | mV     |
| I <sub>LEAK</sub>         | Input Leakage Current                              | $0V \leq V_{PIN} \leq 5.5V$ , SDA, SCL, CONTROLx Pins Only                    | •   |           |      | ±2   | μA     |
|                           |                                                    | $0V \le V_{PIN} \le V_{DD33}$ + 0.3V, FAULTBxx, WDI/RESETB, WP Pins Only      | •   |           |      | ±2   | μΑ     |
| t <sub>SP</sub>           | Pulse Width of Spike Suppressed                    | FAULTBxx, CONTROLx Pins Only                                                  |     |           | 10   |      | μs     |
|                           |                                                    | SDA, SCL Pins Only                                                            |     |           | 98   |      | ns     |
| t <sub>RESETB</sub>       | Pulse Width to Assert Reset                        | $V_{WDI/RESETB} \le 1.5V$                                                     |     | 300       |      |      | μs     |
| t <sub>WDI</sub>          | Pulse Width to Reset Watchdog Timer                | $V_{WDI/RESETB} \le 1.5V$                                                     |     | 0.3       |      | 200  | μs     |
| f <sub>WDI</sub>          | Watchdog Interrupt Input Frequency                 |                                                                               |     |           |      | 1    | MHz    |
| CIN                       | Digital Input Capacitance                          |                                                                               |     |           | 10   |      | pF     |
| Digital Input S           | SHARE_CLK                                          |                                                                               |     |           |      |      |        |
| V <sub>IH</sub>           | High Level Input Voltage                           |                                                                               |     | 1.6       |      |      | V      |
| V <sub>IL</sub>           | Low Level Input Voltage                            |                                                                               |     |           |      | 0.8  | V      |
| f <sub>SHARE_CLK_IN</sub> | Input Frequency Operating Range                    |                                                                               |     | 90        |      | 110  | kHz    |
| t <sub>LOW</sub>          | Assertion Low Time                                 | V <sub>SHARE_CLK</sub> < 0.8V                                                 |     | 0.825     |      | 1.1  | μs     |
| t <sub>RISE</sub>         | Rise Time                                          | V <sub>SHARE_CLK</sub> < 0.8V to V <sub>SHARE_CLK</sub> > 1.6V                | •   |           |      | 450  | ns     |
| I <sub>LEAK</sub>         | Input Leakage Current                              | $0V \le V_{SHARE\_CLK} \le V_{DD33} + 0.3V$                                   |     |           |      | ±1   | μA     |
| CIN                       | Input Capacitance                                  |                                                                               |     |           | 10   |      | pF     |





### ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V_{PWR} = V_{IN_SNS} = 12V$ ;  $V_{DD33}$ ,  $V_{DD25}$  and REF pins floating, unless otherwise indicated.  $C_{VDD33} = 100$ nF,  $C_{VDD25} = 100$ nF and  $C_{REF} = 100$ nF.

| SYMBOL                   | PARAMETER                                                                                                     | CONDITIONS                                  |         | MIN                    | ТҮР       | MAX       | UNITS    |
|--------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------|------------------------|-----------|-----------|----------|
| Digital Output           | s SDA, ALERTB, PWRGD, SHARE_CLK,                                                                              | FAULTBOO, FAULTBO1, FAULTB10, F             | AULTB11 |                        |           |           |          |
| V <sub>OL</sub>          | Digital Output Low Voltage                                                                                    | I <sub>SINK</sub> = 3mA                     | •       |                        |           | 0.4       | V        |
| fshare_clk_out           | Output Frequency Operating Range                                                                              | 5.49k $\Omega$ Pull-Up to V <sub>DD33</sub> | •       | 90                     | 100       | 110       | kHz      |
| <b>Digital Inputs</b>    | ASEL0,ASEL1                                                                                                   |                                             |         |                        |           |           |          |
| V <sub>IH</sub>          | Input High Threshold Voltage                                                                                  |                                             | •       | V <sub>DD33</sub> -0.5 |           |           | V        |
| V <sub>IL</sub>          | Input Low Threshold Voltage                                                                                   |                                             | •       |                        |           | 0.5       | V        |
| I <sub>IH,IL</sub>       | High, Low Input Current                                                                                       | ASEL[1:0] = 0, V <sub>DD33</sub>            | •       |                        |           | ±95       | μA       |
| I <sub>IH, Z</sub>       | Hi-Z Input Current                                                                                            |                                             | •       |                        |           | ±24       | μA       |
| CIN                      | Input Capacitance                                                                                             |                                             |         |                        | 10        |           | pF       |
| Serial Bus Tin           | ning Characteristics                                                                                          |                                             |         |                        |           |           |          |
| f <sub>SCL</sub>         | Serial Clock Frequency (Note 10)                                                                              |                                             | •       | 10                     |           | 400       | kHz      |
| t <sub>LOW</sub>         | Serial Clock Low Period (Note 10)                                                                             |                                             | •       | 1.3                    |           |           | μs       |
| t <sub>HIGH</sub>        | Serial Clock High Period (Note 10)                                                                            |                                             | •       | 0.6                    |           |           | μs       |
| t <sub>BUF</sub>         | Bus Free Time Between Stop and Start (Note 10)                                                                |                                             | •       | 1.3                    |           |           | μs       |
| t <sub>HD,STA</sub>      | Start Condition Hold Time (Note 10)                                                                           |                                             | •       | 600                    |           |           | ns       |
| t <sub>SU,STA</sub>      | Start Condition Setup Time (Note 10)                                                                          |                                             | •       | 600                    |           |           | ns       |
| t <sub>SU,STO</sub>      | Stop Condition Setup Time (Note 10)                                                                           |                                             | •       | 600                    |           |           | ns       |
| t <sub>HD,DAT</sub>      | Data Hold Time (LTC2978 Receiving<br>Data) (Note 10)                                                          |                                             | •       | 0                      |           |           | ns       |
|                          | Data Hold Time (LTC2978 Transmitting Data) (Note 10)                                                          |                                             | •       | 300                    |           | 900       | ns       |
| t <sub>SU,DAT</sub>      | Data Setup Time (Note 10)                                                                                     |                                             | •       | 100                    |           |           | ns       |
| t <sub>SP</sub>          | Pulse Width of Spike Suppressed (Note 10)                                                                     |                                             |         |                        | 98        |           | ns       |
| t <sub>timeout_bus</sub> | Time Allowed to Complete any PMBus<br>Command After Which Time SDA Will<br>Be Released and Command Terminated | Longer Timeout = 0<br>Longer Timeout = 1    | •       |                        | 25<br>200 | 35<br>280 | ms<br>ms |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into device pins are positive. All currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified. If power is supplied to the chip via the  $V_{DD33}$  pin only, connect  $V_{PWR}$  and  $V_{DD33}$  pins together.

**Note 3:** Hysteresis in the output voltage is created by package stress that differs depending on whether the IC was previously at a higher or lower temperature. Output voltage is always measured at 25°C, but the IC is cycled to 85°C or -40°C before successive measurements. Hysteresis is roughly proportional to the square of the temperature change.

Note 4: TUE(%) is defined as:

Gain Error (%) + 100 • (INL +  $V_{OS}$ )/ $V_{IN}$ .

**Note 5:** Integral nonlinearity (INL) is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve (OV and 6V). The deviation is measured from the center of the quantization band.

**Note 6:** The time between successive ADC conversions (latency of the ADC) for any given channel is given as: 36.9ms + (6.15ms • number of ADC channels configured in Low Resolution mode) + (24.6ms • number of ADC channels configured in High Resolution mode).

**Note 7:** Nonlinearity is defined from the first code that is greater than or equal to the maximum offset specification to full-scale code, 1023.

**Note 8:** EEPROM endurance and retention are guaranteed by design, characterization and correlation with statistical process controls. The minimum retention specification applies for devices whose EEPROM has been cycled less than the minimum endurance specification.

**Note 9:** The LTC2978 will not acknowledge any PMBus write commands when a STORE\_USER\_ALL command is being executed.

**Note 10:** Maximum capacitive load, C<sub>B</sub>, for SCL and SDA is 400pF. Data and clock rise time (t<sub>r</sub>) and fall time (t<sub>f</sub>) are: (20 + 0.1• C<sub>B</sub>) (ns) < t<sub>r</sub> < 300ns and (20 + 0.1• C<sub>B</sub>) (ns) < t<sub>f</sub> < 300ns. C<sub>B</sub> = capacitance of one bus line in pF. SCL and SDA external pull-up voltage, V<sub>10</sub>, is 3.13V < V<sub>10</sub> < 5.5V.

# TIMING DIAGRAM



# **TYPICAL PERFORMANCE CHARACTERISTICS**





**Temperature Sensor Error** 

# ADC Total Unadjusted Error vs Temperature





ADC-INL 3.0 122µV/LSB 2.5 2.0 1.5 EBROR (LSBs) 0.5 0 0 0 -0.5 -1.0 -1.5 -0.2 0.8 1.8 2.8 3.8 4.8 5.8 INPUT VOLTAGE (V) 2978 G05 ADC-DNL

0.8













**ADC Rejection vs Frequency** at VIN (Current Sense Mode, Zoom)



**Input Sampling Current** 

vs Differential Input Voltage



**Voltage Supervisor Total** Unadjusted Error vs Temperature



Voltage Buffered IDAC Full-Scale **Output Voltage vs Temperature** 



**ADC High Resolution Mode** 

2978 G08





9

8

7

6

5

4

3

2

1

0

0

1

2

3

INPUT VOLTAGE (V)

4

5

6

2978 G13

INPUT SAMPLING CURRENT (µA)









Voltage Buffered IDAC Load Regulation (Sourcing)



IDAC Voltage Buffer Transient Response to 1LSB DAC Code

2µs/DIV

CODE 'h200

2978 G22

Change

CODE 'h1FF

IDAC Voltage Buffer Load Regulation (Sinking)



IDAC Voltage Buffer Soft Connect Transient Response when Transitioning from Hi-Z State to ON State



IDAC Voltage Buffer Short-Circuit Current vs Temperature



IDAC Voltage Buffer Soft Connect Transient Response when Transitioning from ON State to Hi-Z State







500µV/DIV







Supply Current vs Supply Voltage



**Supply Current vs Temperature** 



V<sub>OUT\_EN[3:0]</sub> and V<sub>IN\_EN</sub> Output High Voltage vs Load Current



Voltage Buffered IDAC Output Impedance vs Frequency





2978 G32

V<sub>OUT\_EN[7:4]</sub> V<sub>OL</sub> vs Current



TECHNOLOGY



# **PIN FUNCTIONS**

| PIN NAME             | PIN NUMBER | PIN TYPE       | DESCRIPTION                                                                                                                                                                                                                         |
|----------------------|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>SENSEM6</sub> | 1*         | In             | DC/DC Converter Differential (-) Output Voltage-6 Sensing Pin                                                                                                                                                                       |
| V <sub>SENSEP7</sub> | 2*         | In             | DC/DC Converter Differential (+) Output Voltage or Current-7 Sensing Pin                                                                                                                                                            |
| V <sub>SENSEM7</sub> | 3*         | In             | DC/DC Converter Differential (-) Output Voltage or Current-7 Sensing Pin                                                                                                                                                            |
| VOUT ENO             | 4          | Out            | DC/DC Converter Enable-0 Pin. Output High Voltage Optionally Pulled Up to 12V by 5µA                                                                                                                                                |
| V <sub>OUT EN1</sub> | 5          | Out            | DC/DC Converter Enable-1 Pin. Output High Voltage Optionally Pulled Up to 12V by 5µA                                                                                                                                                |
| V <sub>OUT_EN2</sub> | 6          | Out            | DC/DC Converter Enable-2 Pin. Output High Voltage Optionally Pulled Up to 12V by 5µA                                                                                                                                                |
| V <sub>OUT_EN3</sub> | 7          | Out            | DC/DC Converter Enable-3 Pin. Output High Voltage Optionally Pulled Up to 12V by 5µA                                                                                                                                                |
| V <sub>OUT_EN4</sub> | 8          | Out            | DC/DC Converter Open-Drain Pull-Down Output-4                                                                                                                                                                                       |
| VOUT EN5             | 9          | Out            | DC/DC Converter Open-Drain Pull-Down Output-5                                                                                                                                                                                       |
| V <sub>OUT_EN6</sub> | 10         | Out            | DC/DC Converter Open-Drain Pull-Down Output-6                                                                                                                                                                                       |
| VOUT EN7             | 11         | Out            | DC/DC Converter Open-Drain Pull-Down Output-7                                                                                                                                                                                       |
| V <sub>IN_EN</sub>   | 12         | Out            | DC/DC Converter V <sub>IN</sub> ENABLE Pin. Output High Voltage Optionally Pulled Up to 12V by 5µA                                                                                                                                  |
| DNC                  | 13         | Do Not Connect | Do Not Connect to This Pin                                                                                                                                                                                                          |
| V <sub>IN_SNS</sub>  | 14         | In             | V <sub>IN</sub> SENSE Input. This Voltage is Compared Against the V <sub>IN</sub> On and Off Voltage Thresholds in Order to Determine When to Enable and Disable, Respectively, the Downstream DC/DC Converters                     |
| V <sub>PWR</sub>     | 15         | In             | V <sub>PWR</sub> Serves as the Unregulated Power Supply Input to the Chip (4.5V to 15V). If a 4.5V to 15V Supply Voltage is Unavailable, Short V <sub>PWR</sub> to V <sub>DD33</sub> and Power the Chip Directly from a 3.3V Supply |
| V <sub>DD33</sub>    | 16         | In/Out         | If Shorted to V <sub>PWR</sub> , it Serves as 3.13V to 3.47V Supply Input Pin. Otherwise it is a 3.3V Internally Regulated Voltage Output (Use 100nF Decoupling Capacitor to GND)                                                   |
| V <sub>DD33</sub>    | 17         | In             | Input for Internal 2.5V Sub-Regulator. Short This Pin to Pin 16                                                                                                                                                                     |
| V <sub>DD25</sub>    | 18         | In/Out         | 2.5V Internally Regulated Voltage Output. Bypass to GND with a 0.1µF Capacitor                                                                                                                                                      |
| WP                   | 19         | In             | Digital Input. Write-Protect Input Pin, Active High                                                                                                                                                                                 |
| PWRGD                | 20         | Out            | Power Good Open-Drain Output. Indicates When Outputs are Power Good. Can be Used as System<br>Power-On Reset                                                                                                                        |
| SHARE_CLK            | 21         | In/Out         | Bidirectional Clock Sharing Pin. Connect a 5.49k Pull-Up Resistor to V <sub>DD33</sub>                                                                                                                                              |
| WDI/RESET            | 22         | In             | Watchdog Timer Interrupt and Chip Reset Input. Connect a 10k Pull-Up Resistor to V <sub>DD33</sub> . Rising Edge Resets Watchdog Counter. Holding This Pin Low for More Than t <sub>RESETB</sub> Resets the Chip                    |



8

10

12

2978 G35

# PIN FUNCTIONS

| FAULTB00             | 23        | In/Out    | Open-Drain Output and Digital Input. Active Low Bidirectional Fault Indicator-00. Connect a 10k Pull-Up Resistor to V <sub>DD33</sub> |
|----------------------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------|
| FAULTB01             | 24        | In/Out    | Open-Drain Output and Digital Input. Active Low Bidirectional Fault Indicator-01. Connect a 10k Pull-Up Resistor to V <sub>DD33</sub> |
| FAULTB10             | 25        | In/Out    | Open-Drain Output and Digital Input. Active Low Bidirectional Fault Indicator-10. Connect a 10k Pull-Up Resistor to V <sub>DD33</sub> |
| FAULTB11             | 26        | In/Out    | Open-Drain Output and Digital Input. Active Low Bidirectional Fault Indicator-11. Connect a 10k Pull-Up Resistor to V <sub>DD33</sub> |
| SDA                  | 27        | In/Out    | PMBus Bidirectional Serial Data Pin                                                                                                   |
| SCL                  | 28        | In        | PMBus Serial Clock Input Pin (400kHz Maximum)                                                                                         |
| ALERTB               | 29        | Out       | Open-Drain Output. Generates an Interrupt Request in a Fault/Warning Situation                                                        |
| CONTROLO             | 30        | In        | Control Pin 0 Input                                                                                                                   |
| CONTROL1             | 31        | In        | Control Pin 1 Input                                                                                                                   |
| ASEL0                | 32        | In        | Ternary Address Select Pin 0 Input. Connect to V <sub>DD33</sub> , GND or Float to Encode 1 of 3 Logic States                         |
| ASEL1                | 33        | In        | Ternary Address Select Pin 1 Input. Connect to V <sub>DD33</sub> , GND or Float to Encode 1 of 3 Logic States                         |
| REFP                 | 34        | Out       | Reference Voltage Output. Needs 0.1µF Decoupling Capacitor to REFM                                                                    |
| REFM                 | 35        | Out       | Reference Return Pin. Needs 0.1µF Decoupling Capacitor to REFP.                                                                       |
| VSENSEPO             | 36*       | In        | DC/DC Converter Differential (+) Output Voltage-0 Sensing Pin                                                                         |
| V <sub>SENSEM0</sub> | 37*       | In        | DC/DC Converter Differential (-) Output Voltage-0 Sensing Pin                                                                         |
| VDACMO               | 38        | Out       | Voltage Buffered IDACO Return. Connect to Channel O DC/DC Converter's GND Sense or Return to GND                                      |
| VDACPO               | 39        | Out       | Voltage Buffered IDACO Output                                                                                                         |
| VDACP1               | 40        | Out       | Voltage Buffered IDAC1 Output                                                                                                         |
| VDACP1               | 41        | Out       | Voltage Buffered IDAC1 Return. Connect to Channel 1 DC/DC Converter's GND Sense or Return to GND                                      |
| V <sub>SENSEP1</sub> | 42*       | In        | DC/DC Converter Differential (+) Output Voltage or Current-1 Sensing Pins                                                             |
| VSENSEM1             | 43*       | In        | DC/DC Converter Differential (-) Output Voltage of Current-1 Sensing Pins                                                             |
| VDACP2               | 44        | Out       | Voltage Buffered IDAC2 Output                                                                                                         |
| VDACP2<br>VDACM2     | 45        | Out       | Voltage Buffered IDAC2 Return. Connect to Channel 2 DC/DC Converter's GND Sense or Return to GND                                      |
|                      | 46*       | In        | DC/DC Converter Differential (+) Output Voltage-2 Sensing Pin                                                                         |
| VSENSEP2             | 40        | In        | DC/DC Converter Differential (-) Output Voltage-2 Sensing Pin                                                                         |
| VSENSEM2             | 47        | In        | DC/DC Converter Differential (+) Output Voltage or Current-3 Sensing Pins                                                             |
| V <sub>SENSEP3</sub> | 40        | In        | DC/DC Converter Differential (+) Output Voltage of Current-3 Sensing Pins                                                             |
| V <sub>SENSEM3</sub> | 49<br>50  | Out       |                                                                                                                                       |
| V <sub>DACP3</sub>   |           |           | Voltage Buffered IDAC3 Output                                                                                                         |
| V <sub>DACM3</sub>   | 51<br>52* | Out       | Voltage Buffered IDAC3 Return. Connect to Channel 3 DC/DC Converter's GND Sense or Return to GND                                      |
| V <sub>SENSEP4</sub> |           | In        | DC/DC Converter Differential (+) Output Voltage-4 Sensing Pin                                                                         |
| VSENSEM4             | 53*       | ln<br>Out | DC/DC Converter Differential (–) Output Voltage-4 Sensing Pin                                                                         |
| V <sub>DACM4</sub>   | 54        | Out       | Voltage Buffered IDAC4 Return. Connect to Channel 4 DC/DC Converter's GND Sense or Return to GND                                      |
| V <sub>DACP4</sub>   | 55        | Out       | Voltage Buffered IDAC4 Output                                                                                                         |
| V <sub>DACP5</sub>   | 56        | Out       | Voltage Buffered IDAC5 Output                                                                                                         |
| VDACM5               | 57        | Out       | Voltage Buffered IDAC5 Return. Connect to Channel 5 DC/DC Converter's GND Sense or Return to GND                                      |
| V <sub>DACM6</sub>   | 58        | Out       | Voltage Buffered IDAC6 Return. Connect to Channel 6 DC/DC Converter's GND Sense or Return to GND                                      |
| V <sub>DACP6</sub>   | 59        | Out       | Voltage Buffered IDAC6 Output                                                                                                         |
| V <sub>DACP7</sub>   | 60        | Out       | Voltage Buffered IDAC7 Output                                                                                                         |
| V <sub>DACM7</sub>   | 61        | Out       | Voltage Buffered IDAC7 Return. Connect to Channel 7 DC/DC Converter's GND Sense or Return to GND                                      |
| V <sub>SENSEP5</sub> | 62*       | In        | DC/DC Converter Differential (+) Output Voltage or Current-5 Sensing Pins                                                             |
| V <sub>SENSEM5</sub> | 63*       | In        | DC/DC Converter Differential (-) Output Voltage or Current-5 Sensing Pins                                                             |
| V <sub>SENSEP6</sub> | 64*       | In        | DC/DC Converter Differential (+) Output Voltage-6 Sensing Pin                                                                         |
| GND                  | 65        | Ground    | Exposed Pad, Must be Soldered to PCB                                                                                                  |

\*Any unused V<sub>SENSEPn</sub> or V<sub>SENSEMn</sub> pins must be tied to GND.



# **BLOCK DIAGRAM**





14

### **OPERATION OVERVIEW**

The LTC2978 is a PMBus programmable power supply controller, monitor, sequencer and voltage supervisor that can perform the following operations:

- Accept PMBus compatible programming commands.
- Provide DC/DC converter input voltage and output voltage/current read back through the PMBus interface.
- Control the output of modules that set voltage with a trim pin or modules that set the output voltage using an external resistor feedback network.
- Sequence the start-up of DC/DC converters via PMBus programming and the CONTROL input pins.
- Trim the DC/DC converter output voltage (typically in 0.1% steps), in closed-loop servo operating mode, through PMBus programming.
- Margin the DC/DC converter output voltage to PMBus programmed limits (typically ±10%).
- Allow the user to trim or margin the DC/DC converter output voltage in a manual operating mode by providing direct access to the margin DAC.
- Supervise the DC/DC converter output voltage, input voltage, and the LTC2978 die temperature for overvalue/undervalue conditions with respect to PMBus programmed limits and generate appropriate faults and warnings.
- Respond to a fault condition by either continuing operation indefinitely, latching off after a programmable de-glitch period or latching off immediately. A retry mode may be used to automatically recover from a latched-off condition.
- Stop trimming the DC/DC converter output voltage after it reached the initial margin or nominal target. Optionally allows servo to resume if target drifts outside of V<sub>OUT</sub> warning limits.

- Store command register contents to EEPROM through PMBus programming.
- Restore EEPROM contents through PMBus programming or on POR.
- Report the DC/DC converter output voltage status through the PMBus interface and the power good output.
- Generate interrupt requests by asserting the ALERTB pin in response to supported PMBus faults.
- Shut down multiple DC/DC converters in response to a fault through the FAULTBz0 and FAULTBz1 pins.
- Synchronize sequencing delays or shutdown for multiple devices using the SHARE\_CLK pin.
- Software and hardware write protect the command registers.
- Disable the input voltage to the supervised DC/DC converters in response to output voltage OV and UV faults.
- Log telemetry and status data to EEPROM in response to a faulted-off condition
- Supervise an external microcontroller's activity for a stalled condition with a programmable watchdog timer and reset it if necessary.
- Prevent a DC/DC converter from re-entering the ON state after a power cycle until a programmable interval (MFR\_RESTART\_DELAY) has elapsed and its output has decayed below a programmable threshold voltage (MFR\_VOUT\_DISCHARGE\_THRESHOLD).
- Record minimum and maximum observed values of input voltage, output voltages and temperature.

### PMBus SERIAL DIGITAL INTERFACE

The LTC2978 communicates with a host (master) using the standard PMBus serial bus interface. The Timing Diagram shows the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines.

The LTC2978 is a slave device. The master can communicate with the LTC2978 using the following formats:

- Master transmitter, slave receiver
- Master receiver, slave transmitter

The following SMBus protocols are supported:

- Write Byte, Write Word, Send Byte
- Read Byte, Read Word, Block Read
- Alert Response Address

Figures 1-10 illustrate the aforementioned SMBus protocols. All transactions support PEC (parity error check) and GCP (group command protocol). The Block Read supports 256 bytes of returned data. For this reason, the PMBus timeout may be extended using the Mfr\_config\_all\_ longer\_pmbus\_timeout setting.

The LTC2978 will not acknowledge any PMBus command if it is still busy with a STORE\_USER\_ALL, RESTORE\_USER\_ ALL, MFR\_CONFIG or if fault log data is being written to the EEPROM. Status\_word\_busy will also be set.

### **Slave Address**

The LTC2978 can be configured to respond to one of nine addresses for a given MFR\_I2C\_BASE\_ADDRESS value (the factory default value for this register is 7'h5C). In addition, the LTC2978 will always respond to its global address and the PMBus Alert Response address regardless of the state of the address select pins.

By connecting each of the address inputs to  $V_{DD33}$ , GND, or by floating them, the user determines the slave address as shown in Table 1.

| DESCRIPTION    |     | DEVICE<br>RESS |   |   | BI | NARY DEV | CE ADDRE | SS |   |     | ADDRE | SS PINS |
|----------------|-----|----------------|---|---|----|----------|----------|----|---|-----|-------|---------|
|                | 7'h | 8'h            | 6 | 5 | 4  | 3        | 2        | 1  | 0 | R/W | ASEL1 | ASEL0   |
| Alert Response | 00  | 19             | 0 | 0 | 0  | 1        | 1        | 0  | 0 | 1   | Х     | Х       |
| Global         | 5B  | B6             | 1 | 0 | 1  | 1        | 0        | 1  | 1 | 0   | Х     | Х       |
| 0*             | 5C  | B8             | 1 | 0 | 1  | 1        | 1        | 0  | 0 | 0   | L     | L       |
| 1              | 5D  | BA             | 1 | 0 | 1  | 1        | 1        | 0  | 1 | 0   | L     | NC      |
| 2              | 5E  | BC             | 1 | 0 | 1  | 1        | 1        | 1  | 0 | 0   | L     | Н       |
| 3              | 5F  | BE             | 1 | 0 | 1  | 1        | 1        | 1  | 1 | 0   | NC    | L       |
| 4              | 60  | C0             | 1 | 1 | 0  | 0        | 0        | 0  | 0 | 0   | NC    | NC      |
| 5              | 61  | C2             | 1 | 1 | 0  | 0        | 0        | 0  | 1 | 0   | NC    | Н       |
| 6              | 62  | C4             | 1 | 1 | 0  | 0        | 0        | 1  | 0 | 0   | Н     | L       |
| 7              | 63  | C6             | 1 | 1 | 0  | 0        | 0        | 1  | 1 | 0   | Н     | NC      |
| 8              | 64  | C8             | 1 | 1 | 0  | 0        | 1        | 0  | 0 | 0   | Н     | Н       |

#### Table 1. LTC2978 Address Look-Up Table

H = Tie to V<sub>DD33</sub>, NC = No Connect, Open or Float, L = Tie to GND, X = Don't Care \*MFR\_I2C\_BASE\_ADDRESS = 7'h5C (Factory Default)







1

### **REGISTER COMMAND SET**

#### Summary

| COMMAND FUNCTION       | DESCRIPTION                                                                                                                                               | R/W | DATA<br>LENGTH<br>(BITS) | COMMAND<br>Byte value | NV<br>Memory<br>Type | DEFAULT<br>VALUE | PAGED<br>? |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----------------------|----------------------|------------------|------------|
| PAGE                   |                                                                                                                                                           | R/W | 8                        | 'h00                  |                      | 'h00             | N          |
| OPERATION              | Operating mode control.                                                                                                                                   | R/W | 8                        | 'h01                  | EEPROM               | 'h00             | Y          |
| ON_OFF_CONFIG          | CONTROL pin and PMBus bus on/off command setting.                                                                                                         | R/W | 8                        | 'h02                  | EEPROM               | ʻh12             | Y          |
| CLEAR_FAULTS           | CLEAR_FAULTS is used to clear any fault bits that have been set.                                                                                          | W   | 0                        | 'h03                  |                      | NA               | Y          |
| WRITE_PROTECT          | Provides protection against accidental changes.                                                                                                           | R/W | 8                        | ʻh10                  | EEPROM               | 'h00             | N          |
| STORE_USER_ALL         | Store entire operating memory to<br>EEPROM.                                                                                                               | W   | 0                        | ʻh15                  |                      | NA               | N          |
| RESTORE_USER_ALL       | Restore entire operating memory from EEPROM.                                                                                                              | W   | 0                        | ʻh16                  |                      | NA               | N          |
| CAPABILITY             | The CAPABILITY command provides a way for a host system to determine the capabilities of the PMBus device.                                                | R   | 8                        | ʻh19                  | ROM                  | ʻhE0             | N          |
| VOUT_MODE              | Output voltage format control.                                                                                                                            | R   | 8                        | 'h20                  | ROM                  | ʻh13             | Y          |
| VOUT_COMMAND           | Servo DC/DC converter output voltage value setting.                                                                                                       | R/W | 16                       | ʻh21                  | EEPROM               | ʻh2000           | Y          |
| VOUT_MAX               | The VOUT_MAX command sets an upper<br>limit on the output voltage, in volts, the<br>unit can command regardless of any other<br>commands or combinations. | R/W | 16                       | ʻh24                  | EEPROM               | ʻh8000           | Y          |
| VOUT_MARGIN_HIGH       | Margin high DC/DC converter output voltage limit setting.                                                                                                 | R/W | 16                       | ʻh25                  | EEPROM               | ʻh219A           | Y          |
| VOUT_MARGIN_LOW        | Margin low DC/DC converter output voltage limit setting.                                                                                                  | R/W | 16                       | ʻh26                  | EEPROM               | 'h1E66           | Y          |
| VIN_ON                 | The VIN_ON command sets the input voltage, in volts, at which the unit should start power conversion.                                                     | R/W | 16                       | ʻh35                  | EEPROM               | 'hD280           | N          |
| VIN_OFF                | The VIN_OFF command sets the input voltage, in volts, at which the unit should stop power conversion.                                                     | R/W | 16                       | ʻh36                  | EEPROM               | 'hD240           | N          |
| VOUT_OV_FAULT_LIMIT    | Overvoltage DC/DC converter fault limit setting.                                                                                                          | R/W | 16                       | ʻh40                  | EEPROM               | ʻh2333           | Y          |
| VOUT_OV_FAULT_RESPONSE | The VOUT_OV_FAULT_RESPONSE<br>command instructs the device on what<br>action to take in response to an output<br>overvoltage fault.                       | R/W | 8                        | ʻh41                  | EEPROM               | ʻh80             | Y          |
| VOUT_OV_WARN_LIMIT     | Overvoltage DC/DC converter warning limit setting.                                                                                                        | R/W | 16                       | ʻh42                  | EEPROM               | ʻh2266           | Y          |
| VOUT_UV_WARN_LIMIT     | Undervoltage DC/DC converter warning limit setting.                                                                                                       | R/W | 16                       | ʻh43                  | EEPROM               | ʻh1D9A           | Y          |



Summary

| COMMAND FUNCTION       | DESCRIPTION                                                                                                                                                                                            | R/W | DATA<br>LENGTH<br>(BITS) | COMMAND<br>Byte value | NV<br>Memory<br>Type | DEFAULT<br>VALUE | PAGED<br>? |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----------------------|----------------------|------------------|------------|
| VOUT_UV_FAULT_LIMIT    | Undervoltage DC/DC converter fault limit setting. This limit is also used to determine if Ton_max_fault has been met and the unit is on.                                                               | R/W | 16                       | ʻh44                  | EEPROM               | 'h1CCD           | Y          |
| VOUT_UV_FAULT_RESPONSE | The VOUT_UV_FAULT_RESPONSE<br>command instructs the device on<br>what action to take in response to an<br>undervoltage fault.                                                                          | R/W | 8                        | ʻh45                  | EEPROM               | ʻh7F             | Y          |
| OT_FAULT_LIMIT         | Overtemperature fault limit setting.                                                                                                                                                                   | R/W | 16                       | ʻh4F                  | EEPROM               | ʻhEAA8           | N          |
| OT_FAULT_RESPONSE      | The OT_FAULT_RESPONSE command instructs the device on what action to take in response to an overtemperature fault.                                                                                     | R/W | 8                        | ʻh50                  | EEPROM               | ʻhB8             | N          |
| OT_WARN_LIMIT          | Overtemperature warning limit setting.                                                                                                                                                                 | R/W | 16                       | 'h51                  | EEPROM               | ʻhEA58           | N          |
| UT_WARN_LIMIT          | Undertemperature warn limit setting.                                                                                                                                                                   | R/W | 16                       | ʻh52                  | EEPROM               | ʻh8000           | N          |
| UT_FAULT_LIMIT         | Undertemperature fault limit setting.                                                                                                                                                                  | R/W | 16                       | ʻh53                  | EEPROM               | 'hCD80           | N          |
| UT_FAULT_RESPONSE      | The UT_FAULT_RESPONSE command instructs the device on what action to take in response to an undertemperature fault.                                                                                    | R/W | 8                        | ʻh54                  | EEPROM               | ʻhB8             | N          |
| VIN_OV_FAULT_LIMIT     | Input supply overvoltage fault limit setting.                                                                                                                                                          | R/W | 16                       | 'h55                  | EEPROM               | ʻhD3C0           | N          |
| VIN_OV_FAULT_RESPONSE  | The VIN_OV_FAULT_RESPONSE command instructs the device on what action to take in response to an input overvoltage fault.                                                                               | R/W | 8                        | ʻh56                  | EEPROM               | ʻh80             | N          |
| VIN_OV_WARN_LIMIT      | Overvoltage input supply warning limit setting.                                                                                                                                                        | R/W | 16                       | 'h57                  | EEPROM               | 'hD380           | N          |
| VIN_UV_WARN_LIMIT      | Undervoltage input supply warning limit setting.                                                                                                                                                       | R/W | 16                       | ʻh58                  | EEPROM               | ʻh8000           | N          |
| VIN_UV_FAULT_LIMIT     | Undervoltage input supply fault limit setting.                                                                                                                                                         | R/W | 16                       | ʻh59                  | EEPROM               | ʻh8000           | N          |
| VIN_UV_FAULT_RESPONSE  | The VIN_UV_FAULT_RESPONSE command instructs the device on what action to take in response to an input undervoltage fault.                                                                              | R/W | 8                        | ʻh5A                  | EEPROM               | 'h00             | N          |
| POWER_GOOD_ON          | Output voltage at or above which a power good should be asserted.                                                                                                                                      | R/W | 16                       | ʻh5E                  | EEPROM               | ʻh1EB8           | Y          |
| POWER_GOOD_OFF         | Output voltage at or below which a power good should be deasserted.                                                                                                                                    | R/W | 16                       | ʻh5F                  | EEPROM               | 'h1E14           | Y          |
| TON_DELAY              | Time, in ms, from CONTROL and/or Operation on to $V_{\text{OUT}\_\text{EN}}$ on.                                                                                                                       | R/W | 16                       | ʻh60                  | EEPROM               | ʻhBA00           | Y          |
| TON_RISE               | Time, in ms, from when the output starts<br>to rise until the LTC2978 optionally soft-<br>connects its voltage-buffered current DAC<br>and begins to servo the output voltage to<br>the desired value. | R/W | 16                       | ʻh61                  | EEPROM               | 'hD280           | Y          |
| TON_MAX_FAULT_LIMIT    | Maximum time, in ms, from V <sub>OUT_EN</sub><br>on assertion that an UV condition will<br>be tolerated before a TON_MAX_FAULT<br>condition results.                                                   | R/W | 16                       | ʻh62                  | EEPROM               | ʻhD3C0           | Y          |
| TON_MAX_FAULT_RESPONSE | Specifies response to a TON_MAX_FAULT event.                                                                                                                                                           | R/W | 8                        | ʻh63                  | EEPROM               | ʻhB8             | Y          |



Summary

| COMMAND FUNCTION            | DESCRIPTION                                                                                                                                                 | R/W | DATA<br>LENGTH<br>(BITS) | COMMAND<br>Byte value | NV<br>Memory<br>Type | DEFAULT<br>VALUE | PAGED<br>? |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----------------------|----------------------|------------------|------------|
| TOFF_DELAY                  | Time, in ms, from CONTROL and/or<br>Operation off to VOUT_EN off.                                                                                           | R/W | 16                       | ʻh64                  | EEPROM               | ʻhBA00           | Y          |
| STATUS_BYTE                 | Fault status reporting.                                                                                                                                     | R   | 8                        | ʻh78                  |                      | NA               | Y          |
| STATUS_WORD                 | The STATUS_WORD command returns<br>two bytes of information with a summary<br>of the unit's fault condition.                                                | R   | 16                       | ʻh79                  |                      | NA               | Y          |
| STATUS_VOUT                 | Voltage fault status reporting.                                                                                                                             | R   | 8                        | ʻh7A                  |                      | NA               | Y          |
| STATUS_INPUT                | The STATUS_INPUT command returns one byte with status on V <sub>IN_SNS</sub> .                                                                              | R   | 8                        | ʻh7C                  |                      | NA               | N          |
| STATUS_TEMPERATURE          | The STATUS_TEMPERATURE command<br>returns one byte with status information<br>on temperature.                                                               | R   | 8                        | ʻh7D                  |                      | NA               | N          |
| STATUS_CML                  | The STATUS_CML command returns one byte with status information on communication and memory.                                                                | R   | 8                        | ʻh7E                  |                      | NA               | N          |
| STATUS_MFR_SPECIFIC         | The STATUS_MFR_SPECIFIC command returns one byte with the manufacturer specific status information.                                                         | R   | 8                        | ʻh80                  |                      | NA               | Y          |
| READ_VIN                    | Input supply voltage read back.                                                                                                                             | R   | 16                       | ʻh88                  |                      | NA               | N          |
| READ_VOUT                   | DC/DC converter output voltage read back.                                                                                                                   | R   | 16                       | ʻh8B                  |                      | NA               | Y          |
| READ_TEMPERATURE_1          | Internal junction temperature read back.                                                                                                                    | R   | 16                       | ʻh8D                  |                      | NA               | N          |
| PMBUS_REVISION              | Read the supported PMBus revision (1.1).                                                                                                                    | R   | 8                        | 'h98                  | ROM                  | ʻh11             | N          |
| MFR_CONFIG                  | Manufacturer configuration bits that are channel specific.                                                                                                  | R/W | 16                       | ʻhD0                  | EEPROM               | ʻh0080           | Y          |
| MFR_CONFIG_ALL              | Manufacturer configuration bits that are common to all pages.                                                                                               | R/W | 8                        | ʻhD1                  | EEPROM               | ʻh7B             | N          |
| MFR_FAULTBz0_PROPAGATE      | Manufacturer configuration that<br>determines which channel faults are<br>propagated to FAULTBz0 where z = 0 for<br>channels 0-3, and z=1 for channels 4-7. | R/W | 8                        | ʻhD2                  | EEPROM               | ʻh00             | Y          |
| MFR_FAULTBz1_PROPAGATE      | Manufacturer configuration that<br>determines which channel faults are<br>propagated to FAULTBz1.                                                           | R/W | 8                        | ʻhD3                  | EEPROM               | ʻh00             | Y          |
| MFR_PWRGD_EN                | Maps PWRGD status to the PWRGD pin.                                                                                                                         | R/W | 16                       | ʻhD4                  | EEPROM               | 'h0000           | N          |
| MFR_FAULTB00_RESPONSE       | Determines response to FAULTB00 pin being asserted low.                                                                                                     | R/W | 8                        | ʻhD5                  | EEPROM               | 'h00             | N          |
| MFR_FAULTB01_RESPONSE       | Determines response to FAULTB01 pin being asserted low.                                                                                                     | R/W | 8                        | ʻhD6                  | EEPROM               | 'h00             | N          |
| MFR_FAULTB10_RESPONSE       | Determines response to FAULTB10 pin being asserted low.                                                                                                     | R/W | 8                        | ʻhD7                  | EEPROM               | 'h00             | N          |
| MFR_FAULTB11_RESPONSE       | Determines response to FAULTB11 pin being asserted low.                                                                                                     | R/W | 8                        | ʻhD8                  | EEPROM               | 'h00             | N          |
| MFR_VINEN_OV_FAULT_RESPONSE | Determines the response of the VIN_EN pin to a VOUT_OV_FAULT                                                                                                | R/W | 8                        | ʻhD9                  | EEPROM               | 'h00             | N          |



Summary

| COMMAND FUNCTION              | DESCRIPTION                                                                                                                         | R/W | DATA<br>LENGTH<br>(BITS) | COMMAND<br>Byte value | NV<br>Memory<br>Type | DEFAULT<br>VALUE          | PAGED |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----------------------|----------------------|---------------------------|-------|
| MFR_VINEN_UV_FAULT_RESPONSE   | Determines the response of the VIN_EN pin to a VOUT_UV_FAULT                                                                        | R/W | 8                        | 'hDA                  | EEPROM               | 'h00                      | N     |
| MFR_RETRY_DELAY               | Sets retry interval during retry mode.                                                                                              | R/W | 16                       | 'hDB                  | EEPROM               | 'hF320                    | N     |
| MFR_RESTART_DELAY             | Sets delay from actual CONTROL active edge to virtual CONTROL active edge.                                                          | R/W | 16                       | 'hDC                  | EEPROM               | ʻhFB20                    | N     |
| MFR_VOUT_PEAK                 | Returns the maximum measured value of $V_{\text{OUT}}.$                                                                             | R   | 16                       | 'hDD                  |                      | NA                        | Y     |
| MFR_VIN_PEAK                  | Returns the maximum measured value of $V_{\text{IN}\_\text{SNS}}.$                                                                  | R   | 16                       | 'hDE                  |                      | NA                        | N     |
| MFR_TEMPERATURE_PEAK          | Returns the maximum measured value of temperature.                                                                                  | R   | 16                       | 'hDF                  |                      | NA                        | N     |
| MFR_DAC                       | Manufacturer register that contains the code of the 10-bit voltage-buffered current DAC.                                            | R/W | 16                       | ʻhE0                  | EEPROM               | 'h0000                    | Y     |
| MFR_POWERGOOD_ASSERTION_DELAY | Determines power good output assertion delay.                                                                                       | R/W | 16                       | ʻhE1                  | EEPROM               | ʻhEB20                    | N     |
| MFR_WATCHDOG_T_FIRST          | First watchdog timer interval.                                                                                                      | R/W | 16                       | ʻhE2                  | EEPROM               | ʻh8000                    | N     |
| MFR_WATCHDOG_T                | Watchdog timer interval.                                                                                                            | R/W | 16                       | ʻhE3                  | EEPROM               | ʻh8000                    | N     |
| MFR_PAGE_FF_MASK              | Selects which channels respond to global page commands.                                                                             | R/W | 8                        | ʻhE4                  | EEPROM               | 'hFF                      | N     |
| MFR_PADS                      | Returns values detected and driven onto digital I/O pads.                                                                           | R   | 16                       | ʻhE5                  |                      | N/A                       | N     |
| MFR_I2C_BASE_ADDRESS          | This register determines the base value of the $1^{2}$ C address byte.                                                              | R/W | 8                        | ʻhE6                  | EEPROM               | ʻh5C                      | N     |
| MFR_SPECIAL_ID                | This register contains the manufacturer code for identifying the LTC2978.                                                           | R   | 16                       | ʻhE7                  | EEPROM               | 'h0121                    | N     |
| MFR_SPECIAL_LOT               | These registers contain customer<br>dependent codes that identify the factory<br>programmed user configuration stored in<br>EEPROM. | R/W | 8                        | ʻhE8                  | EEPROM               | Contact<br>the<br>Factory | Y     |
| MFR_VOUT_DISCHARGE_THRESHOLD  | Coefficient used to multiply VOUT_<br>COMMAND in order to determine VOUT<br>OFF threshold voltage.                                  | R/W | 16                       | ʻhE9                  | EEPROM               | 'hC200                    | Y     |
| MFR_FAULT_LOG_STORE           | Command a transfer of the fault log from<br>RAM to EEPROM. This causes the part to<br>behave as if a channel has faulted off.       | W   | 0                        | 'hEA                  |                      | NA                        | N     |
| MFR_FAULT_LOG_RESTORE         | Command a transfer of the fault log<br>previously stored in EEPROM back to<br>RAM.                                                  | W   | 0                        | 'hEB                  |                      | NA                        | N     |
| MFR_FAULT_LOG_CLEAR           | Initialize the EEPROM block reserved for fault logging and clear any previous fault logging locks.                                  | W   | 0                        | 'hEC                  |                      | NA                        | N     |
| MFR_FAULT_LOG_STATUS          | This command returns one byte with status information on fault logging.                                                             | R   | 8                        | 'hED                  | EEPROM               | NA                        | N     |
| MFR_FAULT_LOG                 | Fault log. Accessed using a block read.<br>Returns data in the form last in first out.                                              | R   | 2048                     | 'hEE                  | EEPROM               | NA                        | N     |



Summary

| COMMAND FUNCTION    | DESCRIPTION                                                                  | R/W | DATA<br>LENGTH<br>(BITS) | COMMAND<br>Byte value | NV<br>Memory<br>Type | DEFAULT<br>VALUE | PAGED<br>? |
|---------------------|------------------------------------------------------------------------------|-----|--------------------------|-----------------------|----------------------|------------------|------------|
| MFR_COMMON          | Contains manufacturer status bits that are common across multiple LTC chips. | R   | 8                        | 'hEF                  |                      | NA               | N          |
| MFR_SPARE_0         | Scratchpad register.                                                         | R/W | 16                       | ʻhF7                  | EEPROM               | 'h0000           | N          |
| MFR_SPARE_2         | Paged scratchpad register.                                                   | R/W | 16                       | ʻhF9                  | EEPROM               | 'h0000           | Y          |
| MFR_VOUT_MIN        | Returns the minimum measured value of VOUT.                                  | R   | 16                       | 'hFB                  |                      | NA               | Y          |
| MFR_VIN_MIN         | Returns the minimum measured value of $V_{IN\_SNS}$ .                        | R   | 16                       | 'hFC                  |                      | NA               | N          |
| MFR_TEMPERATURE_MIN | Returns the minimum measured junction temperature value.                     | R   | 16                       | 'hFD                  |                      | NA               | N          |

# DETAILED PMBus COMMAND REGISTER DESCRIPTIONS

### PAGE

The PAGE command provides the ability to configure, control and monitor multiple outputs on one unit. Setting PAGE = 'hFF allows PMBus commands that support global page programming to be written simultaneously. The only commands that support PAGE = 'hFF are OPERATION and ON\_OFF\_CONFIG. See MFR\_PAGE\_FF\_MASK for additional options. Reading any PMBus register with PAGE = 'hFF returns unpredictable data and will trigger a CML fault.

#### PAGE Data Contents

| BIT(S) | SYMBOL | PURPOSE                                                                                       |
|--------|--------|-----------------------------------------------------------------------------------------------|
| b[7:0] | Page   | Page operation.                                                                               |
|        |        | 'h00: All PMBus commands address channel/page 0.                                              |
|        |        | 'h01: All PMBus commands address channel/page 1.                                              |
|        |        | •                                                                                             |
|        |        | •                                                                                             |
|        |        | •                                                                                             |
|        |        | 'h07: All PMBus commands address channel/page 7.                                              |
|        |        | 'hXX: All nonspecified values reserved.                                                       |
|        |        | 'hFF: PMBus commands that support this global PAGE write mode will be written simultaneously. |



### OPERATION

The OPERATION command is used to turn the unit on and off in conjunction with the CONTROL*n* pin and ON\_OFF\_CONFIG. This command register responds to the global page command. The contents and functions of the data byte are shown in the following tables.

#### OPERATION Data Contents When On\_Off\_Config\_Use\_PMBus Enables Operation\_Control

| SYMBOL   | Action                                                       | Operation_control[1:0] | Operation_margin[1:0] | Operation_fault[1:0] | Reserved (read only) |
|----------|--------------------------------------------------------------|------------------------|-----------------------|----------------------|----------------------|
| BITS     |                                                              | b[7:6]                 | b[5:4]                | b[3:2]               | b[1:0]               |
|          | Turn off immediately                                         | 00                     | XX                    | XX                   | 00                   |
|          | Turn on                                                      | 10                     | 00                    | XX                   | 00                   |
|          | Margin Low (Ignore Faults and Warnings)                      | 10                     | 01                    | 01                   | 00                   |
|          | Margin Low                                                   | 10                     | 01                    | 10                   | 00                   |
|          | Margin High (Ignore Faults and Warnings                      | 10                     | 10                    | 01                   | 00                   |
|          | Margin High                                                  | 10                     | 10                    | 10                   | 00                   |
| FUNCTION | Sequence off and margin to nominal                           | 01                     | 00                    | XX                   | 00                   |
|          | Sequence off and Margin Low<br>(Ignore Faults and Warnings)  | 01                     | 01                    | 01                   | 00                   |
|          | Sequence off and Margin Low                                  | 01                     | 01                    | 10                   | 00                   |
|          | Sequence off and Margin High<br>(Ignore Faults and Warnings) | 01                     | 10                    | 01                   | 00                   |
|          | Sequence off and Margin High                                 | 01                     | 10                    | 10                   | 00                   |
|          | Reserved                                                     |                        | All remaining         | combinations         |                      |

# OPERATION Data Contents When On\_Off\_Config is Configured Such That OPERATION Command is Not Used to Command Channel On or Off

| SYMBOL   | Action                                  | Operation_control[1:0]     | Operation_margin[1:0] | Operation_fault[1:0] | Reserved (read only) |  |
|----------|-----------------------------------------|----------------------------|-----------------------|----------------------|----------------------|--|
| BITS     |                                         | b[7:6]                     | b[5:4]                | b[3:2]               | b[1:0]               |  |
|          | Output at Nominal                       | 00, 01 or 10               | 00                    | XX                   | 00                   |  |
|          | Margin Low (Ignore faults and Warnings) | 00, 01 or 10               | 01                    | 01                   | 00                   |  |
| FUNCTION | Margin Low                              | 00, 01 or 10               | 01                    | 10                   | 00                   |  |
| FUNCTION | Margin High (Ignore Faults and Warnings | 00, 01 or 10               | 10                    | 01                   | 00                   |  |
|          | Margin High                             | 00, 01 or 10               | 10                    | 10                   | 00                   |  |
|          | Reserved                                | All remaining combinations |                       |                      |                      |  |



### ON\_OFF\_CONFIG

The ON\_OFF\_CONFIG command configures the combination of CONTROL*n* pin input and PMBus bus commands needed to turn the LTC2978 on/off, including the power-on behavior, as shown in the following table. This command register responds to the global page command.

### ON\_OFF\_CONFIG Data Contents

| BITS(S) | SYMBOL                         | OPERATION                                                                                                                                                                                        |
|---------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[7:5]  | Reserved                       | Don't care. Always returns 0.                                                                                                                                                                    |
| b[4]    | On_off_config_controlled_on    | Control default autonomous power-up operation.                                                                                                                                                   |
|         |                                | 0: Unit powers up regardless of the CONTROL <i>n</i> pin. Unit always powers up with sequencing. To turn unit on without sequencing, set TON_DELAY = 0.                                          |
|         |                                | 1: Unit does not power up unless commanded by the CONTROL $n$ pin and/or the OPERATION command on the serial bus. If On_off_config[3:2] = 00, the unit never powers up.                          |
| b[3]    | On_off_config_use_pmbus        | Controls how the unit responds to commands received via the serial bus.                                                                                                                          |
|         |                                | 0: Unit ignores the Operation_control[1:0].                                                                                                                                                      |
|         |                                | 1: Unit responds to Operation_control[1:0]. Depending on On_off_config_use_control, the unit may also require the CONTROL <i>n</i> pin to be asserted for the unit to start.                     |
| b[2]    | On_off_config_use_control      | Controls how unit responds to the CONTROL <i>n</i> pin.                                                                                                                                          |
|         |                                | 0: Unit ignores the CONTROL <i>n</i> pin.                                                                                                                                                        |
|         |                                | 1: Unit requires the CONTROL <i>n</i> pin to be asserted to start the unit. Depending on On_off_config_use_<br>PMBus the OPERATION command may also be required to instruct the device to start. |
| b[1]    | Reserved                       | Not supported. Always returns 1.                                                                                                                                                                 |
| b[0]    | On_off_config_control_fast_off | CONTROL <i>n</i> pin turn off action when commanding the unit to turn off                                                                                                                        |
|         |                                | 0: Use the programmed TOFF_DELAY.                                                                                                                                                                |
|         |                                | 1: Turn off the output and stop transferring energy as quickly as possible. The device does not sink current in order to decrease the output voltage fall time.                                  |



### CLEAR\_FAULTS

The CLEAR\_FAULTS command is used to clear any status faults that have been set. This command clears all bits in all unpaged status registers, and the paged status registers selected by the current PAGE setting. At the same time, the device negates (clears, releases) its contribution to ALERTB.

The CLEAR\_FAULTS command does not cause a unit that has latched off for a fault condition to restart.

If the fault condition is present after the fault status is cleared, the fault status bit shall be set again and the host notified by the usual means.

Note: this command register does not respond to the global page command.

### WRITE\_PROTECT

The WRITE\_PROTECT command provides protection against accidental programming of the LTC2978 command registers. All supported commands may have their parameters read, regardless of the WRITE\_PROTECT setting.

#### WRITE\_PROTECT Data Contents

| BITS(S) | SYMBOL             | OPERATION                                                                                                                                     |
|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| b[7:0]  | Write_protect[7:0] | 8'b1000_0000: Disable all writes except<br>to the WRITE_PROTECT, PAGE, and<br>STORE_USER_ALL commands.                                        |
|         |                    | 8'b0100_0000: Disable all writes except<br>to the WRITE_PROTECT, PAGE, STORE_<br>USER_ALL, OPERATION, MFR_PAGE_<br>FF_MASK, and CLEAR_FAULTS. |
|         |                    | 8'b0000_0000: Enable writes to all commands.                                                                                                  |
|         |                    | 8'bxxxx_xxx: All other values reserved.                                                                                                       |

### STORE\_USER\_ALL and RESTORE\_USER\_ALL

STORE\_USER\_ALL, RESTORE\_USER\_ALL commands provide access to user nonvolatile EEPROM memory. Once a command is stored in EEPROM, it will be restored with explicit restore command or when the part emerges from power-on reset after power is applied. While either of these commands is being processed, the device will NACK I<sup>2</sup>C writes. STORE\_USER\_ALL. No Data Contents. Accessing this command will store all operating memory commands with a corresponding EEPROM memory location. It is recommended that this command not be executed while a unit is enabled since all monitoring is suspended while the operating memory is transferred to EEPROM.

RESTORE\_USER\_ALL. No Data Contents. Accessing this command will restore all commands from EEPROM Memory. It is recommend that this command not be executed while a unit is enabled since all monitoring is suspended while the EEPROM is transferred to operating memory, and intermediate values from EEPROM may not be compatible with the values initially stored in operating memory.

### CAPABILITY

The CAPABILITY command provides a way for a host system to determine some key capabilities of the LTC2978. This one byte command is read only.

#### **CAPABILITY Data Contents**

| BITS(S) | SYMBOL               | OPERATION                                                                                                                                                         |
|---------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[7]    | Capability_pec       | Hard coded to 1 indicating Packet<br>Error Checking is supported. Reading<br>the Mfr_config_all_pec_en bit will<br>indicate whether PEC is currently<br>required. |
| b[6]    | Capability_scl_max   | Hard coded to 1 indicating the maximum supported bus speed is 400kHz.                                                                                             |
| b[5]    | Capability_smb_alert | Hard coded to 1 indicating this device<br>does have an ALERTB pin and does<br>support the SMBus Alert Response<br>Protocol.                                       |
| b[4:0]  | Reserved             | X: Always returns 0.                                                                                                                                              |



### VOUT\_MODE

The data byte for the VOUT\_MODE command is 8 bits that consists of a three bit format and a five bit exponent. The three bit format specifies PMBus linear mode for all output voltage related commands. The five bit exponent provides the exponent for the mantissa specified in the data word. The LTC2978 device sets the format at the time of manufacture. The five bit exponent is read only and is set to a value of -13 decimal.

Output voltage related commands are calculated as follows except for odd numbered channels configured to measure current:

Voltage =  $V[15:0] \cdot 2^N$ 

where Voltage is the parameter of interest in volts.

V is a 16-bit unsigned binary integer for all voltages, (e.g. Margin\_high[15:0]);

 $N = Vout\_mode\_exponent$ , is a 5-bit two's complementary binary integer with a value hardwired to -13 decimal.

Vout\_mode\_parameter is read only.

Vout\_mode\_type is read only.

#### VOUT\_MODE Data Contents

| _      |                     |                                                                                        |
|--------|---------------------|----------------------------------------------------------------------------------------|
| BIT(S) | SYMBOL              | OPERATION                                                                              |
| b[7:5] | Vout_mode_type      | Reports linear mode. Hard wired to 3'b000.                                             |
| b[4:0] | Vout_mode_parameter | Linear mode exponent. 5-bit two's complement integer. Hardwired to 'h13 (–13 decimal). |

### **Output Voltage Related Commands**

#### VOUT\_COMMAND, VOUT\_MAX, VOUT\_MARGIN\_ HIGH, VOUT\_MARGIN\_LOW, VOUT\_OV\_FAULT\_LIMIT, VOUT\_OV\_WARN\_LIMIT, VOUT\_UV\_WARN\_LIMIT, VOUT\_UV\_FAULT\_LIMIT, POWER\_GOOD\_ON and POWER\_GOOD\_OFF

These commands use the same format and provide various servo, margining, and supervising limits for a channel's output voltage. When odd channels are configured to measure current, the OV\_WARN\_LIMIT, UV\_WARN\_LIMIT, OV\_FAULT\_LIMIT and UV\_FAULT\_LIMIT commands are not supported.

#### **Data Contents**

| BIT(S)  | SYMBOL                                                                                                                                                                                                                                                                | OPERATION                                                                                                                                                                                                                                                                                                           |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[15:0] | Vout_command[15:0],<br>Vout_max[15:0],<br>Vout_margin_high[15:0],<br>Vout_ov_fault_limit[15:0],<br>Vout_ov_fault_limit[15:0],<br>Vout_ov_warn_limit[15:0],<br>Vout_uv_warn_limit[15:0],<br>Vout_uv_fault_limit[15:0],<br>Power_good_on[15:0],<br>Power_good_off[15:0] | These commands relate to<br>output voltage. The data uses<br>the linear mode format as<br>defined by VOUT_MODE:<br>$V(Symbol) = Y \cdot 2^N$ where<br>Y = b[15:0] is an unsigned<br>integer and N = Vout_mode_<br>parameter is a 5-bit two's<br>complement exponent that's<br>hardwired to -13 decimal.<br>Units: V |



**Input Voltage Related Commands** 

#### VIN\_ON, VIN\_OFF, VIN\_OV\_FAULT\_LIMIT, VIN\_OV\_ WARN\_LIMIT, VIN\_UV\_WARN\_LIMIT and VIN\_UV\_ FAULT\_LIMIT

These commands use the same format and provide voltage supervising limits for VIN.

#### Data Contents

| BIT(S)  | SYMBOL                                                                                                                                           | OPERATION                                                                                                                                                                                                                                         |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| b[15:0] | Vin_on[15:0],<br>Vin_off[15:0],<br>Vin_ov_fault_limit[15:0],<br>Vin_ov_warn_limit[15:0],<br>Vin_uv_warn_limit[15:0],<br>Vin_uv_fault_limit[15:0] | These commands relate to input<br>voltage. The data uses the linear<br>format:<br>$V(Symbol) = Y \cdot 2^N$<br>where N = b[15:11] is a 5-bit<br>two's complement integer and<br>Y = b[10:0] is an 11-bit two's<br>complement integer<br>Units: V. |  |  |  |

#### **Temperature Related Commands**

# OT\_FAULT\_LIMIT, OT\_WARN\_LIMIT, UT\_WARN\_LIMIT and UT\_FAULT\_LIMIT

These commands provide supervising limits for temperature.

#### Data Contents

| BIT(S)  | SYMBOL                | OPERATION                                            |  |
|---------|-----------------------|------------------------------------------------------|--|
| b[15:0] | Ot_fault_limit[15:0], | The data uses the linear format:                     |  |
|         | Ot_warn_limit[15:0],  | $T(Symbol) = Y \bullet 2^N$                          |  |
|         | Ut_warn_limit[15:0],  | where N = b[15:11] is a 5-bit two's                  |  |
|         | Ut_fault_limit[15:0]  | complement integer and                               |  |
|         |                       | Y = b[10:0] is an 11-bit two's<br>complement integer |  |
|         |                       | Units: °C.                                           |  |

### **Timer Limits**

# TON\_DELAY, TON\_RISE, TON\_MAX\_FAULT\_LIMIT and TOFF\_DELAY

These commands share the same format and provide sequencing and timer fault and warning delays in ms.

TON\_DELAY is the amount time in ms that elapses after the channel has been allowed on (usually due to CON-TROL*n* pin or OPERATION command) until the channel enables the power supply. This delay is counted using SHARE\_CLK only.

TON\_RISE is the amount of time in ms that elapses after the power supply has been enabled until the LTC2978's voltage buffered current DAC soft connects and servo's the output voltage to the desired level if Mfr\_dac\_mode = 2'b00. This delay is counted using SHARE\_CLK only.

TON\_MAX\_FAULT\_LIMIT is the maximum amount of time that can elapse after the power supply has been enabled until the LTC2978 unmasks the VOUT\_UV\_FAULT\_LIMIT threshold. (Note that a value of zero means there is no limit to how long the power supply can attempt to bring up its output voltage.) This delay is counted using SHARE\_CLK only.

TOFF\_DELAY is the amount of time that elapses after the CONTROL*n* pin and/or OPERATION command is deasserted until the channel is disabled (soft-off). This delay is counted using SHARE\_CLK if available, otherwise the internal oscillator is used.

#### Data Contents

| BIT(S)  | SYMBOL                     | OPERATION                                                                                                                   |  |
|---------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| DI1(0)  | STMDOL                     |                                                                                                                             |  |
| b[15:0] | Ton_delay[15:0],           | The data uses the linear format:                                                                                            |  |
|         | Ton_rise[15:0],            | $T(Symbol) = Y \bullet 2^N$                                                                                                 |  |
|         | Ton_max_fault_limit[15:0], | Where N = b[15:11] is a 5-bit                                                                                               |  |
|         | Toff_delay[15:0],          | two's complement integer and                                                                                                |  |
|         |                            | Y = b[10:0] is an 11-bit two's<br>complement integer                                                                        |  |
|         |                            | The internal timers operate<br>on a 10µs internal clock. The<br>SHARE_CLK pin may be used to<br>synchronize the 10µs timer. |  |
|         |                            | Delays are rounded to the nearest 10µs                                                                                      |  |
|         |                            | Units: ms. Max value: 655ms                                                                                                 |  |

Fault Response for Voltages Measured by the High Speed Supervisor

### VOUT\_OV\_FAULT\_RESPONSE and VOUT\_UV\_FAULT\_ RESPONSE

The fault response documented here is for voltages that are measured by the high speed supervisor. These voltages are measured over a short period of time and may require a de-glitch period. Note that in addition to the response described by these commands, the LTC2978 will also:

- Set the appropriate bit(s) in the STATUS\_BYTE
- Set the appropriate bit(s) in the STATUS\_WORD
- Set the appropriate bit in the corresponding STATUS\_ VOUT register, and
- Notify the host by pulling the ALERTB pin low.

Note: Odd numbered channels configured for high resolution ADC measurements will not respond to OV/UV faults or warnings.

#### Data Contents

| SYMBOL                         | OPERATION                                                                                                                                                                                                                                                              |  |  |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Vout_ov_fault_response_action, | Response action.                                                                                                                                                                                                                                                       |  |  |
| Vout_uv_fault_response_action  | 2'b00: The unit continues operation without interruption.                                                                                                                                                                                                              |  |  |
|                                | 2'b01: The unit continues operating for the delay time specified by bits[2:0] in increments of Ts_vs. If the fault is still present at the end of the delay time, the unit responds as programmed in the retry setting (bits [5:3]).                                   |  |  |
|                                | 2'b1X: The device shuts down and responds according to the retry setting in bits [5:3].                                                                                                                                                                                |  |  |
| Vout_ov_fault_response_retry,  | Response action:                                                                                                                                                                                                                                                       |  |  |
| Vout_uv_fault_response_retry   | 3'b000: A zero value for the retry setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared.                                                                                                                    |  |  |
|                                | 3'b001-111: The PMBus device attempts to restart continuously, without limitation, using Mfr_retry_delay, until it is commanded OFF (by the CONTROL pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. |  |  |
| Vout_ov_fault_response_delay,  | This sample count determines the amount of time a unit is to ignore a fault after it is first detected. Use this                                                                                                                                                       |  |  |
| Vout_uv_fault_response_delay   | delay to de-glitch fast faults.                                                                                                                                                                                                                                        |  |  |
|                                | 3'b000: The unit turns off immediately.                                                                                                                                                                                                                                |  |  |
|                                | 3'b001 – 3'b111: The unit turns off after b[2:0] samples at the sampling period of Ts_vs (12.2µs typical).                                                                                                                                                             |  |  |
|                                | Vout_ov_fault_response_action,<br>Vout_uv_fault_response_action<br>Vout_ov_fault_response_retry,<br>Vout_uv_fault_response_retry<br>Vout_uv_fault_response_retry                                                                                                       |  |  |



Fault Response for Values Measured by the ADC

#### OT\_FAULT\_RESPONSE, UT\_FAULT\_RESPONSE, VIN\_OV\_FAULT\_RESPONSE and VIN\_UV\_FAULT\_ RESPONSE

The fault response documented here is for values that are measured by the ADC. These values are measured over a longer period of time and are not de-glitched. Note that in addition to the response described by these commands, the LTC2978 will also:

#### Data Contents

• Set the appropriate bit(s) in the STATUS\_BYTE

- Set the appropriate bit(s) in the STATUS\_WORD
- Set the appropriate bit in the corresponding STATUS\_VIN or STATUS\_TEMPERATURE register, and
- Notify the host by pulling the ALERTB pin low.

| BIT(S) | SYMBOL                        | OPERATION                                                                                                                                                                                                                                                                       |
|--------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[7:6] | Ot_fault_response_action,     | Response action:                                                                                                                                                                                                                                                                |
|        | Ut_fault_response_action,     | 2'b00: The unit continues operation without interruption.                                                                                                                                                                                                                       |
|        | Vin_ov_fault_response_action, | 2'b01: The device shuts down and responds according to the retry setting in bits [5:3].                                                                                                                                                                                         |
|        | Vin_uv_fault_response_action  | 2'b10: The device shuts down and responds according to the retry setting in bits [5:3].                                                                                                                                                                                         |
|        |                               | 2'b11: The device shuts down and responds according to the retry setting in bits [5:3].                                                                                                                                                                                         |
| b[5:3] | Ot_fault_response_retry,      | Response action:                                                                                                                                                                                                                                                                |
|        | Ut_fault_response_retry,      | 3'b000: A zero value for the retry setting means that the unit does not attempt to restart. The output remains                                                                                                                                                                  |
|        | Vin_ov_fault_response_retry,  | disabled until the fault is cleared.                                                                                                                                                                                                                                            |
|        | Vin_uv_fault_response_retry   | 3'b001-111: The PMBus device attempts to restart continuously, without limitation, using Mfr_retry_delay, until it is commanded OFF (by the CONTROL <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. |
| b[2:0] | Ot_fault_response_delay,      | Hard coded to 3'b000. The unit turns off immediately.                                                                                                                                                                                                                           |
|        | Ut_fault_response_delay,      |                                                                                                                                                                                                                                                                                 |
|        | Vin_ov_fault_response_delay,  |                                                                                                                                                                                                                                                                                 |
|        | Vin_uv_fault_response_delay   |                                                                                                                                                                                                                                                                                 |



### Timed Fault Response

### TON\_MAX\_FAULT\_RESPONSE

This command defines the LTC2978 response to a TON\_MAX\_FAULT. At start-up, the TON\_MAX\_FAULT\_ RESPONSE is disarmed once the output voltage reaches the VOUT\_UNDER\_VOLTAGE\_LIMIT. The only way to protect against a short-circuited output at start-up is to take action in response to a TON\_MAX\_FAULT since VOUT\_UV\_FAULT\_RESPONSE is not armed until the output reaches the VOUT\_UNDER\_VOLTAGE\_LIMIT.

The device also:

- Sets the HIGH\_BYTE bit in the STATUS\_BYTE,
- Sets the VOUT bit in the STATUS\_WORD,
- Sets the TON\_MAX\_FAULT bit in the STATUS\_VOUT register, and
- Notifies the host by asserting ALERTB.

| BIT(S) | SYMBOL                        | OPERATION                                                                                                                                                                                                                                                                       |  |  |
|--------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| b[7:6] | Ton_max_fault_response_action | Response action.                                                                                                                                                                                                                                                                |  |  |
|        |                               | 2'b00: The unit continues operation without interruption.                                                                                                                                                                                                                       |  |  |
|        |                               | 2'b01: The unit continues operating for the delay time specified which for this type of fault corresponds to an immediate shutdown. After shutting off, the device responds according to the retry settings in bits [5:3].                                                      |  |  |
|        |                               | 2'b1X: The device shuts down and responds according to the retry setting in bits [5:3].                                                                                                                                                                                         |  |  |
| b[5:3] | Ton_max_fault_response_retry  | Response action:                                                                                                                                                                                                                                                                |  |  |
|        |                               | 3'b000: A zero value for the Retry Setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared.                                                                                                                             |  |  |
|        |                               | 3'b001-111: The PMBus device attempts to restart continuously, without limitation, using Mfr_retry_delay, until it is commanded OFF (by the CONTROL <i>n</i> pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. |  |  |
| b[2:0] | Ton_max_fault_response_delay  | Hard coded to 3'b000. The unit turns off immediately.                                                                                                                                                                                                                           |  |  |
|        |                               |                                                                                                                                                                                                                                                                                 |  |  |

#### TON\_MAX\_FAULT\_RESPONSE Data Contents



### STATUS\_BYTE:

The STATUS\_BYTE command returns the summary of the most critical faults or warnings which have occurred, as shown in the following table:

#### STATUS\_BYTE Data Contents

| BIT(S) | SYMBOL                | OPERATION                                                                                                                                     |
|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| b[7]   | Status_byte_busy      | Device busy when PMBus command received.                                                                                                      |
| b[6]   | Status_byte_off       | This bit is asserted if the unit is<br>not providing power to the output,<br>regardless of the reason, including<br>simply not being enabled. |
| b[5]   | Status_byte_vout_ov   | An output overvoltage fault has occurred.                                                                                                     |
| b[4]   | Status_byte_iout_oc   | Not supported. Always returns 0.                                                                                                              |
| b[3]   | Status_byte_vin_uv    | A $V_{\mbox{\rm IN}}$ undervoltage fault has occurred.                                                                                        |
| b[2]   | Status_byte_temp      | A temperature fault or warning has occurred.                                                                                                  |
| b[1]   | Status_byte_cml       | A communication, memory or logic fault has occurred.                                                                                          |
| b[0]   | Status_byte_high_byte | Fault/warning not listed in b[7:1].                                                                                                           |

### STATUS\_WORD:

The STATUS\_WORD command returns two bytes of information with a summary of the unit's fault condition. Based on the information in these bytes, the host can get more information by reading the appropriate status byte.

The low byte of the STATUS\_WORD is the same register as the STATUS\_BYTE command.

#### STATUS\_WORD Data Contents

| BIT(S) | SYMBOL                     | OPERATION                                                        |  |
|--------|----------------------------|------------------------------------------------------------------|--|
| b[15]  | Status_word_vout           | An output voltage fault or warning has occurred.                 |  |
| b[14]  | Status_word_iout           | Not supported. Always returns 0.                                 |  |
| b[13]  | Status_word_input          | An input voltage fault or warning has occurred.                  |  |
| b[12]  | Status_word_mfr            | A manufacturer specific fault has occurred.                      |  |
| b[11]  | Status_word_power_not_good | The POWER_GOOD signal, if present is negated. Power is not good. |  |
| b[10]  | Status_word_cooling        | Not supported. Always returns 0.                                 |  |
| b[9]   | Status_word_other          | Not supported. Always returns 0.                                 |  |
| b[8]   | Status_word_unknown        | Not supported. Always returns 0.                                 |  |
| b[7]   | Status_word_busy           | Device busy when PMBus command received.                         |  |
| b[6]   | Status_word_off            | Status_byte_off                                                  |  |
| b[5]   | Status_word_vout_ov        | Status_byte_vout_ov                                              |  |
| b[4]   | Status_word_iout_oc        | Not supported. Always returns 0.                                 |  |
| b[3]   | Status_word_vin_uv         | Status_byte_vin_uv                                               |  |
| b[2]   | Status_word_temp           | Status_byte_temp                                                 |  |
| b[1]   | Status_word_cml            | Status_byte_cml                                                  |  |
| b[0]   | Status_word_high_byte      | A bit in the high byte of the STATUS_WORD (b[15:8]) is set.      |  |



### STATUS\_VOUT

The STATUS\_VOUT command returns the summary of the voltage faults or warnings which have occurred, as shown in the following table:

#### STATUS\_VOUT Data Contents

| BIT(S) | SYMBOL                     | OPERATION                                                                                                                              |
|--------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| b[7]   | Status_vout_ov_fault       | Overvoltage fault.                                                                                                                     |
| b[6]   | Status_vout_ov_warn        | Overvoltage warning.                                                                                                                   |
| b[5]   | Status_vout_uv_warn        | Undervoltage warning                                                                                                                   |
| b[4]   | Status_vout_uv_fault       | Undervoltage fault.                                                                                                                    |
| b[3]   | Status_vout_max_fault      | VOUT_MAX fault. An attempt<br>has been made to set the output<br>voltage to a value higher than<br>allowed by the VOUT_MAX<br>command. |
| b[2]   | Status_vout_ton_max_fault  | TON_MAX_FAULT sequencing fault.                                                                                                        |
| b[1]   | Status_vout_toff_max_warn  | Not supported. Always returns 0.                                                                                                       |
| b[0]   | Status_vout_tracking_error | Not supported. Always returns 0.                                                                                                       |

### STATUS\_INPUT

The STATUS\_INPUT command returns the summary of the  $V_{IN}$  faults or warnings which have occurred, as shown in the following table:

#### STATUS\_INPUT Data Contents

| BIT(S) | SYMBOL                            | OPERATION                                   |
|--------|-----------------------------------|---------------------------------------------|
| b[7]   | Status_input_ov_fault             | V <sub>IN</sub> Overvoltage fault           |
| b[6]   | Status_input_ov_warn              | V <sub>IN</sub> Overvoltage warning         |
| b[5]   | Status_input_uv_warn              | V <sub>IN</sub> Undervoltage warning        |
| b[4]   | Status_input_uv_fault             | V <sub>IN</sub> Undervoltage fault          |
| b[3]   | Status_input_off                  | Unit is off for insufficient input voltage. |
| b[2]   | I <sub>IN</sub> overcurrent fault | Not supported. Always returns 0.            |
| b[1]   | I <sub>IN</sub> overcurrent warn  | Not supported. Always returns 0.            |
| b[0]   | PIN overpower warn                | Not supported. Always returns 0.            |

### STATUS\_TEMPERATURE

The STATUS\_TEMPERATURE command returns the summary of the temperature faults or warnings which have occurred, as shown in the following table:

| Bit(s) | Symbol                      | Operation                   |  |
|--------|-----------------------------|-----------------------------|--|
| b[7]   | Status_temperature_ot_fault | Overtemperature fault.      |  |
| b[6]   | Status_temperature_ot_warn  | Overtemperature warning.    |  |
| b[5]   | Status_temperature_ut_warn  | Undertemperature warning.   |  |
| b[4]   | Status_temperature_ut_fault | Undertemperature fault.     |  |
| b[3]   | Reserved                    | Reserved. Always returns 0. |  |
| b[2]   | Reserved                    | Reserved. Always returns 0. |  |
| b[1]   | Reserved                    | Reserved. Always returns 0. |  |
| b[0]   | Reserved                    | Reserved. Always returns 0. |  |
|        |                             |                             |  |

### STATUS\_CML

The STATUS\_CML command returns the summary of the communication, memory and logic faults or warnings which have occurred, as shown in the following table:

| STATUS_ | CML | Data | Contents |
|---------|-----|------|----------|
|---------|-----|------|----------|

| BIT(S) | SYMBOL                     | OPERATION                                                                          |
|--------|----------------------------|------------------------------------------------------------------------------------|
| b[7]   | Status_cml_cmd_fault       | 1 = An illegal or unsupported command fault has occurred.                          |
|        |                            | 0 = No fault has occurred.                                                         |
| b[6]   | Status_cml_data_fault      | 1 = Illegal or unsupported data received.                                          |
|        |                            | 0 = No fault has occurred.                                                         |
| b[5]   | Status_cml_pec_fault       | 1 = A PEC fault has occurred.                                                      |
|        |                            | 0 = No fault has occurred.                                                         |
| b[4]   | Status_cml_memory_fault    | 1 = A fault has occurred in the NVM.                                               |
|        |                            | 0 = No fault has occurred.                                                         |
| b[3]   | Status_cml_processor_fault | Not supported, always returns 0.                                                   |
| b[2]   | Reserved                   | Not supported, always returns 0.                                                   |
| b[1]   | Status_cml_PMBus_fault     | 1 = A communication fault other<br>than ones listed in this table has<br>occurred. |
|        |                            | 0 = No fault has occurred.                                                         |
| b[0]   | Status_cml_unknown_fault   | Not supported, always returns 0.                                                   |



### STATUS\_MFR\_SPECIFIC

The STATUS\_MFR\_SPECIFIC command returns manufacturer specific status flags. Bits marked FAULT = No are intended to support polled handshaking; these are not latched nor do they assert ALERTB. Bits marked Channel = All can be read from any page. Bits marked FAULT = Yes assert ALERTB low and are cleared by CLEAR\_FAULTS.

#### STATUS\_MFR\_SPECIFIC Data Contents

| BIT(S) | SYMBOL                          | OPERATION                                                                                                                                                                                                                                                              | CHANNEL      | FAULT |
|--------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|
| b[7]   | Status_mfr_discharge            | $ \begin{array}{l} 1 = A \; V_{OUT} \; \text{discharge fault occurred while attempting to enter the ON state} \\ 0 = No \; V_{OUT} \; \text{discharge fault has occurred} \end{array} $                                                                                | Current Page | Yes   |
| b[6]   | Status_mfr_fault1_in            | This channel attempted to turn on while the FAULTBz1 pin was asserted low, or this channel has shut down at least once in response to a FAULTBz1 pin asserting low since the last CONTROL <i>n</i> pin toggle, OPERATION command ON/OFF cycle or CLEAR_FAULTS command. | Current Page | Yes   |
| b[5]   | Status_mfr_fault0_in            | This channel attempted to turn on while the FAULTBz0 pin was asserted low, or this channel has shut down at least once in response to a FAULTBz0 pin asserting low since the last CONTROL <i>n</i> pin toggle, OPERATION command ON/OFF cycle or CLEAR_FAULTS command. | Current Page | Yes   |
| b[4]   | Status_mfr_servo_target_reached | Servo target has been reached.                                                                                                                                                                                                                                         | Current Page | No    |
| b[3]   | Status_mfr_dac_connected        | DAC is connected and driving V <sub>DACP</sub> pin.                                                                                                                                                                                                                    | Current Page | No    |
| b[2]   | Status_mfr_dac_saturated        | A previous servo operation terminated with maximum or minimum DAC value.                                                                                                                                                                                               | Current Page | Yes   |
| b[1]   | Status_mfr_vinen_faulted_off    | V <sub>IN_EN</sub> has been deasserted due to a VOUT fault.                                                                                                                                                                                                            | All          | No    |
| b[0]   | Status_mfr_watchdog_fault       | 1 = A watchdog fault has occurred.<br>0 = No watchdog fault has occurred.                                                                                                                                                                                              | All          | Yes   |



ADC Monitoring Commands

### READ\_VIN

This command returns the most recent ADC measured value of the voltage measured at the  $V_{\text{IN}\ \text{SNS}}$  pin.

#### READ\_VIN Data Contents

| BIT(S)  | SYMBOL         | OPERATION                                                     |
|---------|----------------|---------------------------------------------------------------|
| b[15:0] | Read_vin[15:0] | The data uses the linear format:                              |
|         |                | $V(Symbol) = Y \bullet 2^N$                                   |
|         |                | where N = b[15:11] is a 5-bit two's<br>complement integer and |
|         |                | Y = b[10:0] is an 11-bit two's complement integer             |
|         |                | Units: V                                                      |

### READ\_VOUT

This command returns the most recent ADC measured value of the channel's output voltage. When odd channels are configured to measure current, the data contents have a slightly modified meaning, as described in the second table below.

### **READ\_VOUT** Data Contents

| BIT(S)  | SYMBOL          | OPERATION                                                                                                                                                                                        |
|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[15:0] | Read_vout[15:0] | The data uses the linear mode format as defined by VOUT_MODE:                                                                                                                                    |
|         |                 | V(Read_vout) = $Y \cdot 2^N$ where $Y = b[15:0]$ is<br>an unsigned integer and N = Vout_mode_<br>parameter is a 5-bit two's complement<br>exponent that's hardwired to -13 decimal.<br>Units: V. |

#### READ\_VOUT Data Contents—for Odd Channels Configured to Measure Current

| Bit(s)  | Symbol          | Operation                                                     |  |
|---------|-----------------|---------------------------------------------------------------|--|
| b[15:0] | Read_vout[15:0] | The data uses the linear format:<br>V(Symbol) = $Y \cdot 2^N$ |  |
|         |                 |                                                               |  |
|         |                 | where N = b[15:11] is a 5-bit two's<br>complement integer and |  |
|         |                 | Y = b[10:0] is an 11-bit two's complement integer             |  |
|         |                 | Units: mV                                                     |  |

### READ\_TEMPERATURE\_1

This command returns the most recent ADC measured value of junction temperature in °C as determined by the LTC2978's internal temperature sensor.

| READ_TEMPERATURE_ | 1 Data Contents |
|-------------------|-----------------|
|-------------------|-----------------|

| BIT(S)  | SYMBOL                    | OPERATION                                                     |  |  |
|---------|---------------------------|---------------------------------------------------------------|--|--|
| b[15:0] | Read_temperature_1 [15:0] | The data uses the linear format:                              |  |  |
|         |                           | Temp(Symbol) = Y • 2 <sup>N</sup>                             |  |  |
|         |                           | Where N = b[15:11] is a 5-bit<br>two's complement integer and |  |  |
|         |                           | Y = b[10:0] is an 11-bit two's<br>complement integer          |  |  |
|         |                           | Units: °C.                                                    |  |  |

### PMBUS\_REVISION

The PMBUS\_REVISION command register is read only and reports the LTC2978 compliance to the PMBus standard revision 1.1.

#### **PMBUS\_REVISION** Data Contents

| BIT(S) | SYMBOL    | OPERATION                                                                                          |
|--------|-----------|----------------------------------------------------------------------------------------------------|
| b[7:0] | PMBus_rev | Reports the PMBus standard revision<br>compliance. This is hard-coded to 'h11 for<br>revision 1.1. |



### **OPERATION** MANUFACTURER SPECIFIC COMMANDS

### MFR\_CONFIG:

This command is used to configure various manufacturer specific operating parameters for each channel.

| MFR_ | CONFIG | Data | Contents |
|------|--------|------|----------|
|------|--------|------|----------|

| BIT(S)   | SYMBOL                           | OPERATION                                                                                                                                                                                                                             |
|----------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[15:12] | Reserved                         | Don't care. Always returns 0.                                                                                                                                                                                                         |
| b[11]    | Mfr_config_fast_servo_off        | Disables fast servo when margining or trimming output voltages:                                                                                                                                                                       |
|          |                                  | 0: fast-servo enabled.                                                                                                                                                                                                                |
|          |                                  | 1: fast-servo disabled.                                                                                                                                                                                                               |
| b[10]    | Mfr_config_supervisor_resolution | Selects supervisor resolution:                                                                                                                                                                                                        |
|          |                                  | 0: high resolution – 4mV/LSB, range for V <sub>SENSEP</sub> is 0V to 3.8V.                                                                                                                                                            |
|          |                                  | 1: low resolution – 8mV/LSB, range for V <sub>SENSEP</sub> is 0V to 6.0V.                                                                                                                                                             |
| b[9]     | Mfr_config_adc_hires             | Selects ADC resolution for odd channels. Ignored for even channels (they always use low res).                                                                                                                                         |
|          |                                  | 0: low resolution – 122µV/LSB.                                                                                                                                                                                                        |
|          |                                  | 1: high resolution – 15.6µV/LSB.                                                                                                                                                                                                      |
| b[8]     | Mfr_config_controln_sel          | Selects the active control pin input (CONTROL0 or CONTROL1) for this channel.                                                                                                                                                         |
|          |                                  | 0: Select CONTROLO pin.                                                                                                                                                                                                               |
|          |                                  | 1: Select CONTROL1 pin.                                                                                                                                                                                                               |
| b[7]     | Mfr_config_servo_continuous      | Select whether the UNIT should continuously servo V <sub>OUT</sub> after it has reached a new margin or nominal target. Only applies when Mfr_dac_mode = 2'b00.                                                                       |
|          |                                  | 0: Do not continuously servo V <sub>OUT</sub> after reaching initial target.                                                                                                                                                          |
|          |                                  | 1: Continuously servo V <sub>OUT</sub> to target.                                                                                                                                                                                     |
| b[6]     | Mfr_config_servo_on_warn         | Control re-servo on warning feature. Only applies when Mfr_config_dac_mode = 2'b00 and Mfr_config_servo_continuous = 0.                                                                                                               |
|          |                                  | 0: Do not allow the unit to re-servo when a V <sub>OUT</sub> warning threshold is met or exceeded.                                                                                                                                    |
|          |                                  | 1: Allow the unit to re-servo $V_{OUT}$ to nominal target if                                                                                                                                                                          |
|          |                                  | $V_{OUT} \ge V(Vout_ov_warn_limit)$ or                                                                                                                                                                                                |
|          |                                  | $V_{OUT} \leq V(Vout_uv_warn_limit).$                                                                                                                                                                                                 |
| b[5:4]   | Mfr_config_dac_mode              | Determines how DAC is used when channel enters ON state or is already in ON state.                                                                                                                                                    |
|          |                                  | 00: Soft connect (if needed) and servo to target. Wait for TON_RISE if just entering ON state.                                                                                                                                        |
|          |                                  | 01: DAC not connected.                                                                                                                                                                                                                |
|          |                                  | 10: DAC connected using value from MFR_DAC command. Does not wait for TON_RISE if just entering ON state.                                                                                                                             |
|          |                                  | 11: DAC is soft connected. After soft connect is complete MFR_DAC may be written.                                                                                                                                                     |
| b[3]     | Mfr_config_vo_en_wpu_en          | V <sub>O_EN</sub> charge pumped, current-limited pull-up enable.                                                                                                                                                                      |
|          |                                  | 0: Disable weak pull-up. $V_{0_{EN}}$ driver is three-stated when channel is on.                                                                                                                                                      |
|          |                                  | 1: Use weak current-limited pull-up on V <sub>O_EN</sub> when the channel is on.                                                                                                                                                      |
|          |                                  | For channels 4-7 this bit is treated as a 0 regardless of its value.                                                                                                                                                                  |
| b[2]     | Mfr_config_vo_en_wpd_en          | V <sub>O_EN</sub> current-limited pull-down enable.                                                                                                                                                                                   |
|          |                                  | 0: Use a fast N-channel device to pull down $V_{O_{EN}}$ when the channel is off for any reason.                                                                                                                                      |
|          |                                  | 1: Use weak current-limited pull-down to discharge $V_{0,EN}$ when channel is off due to soft stop by the CONTROL <i>n</i> pin and/or OPERATION command. If the channel is off due to a fault, use the fast pull-down on $V_{0,EN}$ . |
|          |                                  | For channels 4-7 this bit is treated as a 0 regardless of its value.                                                                                                                                                                  |
| b[1]     | Mfr_config_dac_gain              | DAC buffer gain.                                                                                                                                                                                                                      |
|          |                                  | 0: Select DAC buffer gain dac_gain_0 (1.38V full-scale)                                                                                                                                                                               |
|          |                                  | 1: Select DAC buffer gain dac_gain_1 (2.65V full-scale)                                                                                                                                                                               |
| b[0]     | Mfr_config_dac_pol               | DAC output polarity.                                                                                                                                                                                                                  |
|          |                                  | 0: Encodes negative (inverting) DC/DC converter trim input.                                                                                                                                                                           |
|          |                                  | 1: Encodes positive (noninverting) DC/DC converter trim input.                                                                                                                                                                        |



### MFR\_CONFIG\_ALL:

This command is used to configure parameters that are common to all channels on the IC. They may be set or reviewed from any PAGE setting.

#### MFR\_CONFIG\_ALL Data Contents

| BIT(S) | SYMBOL                      | OPERATION                                         |
|--------|-----------------------------|---------------------------------------------------|
| b[7]   | Mfr_config_fault_log_enable | Enable fault logging to NVM in response to Fault. |
|        |                             | 0: Fault logging to NVM is disabled               |
|        |                             | 1: Fault logging to NVM is enabled                |
| b[6]   | Mfr_vin_on_clr_faults_en    | VIN_ON rising edge to clear all<br>latched faults |
|        |                             | 0: VIN_ON clear faults feature is disabled        |
|        |                             | 1: VIN_ON clear faults feature is enabled         |
| b[5]   | Mfr_config_control1_pol     | Selects active polarity of<br>control1 pin.       |
|        |                             | 0: Active low (pull pin low to start unit)        |
|        |                             | 1: Active high (pull pin high to start unit)      |
| b[4]   | Mfr_config_control0_pol     | Selects active polarity of control0 pin.          |
|        |                             | 0: Active low (pull pin low to start unit)        |
|        |                             | 1: Active high (pull pin high to start unit)      |

#### MFR\_CONFIG\_ALL Data Contents

|      | MI IL_COMI IL_ALL Data contents         |                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| b[3] | Mfr_config_vin_share_enable             | Allow this unit to hold share-<br>clock pin low when VIN_ON<br>has fallen below VIN_OFF. When<br>enabled, this unit will also turn<br>all channels off in response to<br>share-clock being held low.<br>0: Share-clock inhibit is disabled<br>1: Share-clock inhibit is enabled                                                                                                                                             |  |  |
| b[2] | Mfr_config_all_pec_en                   | PMBus packet error checking<br>enable.<br>0: PEC is accepted but not<br>required<br>1: PEC is required                                                                                                                                                                                                                                                                                                                      |  |  |
| b[1] | Mfr_config_all_longer_<br>pmbus_timeout | Increase PMBus timeout internal<br>by a factor of 8.<br>0: PMBus timeout is not<br>multiplied by a factor of 8<br>1: PMBus timeout is multiplied<br>by a factor of 8                                                                                                                                                                                                                                                        |  |  |
| b[0] | Mfr_config_all_vinen_wpu_<br>dis        | $\begin{array}{c} V_{\text{IN}\_\text{EN}} \text{ charge pumped, current-limited pull-up disable.} \\ 0: Use weak current-limited pull-up on V_{\text{IN}\_\text{EN}} after power-up, as long as no faults have forced V_{\text{IN}\_\text{EN}} off. \\ 1: Disable weak pull-up. V_{\text{IN}\_\text{EN}} driver is three-stated after power-up as long as no faults have forced V_{\text{IN}\_\text{EN}} off. \end{array}$ |  |  |


#### MFR\_FAULTBOO\_PROPAGATE, MFR\_FAULTBO1\_ PROPAGATE, MFR\_FAULTB10\_PROPAGATE and MFR\_FAULTB11\_PROPAGATE

These manufacturer specific commands enable channels that have faulted off to propagate that state to the appropriate fault pin. There are two zones in the LTC2978. In zone 0, faulted off states for channels 0 through 3 can be propagated to FAULT00 or FAULT01. In zone 1, faulted off states for channels 4 through 7 can be propagated to FAULT10 or FAULT11. See Figure 13.

#### MFR\_FAULTBOO\_PROPAGATE Data Contents—Fault Zone 0 (Pages 0-3)

| BIT(S) | SYMBOL                 | OPERATION                                                                                |
|--------|------------------------|------------------------------------------------------------------------------------------|
| b[7:1] | Reserved               | Don't care. Always returns 0.                                                            |
| b[0]   | Mfr_faultb00_propagate | Enable fault propagation.<br>0: FAULTB00 will not be affected if<br>a fault is declared. |
|        |                        | 1: FAULTB00 will be asserted low if a fault is declared.                                 |

## MFR\_FAULTB01\_PROPAGATE Data Contents—Fault Zone 0 (Pages 0-3)

| BIT(S) | SYMBOL                 | OPERATION                                                                                                                                               |
|--------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[7:1] | Reserved               | Don't care. Always returns 0.                                                                                                                           |
| b[0]   | Mfr_faultb01_propagate | Enable fault propagation.<br>0: FAULTB01 will not be affected if<br>a fault is declared.<br>1: FAULTB01 will be asserted low<br>if a fault is declared. |

## MFR\_FAULTB10\_PROPAGATE Data Contents—Fault Zone 1 (Pages 4-7)

| BIT(S) | SYMBOL                 | OPERATION                                                |
|--------|------------------------|----------------------------------------------------------|
| b[7:1] | Reserved               | Don't care. Always returns 0.                            |
| b[0]   | Mfr_faultb10_propagate | Enable fault propagation.                                |
|        |                        | 0: FAULTB10 will not be affected if a fault is declared. |
|        |                        | 1: FAULTB10 will be asserted low if a fault is declared. |

## MFR\_FAULTB11\_PROPAGATE Data Contents—Fault Zone 1 (Pages 4-7)

| BIT(S) | SYMBOL                 | OPERATION                                                |
|--------|------------------------|----------------------------------------------------------|
| b[7:1] | Reserved               | Don't care. Always returns 0.                            |
| b[0]   | Mfr_faultb11_propagate | Enable fault propagation.                                |
|        |                        | 0: FAULTB11 will not be affected if a fault is declared. |
| _      |                        | 1: FAULTB11 will be asserted low if a fault is declared. |



### MFR\_PWRGD\_EN

This command register controls the mapping of power good status to the power good pin. Note that odd numbered channels whose ADC is in high res mode do not contribute to power good.

#### MFR\_PWRGD\_EN Data Contents

| BIT(S)  | SYMBOL             | OPERATION                                                                                                                                          |
|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| b[15:9] | Reserved           | Read only, always returns 0s.                                                                                                                      |
| b[8]    | Mfr_pwrgd_en_wdog  | Watchdog                                                                                                                                           |
|         |                    | 1 = Watchdog timer not-expired status is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted. |
|         |                    | 0 = Watchdog timer does not affect the PWRGD pin.                                                                                                  |
| b[7]    | Mfr_pwrgd_en_chan7 | Channel 7                                                                                                                                          |
|         |                    | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted.     |
|         |                    | 0 = PRWGD status for this channel does not affect the PWRGD pin.                                                                                   |
| b[6]    | Mfr_pwrgd_en_chan6 | Channel 6                                                                                                                                          |
|         |                    | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted.     |
|         |                    | 0 = PRWGD status for this channel does not affect the PWRGD pin.                                                                                   |
| b[5]    | Mfr_pwrgd_en_chan5 | Channel 5                                                                                                                                          |
|         |                    | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted.     |
|         |                    | 0 = PRWGD status for this channel does not affect the PWRGD pin.                                                                                   |
| b[4]    | Mfr_pwrgd_en_chan4 | Channel 4                                                                                                                                          |
|         |                    | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted.     |
|         |                    | 0 = PRWGD status for this channel does not affect the PWRGD pin.                                                                                   |
| b[3]    | Mfr_pwrgd_en_chan3 | Channel 3                                                                                                                                          |
|         |                    | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted.     |
|         |                    | 0 = PRWGD status for this channel does not affect the PWRGD pin.                                                                                   |
| b[2]    | Mfr_pwrgd_en_chan2 | Channel 2                                                                                                                                          |
|         |                    | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted.     |
|         |                    | 0 = PRWGD status for this channel does not affect the PWRGD pin.                                                                                   |
| b[1]    | Mfr_pwrgd_en_chan1 | Channel 1                                                                                                                                          |
|         |                    | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted.     |
|         |                    | 0 = PRWGD status for this channel does not affect the PWRGD pin.                                                                                   |
| b[0]    | Mfr_pwrgd_en_chan0 | Channel O                                                                                                                                          |
|         |                    | 1 = PWRGD status for this channel is ANDed with PWRGD status for any similarly enabled channels to determine when the PWRGD pin gets asserted.     |
|         |                    | 0 = PRWGD status for this channel does not affect the PWRGD pin.                                                                                   |



#### MFR\_FAULTB00\_RESPONSE, MFR\_FAULTB01\_ RESPONSE, MFR\_FAULTB10\_RESPONSE and MFR\_ FAULTB11\_RESPONSE

These manufacturer specific commands share the same format and specify the response to assertions of the bidirectional fault pins. For fault zone 0, MFR\_FAULTB00\_RE-SPONSE determines how channels 0-3 respond when the FAULTB00 pin is asserted, and MFR\_FAULTB01\_ RESPONSE determines how channels 0-3 respond when the FAULTB01 pin is asserted. For fault zone 1, MFR\_FAULTB10\_RESPONSE determines how channels 4-7 respond when the FAULTB10 pin is asserted, and MFR\_FAULTB11\_RESPONSE determines how channels 4-7 respond when the FAULTB11 pin is asserted. If one or more bits in the MFR\_FAULTB2*n*\_RESPONSE registers are set, a FAULTB2*n* assertion will cause the ALERTB pin to assert low and set the appropriate bit in the STATUS\_MFR\_SPECIFIC register.

| BIT(S) | SYMBOL                       | OPERATION                                                                                                                                                                                                                    |  |
|--------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| b[7:4] | Reserved                     | Read only, always returns 0s.                                                                                                                                                                                                |  |
| b[3]   | Mfr_faultb00_response_chan3, | Channel 3 response.                                                                                                                                                                                                          |  |
|        | Mfr_faultb01_response_chan3  | 0: The channel continues operation without interruption.                                                                                                                                                                     |  |
|        |                              | 1: The channel shuts down if the corresponding FAULTBz <i>n</i> pin is still asserted after 10µs. When the FAULTBz <i>n</i> pin subsequently deasserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. |  |
| b[2]   | Mfr_faultb00_response_chan2, | Channel 2 response.                                                                                                                                                                                                          |  |
|        | Mfr_faultb01_response_chan2  | 0: The channel continues operation without interruption.                                                                                                                                                                     |  |
|        |                              | 1: The channel shuts down if the corresponding FAULTBz <i>n</i> pin is still asserted after 10µs. When the FAULTBz <i>n</i> pin subsequently deasserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. |  |
| b[1]   | Mfr_faultb00_response_chan1, | Channel 1 response.                                                                                                                                                                                                          |  |
|        | Mfr_faultb01_response_chan1  | 0: The channel continues operation without interruption.                                                                                                                                                                     |  |
|        |                              | 1: The channel shuts down if the corresponding FAULTBz <i>n</i> pin is still asserted after 10µs. When the FAULTBz <i>n</i> pin subsequently deasserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. |  |
| b[0]   | Mfr_faultb00_response_chan0, | Channel O response.                                                                                                                                                                                                          |  |
|        | Mfr_faultb01_response_chan0  | 0: The channel continues operation without interruption.                                                                                                                                                                     |  |
|        |                              | 1: The channel shuts down if the corresponding FAULTBz <i>n</i> pin is still asserted after 10µs. When the FAULTBz <i>n</i> pin subsequently deasserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. |  |

#### Data Contents—Fault Zone 1 Response Commands

| BIT(S) | SYMBOL                       | OPERATION                                                                                                                                                                                                                    |  |
|--------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| b[7:4] | Reserved                     | Read only, always returns 0s.                                                                                                                                                                                                |  |
| b[3]   | Mfr_faultb10_response_chan7, | Channel 7 response.                                                                                                                                                                                                          |  |
|        | Mfr_faultb11_response_chan7  | 0: The channel continues operation without interruption.                                                                                                                                                                     |  |
|        |                              | 1: The channel shuts down if the corresponding FAULTBz <i>n</i> pin is still asserted after 10µs. When the FAULTBz <i>n</i> pin subsequently deasserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. |  |
| b[2]   | Mfr_faultb10_response_chan6, | Channel 6 response.                                                                                                                                                                                                          |  |
|        | Mfr_faultb11_response_chan6  | 0: The channel continues operation without interruption.                                                                                                                                                                     |  |
|        |                              | 1: The channel shuts down if the corresponding FAULTBz <i>n</i> pin is still asserted after 10µs. When the FAULTBz <i>n</i> pin subsequently deasserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. |  |
| b[1]   | Mfr_faultb10_response_chan5, | Channel 5 response.                                                                                                                                                                                                          |  |
|        | Mfr_faultb11_response_chan5  | 0: The channel continues operation without interruption.                                                                                                                                                                     |  |
|        |                              | 1: The channel shuts down if the corresponding FAULTBz <i>n</i> pin is still asserted after 10µs. When the FAULTBz <i>n</i> pin subsequently deasserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. |  |
| b[0]   | Mfr_faultb10_response_chan4, | Channel 4 response.                                                                                                                                                                                                          |  |
|        | Mfr_faultb11_response_chan4  | 0: The channel continues operation without interruption.                                                                                                                                                                     |  |
|        |                              | 1: The channel shuts down if the corresponding FAULTBz <i>n</i> pin is still asserted after 10µs. When the FAULTBz <i>n</i> pin subsequently deasserts, the channel turns back on, honoring TON_DELAY and TON_RISE settings. |  |



### MFR\_VINEN\_OV\_FAULT\_RESPONSE

This command register determines whether  $V_{OUT}$  over voltage faults from a given channel cause the  $V_{IN\_EN}$  pin to be forced off.

MFR\_VINEN\_OV\_FAULT\_RESPONSE Data Contents

| BIT(S) | SYMBOL                            | OPERATION                                           |
|--------|-----------------------------------|-----------------------------------------------------|
| b[7]   | Mfr_vinen_ov_fault_response_chan7 | Response to channel 7 VOUT_OV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN\_EN}$ via fast pull-down.        |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[6]   | Mfr_vinen_ov_fault_response_chan6 | Response to channel 6 VOUT_OV_FAULT.                |
|        |                                   | 1 = Disable V <sub>IN_EN</sub> via fast pull-down.  |
|        |                                   | 0 = Leave V <sub>IN_EN</sub> as-is.                 |
| b[5]   | Mfr_vinen_ov_fault_response_chan5 | Response to channel 5 VOUT_OV_FAULT.                |
|        |                                   | 1 = Disable V <sub>IN_EN</sub> via fast pull-down.  |
|        |                                   | 0 = Leave V <sub>IN_EN</sub> as-is.                 |
| b[4]   | Mfr_vinen_ov_fault_response_chan4 | Response to channel 4 VOUT_OV_FAULT.                |
|        |                                   | 1 = Disable V <sub>IN_EN</sub> via fast pull-down.  |
|        |                                   | 0 = Leave V <sub>IN_EN</sub> as-is.                 |
| b[3]   | Mfr_vinen_ov_fault_response_chan3 | Response to channel 3 VOUT_OV_FAULT.                |
|        |                                   | 1 = Disable V <sub>IN_EN</sub> via fast pull-down.  |
|        |                                   | 0 = Leave V <sub>IN_EN</sub> as-is.                 |
| b[2]   | Mfr_vinen_ov_fault_response_chan2 | Response to channel 2 VOUT_OV_FAULT.                |
|        |                                   | 1 = Disable V <sub>IN_EN</sub> via fast pull-down.  |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[1]   | Mfr_vinen_ov_fault_response_chan1 | Response to channel 1 VOUT_OV_FAULT.                |
|        |                                   | 1 = Disable V <sub>IN_EN</sub> via fast pull-down.  |
|        |                                   | 0 = Leave V <sub>IN_EN</sub> as-is.                 |
| b[0]   | Mfr_vinen_ov_fault_response_chan0 | Response to channel 0 VOUT_OV_FAULT.                |
|        |                                   | 1 = Disable V <sub>IN_EN</sub> via fast pull-down.  |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |



### MFR\_VINEN\_UV\_FAULT\_RESPONSE

This command register determines whether  $V_{OUT}$  under voltage faults from a given channel cause the  $V_{\rm IN\_EN}$  pin to be forced off.

MFR\_VINEN\_UV\_FAULT\_RESPONSE Data Contents

| BIT(S) | SYMBOL                            | OPERATION                                           |
|--------|-----------------------------------|-----------------------------------------------------|
| b[7]   | Mfr_vinen_uv_fault_response_chan7 | Response to channel 7 VOUT_UV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN}_{EN}$ via fast pull-down.       |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[6]   | Mfr_vinen_uv_fault_response_chan6 | Response to channel 6 VOUT_UV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN}$ _EN via fast pull-down.        |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[5]   | Mfr_vinen_uv_fault_response_chan5 | Response to channel 5 VOUT_UV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN}EN$ via fast pull-down.          |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[4]   | Mfr_vinen_uv_fault_response_chan4 | Response to channel 4 VOUT_UV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN}$ _EN via fast pull-down.        |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[3]   | Mfr_vinen_uv_fault_response_chan3 | Response to channel 3 VOUT_UV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN}$ _EN via fast pull-down.        |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[2]   | Mfr_vinen_uv_fault_response_chan2 | Response to channel 2 VOUT_UV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN}$ _EN via fast pull-down.        |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[1]   | Mfr_vinen_uv_fault_response_chan1 | Response to channel 1 VOUT_UV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN}$ _EN via fast pull-down.        |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |
| b[0]   | Mfr_vinen_uv_fault_response_chan0 | Response to channel 0 VOUT_UV_FAULT.                |
|        |                                   | 1 = Disable $V_{IN}$ _EN via fast pull-down.        |
|        |                                   | $0 = \text{Leave V}_{\text{IN}_{\text{EN}}}$ as-is. |



### MFR\_RETRY\_DELAY

This command determines the retry interval when the LTC2978 is in hiccup mode in response to a fault condition.

#### MFR\_RETRY\_DELAY Data Contents

| _       | _               |                                                               |
|---------|-----------------|---------------------------------------------------------------|
| BIT(S)  | SYMBOL          | OPERATION                                                     |
| b[15:0] | Mfr_retry_delay | The data uses the linear format:                              |
|         |                 | $T(Symbol) = Y \bullet 2^N$                                   |
|         |                 | Where N = b[15:11] is a 5-bit two's<br>complement integer and |
|         |                 | Y = b[10:0] is an 11-bit two's complement integer             |
|         |                 | This delay is counted using SHARE_CLK only.                   |
|         |                 | Delays are rounded to the nearest 200µs.                      |
|         |                 | Units: ms. Max delay is 13.1 sec.                             |
|         |                 |                                                               |

### MFR\_RESTART\_DELAY

This command determines how the CONTROL*n* pins are adjusted before use. The time the adjusted version of the CONTROL*n* pin is in the off polarity is stretched by this command to be at least Mfr\_restart\_delay ms. CONTROL*n* pin transitions whose OFF time exceeds Mfr\_restart\_delay are not affected by this command. A value of all zeros disables this feature.

#### MFR\_RESTART\_DELAY Data Contents

| BIT(S)  | SYMBOL            | OPERATION                                                  |
|---------|-------------------|------------------------------------------------------------|
| b[15:0] | Mfr_restart_delay | The data uses the linear format:                           |
|         |                   | $T(Symbol) = Y \bullet 2^N$                                |
|         |                   | Where N = b[15:11] is a 5-bit two's complement integer and |
|         |                   | Y = b[10:0] is an 11-bit two's complement integer          |
|         |                   | This delay is counted using SHARE_CLK only.                |
|         |                   | Delays are rounded to the nearest 200µs.                   |
|         |                   | Units: ms. Max delay is 13.1 sec.                          |

### MFR\_VOUT\_PEAK

This command returns the maximum ADC measured value of the channel's output voltage. This command is not supported for odd channels that are configured to measure current. This register is reset to zero when the LTC2978 emerges from power-on reset or when a CLEAR\_FAULTS command is executed.

#### MFR\_VOUT\_PEAK Data Contents

| BIT(S)  | SYMBOL              | OPERATION                                                                                                                                                                                    |
|---------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                     |                                                                                                                                                                                              |
| b[15:0] | Mfr_vout_peak[15:0] | The data uses the linear mode format as defined by VOUT_MODE:                                                                                                                                |
|         |                     | V(mfr_vout_peak) = $Y \cdot 2^N$ where $Y = b[15:0]$ is an unsigned integer and $N = Vout_mode_parameter$ is a 5-bit two's complement exponent that's hardwired to -13 decimal.<br>Units: V. |

### MFR\_VIN\_PEAK

This command returns the maximum ADC measured value of the input voltage. The contents of this register are reset to 'h7C00 when the LTC2978 emerges from power-on reset or when a CLEAR\_FAULTS command is executed.

#### MFR\_VIN\_PEAK Data Contents

| BIT(S)  | SYMBOL             | OPERATION                                                     |
|---------|--------------------|---------------------------------------------------------------|
| b[15:0] | Mfr_vin_peak[15:0] | The data uses the linear format:                              |
|         |                    | $V(Symbol) = Y \bullet 2^N$                                   |
|         |                    | where N = b[15:11] is a 5-bit two's<br>complement integer and |
|         |                    | Y = b[10:0] is an 11-bit two's<br>complement integer          |
|         |                    | Units: V                                                      |

#### MFR\_TEMPERATURE\_PEAK

This command returns the maximum ADC measured value of junction temperature in °C as determined by the LTC2978's internal temperature sensor. The contents



of this register are reset to 'h7C00 when the LTC2978 emerges from power-on reset or when a CLEAR\_FAULTS command is executed.

#### MFR\_TEMPERATURE\_PEAK Data Contents

| BIT(S)  | SYMBOL                     | OPERATION                                                     |
|---------|----------------------------|---------------------------------------------------------------|
| b[15:0] | Mfr_temperature_peak[15:0] | The data uses the linear format:                              |
|         |                            | $V(Symbol) = Y \bullet 2^N$                                   |
|         |                            | Where N = b[15:11] is a 5-bit<br>two's complement integer and |
|         |                            | Y = b[10:0] is an 11-bit two's<br>complement integer          |
|         |                            | Units: °C.                                                    |

#### MFR\_DAC

This command register returns the 10-bit value for the voltage-buffered current DAC. This register may be written when Mfr\_config\_dac\_mode is configured for either of the two manual DAC modes.

#### MFR\_DAC Data Contents

| BIT(S)   | SYMBOL             | OPERATION                                |
|----------|--------------------|------------------------------------------|
| b[15:10] | Reserved           | Read only, always returns 'h3F.          |
| b[9:0]   | Mfr_dac_direct_val | Voltage-buffered current DAC code value. |

### MFR\_POWERGOOD\_ASSERTION\_DELAY

This command register allows the user to program the delay from when the internal power good signal becomes valid until the power good output is asserted.

#### MFR\_POWERGOOD\_ASSERTION\_DELAY Data Contents

| BIT(S)  | SYMBOL                        | OPERATION                                                                                                              |
|---------|-------------------------------|------------------------------------------------------------------------------------------------------------------------|
| b[15:0] | Mfr_powergood_assertion_delay | The data uses the linear format:                                                                                       |
|         |                               | $T(Symbol) = Y \bullet 2^N$                                                                                            |
|         |                               | Where N = b[15:11] is a 5-bit<br>two's complement integer and<br>Y = b[10:0] is an 11-bit two's<br>complement integer. |
|         |                               | This delay is counted using<br>internal clock independent of<br>SHARE_CLK.                                             |
|         |                               | Delays are rounded to the nearest 200µs                                                                                |
|         |                               | Units: ms. Max delay is 13.1<br>sec.                                                                                   |

#### MFR\_WATCHDOG\_T\_FIRST and MFR\_WATCHDOG\_T

The MFR\_WATCHDOG\_T\_FIRST register allows the user to program the duration of the first watchdog timer interval following assertion of the POWER GOOD signal, assuming the POWER GOOD signal reflects the status of the watchdog timer. If assertion of POWER GOOD is not conditioned by the watchdog timer's status, then MFR\_WATCHDOG\_T\_FIRST applies to the first timing interval after the timer is enabled. Writing a value of Oms to the MFR\_WATCHDOG\_T\_FIRST register disables the watchdog timer.

The MFR\_WATCHDOG\_T register allows the user to program watchdog time intervals subsequent to the MFR\_WATCHDOG\_T\_FIRST timing interval. Writing a value of 0ms to the MFR\_WATCHDOG\_T register disables the watchdog timer. A non-zero write to MFR\_WATCH-DOG\_T will reset the watchdog timer.

## MFR\_WATCHDOG\_T\_POR and MFR\_WATCHDOG\_T Data Contents

| BIT(S)  | SYMBOL               | OPERATION                                                                                                                     |
|---------|----------------------|-------------------------------------------------------------------------------------------------------------------------------|
| b[15:0] | Mfr_watchdog_t_first | The data uses the linear format:                                                                                              |
| b[13.0] | Mfr watchdog t       | $T(Symbol) = Y \cdot 2^N$                                                                                                     |
|         | watchuoy_t           |                                                                                                                               |
|         |                      | Where N = b[15:11] is a 5-bit two's complement integer and                                                                    |
|         |                      | Y = b[10:0] is an 11-bit two's<br>complement integer                                                                          |
|         |                      | These timers operate on an internal clock independent of SHARE_CLK.                                                           |
|         |                      | Delays are rounded to the nearest 10µs for _t and 1ms for _t_first.                                                           |
|         |                      | Writing a zero value for Y to the<br>Mfr_watchdog_t or Mfr_watchdog_t_<br>first registers will disable the watchdog<br>timer. |
|         |                      | Units: ms. Max timeout is 0.6 sec for _t and 65 sec for _t_first                                                              |



### MFR\_PAGE\_FF\_MASK

The MFR\_PAGE\_FF\_MASK command is used to select which channels respond when the global page (FF) is in use. Note that the only commands that support PAGE = 'hFF are OPERATION and ON\_OFF\_CONFIG.

#### MFR\_PAGE\_FF\_MASK Data Contents

| BIT(S) | SYMBOL           | OPERATION                                               |
|--------|------------------|---------------------------------------------------------|
| b[7:0] | Mfr_page_ff_mask | Global page response enable, per channel                |
|        |                  | Each bit enables/disables the<br>corresponding channel: |
|        |                  | 0 = ignore global page accesses                         |
|        |                  | 1 = fully respond to global page accesses               |

### MFR\_PADS

The MFR\_PADS command provides read only access to slow frequency digital pads. The input values presented in bits[9:0] are before any deglitching logic.

#### MFR\_PADS\_PWRGD\_DRIVE Data Contents

| MFR_PADS_PWRGD_DRIVE Data Contents |                            |                                                                                                                                                |
|------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT(S)                             | SYMBOL                     | OPERATION                                                                                                                                      |
| b[15]                              | Mfr_pads_pwrgd_drive       | 0 = PWRGD pad is being driven<br>low by this chip                                                                                              |
|                                    |                            | 1 = PWRGD pad is not being<br>driven low by this chip                                                                                          |
| b[14]                              | Mfr_pads_alertb_drive      | 0 = ALERTB pad is being driven<br>low by this chip                                                                                             |
|                                    |                            | 1 = ALERTB pad is not being<br>driven low by this chip                                                                                         |
| b[13:10]                           | Mfr_pads_faultb_drive[3.0] | Bit[3] used for FAULTB00 pad,<br>bit[2] used for FAULTB01 pad,<br>bit[1] used for FAULTB10 pad,<br>bit[0] used for FAULTB11 pad<br>as follows: |
|                                    |                            | 0 = FAULTB pad is being driven<br>low by this chip                                                                                             |
|                                    |                            | 1 = FAULTB pad is not being<br>driven low by this chip                                                                                         |
| b[9:8]                             | Mfr_pads_asel1[1:0]        | 11: Logic high detected on ASEL1 input pad                                                                                                     |
|                                    |                            | 10: ASEL1 input pad is floating                                                                                                                |
|                                    |                            | 01: Reserved                                                                                                                                   |
|                                    |                            | 00: Logic low detected on ASEL1 input pad                                                                                                      |
| b[7:6]                             | Mfr_pads_asel0[1:0]        | 11: Logic high detected on ASEL0 input pad                                                                                                     |
|                                    |                            | 10: ASEL0 input pad is floating                                                                                                                |
|                                    |                            | 01: Reserved                                                                                                                                   |
|                                    |                            | 00: Logic low detected on ASEL0 input pad                                                                                                      |

| b[5]   | Mfr_pads_control1    | 1: Logic high detected on<br>CONTROL1 pad                                                                                                      |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                      | 0: Logic low detected on<br>CONTROL1 pad                                                                                                       |
| b[4]   | Mfr_pads_control0    | 1: Logic high detected on<br>CONTROLO pad                                                                                                      |
|        |                      | 0: Logic low detected on<br>CONTROL0 pad                                                                                                       |
| b[3:0] | Mfr_pads_faultb[3:0] | Bit[3] used for FAULTB00 pad,<br>bit[2] used for FAULTB01 pad,<br>bit[1] used for FAULTB10 pad,<br>bit[0] used for FAULTB11 pad<br>as follows: |
|        |                      | 1: Logic high detected on FAULTBz <i>n</i> pad                                                                                                 |
|        |                      | 0: Logic low detected on FAULTBz <i>n</i> pad                                                                                                  |

#### MFR\_I2C\_BASE\_ADDRESS

The MFR\_I2C\_BASE\_ADDRESS command determines the base value for the  $\ensuremath{\mathsf{I}}^2\ensuremath{\mathsf{C}}$  address byte.

#### MFR\_I2C\_BASE\_ADDRESS Data Contents

| BIT(S) | SYMBOL           | OPERATION                                                                         |
|--------|------------------|-----------------------------------------------------------------------------------|
| b[7]   | Reserved         | Read only, always returns 0.                                                      |
| b[6:0] | i2c_base_address | This 7-bit value determines the base value of the 7-bit I <sup>2</sup> C address. |

### MFR\_SPECIAL\_ID

This register contains the manufacturer ID for the LTC2978.

#### MFR\_SPECIAL\_ID Data Contents

| BIT(S)  | SYMBOL         | OPERATION                        |
|---------|----------------|----------------------------------|
| b[15:0] | Mfr_special_id | Read only, always returns 'h0121 |

### MFR\_SPECIAL\_LOT

These paged registers contain information that identifies the user configuration that was programmed at the factory.

#### MFR\_SPECIAL\_LOT Data Contents

| BIT(S) | SYMBOL          | OPERATION                                                                                                                                                   |
|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[7:0] | Mfr_special_lot | Contains the LTC default special lot<br>number. Contact the factory to request<br>a custom factory programmed user<br>configuration and special lot number. |





### MFR\_VOUT\_DISCHARGE\_THRESHOLD

This register contains the coefficient that multiplies VOUT\_COMMAND in order to determine the OFF threshold voltage for the associated output. If the output voltage has not decayed below MFR\_VOUT\_DISCHARGE\_THRESHOLD • VOUT\_COMMAND prior to the channel being commanded to enter/re-enter the ON state, bit [7] in the STATUS\_MFR\_SPECIFIC register will be set and the ALERTB pin will be asserted low. In addition, the channel will not enter the ON state until the output has decayed below its OFF threshold voltage.

Other channels can be held off if a particular output has failed to discharge by using the bidirectional FAULTzn pins (refer to the MFR\_FAULTBzn\_RESPONSE and MFR\_FAULT-Bzn\_PROPAGATE registers).

#### MFR\_VOUT\_DISCHARGE\_THRESHOLD Data Contents

| BIT(S)  | SYMBOL                           | OPERATION                                                                                                           |
|---------|----------------------------------|---------------------------------------------------------------------------------------------------------------------|
| b[15:0] | Mfr_vout_discharge_<br>threshold | The data uses the linear format: $k = Y \bullet 2^N$                                                                |
|         |                                  | Where N=b[15:11] is a 5-bit two's<br>complement integer and Y= b[10:0]<br>is an 11-bit two's complement<br>integer. |
| _       |                                  | Units: Dimensionless, this register contains a coefficient.                                                         |

#### MFR\_FAULT\_LOG\_STORE

This command allows the user to transfer data from the RAM buffer to EEPROM.

#### MFR\_FAULT\_LOG\_RESTORE

This command allows the user to transfer a copy of the fault-log data from the EEPROM to the RAM buffer. After a restore the RAM buffer is locked until a successful Mfr\_fault\_log read.

#### MFR\_FAULT\_LOG\_CLEAR

This command initializes the EEPROM block reserved for fault logging. Any previous fault log stored in EEPROM will be erased by this operation.

#### MFR\_FAULT\_LOG\_STATUS

Read only. This register is used to manage fault log events.

Mfr\_fault\_log\_status\_eeprom is set after a MFR\_FAULT\_ LOG\_STORE command or a faulted-off event triggers a transfer of the fault log from RAM to EEPROM. This bit is cleared by a MFR\_FAULT\_LOG\_CLEAR command.

Mfr\_fault\_log\_status\_ram is set after a MFR\_FAULT\_ LOG\_RESTORE to indicate that the data in the RAM has been restored from EEPROM and not yet read using a MFR\_FAULT\_LOG command. This bit is cleared by a MFR\_FAULT\_LOG command.

MFR\_FAULT\_LOG\_STATUS Data Contents

| BIT(S) | SYMBOL                      | OPERATION                                                               |  |
|--------|-----------------------------|-------------------------------------------------------------------------|--|
| b[1]   | Mfr_fault_log_status_ram    | Fault log RAM status:                                                   |  |
|        |                             | 0: The fault log RAM allows updates.                                    |  |
|        |                             | 1: The fault log RAM is locked<br>until the next Mfr_fault_log<br>read. |  |
| b[0]   | Mfr_fault_log_status_eeprom | Fault log EEPROM status:                                                |  |
|        |                             | 0: The transfer of the fault log<br>RAM to the EEPROM is enabled.       |  |
|        |                             | 1: The transfer of the fault<br>log RAM to the EEPROM is<br>inhibited.  |  |



### MFR\_FAULT\_LOG

Read only. This 2048-bit data block contains a copy of the RAM buffer fault log. The RAM buffer is continuously updated after each ADC conversion as long as Mfr fault log status ram is clear. With Mfr config fault log en=1and Mfr fault log status eeprom = 0, the RAM buffer is transferred to EEPROM whenever an LTC2978 fault causes a channel to latch off or a MFR FAULT LOG STORE command is received. Mfr\_fault\_log\_status eeprom is set high after the RAM buffer is transferred to EEPROM and not cleared until a Mfr fault log clear is received; even if the LTC2978 is reset or powered down. Fault log EEPROM transfers are not initiated as a result of Status mfr discharge, Status\_mfr\_fault1\_in or Status\_mfr\_fault0\_in events. During a Mfr fault log read, data is returned one byte at a time as defined by the following table. The fault log stores approximately 1 to 2 seconds of telemetry.

#### MFR\_FAULT\_LOG Data Block Contents

| DATA                 | BYTE | <b>BLOCK READ COMMAND</b>                              |
|----------------------|------|--------------------------------------------------------|
| Position_last[7:0]   | 0    | Position of fault log pointer when fault occurred.     |
| SharedTime[7:0]      | 1    | 41-bit share-clock counter                             |
| SharedTime[15:8]     | 2    | value when fault occurred.                             |
| SharedTime[23:16]    | 3    | Counter LSB is in 200µs<br>increments. This counter is |
| SharedTime[31:24]    | 4    | cleared at power-up or after                           |
| SharedTime[39:32]    | 5    | the LTC2978 is reset                                   |
| SharedTime[40]       | 6    | 7                                                      |
| Mfr_vout_peak0[7:0]  | 7    |                                                        |
| Mfr_vout_peak0[15:8] | 8    |                                                        |
| Mfr_vout_min0[7:0]   | 9    |                                                        |
| Mfr_vout_min0[15:8]  | 10   |                                                        |
| Mfr_vout_peak1[7:0]  | 11   |                                                        |
| Mfr_vout_peak1[15:8] | 12   |                                                        |
| Mfr_vout_min1[7:0]   | 13   |                                                        |
| Mfr_vout_min1[15:8]  | 14   |                                                        |
| Mfr_vin_peak[7:0]    | 15   |                                                        |
| Mfr_vin_peak[15:8]   | 16   |                                                        |
| Mfr_vin_min[7:0]     | 17   |                                                        |

#### MFR\_FAULT\_LOG Data Block Contents DATA BYTE **BLOCK READ COMMAND** Mfr\_vin\_min[15:8] 18 Mfr\_vout\_peak2[7:0] 19 Mfr\_vout\_peak2[15:8] 20 Mfr\_vout\_min2[7:0] 21 Mfr\_vout\_min2[15:8] 22 Mfr vout peak3[7:0] 23 Mfr\_vout\_peak3[15:8] 24 Mfr\_vout\_min3[7:0] 25 Mfr vout min3[15:8] 26 Mfr\_temp\_peak[7:0] 27 Mfr\_temp\_peak[15:8] 28 Mfr\_temp\_min[7:0] 29 Mfr temp min[15:8] 30 Mfr\_vout\_peak4[7:0] 31 Mfr\_vout\_peak4[15:8] 32 Mfr\_vout\_min4[7:0] 33 Mfr\_vout\_min4[15:8] 34 Mfr\_vout\_peak5[7:0] 35 Mfr\_vout\_peak5[15:8] 36 Mfr\_vout\_min5[7:0] 37 Mfr\_vout\_min5[15:8] 38 Mfr\_vout\_peak6[7:0] 39 Mfr\_vout\_peak6[15:8] 40 Mfr\_vout\_min6[7:0] 41 Mfr\_vout\_min6[15:8] 42 Mfr\_vout\_peak7[7:0] 43 Mfr\_vout\_peak7[15:8] 44 Mfr\_vout\_min7[7:0] 45 Mfr\_vout\_min7[15:8] 46 47 bytes for preamble Fault\_log [Position\_last] 47 Fault\_log [Position\_last-1] 48 Fault log [Position last-201] 247 248-255 Reserved Number of loops (248-47)/40 = 5



Data is logged into memory in the order shown in the following table.

When data is returned during a block read it is returned in reverse order based on the value of Position\_last[7:0]. Data byte Read\_vout0[7:0] is followed by Status\_mfr of page 7. Example: If Position\_last = 9 then the first data returned in byte position 47 of a block read is Read\_vin[15:8] followed by Read\_vin[7:0] followed by Status\_mfr of page 1.

| POSITION | DATA                     |
|----------|--------------------------|
| 0        | Read_vout0[7:0]          |
| 1        | Read_vout0[15:8]         |
| 2        | Status_vout0             |
| 3        | Status_mfr0              |
| 4        | Read_vout1[7:0]          |
| 5        | Read_vout1[15:8]         |
| 6        | Status_vout1             |
| 7        | Status_mfr1              |
| 8        | Read_vin[7:0]            |
| 9        | Read_vin[15:8]           |
| 10       | Status_vin               |
| 11       | Reserved                 |
| 12       | Read_vout2[7:0]          |
| 13       | Read_vout2[15:8]         |
| 14       | Status_vout2             |
| 15       | Status_mfr2              |
| 16       | Read_vout3[7:0]          |
| 17       | Read_vout3[15:8]         |
| 18       | Status_vout3             |
| 19       | Status_mfr3              |
| 20       | Read_temperature_1[7:0]  |
| 21       | Read_temperature_1[15:8] |
| 22       | Status_temp              |
| 23       | Reserved                 |
| 24       | Read_vout4[7:0]          |
| 25       | Read_vout4[15:8]         |
| 26       | Status_vout4             |
| 27       | Status_mfr4              |
| 28       | Read_vout5[7:0]          |
| 29       | Read_vout5[15:8]         |
| 30       | Status_vout5             |
| 31       | Status_mfr5              |

| POSITION | DATA             |
|----------|------------------|
| 32       | Read_vout6[7:0]  |
| 33       | Read_vout6[15:8] |
| 34       | Status_vout6     |
| 35       | Status_mfr6      |
| 36       | Read_vout7[7:0]  |
| 37       | Read_vout7[15:8] |
| 38       | Status_vout7     |
| 39       | Status_mfr7      |
|          | Total Bytes =40  |

#### MFR\_COMMON

This command returns status information for the shareclock pin (SCLK) and the write-protect pin (WP).

#### **MFR\_COMMON** Data Contents

| BIT(S)                        | SYMBOL                                                                    | OPERATION                                                           |
|-------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------|
| b[7:2]                        | Reserved                                                                  | Read only, always returns Os                                        |
| b[1] Mfr_common_<br>share_clk | Returns status of share-clock pin<br>1: Share-clock pin is being held low |                                                                     |
|                               |                                                                           | 0: Share-clock pin is active                                        |
| b[0]                          | Mfr_common_<br>write_protect                                              | Returns status of write-protect pin<br>1: Write-protect pin is high |
|                               |                                                                           | 0: Write-protect pin is low                                         |

#### MFR\_SPARE0

This 16-bit wide registers can be used to store miscellaneous information. The contents of these registers may be stored and recalled from EEPROM using the STORE\_USER\_ALL and RESTORE\_USER\_ALL commands, respectively.

#### MFR\_SPARE2

These 16-bit wide, paged registers can be used to store miscellaneous information. The contents of these registers may be stored and recalled from EEPROM using the STORE\_USER\_ALL and RESTORE\_USER\_ALL commands, respectively.



### MFR\_VOUT\_MIN

This command returns the minimum ADC measured value of the channel's output voltage. The contents of this register is reset to 'hFFFF when the LTC2978 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. When odd channels are configured to measure current, this command is not supported.

#### MFR\_VOUT\_MIN Data Contents

| BIT(S)  | SYMBOL       | OPERATION                                                                                                                                                           |
|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b[15:0] | Mfr_vout_min | The data uses the linear mode format as defined by VOUT_MODE:                                                                                                       |
|         |              | $V(mfr_vout_min) = Y \cdot 2^N$                                                                                                                                     |
|         |              | Where Y = b[15:0] is an unsigned<br>integer and N = Vout_mode_parameter<br>is a 5-bit two's complement exponent<br>that's hardwired to a value of $-13$<br>decimal. |
|         |              | Units: V.                                                                                                                                                           |

### MFR\_VIN\_MIN

This command returns the minimum ADC measured value of the input voltage. The contents of this register is reset to 'h7BFF when the LTC2978 emerges from power-on reset or when a CLEAR\_FAULTS command is executed. Updates are disabled when unit is off for insufficient input voltage.

#### MFR\_VIN\_MIN Data Contents

| BIT(S)  | SYMBOL      | OPERATION                                                  |  |
|---------|-------------|------------------------------------------------------------|--|
| b[15:0] | Mfr_vin_min | The data uses the linear format:                           |  |
|         |             | $V(mfr_vin_min) = Y \bullet 2^N$                           |  |
|         |             | Where N = b[15:11] is a 5-bit two's complement integer and |  |
|         |             | Y = b[10:0] is an 11-bit two's<br>complement integer       |  |
|         |             | Units: V.                                                  |  |

### MFR\_TEMPERATURE\_MIN

This command returns the minimum ADC measured value of junction temperature in °C as determined by the LTC2978's internal temperature sensor. The contents of this register is reset to 'h7BFF when the LTC2978 emerges from power-on reset or when a CLEAR\_FAULTS command is executed.

#### MFR\_TEMPERATURE\_MIN Data Contents

| BIT(S)  | SYMBOL              | OPERATION                                                  |
|---------|---------------------|------------------------------------------------------------|
| b[15:0] | Mfr_temperature_min | The data uses the linear format:                           |
|         |                     | $V(mfr_vin_min) = Y \bullet 2^N$                           |
|         |                     | Where N = b[15:11] is a 5-bit two's complement integer and |
|         |                     | Y = b[10:0] is an 11-bit two's<br>complement integer       |
|         |                     | Units: °C.                                                 |



### WATCHDOG

A non-zero write to the MFR\_WATCHDOG\_T register will reset the watchdog timer. Low-to-high transitions on the WDI pin also reset the watchdog timer. If the timer expires, ALERTB is asserted and the PWRGD output is optionally deasserted and then reasserted after MFR\_PWRGD\_AS-SERTION\_DELAY ms. Writing 0 to either the MFR\_WATCH-DOG\_T or MFR\_WATCHDOG\_T\_FIRST registers will disable the timer.

#### RESET

Holding the WDI pin low for more than  $t_{RESETB}$  will cause the LTC2978 to enter the power-on reset state. Following the subsequent rising-edge of the WDI pin, the LTC2978 will execute its power-on sequence per the user configuration stored in EEPROM.

#### WRITE-PROTECT PIN

The WP pin allows the user to write-protect the LTC2978's configuration registers. The WP pin is active high, and when asserted it overrides the WRITE\_PROTECT command register. All registers are write-protected by the WP pin except for PAGE, OPERATION, CLEAR\_FAULTS, MFR\_PAGE\_FF\_MASK and STORE\_USER\_ALL.

#### **OTHER OPERATIONS**

#### **Clock Sharing**

Multiple LTC2978s can synchronize their clocks in an application by connecting together the open-drain SHARE\_CLK input/outputs to a pull-up resistor as a wired AND. In this case the fastest clock will take over and synchronize all LTC2978s.

The LTC2978 can be configured to respond to the SHARE\_CLK pin being held low by disabling all channels after a brief de-glitch period. When the SHARE\_CLK pin is allowed to rise, the LTC2978 will respond by beginning a soft-start sequence.

The LTC2978 can be configured to hold SHARE\_CLK low when the unit is off for insufficient input voltage by writing b[3] = 1 "mfr\_config\_vin\_share\_enable" of the MFR\_CONFIG\_ALL register.



### LTC2978 Overview

The LTC2978 is a power management IC that is capable of sequencing, margining, trimming, OV/UV supervision, providing fault management, and voltage read back for eight DC/DC converters. Input voltage and temperature read back is also available. Odd numbered channels can be configured to read back sense resistor voltages. Multiple LTC2978s can be synchronized to operate in unison using the SHARE\_CLK, FAULTB and CONTROL pins. The LTC2978 utilizes a PMBus compliant interface and command set.

### Setting Command Register Values

The command register settings described herein are for the purpose of understanding and software development in a host processor. In actual practice, the LTC2978 can be completely configured for standalone operation with the LTC DC590B dongle and software GUI using intuitive menu driven objects.

### Command Units On or Off

Three control parameters determine how a particular channel is turned on and off. The CONTROL*n* pins, the OPERATION command and the value of the input voltage measured at the V<sub>IN\_SNS</sub> pin (V<sub>IN</sub>). In all cases, V<sub>IN</sub> must exceed V<sub>IN\_ON</sub> in order to enable a start. When V<sub>IN</sub> drops below V<sub>IN\_OFF</sub>, an immediate shutdown of all channels will result. Refer to the OPERATION section in the data sheet for a detailed description of the ON\_OFF\_CONFIG command.

Some examples of typical ON/OFF configurations are:

- 1. A DC/DC may be configured to turn on anytime  $V_{IN}$  exceeds  $V_{IN\_ON}.$
- 2. A DC/DC may be configured to turn on only when it receives an OPERATION command.
- 3. A DC/DC may be configured to turn on only via the CONTROL pin.
- 4. A DC/DC may be configured to turn on only when it receives an OPERATION command and the CONTROL pin is asserted.

### **On Sequencing**

The TON\_DELAY command sets the amount of time that a channel will wait following the start of an ON sequence before its  $V_{OUT\_ENn}$  pin will enable a DC/DC converter. Once the DC/DC converter has been enabled, the TON\_RISE command determines the amount of time the LTC2978 waits before the  $V_{DACPn}$  output is soft-connected and the DC/DC converter output is servoed to VOUT\_COMMAND volts. The TON\_MAX\_FAULT\_LIMIT command determines the amount of time after the DC/DC converter has been enabled that an undervoltage condition will be tolerated before a fault occurs. If a TON\_MAX\_FAULT occurs, the channel can be configured to disable the DC/DC converter and propagate the fault to other channels using the bidirectional FAULTB*zn* pins. Figure 11 shows a typical onsequence using the CONTROL pin.



Figure 11. Typical On Sequence Using Control Pin



### **ON State Operation**

Once a channel has reached the ON state, the OPERATION command can be used to command the DC/DC converter's output to margin high, margin low, or return to a nominal output voltage indicated by VOUT\_COMMAND. The user also has the option of configuring a channel to continuously trim the output of the DC/DC converter to the VOUT\_COMMAND voltage, or the channel's  $V_{DACPn}$  output can be placed in a high impedance state thus allowing the DC/DC converter output voltage to go to its nominal value,  $V_{DCn(NOM)}$ . Refer to the MFR\_CONFIG command for details on how to configure the output voltage servo.

### Off Sequencing

An off sequence is initiated using the CONTROL*n* pin or the OPERATION command. The TOFF\_DELAY command determines the amount of time that elapses from the beginning of the off sequence until each channel's  $V_{OUT\_EN}$  pin is pulled low thus disabling its DC/DC converter.

### V<sub>OUT</sub> Off Threshold Voltage

The MFR\_VOUT\_DISCHARGE\_THRESHOLD command register allows the user to specify the OFF threshold that the output voltage must decay below before the channel can enter/re-enter the ON state. The OFF threshold voltage is specified by multiplying MFR\_VOUT\_DIS-CHARGE\_THRESHOLD and VOUT\_COMMAND. In the event that an output voltage has not decayed below its OFF threshold before attempting to enter the ON state, the channel will continue to be held off, the appropriate bit is set in the STATUS\_MFR\_SPECIFIC register, and the ALERTB pin will be asserted low. When the output voltage has decayed below its OFF threshold, the channel can enter the ON state.

# Automatic Restart via MFR\_RESTART\_DELAY Command

If the CONTROL *n* pin is toggled quickly (>10 $\mu$ s deglitch), an automatic restart sequence can be triggered using the MFR\_RESTART\_DELAY command for the channels enabled by the CONTROL *n* pin (see Figure 12).

### **V<sub>OUT</sub> OV/UV** Faults

The high speed voltage supervisor OV and UV fault thresholds are configured using the VOUT OV FAULT LIMIT and VOUT UV FAULT LIMIT commands, respectively. The VOUT UV FAULT RESPONSE and VOUT UV FAULT RESPONSE commands determine the response to an OV/UV fault. Fault responses can range from disabling the DC/DC converter immediately, waiting to see if the fault condition persists for some interval before disabling the DC/DC converter, or allowing the DC/DC converter to continue operating in spite of the fault. If a DC/DC converter is disabled, the LTC2978 can be configured to retry or latch-off. The retry interval is specified using the MFR RETRY DELAY command. Latched faults are reset by toggling the CONTROL *n* pin, using the OPERATION command, or removing and reapplying the bias voltage (V<sub>IN SNS</sub> pin). All fault and warning conditions result in the ALERTB pin being asserted low and the corresponding bits being set in the status registers. The CLEAR FAULTS command resets the contents of the status registers and deasserts the ALERTB output.



Figure 12. Off Sequence with Automatic Restart

### V<sub>OUT</sub> OV/UV Warnings

OV and UV warning threshold voltages are processed by the LTC2978's ADC. These thresholds are set by the VOUT\_OV\_WARN\_LIMIT and VOUT\_UV\_WARN\_LIMIT commands. If a warning occurs, the corresponding bits are set in the status registers and the ALERTB output is asserted low. Note that a warning will never cause a VOUT\_EN*n* output to disable a DC/DC converter.

### Configuring the V<sub>IN EN</sub> Output

The V<sub>IN\_EN</sub> output may be used to disable the intermediate bus voltage in the event of an output OV or UV fault. Use the MFR\_VINEN\_OV\_FAULT\_RESPONSE and MFR\_VINEN\_UV\_FAULT\_RESPONSE registers to configure the V<sub>IN\_EN</sub> pin to assert low in response to VOUT\_OV/UV fault conditions. The V<sub>IN\_EN</sub> output will stop pulling low when the LTC2978 is commanded to re-enter the ON state following a faulted-off condition.

A charge-pumped 5 $\mu$ A pull-up to 12V is also available on the V<sub>IN\_EN</sub> output. Refer to the MFR\_CONFIG\_ALL register description in the OPERATION section for more information.

Figure 23 shows an application circuit where the  $V_{IN\_EN}$  output is used to trigger a SCR crowbar on the intermediate bus in order to protect the DC/DC converter's load from a catastrophic fault such as a stuck top gate.

#### **Multichannel Fault Management**

Multichannel fault management is handled using the bidirectional FAULTB*zn* pins. The "z" designates the fault zone which is either 0 or 1. There are two fault zones in the LTC2978. Each zone contains 4-channels. Figure 13 illustrates the connections between channels and the FAULTB*zn* pins.

- The MFR\_FAULTBz0\_PROPAGATE command acts like a programmable switch that allows faulted-off conditions from a particular channel (PAGE) to propagate to either FAULTBzn output in that channel's zone. The MFR\_FAULTBzn\_RESPONSE command controls similar switches on the inputs to each channel that allow any channel to shut down in response to any combination of the FAULTBzn pins within a zone. Channels responding to a FAULTBzn pin pulling low will attempt a new start sequence when the FAULTBzn pin in question is released by the faulted channel.
- To establish dependencies across fault zones, tie the fault pins together, e.g., FAULTB01 to FAULTB10. Any channel can depend on any other. To disable all channels in response to any channel faulting off, short all the FAULTB*zn* pins together, and set MFR\_FAULTB*zn*\_PROPAGATE = 'h01 and MFR\_FAULTB*zn*\_RESPONSE = 'h0F for all channels.
- A FAULTBz*n* pin can also be asserted low by an external driver in order to initiate an immediate off-sequence after a 10µs deglitch delay.



MFR FAULTBOO RESPONSE, PAGE = 0 MFR FAULTBOO PROPAGATE, PAGE = 0 ~~~ -0-0-CHANNEL 0 FAULTB00 MFR\_FAULTB01\_PROPAGATE, PAGE = 0 MFR\_FAULTB01\_RESPONSE, PAGE = 0 EVENT PROCESSOR PAGE = 000 -0~0-MFR\_FAULTB00\_RESPONSE, PAGE = 1 MFR\_FAULTB00\_PROPAGATE, PAGE = 1 ~~~ -0~0-CHANNEL 1 MFR\_FAULTB01\_RESPONSE, PAGE = 1 EVENT PROCESSOR MFR\_FAULTB01\_PROPAGATE, PAGE = 1 4 <u>~~</u> -0~0-PAGE = 1MFR\_FAULTB00\_RESPONSE, PAGE = 2 MFR\_FAULTB00\_PROPAGATE, PAGE = 2 FAULTB01 ~~~ ~~~~ CHANNEL 2 MFR\_FAULTB01\_RESPONSE, PAGE = 2 MFR\_FAULTB01\_PROPAGATE, PAGE = 2 EVENT PROCESSOR PAGE = 2 00 ō MFR\_FAULTB00\_RESPONSE, PAGE = 3 MFR\_FAULTB00\_PROPAGATE, PAGE = 3  $\sim$ <u>~</u>~ CHANNEL 3 MFR FAULTB01 RESPONSE, PAGE = 3 MFR\_FAULTB01\_PROPAGATE, PAGE = 3 EVENT PROCESSOR PAGE = 30 6 70NF 0 ZONE 0 ZONE 1 ZONE 1 MFR\_FAULTB10\_RESPONSE, PAGE = 4 MFR\_FAULTB10\_PROPAGATE, PAGE = 4 <u>~</u>~~ <u>~</u>~~ CHANNEL 4 FAULTB10 MFR\_FAULTB11\_RESPONSE, PAGE = 4 MFR\_FAULTB11\_PROPAGATE, PAGE = 4 EVENT PROCESSOR <u>~</u>~ PAGE = 400 MFR\_FAULTB10\_RESPONSE, PAGE = 5 MFR\_FAULTB10\_PROPAGATE, PAGE = 5 ~~~~ <u>~</u>~~ CHANNEL 5 MFR\_FAULTB11\_RESPONSE, PAGE = 5 MFR\_FAULTB11\_PROPAGATE, PAGE = 5 EVENT PROCESSOR PAGE = 5 <u>~</u>~~ <u>~</u>~~ MFR\_FAULTB10\_RESPONSE, PAGE = 6 MFR\_FAULTB10\_PROPAGATE, PAGE = 6 FAULTB11 ~~ -0~0 CHANNEL 6 MFR\_FAULTB11\_RESPONSE, PAGE = 6 MFR\_FAULTB11\_PROPAGATE, PAGE = 6 EVENT PROCESSOR PAGE = 6-0~0 MFR\_FAULTB10\_RESPONSE, PAGE = 7 MFR\_FAULTB10\_PROPAGATE, PAGE = 7 ~~ ~~~~ CHANNEL 7 MFR\_FAULTB11\_PROPAGATE, PAGE = 7 MFR\_FAULTB11\_RESPONSE, PAGE = 7 EVENT PROCESSOR 2978 F13 PAGE = 700 0

Figure 13. Channel Fault Management Block Diagram



#### Interconnect Between Multiple LTC2978s

Figure 14 shows how to interconnect the pins in a typical multi-LTC2978 array.

- All  $V_{IN\_SNS}$  lines should be tied together in a star type connection at the point where  $V_{IN}$  is to be sensed. This will minimize timing errors for the case where the ON\_OFF\_CONFIG is configured to start the LTC2978 based on  $V_{IN}$  and ignore the CONTROL*n* line and the OPERATION command. In multi-part applications that are sensitive to timing errors, it is recommended that the Vin\_share\_enable bit of the MFR\_CONFIG\_ALL register be set high in order to allow SHARE\_CLK to synchronize on/off sequencing in response to the  $V_{IN\_ON}$  and  $V_{IN\_OFF}$  thresholds.
- Connecting all  $V_{IN\_EN}$  lines together will allow an overvoltage (OV) fault on any DC/DC converter's output in the array to shut off a common input switch.

- ALERTB is typically one line in an array of PMBus converters. The LTC2978 allows a rich combination of faults and warnings to be propagated to the ALERTB pin.
- WDI/RESET can be used to put the LTC2978 in the power-on reset state. Pull WDI/RESET low for at least t<sub>RESETB</sub> to enter this state.
- The FAULTBz*n* lines can be connected together to create fault dependencies. Figure 14 shows a configuration where a fault on any FAULTBz*n* will pull all others low. This is useful for arrays where it is desired to abort a startup sequence in the event any channel does not come up (see Figure 15).
- PWRGD reflects the status of the outputs that are mapped to it by the MFR\_PWRGD\_EN command. Figure 14 shows all the PWRGD pins connected together, but any combination may be used.



Figure 14. Typical Connections Between Multiple LTC2978s



#### Trimming and Margining DC/DC Converters with External Feedback Resistors

Figure 16 shows a typical application circuit for trimming/margining a power supply with an external feedback network. The  $V_{\text{SENSEP0}}$  and  $V_{\text{SENSEM0}}$  differential inputs sense the load voltage directly, and a correction voltage

is developed between the V<sub>DACP0</sub> and V<sub>DACM0</sub> pins by the closed-loop servo algorithm. V<sub>DACM0</sub> is Kelvin connected to the point-of-load GND in order to minimize the effects of load induced grounding errors. The V<sub>DACP0</sub> output is connected to the DC/DC converter's feedback node through resistor R30.



Figure 15. Aborted On Sequence Due to Channel 1 Short



Figure 16. Application Circuit for DC/DC Converters with External Feedback Resistors



#### 4-Step Resistor Selection Procedure for DC/DC Converters with External Feedback Resistors

The following 4-step procedure should be used to calculate the resistor values required for the application circuit shown in Figure 16.

1. Assume values for feedback resistor R20 and the nominal DC/DC converter output voltage  $V_{DC0(NOM)},\,and\,$  solve for R10.

 $V_{DC0(NOM)}$  is the output voltage of the DC/DC converter when the LTC2978's  $V_{DACP0}$  pin is in a high impedance state. R10 is a function of R20,  $V_{DC0(NOM)}$ , the voltage at the feedback node ( $V_{FB}$ ) when the loop is in regulation, and the feedback node's input current ( $I_{FB}$ ).

$$R10 = \frac{R20 \bullet V_{FB0}}{V_{DC(NOM)} - I_{FB0} \bullet R20 - V_{FB}}$$
(1)

2. Solve for the value of R30 that yields the maximum required DC/DC converter output voltage  $V_{\text{DCO(MAX)}}$ .

When  $V_{DACP0}$  is at 0V, the output of the DC/DC converter is at its maximum voltage.

$$R30 \le \frac{R20 \bullet V_{FB}}{V_{DC(MAX)} - V_{DC(NOM)}}$$
(2)

3. Solve for the minimum value of  $V_{DACP0}$  that's needed to yield the minimum required DC/DC converter output voltage  $V_{DC0(MIN)}.$ 

The voltage-buffered current DAC has two full-scale settings, 1.33V ±3.7% and 2.7V ±3.7%. In order to select the appropriate full-scale setting, calculate the maximum required V<sub>DACOP</sub> output voltage:

$$V_{DACP0} > \left(V_{DC(NOM)} - V_{DC(MIN)}\right) \bullet \frac{R30}{R20} + V_{FB} \quad (3)$$

4. Recalculate the minimum, nominal, and maximum DC/DC converter output voltages and the resulting margining resolution.

$$V_{DC(NOM)} = V_{FB} \bullet 1 + \frac{R20}{R10} + I_{FB} \bullet R20$$
 (4)

$$V_{\text{DCO(MIN)}} = V_{\text{DCO(NOM)}} - \frac{\text{R20}}{\text{R30}} \bullet \left( V_{\text{DACPO(F/S)}} - V_{\text{FB}} \right)$$
(5)

$$V_{\text{DCO(MAX)}} = V_{\text{DC(NOM)}} + \frac{\text{R20}}{\text{R30}} \bullet V_{\text{FB}}$$
(6)

$$V_{\text{RES}} = \frac{\frac{\text{R20}}{\text{R30}} \bullet V_{\text{DACP0(F/S)}}}{1024} \text{V/DAC LSB}$$
(7)



# Trimming and Margining DC/DC Converters with a TRIM Pin

Figure 17 illustrates a typical application circuit for trimming/margining the output voltage of a DC/DC converter with a TRIM Pin. The LTC2978's  $V_{DACPn}$  pin connects to the TRIM pin through resistor R30, and the  $V_{DACM0}$  pin is connected to the converter's point-of-load ground.

DC/DC converters with a TRIM pin are typically margined high or low by connecting an external resistor between the TRIM pin and either the V<sub>SENSEP</sub> or V<sub>SENSEM</sub> pin. The relationships between these resistors and the  $\Delta$ % change in the output voltage of the DC/DC converter are typically expressed as:

$$R_{\text{TRIM}} = \frac{R_{\text{TRIM}} \bullet 50}{\Delta_{\text{DOWN}} \%} - R_{\text{TRIM}}$$
(8)

$$R_{\text{TRIM}_{UP}} = R_{\text{TRIM}} \cdot \left[ \frac{V_{\text{DC}} \cdot (100 + \Delta_{\text{UP}}\%)}{2 \cdot V_{\text{REF}} \cdot \Delta_{\text{UP}}\%} - \left(\frac{50}{\Delta_{\text{UP}}\%}\right) - 1 \right] \quad (9)$$

where  $R_{TRIM}$  is the resistance looking into the TRIM pin,  $V_{REF}$  is the TRIM pin's open-circuit output voltage and  $V_{DC}$  is the DC/DC converter's nominal output voltage.

 $\Delta_{UP}$ % and  $\Delta_{DOWN}$ % denote the percentage change in the converter's output voltage when margining up or down, respectively.

#### 2-Step Resistor and DAC Full-Scale Voltage Selection Procedure for DC/DC Converters with a TRIM Pin

The following 2-step procedure should be used to calculate the resistor value for R30 and the required full-scale DAC voltage (refer to Figure 17).

1. Solve for R30:

$$R30 \le R_{\text{TRIM}} \bullet \left(\frac{50 - \Delta_{\text{DOWN}}\%}{\Delta_{\text{DOWN}}\%}\right)$$
(10)

2. Calculate the maximum required output voltage for  $V_{\text{DACP0}}$ :

$$V_{\text{DACP0}} \ge \left(1 + \frac{\Delta_{\text{UP}}\%}{\Delta_{\text{DOWN}}\%}\right) \bullet V_{\text{REF}}$$
(11)



Figure 17. Application Circuit for DC/DC Converters with Trim Pin

### **Measuring Current**

Odd numbered ADC channels may be used to measure supply current. Set the ADC to high resolution mode to configure for current measuring and improve sensitivity. Note that no OV or UV faults or warnings are reported in this mode, but telemetry is available from the READ\_VOUT command using the 11-bit signed mantissa plus 5-bit signed exponent linear data format. Set the MFR\_CONFIG bit b[9] = 1 in order to enable high res mode. Note: Any channel configured for ADC high res mode should be permanently commanded off, i.e., OPERATION register = 'h00 (this is the factory default EEPROM value). The V<sub>OUT\_ENn</sub> will assert low in this mode and cannot be used to control a DC/DC. The V<sub>DACPn</sub> output is also unavailable.

A circuit for measuring current is shown in Figure 18. The balanced filter,  $R_{CM}$ ,  $C_{CM}$ , rejects common mode and

differential mode noise from the inductor of the switching DC/DC converter. The filter to the ADC is placed directly across the inductor or a sense resistor in series with the inductor. Note that the + input to the ADC must be limited to <6V above ground. Select R<sub>CM</sub> and C<sub>CM</sub> such that the corner frequency is ≤1/10 the DC/DC converter switching frequency and ≤1/10 of the internal 62.5kHz clock of the LTC2978's  $\Delta\Sigma$  ADC. This will assure that the DC value at the (+) input to the ADC will be equal to the output voltage with small ripple. Good values are R<sub>CM</sub> = 100 $\Omega$ , C<sub>CM</sub> ≥ 1µF. Keep R<sub>CM</sub> ≤ 100 $\Omega$  to minimize gain errors due to ADC input resistance.

Many switching regulator control ICs derive AC inductor current information from an RC network such as the one formed by R1, C1, R2 and C2. The proper placement of the balanced common mode filter for the ADC input is also shown in Figure 18.



Figure 18. DCR Current Sensing Circuits



#### **Antialiasing Filter Considerations**

Extremely noisy environments may require an antialiasing filter on the input to the LTC2978's ADC. The R-C circuit shown in Figure 19 is adequate for most situations. Keep

 $\begin{array}{l} R40 = R50 \leq 200 \Omega \ to \ minimize \ ADC \ gain \ errors, \ and \ select \\ a \ value \ for \ capacitors \ C10 \ and \ C20 \ that \ doesn't \ add \ too \\ much \ additional \ response \ time \ to \ the \ OV/UV \ supervisor, \\ e.g. \ \tau \cong 10 \mu s \ (R = 100 \Omega, \ C = 0.10 \mu F). \end{array}$ 



Figure 19. Antialiasing Filter on  $V_{\mbox{SENSE}}$  Lines



#### **Dongle Connections**

Figure 20 illustrates the application schematic for powering and programming one or more LTC2978's from the LTC PMBus controller in the absence of system power. Because of the controller's limited current sourcing capability, only the LTC2978's and the I<sup>2</sup>C pull-up resistors should be powered from the ORed 3.3V supply. In addition, any device sharing I<sup>2</sup>C bus connections with the LTC2978 should not have body diodes between the SDA/SCL pins and its  $V_{DD}$  node because this will interfere with bus communication in the absence of system power.



Figure 20. LTC Controller Connections for Powering and Communicating with the LTC2978



### PCB ASSEMBLY AND LAYOUT SUGGESTIONS

#### **Bypass Capacitor Placement**

The LTC2978 requires  $0.1\mu$ F bypass capacitors between the V<sub>DD33</sub> pins and GND, the V<sub>DD25</sub> pin and GND, and the REFP pin and REFM pin. If the chip is being powered from the V<sub>PWR</sub> input, then that pin should also be bypassed to GND by a  $0.1\mu$ F capacitor. In order to be effective, these capacitors should be made of high quality ceramic dielectric such as X5R or X7R and be placed as close to the chip as possible.

#### **Exposed Pad Stencil Design**

The LTC2978's package is thermally and electrically efficient. This is enabled by the exposed die attach pad on the under side of the package which must be soldered down to the PCB or mother board substrate. It is a good

practice to minimize the presence of voids within the exposed pad inter-connection. Total elimination of voids is difficult, but the design of the exposed pad stencil is key. Figure 21 shows a suggested screen print pattern. The proposed stencil design enables out-gassing of the solder paste during reflow as well as regulating the finished solder thickness.

#### **PC Board Layout**

Mechanical stress on a PC board and soldering-induced stress can cause the LTC2978's reference voltage and voltage drift to shift. A simple way to reduce these stressrelated shifts is to mount the IC near the short edge of the PC board, or in a corner. The board edge acts as a stress boundary, or a region where the flexure of the board is minimal.



2978 F11

Figure 21. Suggested Screen Pattern for Die Attach Pad

## TYPICAL APPLICATION



Figure 22. LTC2978 Application Circuit with 3.3V Chip Power



### PACKAGE DESCRIPTION



**UP Package** 

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE, IF PRESENT

4. EXPOSED PAD SHALL BE SOLDER PLATED

5. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

6. DRAWING NOT TO SCALE



## TYPICAL APPLICATION



Figure 23. LTC2978 Application Circuit with Crowbar Protection on Intermediate Bus

## **RELATED PARTS**

| PART NUMBER           | DESCRIPTION                                                                                                 | COMMENTS                                                                                                                                                                                    |
|-----------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LTC2970               | Dual I <sup>2</sup> C Power Supply Monitor and Margining Controller                                         | 14-Bit $\Delta\Sigma$ ADC with < ±0.5% TUE, Dual 8-Bit IDACs with 1x Voltage Buffers                                                                                                        |
| LTC4151               | High Voltage I <sup>2</sup> C Current and Voltage Monitor                                                   | 7V to 80V, 12-Bit Resolution                                                                                                                                                                |
| LTC4210-3             | Hot Swap™ Controller in 6-Lead SOT-23 Package                                                               | Adjustable Analog Current Limit with Circuit Breaker, Fast Response<br>Limits Peak Fault Current                                                                                            |
| LTC4412               | Low Loss PowerPath™ Controller in ThinSOT™                                                                  | Replaces Power Supply ORing Diodes, Minimal External Components,<br>Automatic Switching Between DC Sources, Simplifies Load Sharing with<br>Multiple Batteries, Low Quiescent Current: 11µA |
| LTM <sup>®</sup> 4601 | 8A, Low V <sub>IN</sub> DC/DC μModule <sup>®</sup> with PLL, Output Tracking and Margining                  | Complete Switch Mode Power Supply, 4.5V to 20V Input Voltage, 0.6V to 5V Output Voltage, PLL Frequency Synchronization, ±1.5% Regulation                                                    |
| LTM4608               | 8A, Low V <sub>IN</sub> DC/DC μModule with Tracking, Margining,<br>Multiphase and Frequency Synchronization | Complete Switch Mode Power Supply, 2.7V to 5.5V Input Voltage, 0.6V to 5V Output Voltage, Onboard Frequency Synchronization, ±1.5% Regulation                                               |

µModule is a registered trademark of Linear Technology Corporation. PowerPath, ThinSOT and Hot Swap are trademarks of Linear Technology Corporation.



