# LPC3220/30/40/50 16/32-bit ARM microcontrollers; hardware floating-point coprocessor, USB On-The-Go, and EMC memory interface Rev. 01 — 6 February 2009 **Preliminary data sheet** # 1. General description The LPC3220/30/40/50 embedded microcontrollers were designed for low power, high performance applications. NXP achieved their performance goals using a 90 nanometer process to implement an ARM926EJ-S CPU core with a vector floating point co-processor and a large set of standard peripherals including USB On-The-Go. The LPC3220/30/40/50 operates at CPU frequencies of up to 266 MHz. The NXP implementation uses a ARM926EJ-S CPU core with a Harvard architecture, 5-stage pipeline, and an integral Memory Management Unit (MMU). The MMU provides the virtual memory capabilities needed to support the multi-programming demands of modern operating systems. The ARM926EJ-S also has a hardware based set of DSP instruction extensions, which includes single cycle MAC operations, and hardware based native Jazelle Java Byte-code execution. The NXP implementation has a 32 kB instruction cache and a 32 kB data cache. For low power consumption, the LPC3220/30/40/50 takes advantage of NXP's advanced technology development to optimize intrinsic power and uses software controlled architectural enhancements to optimize application based power management. The LPC3220/30/40/50 also includes 256 kB of on-chip static RAM, a NAND flash interface, an Ethernet MAC, an LCD controller that supports STN and TFT panels, and an external bus interface that supports SDR and DDR SDRAM as well as static devices. In addition, the LPC3220/30/40/50 includes a USB 2.0 full-speed interface, seven UARTs, two I²C-bus interfaces, two SPI/SSP ports, two I²S-bus interfaces, two single output PWMs, a motor control PWM, six general purpose timers with capture inputs and compare outputs, a Secure Digital (SD) interface, and a 10-bit Analog-to-Digital Converter (ADC) with a touch screen sense option. # 2. Features - ARM926EJS processor, running at CPU clock speeds up to 266 MHz - Vector Floating Point (VFP) coprocessor. - 32 kB instruction cache and a 32 kB data cache. - Up to 256 kB of Internal SRAM (IRAM). - Selectable boot-up from various external devices: NAND flash, SPI memory, USB, UART, or static memory. - Multi-layer AHB system that provides a separate bus for each AHB master, including both an instruction and data bus for the CPU, two data busses for the DMA controller, and another bus for the USB controller, one for the LCD, and a final one for the Ethernet MAC. There are no arbitration delays in the system unless two masters attempt to access the same slave at the same time. - External memory controller for DDR and SDR SDRAM as well as for static devices. - Two NAND flash controllers: One for single-level NAND flash devices and the other for multi-level NAND flash devices. - Master Interrupt Controller (MIC) and two Slave Interrupt Controllers (SIC), supporting 74 interrupt sources. - Eight channel General Purpose DMA (GPDMA) controller on the AHB that can be used with the SD card port, the high-speed UARTs, I<sup>2</sup>S-bus interfaces, and SPI interfaces, as well as memory-to-memory transfers. - Serial interfaces: - ◆ 10/100 Ethernet MAC with dedicated DMA Controller. - USB interface supporting either device, host (OHCI compliant), or On-The-Go (OTG) with an integral DMA controller and dedicated PLL to generate the required 48 MHz USB clock. - Four standard UARTs with fractional baud rate generation and 64 byte FIFOs. One of the standard UART's supports IrDA. - ◆ Three additional high-speed UARTs intended for on-board communications that support baud rates up to 921 600 when using a 13 MHz main oscillator. All high-speed UARTs provide 64 byte FIFOs. - ◆ Two SPI controllers. - Two SSP controllers. - ◆ Two I<sup>2</sup>C-bus interfaces with standard open-drain pins. The I<sup>2</sup>C-bus interfaces support single master, slave, and multi-master I<sup>2</sup>C-bus configurations. - ◆ Two I<sup>2</sup>S-bus interfaces, each with separate input and output channels. Each channel can be operated independently on three pins, or both input and output channels can be used with only four pins and a shared clock. #### Additional peripherals: - ◆ LCD controller supporting both STN and TFT panels, with dedicated DMA controller. Programmable display resolution up to 1024 × 768. - ◆ Secure Digital (SD) memory card interface, which conforms to the SD Memory Card Specification Version 1.01. - General Purpose (GP) input, output, and I/O pins. Includes 12 GP input pins, 24 GP output pins, and 51 GP I/O pins. - ◆ 10 bit, 400 kHz Analog-to-Digital Converter (ADC) with input multiplexing from three pins. Optionally, the ADC can operate as a touch screen controller. - Real-Time Clock (RTC) with separate power pin and dedicated 32 kHz oscillator. NXP implemented the RTC in an independent on-chip power domain so it can remain active while the rest of the chip is not powered. The RTC also includes a 32 byte scratch pad memory. - 32-bit general purpose high-speed timer with a 16-bit pre-scaler. This timer includes one external capture input pin and a capture connection to the RTC clock. Interrupts may be generated using three match registers. - Six enhanced timer/counters which are architecturally identical except for the peripheral base address. Two capture inputs and two match outputs are pinned out to four timers. Timer 1 brings out a third match output, timers 2 and 3 bring out all four match outputs, timer 4 has one match output, and timer 5 has no inputs or outputs. - 32-bit millisecond timer driven from the RTC clock. This timer can generate interrupts using two match registers. - WatchDog timer clocked by the peripheral clock. - Two single-output PWM blocks. - Motor control PWM - ◆ Keyboard scanner function allows automatic scanning of an up to 8 × 8 key matrix. - Up to 18 external interrupts. - Standard ARM test/debug interface for compatibility with existing tools. - Emulation Trace Buffer (ETB) with 2048 × 24 bit RAM allows trace via JTAG. - Stop mode saves power while allowing many peripheral functions to restart CPU activity. - On-chip crystal oscillator. - An on-chip PLL allows CPU operation up to the maximum CPU rate without the requirement for a high frequency crystal. Another PLL allows operation from the 32 kHz RTC clock rather than the external crystal. - Boundary scan for simplified board testing. - 296 pin TFBGA package with a $15 \times 15 \times 0.7$ mm body. # 3. Applications - Consumer - Medical - Industrial - Network control # 4. Ordering information Table 1. Ordering information | Type number[1] | Package | Package | | | | | | | |----------------|----------|------------------------------------------------------------|-----------|--|--|--|--|--| | | Name | Description | Version | | | | | | | LPC3220FET296 | TFBGA296 | plastic thin fine-pitch ball grid array package; 296 balls | SOT1048-1 | | | | | | | LPC3230FET296 | TFBGA296 | plastic thin fine-pitch ball grid array package; 296 balls | SOT1048-1 | | | | | | | LPC3240FET296 | TFBGA296 | plastic thin fine-pitch ball grid array package; 296 balls | SOT1048-1 | | | | | | | LPC3250FET296 | TFBGA296 | plastic thin fine-pitch ball grid array package; 296 balls | SOT1048-1 | | | | | | <sup>[1]</sup> $F = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ temperature range. # 4.1 Ordering options Table 2. Part options | Type number | SRAM (kB) | 10/100 Ethernet | LCD controller | Temperature range (°C) | Package | |---------------|-----------|-----------------|----------------|------------------------|----------| | LPC3220FET296 | 128 | 0 | 0 | -40 to +85 | TFBGA296 | | LPC3230FET296 | 256 | 0 | 1 | -40 to +85 | TFBGA296 | | LPC3240FET296 | 256 | 1 | 0 | -40 to +85 | TFBGA296 | | LPC3250FET296 | 256 | 1 | 1 | -40 to +85 | TFBGA296 | LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. # 5. Block diagram #### **Pinning information** 6. # 6.1 Pinning Pin allocation table (TFBGA296) Table 3. | Pin | Symbol | Pin | Symbol | Pin | Symbol | |-----|-----------------------------------------|-----|------------------------|-----|----------------------------| | Row | A | | | | | | | | | | АЗ | I2C2_SCL | | A4 | I2S1TX_CLK/MAT3[0] | A5 | I2C1_SCL | A6 | MS_BS/MAT2[1] | | Α7 | MS_DIO1/MAT0[1] | A8 | MS_DIO0/MAT0[0] | A9 | SPI2_DATIO/MOSI1/LCDVD[20] | | A10 | SPI2_DATIN/MISO1/LCDVD[21]/<br>GPI_27 | A11 | GPIO_1 | A12 | GPIO_0 | | A13 | GPO_21/U4_TX/LCDVD[3] | A14 | GPO_15/MCOA1/LCDFP | A15 | GPO_7/LCDVD[2] | | A16 | GPO_6/LCDVD[18] | | | | | | Row | В | | | | | | | | B2 | GPO_20 | В3 | GPO_5 | | B4 | I2S1TX_WS/CAP3[0] | B5 | P0[0]/I2S1RX_CLK | B6 | I2C1_SDA | | B7 | MS_SCLK/MAT2[0] | B8 | MS_DIO2/MAT0[2] | B9 | SPI1_DATIO/MOSI0/MCI2 | | B10 | SPI2_CLK/SCK1/LCDVD[23] | B11 | GPIO_4/SSEL1/LCDVD[22] | B12 | GPO_12/MCOA2/LCDLE | | B13 | GPO_13/MCOB1/LCDDCLK | B14 | GPO_2/MAT1[0]/LCDVD[0] | B15 | GPI_19/U4_RX | | B16 | GPI_8/KEY_COL6/<br>SPI2_BUSY/ENET_RX_DV | B17 | n.c. | | | | Row | С | | | | | | C1 | FLASH_RD | C2 | GPO_19 | C3 | GPO_0/TST_CLK1 | | C4 | USB_ATX_INT | C5 | USB_SE0_ VM/U5_TX | C6 | TST_CLK2 | | C7 | GPI_6/HSTIM_CAP/<br>ENET_RXD2 | C8 | MS_DIO3/MAT0[3] | C9 | SPI1_CLK/SCK0 | LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. Table 3. Pin allocation table (TFBGA296) | | o. Thrunocation table (11 Be | | <u></u> | | | |-----|---------------------------------------|-----|------------------------------------|-----|----------------------------| | | Symbol | | Symbol | | Symbol | | C10 | SPI1_DATIN/MISO0/GPI_25/<br>MCI1 | C11 | GPIO_3/KEY_ROW7/<br>ENET_MDIO | C12 | GPO_9/LCDVD[9] | | C13 | GPO_8/LCDVD[8] | C14 | GPI_2/CAP2[0]/<br>ENET_RXD3 | C15 | GPI_1/SERVICE | | C16 | GPI_0/I2S1RX_SDA | C17 | KEY_ROW4/ENET_TXD0 | C18 | KEY_ROW5/ENET_TXD1 | | Row | D | | | | | | D1 | FLASH_RDY | D2 | FLASH_ALE | D3 | GPO_14 | | D4 | GPO_1 | D5 | USB_DAT_VP/U5_RX | D6 | USB_OE_TP | | D7 | P0[1]/I2S1RX_WS | D8 | GPO_4 | D9 | GPIO_2/KEY_ROW6/ENET_MDC | | D10 | GPO_16/MCOB0/LCDENAB/<br>LCDM | D11 | GPO_18/MCOA0/LCDLP | D12 | GPO_3/LCDVD[1] | | D13 | GPI_7/CAP4[0]/MCABORT | D14 | PWM_OUT1/LCDVD[16] | D15 | PWM_OUT2/INTSTAT/LCDVD[19] | | D16 | KEY_ROW3/ENET_TX_EN | D17 | KEY_COL2/ENET_RX_ER | D18 | KEY_COL3/ENET_CRS | | Row | Е | | | | | | E1 | FLASH_IO[3] | E2 | FLASH_IO[7] | E3 | FLASH_CE | | E4 | I2C2_SDA | E5 | USB_I2C_SCL | E6 | USB_I2C_SDA | | E7 | I2S1TX_SDA/MAT3[1] | E8 | GPO_11 | E9 | GPIO_5/SSEL0/MCI0 | | E10 | GPO_22/U7_HRTS/LCDVD[14] | E11 | GPO_10/MCOB2/LCDPWR | E12 | GPI_9/KEY_COL7/ENET_COL | | E13 | GPI_4/SPI1_BUSY | E14 | KEY_ROW1/ENET_TXD2 | E15 | KEY_ROW0/ENET_TX_ER | | E16 | KEY_COL1/ENET_RX_CLK/<br>ENET_REF_CLK | E17 | U7_RX/CAP0[0]/LCDVD[10]/<br>GPI_23 | E18 | U7_TX/MAT1[1]/LCDVD[11] | | Row | F | | | | | | F1 | FLASH_IO[2] | F2 | FLASH_WR | F3 | FLASH_CLE | | F4 | GPI_3 | F5 | VSS_IOC | F6 | VSS_IOB | | F7 | VDD_IOC | F8 | VDD_IOB | F9 | VDD_IOD | | F10 | VSS_IOD | F11 | VSS_IOD | F12 | VSS_IOD | | F13 | VDD_IOD | F14 | KEY_ROW2/ENET_TXD3 | F15 | KEY_COL0/ENET_TX_CLK | | F16 | KEY_COL5/ENET_RXD1 | F17 | U6_IRRX/GPI_21 | F18 | U5_RX/GPI_20 | | Row | G | | | | | | G1 | EMC_DYCS1 | G2 | FLASH_IO[5] | G3 | FLASH_IO[6] | | G4 | RESOUT | G5 | VSS_IOC | G6 | VDD_IOC | | G7 | VDD_CORE | G8 | VSS_CORE | G9 | VDD_CORE | | G10 | VSS_CORE | G11 | VDD_CORE | G12 | VSS_CORE | | G13 | U7_HCTS/CAP0[1]/<br>LCDCLKIN/GPI_22 | G14 | DBGEN | G15 | KEY_COL4/ENET_RXD0 | | G16 | U6_IRTX | G17 | SYSCLKEN/LCDVD[15] | G18 | JTAG_TMS | | Row | Н | | | | | | H1 | EMC_OE | H2 | FLASH_IO[0] | НЗ | FLASH_IO[1] | | H4 | FLASH_IO[4] | H5 | VSS_IOC | H6 | VDD_IOC | | H7 | VSS_CORE | | | | | | | | | | H12 | VSS_IOD | | H13 | VDD_IOA | H14 | JTAG_TCK | H15 | U5_TX | Table 3. Pin allocation table (TFBGA296) | Idolo | 5. I III allocation table (11 BC | 7 (200) | | | | |--------|----------------------------------|---------|--------------------------------|-----|---------------------------| | Pin | Symbol | Pin | Symbol | Pin | Symbol | | H16 | HIGHCORE/LCDVD[17] | H17 | JTAG_NTRST | H18 | JTAG_RTCK | | Row | J | | | | | | J1 | EMC_A[20]/P1[20] | J2 | EMC_A[21]/P1[21] | J3 | EMC_A[22]/P1[22] | | J4 | EMC_A[23]/P1[23] | J5 | VDD_IOC | J6 | VDD_EMC | | J7 | VDD_CORE | | | | | | | | | | J12 | VDD_CORE | | J13 | VDD_IOA | J14 | U3_RX/GPI_18 | J15 | JTAG_TDO | | J16 | JTAG_TDI | J17 | U3_TX | J18 | U2_HCTS/U3_CTS/GPI_16 | | Row | K | | | | | | K1 | EMC_A[19]/P1[19] | K2 | EMC_A[18]/P1[18] | K3 | EMC_A[16]/P1[16] | | K4 | EMC_A[17]/P1[17] | K5 | VSS_EMC | K6 | VDD_EMC | | K7 | VDD_EMC | | | | | | | | | | K12 | VSS_CORE | | K13 | VSS_IOA | K14 | VDD_RTC | | U1_RX/CAP1[0]/GPI_15 | | K16 | U1_TX | K17 | U2_TX/U3_DTR | | U2_RX/U3_DSR/GPI_17 | | Row | L | | | | | | L1 | EMC_A[15]/P1[15] | L2 | EMC_CKE1 | L3 | EMC_A[0]/P1[0] | | L4 | EMC_A[1]/P1[1] | L5 | VSS_EMC | L6 | VDD_EMC | | L7 | VSS_CORE | | | | | | | | | | L12 | VDD_COREFXD | | L13 | VDD_RTCCORE | L14 | VSS_RTCCORE | L15 | P0[4]/I2S0RX_WS/LCDVD[6] | | L16 | P0[5]/I2S0TX_SDA/LCDVD[7] | L17 | P0[6]/I2S0TX_CLK/<br>LCDVD[12] | L18 | P0[7]/I2S0TX_WS/LCDVD[13] | | Row | M | | | | | | M1 | EMC_A[2]/P1[2] | M2 | EMC_A[3]/P1[3] | МЗ | EMC_A[4]/P1[4] | | M4 | EMC_A[8]/P1[8] | M5 | VSS_EMC | M6 | VDD_EMC | | M7 | VDD_CORE | M8 | VDD_EMC | M9 | VSS_CORE | | M10 | VSS_CORE | M11 | | M12 | VSS_CORE | | | VDD_COREFXD | M14 | RESET | | ONSW | | | GPO_23/U2_HRTS/U3_RTS | M17 | P0[2]/I2S0RX_SDA/<br>LCDVD[4] | | P0[3]/I2S0RX_CLK/LCDVD[5] | | Row | N | | | | | | N1 | EMC_A[5]/P1[5] | N2 | EMC_A[6]/P1[6] | N3 | EMC_A[7/P1[7] | | N4 | EMC_A[12]/P1[12] | N5 | VSS_EMC | N6 | VSS_EMC | | N7 | VDD_EMC | N8 | VDD_EMC | N9 | VDD_EMC | | N10 | VDD_EMC | N11 | VDD_EMC | | VDD_AD | | | VDD_AD | N14 | | | VDD_RTCOSC | | N16 | GPI_5/U3_DCD | N17 | | | GPO_17 | | Row | | | = *** *= * ** | | - <del>-</del> | | P1 | EMC_A[9]/P1[9] | P2 | EMC_A[10]/P1[10] | P3 | EMC_A[11]/P1[11] | | <br>Р4 | EMC_DQM[1] | P5 | EMC_DQM[3] | P6 | VSS_EMC | | • | o_5 a[1] | | 0_5 &[0] | | . 55_25 | Table 3. Pin allocation table (TFBGA296) | Table | 3. Pin allocation table (TPBG | A296) | 1 | | | |-------|-------------------------------|-------|--------------------|-----|--------------------| | Pin | Symbol | Pin | Symbol | Pin | Symbol | | P7 | VSS_EMC | P8 | VSS_EMC | P9 | VSS_EMC | | P10 | VSS_EMC | P11 | VSS_EMC | P12 | EMC_BLS[3] | | P13 | VSS_AD | P14 | VSS_OSC | P15 | VDD_PLLUSB | | P16 | RTCX_IN | P17 | RTCX_OUT | P18 | VSS_RTCOSC | | Row | R | | | | | | R1 | EMC_A[13]/P1[13] | R2 | EMC_A[14]/P1[14] | R3 | EMC_DQM[0] | | R4 | EMC_WR | R5 | EMC_CAS | R6 | EMC_DYCS0 | | R7 | EMC_D[1] | R8 | EMC_D[7] | R9 | EMC_D[17]/EMC_DQS1 | | R10 | EMC_D[24]/P2[5] | R11 | EMC_CS1 | R12 | EMC_BLS[2] | | R13 | TS_XP | R14 | PLL397_LOOP | R15 | SYSX_OUT | | R16 | VSS_PLLUSB | R17 | VDD_PLLHCLK | R18 | VSS_PLLHCLK | | Row | Т | | | | | | T1 | EMC_DQM[2] | T2 | EMC_RAS | Т3 | EMC_CLK | | T4 | EMC_CLKIN | T5 | EMC_D[2] | T6 | EMC_D[6] | | T7 | EMC_D[11] | T8 | EMC_D[14] | T9 | EMC_D[20]/P2[1] | | T10 | EMC_D[23]/P2[4] | T11 | EMC_D[27]/P2[8] | T12 | EMC_CS2 | | T13 | EMC_BLS[1] | T14 | ADIN1/TS_YM | T15 | VSS_PLL397 | | T16 | VDD_PLL397 | T17 | SYSX_IN | T18 | VDD_OSC | | Row | U | | | | | | | | U2 | n.c. | U3 | EMC_CKE0 | | U4 | EMC_D[0] | U5 | EMC_D[3] | U6 | EMC_D[9] | | U7 | EMC_D[12] | U8 | EMC_D[15] | U9 | EMC_D[19]/P2[0] | | U10 | EMC_D[22]/P2[3] | U11 | EMC_D[26]/P2[7] | U12 | EMC_D[30]/P2[11] | | U13 | EMC_CS0 | U14 | EMC_BLS[0] | U15 | ADINO/TS_XM | | U16 | TS_YP | U17 | n.c. | | | | Row | V | | | | | | | | | | V3 | EMC_D[4] | | V4 | EMC_D[5] | V5 | EMC_D[8] | V6 | EMC_D[10] | | V7 | EMC_D[13] | V8 | EMC_D[16]/EMC_DQS0 | V9 | EMC_D[18]/EMC_CLK | | V10 | EMC_D[21]/P2[2] | V11 | EMC_D[25]/P2[6] | V12 | EMC_D[28]/P2[9] | | V13 | EMC_D[29]/P2[10] | V14 | EMC_D[31]/P2[12] | V15 | EMC_CS3 | | V16 | ADIN2/TS_AUX_IN | | | | | | | | | | | | # 6.2 Pin description Table 4. Pin description | Symbol | Pin | Power supply domain | Туре | Description | |-----------------|-----|---------------------|-----------|-------------------------------------| | ADIN0/TS_XM | U15 | VDD_AD | analog in | ADC input 0/touch screen X minus | | ADIN1/TS_YM | T14 | VDD_AD | analog in | ADC input 0/touch screen Y minus | | ADIN2/TS_AUX_IN | V16 | VDD_AD | analog in | ADC input 2/ touch screen AUX input | Table 4. Pin description ...continued | Symbol | Pin | Power supply domain | Туре | Description | |------------------|-----|---------------------|-------|-------------------------------------------------------------| | DBGEN | G14 | VDD_IOD | I: PD | Device test input (JTAG select = LOW; boundary scan = HIGH) | | EMC_A[0]/P1[0] | L3 | VDD_EMC | I/O | EMC address bit 0 | | | | | I/O | Port 1 GPIO bit 0 | | EMC_A[1]/P1[1] | L4 | VDD_EMC | I/O | EMC address bit 1 | | | | | I/O | Port 1 GPIO bit 1 | | EMC_A[2]/P1[2] | M1 | VDD_EMC | I/O | EMC address bit 2 | | | | | I/O | Port 1 GPIO bit 2 | | EMC_A[3]/P1[3] | M2 | VDD_EMC | I/O | EMC address bit 3 | | | | | I/O | Port 1 GPIO bit 3 | | EMC_A[4]/P1[4] | М3 | VDD_EMC | I/O | EMC address bit 4 | | | | | I/O | Port 1 GPIO bit 4 | | EMC_A[5]/P1[5] | N1 | VDD_EMC | I/O | EMC address bit 5 | | | | | I/O | Port 1 GPIO bit 5 | | EMC_A[6]/P1[6] | N2 | VDD_EMC | I/O | EMC address bit 6 | | | | | I/O | Port 1 GPIO bit 6 | | EMC_A[7/P1[7] | N3 | VDD_EMC | I/O | EMC address bit 7 | | | | | I/O | Port 1 GPIO bit 7 | | EMC_A[8]/P1[8] | M4 | VDD_EMC | I/O | EMC address bit 8 | | | | | I/O | Port 1 GPIO bit 8 | | EMC_A[9]/P1[9] | P1 | VDD_EMC | I/O | EMC address bit 9 | | | | | I/O | Port 1 GPIO bit 9 | | EMC_A[10]/P1[10] | P2 | VDD_EMC | I/O | EMC address bit 10 | | | | | I/O | Port 1 GPIO bit 10 | | EMC_A[11]/P1[11] | P3 | VDD_EMC | I/O | EMC address bit 11 | | | | | I/O | Port 1 GPIO bit 11 | | EMC_A[12]/P1[12] | N4 | VDD_EMC | I/O | EMC address bit 12 | | | | | I/O | Port 1 GPIO bit 12 | | EMC_A[13]/P1[13] | R1 | VDD_EMC | I/O | EMC address bit 13 | | | | | I/O | Port 1 GPIO bit 13 | | EMC_A[14]/P1[14] | R2 | VDD_EMC | I/O | EMC address bit 14 | | | | | I/O | Port 1 GPIO bit 14 | | EMC_A[15]/P1[15] | L1 | VDD_EMC | I/O | EMC address bit 15 | | | | | I/O | Port 1 GPIO bit 15 | | EMC_A[16]/P1[16] | K3 | VDD_EMC | I/O | EMC address bit 16 | | | | | I/O | Port 1 GPIO bit 16 | | EMC_A[17]/P1[17] | K4 | VDD_EMC | I/O | EMC address bit 17 | | | | | I/O | Port 1 GPIO bit 17 | | EMC_A[18]/P1[18] | K2 | VDD_EMC | I/O | EMC address bit 18 | | | | | I/O | Port 1 GPIO bit 18 | Table 4. Pin description ...continued | I/O | Symbol | Pin | Power supply domain | Туре | Description | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|---------------------|---------|---------------------------------------------| | MC_A[20]P1[20] J1 | EMC_A[19]/P1[19] | K1 | VDD_EMC | I/O | EMC address bit 19 | | | | | | I/O | Port 1 GPIO bit 19 | | MC_A[21]/P1[21] J2 | EMC_A[20]/P1[20] | J1 | VDD_EMC | I/O | EMC address bit 20 | | I/O Port 1 GPIO bit 21 | | | | I/O | Port 1 GPIO bit 20 | | MC_A(22)/P1[22] J3 | EMC_A[21]/P1[21] | J2 | VDD_EMC | I/O | EMC address bit 21 | | I/O | | | | I/O | Port 1 GPIO bit 21 | | MC_A[23]/P1[23] | EMC_A[22]/P1[22] | J3 | VDD_EMC | I/O | EMC address bit 22 | | | | | | I/O | Port 1 GPIO bit 22 | | MC_BLS[0] | EMC_A[23]/P1[23] | J4 | VDD_EMC | I/O | EMC address bit 23 | | MC_BLS[1] | | | | I/O | Port 1 GPIO bit 23 | | R12 | EMC_BLS[0] | U14 | VDD_EMC | 0 | Static memory byte lane 0 select | | EMC_BLS[3] P12 VDD_EMC O Static memory byte lane 3 select EMC_CAS R5 VDD_EMC O SDRAM column address strobe out, active LOW EMC_CKE0 U3 VDD_EMC O Clock enable out for SDRAM bank 0 EMC_CKE1 L2 VDD_EMC O Clock enable out for SDRAM bank 1 EMC_CLK T3 VDD_EMC O SDRAM clock out EMC_CLKIN T4 VDD_EMC I SDRAM clock feedback EMC_CS0 U13 VDD_EMC O EMC static memory chip select 0 EMC_CS1 R11 VDD_EMC O EMC static memory chip select 1 EMC_CS2 T12 VDD_EMC O EMC static memory chip select 2 EMC_D[0] U4 VDD_EMC O EMC static memory chip select 3 EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 0 EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 1 EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 3 EMC_D[1] </td <td>EMC_BLS[1]</td> <td>T13</td> <td>VDD_EMC</td> <td>0</td> <td>Static memory byte lane 1 select</td> | EMC_BLS[1] | T13 | VDD_EMC | 0 | Static memory byte lane 1 select | | MC_CAS | EMC_BLS[2] | R12 | VDD_EMC | 0 | Static memory byte lane 2 select | | MC_CKE0 | EMC_BLS[3] | P12 | VDD_EMC | 0 | Static memory byte lane 3 select | | MC_CKE1 | EMC_CAS | R5 | VDD_EMC | 0 | SDRAM column address strobe out, active LOW | | EMC_CLK T3 VDD_EMC I SDRAM clock out EMC_CLKIN T4 VDD_EMC I SDRAM clock feedback EMC_CS0 U13 VDD_EMC O EMC static memory chip select 0 EMC_CS1 R11 VDD_EMC O EMC static memory chip select 1 EMC_CS2 T12 VDD_EMC O EMC static memory chip select 2 EMC_DS3 V15 VDD_EMC I/O: BK EMC data bit 0 EMC_DI0 U4 VDD_EMC I/O: BK EMC data bit 0 EMC_DI1 R7 VDD_EMC I/O: BK EMC data bit 1 EMC_DI2 T5 VDD_EMC I/O: BK EMC data bit 2 EMC_DI3 U5 VDD_EMC I/O: BK EMC data bit 3 EMC_DI4 V3 VDD_EMC I/O: BK EMC data bit 5 EMC_DI5 V4 VDD_EMC I/O: BK EMC data bit 6 EMC_DI7 R8 VDD_EMC I/O: BK EMC data bit 7 EMC_DI9 U6 VDD_EMC I/O: BK | EMC_CKE0 | U3 | VDD_EMC | 0 | Clock enable out for SDRAM bank 0 | | MC_CLKIN | EMC_CKE1 | L2 | VDD_EMC | 0 | Clock enable out for SDRAM bank 1 | | EMC_CS0 U13 VDD_EMC O EMC static memory chip select 0 EMC_CS1 R11 VDD_EMC O EMC static memory chip select 1 EMC_CS2 T12 VDD_EMC O EMC static memory chip select 2 EMC_CS3 V15 VDD_EMC I/O: BK EMC data bit 0 EMC_D[0] U4 VDD_EMC I/O: BK EMC data bit 0 EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 1 EMC_D[2] T5 VDD_EMC I/O: BK EMC data bit 2 EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 3 EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 4 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK | EMC_CLK | Т3 | VDD_EMC | 0 | SDRAM clock out | | EMC_CS1 R11 VDD_EMC O EMC static memory chip select 1 EMC_CS2 T12 VDD_EMC O EMC static memory chip select 2 EMC_CS3 V15 VDD_EMC O EMC static memory chip select 3 EMC_D[0] U4 VDD_EMC I/O: BK EMC data bit 0 EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 1 EMC_D[2] T5 VDD_EMC I/O: BK EMC data bit 2 EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 3 EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 4 EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 5 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 6 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 7 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[10] V6 VDD_EMC I/O: B | EMC_CLKIN | T4 | VDD_EMC | I | SDRAM clock feedback | | EMC_CS2 T12 VDD_EMC O EMC static memory chip select 2 EMC_CS3 V15 VDD_EMC O EMC static memory chip select 3 EMC_D[0] U4 VDD_EMC I/O: BK EMC data bit 0 EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 1 EMC_D[2] T5 VDD_EMC I/O: BK EMC data bit 2 EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 3 EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 4 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[12] U7 VDD_EMC I/O: BK | EMC_CS0 | U13 | VDD_EMC | 0 | EMC static memory chip select 0 | | EMC_CS3 V15 VDD_EMC O EMC static memory chip select 3 EMC_D[0] U4 VDD_EMC I/O: BK EMC data bit 0 EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 1 EMC_D[2] T5 VDD_EMC I/O: BK EMC data bit 2 EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 3 EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 4 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK <td< td=""><td>EMC_CS1</td><td>R11</td><td>VDD_EMC</td><td>0</td><td>EMC static memory chip select 1</td></td<> | EMC_CS1 | R11 | VDD_EMC | 0 | EMC static memory chip select 1 | | EMC_D[0] U4 VDD_EMC I/O: BK EMC data bit 0 EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 1 EMC_D[2] T5 VDD_EMC I/O: BK EMC data bit 2 EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 3 EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 4 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[14] T8 VDD_EMC I/O: BK EMC data | EMC_CS2 | T12 | VDD_EMC | 0 | EMC static memory chip select 2 | | EMC_D[1] R7 VDD_EMC I/O: BK EMC data bit 1 EMC_D[2] T5 VDD_EMC I/O: BK EMC data bit 2 EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 3 EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 4 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_CS3 | V15 | VDD_EMC | 0 | EMC static memory chip select 3 | | EMC_D[2] T5 VDD_EMC I/O: BK EMC data bit 2 EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 3 EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 4 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 19 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[0] | U4 | VDD_EMC | I/O: BK | EMC data bit 0 | | EMC_D[3] U5 VDD_EMC I/O: BK EMC data bit 3 EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 4 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[1] | R7 | VDD_EMC | I/O: BK | EMC data bit 1 | | EMC_D[4] V3 VDD_EMC I/O: BK EMC data bit 4 EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[2] | T5 | VDD_EMC | I/O: BK | EMC data bit 2 | | EMC_D[5] V4 VDD_EMC I/O: BK EMC data bit 5 EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[3] | U5 | VDD_EMC | I/O: BK | EMC data bit 3 | | EMC_D[6] T6 VDD_EMC I/O: BK EMC data bit 6 EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[4] | V3 | VDD_EMC | I/O: BK | EMC data bit 4 | | EMC_D[7] R8 VDD_EMC I/O: BK EMC data bit 7 EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[5] | V4 | VDD_EMC | I/O: BK | EMC data bit 5 | | EMC_D[8] V5 VDD_EMC I/O: BK EMC data bit 8 EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[6] | T6 | VDD_EMC | I/O: BK | EMC data bit 6 | | EMC_D[9] U6 VDD_EMC I/O: BK EMC data bit 9 EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[7] | R8 | VDD_EMC | I/O: BK | EMC data bit 7 | | EMC_D[10] V6 VDD_EMC I/O: BK EMC data bit 10 EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[8] | V5 | VDD_EMC | I/O: BK | EMC data bit 8 | | EMC_D[11] T7 VDD_EMC I/O: BK EMC data bit 11 EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[9] | U6 | VDD_EMC | I/O: BK | EMC data bit 9 | | EMC_D[12] U7 VDD_EMC I/O: BK EMC data bit 12 EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[10] | V6 | VDD_EMC | I/O: BK | EMC data bit 10 | | EMC_D[13] V7 VDD_EMC I/O: BK EMC data bit 13 EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[11] | T7 | VDD_EMC | I/O: BK | EMC data bit 11 | | EMC_D[14] T8 VDD_EMC I/O: BK EMC data bit 14 | EMC_D[12] | U7 | VDD_EMC | I/O: BK | EMC data bit 12 | | | EMC_D[13] | V7 | VDD_EMC | I/O: BK | EMC data bit 13 | | EMC_D[15] U8 VDD_EMC I/O: BK EMC data bit 15 | EMC_D[14] | T8 | VDD_EMC | I/O: BK | EMC data bit 14 | | | EMC_D[15] | U8 | VDD_EMC | I/O: BK | EMC data bit 15 | Table 4. Pin description ...continued | Symbol | Pin | Power supply domain | Туре | Description | |------------------|-----|---------------------|---------|--------------------------------------| | EMC_D[16]/ | V8 | VDD_EMC | I/O: BK | EMC data bit 16 | | EMC_DQS0 | | | I/O: BK | DDR data strobe 0 | | EMC_D[17]/ | R9 | VDD_EMC | I/O: BK | EMC data bit 17 | | EMC_DQS1 | | | I/O: BK | DDR data strobe 1 | | EMC_D[18]/ | V9 | VDD_EMC | I/O: P | EMC data bit 18 | | EMC_CLK | | | I/O: P | DDR inverted clock output | | EMC_D[19]/P2[0] | U9 | VDD_EMC | I/O: P | EMC data bit 19 | | | | | I/O: P | Port 2 GPIO bit 0 | | EMC_D[20]/P2[1] | Т9 | VDD_EMC | I/O: P | EMC data bit 20 | | | | | I/O: P | Port 2 GPIO bit 1 | | EMC_D[21]/P2[2] | V10 | VDD_EMC | I/O: P | EMC data bit 21 | | | | | I/O: P | Port 2 GPIO bit 2 | | EMC_D[22]/P2[3] | U10 | VDD_EMC | I/O: P | EMC data bit 22 | | | | | I/O: P | Port 2 GPIO bit 3 | | EMC_D[23]/P2[4] | T10 | VDD_EMC | I/O: P | EMC data bit 23 | | | | | I/O: P | Port 2 GPIO bit 4 | | EMC_D[24]/P2[5] | R10 | VDD_EMC | I/O: P | EMC data bit 24 | | | | | I/O: P | Port 2 GPIO bit 5 | | EMC_D[25]/P2[6] | V11 | VDD_EMC | I/O: P | EMC data bit 25 | | | | | I/O: P | Port 2 GPIO bit 6 | | EMC_D[26]/P2[7] | U11 | VDD_EMC | I/O: P | EMC data bit 26 | | | | | I/O: P | Port 2 GPIO bit 7 | | EMC_D[27]/P2[8] | T11 | VDD_EMC | I/O: P | EMC data bit 27 | | | | | I/O: P | Port 2 GPIO bit 8 | | EMC_D[28]/P2[9] | V12 | VDD_EMC | I/O: P | EMC data bit 28 | | | | | I/O: P | Port 2 GPIO bit 9 | | EMC_D[29]/P2[10] | V13 | VDD_EMC | I/O: P | EMC data bit 29 | | | | | I/O: P | Port 2 GPIO bit 10 | | EMC_D[30]/P2[11] | U12 | VDD_EMC | I/O: P | EMC data bit 30 | | | | | I/O: P | Port 2 GPIO bit 11 | | EMC_D[31]/P2[12] | V14 | VDD_EMC | I/O: P | EMC data bit 31 | | | | | I/O: P | Port 2 GPIO bit 12 | | EMC_DQM[0] | R3 | VDD_EMC | 0 | SDRAM data mask 0 out | | EMC_DQM[1] | P4 | VDD_EMC | 0 | SDRAM data mask 1 out | | EMC_DQM[2] | T1 | VDD_EMC | 0 | SDRAM data mask 2 out | | EMC_DQM[3] | P5 | VDD_EMC | 0 | SDRAM data mask 3 out | | EMC_DYCS0 | R6 | VDD_EMC | 0 | SDRAM active LOW chip select 0 | | EMC_DYCS1 | G1 | VDD_EMC | 0 | SDRAM active LOW chip select 1 | | EMC_OE | H1 | VDD_EMC | 0 | EMC static memory output enable | | EMC_RAS | T2 | VDD_EMC | 0 | SDRAM row address strobe, active LOW | Table 4. Pin description ...continued | Symbol Pin descript | Pin | Power supply | Туре | Description | |--------------------------|-----|--------------|---------|-----------------------------------------------| | , | | domain | - 71 | | | EMC_WR | R4 | VDD_EMC | 0 | EMC write strobe, active LOW | | FLASH_ALE | D2 | VDD_IOC | 0 | Flash address latch enable | | FLASH_CE | E3 | VDD_IOC | 0 | Flash chip enable | | FLASH_CLE | F3 | VDD_IOC | 0 | Flash command latch enable | | FLASH_IO[0] | H2 | VDD_IOC | I/O: BK | Flash data bus, bit 0 | | FLASH_IO[1] | НЗ | VDD_IOC | I/O: BK | Flash data bus, bit 1 | | FLASH_IO[2] | F1 | VDD_IOC | I/O: BK | Flash data bus, bit 2 | | FLASH_IO[3] | E1 | VDD_IOC | I/O: BK | Flash data bus, bit 3 | | FLASH_IO[4] | H4 | VDD_IOC | I/O: BK | Flash data bus, bit 4 | | FLASH_IO[5] | G2 | VDD_IOC | I/O: BK | Flash data bus, bit 5 | | FLASH_IO[6] | G3 | VDD_IOC | I/O: BK | Flash data bus, bit 6 | | FLASH_IO[7] | E2 | VDD_IOC | I/O: BK | Flash data bus, bit 7 | | FLASH_RD | C1 | VDD_IOC | 0 | Flash read enable | | FLASH_RDY | D1 | VDD_IOC | I | Flash ready (from flash device) | | FLASH_WR | F2 | VDD_IOC | 0 | Flash write enable | | GPI_0/I2S1RX_SDA | C16 | VDD_IOD | I | General purpose input 0 | | | | | I | I <sup>2</sup> S1 Receive data | | GPI_1/SERVICE | C15 | VDD_IOD | I | General purpose input 1 | | | | | I | Boot select input | | GPI_2/CAP2[0]/ | C14 | VDD_IOD | I | General purpose input 2 | | ENET_RXD3 | | | 1 | Timer 2 capture input 0 | | | | | 1 | Ethernet receive data 3 | | GPI_3 | F4 | VDD_IOC | 1 | General purpose input 3 | | GPI_4/SPI1_BUSY | E13 | VDD_IOD | 1 | General purpose input 4 | | | | | 1 | SPI1 busy input | | GPI_5/U3_DCD | N16 | VDD_IOA | 1 | General purpose input 5 | | | | | 1 | UART 3 data carrier detect input | | GPI_6/ | C7 | VDD_IOB | 1 | General purpose input 6 | | HSTIM_CAP/<br>ENET_RXD2 | | | 1 | High-speed timer capture input | | LIVET_IXXDZ | | | 1 | Ethernet receive data 2 | | GPI_7/CAP4[0]/ | D13 | VDD_IOD | 1 | General purpose input 7 | | MCABORT | | | 1 | Timer 4 capture input 0 | | | | | 1 | Motor control PWM LOW-active fast abort input | | GPI_8/KEY_COL6/ | B16 | VDD_IOD | I | General purpose input 8 | | SPI2_BUSY/<br>ENET_RX_DV | | | 1 | Keyscan column 6 input | | IDV | | | 1 | SPI2 busy input | | | | | 1 | Ethernet receive data valid input | | GPI_9/KEY_COL7/ | E12 | VDD_IOD | 1 | General purpose input 9 | | ENET_COL | | | 1 | Keyscan column 7 input | | | | | I | Ethernet collision input | Table 4. Pin description ...continued | Symbol | Pin | Power supply domain | Туре | Description | |---------------------|-----|---------------------|------|---------------------------------------| | GPI_19/U4_RX | B15 | VDD_IOD | I | General purpose input 19 | | | | | I | UART 4 receive | | GPI_28/U3_RI | N17 | VDD_IOA | I | General purpose input 28 | | | | | I | UART 3 ring indicator input | | GPIO_0 | A12 | VDD_IOD | I/O | General purpose input/output 0 | | GPIO_1 | A11 | VDD_IOD | I/O | General purpose input/output 1 | | GPIO_2/ | D9 | VDD_IOD | I/O | General purpose input/output 2 | | KEY_ROW6/ | | | 0 | Keyscan row 6 output | | ENET_MDC | | | 0 | Ethernet PHY interface clock | | GPIO_3/ | C11 | VDD_IOD | I/O | General purpose input/output 3 | | KEY_ROW7/ | | | I/O | Keyscan row 7 output | | ENET_MDIO | | | I/O | Ethernet PHY interface data | | GPIO_4/ | B11 | VDD_IOD | I/O | General purpose input/output 4 | | SSEL1/<br>LCDVD[22] | | | I/O | SSP1 Slave Select | | LCDVD[22] | | | I/O | LCD data bit 22 | | GPIO_5/ | E9 | VDD_IOD | I/O | General purpose input/output 5 | | SSEL0/<br>MCI0 | | | I/O | SSP0 Slave Select | | WCIO | | | I/O | Motor control channel 0 input | | GPO_0/ | C3 | VDD_IOC | 0 | General purpose output 0 | | TST_CLK1 | | | | Test clock 1 out | | GPO_1 | D4 | VDD_IOC | 0 | General purpose output 1 | | GPO_2/ | B14 | VDD_IOD | 0 | General purpose output 2 | | MAT1[0]/ | | | 0 | Timer 1 match output 0 | | LCDVD[0] | | | 0 | LCD data bit 0 | | GPO_3/ | D12 | VDD_IOD | 0 | General purpose output 3 | | LCDVD[1] | | | 0 | LCD data bit 1 | | GPO_4 | D8 | VDD_IOB | 0 | General purpose output 4 | | GPO_5 | В3 | VDD_IOC | 0 | General purpose output 5 | | GPO_6/ | A16 | VDD_IOD | 0 | General purpose output 6 | | LCDVD[18] | | | 0 | LCD data bit 18 | | GPO_7/ | A15 | VDD_IOD | 0 | General purpose output 7 | | LCDVD[2] | | | 0 | LCD data bit 2 | | GPO_8/ | C13 | VDD_IOD | 0 | General purpose output 8 | | LCDVD[8] | | | 0 | LCD data bit 8 | | GPO_9/ | C12 | VDD_IOD | 0 | General purpose output 9 | | LCDVD[9] | | | 0 | LCD data bit 9 | | GPO_10/ | E11 | VDD_IOD | 0 | General purpose output 10 | | MCOB2/<br>LCDPWR | | | 0 | Motor control PWM channel 2, output B | | LODEWN | | | 0 | LCD panel power enable | | GPO_11 | E8 | VDD_IOB | 0 | General purpose output 11 | Table 4. Pin description ...continued | able 4. Pin descriptioncontinued | | | | | |----------------------------------|-------|---------------------|-------|---------------------------------------------| | Symbol | Pin | Power supply domain | Туре | Description | | GPO_12/ | B12 | VDD_IOD | О | General purpose output 12 | | MCOA2/<br>LCDLE | | | 0 | Motor control PWM channel 2, output A | | LODLL | | | 0 | LCD line end signal | | GPO_13/ | B13 | VDD_IOD | 0 | General purpose output 13 | | MCOB1/<br>LCDDCLK | | | 0 | Motor control PWM channel 1, output B | | LODDCLK | | | 0 | LCD clock output | | GPO_14 | D3 | VDD_IOC | 0 | General purpose output 14 | | GPO_15/ | A14 | VDD_IOD | 0 | General purpose output 15 | | MCOA1/<br>LCDFP | | | 0 | Motor control PWM channel 1, output A | | LODFF | | | 0 | LCD frame/sync pulse | | GPO_16/ | D10 | VDD_IOD | 0 | General purpose output 16 | | MCOBO/ | | | 0 | Motor control PWM channel 0, output B | | LCDENAB/LCDM | | | 0 | LCD STN AC bias/TFT data enable | | GPO_17 | N18 | VDD_IOA | 0 | General purpose output 17 | | GPO_18/ | D11 | VDD_IOD | 0 | General purpose output 18 | | MCOA0/<br>LCDLP | | | 0 | Motor control PWM channel 0, output A | | LCDLP | | | 0 | LCD line sync/horizontal sync | | GPO_19 | C2 | VDD_IOC | 0 | General purpose output 19 | | GPO_20 | B2 | VDD_IOC | 0 | General purpose output 20 | | GPO_21/ | A13 | VDD_IOD | 0 | General purpose output 21 | | U4_TX/<br>LCDVD[3] | | | 0 | UART 4 transmit | | LODVD[0] | | | 0 | LCD data bit 3 | | GPO_22/ | E10 | VDD_IOD | 0 | General purpose output 22 | | U7_HRTS/<br>LCDVD[14] | | | 0 | HS UART 7 RTS out | | | | | 0 | LCD data bit 14 | | GPO_23/ | M16 | VDD_IOA | 0 | General purpose output 23 | | U2_HRTS/<br>U3_RTS | | | 0 | HS UART 2 RTS out | | 03_1(10 | | | 0 | UART 3 RTS out | | HIGHCORE/ | H16 | VDD_IOD | 0 | Core voltage control out | | LCDVD[17] | | | 0 | LCD data bit 17 | | I2C1_SCL | A5 | VDD_IOB | I/O T | I <sup>2</sup> C1 serial clock input/output | | I2C1_SDA | В6 | VDD_IOB | I/O T | I <sup>2</sup> C1 serial data input/output | | I2C2_SCL | А3 | VDD_IOC | I/O T | I <sup>2</sup> C2 serial clock input/output | | I2C2_SDA | E4 | VDD_IOC | I/O T | I <sup>2</sup> C2 serial data input/output | | I2S1TX_CLK/ | A4 | VDD_IOB | I/O | I <sup>2</sup> S1 transmit clock | | MAT3[0] | | | 0 | Timer 3 match output 0 | | I2S1TX_SDA/ | E7 | VDD_IOB | I/O | I <sup>2</sup> S1 transmit data | | MAT3[1] | | | 0 | Timer 3 match output 1 | | I2S1TX_WS/ | B4 VD | VDD_IOB | I/O | I <sup>2</sup> S1 transmit word select | | CAP3[0] | | | I/O | Timer 3 capture input 0 | Table 4. Pin description ...continued | Symbol | Pin | Power supply | Туре | Description | |------------------------------|-------|--------------|--------|--------------------------------------| | ITAC NITDOT | L14.7 | domain | I. DU | ITAC4 react input | | JTAG_NTRST | H17 | VDD_IOD | I: PU | JTAG1 reset input | | JTAG_RTCK | H18 | VDD_IOD | 0 | JTAG1 return clock out | | JTAG_TCK | H14 | VDD_IOD | l<br> | JTAG1 clock input | | JTAG_TDI | J16 | VDD_IOD | I: PU | JTAG1 data input | | JTAG_TDO | J15 | VDD_IOD | 0 | JTAG1 data out | | JTAG_TMS | G18 | VDD_IOD | I: PU | TAG1 test mode select input | | KEY_COLO/ | F15 | VDD_IOD | l | Keyscan column 0 input | | ENET_TX_CLK | | | I | Ethernet transmit clock | | KEY_COL1/ | E16 | VDD_IOD | I | Keyscan column 1 input, | | ENET_RX_CLK/<br>ENET_REF_CLK | | | l | Ethernet receive clock (MII mode) | | | | | l | Ethernet reference clock (RMII mode) | | KEY_COL2/ | D17 | VDD_IOD | l | Keyscan column 2 input | | ENET_RX_ER | | | I | Ethernet receive error input | | KEY_COL3/ | D18 | VDD_IOD | I | Keyscan column 3 input | | ENET_CRS | | | I | Ethernet carrier sense input | | KEY_COL4/ | G15 | VDD_IOD | I | Keyscan column 4 input | | ENET_RXD0 | | | I | Ethernet receive data 0 | | KEY_COL5/ | F16 | 6 VDD_IOD | I | Keyscan column 5 input | | ENET_RXD1 | | | I | Ethernet receive data 1 | | KEY_ROW0/ | E15 | 15 VDD_IOD | I/O T | Keyscan row 0 out | | ENET_TX_ER | | | I/O T | Ethernet transmit error | | KEY_ROW1/ | E14 | VDD_IOD | I/O T | Keyscan row 1 out | | ENET_TXD2 | | | I/O T | Ethernet transmit data 2 | | KEY_ROW2/ | F14 | VDD_IOD | I/O T | Keyscan row 2 out | | ENET_TXD3 | | | I/O T | Ethernet transmit data 3 | | KEY_ROW3/ | D16 | VDD_IOD | I/O T | Keyscan row 3 out | | ENET_TX_EN | | | I/O T | Ethernet transmit enable | | KEY_ROW4/ | C17 | VDD_IOD | I/O T | Keyscan row 4 out | | ENET_TXD0 | | | I/O T | Ethernet transmit data 0 | | KEY_ROW5/ | C18 | VDD_IOD | I/O T | Keyscan row 5 out | | ENET_TXD1 | | | I/O T | Ethernet transmit data 1 | | MS_BS/MAT2[1] | A6 | VDD_IOD | I/O: P | MS/SD card command out | | | | | 0 | Timer 2 match output 1 | | MS_DIO0/MAT0[0] | A8 | VDD_IOD | I/O: P | MS/SD card data 0 | | | | | 0 | Timer 0 match output 0 | | MS_DIO1/ | A7 | VDD_IOD | I/O: P | MS/SD card data 1 | | MAT0[1] | | | 0 | Timer 0 match output 1 | | MS_DIO2/ | B8 | VDD_IOD | I/O: P | MS/SD card data 2 | | MAT0[2] | | - | 0 | Timer 0 match output 2 | Table 4. Pin description ...continued | Symbol | Pin | Power supply domain | Туре | Description | |--------------------------------|--------------------|---------------------|---------------|----------------------------------------------| | MS_DIO3/ | C8 | VDD_IOD | I/O: P | MS/SD card data 3 | | MAT0[3] | | | 0 | Timer 0 match output 3 | | MS_SCLK/ | B7 | VDD_IOD | I/O | MS/SD card clock output | | MAT2[0] | | | 0 | Timer 2 match output 0 | | n.c. | B17,<br>U17,<br>U2 | - | - | not connected | | ONSW | M15 | VDD_RTC | 0 | RTC match output for external power control | | P0[0]/ | B5 | VDD_IOB | I/O | Port 0 GPIO bit 0 | | I2S1RX_CLK | | | I/O | I <sup>2</sup> S1 receive clock | | P0[1]/ | D7 | VDD_IOB | I/O | Port 0 GPIO bit 1 | | I2S1RX_WS | | | I/O | I <sup>2</sup> S1 receive word select | | P0[2]/ | M17 | VDD_IOA | I/O | Port 0 GPIO bit 2 | | I2S0RX_SDA/ | | | I/O | I <sup>2</sup> S0 receive data | | LCDVD[4] | | | I/O | LCD data bit 4 | | P0[3]/ | M18 | VDD_IOA | I/O | Port 0 GPIO bit 3 | | I2S0RX_CLK/<br>LCDVD[5] | | | I/O | I <sup>2</sup> S0 receive clock | | COVD[3] | | | I/O | LCD data bit 5 | | P0[4]/ | L15 | L15 VDD_IOA | I/O | Port 0 GPIO bit 4 | | I2S0RX_WS/<br>LCDVD[6] | | | I/O | I <sup>2</sup> S0 receive word select | | LCDVD[0] | | | I/O | LCD data bit 6 | | P0[5]/ | L16 | L16 VDD_IOA | I/O | Port 0 GPIO bit 5 | | 2S0TX_SDA/<br>.CDVD[7] | | | I/O | I <sup>2</sup> S0 transmit data | | LODVD[/] | | | I/O | LCD data bit 7 | | P0[6]/ | L17 | VDD_IOA | I/O | Port 0 GPIO bit 6 | | I2S0TX_CLK/<br>LCDVD[12] | | | I/O | I <sup>2</sup> S0 transmit clock | | | | | I/O | LCD data bit 12 | | P0[7]/ | L18 | VDD_IOA | I/O | Port 0 GPIO bit 7 | | I2S0TX_WS/<br>LCDVD[13] | | | I/O | I <sup>2</sup> S0 transmit word select | | 20010[13] | | | I/O | LCD data bit 13 | | PLL397_LOOP | R14 | VDD_AD | analog filter | PLL397 loop filter (for external components) | | PWM_OUT1/ | D14 | VDD_IOD | 0 | PWM1 out | | LCDVD[16] | | | 0 | LCD data bit 16 | | PWM_OUT2/INTSTAT/<br>LCDVD[19] | D15 | VDD_IOD | 0 | PWM2 output/internal interrupt status[1] | | | | | 0 | LCD data bit 19 | | RESET | M14 | VDD_RTC | I | Reset input, active LOW | | RESOUT | G4 | VDD_IOC | 0 | Reset out. Reflects external and WDT reset | | RTCX_IN | P16 | VDD_RTC | analog in | RTC oscillator input | | RTCX_OUT | P17 | VDD_RTC | analog out | RTC oscillator output | Table 4. Pin description ...continued | Symbol | Pin | Power supply domain | Туре | Description | |----------------------|-----|---------------------|------------|---------------------------------------------| | SPI1_CLK/ | C9 | VDD_IOD | 0 | SPI1 clock out | | SCK0 | | | 0 | SSP0 clock out | | SPI1_DATIN/ | C10 | VDD_IOD | I/O | SPI1 data in | | MISO0/<br>GPI_25/ | | | I/O | SSP0 MISO | | MCI1 | | | I/O | General purpose input bit 25 | | | | | I | Motor control channel 1 input | | SPI1_DATIO/ | B9 | VDD_IOD | I/O | SPI1 data out (and optional input) | | MOSI0/<br>MCI2 | | | I/O | SSP0 MOSI | | WOIZ | | | 1 | Motor control channel 2 input | | SPI2_CLK/ | B10 | VDD_IOD | I/O | SPI2 clock out | | SCK1/<br>_CDVD[23] | | | I/O | SSP1 clock out | | .00 ( D[20] | | | I/O | LCD data bit 23 | | SPI2_DATIO/ | A9 | VDD_IOD | I/O | SPI2 data out (and optional input) | | MOSI1/<br>_CDVD[20] | | | I/O | SSP1 MOSI | | .05 ( 5 [20] | | | I/O | LCD data bit 20 | | SPI2_DATIN/ | A10 | A10 VDD_IOD | I/O | SPI2 data in | | MISO1/<br>_CDVD[21]/ | | | I/O | SSP1 MISO | | GPI_27 | | | I/O | LCD data 21 | | | | | I/O | General purpose input bit 27 | | SYSCLKEN/ | G17 | VDD_IOD | I/O T | Clock request out for external clock source | | _CDVD[15] | | | I/O T | LCD data bit 15 | | SYSX_IN | T17 | VDD_AD | analog in | System clock oscillator input | | SYSX_OUT | R15 | VDD_AD | analog out | System clock oscillator output | | ΓS_XP | R13 | VDD_AD | I/O | Touchscreen X output | | ΓS_YP | U16 | VDD_AD | I/O | Touchscreen Y output | | ST_CLK2 | C6 | VDD_IOB | 0 | Test clock 2 out | | J1_RX/CAP1[0]/ | K15 | VDD_IOA | I/O | HS UART 1 receive | | GPI_15 | | | I/O | Timer 1 capture input 0 | | | | | I/O | General purpose input bit 15 | | J1_TX | K16 | VDD_IOA | 0 | HS UART 1 transmit | | J2_HCTS/ | J18 | VDD_IOA | I/O | HS UART 2 Clear to Send input | | J3_CTS/GPI_16 | | | 1 | UART 3 Clear to Send | | | | | I/O | General purpose input bit 16 | | J2_RX/ | K18 | VDD_IOA | I/O | HS UART 2 receive | | U3_DSR/GPI_17 | | | I/O | UART 3 data set ready | | | | | I/O | General purpose input bit 17 | | U2_TX/U3_DTR | K17 | 7 VDD_IOA | 0 | HS UART 2 transmit | | | | | 0 | UART 3 data terminal ready out | | J3_RX/ | J14 | VDD_IOD | I/O | UART 3 receive | | GPI_18 | | | I/O | General purpose input bit 18 | Table 4. Pin description ...continued | Symbol | Pin | Power supply domain | Туре | Description | |------------------------|------------------------------------------|---------------------|--------|----------------------------------------------| | U3_TX | J17 | VDD_IOD | 0 | UART 3 transmit | | U5_RX/ | F18 | VDD_IOD | I/O | UART 5 receive | | GPI_20 | | | I | General purpose input bit 20 | | U5_TX | H15 | VDD_IOD | 0 | UART 5 transmit | | U6_IRRX/ | F17 | 17 VDD_IOD | I/O | UART 6 receive (with IrDA) | | GPI_21 | | | I | General purpose input bit 21 | | U6_IRTX | G16 | VDD_IOD | 0 | UART 6 transmit (with IrDA) | | U7_HCTS/ | G13 | VDD_IOD | I | HS UART 7 CTS in | | CAP0[1]/<br>LCDCLKIN/ | | | I | Timer 0 capture input 1 | | GPI_22 | | | I | LCD panel clock in | | | | | I | General purpose input bit 22 | | U7_RX/ | E17 | VDD_IOD | I/O | HS UART 7 receive | | CAP0[0]/<br>LCDVD[10]/ | | | I/O | Timer 0 capture input 0 | | GPI_23 | | | I/O | LCD data bit 10 | | | | | I/O | General purpose input bit 23 | | U7_TX/ | E18 | VDD_IOD | 0 | HS UART 7 transmit | | MAT1[1]/<br>LCDVD[11] | | | 0 | Timer 1 match output 1 | | LODVD[11] | | | 0 | LCD data bit 11 | | USB_ATX_INT | C4 | VDD_IOC | I | Interrupt from USB ATX | | USB_DAT_VP/ | D5 | VDD_IOC | I/O: P | USB transmit data, D+ receive | | U5_RX | | | I/O: P | UART 5 receive | | USB_I2C_SCL | E5 | VDD_IOC | I/O T | I <sup>2</sup> C clock for USB ATX interface | | USB_I2C_SDA | E6 | VDD_IOC | I/O T | I <sup>2</sup> C data for USB ATX interface | | USB_OE_TP | D6 | VDD_IOC | I/O | USB transmit enable for DAT/SE0 | | USB_SE0_VM/ | C5 | VDD_IOC | I/O: P | USB single ended zero transmit, D- Receive | | U5_TX | | | I/O: P | UART 5 transmit | | VDD_AD | N12,<br>N13 | VDD_AD | power | 3.3 V supply for ADC/touch screen | | VDD_CORE | G7,<br>G9,<br>G11,<br>J7,<br>J12,<br>M7, | VDD_CORE | power | 1.2 V (or 0.9 V) supply for core | | VDD_COREFXD | L12,<br>M13 | VDD_COREFXD | power | Fixed 1.2 V supply for core | Preliminary data sheet 16/32-bit ARM microcontrollers 19 of 73 Table 4. Pin description ... continued | Symbol | Pin | Power supply | Туре | Description | |--------------------|----------------------------------------------------------------------------|--------------|-------|---------------------------------------------------------------------| | | | domain | - | | | VDD_EMC | J6,<br>K6,<br>K7,<br>L6,<br>M6,<br>M8,<br>N7,<br>N8,<br>N9 | VDD_EMC | power | 1.8 V or 2.5 V or 3.3 V supply for External Memory Controller (EMC) | | VDD_IOA | H13,<br>J13 | VDD_IOA | power | 1.8 V or 3.3 V supply for IOA domain | | VDD_IOB | F8 | VDD_IOB | power | 1.8 V or 3.3 V supply for IOB domain | | VDD_IOC | F7,<br>G6,<br>H6, J5 | VDD_IOC | power | 1.8 V or 3.3 V supply for IOC domain | | VDD_IOD | F13,<br>F9 | VDD_IOD | power | 1.8 V to 3.3 V supply for IOD domain | | VDD_OSC | T18 | VDD_IOD | power | 1.2 V supply for main oscillator | | VDD_PLL397 | T16 | VDD_PLL397 | power | 1.2 V supply for 397x PLL | | VDD_PLLHCLK | R17 | VDD_PLLHCLK | power | 1.2 V supply for HCLK PLL | | VDD_PLLUSB | P15 | VDD_PLLUSB | power | 1.2 V supply for USB PLL | | VDD_FUSE | N14 | VDD_FUSE | power | 1.2 V supply | | VDD_RTC | K14 | VDD_RTC | power | 1.2 V supply for RTC I/O | | VDD_RTCCORE | L13 | VDD_RTCCORE | power | 1.2 V supply for RTC | | VDD_RTCOSC | N15 | VDD_RTCOSC | power | 1.2 V supply for RTC oscillator | | VSS_AD | P13 | - | power | Ground for ADC/touch screen | | VSS_CORE | G8,<br>G10,<br>G12,<br>H7,<br>K12,<br>L7,<br>M9,<br>M10,<br>M12 | - | power | Ground for core | | VSS_EMC | K5,<br>L5,<br>M5,<br>N5,<br>N6,<br>P6,<br>P7,<br>P8,<br>P9,<br>P10,<br>P11 | - | power | Ground for EMC | | VSS_IOA | K13 | - | power | Ground for 1.8 V or 3.3 V I/O | | LPC3220_30_40_50_1 | | | | © NXP B.V. 2009. All rights reserve | Table 4. Pin description ...continued | · · · · · · · · · · · · · · · · · · · | | | | | |---------------------------------------|-----------------------------|---------------------|-------|-----------------------------------------------------------------| | Symbol | Pin | Power supply domain | Туре | Description | | VSS_IOB | F6 | - | power | Ground for 1.8 V or 3.3 V I/O for GPI_6, GPO_4, GPO_11, $I^2C1$ | | VSS_IOC | F5,<br>G5,<br>H5 | - | power | Ground IOC domain | | VSS_IOD | F10,<br>F11,<br>F12,<br>H12 | - | power | Ground IOD domain | | VSS_OSC | P14 | - | power | Ground for main oscillator | | VSS_PLL397 | T15 | - | power | Ground for 397x PLL | | VSS_PLLHCLK | R18 | - | power | Ground for HCLK PLL | | VSS_PLLUSB | R16 | - | power | Ground for USB PLL | | VSS_RTCCORE | L14 | - | power | Ground for RTC | | VSS_RTCOSC | P18 | - | power | Ground for RTC oscillator | | | | | | | <sup>[1]</sup> The PWM2\_CTRL register controls this pin function (see *LPC32x0 User manual*). Table 5. Digital I/O pad types[1] | Abbreviation | | | |-------------------------------------------------------------------------------------------------------------------------------------|--|--| | I = input. | | | | O = output. | | | | I/O = bidirectional. | | | | I/O T = bidirectional or high impedance. | | | | BK: pin has a bus keeper function that weakly retains the last level driven on an I/O pin when it is switched from output to input. | | | | PU: pin has a nominal 50 μA internal pull-up connected. | | | | PD: pin has a nominal 50 µA internal pull-down connected. | | | | P: pin has programmable input characteristics. | | | | | | | <sup>[1]</sup> See LPC32x0 User manual for details. # 7. Functional description # 7.1 CPU and subsystems #### 7.1.1 CPU NXP created the LPC3220/30/40/50 using an ARM926EJ-S CPU core that includes a Harvard architecture and a 5-stage pipeline. To this ARM core, NXP implemented a 32 kB instruction cache, a 32 kB data cache and a Vector Floating Point coprocessor. The ARM926EJ-S core also has an integral Memory Management Unit (MMU) to provide the virtual memory capabilities required to support the multi-programming demands of modern operating systems. The basic ARM926EJ-S core V5TE instruction set includes DSP instruction extensions for native Jazelle Java Byte-code execution in hardware. The LPC3220/30/40/50 operates at CPU frequencies up to 266 MHz. # 7.1.2 Vector Floating Point (VFP) coprocessor The LPC3220/30/40/50 includes a VFP co-processor providing full support for single-precision and double-precision add, subtract, multiply, divide, and multiply-accumulate operations at CPU clock speeds. It is compliant with the IEEE 754 standard for binary Floating-Point Arithmetic. This hardware floating point capability makes the microcontroller suitable for advanced motor control and DSP applications. The VFP has 3 separate pipelines for Floating-point MAC operations, divide or square root operations, and Load/Store operations. These pipelines operate in parallel and can complete execution out of order. All single-precision instructions execute in one cycle, except the divide and square root instructions. All double-precision multiply and multiply-accumulate instructions take two cycles. The VFP also provides format conversions between floating-point and integer word formats. # 7.1.3 Emulation and debugging The LPC3220/30/40/50 supports emulation and debugging via a dedicated JTAG serial port. An Embedded Trace Buffer allows tracing program execution. The dedicated JTAG port allows debugging of all chip features without impact to any pins that may be used in the application. #### 7.1.3.1 Embedded ICE Standard ARM EmbeddedICE logic provides on-chip debug support. The debugging of the target system requires a host computer running the debugger software and an Embedded ICE protocol converter. The Embedded ICE protocol converter converts the Remote Debug Protocol commands to the JTAG data needed to access the ARM core. The ARM core has a Debug Communication Channel (DCC) function built-in. The debug communication channel allows a program running on the target to communicate with the host debugger or another separate host without stopping the program flow or entering the debug state. # 7.1.3.2 Embedded trace buffer The Embedded Trace Module (ETM) is connected directly to the ARM core. It compresses the trace information and exports it through a narrow trace port. An internal Embedded Trace Buffer (ETB) of $2048 \times 24$ bits captures the trace information under software debugger control. Data from the ETB is recovered by the debug software through the JTAG port. The trace contains information about when the ARM core switches between states. Instruction shows the flow of execution of the processor and provides a list of all the instructions that were executed. Instruction trace is significantly compressed by only broadcasting branch addresses as well as a set of status signals that indicate the pipeline status on a cycle by cycle basis. For data accesses either data or address or both can be traced. # 7.2 AHB matrix The LPC3220/30/40/50 has a multi-layer AHB matrix for inter-block communication. AHB is an ARM defined high-speed bus, which is part of the ARM bus architecture. AHB is a high-bandwidth low-latency bus that supports multi-master arbitration and a bus grant/request mechanism. For systems that have only one (CPU), or two (CPU and DMA) bus masters a simple AHB works well. However, if a system requires multiple bus masters and the CPU needs access to external memory, a single AHB bus can cause a bottleneck. To increase performance, the LPC3220/30/40/50 uses an expanded AHB architecture known as Multi-layer AHB. A Multi-layer AHB replaces the request/grant and arbitration mechanism used in a simple AHB with an interconnect matrix that moves arbitration out toward the slave devices. Thus, if a CPU and a DMA controller want access to the same memory, the interconnect matrix arbitrates between the two when granting access to the memory. This advanced architecture allows simultaneous access by bus masters to different resources with an increase in arbitration complexity. In this architectural implementation, removing guaranteed central arbitration and allowing more than one bus master to be active at the same time provides better overall microcontroller performance. In the LPC3220/30/40/50, the multi-Layer AHB system has a separate bus for each of seven AHB Masters: - CPU data bus - CPU instruction bus - General purpose DMA Master 0 - General purpose DMA Master 1 - Ethernet controller - USB controller - LCD controller There are no arbitration delays unless two masters attempt to access the same slave at the same time. # 7.2.1 APB Many peripheral functions are accessed by on-chip APBs that are attached to the higher speed AHB. The APB performs reads and writes to peripheral registers in three peripheral clocks. ## 7.2.2 FAB Some peripherals are placed on a special bus called FAB that allows faster CPU access to those peripheral functions. A write access to FAB peripherals takes a single AHB clock and a read access to FAB peripherals takes two AHB clocks. # 7.3 Physical memory map The physical memory map incorporates several distinct regions, as shown in <u>Figure 3</u>. When an application is running, the CPU interrupt vectors are re-mapped to allow them to reside in on-chip SRAM (IRAM). # 7.4 Internal memory # 7.4.1 On-chip ROM The built-in 16 kB ROM contains a program which runs a boot procedure to load code from one of four external sources, UART5, SSP0 (SPI mode), EMC Static CS0 memory, or NAND FLASH. After reset, execution always begins from the internal ROM. The bootstrap software first reads the SERVICE input (GPI\_1). If SERVICE is LOW, the bootstrap starts a service boot and can download a program over serial link UART5 to IRAM and transfer execution to the downloaded code. If the SERVICE pin is HIGH, the bootstrap routine jumps to normal boot. The normal boot process first tests SPI memory for boot information if present it uploads the boot code and transfers execution to the uploaded software. If the SPI is not present or no software is loaded, the bootloader will test the EMC Static CS0 memory for the presence of boot code and if present boots from static memory, If this test fails the boot loader will test external NAND flash for boot code and boot if code is present. The boot loader consumes no user memory space because it is in ROM. # 7.4.2 On-chip SRAM On-chip SRAM may be used for code and/or data storage. The SRAM may be accessed as 8, 16, or 32 bit memory. The LPC3220/30/40/50 provides 256 kB of internal SRAM. # 7.5 External memory interfaces The LPC3220/30/40/50 includes three external memory interfaces, NAND Flash controllers, Secure Digital Memory Controller, and an external memory controller for SDRAM, DDR SDRAM, and Static Memory devices. #### 7.5.1 NAND flash controllers The LPC3220/30/40/50 includes two NAND flash controllers, one for multi-level cell NAND flash devices and one for single-level cell NAND flash devices. The two NAND flash controllers use the same pins to interface to external NAND flash devices, so only one interface is active at a time. ## 7.5.1.1 Multi-Level Cell (MLC) NAND flash controller The MLC NAND flash controller interfaces to either multi-level or single-level NAND flash devices. An external NAND flash device is used to allow the bootloader to automatically load a portion of the application code into internal SRAM for execution following reset. The MLC NAND flash controller supports small (528 byte) and large (2114 byte) pages. Programmable NAND timing parameters allow support for a variety of NAND flash devices. A built-in Reed-Solomon encoder/decoder provides error detection and correction capability. A 528 byte data buffer reduces the need for CPU supervision during loading. The MLC NAND flash controller also provides DMA support. #### 7.5.1.2 Single-Level Cell (SLC) NAND flash controller The SLC NAND flash controller interfaces to single-level NAND flash devices. DMA page transfers are supported, including a 20 byte DMA read and write FIFO. Hardware support for ECC (Error Checking and Correction) is included for the main data area. Software can correct a single bit error. #### 7.5.2 SD card controller The SD interface allows access to external SD memory cards. The SD card interface conforms to the SD Memory Card Specification Version 1.01. #### **7.5.2.1** Features - 1-bit and 4-bit data line interface support. - DMA is supported through the system DMA controller. - Provides all functions specific to the SD memory card. These include the clock generation unit, power management control, command and data transfer. # 7.5.3 External memory controller The LPC3220/30/40/50 includes a memory controller that supports data bus SDRAM, DDR SDRAM, and static memory devices. The memory controller provides an interface between the system bus and external (off-chip) memory devices. The controller supports 16-bit and 32-bit wide SDR SDRAM devices of 64 Mbit, 128 Mbit, 128 Mbit, 256 Mbit, and 512 Mbit sizes, as well as 16-bit wide data bus DDR SDRAM devices of 64 Mbit, 128 Mbit, 128 Mbit, 256 Mbit, and 512 Mbit sizes. Two dynamic memory chip selects are supplied, supporting two groups of SDRAM: - DYCS0 in the address range 0x8000 0000 to 0x9FFF FFFF - DYCS1 in the address range 0xA000 0000 to 0xBFFF FFFF The memory controller also supports 8-bit, 16-bit, and 32-bit wide asynchronous static memory devices, including RAM, ROM, and flash, with or without asynchronous page mode. Four static memory chip selects are supplied for SRAM devices: - CS0 in the address range 0xE000 0000 to 0xE0FF FFFF - CS1 in the address range 0xE100 0000 to 0xE1FF FFFF - CS2 in the address range 0xE200 0000 to 0xE2FF FFFF - CS3 in the address range 0xE300 0000 to 0xE3FF FFFF The SDRAM controller uses three data ports to allow simultaneous requests from multiple on-chip AHB bus masters and has the following features. - Dynamic memory interface supports SDRAM, DDR-SDRAM, and low-power variants. - Read and write buffers to reduce latency and improve performance. - Static memory features include - asynchronous page mode read - programmable wait states - bus turnaround cycles - output enable and write enable delays - extended wait - Power-saving modes dynamically control MPMCCKEOUT and MPMCCLKOUT. - Dynamic memory self-refresh mode supported by software. - Controller supports 2 k, 4 k, and 8 k row address synchronous memory parts. That is, typical 512 MB, 256 MB, 128 MB, and 16 MB parts, with 8, 16, or 32 data bits per device. - Two reset domains enable dynamic memory contents to be preserved over a soft reset. - This controller does not support synchronous static memory devices (burst mode devices). # 7.6 AHB master peripherals The LPC3220/30/40/50 implements four AHB master peripherals, which include a General Purpose Direct Memory Access (GPDMA) controller, a 10/100 Ethernet Media Access Controller (MAC), a Universal Serial Bus (USB) controller, and an LCD controller. Each of these four peripherals contain an integral DMA controller optimized to support the performance demands of the peripheral. # 7.6.1 General Purpose DMA (GPDMA) controller The GPDMA controller allows peripheral-to memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receive. The source and destination areas can each be either a memory region or a peripheral, and can be accessed through the same AHB master, or one area by each master. The DMA controller supports the following peripheral device transfers. - Secure Digital (SD) Memory interface - High-speed UARTs - I2S0 and I2S1 ports - SPI1 and SPI2 interfaces - · SSP0 and SSP1 interfaces - Memory The DMA controls eight DMA channels with hardware prioritization. The DMA controller interfaces to the system via two AHB bus masters, each with a full 32-bit data bus width. DMA operations may be set up for 8-bit, 16-bit, and 32-bit data widths, and can be either big-endian or little-endian. Incrementing or non-incrementing addressing for source and destination are supported, as well as programmable DMA burst size. Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory. ### 7.6.2 Ethernet MAC The Ethernet block contains a full featured 10 Mbit/s or 100 Mbit/s Ethernet MAC designed to provide optimized performance through the use of DMA hardware acceleration. Features include a generous suite of control registers, half or full duplex operation, flow control, control frames, hardware acceleration for transmit retry, receive packet filtering and wake-up on LAN activity. Automatic frame transmission and reception with scatter-gather DMA off-loads many operations from the CPU. The Ethernet DMA can access off-chip memory via the EMC, as well as the IRAM. The Ethernet block interfaces between an off-chip Ethernet PHY using the Media Independent Interface (MII) or Reduced MII (RMII) protocol and the on-chip Media Independent Interface Management (MIIM) serial bus. #### **7.6.2.1** Features - Ethernet standards support: - Supports 10 Mbit/s or 100 Mbit/s PHY devices including 10 Base-T, 100 Base-TX, 100 Base-FX, and 100 Base-T4. - Fully compliant with IEEE standard 802.3. - Fully compliant with 802.3x Full Duplex Flow Control and Half Duplex back pressure. - Flexible transmit and receive frame options. - Virtual Local Area Network (VLAN) frame support. - Memory management: - Independent transmit and receive buffers memory mapped to SRAM. - DMA managers with scatter/gather DMA and arrays of frame descriptors. - Memory traffic optimized by buffering and pre-fetching. - Enhanced Ethernet features: - Receive filtering. - Multicast and broadcast frame support for both transmit and receive. - Optional automatic Frame Check Sequence (FCS) insertion with Circular Redundancy Check (CRC) for transmit. - Selectable automatic transmit frame padding. - Over-length frame support for both transmit and receive allows any length frames. - Promiscuous receive mode. - Automatic collision back-off and frame retransmission. - Includes power management by clock switching. Wake-on-LAN power management support allows system wake-up using the receive filters or a magic frame detection filter. - · Physical interface - Attachment of external PHY chip through standard MII or RMII interface. - PHY register access is available via the MIIM interface. ## 7.6.3 USB interface The LPC3220/30/40/50 supports USB in either device, host, or OTG configuration. #### 7.6.3.1 USB device controller The USB device controller enables 12 Mbit/s data exchange with a USB host controller. It consists of register interface, serial interface engine, endpoint buffer memory and DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate end point buffer memory. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled. The DMA controller when enabled transfers data between the endpoint buffer and the USB RAM. #### **Features** - Fully compliant with USB 2.0 full-speed specification. - Supports 32 physical (16 logical) endpoints. - Supports control, bulk, interrupt and isochronous endpoints. - Scalable realization of endpoints at run time. - Endpoint maximum packet size selection (up to USB maximum specification) by software at run time. - RAM message buffer size based on endpoint realization and maximum packet size. - Supports bus-powered capability with low suspend current. - Supports DMA transfer on all non-control endpoints. - One duplex DMA channel serves all endpoints. - Allows dynamic switching between CPU controlled and DMA modes. - Double buffer implementation for bulk and isochronous endpoints. #### 7.6.3.2 USB host controller The host controller enables data exchange with various USB devices attached to the bus. It consists of register interface, serial interface engine and DMA controller. The register interface complies to the *OHCI specification*. #### **Features** - · OHCI compliant. - OHCI specifies the operation and interface of the USB host controller and software driver - The host controller has four USB states visible to the software driver: - USBOperational: Process lists and generate SOF tokens. - USBReset: Forces reset signaling on the bus, SOF disabled. - USBSuspend: Monitor USB for wake-up activity. - USBResume: Forces resume signaling on the bus. - HCCA register points to interrupt and isochronous descriptors list. - ControlHeadED and BulkHeadED registers point to control and bulk descriptors list. ### 7.6.3.3 USB OTG controller USB OTG (On-The-Go) is a supplement to the *USB 2.0 specification* that augments the capability of existing mobile devices and USB peripherals by adding host functionality for connection to USB peripherals. #### **Features** • Fully compliant with *On-The-Go supplement to the USB Specification 2.0 Revision 1.0.* LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. - Supports Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) for dual-role devices under software control. HNP is partially implemented in hardware. - Provides programmable timers required for HNP and SRP. - Supports slave mode operation through AHB slave interface. - Supports the OTG ATX from NXP (ISP 1302) or any external CEA-2011OTG specification compliant ATX. #### 7.6.4 LCD controller The LCD controller provides all of the necessary control signals to interface directly to a variety of color and monochrome LCD panels. Both STN (single and dual panel) and TFT panels can be operated. The display resolution is selectable and can be up to $1024 \times 768$ pixels. Several color modes are provided, up to a 24-bit true-color non-palettized mode. An on-chip 512-byte color palette allows reducing bus utilization (i.e. memory size of the displayed data) while still supporting a large number of colors. The LCD interface includes its own DMA controller to allow it to operate independently of the CPU and other system functions. A built-in FIFO acts as a buffer for display data, providing flexibility for system timing. Hardware cursor support can further reduce the amount of CPU time needed to operate the display. #### 7.6.4.1 Features - AHB bus master interface to access frame buffer. - Setup and control via a separate AHB slave interface. - Dual 16-deep programmable 64-bit wide FIFOs for buffering incoming display data. - Supports single and dual-panel monochrome Super Twisted Nematic (STN) displays with 4-bit or 8-bit interfaces. - Supports single and dual-panel color STN displays. - Supports Thin Film Transistor (TFT) color displays. - Programmable display resolution including, but not limited to: $320 \times 200$ , $320 \times 240$ , $640 \times 200$ , $640 \times 240$ , $640 \times 480$ , $800 \times 600$ , and $1024 \times 768$ . - Hardware cursor support for single-panel displays. - 15 gray-level monochrome, 3375 color STN, and 32 k color palettized TFT support. - 1, 2, or 4 bits-per-pixel (bpp) palettized displays for monochrome STN. - 1, 2, 4, or 8 bpp palettized color displays for color STN and TFT. - 16 bpp true-color non-palettized, for color STN and TFT. - 24 bpp true-color non-palettized, for color TFT. - Programmable timing for different display panels. - 256 entry, 16-bit palette RAM, arranged as a $128 \times 32$ bit RAM. - Frame, line, and pixel clock signals. - AC bias signal for STN, data enable signal for TFT panels. - Supports little and big-endian, and Windows CE data formats. - LCD panel clock may be generated from the peripheral clock or from a clock input pin. # 7.7 System functions To enhance the performance of the LPC3220/30/40/50 incorporates the following system functions, an Interrupt Controller (INTC), a watchdog timer, a millisecond timer, and several power control features. These functions are described in the following sections # 7.7.1 Interrupt controller The interrupt controller is comprised of three basic interrupt controller blocks, supporting a total of 73 interrupt sources. Each interrupt source can be individually enabled/disabled and configured for high or low level triggering, or rising or falling edge triggering. Each interrupt may also be steered to either the FIQ or IRQ input of the ARM9. Raw interrupt status and masked interrupt status registers allow versatile condition evaluation. In addition to peripheral functions, each of the six general purpose input/output pins and 12 of the 22 general purpose input pins are connected directly to the interrupt controller. # 7.7.2 Watchdog timer The watchdog timer block is clocked by the main peripheral clock, which clocks a 32-bit counter. A match register is compared to the Timer. When configured for watchdog functionality, a match drives the match output low. The match output is gated with an enable signal that gives the opportunity to generate two type of reset signal: one that only resets chip internally, and another that goes through a programmable pulse generator before it goes to the external pin RESOUT and to the internal chip reset. #### **7.7.2.1 Features** - Programmable 32-bit timer. - Internally resets the device if not periodically reloaded. - Flag to indicate that a watchdog reset has occurred. - Programmable watchdog pulse output on RESOUT pin. - Can be used as a standard timer if watchdog is not used. - Pause control to stop counting when core is in debug state. #### 7.7.3 Millisecond timer The millisecond timer is clocked by 32 kHz RTC clock, so a prescaler is not needed to obtain a lower count rate. The millisecond timer includes three match registers that are compared to the Timer/Counter value. A match can generate an interrupt and the cause the Timer/Counter either continue to run, stop, or be reset. #### **7.7.3.1** Features - 32-bit Timer/Counter, running from the 32 kHz RTC clock. - Counter or Timer operation. - Three 32-bit match registers that allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Pause control to stop counting when core is in debug state. 31 of 73 # 7.7.4 Clocking and power control features ### **7.7.4.1 Clocking** Clocking in the LPC3220/30/40/50 is designed to be versatile, so that system and peripheral requirements may be met, while allowing optimization of power consumption. Clocks to most functions may be turned off if not needed and some peripherals do this automatically. The LPC3220/30/40/50 supports three operational modes, two of which are specifically designed to reduce power consumption. The modes are: Run mode, Direct run mode, and Stop mode. These three operational modes give control over processing speed and power consumption. In addition, clock rates to different functional blocks may be changed by switching clock sources, changing PLL values, or altering clock divider configurations. This allows a trade-off of power versus processing speed based on application requirements. #### 7.7.4.2 Crystal oscillator The main oscillator is the basis for the clocks most chip functions use by default. Optionally, many functions can be clocked instead by the output of a PLL (with a fixed 397x rate multiplication) which runs from the RTC oscillator. In this mode, the main oscillator may be turned off unless the USB interface is enabled. If a SYSCLK frequency other than 13 MHz is required in the application, or if the USB block is not used, the main oscillator may be used with a frequency of between 1 MHz and 20 MHz. ### 7.7.4.3 PLLs The LPC3220/30/40/50 includes three PLLs: The 397x PLL allows boosting the RTC frequency to 13.008896 MHz for use as the primary system clock. The USB PLL provides the 48 MHz clock required by the USB block, and the HCLK PLL provides the basis for the CPU clock, the AHB bus clock, and the main peripheral clock. The 397x PLL multiplies the 32768 Hz RTC clock by 397 to obtain a 13.008896 MHz clock. The 397x PLL is designed for low power operation and low jitter. This PLL requires an external RC loop filter for proper operation. The HCLK PLL accepts an input clock from either the main oscillator or the output of the 397x PLL. The USB PLL only accepts an input clock from the main oscillator. The USB input clock runs through a divide-by-N pre-divider before entering the USB PLL. The input to the HCLK and USB PLLs may initially be divided down by a pre-divider value 'N', which may have the values 1, 2, 3, or 4. This pre-divider can allow a greater number of possibilities for the output frequency. Following the PLL input divider is the PLL multiplier. This can multiply the pre-divider output by a value 'M', in the range of 1 through 256. The resulting frequency must be in the range of 156 MHz to 320 MHz. The multiplier works by dividing the output of a Current Controlled Oscillator (CCO) by the value of M, then using a phase detector to compare the divided CCO output to the pre-divider output. The error value is used to adjust the CCO frequency. At the PLL output, there is a post-divider that can be used to bring the CCO frequency down to the desired PLL output frequency. The post-divider value can divide the CCO output by 1, 2, 4, 8, or 16. The post-divider can also be bypassed, allowing the PLL CCO output to be used directly. The maximum PLL output frequency supported by the CPU is 266 MHz. The only output frequency supported by the USB PLL is 48 MHz, and the clock has strict requirements for nominal frequency (500 ppm) and jitter (500 ps). ## 7.7.4.4 Power control modes The LPC3220/30/40/50 supports three operational modes, two of which are specifically designed to reduce power consumption. The modes are: Run mode, Direct Run mode, and Stop mode. Run mode is the normal operating mode for applications that require the CPU, AHB bus, or any peripheral function other than the USB block to run faster than the main oscillator frequency. In Run mode, the CPU can run at up to 266 MHz and the AHB bus can run at up to 133 MHz. Direct Run mode allows reducing the CPU and AHB bus rates in order to save power. Direct Run mode can also be the normal operating mode for applications that do not require the CPU, AHB bus, or any peripheral function other than the USB block to run faster than the main oscillator frequency. Direct Run mode is the default mode following chip reset. Stop mode causes all CPU and AHB operation to cease, and stops clocks to peripherals other than the USB block. #### 7.7.4.5 Reset Reset is accomplished by an active LOW signal on the $\overline{RESET}$ input pin. A reset pulse with a minimum width of 10 main oscillator clocks after the oscillator is stable is required to guarantee a valid chip reset. At power-up, 10 milliseconds should be allowed for the oscillator to start up and stabilize after $V_{DD}$ reaches operational voltage. An internal reset with a minimum duration of 10 clock pulses will also be applied if the watchdog timer generates an internal device reset. The RESET pin is located in the RTC power domain. This means that the RTC power must be present for an external reset to have any effect. The RTC power domain nominally runs from 1.2 V, but the RESET pin can be driven as high as 1.95 V. ## 7.8 Communication peripheral interfaces In addition to the Ethernet MAC and USB interfaces there are many more serial communication peripheral interfaces available on the LPC3220/30/40/50. Here is a list of the serial communication interfaces: - Seven UARTs; four standard UARTs and three high-speed UARTs - Two SPI serial I/O controllers - Two SSP serial I/O controllers - Two I<sup>2</sup>C serial I/O controllers - Two I<sup>2</sup>S audio controllers A short functional description of each of these peripherals is provided in the following sections. ## 7.8.1 **UARTs** The LPC3220/30/40/50 contains seven UARTs. Four are standard UARTs, and three are high-speed UARTs. #### 7.8.1.1 Standard UARTs The four standard UARTs are compatible with the INS16Cx50. These UARTs support rates up to 460800 bit/s from a 13 MHz peripheral clock. #### **Features** - Each standard UART has 64 byte Receive and Transmit FIFOs. - Receiver FIFO trigger points at 16, 32, 48, and 60 Bytes. - Transmitter FIFO trigger points at 0, 4, 8, and 16 Bytes. - Register locations conform to the "550" industry standard. - Each standard UART has a fractional rate pre-divider and an internal baud rate generator. - The standard UARTs support three clocking modes: on, off, and auto-clock. The auto-clock mode shuts off the clock to the UART when it is idle. - UART 6 includes an IrDA mode to support infrared communication. - The standard UARTs are designed to support data rates of (2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400, 460800) bit/s. - Each UART includes an internal loopback mode. #### 7.8.1.2 High-speed UARTs The three high-speed UARTs are designed to support rates up to 921600 bit/s from a 13 MHz peripheral clock for on-board communication in low noise conditions. This is accomplished by changing the over sampling from $16\times$ to $14\times$ and altering the rate generation logic. #### **Features** - Each high-speed UART has 64 byte Receive and Transmit FIFOs. - Receiver FIFO trigger points at 1, 4, 8, 16, 32, and 48 Byte. - Transmitter FIFO trigger points at 0, 4, and 8 Byte. - Each high-speed UART has an internal baud rate generator. - The high-speed UARTs are designed to support data rates of (2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600) bit/s. - The three high speed UARTs only support (8N1) 8-bit data word length, 1-stop bit, no parity, and no flow control as a the communications protocol. - Each UART includes an internal loopback mode. # 7.8.2 SPI serial I/O controller The LPC3220/30/40/50 has two Serial Peripheral Interfaces (SPI). The SPI is a 3-wire serial interface that is able to interface with a large range of serial peripheral or memory devices (SPI mode 0 to 3 compatible slave devices). Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends a byte of data to the slave, and the slave always sends a byte of data to the master. The SPI implementation on the LPC3220/30/40/50 does not support operation as a slave. ## **7.8.2.1 Features** - Supports slaves compatible with SPI modes 0 to 3. - Half duplex synchronous transfers. - DMA support for data transmit and receive. - 1-bit to 16-bit word length. - · Choice of LSB or MSB first data transmission. - 64 × 16-bit input or output FIFO. - Bit rates up to 52 Mbit/s. - Busy input function. - DMA time out interrupt to allow detection of end of reception when using DMA. - Timed interrupt to facilitate emptying the FIFO at the end of a transmission. - SPI clock and data pins may be used as general purpose pins if the SPI is not used. - Slave selects can be supported using GPO or GPIO pins #### 7.8.3 SSP serial I/O controller The LPC3220/30/40/50 contains two SSP controllers. The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data. #### 7.8.3.1 Features - Compatible with Motorola SPI, 4-wire TI SSI, and National Semiconductor Microwire buses - Synchronous serial communication - Master or slave operation - 8-frame FIFOs for both transmit and receive - 4-bit to 16-bit frame - Maximum SPI bus data bit rate of ½ (Master mode) and ½ (Slave mode) of the input clock rate - DMA transfers supported by GPDMA # 7.8.4 I<sup>2</sup>C-bus serial I/O controller There are two I<sup>2</sup>C-bus interfaces in the LPC32x0 family of controllers. These I<sup>2</sup>C blocks can be configured as a master, multi-master or slave supporting up to 400 kHz. The I<sup>2</sup>C blocks also support 7 or 10 bit addressing. Each has a four word FIFO for both transmit and receive. An interrupt signal is available from each block. There is a separate slave transmit FIFO. The slave transmit FIFO (TXS) and its level are only available when the controller is configured as a Master/Slave device and is operating in a multi-master environment. Separate TX FIFOs are needed in a multi-master because a controller might have a message queued for transmission when an external master addresses it to be come a slave-transmitter, a second source of data is needed. Note that the $I^2C$ clock must be enabled in the $I^2CCLK\_CTRL$ register before using the $I^2C$ . The $I^2C$ clock can be disabled between communications, if used as a single master $I^2C$ -bus interface, software has full control of when $I^2C$ communication is taking place on the bus. #### **7.8.4.1 Features** - The two I<sup>2</sup>C-bus blocks are standard I<sup>2</sup>C-bus compliant interfaces that may be used in Single-master, Multi-master or Slave modes. - Programmable clock to allow adjustment of I<sup>2</sup>C-bus transfer rates. - · Bidirectional data transfer. - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus. - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer. #### 7.8.5 I<sup>2</sup>S-bus audio controller The I<sup>2</sup>S-bus provides a standard communication interface for digital audio applications. The I<sup>2</sup>S-bus specification defines a 3-wire serial bus using one data line, one clock line, and one word select signal. Each I<sup>2</sup>S connection can act as a master or a slave. The master connection determines the frequency of the clock line and all other slaves are driven by this clock source. The two I<sup>2</sup>S-bus interfaces on the LPC3220/30/40/50 provides a separate transmit and receive channel, providing a total of two transmit channels and two receive channels. Each I<sup>2</sup>S channel supports monaural or stereo formatted data. #### **7.8.5.1** Features - The interface has separate input/output channels each of which can operate in master or slave mode. - Capable of handling 8-bit, 16-bit, and 32-bit word sizes. - Mono and stereo audio data supported. - Supports standard sampling frequencies (8 kHz, 11.025 kHz, 16 kHz, 22.05 kHz, 32 kHz, 44.1 kHz, 48 kHz, 96 kHz). - Word select period can be configured in master mode (separately for I<sup>2</sup>S input and output). - Two 8 word FIFO data buffers are provided, one for transmit and one for receive. - Generates interrupt requests when buffer levels cross a programmable boundary. - Two DMA requests, controlled by programmable buffer levels. These are connected to the GPDMA block. - Controls include reset, stop, and mute options separately for I<sup>2</sup>S input and I<sup>2</sup>S output. ## 7.9 Other peripherals In addition to the communication peripherals there are many general purpose peripherals available in the LPC3220/30/40/50. Here is a list of the general purpose peripherals. - GPI/O - Keyboard scanner - Touch screen controller and 10-bit Analog-to-Digital-Converter - Real-time clock - High-speed timer - Four general purpose 32-bit timer/external event counters - Two simple PWMs - One motor control PWM A short functional description of each of these peripherals is provided in the following sections. ## 7.9.1 General purpose parallel I/O Some device pins that are not dedicated to a specific peripheral function have been designed to be general purpose inputs, outputs, or input/outputs. Also, some pins may be configured either as a specific peripheral function or a general purpose input, output, or input/output. A total of 51 pins can potentially be used as general purpose input/outputs, 24 as general purpose outputs, and 22 as general purpose inputs. GPIO pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of GPIO and GPO outputs controlled by that register simultaneously. The value of the output register for standard GPIOs and GPO pins may be read back, as well as the current actual state of the port pins. In addition to GPIO pins on port 0, port 1, and port 2, there are 22 GPI, 24 GPO, and six GPIO pins. When the SDRAM bus is configured for 16 data bits, 13 of the remaining SDRAM data pins may be used as GPIOs. #### **7.9.1.1 Features** - Bit-level set and clear registers allow a single instruction set or clear of any number of bits in one port. - A single register selects direction for pins that support both input and output modes. - · Direction control of individual bits. - For input/output pins, both the programmed output state and the actual pin state can be read. - There are a total of 12 general purpose inputs, 24 general purpose outputs, and six general purpose input/outputs. - Additionally, 13 SDRAM data lines may be used as GPIOs if a 16-bit SDRAM interface is used (rather than a 32-bit interface). #### 7.9.2 Keyboard scanner The keyboard scanner function can automatically scan a keyboard of up to 64 keys in an $8\times8$ matrix. In operation, the keyboard scanner's internal state machine will normally be in an idle state, with all KEY\_ROWn pins set high, waiting for a change in the column inputs to indicate that one or more keys have been pressed. When a keypress is detected, the matrix is scanned by setting one output pin high at a time and reading the column inputs. After de-bouncing, the keypad state is stored and an interrupt is generated. The keypad is then continuously scanned waiting for 'extra key pressed' or 'key released'. Any new keypad state is scanned and stored into the matrix registers followed by a new interrupt request to the interrupt controller. It is possible to detect and separate up to 64 multiple keys pressed. ## **7.9.2.1 Features** - Supports up to 64 keys in 8 × 8 matrix. - Programmable de-bounce period. - A key press can wake up the CPU from Stop mode. #### 7.9.3 Touch screen controller and 10-bit ADC The LPC3220/30/40/50 microcontrollers includes Touch Screen Controller (TSC) hardware, which automatically measures and determines the X and Y coordinates where a touch screen is pressed. In addition, the TSC can measure an analog input signal on the AUX\_IN pin. Optionally, the TSC can operate as an Analog-to-Digital Converter (ADC). The ADC supports three channels and uses 10-bit successive approximation to produce results with a resolution of 10 bits in 11 clock cycles. The analog portion of the ADC has its own power supply to enhance the low noise characteristics of the converter. This voltage is only supplied internally when the core has voltage. However, the ADC block is not affected by any difference in ramp-up time for VDD\_AD and VDD\_CORE voltage supplies. #### **7.9.3.1 Features** - Measurement range of 0 V to VDD AD (nominally 3.3 V). - Low noise ADC. - 10-bit resolution. - Three input channels. - Uses 32 kHz RTC clock or peripheral clock. ## 7.9.4 Real-Time Clock (RTC) and battery RAM The RTC runs at 32768 Hz using a very low power oscillator. The RTC counts seconds and can generate alarm interrupts that can wake up the device from Stop mode. The RTC clock can also clock the 397x PLL, the Millisecond Timer, the ADC, the Keyboard Scanner and the PWMs. The RTC up-counter value represents a number of seconds elapsed since second 0, which is an application determined time. The RTC counter will reach maximum value after about 136 years. The RTC down-counter is initiated with all ones. Two 32-bit match registers are readable and writable by the processor. A match will result in an interrupt provided that the interrupt is enabled. The ONSW output pin can also be triggered by a match event, and cause an external power supply to turn on all of the operating voltages, as a way to startup after power has been removed. The RTC block is implemented in a separate voltage domain. The block is supplied via a separate supply pin from a battery or other power source. The RTC block also contains 32 words (128 Bytes) of very low voltage SRAM. This SRAM is able to hold its contents down to the minimum RTC operating voltage. #### **7.9.4.1** Features - Measures the passage of time in seconds. - 32-bit up and down seconds counters. - Ultra-low power design to support battery powered systems. - Dedicated 32 kHz oscillator. - An output pin is included to assist in waking up when the chip has had power removed to all functions except the RTC. - Two 32-bit match registers with interrupt option. - 32 words (128 Bytes) of very low voltage SRAM. - The RTC and battery RAM power have an independent power domain and dedicated supply pins, which can be powered from a battery or power supply. **Remark:** The LPC3220/30/40/50 will run at voltages down to 0.9 V at frequencies below 14 MHz. However, the ARM core cannot access the RTC registers and battery RAM when the core supply voltage is at 0.9 V and the RTC supply is at 1.2 V. #### 7.9.5 Enhanced 32-bit timers/external event counters The LPC3220/30/40/50 includes six 32-bit Timer/Counters. The Timer/Counter is designed to count cycles of the system derived clock or an externally-supplied clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. The Timer/Counter also includes four capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt. #### **7.9.5.1** Features - A 32-bit Timer/Counter with a programmable 32-bit pre-scaler. - Counter or Timer operation. - Up to four 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also optionally generate an interrupt. - Four 32-bit match registers that allow: - continuous operation with optional interrupt generation on match - stop timer on match with optional interrupt generation - reset timer on match with optional interrupt generation - Up to four external outputs corresponding to match registers, with the following capabilities: - set LOW on match - set HIGH on match - toggle on match - do nothing on match #### 7.9.6 High-speed timer The high-speed timer block is clocked by the main peripheral clock. The clock is first divided down in a 16-bit programmable pre-scale counter which clocks a 32-bit timer/counter. The high-speed timer includes three match registers that are compared to the timer/counter value. A match can generate an interrupt and cause the timer/counter to either continue to run, stop, or be reset. The high-speed timer also includes two capture registers that can take a snapshot of the timer/counter value when an input signal transitions. A capture event may also generate an interrupt. #### **7.9.6.1** Features - 32-bit timer/counter with programmable 16-bit pre-scaler. - Counter or timer operation. - Two 32-bit capture registers. - Three 32-bit match registers that allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Pause control to stop counting when core is in debug state. #### 7.9.7 Pulse Width Modulators (PWMs) The LPC3220/30/40/50 provides two simple PWMs. They are clocked separately by either the main peripheral clock or the 32 kHz RTC clock. Both PWMs have a duty cycle programmable in 255 steps. #### **7.9.7.1 Features** - Clocked by the main peripheral clock or the 32 kHz RTC clock. - Programmable 4-bit pre-scaler. - Duty cycle programmable in 255 steps. - Output frequency up to 50 kHz when using a 13 MHz peripheral clock. ## 7.9.8 Motor control pulse width modulator The Motor Control PWM (MCPWM) provides a set of features for three-phase AC and DC motor control applications in a single peripheral. The MCPWM can also be configured for use in other generalized timing, counting, capture, and compare applications. #### **7.9.8.1 Features** - 32-bit timer - 32-bit period register - 32-bit pulse-width (match) register - 10-bit dead-time register and an associated 10-bit dead-time counter - 32-bit capture register - Two PWM (match) outputs (pins MCOA0/1/2 and MCOB0/1/2) with opposite polarities - Period interrupt, pulse-width interrupt, and capture interrupt ## 8. Basic architecture The LPC3220/30/40/50 is a general purpose ARM926EJ-S 32-bit microprocessor with a 32 kB instruction cache and a 32 kB data cache. The microcontroller offers high performance and very low power consumption. The ARM architecture is based on RISC principles, which results in the instruction set and related decode mechanism being much simpler than equivalent micro programmed CISCs. This simplicity results in a high instruction throughput and impressive real-time interrupt response from a small and cost-effective processor core. The ARM926EJ-S core employs a 5-stage pipeline so processing and memory system accesses can occur continuously. At any one point in time, several operations are in progress: subsequent instruction fetch, next instruction decode, instruction execution, memory access, and write-back. The combination of architectural enhancements gives the ARM9 about 30 % better performance than an ARM7 running at the same clock rate: - Approximately 1.3 clocks per instruction for the ARM926 compared to 1.9 clocks per instruction for ARM7TDMI. - Approximately 1.1 Dhrystone MIPS/MHz for the ARM926 compared to 0.9 Dhrystone MIPS/MHz for ARM7TDMI. The ARM926EJ-S processor also employs an operational state known as Thumb, which makes it ideally suited to high-volume applications with memory restrictions, or applications where code density is an issue. The key idea behind Thumb state is the use of a super-reduced instruction set. Essentially, the ARM926EJ-S processor core has two instruction sets: - 1. The standard 32-bit ARM set - 2. The 16-bit Thumb set The Thumb set's smaller 16-bit instruction length allows it to approach twice the density of standard ARM code while retaining many of ARM's 32-bit performance advantage over a traditional 16-bit processor using 16-bit registers. This is possible because Thumb code operates using the same 32-bit register set as ARM code. Thumb code size is up to 65 % smaller than ARM code size, and 160 % of the performance of an equivalent ARM processor connected to a 16-bit memory system. Additionally, the ARM926EJ-S core includes enhanced DSP instructions and multiplier, as well as an enhanced 32-bit MAC block. # 9. Limiting values Table 6. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] | Symbol | Parameter | Conditions | Notes Min | Max | Unit | |------------------------|-------------------------------------------|------------------------------------------------------|-------------------|-------|------| | $V_{DD(1V2)}$ | supply voltage (1.2 V) | | <u>[2]</u> –0.5 | +1.4 | V | | $V_{\text{DD(EMC)}}$ | external memory controller supply voltage | | [ <u>3</u> ] -0.5 | +4.6 | V | | V <sub>DDA(3V3)</sub> | analog supply voltage (3.3 V) | | <u>[4]</u> –0.5 | +4.6 | V | | $V_{DD(IO)}$ | input/output supply voltage | | <u>[5]</u> −0.5 | +4.6 | V | | V <sub>IA</sub> | analog input voltage | | -0.5 | +4.6 | V | | VI | input voltage | 1.8 V pins | <u>[6]</u> −0.5 | +2.4 | V | | | | 3.3 V pins | <u>[6]</u> −0.5 | +4.6 | V | | I <sub>DD</sub> | supply current | per supply pin | - | 100 | mA | | I <sub>SS</sub> | ground current | per ground pin | - | 100 | mA | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | P <sub>tot(pack)</sub> | total power dissipation (per package) | max. junction temp 125 °C<br>max. ambient temp 85 °C | <u>[7]</u> | 1.12 | W | | V <sub>esd</sub> | electrostatic discharge voltage | HBM | [8] | +2000 | V | | | | CDM | <u>[9]</u> | +500 | V | | | | | | | | - [1] The following applies to Table 6: - a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. - b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted - [2] Core, PLL, oscillator, and RTC supplies; applies to pins VDD\_CORE, VDD\_COREFXD, VDD\_OSC, VDD\_PLL397, VDD\_PLLHCLK, VDD\_PLLUSB, VDD\_RTC, VDD\_RTCCORE, and VDD\_RTCOSC. - [3] I/O pad supply; applies to domains VDD\_EMC and VDD\_IOC. - [4] Applies to VDD\_AD pins. - [5] Applies to pins in the following domains VDD\_IOA, VDD\_IOB, and VDD\_IOD. - [6] Including voltage on outputs in 3-state mode. - [7] Based on package heat transfer, not device power consumption. Calculated package thermal resistance (Theta<sub>JA</sub>): 35.766 °C/W (with JEDEC Test Board and 0 m/s airflow, ± 15 % accuracy). - [8] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$ series resistor. - [9] Charge device model per AEC-Q100-011. # 10. Static characteristics Table 7. Static characteristics $T_{amb} = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |-----------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------|-------------------------|--------|-------------------------|------| | V <sub>DD(1V2)</sub> | supply voltage (1.2 V) | core supply voltage for<br>full performance;<br>up to 266 MHz range | [2] | 1.31 | 1.35 | 1.39 | V | | | | core supply voltage for<br>normal performance;<br>up to 208 MHz range | [2] | 1.1 | 1.2 | 1.39 | V | | | | core supply voltage for reduced power; up to 14 MHz CPU | [2] | 0.9 | - | 1.39 | V | | | | RTC supply voltage | [3] | 0.9 | - | 1.39 | V | | | | PLL and oscillator supply voltage | <u>[4]</u> | 1.1 | 1.2 | 1.39 | V | | $V_{DD(EMC)}$ | external memory | in 1.8 V range | | 1.7 | 1.8 | 1.95 | V | | | controller supply voltage | in 2.5 V range | [6] | 2.3 | 2.5 | 2.7 | V | | | | in 3.3 V range | [5][6] | 2.7 | 3.3 | 3.6 | V | | $V_{DD(IO)}$ | input/output supply | in 1.8 V range | [7] | 1.7 | 1.8 | 1.95 | V | | | voltage | in 3.3 V range | | 2.7 | 3.3 | 3.6 | V | | V <sub>DDA(3V3)</sub> | analog supply voltage (3.3 V) | applies to pins in VDD_AD power domain | | 2.7 | 3.3 | 3.6 | V | | Run, dire | ct Run, and Stop modes | | | | | | | | I <sub>DD(run)</sub> | Run mode supply current | VDD_CORE = 1.2 V;<br>T <sub>amb</sub> = 25 °C; I-cache<br>enabled; CPU<br>clock = 208 MHz; all<br>peripherals enabled | | - | 80 | - | mA | | I <sub>DD(drun)</sub> | direct Run mode supply current | VDD_CORE = 0.9 V;<br>T <sub>amb</sub> = 25 °C; CPU<br>clock = 13 MHz | | - | 7 | - | mA | | I <sub>DD(stop)</sub> | Stop mode supply current | VDD_CORE = 0.9 V;<br>T <sub>amb</sub> = 25 °C; CPU<br>clock = stopped internally | | - | - | 500 | μΑ | | I <sub>DD(RTC)</sub> | RTC supply current | VDD_RTC =<br>VDD_RTCCORE =<br>VDD_RTCOSC = 1.2 V;<br>T <sub>amb</sub> = 25 °C; | | - | 4 | - | μΑ | | Input pins | s and I/O pins configured | l as input | | | | | | | VI | input voltage | | [8][10] | 0 | - | $V_{DD(IO)}$ | V | | V <sub>IH</sub> | HIGH-level | 1.8 V inputs | | $0.7 \times V_{DD(IO)}$ | - | - | V | | | input voltage | 3.3 V inputs | | $0.7 \times V_{DD(IO)}$ | - | - | V | | V <sub>IL</sub> | LOW-level | 1.8 V inputs | | - | - | $0.3 \times V_{DD(IO)}$ | V | | | input voltage | 3.3 V inputs | | - | - | $0.3 \times V_{DD(IO)}$ | V | | V <sub>hys</sub> | hysteresis voltage | 1.8 V inputs | | $0.1 \times V_{DD(IO)}$ | | | V | | | | 3.3 V inputs | | $0.1 \times V_{DD(IO)}$ | | | V | Table 7. Static characteristics ...continued $T_{amb}$ = -40 °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |--------------------|----------------------------------------|------------------------------------------------------------------------|----------------------------|--------------------------|--------|---------------|------| | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ ; no pull-up | | - | - | 1 | μΑ | | l <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(IO)}$ ; no pull-down | [8] | - | - | 1 | μΑ | | l <sub>latch</sub> | I/O latch-up current | $-(1.5V_{DD(IO)}) < V_I < (1.5V_{DD(IO)})$ | [8] | - | - | 100 | mA | | l <sub>pu</sub> | pull-up current | 1.8 V inputs with pull-up; $V_I = 0 \text{ V}$ | | 6 | 12 | 22 | μΑ | | | | 3.0 V inputs with pull-up; $V_I = 0 \text{ V}$ | | 25 | 50 | 80 | μΑ | | I <sub>pd</sub> | pull-down current | 1.8 V inputs with pull-down; $V_I = V_{DD(IO)}$ | | 5 | 12 | 22 | μΑ | | | | 3.0 V inputs with pull-down; $V_I = V_{DD(IO)}$ | | 25 | 50 | 85 | μΑ | | Ci | input capacitance | Excluding bonding pad capacitance | | - | - | 3.3 | pF | | Output p | ins and I/O pins configur | ed as output | | | | | | | Vo | output voltage | | [8][9 <u>]</u><br>[10][11] | 0 | - | $V_{DD(IO)}$ | V | | $V_{OH}$ | HIGH-level output | 1.8 V outputs; $I_{OH} = -1 \text{ mA}$ | [12] | $V_{DD(IO)} - 0.4$ | - | - | V | | | voltage | 3.0 V outputs; $I_{OH} = -4 \text{ mA}$ | [12] | $V_{DD(IO)} - 0.4$ | - | - | V | | V <sub>OL</sub> | LOW-level | 1.8 V outputs; $I_{OL} = 4 \text{ mA}$ | [12] | - | - | 0.4 | V | | | output voltage | 3.0 V outputs; I <sub>OL</sub> = 4 mA | [12] | - | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{DD(IO)} = 1.8 \text{ V};$<br>$V_{OH} = V_{DD(IO)} - 0.4 \text{ V}$ | [8][12] | -3.3 | - | - | mA | | | | $V_{DD(IO)} = 3.3 \text{ V};$<br>$V_{OH} = V_{DD(IO)} - 0.4 \text{ V}$ | | -6.5 | - | - | mA | | I <sub>OL</sub> | LOW-level | $V_{DD(IO)} = 1.8 \text{ V}; V_{OL} = 0.4 \text{ V}$ | [8][12] | 1.5 | - | - | mΑ | | | output current | $V_{DD(IO)} = 3.3 \text{ V}; V_{OL} = 0.4 \text{ V}$ | | 3 | - | - | mΑ | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 V$ ; $V_O = V_{DD(IO)}$ ;<br>no pull-up/down | [8] | - | - | 1 | μΑ | | I <sub>OHS</sub> | HIGH-level short-circuit | $V_{DD(IO)} = 1.8 \text{ V}; V_{OH} = 0 \text{ V}$ | [13] | - | - | 66 | mΑ | | | output current | $V_{DD(IO)} = 3.3 \text{ V}; V_{OH} = 0 \text{ V}$ | | - | - | 183 | mΑ | | I <sub>OLS</sub> | LOW-level short-circuit output current | $V_{DD(IO)} = 1.8 \text{ V}; V_{OL} = V_{DD(IO)}$ | [8][13] | - | - | 34 | mA | | | | $V_{DD(IO)} = 3.3 \text{ V; } V_{OL} = V_{DD(IO)}$ | | - | - | 105 | mA | | Z <sub>o</sub> | output impedance | $V_{DD(IO)} = 1.8 \text{ V}$ | | 40 | - | 60 | Ω | | | | $V_{DD(IO)} = 3.3 \text{ V}$ | | 40 | - | 60 | Ω | | EMC pins | 3 | | | | | | | | V <sub>I</sub> | input voltage | | [8][10] | 0 | - | $V_{DD(EMC)}$ | V | | $V_{IH}$ | HIGH-level input voltage | 1.8 V inputs | | $0.7 \times V_{DD(EMC)}$ | - | - | V | | | | 3.3 V inputs | | $0.7 \times V_{DD(EMC)}$ | - | - | V | Table 7. Static characteristics ...continued $T_{amb}$ = -40 °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |--------------------|----------------------------------------|---------------------------------------------------------------------|--------------------|----------------------------|--------|--------------------------|------| | V <sub>IL</sub> | LOW-level input voltage | 1.8 V inputs | | - | - | $0.3 \times V_{DD(EMC)}$ | V | | | | 3.3 V inputs | | - | - | $0.3 \times V_{DD(EMC)}$ | V | | $V_{hys}$ | hysteresis voltage | 1.8 V inputs | | 0.4 | - | 0.6 | V | | | | 2.8 V inputs | | 0.55 | - | 0.85 | V | | lıL | LOW-level input current | $V_I = 0 V$ ; no pull-up | | - | - | 0.3 | μΑ | | Ін | HIGH-level input current | $V_I = V_{DD(EMC)}$ ; no pull-down | [8] | - | - | 0.3 | μΑ | | l <sub>latch</sub> | I/O latch-up current | $-(1.5V_{DD(EMC)}) < V_{I} < (1.5V_{DD(EMC)})$ | [8] | - | - | 100 | mA | | l <sub>pu</sub> | pull-up current | 1.8 V inputs with pull-up; $V_1 = 0$ | | 34 | 62 | 107 | μΑ | | | | 2.8 V inputs with pull-up;<br>V <sub>I</sub> = 0 | | 97 | 169 | 271 | μΑ | | l <sub>pd</sub> | pull-down current | 1.8 V inputs with pull-down; $V_I = V_{DD(EMC)}$ | | 23 | 51 | 93 | μΑ | | | | 3.0 V inputs with pull-down; $V_I = V_{DD(EMC)}$ | | 73 | 155 | 266 | μΑ | | Ci | input capacitance | Excluding bonding pad capacitance | | - | - | 2.1 | pF | | Vo | output voltage | | [8][9]<br>[10][11] | 0 | - | $V_{DD(EMC)}$ | V | | V <sub>OH</sub> | HIGH-level | 1.8 V outputs; $I_{OH} = -1 \text{ mA}$ | [12] | $V_{\text{DD(EMC)}} - 0.3$ | - | - | V | | | output voltage | 3.0 V outputs; $I_{OH} = -4 \text{ mA}$ | [12] | $V_{DD(EMC)} - 0.3$ | - | - | V | | V <sub>OL</sub> | LOW-level | 1.8 V outputs; I <sub>OL</sub> = 4 mA | [12] | - | - | 0.3 | V | | | output voltage | 3.0 V outputs; I <sub>OL</sub> = 4 mA | [12] | - | - | 0.3 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{DD(EMC)}$ = 1.8 V; $V_{OH}$ = $V_{DD(EMC)}$ - 0.4 V | [8][12] | -6 | - | - | mA | | | | $V_{DD(EMC)} = 2.8 \text{ V}; V_{OH} = V_{DD(EMC)} - 0.4 \text{ V}$ | | -6 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{DD(EMC)} = 1.8 \text{ V}; V_{OL} = 0.4 \text{ V}$ | [8][12] | 6 | - | - | mA | | | | $V_{DD(EMC)} = 2.8 \text{ V}; V_{OL} = 0.4 \text{ V}$ | | 6 | - | - | mA | | loz | OFF-state output current | $V_O = 0 V$ ; $V_O = V_{DD(EMC)}$ ; no pull-up/down | [8] | - | - | 0.3 | μΑ | | I <sub>OHS</sub> | HIGH-level short-circuit | $V_{DD(EMC)} = 1.8 \text{ V}; V_{OH} = 0 \text{ V}$ | [13] | - | - | -49 | mA | | | output current | $V_{DD(EMC)} = 2.8 \text{ V}; V_{OH} = 0 \text{ V}$ | | - | - | -81 | mA | | l <sub>OLS</sub> | LOW-level short-circuit output current | $V_{DD(EMC)} = 1.8 \text{ V}; V_{OL} = V_{DD(EMC)}$ | [8][12] | - | - | 49 | mA | | | | $V_{DD(EMC)} = 2.8 \text{ V}; V_{OL} = V_{DD(EMC)}$ | | - | - | 86 | mA | | Z <sub>o</sub> | output impedance | $V_{DD(EMC)} = 1.8 \text{ V}$ | | 35 | 40 | 58 | Ω | | | | $V_{DD(EMC)} = 3.0 \text{ V}$ | | 32 | 35 | 45 | Ω | LPC3220\_30\_40\_50\_1 45 of 73 Table 7. Static characteristics ...continued $T_{amb}$ = -40 °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |-----------------------|-----------------------------------------|--------------------------------------------------------|--------------------|-------------------------|--------|-------------------------|------| | I <sup>2</sup> C pins | | | | | | | | | V <sub>I</sub> | input voltage | | <u>[8]</u><br>[10] | 0 | - | 5.5V | V | | V <sub>IH</sub> | HIGH-level | 1.8 V inputs | | $0.7 \times V_{DD(IO)}$ | - | - | V | | | input voltage | 3.3 V inputs | | $0.7 \times V_{DD(IO)}$ | - | - | V | | V <sub>IL</sub> | LOW-level | 1.8 V inputs | | - | - | $0.3 \times V_{DD(IO)}$ | V | | | input voltage | 3.3 V inputs | | - | - | $0.3 \times V_{DD(IO)}$ | V | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ ; no pull-up | | - | - | 10 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(IO)}$ ; no pull-down | [8] | - | - | 10 | μΑ | | I <sub>latch</sub> | I/O latch-up current | $-(1.5V_{DD(IO)}) < V_I < (1.5V_{DD(IO)})$ | [8] | - | - | 100 | mA | | Ci | input capacitance | Excluding bonding pad capacitance | | - | - | 1.6 | pF | | $V_{OL}$ | LOW-level | 1.8 V outputs; I <sub>OL</sub> = 4 mA | [12] | - | - | 0.4 | V | | | output voltage | 3.3 V outputs; I <sub>OL</sub> = 4 mA | [12] | - | - | 0.4 | V | | l <sub>OL</sub> | LOW-level | $V_{DD(IO)} = 1.8 \text{ V}; V_{OL} = 0.4 \text{ V}$ | [8][12] | 3 | - | - | mΑ | | | output current | $V_{DD(IO)} = 3.3 \text{ V}; V_{OL} = 0.4 \text{ V}$ | | 3 | - | - | mΑ | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 V$ ; $V_O = V_{DD(IO)}$ ;<br>no pull-up/down | [8] | - | - | 10 | μΑ | | I <sub>OLS</sub> | LOW-level short-circuit output current | $V_{DD(IO)} = 1.8 \text{ V}; V_{OL} = V_{DD(IO)}$ | [8][13] | - | - | 40 | mA | | | | $V_{DD(IO)} = 3.3 \text{ V; } V_{OL} = V_{DD(IO)}$ | | - | - | 40 | mA | | ONSW pi | n | | | | | | | | V <sub>O</sub> | output voltage | | [8][9]<br>[10][11] | 0 | - | $V_{DD(1V2)}$ | V | | $V_{OH}$ | HIGH-level<br>output voltage | 1.2 V outputs; $I_{OH} = -1 \text{ mA}$ | [12] | $V_{DD(1V2)} - 0.4$ | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | 1.2 V outputs; I <sub>OL</sub> = 4 mA | [12] | - | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD(1V2)} - 0.4 \text{ V}$ | [8][12] | -4 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.4 \text{ V}$ | [8][12] | 3 | - | - | mΑ | | l <sub>oz</sub> | OFF-state output current | $V_O = 0 V$ ; $V_O = V_{DD(1V2)}$ ;<br>no pull-up/down | <u>[8]</u> | - | - | 1.5 | μΑ | | l <sub>ohs</sub> | HIGH-level short-circuit output current | $V_{DD(1V2)} = 1.8 \text{ V}; V_{OH} = 0 \text{ V}$ | [13] | - | - | -135 | mA | | l <sub>OLS</sub> | LOW-level short-circuit output current | $V_{OL} = V_{DD(1V2)}$ | [8][13] | - | - | 135 | mA | | Z <sub>o</sub> | output impedance | $V_{DD(1V2)} = 1.2 \text{ V}$ | | 40 | - | 60 | Ω | Reset pin <u>LPC3220\_30\_40\_50\_1</u> © NXP B.V. 2009. All rights reserved. Table 7. Static characteristics ... continued $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ , unless otherwise specified. | anno | | • | | | | | | |--------------------|--------------------------|-------------------------------------------------------|-------------|--------------------------|--------|--------------------------|------| | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | | VI | input voltage | | [8]<br>[10] | 0 | - | 1.95 | V | | $V_{IH}$ | HIGH-level input voltage | 1.2 V inputs | | $0.7 \times V_{DD(1V2)}$ | - | - | V | | $V_{IL}$ | LOW-level input voltage | 1.2 V inputs | | - | - | $0.7 \times V_{DD(1V2)}$ | V | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ ; no pull-up | | - | - | 1 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD}$ ; no pull-down | [8] | - | - | 1 | μΑ | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 \text{ V}; V_O = V_{DD};$<br>no pull-up/down | [8] | - | - | 1 | μΑ | | I <sub>latch</sub> | I/O latch-up current | $-(1.5V_{DD}) < V_I < (1.5V_{DD})$ | [8] | - | - | 100 | mΑ | - [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. - [2] Applies to VDD\_CORE pins. - [3] Applies to pins VDD\_RTC, VDD\_RTCCORE, and VDD\_RTCOSC. - [4] Applies to pins VDD\_COREFXD, VDD\_OSC, VDD\_PLL397, VDD\_PLLHCLK, and VDD\_PLLUSB. - [5] Applies to VDD\_EMC for SDR SDRAM and SRAM controllers - [6] Applies to VDD\_EMC, and VDD\_IOC domain. - [7] Applies to VDD\_IOA, VDD\_IOB, VDD\_IOD voltage domains. Voltage domains VDD\_IOA, VDD\_IOB, VDD\_IOD must operate at the same voltage; VDD\_IOA = VDD\_IOB = VDD\_IOD. - [8] Referenced to the applicable V<sub>DD</sub> for the pin. - [9] Including voltage on outputs in 3-state mode. - [10] The applicable V<sub>DD</sub> voltage for the pin must be present. - [11] 3-state outputs go into 3-state mode when $V_{\text{DD}(3V0)}$ is grounded. - [12] Accounts for 100 mV voltage drop in all supply lines. - [13] Allowed as long as the current limit does not exceed the maximum current allowed by the device. ## 10.1 Power supply sequencing The LPC32x0 has no power sequencing requirements, that is, $V_{DD(1V2)}$ , $V_{DD(EMC)}$ , $V_{DD(IO)}$ , and $V_{DDA(3V3)}$ can be switched on or off independent of each other. An internal circuit takes care that the system correctly powers up in the absence of core power. During IO power-up this circuit takes care that the system is powered in a defined mode. The same is valid for core power-down. ## 10.2 ADC static characteristics Table 8. ADC static characteristics V<sub>DDA(3V3)</sub> = 3.3 V; T<sub>amb</sub> = 25°C unless otherwise specified; ADC clock frequency 4.5 MHz. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-------------------------------------|------------|--------------|------|----------------|------| | $V_{IA}$ | analog input voltage | | 0 | - | $V_{DDA(3V3)}$ | V | | C <sub>ia</sub> | analog input capacitance | | - | - | 1 | pF | | E <sub>D</sub> | differential linearity error | [1][2] | [3] | ±0.5 | ±1 | LSB | | E <sub>L(adj)</sub> | integral non-linearity | [1] | [4] _ | ±0.6 | ±1 | LSB | | Eo | offset error | [1] | [5] _ | ±1 | ±3 | LSB | | E <sub>G</sub> | gain error | [1] | [6] _ | ±0.3 | ±0.6 | % | | E <sub>T</sub> | absolute error | [1] | <u>[7]</u> _ | | ±4 | LSB | | R <sub>vsi</sub> | voltage source interface resistance | | - | - | 40 | kΩ | - [1] Conditions: $V_{SSA} = 0 \text{ V (on pin VSS\_AD)}$ ; $V_{DDA(3V3)} = 3.3 \text{ V (on pin VDD\_AD)}$ . - [2] The ADC is monotonic; there are no missing codes. - [3] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 4. - [4] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 4. - [5] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 4. - [6] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 4. - [7] The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 4. # 11. Dynamic characteristics ## 11.1 Clocking and I/O port pins Table 9. Dynamic characteristics $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ , unless otherwise specified.[1] | u | <u> </u> | | | | | | |--------------------------|----------------------------|------------|-------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | Reset | | | | | | | | t <sub>w(RESET)ext</sub> | external RESET pulse width | | <sup>[2]</sup> 10 | - | - | ms | | External clock | | | | | | | | f <sub>ext</sub> | external clock frequency | | [ <u>3]</u> 1 | 13 | 20 | MHz | | Port pins | | | | | | | | t <sub>r</sub> | rise time | | - | 5 | - | ns | | t <sub>f</sub> | fall time | | - | 5 | - | ns | | | | | | | | | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. ## 11.2 Static memory controller Table 10. Dynamic characteristics: static external memory interface $C_L = 25 \ pF, \ T_{amb} = 20 \ ^{\circ}C, \ V_{DD(EMC)} = 1.8 \ V.$ | Symbol | Parameter | Notes | Min | Тур | Max | Unit | |-----------------------|----------------------------------|------------|-----|---------------------------------------------------|-----|------| | Common | to read and write cycles | | | | | | | T <sub>CLCL</sub> | clock cycle time | [3] | - | 9.6 | - | ns | | t <sub>CSLAV</sub> | CS LOW to address valid time | | - | 0 | - | ns | | Read cycl | e parameters | | | | | | | t <sub>OELAV</sub> | OE LOW to address valid time | <u>[4]</u> | - | $0 - WAITOEN \times T_{CLCL}$ | - | ns | | t <sub>BLSLAV</sub> | BLS LOW to address valid time | <u>[4]</u> | - | $0 - WAITOEN \times T_{CLCL}$ | - | ns | | t <sub>CSLOEL</sub> | CS LOW to OE LOW time | | - | $0 + WAITOEN \times T_{CLCL}$ | - | ns | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW time | <u>[4]</u> | - | $0 + WAITOEN \times T_{CLCL}$ | - | ns | | t <sub>OELOEH</sub> | OE LOW to OE HIGH time | [4][5] | - | (WAITRD – WAITOEN + 1) $\times$ T <sub>CLCL</sub> | - | ns | | t <sub>BLSLBLSH</sub> | BLS LOW to BLS HIGH time | [4][5] | - | (WAITRD – WAITOEN + 1) $\times$ T <sub>CLCL</sub> | - | ns | | t <sub>su(DQ)</sub> | data input/output set-up time | [8] | - | <tbd></tbd> | - | ns | | $t_{h(DQ)}$ | data input/output hold time | [8] | - | 0 | - | ns | | t <sub>CSHOEH</sub> | CS HIGH to OE HIGH time | | - | 0 | - | ns | | t <sub>CSHBLSH</sub> | CS HIGH to BLS HIGH time | | - | 0 | - | ns | | $t_{OEHANV}$ | OE HIGH to address invalid time | | - | $1 \times T_{CLCL}$ | - | ns | | t <sub>BLSHANV</sub> | BLS HIGH to address invalid time | | - | 1 × T <sub>CLCL</sub> | - | ns | | Write cycl | e parameters | | | | | | | t <sub>CSLDV</sub> | CS LOW to data valid time | | - | 0 | - | ns | | t <sub>CSLWEL</sub> | CS LOW to WE LOW time | [6] | - | (WAITWEN + 1) $\times$ T <sub>CLCL</sub> | - | ns | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW time | [6] | - | (WAITWEN + 1) $\times$ T <sub>CLCL</sub> | - | ns | | t <sub>WELDV</sub> | WE LOW to data valid time | [6] | - | $0 - (WAITWEN + 1) \times T_{CLCL}$ | - | ns | LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. <sup>[2]</sup> After supply voltages are stable <sup>[3]</sup> Supplied by an external crystal. Table 10. Dynamic characteristics: static external memory interface ...continued $C_L = 25 \text{ pF}, T_{amb} = 20 \,^{\circ}\text{C}, V_{DD(EMC)} = 1.8 \text{ V}.$ | | , , | | | | | |-----------------------|----------------------------------------------------------------|-----------|---------------------------------------------------|-----|------| | Symbol | Parameter | Notes Min | Тур | Max | Unit | | $t_{WELWEH}$ | $\overline{\text{WE}}$ LOW to $\overline{\text{WE}}$ HIGH time | [6][7] | (WAITWR – WAITWEN + 1) $\times$ T <sub>CLCL</sub> | - | ns | | t <sub>BLSLBLSH</sub> | BLS LOW to BLS HIGH time | [6][7] _ | (WAITWR – WAITWEN + 1) $\times$ T <sub>CLCL</sub> | - | ns | | t <sub>WEHANV</sub> | WE HIGH to address invalid time | - | 1 × T <sub>CLCL</sub> | - | ns | | $t_{\text{WEHDNV}}$ | WE HIGH to data invalid time | - | $1 \times T_{CLCL}$ | - | ns | | t <sub>BLSHANV</sub> | BLS HIGH to address invalid time | - | 1 × T <sub>CLCL</sub> | - | ns | | t <sub>BLSHDNV</sub> | BLS HIGH to data invalid time | - | 1 × T <sub>CLCL</sub> | - | ns | - [1] $V_{OH} = V_{DD(EMC)} 0.3$ , $V_{OL} = 0.3$ V. - [2] $V_{IH} = 0.7 \text{ x } V_{DD(EMC)}$ , $V_{IL} = 0.3 \text{ x } V_{DD(EMC)} V$ . - [3] $T_{CLCL} = 1/HCLK$ - [4] Refer to the LPC32x0 user manual EMCStaticWaitOen0-3 register for the programming of WAITOEN value. - [5] Refer to the LPC32x0 user manual EMCStaticWaitRd0-3 register for the programming of WAITRD value. - [6] Refer to the LPC32x0 user manual EMCStaticWaitWen0-3 register for the programming of WAITWEN value. - [7] Refer to the LPC32x0 user manual EMCStaticWaitWr0-3 register for the programming of WAITWR value. - [8] Earliest of $\overline{\text{CS}}$ HIGH, $\overline{\text{OE}}$ HIGH, address change to data invalid. ## 11.3 SDR SDRAM Controller Table 11. EMC SDR SDRAM memory interface dynamic characteristics $T_{amb} = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , unless otherwise specified. [1][3] | Symbol | Parameter | Min | Typical <sup>[2]</sup> | Max | Unit | |----------------------|---------------------------------|------------|--------------------------------|-------------------|------| | f <sub>oper</sub> | operating frequency | <u>[4]</u> | 104 | 133 | MHz | | $t_{CK}$ | clock cycle time | - | 9.6 | - | ns | | $t_{CL}$ | CK LOW-level width | - | 4.8 | - | ns | | t <sub>CH</sub> | CK HIGH-level width | - | 4.8 | - | ns | | $t_{d(V)ctrl}$ | control valid delay time | [5][6] | $(CMD\_DLY \times 0.25) + 2.7$ | | ns | | t <sub>h(ctrl)</sub> | control hold time | [5][6] | $(CMD\_DLY \times 0.25) + 1.2$ | - | ns | | $t_{\text{d(AV)}}$ | address valid delay time | [6] | $(CMD\_DLY \times 0.25) + 3.2$ | | ns | | $t_{h(A)}$ | address hold time | <u>[6]</u> | $(CMD_DLY \times 0.25) + 1.2$ | - | ns | | $t_{d(QV)}$ | data output valid delay time | [6] _ | $(CMD\_DLY \times 0.25) + 3.5$ | | ns | | t <sub>h(Q)</sub> | data output hold time | <u>[6]</u> | $(CMD_DLY \times 0.25) + 1.2$ | - | ns | | t <sub>su(D)</sub> | data input set-up time | - | 0.6 | - | ns | | t <sub>h(D)</sub> | data input hold time | - | 0.9 | - | ns | | $t_{QZ}$ | data output high-impedance time | - | - | < t <sub>CK</sub> | ns | | | | | | | | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical values valid for EMC pads set to high slew rate: VDD\_EMC = 1.8 V, VDD\_CORE = 1.2 V or low slew rate: VDD\_EMC = 3.3 V, VDD\_CORE = 1.2 V. - [3] All min or max values valid for EMC pads set to high slew rate: VDD\_EMC = 1.8 V, VDD\_CORE = 1.2 V or low slew rate: VDD\_EMC = 3.3 V, VDD\_CORE = 1.2 V. - [4] $f_{oper} = 1/t_{CK}$ - [5] Applies to signals: EMC\_DQM[3:0], $\overline{EMC\_DYCSm}$ , $\overline{EMC\_RAS}$ , $\overline{EMC\_CAS}$ , $\overline{EMC\_WR}$ - [6] CMD\_DLY = COMMAND\_DELAY bitfield in SDRAMCLK\_CTRL[18:14] register, see External memory controller (EMC) chapter in LPC32x0 User manual. ## 11.4 DDR SDRAM controller LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. Table 12. EMC DDR SDRAM memory interface dynamic characteristics[1] $C_L = 25 \ pF; \ T_{amb} = 25 \ ^{\circ}C.$ | Symbol | Parameter | Conditions | | Min | Typical | Max | Unit | |-----------------------|-----------------------------------------------------|-------------------------------------------|------------|-----|---------------------------------------|-----|------| | f <sub>oper</sub> | operating frequency | | | - | 104 | - | MHz | | t <sub>CK</sub> | clock cycle time | | | - | 9.6 | - | ns | | t <sub>CL</sub> | CK LOW-level width | | | - | $0.5 \times t_{CK}$ | - | ns | | t <sub>CH</sub> | CK HIGH-level width | | | - | $0.5 \times t_{\text{CK}}$ | - | ns | | t <sub>d(V)ctrl</sub> | control valid delay time | | [2][3] | - | $(CMD\_DLY \times 0.25) + 1.5$ | - | ns | | t <sub>h(ctrl)</sub> | control hold time | | [2][3] | - | $(\text{CMD\_DLY} \times 0.25) - 1.5$ | - | ns | | $t_{d(AV)}$ | address valid delay time | | [2] | - | $(CMD\_DLY \times 0.25) + 1.5$ | - | ns | | t <sub>h(A)</sub> | address hold time | | [2] | - | $(\text{CMD\_DLY} \times 0.25) - 1.5$ | - | ns | | t <sub>su(Q)</sub> | data output set-up time | EMC_D and<br>EMC_DQM to<br>EMC_DQS<br>out | | - | $0.275 \times t_{CK}$ | - | ns | | t <sub>h(Q)</sub> | data output hold time | EMC_D and<br>EMC_DQM to<br>EMC_DQS<br>out | | - | $0.225 \times t_{CK}$ | - | ns | | t <sub>DQSH</sub> | DQS HIGH time | for WRITE command | | - | $0.5 \times t_{CK}$ | - | ns | | t <sub>DQSL</sub> | DQS LOW time | for WRITE command | | - | $0.5 \times t_{CK}$ | - | ns | | t <sub>DQSS</sub> | WRITE command to first DQS latching transition time | for DQS out | | - | $t_{CK}$ + (CMD_DLY $\times$ 0.25) | - | ns | | t <sub>DSS</sub> | DQS falling edge to CK set-up time | for DQS in | | - | $0.5 \times t_{CK}$ | - | ns | | t <sub>DSH</sub> | DQS falling edge hold time from CK | for DQS in | | - | $0.5 \times t_{CK}$ | - | ns | | t <sub>d(DQS)</sub> | DQS delay time | for DQS in | <u>[4]</u> | - | DQS_DELAY | - | ns | | t <sub>su(D)</sub> | data input set-up time | | | - | 0.3 | - | ns | | t <sub>h(D)</sub> | data input hold time | | | - | 0.5 | - | ns | | t <sub>WPRE</sub> | write preamble time | | | - | <tbd></tbd> | - | ns | | t <sub>WPST</sub> | write postamble time | | | - | <tbd></tbd> | - | ns | | t <sub>RPRE</sub> | read preamble time | | | - | <tbd></tbd> | - | ns | | RPST | read postamble time | | | - | <tbd></tbd> | - | ns | <sup>[1]</sup> All values valid for EMC pads set to high slew rate at 1.8 V. <sup>[2]</sup> CMD\_DLY = COMMAND\_DELAY bitfield in SDRAMCLK\_CTRL[18:14] register, see External memory controller (EMC) chapter in LPC32x0 User manual. <sup>[3]</sup> Applies to signals EMC\_DQM[1:0], $\overline{EMC\_DYCSm}$ , $\overline{EMC\_RAS}$ , $\overline{EMC\_CAS}$ , $\overline{EMC\_WR}$ <sup>[4]</sup> DQS\_DELAY, see LPC32x0 user manual, External Memory Controller Chapter, Section 8 DDR DQS delay calibration for details on configuring this value. LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. ## 11.5 Ethernet Table 13. Dynamic characteristics: Ethernet MAC pins | | | <b>A</b> III.I | | _ | 5.5 | | |----------------------|---------------------------------|--------------------------------------------|-------------|-------------|-------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | Ethernet I | MAC signals for MIIM | | | | | | | T <sub>cy(clk)</sub> | clock cycle time | on pin ENET_MDC | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | $t_{v(Q)}$ | data output valid time | on pin ENET_MDIO; MDIO write | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | $t_{QZ}$ | data output high-impedance time | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>su(D)</sub> | data input set-up time | on pin ENET_MDIO; MDIO read | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>h(D)</sub> | data input hold time | on pin ENET_MDIO; MDIO read | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | Ethernet I | MAC signals for RMII | | | | | | | t <sub>su(D)</sub> | data input set-up time | on pin ENET_RXD; RMII receive input | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin ENET_CRS; RMII carrier sense input | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin ENET_RXER; RMII receive error input | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>h(D)</sub> | data input hold time | on pin ENET_RXD; RMII receive input | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin ENET_CRS; RMII carrier sense input | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin ENET_RXER; RMII receive error input | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | $t_{d(QV)}$ | data output valid delay time | on pin ENET_TXD; RMII transmit output | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin ENET_TXEN; RMII transmit enable | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>h(Q)</sub> | data output hold time | on pin ENET_TXD; RMII transmit output | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin ENET_TXEN; RMII transmit enable | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | | | | | | ## 11.6 USB controller Table 14. Dynamic characteristics USB digital I/O pins $V_{DD(IO)} = 3.3 \text{ V}$ ; $T_{amb} = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , unless otherwise specified. [1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------|---------------------------------|-----|-----|-----|------| | $t_{TIO}$ | bus turnaround time (I/O) | OE_N/INT_N to DAT/VP and SE0/VM | - | 7 | - | ns | | t <sub>TOI</sub> | bus turnaround time (O/I) | OE_N/INT_N to DAT/VP and SE0/VM | - | 0 | - | ns | [1] Parameters are valid over operating temperature range unless otherwise specified. # 11.7 Secure Digital (SD) card interface Table 15. Dynamic characteristics: SD card pin interface $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ for industrial applications; $V_{DD(IO)}$ over specified ranges.[1] | G1112 | | 22(.6) | | | | | |--------------------|-------------------------------------|---------------------------------------|-----|--------|-----|------| | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | | $T_{cy(clk)}$ | clock cycle time | on pin MS_SCLK; Data transfer mode | - | - | 25 | MHz | | | on pin MS_SCLK; Identification mode | - | - | 400 | kHz | | | t <sub>su(D)</sub> | data input set-up time | on pins MS_BS, MS_DIO[3:0] as inputs | - | 2.7 | - | ns | | t <sub>h(D)</sub> | data input hold time | on pins MS_BS, MS_DIO[3:0] as inputs | - | 0 | - | ns | | $t_{d(QV)}$ | data output valid delay time | on pins MS_BS, MS_DIO[3:0] as outputs | - | 9.7 | - | ns | | t <sub>h(Q)</sub> | data output hold time | on pins MS_BS, MS_DIO[3:0] as outputs | - | 7.7 | - | ns | | | | | | | | | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. ## 11.8 MLC NAND flash memory controller Table 16. Dynamic characteristics of the MLC NAND flash memory controller $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ . | Symbol | Parameter | | Min | Тур | Max | Unit | |---------------------|---------------------------------------|-----------|-----|-----------------------------------------------------------|-----|------| | t <sub>CELREL</sub> | CE LOW to RE LOW time | [1][2] | - | $T_{HCLK} \times CEA_D$ | - | ns | | t <sub>RC</sub> | RE cycle time | [1][5][6] | - | $T_{HCLK} \times (R_L + 1) + T_{HCLK} \times (R_H - R_L)$ | - | ns | | t <sub>REH</sub> | RE HIGH hold time | [1][5][6] | - | $T_{HCLK} \times (R_H - R_L)$ | - | ns | | $t_{RHZ}$ | RE HIGH to output high-impedance time | [1][5][7] | - | $T_{HCLK} \times (R_H - R_L) + T_{HCLK} \times R_{HZ}$ | - | ns | | t <sub>RP</sub> | RE pulse width | [1][5] | - | $T_{HCLK} \times (R_L + 1)$ | - | ns | | t <sub>REHRBL</sub> | RE HIGH to R/B LOW time | [1][8] | - | $T_{HCLK} \times B_D$ | - | ns | | t <sub>WB</sub> | WE HIGH to R/B LOW time | [1][8] | - | $T_{HCLK} \times B_D$ | - | ns | | t <sub>WC</sub> | WE cycle time | [1][3][4] | - | $T_{HCLK} \times (W_L + 1) + T_{HCLK} \times (W_H - W_L)$ | - | ns | | $t_{WH}$ | WE HIGH hold time | [1][3][4] | - | $T_{HCLK} \times (W_H - W_L)$ | - | ns | | t <sub>WP</sub> | WE pulse width | [1][3] | - | $T_{HCLK} \times (W_L + 1)$ | - | ns | - [1] $T_{HCLK} = 1/HCLK$ - [2] CEA<sub>D</sub> = bitfield TCEA\_DELAY[1:0] in register MLC\_TIME\_REG[25:24] - [3] W<sub>L</sub> = bitfield WR\_LOW[3:0] in register MLC\_TIME\_REG[3:0] - [4] W<sub>H</sub> = bitfield WR\_HIGH[3:0] in register MLC\_TIME\_REG[7:4] - [5] $R_L = bitfield RD_LOW[3:0]$ in register MLC\_TIME\_REG[11:8] - [6] RH = bitfield RD\_HIGH [3:0] in register MLC\_TIME\_REG[15:12] - [7] R<sub>HZ</sub> = bitfield NAND\_TA[2:0] in register MLC\_TIME\_REG[18:16] - [8] $B_D = bitfield BUSY_DELAY[4:0]$ in register MLC\_TIME\_REG[23:19] LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. # 11.9 SLC NAND flash memory controller Table 17. Dynamic characteristics of SLC NAND flash memory controller $T_{amb} = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ . | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------|----------------------|---------------------------------------------|-----------------|-----|------------------------------|-----|------| | t <sub>ALS</sub> | ALE set-up time | read | [1][2][4][6] | - | $T_{HCLK} \times (Rsu + Rw)$ | - | ns | | | | write | | - | $T_{HCLK} \times (Wsu + Ww)$ | - | ns | | t <sub>ALH</sub> | ALE hold time | read | [1][7] | - | $T_{HCLK} \! \times Rh$ | - | ns | | | | write | | - | $T_{HCLK}\! imes\!Wh$ | - | ns | | t <sub>AR</sub> | ALE to RE delay time | read | [1][2][6] | - | $T_{HCLK} \! \times Rsu$ | - | ns | | | | write | | - | $T_{HCLK} imes Wsu$ | - | ns | | t <sub>CEA</sub> | CE access time | read | [1][2][4][6][8] | - | $T_{HCLK} \times (Rsu + Rw)$ | - | ns | | | | write | | - | $T_{HCLK} \times (Wsu + Ww)$ | - | ns | | t <sub>CS</sub> | CE set-up time | read | [1][2][4][6][8] | - | $T_{HCLK} \times (Rsu + Rw)$ | - | ns | | | | write | | - | $T_{HCLK} \times (Wsu + Ww)$ | - | ns | | t <sub>CH</sub> | CE hold time | read | [1][3] | - | $T_{HCLK} \times Rh$ | - | ns | | | | write | | - | $T_{HCLK} \times Wh$ | - | ns | | t <sub>CLS</sub> | CLE set-up time | read | [1][2][4][6][8] | - | $T_{HCLK} \times (Rsu + Rw)$ | - | ns | | | | write | | - | $T_{HCLK} \times (Wsu + Ww)$ | - | ns | | t <sub>CLH</sub> | CLE hold time | read | [1][3] | - | $T_{HCLK} \times Rh$ | - | ns | | | | write | | - | $T_{HCLK} \times Wh$ | - | ns | | t <sub>CLR</sub> | CLE to RE delay time | read | [1][2][6] | - | $T_{HCLK} \! \times Rsu$ | - | ns | | | | write | | - | $T_{HCLK} imes Wsu$ | - | ns | | t <sub>DH</sub> data ho | data hold time | output from<br>NAND<br>controller; read | [1][3][7] | - | $T_{HCLK} \times Rh$ | - | ns | | | | output from<br>NAND<br>controller;<br>write | | - | $T_{HCLK} \times Wh$ | - | ns | **Table 17. Dynamic characteristics of SLC NAND flash memory controller** ...continued $T_{amb} = -40 \,^{\circ}C$ to $+85 \,^{\circ}C$ . | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |---------------------|---------------------------------------|-------------------------------------------------|-----------------|-----|-----------------------------------|-----|------| | t <sub>DS</sub> | data set-up time | output from<br>NAND<br>controller; read | [1][2][4][6][8] | - | $T_{HCLK} \times (Rsu + Rw)$ | - | ns | | | | output from<br>NAND<br>controller;<br>write | | - | $T_{HCLK} \times (Wsu + Ww)$ | - | | | t <sub>IR</sub> | output high-impedance to RE | read | [1][2][6] | - | $T_{HCLK} \times Rsu$ | - | ns | | | LOW time | write | | - | $T_{HCLK} \times Wsu$ | - | ns | | t <sub>RC</sub> | RE cycle time | read | [1][2] | - | $T_{HCLK} \times (Rsu + Rw + Rh)$ | - | ns | | t <sub>REA</sub> | RE access time | read | [1][4] | - | $T_{HCLK} \times Rw$ | - | ns | | t <sub>REH</sub> | RE high hold time | read | [1][2][3] | - | $T_{HCLK} \times (Rsu + Rh)$ | - | ns | | t <sub>RHOH</sub> | RE HIGH to output hold time | input hold for<br>flash<br>controller; read | | - | 0 | - | - | | | | input hold for<br>flash<br>controller;<br>write | | - | 0 | - | - | | t <sub>RHZ</sub> | RE HIGH to output high-impedance time | read | [1] | - | $T_{HCLK} \times Rh$ | - | ns | | t <sub>RP</sub> | RE pulse width | read | [1][4] | - | $T_{HCLK} \times Rw$ | - | ns | | t <sub>RR</sub> | ready to RE LOW time | read | [1][2][3] | - | $T_{HCLK} \times Rsu$ | - | ns | | t <sub>WB</sub> | WE HIGH to R/B LOW time | write | [1][8] | - | $T_{HCLK} \times Ww$ | - | ns | | t <sub>WC</sub> | WE cycle time | write | [1][6][7][8] | - | $T_{HCLK} \times (Wsu + Ww + Wh)$ | - | ns | | $t_{WH}$ | WE HIGH hold time | write | [1][6][7] | - | $T_{HCLK} \times (Wsu + Wh)$ | - | ns | | t <sub>WHR</sub> | WE HIGH to RE LOW time | write | [1][6][7] | - | $T_{HCLK} \times (Wsu + Wh)$ | - | ns | | $t_{WP}$ | WE pulse width | write | [1][8] | - | $T_{HCLK} \times Ww$ | - | ns | | t <sub>REHRBL</sub> | RE HIGH to R/B LOW time | write | [1][8] | - | $T_{HCLK} \times Ww$ | - | ns | - [1] T<sub>HCLK</sub> = 1/HCLK - [2] Rsu = bitfield R\_SETUP[3:0] in register SLC\_TAC[3:0] for reads - [3] Rh = bitfield R\_HOLD[3:0] in register SLC\_TAC[7:4] for reads - [4] Rw = bitfield R\_WIDTH[3:0] in register SLC\_TAC[11:8] for reads - [5] Rb = bitfield R\_RDY[3:0] in register SLC\_TAC[15:12] for reads - [6] Wsu = bitfield W\_SETUP[3:0] in register SLC\_TAC[19:16] for writes - [7] Wh = bitfield W\_HOLD[3:0] in register SLC\_TAC[23:20] for writes - [8] Ww = bitfield W\_WIDTH[3:0] in register SLC\_TAC[27:24] for writes - [o] THE Stated TETE THE THEOLOGIST OF SECTION OF THE - [9] Wb = bitfield W\_RDY[3:0] in register SLC\_TAC[31:28] for writes ## 11.10 SPI and SSP Controller ## 11.10.1 SPI Table 18. Dynamic characteristics of SPI pins on SPI master controller $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ . | · amb | | | | | | | |---------------------|--------------------------------------|------------|---------------------------|-----|----------------------|------| | Symbol | Parameter | | Min | Тур | Max | Unit | | Common to | SPI1 and SPI2 | | | | | | | T <sub>SPICYC</sub> | SPI cycle time | <u>[1]</u> | $2\times T_{\text{HCLK}}$ | - | $256\times T_{HCLK}$ | ns | | SPI1 | | | | | | | | t <sub>SPIDSU</sub> | SPI data set-up time | | - | 6 | - | ns | | t <sub>SPIDH</sub> | SPI data hold time | | - | 0 | - | ns | | t <sub>SPIDV</sub> | SPI enable to output data valid time | | - | 2 | - | ns | | t <sub>SPIOH</sub> | SPI output data hold time | | - | 0 | - | ns | | SPI2 | | | | | | | | t <sub>SPIDSU</sub> | SPI data set-up time | | - | 10 | - | ns | | t <sub>SPIDH</sub> | SPI data hold time | | - | 0 | - | ns | | t <sub>SPIDV</sub> | SPI enable to output data valid time | | - | 2 | - | ns | | t <sub>SPIOH</sub> | SPI output data hold time | | - | 0 | - | ns | | | | | | | | | <sup>[1]</sup> $T_{HCLK}$ = period time of SPI IP block input clock (HCLK) LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. ## 11.10.2 SSP Table 19. Dynamic characteristics of SSP controller pins in SPI mode $T_{amb} = -40 \,^{\circ}C$ to +85 $^{\circ}C$ . | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------|----------------------------|-------------|-------------|-------------|-------| | • | master mode | IVIIII | тур | IVIAX | Oilit | | | | 4.1 | 4. 1 | 41 1 | | | T <sub>SPICYC</sub> | SPI cycle time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | tspiclkh | SPICLK HIGH time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | tspiclkl | SPICLK LOW time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIDSU</sub> | SPI data set-up time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIDH</sub> | SPI data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIQV</sub> | SPI data output valid time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIOH</sub> | SPI output data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | SSP 1 in SPI | master mode | | | | | | T <sub>SPICYC</sub> | SPI cycle time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPICLKH</sub> | SPICLK HIGH time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | tspiclkl | SPICLK LOW time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIDSU</sub> | SPI data set-up time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIDH</sub> | SPI data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIQV</sub> | SPI data output valid time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIOH</sub> | SPI output data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | SSP0 in SPI | slave mode | | | | | | t <sub>SPIDSU</sub> | SPI data set-up time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIDH</sub> | SPI data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIQV</sub> | SPI data output valid time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIOH</sub> | SPI output data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | SSP1 in SPI | slave mode | | | | | | t <sub>SPIDSU</sub> | SPI data set-up time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIDH</sub> | SPI data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIQV</sub> | SPI data output valid time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIOH</sub> | SPI output data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | ## 11.10.3 Timing diagrams for SPI and SSP (in SPI mode) # 12. Package outline Fig 24. Package outline SOT1048-1 (TFBGA296) LPC3220\_30\_40\_50\_1 © NXP B.V. 2009. All rights reserved. # 13. Abbreviations Table 20. Abbreviations | Appreviations | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Description | | | Analog-to-Digita | Converter | | Advanced High- | performance Bus | | Advanced Micro | controller Bus Architecture | | Advanced Peripl | neral Bus | | Complex Instruc | tion Set Computer | | M Double Data Ra | e Synchronous Dynamic Random Access Memory | | Direct Memory A | access | | Digital Signal Pr | ocessing | | Embedded Trace | e Macrocell | | Fast Access Bus | | | First In, First Ou | | | Fast Interrupt Re | equest | | General Purpose | e Input/Output | | Input/Output | | | Interrupt Reques | st | | High-Speed | | | Infrared Data As | sociation | | Joint Test Action | Group | | Liquid Crystal Di | splay | | Media Access C | ontrol | | Media Independ | ent Interface Management | | Open Host Cont | roller Interface | | On-The-Go | | | Physical Layer | | | Phase-Locked L | оор | | | | | Random Access | Memory | | | Independent Interface | | Single Ended Ze | ro | | Single Data Rate | e Synchronous Dynamic Random Access Memory | | Serial Periphera | Interface | | Serial Synchron | ous Interface | | Synchronous Se | rial Port | | Thin Film Transis | stor | | Transistor-Transi | stor Logic | | Super Twisted N | ematic | | Universal Async | hronous Receiver/Transmitter | | Universal Serial | Bus | | | Description Analog-to-Digital Advanced High- Advanced Micro Advanced Periph Complex Instruct M Double Data Rat Direct Memory A Digital Signal Pro Embedded Trace Fast Access Bus First In, First Out Fast Interrupt Re General Purpose Input/Output Interrupt Reques High-Speed Infrared Data As Joint Test Action Liquid Crystal Di Media Access C Media Independ Open Host Cont On-The-Go Physical Layer Phase-Locked Le Pulse Width Moo Random Access Reduced Media Single Ended Ze M Single Data Rate Serial Peripheral Serial Synchronous Synchronous Se Thin Film Transis Transistor-Transi Super Twisted N | # 14. Revision history ## Table 21. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |--------------------|--------------|------------------------|---------------|------------| | LPC3220_30_40_50_1 | 20090206 | Preliminary data sheet | - | - | ## 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. ## 15.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. #### 16. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com # 17. Contents | 1 | General description | 1 | 7.7.3 | Millisecond timer | 31 | |-------------|-------------------------------------------|----|------------------|--------------------------------------------|----| | 2 | Features | 1 | 7.7.3.1 | Features | | | 3 | Applications | 3 | 7.7.4 | Clocking and power control features | 32 | | 4 | Ordering information | | 7.7.4.1 | Clocking | | | <b>4</b> .1 | | | 7.7.4.2 | Crystal oscillator | | | | Ordering options | | 7.7.4.3 | PLLs | | | 5 | Block diagram | | 7.7.4.4 | Power control modes | | | 6 | Pinning information | 5 | 7.7.4.5 | Reset | | | 6.1 | Pinning | | 7.8 | Communication peripheral interfaces | | | 6.2 | Pin description | 8 | 7.8.1 | UARTs | | | 7 | Functional description | 21 | 7.8.1.1 | Standard UARTs | | | 7.1 | CPU and subsystems | | 7.8.1.2 | High-speed UARTs | | | 7.1.1 | CPU | | 7.8.2 | SPI serial I/O controller | | | 7.1.2 | Vector Floating Point (VFP) coprocessor . | 21 | 7.8.2.1 | Features | | | 7.1.3 | Emulation and debugging | | 7.8.3 | SSP serial I/O controller | | | 7.1.3.1 | Embedded ICE | | 7.8.3.1 | Features | | | 7.1.3.2 | Embedded trace buffer | 22 | 7.8.4 | I <sup>2</sup> C-bus serial I/O controller | | | 7.2 | AHB matrix | 22 | 7.8.4.1 | Features | | | 7.2.1 | APB | 23 | 7.8.5 | I <sup>2</sup> S-bus audio controller | | | 7.2.2 | FAB | 23 | 7.8.5.1 | Features | | | 7.3 | Physical memory map | 23 | 7.9 | Other peripherals | | | 7.4 | Internal memory | 25 | 7.9.1 | General purpose parallel I/O | | | 7.4.1 | On-chip ROM | 25 | 7.9.1.1 | Features | | | 7.4.2 | On-chip SRAM | 25 | 7.9.2 | Keyboard scanner | | | 7.5 | External memory interfaces | 25 | 7.9.2.1 | Features | | | 7.5.1 | NAND flash controllers | 25 | 7.9.3 | Touch screen controller and 10-bit ADC | | | 7.5.1.1 | Multi-Level Cell (MLC) NAND flash | | 7.9.3.1 | Features | | | | controller | 25 | 7.9.4 | Real-Time Clock (RTC) and battery RAM | | | 7.5.1.2 | Single-Level Cell (SLC) NAND flash | | 7.9.4.1<br>7.9.5 | Features | 39 | | | controller | 26 | 7.9.5 | Enhanced 32-bit timers/external event | 20 | | 7.5.2 | SD card controller | | 7051 | counters | | | 7.5.2.1 | Features | | 7.9.5.1<br>7.9.6 | Features | | | 7.5.3 | External memory controller | | 7.9.6<br>7.9.6.1 | High-speed timer | | | 7.6 | AHB master peripherals | 27 | 7.9.6.1 | Pulse Width Modulators (PWMs) | | | 7.6.1 | General Purpose DMA (GPDMA) | | 7.9.7.1 | Features | | | | controller | | 7.9.8 | Motor control pulse width modulator | | | 7.6.2 | Ethernet MAC | | 7.9.8.1 | Features | | | 7.6.2.1 | Features | | | Basic architecture | | | 7.6.3 | USB interface | | 8 | | | | 7.6.3.1 | USB device controller | | 9 | Limiting values | | | 7.6.3.2 | USB host controller | | 10 | Static characteristics | 43 | | 7.6.3.3 | USB OTG controller | | 10.1 | Power supply sequencing | 47 | | 7.6.4 | LCD controller | | 10.2 | ADC static characteristics | 48 | | 7.6.4.1 | Features | | 11 | Dynamic characteristics | 50 | | 7.7 | System functions | | 11.1 | Clocking and I/O port pins | | | 7.7.1 | Interrupt controller | | 11.2 | Static memory controller | | | 7.7.2 | Watchdog timer | 31 | 11.3 | SDR SDRAM Controller | | continued >> 72 of 73 # LPC3220/30/40/50 ## **NXP Semiconductors** #### 16/32-bit ARM microcontrollers | 11.4 | DDR SDRAM controller | 53 | |---------|------------------------------------|----| | 11.5 | Ethernet | 56 | | 11.6 | USB controller | 57 | | 11.7 | Secure Digital (SD) card interface | 58 | | 11.8 | MLC NAND flash memory controller | 59 | | 11.9 | SLC NAND flash memory controller | 60 | | 11.10 | SPI and SSP Controller | 64 | | 11.10.1 | SPI | 64 | | 11.10.2 | SSP | 65 | | 11.10.3 | Timing diagrams for SPI and SSP | | | | (in SPI mode) | 66 | | 12 | Package outline | 68 | | 13 | Abbreviations | 69 | | 14 | Revision history | 70 | | 15 | Legal information | 71 | | 15.1 | Data sheet status | 71 | | 15.2 | Definitions | 71 | | 15.3 | Disclaimers | 71 | | 15.4 | Trademarks | 71 | | 16 | Contact information | 71 | | 47 | Ocutanta | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.