### **LP2985LV** # Micropower 150 mA Low-Noise Low-Dropout Regulator in SOT-23 and micro SMD packages for Applications with Output Voltages $\leq$ 2.3V # Designed for Use with Very Low ESR Output Capacitors ### **General Description** The LP2985LV is a 150 mA, fixed-output voltage regulator designed to providehigh performance and low noise in applications requiring output voltages < 2.3V. Using an optimized VIP™ (Vertically Integrated PNP) process, the LP2985LV delivers unequalled performance in all specifications critical to battery-powered designs: Ground Pin Current: Typically 825 $\mu A$ @ 150 mA load, and 75 $\mu A$ @ 1 mA load. **Enhanced Stability:** The LP2985LV is stable with output capacitor ESR as low as 5 m $\Omega$ , which allows the use of ceramic capacitors on the output. Sleep Mode: Less than 1 $\mu A$ quiescent current when ON/ OFF pin is pulled low. **Smallest Possible Size:** micro SMD package uses absolute minimum board space. **Precision Output:** 1% tolerance output voltages available (A grade). **Low Noise:** By adding a 10 nF bypass capacitor, output noise can be reduced to 30 $\mu V$ (typical). ### **Features** - Guaranteed 150 mA output current - Smallest possible size (micro SMD) - Requires minimum external components - Stable with low-ESR output capacitor - <1 µA quiescent current when shut down</p> - Low ground pin current at all loads - Output voltage accuracy 1% (A Grade) - High peak current capability - Wide supply voltage range (16V max) - Low $Z_{OUT}$ : 0.3 $\Omega$ typical (10 Hz to 1 MHz) - Overtemperature/overcurrent protection - -40°C to +125°C junction temperature range - Custom voltages available ### **Applications** - Cellular Phone - Palmtop/Laptop Computer - Personal Digital Assistant (PDA) - Camcorder, Personal Stereo, Camera ## **Block Diagram** VIP™ is a trademark of National Semiconductor Corporation. # **Basic Application Circuit** <sup>\*</sup>ON/OFF input must be actively terminated. Tie to $\ensuremath{V_{\text{IN}}}$ if this function is not to be used. ### **Connection Diagrams** ### 5-Lead Small Outline Package (M5) Top View See NS Package Number MF05A For ordering information see *Table 1* ### micro SMD, 5 Bump Package (BPA05 & BLA05) **Note:** The actual physical placement of the package marking will vary from part to part. Package marking contains date code and lot traceability information, and will vary considerably. Package marking does not correlate to device type. Top View See NS Package Number BPA05 & BLA05 # **Pin Descrption** | Name | Pin Number | | Function | | | |------------------|------------|-----------|------------------------------------------|--|--| | | SOT-23 | micro SMD | | | | | V <sub>IN</sub> | 1 | C3 | Input Voltage | | | | GND | 2 | A1 | Common Ground (device substrate) | | | | ON/OFF | 3 | A3 | Logic high enable input | | | | BYPASS | 4 | B2 | Bypass capacitor for low noise operation | | | | V <sub>OUT</sub> | 5 | C1 | Regulated output voltage | | | <sup>\*\*</sup>Minimum capacitance is shown to ensure stability (may be increased without limit). Ceramic capacitor required for output (see Application Hints). <sup>\*\*\*</sup>Reduces output noise (may be omitted if application is not noise critical). Use ceramic or film type with very low leakage current (see Application Hints). # **Ordering Information** TABLE 1. Package Marking and Ordering Information | Output Voltage (V) | Grade | Grade Order Information Package Marking | | Supplied as: | | | | |----------------------|--------------|-----------------------------------------|------|-----------------------------|--|--|--| | 5-Lead Small Outline | Package (M5 | ) | | | | | | | 1.35 | Α | LP2985AIM5X-135 | LF7A | 3000 Units on Tape and Reel | | | | | 1.35 | Α | LP2985AIM5-135 | LF7A | 1000 Units on Tape and Reel | | | | | 1.35 | STD | LP2985IM5X-135 | LF7B | 3000 Units on Tape and Reel | | | | | 1.35 | STD | LP2985IM5-135 | LF7B | 1000 Units on Tape and Reel | | | | | 1.5 | Α | LP2985AIM5X-1.5 | LCHA | 3000 Units on Tape and Reel | | | | | 1.5 | Α | LP2985AIM5-1.5 | LCHA | 1000 Units on Tape and Reel | | | | | 1.5 | STD | LP2985IM5X-1.5 | LCHB | 3000 Units on Tape and Reel | | | | | 1.5 | STD | LP2985IM5-1.5 | LCHB | 1000 Units on Tape and Reel | | | | | 1.8 | Α | LP2985AIM5X-1.8 | LAYA | 3000 Units on Tape and Reel | | | | | 1.8 | Α | LP2985AIM5-1.8 | LAYA | 1000 Units on Tape and Reel | | | | | 1.8 | STD | LP2985IM5X-1.8 | LAYB | 3000 Units on Tape and Reel | | | | | 1.8 | STD | LP2985IM5-1.8 | LAYB | 1000 Units on Tape and Reel | | | | | 2.0 | Α | LP2985AIM5X-2.0 | LCDA | 3000 Units on Tape and Reel | | | | | 2.0 | Α | LP2985AIM5-2.0 | LCDA | 1000 Units on Tape and Reel | | | | | 2.0 | STD | LP2985IM5X-2.0 | LCDB | 3000 Units on Tape and Reel | | | | | 2.0 | STD | LP2985IM5-2.0 | LCDB | 1000 Units on Tape and Reel | | | | | micro SMD, 5 Bump | Package (BPA | λ05 - 170 μm ball) | | | | | | | 1.5 | Α | LP2985AIBP-1.5 | | 250 Units on Tape and Reel | | | | | 1.5 | Α | LP2985AIBPX-1.5 | | 3000 Units on Tape and Reel | | | | | 1.5 | STD | LP2985IBP-1.5 | | 250 Units on Tape and Reel | | | | | 1.5 | STD | LP2985IBPX-1.5 | | 3000 Units on Tape and Reel | | | | | 1.8 | Α | LP2985AIBP-1.8 | | 250 Units on Tape and Reel | | | | | 1.8 | Α | LP2985AIBPX-1.8 | | 3000 Units on Tape and Reel | | | | | 1.8 | STD | LP2985IBP-1.8 | | 250 Units on Tape and Reel | | | | | 1.8 | STD | LP2985IBPX-1.8 | | 3000 Units on Tape and Reel | | | | | micro SMD, 5 Bump | Package (BLA | λ05 - 300 μm ball) | | | | | | | 1.8 | Α | LP2985AIBL-1.8 | | 250 Units on Tape and Reel | | | | | 1.8 | Α | LP2985AIBLX-1.8 | | 3000 Units on Tape and Reel | | | | | 1.8 | STD | LP2985IBL-1.8 | | 250 Units on Tape and Reel | | | | | 1.8 | STD | LP2985IBLX-1.8 | | 3000 Units on Tape and Reel | | | | | micro SMD, 5 Bump | Package (TPA | .05 - 170 μm ball) | | | | | | | 1.5 | Α | LP2985AITP-1.5 | | 250 Units on Tape and Reel | | | | | 1.5 | Α | LP2985AITPX-1.5 | | 3000 Units on Tape and Reel | | | | | 1.5 | STD | LP2985ITP-1.5 | | 250 Units on Tape and Reel | | | | | 1.5 | STD | LP2985ITPX-1.5 | | 3000 Units on Tape and Reel | | | | | 1.8 | Α | LP2985AITP-1.8 | | 250 Units on Tape and Reel | | | | | 1.8 | Α | LP2985AITPX-1.8 | | 3000 Units on Tape and Reel | | | | | 1.8 | STD | LP2985ITP-1.8 | | 250 Units on Tape and Reel | | | | | 1.8 | STD | LP2985ITPX-1.8 | | 3000 Units on Tape and Reel | | | | ### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. -65°C to +150°C Storage Temperature Range Operating Junction Temperature Range -40°C to +125°C Lead Temp. (Soldering, 5 sec.) 260°C ESD Rating (Note 2) 2 kV Power Dissipation (Note 3) Internally Limited Input Supply Voltage (Survival) -0.3V to +16VInput Supply Voltage (Operating) 2.2V to +16V Shutdown Input Voltage (Survival) -0.3V to +16V Output Voltage (Survival, (Note 4)) -0.3V to +9VI<sub>OUT</sub> (Survival) **Short Circuit** Protected -0.3V to +16V Input-Output Voltage (Survival, (Note 5)) ### **Electrical Characteristics** (Note 10) Limits in standard typeface are for $T_J = 25$ °C. and limits in **boldface type** apply over the full operating temperature range. Unless otherwise specified: $V_{IN} = V_O(NOM) + 1V$ , $I_L = 1$ mA, $C_{IN} = 1$ $\mu F$ , $C_{OUT} = 4.7$ $\mu F$ , $V_{ON/OFF} = 2V$ . | Symbol | Parameter | Conditions | | <b>LP2985AI-X.X</b><br>(Note 6) | | <b>LP2985I-X.X</b><br>(Note 6) | | Units | |------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------|-------|---------------------------------|-------|--------------------------------|-------|-------------------| | | | | Тур | | | | | | | | | | | Min | Max | Min | Max | 1 | | $\Delta V_{O}$ | Output Voltage | I <sub>L</sub> = 1 mA | | -1.0 | 1.0 | -1.5 | 1.5 | %V <sub>NOM</sub> | | | Tolerance | 1 mA ≤ I <sub>L</sub> ≤ 50 mA | | -1.5 | 1.5 | -2.5 | 2.5 | | | | | | | -2.5 | 2.5 | -3.5 | 3.5 | | | | | 1 mA ≤ I <sub>L</sub> ≤ 150 mA | | -2.5 | 2.5 | -3.0 | 3.0 | | | | | | | -3.5 | 3.5 | -4.0 | 4.0 | | | ΔV <sub>O</sub> | Output Voltage | $V_O(NOM)+1V \le V_{IN} \le 16V$ | 0.007 | | 0.014 | | 0.014 | | | $\frac{\sigma}{\Delta V_{IN}}$ | Line Regulation | | | | 0.032 | | 0.032 | %/V | | I <sub>GND</sub> | Ground Pin Current | $I_L = 0$ | 65 | | 95 | | 95 | | | | | | | | 125 | | 125 | | | | | I <sub>L</sub> = 1 mA | 75 | | 110 | | 110 | | | | | | | | 170 | | 170 | μΑ | | | | I <sub>L</sub> = 10 mA | 120 | | 220 | | 220 | | | | | | | | 400 | | 400 | | | | | I <sub>L</sub> = 50 mA | 300 | | 500 | | 500 | | | | | | | | 900 | | 900 | | | | | I <sub>L</sub> = 150 mA | 825 | | 1200 | | 1200 | | | | | | | | 2000 | | 2000 | | | | | V <sub>ON/OFF</sub> < 0.3V | 0.01 | | 0.8 | | 0.8 | | | | | V <sub>ON/OFF</sub> < 0.15V | 0.05 | | 2 | | 2 | 1 | | V <sub>IN</sub> (min) | Minimum Input Voltage<br>Required To maintain<br>Output Regulation<br>(Note 9) | | 2.05 | | 2.20 | | 2.20 | V | | | Dropout Voltage<br>(Note 9) | IL = 50mA | 120 | | 150 | | 150 | - mV | | V <sub>IN</sub> - V <sub>OUT</sub> | | | | | 250 | | 250 | | | | | IL = 150mA | 280 | | 350 | | 350 | | | | | | | | 600 | | 600 | | | V <sub>ON/OFF</sub> | ON/OFF Input Voltage (Note 7) | High = O/P ON | 1.4 | 1.6 | | 1.6 | | V | | | | Low = O/P OFF | 0.55 | | 0.15 | | 0.15 | | | I <sub>ON/OFF</sub> | ON/OFF Input Current | V <sub>ON/OFF</sub> = 0 | 0.01 | | -2 | | -2 | μА | | | | V <sub>ON/OFF</sub> = 5V | 5 | | 15 | | 15 | | | e <sub>n</sub> | Output Noise | BW = 300 Hz to 50 kHz, | | | | | | μV | | | Voltage (RMS) | $C_{OUT} = 10 \mu F$ $C_{BYPASS} = 10 nF$ $V_{OUT} = 1.8V$ | 30 | | | | | | ### Electrical Characteristics (Note 10) (Continued) Limits in standard typeface are for $T_J = 25\,^{\circ}\text{C}$ . and limits in **boldface type** apply over the full operating temperature range. Unless otherwise specified: $V_{IN} = V_O(\text{NOM}) + 1V$ , $I_L = 1$ mA, $C_{IN} = 1$ $\mu\text{F}$ , $C_{OUT} = 4.7$ $\mu\text{F}$ , $V_{ON/OFF} = 2V$ . | Symbol | Parameter | Conditions | Тур | <b>LP2985AI-X.X Typ</b> (Note 6) | | <b>LP2985I-X.X</b> (Note 6) | | Units | |----------------------------------------|-----------------------|------------------------------------------------------------------------------------------|-----|----------------------------------|-----|-----------------------------|-----|-------| | | | | | Min | Max | Min | Max | | | $\frac{\Delta V_{OUT}}{\Delta V_{IN}}$ | Ripple Rejection | $f = 1 \text{ kHz}, C_{\text{BYPASS}} = 10 \text{ nF}$ $C_{\text{OUT}} = 10 \mu\text{F}$ | 45 | | | | | dB | | I <sub>O</sub> (SC) | Short Circuit Current | R <sub>L</sub> = 0 (Steady State)<br>(Note 8) | 400 | | | | | mA | | I <sub>O</sub> (PK) | Peak Output Current | $V_{OUT} \ge V_{o}(NOM) -5\%$ | 350 | | | | | mA | Note 1: "Absolute Maximum Ratings" indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions. Note 2: The ESD rating of pins 3 and 4 for the SOT-23 package, or pins 5 and 2 for the micro SMD package, is 1 kV. Note 3: The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J(MAX)$ , the junction-to-ambient thermal resistance, $\theta_{J-A}$ , and the ambient temperature, $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated using: $$P(MAX) = \frac{T_J(MAX) - T_A}{\theta_{J-A}}$$ Where the value of $\theta_{J-A}$ for the SOT-23 package is 220°C/W in a typical PC board mounting. Exceeding the maximum allowable dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Note 4: If used in a dual-supply system where the regulator load is returned to a negative supply, the LP2985LV output must be diode-clamped to ground. **Note 5:** The output PNP structure contains a diode between the $V_{IN}$ to $V_{OUT}$ terminals that is normally reverse-biased. Reversing the polarity from $V_{IN}$ to $V_{OUT}$ will turn on this diode, and possibly damage the device (See Application Hints). Note 6: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate National's Average Outgoing Quality Level (AOQL). Note 7: The ON/OFF input must be properly driven to prevent possible misoperation. For details, refer to Application Hints. Note 8: The LP2985LV has foldback current limiting which allows a high peak current when $V_{OUT} > 0.5V$ , and then reduces the maximum output current as $V_{OUT}$ is forced to ground (see Typical Performance Characteristics curves). Note 9: V<sub>IN</sub> must be the greater of 2.2V or V<sub>OUT(nom)</sub> + Dropout Voltage to maintain output regulation. Dropout Voltage is defined as the input to output differential at which the output voltage drops 2% below ther value measured with a 1V differential. Note 10: Exposing the micro SMD device to direct sunlight will cause misoperation. See Application Hints for additional information. # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified: } C_{IN} = 1 \mu F, \ C_{OUT} = 4.7 \mu F, \\ V_{IN} = V_{OUT}(NOM) + 1, \ V_{OUT} = 1.8 V, \ T_A = 25 ^{\circ} C, \ ON/OFF \ pin \ is \ tied \ to \ V_{IN} \\ \end{tabular}$ ### **Short-Circuit Current** ### **Short-Circuit Current** ### **Short-Circuit Current vs Output Voltage** ### Ripple Rejection COUT = 4.7µF, Bypass = 10nF ### Ripple Rejection COUT = 4.7μF, No Bypass # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified: } C_{IN} = 1 \mu F, \ C_{OUT} = 4.7 \mu F, \\ V_{IN} = V_{OUT}(NOM) + 1, \ V_{OUT} = 1.8 V, \ T_A = 25 \, ^{\circ}C, \ ON/OFF \ pin \ is \ tied \ to \ V_{IN} \ \ (Continued) \\ \end{tabular}$ ### **Output Impedance vs Frequency** ### **Noise Density** ### **Ground Pin vs Load Current** ### **Output Impedance vs Frequency** ### **Noise Density** ### Minimum Input Voltage vs Temperature # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified: } C_{IN} = 1 \mu F, C_{OUT} = 4.7 \mu F, \\ V_{IN} = V_{OUT}(NOM) + 1, V_{OUT} = 1.8 V, T_A = 25 ^{\circ} C, ON/OFF pin is tied to <math>V_{IN}$ (Continued) ### Input Current vs V<sub>IN</sub> ### **Ground Pin Current vs Temperature** ### Input Current vs V<sub>IN</sub> 101295 ### **Instantaneous Short Circuit Current** 10129515 # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified: } C_{IN} = 1 \mu F, \ C_{OUT} = 4.7 \mu F, \\ V_{IN} = V_{OUT}(NOM) + 1, \ V_{OUT} = 1.8 V, \ T_A = 25 \, ^{\circ}C, \ ON/OFF \ pin \ is \ tied \ to \ V_{IN} \ \ (Continued) \\ \end{tabular}$ $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified: } C_{IN} = 1 \mu F, \ C_{OUT} = 4.7 \mu F, \\ V_{IN} = V_{OUT}(NOM) + 1, \ V_{OUT} = 1.8 V, \ T_A = 25 \, ^{\circ}C, \ ON/OFF \ pin \ is \ tied \ to \ V_{IN} \ \ (Continued) \\ \end{tabular}$ **Turn-On Time** 1.8 2 1.5 2 1.0 3 10129549 10 ### **Application Hints** ### **EXTERNAL CAPACITORS** Like any low-dropout regulator, the LP2985LV requires external capacitors for regulator stability. These capacitors must be correctly selected for good performance. ### **Input Capacitor** An input capacitor whose capacitance is $\geq$ 1 $\mu F$ is required between the LP2985LV input and ground (the amount of capacitance may be increased without limit). This capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input. **Important:** Tantalum capacitors can suffer catastrophic failure due to surge current when connected to a low-impedance source of power (like a battery or very large capacitor). If a Tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application. There are no requirements for ESR on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will be $\geq$ 1 µF over the entire operating temperature range. ### **Output Capacitor** The LP2985LV is designed specifically to work with ceramic output capacitors, utilizing circuitry which allows the regulator to be stable across the entire range of output current with an output capacitor whose ESR is as low as 5 m $\Omega$ . It may also be possible to use Tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see next section *Capacitor Characteristics*). The output capacitor must meet the requirement for minimum amount of capacitance and also have an ESR (equivalent series resistance) value which is within the stable range. Curves are provided which show the stable ESR range as a function of load current (see ESR graphs Figure 1 and Figure 2). FIGURE 1. LP2985LV 2.2µF Stable ESR Range FIGURE 2. LP2985LV 4.7µF Stable ESR Range **Important:** The output capacitor must maintain its ESR within the stable region over the full operating temperature range of the application to assure stability. The LP2985LV requires a minimum of 2.2 µF on the output (output capacitor size can be increased without limit). It is important to remember that capacitor tolerance and variation with temperature must be taken into consideration when selecting an output capacitor so that the minimum required amount of output capacitance is provided over the full operating temperature range. It should be noted that ceramic capacitors can exhibit large changes in capacitance with temperature (see next section, *Capacitor Characteristics*). The output capacitor must be located not more than 1 cm from the output pin and returned to a clean analog ground. ### **Noise Bypass Capacitor** Connecting a 10 nF capacitor to the Bypass pin significantly reduces noise on the regulator output. It should be noted that the capacitor is connected directly to a high-impedance circuit in the bandgap reference. Because this circuit has only a few microamperes flowing in it, any significant loading on this node will cause a change in the regulated output voltage. For this reason, DC leakage current through the noise bypass capacitor must never exceed 100 nA, and should be kept as low as possible for best output voltage accuracy. The types of capacitors best suited for the noise bypass capacitor are ceramic and film. High-quality ceramic capacitors with either NPO or COG dielectric typically have very low leakage. 10 nF polypropolene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current. ### **CAPACITOR CHARACTERISTICS** The LP2985LV was designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the 2.2 $\mu\text{F}$ to 4.7 $\mu\text{F}$ range, ceramics are the least expensive and also have the lowest ESR values (which makes them best for eliminating high-frequency noise). The ESR of a typical 2.2 $\mu\text{F}$ ceramic capacitor is in the range of 10 m $\Omega$ to 20 m $\Omega$ , which easily meets the ESR limits required for stability by the LP2985LV. ### Application Hints (Continued) One disadvantage of ceramic capacitors is that their capacitance can vary with temperature. Most large value ceramic capacitors ( $\geq 2.2~\mu F)$ are manufactured with the Z5U or Y5V temperature characteristic, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C. This could cause problems if a 2.2 $\mu$ F capacitor were used on the output since it will drop down to approximately 1 $\mu$ F at high ambient temperatures (which could cause the LP2985LV to oscillate). If Z5U or Y5V capacitors are used on the output, a minimum capacitance value of 4.7 $\mu$ F must be observed. A better choice for temperature coefficient in ceramic capacitors is X7R, which holds the capacitance within ±15%. Unfortunately, the larger values of capacitance are not offered by all manufacturers in the X7R dielectric. #### **Tantalum** Tantalum capacitors are less desirable than ceramics for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1 $\mu$ F to 4.7 $\mu$ F range. Another important consideration is that Tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a Tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical Tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed. ### **On/off Input Operation** The LP2985LV is shut off by driving the ON/OFF input low, and turned on by pulling it high. If this feature is not to be used, the ON/OFF input should be tied to $V_{\text{IN}}$ to keep the regulator output on at all times. To assure proper operation, the signal source used to drive the ON/OFF input must be able to swing above and below the specified turn-on/turn-off voltage thresholds listed in the Electrical Characteristics section under $V_{\text{ON/OFF}}$ . To prevent mis-operation, the turn-on (and turn-off) voltage signals applied to the ON/OFF input must have a slew rate which is $\geq$ 40 mV/µs. **Caution:** the regulator output voltage can not be guaranteed if a slow-moving AC (or DC) signal is applied that is in the range between the specified turn-on and turn-off voltages listed under the electrical specification $V_{\text{ON/OFF}}$ (see Electrical Characteristics). ### **REVERSE INPUT-OUTPUT VOLTAGE** The PNP power transistor used as the pass element in the LP2985LV has an inherent diode connected between the regulator output and input. During normal operation (where the input voltage is higher than the output) this diode is reverse-biased. However, if the output is pulled above the input, this diode will turn ON and current will flow into the regulator output. In such cases, a parasitic SCR can latch which will allow a high current to flow into $V_{\rm IN}$ (and out the ground pin), which can damage the part. In any application where the output may be pulled above the input, an external Schottky diode must be connected from $V_{\text{IN}}$ to $V_{\text{OUT}}$ (cathode on $V_{\text{IN}}$ , anode on $V_{\text{OUT}}$ ), to limit the reverse voltage across the LP2985LV to 0.3V (see Absolute Maximum Ratings). #### MICRO SMD MOUNTING The micro SMD package requires specific mounting techniques which are detailed in National Semiconductor Application Note # 1112. Referring to the section *Surface Mount Technology (SMT) Assembly Considerations*, it should be noted that the pad style which must be used with the 5-pin package is the NSMD (non-solder mask defined) type. For best results during assembly, alignment ordinals on the PC board may be used to facilitate placement of the micro SMD device. ### MICRO SMD LIGHT SENSITIVITY Exposing the micro SMD device to direct sunlight will cause misoperation of the device. Light sources such as Halogen lamps can also affect electrical performance if brought near to the device. The wavelenghts which have the most detrimental effect are reds and infra-reds, which means that the fluorescent lighting used inside most buildings has very little effect on performance. A micro SMD test board was brought to within 1 cm of a fluorescent desk lamp and the effect on the regulated output voltage was negligible, showing a deviation of less than 0.1% from nominal. MF05A (Rev B) # Physical Dimensions inches (millimeters) unless otherwise noted 5-Lead Small Outline Package (M5) NS Package Number MF05A For Order Numbers, refer to Table 1 in the "Ordering Information" section of this document. ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) NOTES: UNLESS OTHERWISE SPECIFIED - 1. EPOXY COATING - 2. 63Sn/37Pb EUTECTIC BUMP - 3. RECOMMEND NON-SOLDER MASK DEFINED LANDING PAD. - 4. PIN 1 IS ESTABLISHED BY LOWER LEFT CORNER WITH RESPECT TO TEXT ORIENTATION. REMAINING PINS ARE NUMBERED COUNTER CLOCKWISE - 5. XXX IN DRAWING NUMBER REPRESENTS PACKAGE SIZE VARIATION WHERE X1 IS PACKAGE WIDTH, X2 IS PACKAGE LENGTH AND X3 IS PACKAGE HEIGHT. - 6.NO JEDEC REGISTRATION AS OF AUG.1999. micro SMD, 5 Bump, Package (BPA05 - 170 µm ball) NS Package Number BPA05A For Order Numbers, refer to Table 1 "Ordering Information" section of this document. The dimensions for X1, X2 and X3 are as given: X1 = 0.930 +/- 0.030mm X2 = 1.107 + -0.030mm X3 = 0.945 +/- 0.100mm # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) BLA05XXX (Rev E) NOTES: UNLESS OTHERWISE SPECIFIED - 1. EPOXY COATING - 2. 63Sn/37Pb EUTECTIC BUMP - 3. RECOMMEND NON-SOLDER MASK DEFINED LANDING PAD. - 4. PIN 1 IS ESTABLISHED BY LOWER LEFT CORNER WITH RESPECT TO TEXT ORIENTATION. REMAINING PINS ARE NUMBERED COUNTER CLOCKWISE. - 5. XXX IN DRAWING NUMBER REPRESENTS PACKAGE SIZE VARIATION WHERE X1 IS PACKAGE WIDTH, X2 IS PACKAGE LENGTH AND X3 IS PACKAGE HEIGHT. 6.NO JEDEC REGISTRATION AS OF AUG.1999. micro SMD, 5 Bump, Package (BLA05 - 300 µm ball) NS Package Number BLA05A For Order Numbers, refer to *Table 1* "Ordering Information" section of this document. The dimensions for X1, X2 and X3 are as given: X1 = 1.057 + -0.030mm X2 = 1.412 +/- 0.030mm X3 = 0.945 +/- 0.100mm ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) NOTES: UNLESS OTHERWISE SPECIFIED - 1. EPOXY COATING - 2. 63Sn/37Pb EUTECTIC BUMP - 3. RECOMMEND NON-SOLDER MASK DEFINED LANDING PAD. - 4. PIN 1 IS ESTABLISHED BY LOWER LEFT CORNER WITH RESPECT TO TEXT ORIENTATION. REMAINING PINS ARE NUMBERED COUNTER CLOCKWISE. - 5. XXX IN DRAWING NUMBER REPRESENTS PACKAGE SIZE VARIATION WHERE X1 IS PACKAGE WIDTH, X2 IS PACKAGE LENGTH AND X3 IS PACKAGE HEIGHT. - 6.NO JEDEC REGISTRATION AS OF AUG.1999. micro SMD, 5 Bump, Package (TPA05 - 170 µm ball) NS Package Number TPA05 For Order Numbers, refer to Table 1 "Ordering Information" section of this document. The dimensions for X1, X2 and X3 are as given: X1 = 0.930 +/- 0.030mm X2 = 1.107 + -0.030mm X3 = 0.500 + / - 0.075mm ### **Notes** National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications. For the most current product information visit us at www.national.com. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### **BANNED SUBSTANCE COMPLIANCE** National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2. Leadfree products are RoHS compliant. National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 www.national.com National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Email: europe.support@nsc.co Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560