# LNBP21 # LNBP SUPPLY AND CONTROL IC WITH STEP-UP CONVERTER AND I<sup>2</sup>C INTERFACE - COMPLETE INTERFACE BETWEEN LNB AND I<sup>2</sup>C<sup>TM</sup> BUS - BUILT-IN DC/DC CONTROLLER FOR SINGLE 12V SUPPLY OPERATION - ACCURATE BUILT-IN 22KHz TONE OSCILLATOR - SUITS WIDELY ACCEPTED STANDARDS - FAST OSCILLATOR START-UP FACILITATES DISEqC<sup>TM</sup> ENCODING - BUILT-IN 22KHz TONE DETECTOR SUPPORTS BI-DIRECTIONAL DISEQC<sup>TM</sup> - LOOP-THROUGH FUNCTION FOR SLAVE OPERATION - LNB SHORT CIRCUIT PROTECTION AND DIAGNOSTIC - CABLE LENGTH DIGITAL COMPENSATION - INTERNAL OVER TEMPERATURE PROTECTION - ESD RATING 4KV ON POWER INPUT-OUTPUT PINS #### DESCRIPTION Intended for analog and digital satellite STB receivers/SatTV, sets/PC cards, the LNBP21 is a monolithic voltage regulator and interface IC, assembled in SO-20 and PowerSO-20, specifically designed to provide the power and the 13/18V, 22KHz tone signalling to the LNB down converter in the antenna or to the multiswitch box. In this application field, it offers a complete solution with extremely low component count, low October 2004 1/24 power dissipation together with simple design and I<sup>2</sup>C<sup>TM</sup> standard interfacing. This IC has a built in DC/DC step-up controller that, from a single supply source ranging from 8 to 15V, generates the voltages that let the linear post-regulator to work at a minimum dissipated power. An UnderVoltage Lockout circuit will disable the whole circuit when the supplied $V_{CC}$ drops below a fixed threshold (6.7V typically). The internal 22KHz tone generator is factory trimmed in accordance to the standards, and can be controlled either by the I<sup>2</sup>C<sup>TM</sup> interface or by a dedicated pin (DSQIN) that allows immediate DiSEqC<sup>TM</sup> data encoding (\*). All the functions of this IC are controlled via I<sup>2</sup>C<sup>TM</sup> bus by writing 6 bits on the System Register (SR, 8 bits). The same register can be read back, and two bits will report the diagnostic status. When the IC is put in Stand-by (EN bit LOW), the power blocks are disabled and the loop-through switch between LT1 and LT2 pins is closed, thus leaving all LNB powering and control functions to the Master Receiver (\*\*). When the regulator blocks are active (EN bit HIGH), the output can be logic controlled to be 13 or 18 V (typ.) by mean of the VSEL bit (Voltage SELect) for remote controlling of non-DiSEqC LNBs. Additionally, it is possible to increment by 1V (typ.) the selected voltage value to compensate for the excess voltage drop along the coaxial cable (LLC bit HIGH). In order to minimize the power dissipation, the output voltage of the internal step-up converter is adjusted to allow the linear regulator to work at minimum dropout. Another bit of the SR is addressed to the remote control of non-DiSEqC LNBs: the TEN (Tone ENable) bit. When it is set to HIGH, a continuous 22KHz tone is generated regardless of the DSQIN pin logic status. The TEN bit must be set LOW when the DSQIN pin is used for DiSEqC $^{TM}_{--}$ encoding. The fully bidirectional DiSEqC<sup>TM</sup> interfacing is completed by the built-in 22KHz tone detector. Its input pin (DETIN) must be AC coupled to the DiSEqCTM bus, and the extracted PWK data are available on the DSQOUT pin (\*). In order to improve design flexibility and to allow implementation of newcoming LNB remote control standards, an analogic modulation input pin is available (EXTM). An appropriate DC blocking capacitor must be used to couple the modulating signal source to the EXTM pin. When external modulation is not used, the relevant pin can be left open. The current limitation block has two thresholds that can be selected by the I<sub>SFI</sub> bit of the SR; the lower threshold is between 400 and 550mA (I<sub>SFI</sub> =HIGH), while the higher threshold is between 500 and 650mA (I<sub>SFI</sub> =LOW). The current protection block is SOA type. This limits the short circuit current (I<sub>SC</sub>) typically at 200mA with I<sub>SFI</sub>=HIGH and at 300mA with I<sub>SFI</sub> =LOW when the output port is connected to ground. It is possible to set the Short Circuit Current protection either statically (simple current clamp) or dynamically by the PCL bit of the SR; when the PCL (Pulsed Current Limiting) bit is set to LOW, the overcurrent protection circuit works dynamically: as soon as an overload is detected, the output is shut-down for a time toff, typically 900ms. Simultaneously the OLF bit of the System Register is set to HIGH. After this time has elapsed, the output is resumed for a time ton=1/ 10t<sub>off</sub> (typ.). At the end of t<sub>on</sub>, if the overload is still detected, the protection circuit will cycle again through Toff and Ton. At the end of a full Ton in which no overload is detected, normal operation is resumed and the OLF bit is reset to LOW. Typical T<sub>on</sub>+T<sub>off</sub> time is 990ms and it is determined by an internal timer. This dynamic operation can greatly reduce the power dissipation in short circuit condition, still ensuring excellent power-on start up in most conditions (\*\*). However, there could be some cases in which an highly capacitive load on the output may cause a difficult start-up when the dynamic protection is chosen. This can be solved by initiating any power start-up in static mode (PCL=HIGH) and then switching to the dynamic mode (PCL=LOW) after a chosen amount of time. When in static mode. the OLF bit goes HIGH when the current clamp limit is reached and returns LOW when the overload condition is cleared. This IC is also protected against overheating: when the junction temperature exceeds 150°C (typ.), the step-up converter and the linear regulator are shut off, the loop-trough switch is opened, and the OTF bit of the SR is set to HIGH. Normal operation is resumed and the OTF bit is reset to LOW when the junction is cooled down to 140°C (typ.). **\_**\\ <sup>(\*):</sup> External components are needed to comply to bi-directional DiSEqC<sup>TM</sup> bus hardware requirements. Full compliance of the whole application to DiSEqC<sup>TM</sup> specifications is not implied by the use of this IC. (\*\*): The current limitation circuit has no effect on the loop-through switch. When EN bit is LOW, the current flowing from LT1 to LT2 must be externally limited. **Table 1: Ordering Codes** | | TYPE | SO-20<br>(Tube) | SO-20<br>(Tape & Reel) | PowerSO-20<br>(Tube) | PowerSO-20<br>(Tape & Reel) | |---|--------|-----------------|------------------------|----------------------|-----------------------------| | , | LNBP21 | LNBP21D2 | LNBP21D2-TR | LNBP21PD | LNBP21PD-TR | **Table 2: Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |----------------------|---------------------------------------|--------------------|-----------------| | V <sub>CC</sub> | DC Input Voltage | 16 | V | | V <sub>UP</sub> | DC Input Voltage | 25 | V | | $V_{LT1}, V_{LT2}$ | DC Input Voltage | 20 | V | | Io | Output Current | Internally Limited | mA | | Vo | DC Output Pin Voltage | -0.3 to 22 | V | | V <sub>I</sub> | Logic Input Voltage (SDA, SCL, DSQIN) | -0.3 to 7 | V | | V <sub>DETIN</sub> | Detector Input Signal Amplitude | 2 | V <sub>PP</sub> | | V <sub>OH</sub> | Logic High Output Voltage (DSQOUT) | 7 | V | | I <sub>LT</sub> | Bypass Switch ON Current | 900 | mA | | V <sub>LT</sub> | Bypass Switch OFF Voltage | ±20 | V | | I <sub>GATE</sub> | Gate Current | ±400 | mA | | V <sub>SENSE</sub> | Current Sense Voltage | -0.3 to 1 | V | | V <sub>ADDRESS</sub> | Address Pin Voltage | -0.3 to 7 | V | | T <sub>stg</sub> | Storage Temperature Range | -40 to +150 | °C | | T <sub>op</sub> | Operating Junction Temperature Range | -40 to +125 | °C | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied. **Table 3: Thermal Data** | Symbol | Parameter | SO-20 | PowerSO-20 | Unit | |-----------------------|----------------------------------|-------|------------|------| | R <sub>thj-case</sub> | Thermal Resistance Junction-case | 15 | 2 | °C/W | Figure 2: Pin Configuration (top view) **Table 4: Pin Description** | SYMBOL | NAME | FUNCTION | | UMBER<br>ACKAGE | |-----------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------| | | | | SO-20 | PowerSO-20 | | V <sub>CC</sub> | Supply Input | 8V to 15V supply. A 220µF bypass capacitor to GND with a 470nF (ceramic) in parallel is recommended | 19 | 18 | | GATE | External Switch Gate | External MOS switch Gate connection of the step-up converter | 17 | 17 | | SENSE | Current Sense Input | Current Sense comparator input. Connected to current sensing resistor | 14 | 16 | | V <sub>up</sub> | Step-up Voltage | Input of the linear post-regulator. The voltage on this pin is monitored by internal step-ut controller to keep a minimum dropout across the linear pass transistor | 20 | 19 | | OUT | Output Port | Output of the linear post regulator modulator to the LNB. See truth table for voltage selections. | 1 | 2 | | SDA | Serial Data | Bidirectional data from/to I <sup>2</sup> C bus. | 11 | 12 | | SCL | Serial Clock | Clock from I <sup>2</sup> C bus. | 12 | 13 | | DSQIN | DiSEqC Input | When the TEN bit of the System Register is LOW, this pin will accept the DiSEqC code from the main µcontroller. The LNBP21 will use this code to modulate the internally generated 22kHz carrier. Set to GND this pin if not used. | 13 | 14 | | DETIN | Detector In | 22kHz Tone Detector Input. Must be AC coupled to the DiSEqC bus. | 9 | 9 | | DSQOUT | DiSEqC Output | Open collector output of the tone Detector to the main µcontroller for DiSEqC data decoding. It is LOW when tone is detected. | 10 | 15 | | EXTM | External Modulator | External Modulation Input. Need DC decoupling to the AC source. If not used, can be left open. | 4 | 5 | | GND | Ground | Pins to be connected to ground. | 5, 6, 15, 16 | 1, 6, 10, 11, 20 | | BYP | Bypass Capacitor | Needed for internal pre regulator filtering | 8 | 8 | | LT1 | Loop Through Switch | In standby mode the power switch between LT1 and LT2 is closed. Max allowed current is 900mA. this pin can be left open if loopthrough function is not needed. | 3 | 4 | | LT2 | Loop Through Switch | Same as above | 2 | 3 | | ADDR | Address Setting | Four I <sup>2</sup> C bus addresses available by setting the Address Pin level voltage | 7 | 7 | Figure 3: Typical Application Circuit (\*) Set to GND if not used (\*\*) filter to be used according to EUTELSAT recommendation to implement the DiSEqC<sup>TM</sup> 2.x, not needed if bidirectional DiSEqC<sup>TM</sup> 2.x is not implemented (see DiSEqC implementation note) (\*\*\*) IC2 is a ST Fettky, STS4DNFS30L, that includes both the schottky diode and the N-Channel MosFet, needed for the DC/DC converter, in a So-8 package. It can be replaced by a schottky diode (STPS2L3A or similar) and a N-Channel MosFet (STN4NF03L or similar) ## I<sup>2</sup>C BUS INTERFACE Data transmission from main µP to the LNBP21 and viceversa takes place through the 2 wires I2C bus interface, consisting of the two lines SDA and SCL (pull-up resistors to positive supply voltage must be externally connected). #### **DATA VALIDITY** As shown in fig. 3, the data on the SDA line must be stable during the high period of the clock. The HIGH and LOW state of the data line can only change when the clock signal on the SCL line is LOW. #### START AND STOP CONDITIONS As shown in fig. 4 a start condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The stop condition is a LOW to HIGH transition of the SDA line while SCL is HIGH. A STOP conditions must be sent before each START condition. #### **BYTE FORMAT** Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an ac-knowledge bit. The MSB is transferred first. #### **ACKNOWLEDGE** The master (µP) puts a resistive HIGH level on the SDA line during the acknowledge clock pulse (see 4). The peripheral (LNBP21) acknowledges has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse. The peripheral which has been addressed has to generate an acknowledge after the reception of each byte, other-wise the SDA line remains at the HIGH level during the ninth clock pulse time. In this case the master transmitter can generate the STOP information in order to abort the transfer. The LNBP21 won't generate the acknowledge if the V<sub>CC</sub> supply is below the Undervoltage Lockout threshold (6.7V typ.). ## TRANSMISSION WITHOUT ACKNOWLEDGE Avoiding to detect the acknowledge of the LNBP21, the $\mu P$ can use a simpler transmission: simply it waits one clock without checking the slave acknowledging, and sends the new data. This approach of course is less protected from misworking and decreases the noise immunity. Figure 4: Data Validity On The I<sup>2</sup>C BUS Figure 5: Timing Diagram On I<sup>2</sup>C Bus Figure 6: Acknowledge On I<sup>2</sup>C Bus 47/ ## **LNBP1 SOFTWARE DESCRIPTION** #### INTERFACE PROTOCOL The interface protocol comprises: - A start condition (S) - A chip address byte = hex 10 / 11 (the LSB bit determines read(=1)/write(=0) transmission) - A sequence of data (1 byte + acknowledge) - A stop condition (P) | | | | CH | IIP A | DDRE | SS | | | | | | DA | TΑ | | | | | |---|-----|---|----|-------|------|----|---|-----|-----|-----|--|----|----|--|-----|-----|---| | | MSB | | | | | | | LSB | | MSB | | | | | LSB | | | | S | 0 | 0 | 0 | 1 | 0 | 0 | 0 | R/W | ACK | | | | | | | ACK | Р | ACK= Acknowledge S= Start P= Stop R/W= Read/Write ## SYSTEM REGISTER (SR, 1 BYTE) | MSB | | | | | | | LSB | |------|------|------|------|------|------|-----|-----| | R, W | R, W | R, W | R, W | R, W | R, W | R | R | | PCL | ISEL | TEN | LLC | VSEL | EN | OTF | OLF | R,W= read and write bit R= Read-only bit All bits reset to 0 at Power-On ## TRANSMITTED DATA (I<sup>2</sup>C BUS WRITE MODE) When the R/W bit in the chip address is set to 0, the main $\mu P$ can write on the System Register (SR) of the LNBP21 via $I^2C$ bus. Only 6 bits out of the 8 available can be written by the $\mu P$ , since the remaining 2 are left to the diagnostic flags, and are read-only. | PCL | ISEL | TEN | LLC | VSEL | EN | OTF | OLF | Function | |---------------|------|-----|-----|------|----|-----|-----|-----------------------------------------------------------------------------------| | | | | 0 | 0 | 1 | Х | Х | V <sub>OUT</sub> =13V, V <sub>UP</sub> =16V Loopthrough switch open | | | | | 0 | 1 | 1 | Х | Х | V <sub>OUT</sub> =18V, V <sub>UP</sub> =21V Loopthrough switch open | | | | | 1 | 0 | 1 | Х | Х | V <sub>OUT</sub> =14V, V <sub>UP</sub> =17V Loopthrough switch open | | | | | 1 | 1 | 1 | Χ | Х | V <sub>OUT</sub> =19V, V <sub>UP</sub> =22V Loopthrough switch open | | | | 0 | | | 1 | Х | Х | 22KHz tone is controlled by DSQIN pin | | | | 1 | | | 1 | Χ | Х | 22KHz tone is ON, DSQIN pin disabled | | | 0 | | | | 1 | Х | Х | I <sub>OUT(min)</sub> =500mA, I <sub>OUT(max)</sub> =650mA I <sub>SC</sub> =300mA | | | 1 | | | | 1 | Х | Х | I <sub>OUT(min)</sub> =400mA, I <sub>OUT(max)</sub> =550mA I <sub>SC</sub> =300mA | | 0 | | | | | 1 | Х | Х | Pulsed (dynamic) current limiting is selected | | 1 | | | | | 1 | Χ | Х | Static current limiting is selected | | X<br>X= don't | Χ | Χ | Χ | Χ | 0 | Χ | Х | Power blocks disabled, Loopthrough switch closed | X= don't care. Values are typical unless otherwise specified ## RECEIVED DATA (I<sup>2</sup>C bus READ MODE) The LNBP21 can provide to the Master a copy of the SYSTEM REGISTER information via $I^2C$ bus in read mode. The read mode is Master activated by sending the chip address with R/W bit set to 1. At the following master generated clocks bits, the LNBP21 issues a byte on the SDA data bus line (MSB transmitted first). At the ninth clock bit the MCU master can: - acknowledge the reception, starting in this way the transmission of another byte from the LNBP21; - no acknowledge, stopping the read mode communication. While the whole register is read back by the $\mu P$ , only the two read-only bits OLF and OTF convey diagnostic informations about the LNBP21. | PCL | ISEL | TEN | LLC | VSEL | SEL EN OTF OLF Function | | | | | | | | |------|-------------------------------------------|---------------------------------|-----|------|-------------------------|---|---|----------------------------------------------------------------------|--|--|--|--| | | | | | | | 0 | | T <sub>J</sub> <140°C, normal operation | | | | | | Thes | e bits aı | ts are read exactly the same as | | | | 1 | | T <sub>J</sub> >150°C, power block disabled, Loopthrough switch open | | | | | | they | they were left after last write operation | | | | | | 0 | I <sub>OUT</sub> <i<sub>OMAX, normal operation</i<sub> | | | | | | | | | | | | | 1 | I <sub>OUT</sub> >I <sub>OMAX</sub> , overload protection triggered | | | | | Values are typical unless otherwise specified ## POWER-ON I<sup>2</sup>C INTERFACE RESET The $I^2C$ interface built in the LNBP21 is automatically reset at power-on. As long as the $V_{CC}$ stays be-low the UnderVoltage Lockout threshold (6.7V typ.), the interface will not respond to any $I^2C$ command and the System Register (SR) is initialized to all zeroes, thus keeping the power blocks disabled. Once the $V_{CC}$ rises above 7.3V, the $I^2C$ interface becomes operative and the SR can be configured by the main $\mu P$ . This is due to About 500mV of hysteresis provided in the UVL threshold to avoid false retriggering of the Power-On reset circuit. ## DISEqC<sup>TM</sup> IMPLEMENTATION The LNBP21 helps the system designer to implement the bidirectional (2.x) DiSEqC protocol **PWK** bv allowing an easv modulation/ demodulation of the 22KHz carrier. The PWK data are exchanged between the LNBP21 and the main µP using logic levels that are compatible with both 3.3 and 5V microcontrollers. This data exchange is made through two dedicated pins, DSQIN and DSQOUT, in order to maintain the timing relationships between the PWK data and the PWK modulation as accurate as possible. These two pins should be directly connected to two I/O pins of the µP, thus leaving to the resident firmware the task of encoding and decoding the PWK data in accordance to the DiSEqC protocol. Full compliance of the system to the specification is thus not implied by the bare use of the LNBP21. The system designer should also take in consideration the bus hardware requirements, that include the source impedance of the Master Transmitter measured at 22KHz. To limit the attenuation at carrier frequency, this impedance has to be 15ohm at 22KHz, dropping to zero ohm at DC to allow the power flow towards the peripherals. This can be simply accomplished by the LR termination put on the OUT pin of the LNBP, as shown in the Typical Application Circuit on page 5. Unidirectional (1.x) DiSEqC and non-DiSEqC systems normally don't need this termination, and the OUT pin can be directly connected to the LNB supply port of the Tuner. There is also no need of Tone Decoding, thus, it is recommended to connect the DETIN and DSQOUT pins to ground to avoid EMI. ### **ADDRESS PIN** Connecting this pin to GND the Chip I<sup>2</sup>C interface address is 0001000, but, it is possible to choice among 4 different addresses simply setting this pin at 4 fixed voltage levels (see table on page 10). **Table 5: Electrical Characteristics For LNBP Series** ( $T_J = 0$ to 85°C, EN=1, LLC=0, TEN=0, ISEL=0, PCL=0, DSQIN=0, $V_{IN}$ =12V, $I_{OUT}$ =50mA, unless otherwise specified. See software description section for I<sup>2</sup>C access to the system register) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | |---------------------------------|----------------------------------------------|-----------------------------------------------|------------------------|------|----------------------|------|----------| | V <sub>IN</sub> | Supply Voltage | I <sub>O</sub> = 500 mA TEN=VSEL=LLC= | 8 | | 15 | V | | | $V_{LT1}$ | LT1 Input Voltage | | | | | 20 | V | | I <sub>IN</sub> | Supply Current | I <sub>O</sub> = 0mA TEN=VSEL=LLC=1 | EN=1 | | 20 | 40 | mA | | | | | EN=0 | | 2.5 | 5 | mA | | Vo | Output Voltage | I <sub>O</sub> = 500 mA VSEL=1 | LLC=0 | 17.3 | 18 | 18.7 | V | | | | | LLC=1 | | 19 | | V | | Vo | Output Voltage | I <sub>O</sub> = 500 mA VSEL=0 | LLC=0 | 12.5 | 13 | 13.5 | V | | | | | LLC=1 | | 14 | | V | | $\Delta V_{O}$ | Line Regulation | V <sub>IN1</sub> =15 to 18V | VSEL=0 | | 5 | 40 | mV | | 437 | Lood Domilotion | VOEL 0 4 L | VSEL=1 | | 5 | 60 | mV | | ΔV <sub>O</sub> | Load Regulation | VSEL=0 or 1 I <sub>OUT</sub> = 50 to 500n | | 100 | | 200 | mV | | I <sub>MAX</sub> | Output Current Limiting | | ISEL=1 | 400 | | 550 | mA | | 1 | Output Chart Circuit Current | | ISEL=0<br>ISEL=1 | 500 | 200 | 650 | mA<br>m^ | | I <sub>SC</sub> | Output Short Circuit Current | | ISEL=1 | | 200<br>300 | | mA<br>mA | | t | Dynamic Overload | PCL=0 Output Shorted | ISLL-0 | | 900 | | ms | | t <sub>OFF</sub> | protection OFF Time | output offorted | | | 300 | | 1113 | | t <sub>ON</sub> | Dynamic Overload protection ON Time | PCL=0 Output Shorted | | | t <sub>OFF</sub> /10 | | ms | | f <sub>TONE</sub> | Tone Frequency | TEN=1 | 20 | 22 | 24 | KHz | | | A <sub>TONE</sub> | Tone Amplitude | TEN=1 | 0.55 | 0.72 | 0.9 | Vpp | | | D <sub>TONE</sub> | Tone Duty Cycle | TEN=1 | 40 | 50 | 60 | % | | | t <sub>r</sub> , t <sub>f</sub> | Tone Rise and Fall Time | TEN=1 | | 5 | 10 | 15 | μs | | G <sub>EXTM</sub> | External Modulation Gain | $\Delta V_{OUT}/\Delta V_{EXTM}$ , $f = 10Hz$ | to 40KHz | | 6 | | | | V <sub>EXTM</sub> | External Modulation Input Voltage | AC Coupling | | | | 400 | mVpp | | $Z_{EXTM}$ | External Modulation<br>Impedance | f = 10Hz to 50KHz | | | 260 | | Ω | | $V_{LT}$ | Loopthrough Switch Voltage Drop (lt1 to LT2) | EN=0, I <sub>LT</sub> =300mA, \<br>19V | / <sub>MI</sub> =12 or | | 0.35 | 0.6 | V | | f <sub>SW</sub> | DC/DC Converter Switch<br>Frequency | | | | 220 | | kHz | | f <sub>DETIN</sub> | Tone Detector Frequency Capture Range | 0.4Vpp sinewave | | 18 | | 24 | kHz | | V <sub>DETIN</sub> | Tone Detector Input<br>Amplitude | f <sub>IN</sub> =22kHz sinewave | | 0.2 | | 1.5 | Vpp | | Z <sub>DETIN</sub> | Tone Detector Input Impedance | | | | 150 | | kΩ | | V <sub>OL</sub> | DSQOUT Pin Logic LOW | Tone present I <sub>OL</sub> =2m/ | 4 | | 0.3 | 0.5 | V | | l <sub>OZ</sub> | DSQOUT Pin OFF State<br>Leakage Current | Tone absent V <sub>OH</sub> = 6 | V | | | 10 | μΑ | | $V_{IL}$ | DSQIN Input Pin Logic<br>LOW | | | | | 0.8 | V | | V <sub>IH</sub> | DSQIN Input Pin Logic<br>HIGH | | | 2 | | | V | | I <sub>IH</sub> | DSQIN Pins Input Current | V <sub>IH</sub> = 5V | | | 15 | | μΑ | | Symbol | Parameter | | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------|------|------------------------|------|------|------|------| | I <sub>OBK</sub> | Output Backward Current | EN=0 | V <sub>OBK</sub> = 18V | | -4 | -10 | mA | | T <sub>SHDN</sub> | Temperature Shutdown Threshold | | | | 150 | | °C | | $\Delta T_{SHDN}$ | Temperature Shutdown<br>Hysteresis | | | | 15 | | °C | # Table 6: Gate And Sense Electrical Characteristics (T $_J$ = 0 to 85°C, $V_{IN}$ =12V) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------|---------------------------|------|------|------|------| | R <sub>DSON-L</sub> | Gate LOW R <sub>DSON</sub> | I <sub>GATE</sub> =-100mA | | 4.5 | | Ω | | R <sub>DSON-H</sub> | Gate LOW R <sub>DSON</sub> | I <sub>GATE</sub> =100mA | | 4.5 | | Ω | | V <sub>SENSE</sub> | Current Limit Sense Voltage | | | 200 | | mV | # Table 7: I<sup>2</sup>C Electrical Characteristics ( $T_J = 0 \text{ to } 85^{\circ}\text{C}, \ V_{IN} = 12 \text{V}$ ) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------|------------------------------|-----------------------------------------|------|------|------|------| | $V_{IL}$ | LOW Level Input Voltage | SDA, SCL | | | 0.8 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | SDA, SCL | 2 | | | V | | I <sub>IH</sub> | Input Current | SDA, SCL, V <sub>IN</sub> = 0.4 to 4.5v | -10 | | 10 | μΑ | | V <sub>IL</sub> | DSQIN Input Pin Logic<br>LOW | SDA (open drain), I <sub>OL</sub> = 6mA | | | 0.6 | V | | f <sub>MAX</sub> | Maximum Clock Frequency | SCL | 500 | | | KHz | ## Table 8: Address Pin Characteristics (T $_{J}$ = 0 to 85°C, $V_{IN}\!\!=\!\!12V)$ | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|----------------------------|-----------------|------|------|------|------| | V <sub>ADDR-1</sub> | "0001000" Addr Pin Voltage | | 0 | | 0.7 | V | | V <sub>ADDR-2</sub> | "0001001" Addr Pin Voltage | | 1.3 | | 1.7 | V | | V <sub>ADDR-3</sub> | "0001010" Addr Pin Voltage | | 2.3 | | 2.7 | V | | V <sub>ADDR-4</sub> | "0001011" Addr Pin Voltage | | 3.3 | | 5 | V | Figure 7: Test Circuit **TYPICAL CHARACTERISTICS** (unless otherwise specified $T_i = 25$ °C) Figure 8: Output Voltage vs Temperature Figure 9: Output Voltage vs Temperature Figure 10: Line Regulation vs Temperature Figure 11: Line Regulation vs Temperature Figure 12: Load Regulation vs Temperature Figure 13: Load Regulation vs Temperature Figure 14: Supply Current vs Temperature Figure 15: Supply Current vs Temperature **Figure 16:** Dynamic Overload Protection ON Time vs Temperature **Figure 17:** Dynamic Overload Protection OFF Time vs Temperature **Figure 18:** Output Current Limiting vs Temperature **Figure 19:** Output Current Limiting vs Temperature Figure 20: Tone Frequency vs Temperature Figure 21: Tone Amplitude vs Temperature Figure 22: Tone Duty Cycle vs Temperature Figure 23: Tone Rise Time vs Temperature Figure 24: Tone Fall Time vs Temperature **Figure 25:** Loopthrought Switch Drop Voltage vs Temperature **Figure 26:** Loopthrought Switch Drop Voltage vs Temperature **Figure 27:** Loopthrought Switch Drop Voltage vs Loopthrought Current **Figure 28:** Loopthrought Switch Drop Voltage vs Loopthrought Current **Figure 29:** DSQOUT Pin Logic Low vs Temperature **Figure 30:** Undervoltage Lockout Threshold vs Temperature **Figure 31:** Output Backward Current vs Temperature **Figure 32:** DC/DC Converter Efficiency vs Temperature Figure 33: Current Limit Sense vs Temperature Figure 34: 22kHz Tone **Figure 35:** DSQIN Tone Enable Transient Response **Figure 36:** DSQIN Tone Enable Transient Response $V_{CC}$ =12V, $I_O$ =50mA, EN=1, TEN=0 **Figure 37:** DSQIN Tone Disable Transient Response $V_{CC}$ =12V, $I_{O}$ =50mA, EN=1, TEN=0 **Figure 38:** Output Voltage Transient Response from 13V to 18V $V_{CC}$ =12V, $I_O$ =50mA, VSEL=from 0 to 1, EN=1 **Figure 39:** Output Voltage Transient Response from 13V to 18V $V_{CC}$ =12V, $I_{O}$ =50mA, VSEL=from 1 to 0, EN=1 #### THERMAL DESIGN NOTES During normal operation, this device dissipates some power. At maximum rated output current (500mA), the voltage drop on the linear regulator lead to a total dissipated power that is of about 1.7W. The heat generated requires a suitable heatsink to keep the junction temperature below the over temperature protection threshold. Assuming a 40°C temperature inside the Set-Top-Box case, the total Rthj-amb has to be less than 50°C/W. While this can be easily achieved using a through-hole power package that can be attached to a small heatsink or to the metallic frame of the receiver, a surface mount power package must rely on PCB solutions whose thermal efficiency is often limited. The simplest solution is to use a large, continuous copper area of the GND layer to dissipate the heat coming from the IC body. The SO-20 package of this IC has 4 GND pins that are not just intended for electrical GND connection, but also to provide a low thermal resistance path between the silicon chip and the PCB heatsink. Given an Rthj-c equal to 15°C/W, a maximum of 35°C/W are left to the PCB heatsink. This figure is achieved if a minimum of 25cm<sup>2</sup> copper area is placed just below the IC body. This area can be the inner GND layer of a multi-layer PCB, or, in a dual layer PCB, an unbroken GND area even on the opposite side where the IC is placed. In both cases, the thermal path between the IC GND pins and the dissipating copper area must exhibit a low thermal resistance. In figure 40, it is shown a suggested layout for the SO-20 package with a dual layer PCB, where the IC Ground pins and the square dissipating area are thermally connected through 32 vias holes, filled by solder. This arrangement, when L=50mm, achieves an Rthc-a of about 25°C/W. Different layouts are possible, too. Basic principles, however, suggest to keep the IC and its ground pins approximately in the middle of the dissipating area; to provide as many vias as possible; to design a dissipating area having a shape as square as possible and not interrupted by other copper traces. Due to presence of an exposed pad connected to GND below the IC body, the PowerSO-20 package has a Rthj-c much lower than the SO-20, only 2°C/W. As a result, much lower copper area must be provided to dissipate the same power and minimum of 12cm<sup>2</sup> copper area is enough, see figure 41. Figure 40: SO-20 Suggested PCB Heatsink Layout Figure 41: PowerSO-20 Suggested PCB Heatsink Layout ## **SO-20 MECHANICAL DATA** | DIM. | mm. | | | inch | | | |-------|-------|------|-------|-------|-------|-------| | DIWI. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | А | 2.35 | | 2.65 | 0.093 | | 0.104 | | A1 | 0.1 | | 0.30 | 0.004 | | 0.012 | | В | 0.33 | | 0.51 | 0.013 | | 0.020 | | С | 0.23 | | 0.32 | 0.009 | | 0.013 | | D | 12.60 | | 13.00 | 0.496 | | 0.512 | | E | 7.4 | | 7.6 | 0.291 | | 0.299 | | е | | 1.27 | | | 0.050 | | | Н | 10.00 | | 10.65 | 0.394 | | 0.419 | | h | 0.25 | | 0.75 | 0.010 | | 0.030 | | L | 0.4 | | 1.27 | 0.016 | | 0.050 | | k | 0° | | 8° | 0° | | 8° | | ddd | | | 0.100 | | | 0.004 | ## **PowerSO-20 MECHANICAL DATA** | DIM | mm. | | | inch | | | |--------|-------|-------|-------|--------|--------|--------| | DIM. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | Α | | | 3.60 | | | 0.1417 | | a1 | 0.10 | | 0.30 | 0.0039 | | 0.0118 | | a2 | | | 3.30 | | | 0.1299 | | a3 | 0 | | 0.10 | 0 | | 0.0039 | | b | 0.40 | | 0.53 | 0.0157 | | 0.0209 | | С | 0.23 | | 0.32 | 0.0090 | | 0.0013 | | D (1) | 15.80 | | 16.00 | 0.6220 | | 0.630 | | E | 13.90 | | 14.50 | 0.5472 | | 0.5710 | | е | | 1.27 | | | 0.0500 | | | e3 | | 11.43 | | | 0.4500 | | | E1 (1) | 10.90 | | 11.10 | 0.4291 | | 0.4370 | | E2 | | | 2.90 | | | 0.1141 | | G | 0 | | 0.10 | 0.0000 | | 0.0039 | | h | | | 1.10 | | | 0.0433 | | L | 0.80 | | 1.10 | 0.0314 | | 0.0433 | | N | | | 10° | | | 10° | | S | 0° | | 8° | 0° | | 8° | | Т | | 10.0 | | | 0.3937 | | (1) "D and E1" do not include mold flash or protusions - Mold flash or protusions shall not exceed 0.15mm (0.006") # Tape & Reel SO-20 MECHANICAL DATA | DIM. | mm. | | | inch | | | |------|------|-----|------|-------|------|--------| | | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | Α | | | 330 | | | 12.992 | | С | 12.8 | | 13.2 | 0.504 | | 0.519 | | D | 20.2 | | | 0.795 | | | | N | 60 | | | 2.362 | | | | Т | | | 30.4 | | | 1.197 | | Ao | 10.8 | | 11 | 0.425 | | 0.433 | | Во | 13.2 | | 13.4 | 0.520 | | 0.528 | | Ko | 3.1 | | 3.3 | 0.122 | | 0.130 | | Po | 3.9 | | 4.1 | 0.153 | | 0.161 | | Р | 11.9 | | 12.1 | 0.468 | | 0.476 | Tape & Reel PowerSO-20 MECHANICAL DATA | DIM. | mm. | | | inch | | | |------|------|-----|------|-------|------|--------| | | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | Α | | | 330 | | | 12.992 | | С | 12.8 | | 13.2 | 0.504 | | 0.519 | | D | 20.2 | | | 0.795 | | | | N | 60 | | | 2.362 | | | | Т | | | 30.4 | | | 1.197 | | Ao | 15.1 | | 15.3 | 0.594 | | 0.602 | | Во | 16.5 | | 16.7 | 0.650 | | 0.658 | | Ko | 3.8 | | 4.0 | 0.149 | | 0.157 | | Po | 3.9 | | 4.1 | 0.153 | | 0.161 | | Р | 23.9 | | 24.1 | 0.941 | | 0.949 | | W | 23.7 | | 24.3 | 0.933 | | 0.957 | ## **Table 9: Revision History** | Date | Revision | Description of Changes | | | |-------------|----------|--------------------------------------|--|--| | 07-Jul-2004 | 2 | Typing error on text. | | | | 05-Oct-2004 | 3 | Mistake Pin 6 Power SO-20 - Table 4. | | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners © 2004 STMicroelectronics - All Rights Reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com