

National Semiconductor

# LMP90100/LMP90099/ LMP90098/LMP90097

## Sensor AFE System: Multi-Channel, Low Power 24-Bit Sensor AFE with True Continuous Background Calibration

## **1.0 General Description**

The LMP90100/LMP90099/LMP90098/LMP90097 are highly integrated, multi-channel, low power 24-bit Sensor AFEs. The devices features a precision, 24-bit Sigma Delta Analog-to-Digital Converter (ADC) with a low-noise programmable gain amplifier and a fully differential high impedance analog input multiplexer. A true continuous background calibration feature allows calibration at all gains and output data rates without interrupting the signal path. The background calibration feature essentially eliminates gain and offset errors across temperature and time, providing measurement accuracy without sacrificing speed and power consumption.

Another feature of the LMP90100/LMP90099/LMP90098/ LMP90097 is continuous background sensor diagnostics, allowing the detection of open and short circuit conditions and out-of-range signals, without requiring user intervention, resulting in enhanced system reliability.

Two sets of independent external reference voltage pins allow multiple ratiometric measurements. In addition, two matched programmable current sources are available in the LMP90100/LMP90098 to excite external sensors such as resistive temperature detectors and bridge sensors. Furthermore, seven GPIO pins are provided for interfacing to external LEDs and switches to simplify control across an isolation barrier.

Collectively, these features make the LMP90100/LMP90099/ LMP90098/LMP90097 complete analog front-ends for low power, precision sensor applications such as temperature, pressure, strain gauge, and industrial process control. The LMP90100/LMP90099/LMP90098/LMP90097 are guaranteed over the extended temperature range of -40°C to +125° C and are available in a 28-pin TSSOP package.

## 2.0 Features

24-Bit Low Power Sigma Delta ADC

**5.0 Typical Application** 

- True Continuous Background Calibration at all gains
- In-Place System Calibration using Expected Value programming
  - RTD SCL LM90xxx 24-bit Sensor AFE Family of Products 4-Wire -Wire CS Product Channel Configuration Current Sources SDO/DRDYE /INC LMP90100 4 Differential/7 Single-Ended Yes LMP90100 SD LMP900 4 Differential/7 Single-Endec No ONIA LMP90098 2 Differential/4 Single-Ended Yes VIN6/VREFP2 LEDs/ LMP90097 2 Differential/4 Single-Ended No VIN7 D6/DRDVP CLK/XIN XOUT GNE עח⊢

30139574

TRI-STATE® is a registered trademark of National Semiconductor Corporation

- Low-Noise programmable gain (1x 128x)
- Continuous background open/short and out of range sensor diagnostics

July 25, 2011

- -8 output data rates (ODR) with single-cycle settling
- -2 matched excitation current sources from 100 µA to 1000 µA (LMP90100/LMP90098)
- 4-DIFF / 7-SE inputs (LMP90100/LMP90099)
- 2-DIFF / 4-SE inputs (LMP90098/LMP90097)
- -7 General Purpose Input/Output pins
- . Chopper-stabilized buffer for low offset
- -SPI 4/3-wire with CRC data link error detection
- 50 Hz to 60 Hz line rejection at ODR ≤13.42 SPS
- Independent gain and ODR selection per channel -
- Supported by Webench Sensor AFE Designer
- -Automatic Channel Sequencer

## 3.0 Key Specifications

| ENOB/NFR                                    | Up to 21.5/19 bits      |
|---------------------------------------------|-------------------------|
| <ul> <li>Offset Error (typ)</li> </ul>      | 8.4 nV                  |
| <ul> <li>Gain Error (typ)</li> </ul>        | 7 ppm                   |
| Total Noise                                 | < 10 µV-rms             |
| Integral Non-Linearity (INL ma              | x) ±15 ppm of FSR       |
| <ul> <li>Output Data Rates (ODR)</li> </ul> | 1.6775 SPS - 214.65 SPS |
| Analog Voltage, VA                          | +2.85V to +5.5V         |
| Operating Temp Range                        | -40°C to 125°C          |
| Package                                     | 28-Pin TSSOP            |
|                                             |                         |

## 4.0 Applications

- Temperature and Pressure Transmitters
- Strain Gauge Interface
- Industrial Process Control



## 6.0 Block Diagram





#### True Continuous Background Calibration

The LMP90100/LMP90099/LMP90098/LMP90097 feature a 24 bit  $\Sigma\Delta$  core with continuous background calibration to compensate for gain and offset errors in the ADC, virtually eliminating any drift with time and temperature. The calibration is performed in the background without user or ADC input interruption, making it unique in the industry and eliminating down time associated with field calibration required with other solutions. Having this continuous calibration improves performance over the entire life span of the end product.

#### Continuous Background Sensor Diagnostics

Sensor diagnostics are also performed in the background, without interfering with signal path performance, allowing the detection of sensor shorts, opens, and out-of-range signals, which vastly improves system reliability. In addition, the fully flexible input multiplexer described below allows any input pin to be connected to any ADC input channel providing additional sensor path diagnostic capability.

#### • Flexible Input MUX Channels

The flexible input MUX allows interfacing to a wide range of sensors such as thermocouples, RTDs, thermistors, and bridge sensors. The LMP90100/LMP90099's multiplexer supports 4 differential channels while the LMP90098/LMP90097 supports 2. Each effective input voltage that is digitized is VIN = VINx - VINy, where x and y are any input. In addition, the input multiplexer of the LMP90100/LMP90099 also supports 7 single-ended channels (LMP90098/LMP90097 supports 4), where the common ground is any one of the inputs.

#### Programmable Gain Amplifiers (FGA & PGA)

The LMP90100/LMP90099/LMP90098/LMP90097 contain an internal 16x fixed gain amplifier (FGA) and a 1x, 2x, 4x, or 8x programmable gain amplifier (PGA). This allows accurate gain settings of 1x, 2x, 4x, 8x, 16x, 32x, 64x, or 128x through configuration of internal registers. Having an internal amplifier eliminates the need for external amplifiers that are costly, space consuming, and difficult to calibrate.

#### • Excitation Current Sources (IB1 & IB2) - LMP90100/ LMP90098

Two matched internal excitation currents, IB1 and IB2, can be used for sourcing currents to a variety of sensors. The current range is from 100 µA to 1000 µA in steps of 100 µA.

## **Table of Contents**

| 1.0 General Description                                   | 1    |
|-----------------------------------------------------------|------|
| 2.0 Features                                              |      |
| 3.0 Key Specifications                                    |      |
| 4.0 Applications                                          | 1    |
| 5.0 Typical Application                                   | 1    |
| 6.0 Block Diagram                                         | 2    |
| 7.0 Ordering Information                                  |      |
| 8.0 Connection Diagram                                    | 5    |
| 9.0 Pin Descriptions                                      | 6    |
|                                                           |      |
| 11.0 Operating Ratings<br>12.0 Electrical Characteristics | 7    |
| 13.0 Timing Diagrams                                      | /    |
| 14.0 Specific Definitions                                 | . 12 |
| 15.0 Typical Performance Characteristics                  | 16   |
| 16.0 Functional Description                               | 22   |
| 16.1 SIGNAL PATH                                          |      |
| 16.1.1 Reference Input (VREF)                             | 22   |
| 16.1.2 Flexible Input MUX (VIN)                           | 22   |
| 16.1.3 Selectable Gains (FGA & PGA)                       | 23   |
| 16.1.4 Buffer (BUFF)                                      | 23   |
| 16.1.5 Internal/External CLK Selection                    | 23   |
| 16.1.6 Programmable ODRs                                  | . 23 |
| 16.1.7 Digital Filter                                     |      |
| 16.1.8 GPIO (D0–D6)                                       | . 27 |
| 16.2 CALIBRATION                                          | . 27 |
| 16.2.1 Background Calibration                             |      |
| 16.2.2 System Calibration                                 | . 28 |
| FIGURE 15. Post-calibration Scaling Data-Flow Diagram     | . 29 |
| 16.3 CHANNELS SCAN MODE                                   | . 29 |
| 16.4 SENSOR INTERFACE                                     | . 30 |
| 16.4.1 IB1 & IB2 - Excitation Currents                    | . 30 |
| 16.4.2 Burnout Currents                                   |      |
| 16.4.3 Sensor Diagnostic Flags                            | . 30 |
| 16.5 SERIAL DIGITAL INTERFACE                             | . 32 |
| 16.5.1 Register Address (ADDR)                            | . 32 |
| 16.5.2 Register Read/Write Protocol                       | . 32 |
| 16.5.3 Streaming                                          | . 32 |
| 16.5.4 CSB - Chip Select Bar                              |      |
| 16.5.5 SPI Reset                                          | . 33 |
| 16.5.6 DRDYB - Data Ready Bar                             |      |
| 16.5.7 Data Only Read Transaction                         | . 36 |
| 16.5.8 Cyclic Redundancy Check (CRC)                      |      |
| 16.6 POWER MANAGEMENT                                     |      |
| 16.7 RESET and RESTART                                    | . 38 |
| 17.0 Applications Information                             |      |
| 17.1 QUICK START                                          |      |
| 17.2 CONNECTING THE SUPPLIES                              |      |
| 17.2.1 VA and VIO                                         |      |
| 17.2.2 VREF                                               |      |
| 17.4 REGISTER READ/WRITE EXAMPLES                         |      |
| 17.4.1 Writing to Register Examples                       |      |
| 17.4.2 Reading from Register Example                      | . 40 |
| 17.5 STREAMING EXAMPLES                                   |      |
| 17.5.1 Normal Streaming Example                           |      |
| 17.5.2 Controlled Streaming Example                       | 43   |
| 17.6 EXAMPLE APPLICATIONS                                 |      |
| 17.6.1 3–Wire RTD                                         |      |
| 17.6.2 Thermocouple and IC Analog Temperature             | . 47 |
| 18.0 Registers                                            | . 48 |
| 18.1 REGISTER MAP                                         |      |
| 18.2 POWER AND RESET REGISTERS                            |      |
| 18.3 ADC REGISTERS                                        |      |
|                                                           |      |

| 18.4 CHANNEL CONFIGURATION REGISTERS | 52 |
|--------------------------------------|----|
| 18.5 CALIBRATION REGISTERS           |    |
| 18.6 SENSOR DIAGNOSTIC REGISTERS     | 57 |
| 18.7 SPI REGISTERS                   | 58 |
| 18.8 GPIO REGISTERS                  | 60 |
| 19.0 Physical Dimensions             | 61 |

# List of Figures

| FIGURE 1. Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| FIGURE 2. Timing Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
| FIGURE 3. Simplified VIN Circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 22 |
| FIGURE 4. CLK Register Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
| FIGURE 5. Digital Filter Response, 1.6775 SPS and 3.355 SPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 24 |
| FIGURE 6. Digital Filter Response, 6.71 SPS and 13.42 SPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 24 |
| FIGURE 7. Digital Filter Response at 13.42 SPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 25 |
| FIGURE 8. Digital Filter Response, 26.83125 SPS and 53.6625 SPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25 |
| FIGURE 9. Digital Filter Response 107.325 SPS and 214.65 SPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 26 |
| FIGURE 10. Digital Filter Response for a 3.5717MHz versus 3.6864 MHz XTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 26 |
| FIGURE 11. GPIO Register Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| FIGURE 12. Types of Calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
| FIGURE 13. BgcalMode2 Register Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
| FIGURE 14. System Calibration Data-Flow Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
| FIGURE 15. Post-calibration Scaling Data-Flow Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
| FIGURE 16. Burnout Currents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
| FIGURE 17. Burnout Currents Injection for ScanMode3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 30 |
| FIGURE 18. Sensor Diagnostic Flags Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 31 |
| FIGURE 19. Register Read/Write Protocol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
| FIGURE 20. DRDYB Behavior for a Complete ADC_DOUT Reading                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
| FIGURE 21. DRDYB Behavior for an ADC_DOUT not Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
| FIGURE 22. DRDYB Behavior for an Incomplete ADC_DOUT Reading                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
| FIGURE 23. DrdybCase1 Connection Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
| FIGURE 24. Timing Protocol for DrdybCase1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 35 |
| FIGURE 25. Timing Protocol for DrdybCase2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
| FIGURE 26. DrdybCase3 Connection Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
| FIGURE 27. Timing Protocol for DrdybCase3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
| FIGURE 28. Timing Protocol for Reading SPI_CRC_DAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 37 |
| FIGURE 29. Timing Protocol for Reading SPI_CRC_DAT beyond normal DRDYB deassertion at every 1/ODR seconds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
| FIGURE 30. Active, Power-Down, Stand-by State Diagram<br>FIGURE 31. ADC_DOUT vs. VIN of a 24-Bit Resolution (VREF = 5.5V, Gain = 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 38 |
| FIGURE 31. ADC_DOUT vs. vin of a 24-bit resolution (VREF = 5.5V, Gain = 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
| FIGURE 32. Register-Write Example 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 40 |
| FIGURE 34. Register-Read Example                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 40 |
| FIGURE 35. Normal Streaming Example                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
| FIGURE 36. Setting up SPI_STREAMCN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
| FIGURE 37. Controlled Streaming Example                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
| FIGURE 38. Topology #1: 3-wire RTD Using 2 Current Sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |
| FIGURE 39. Topology #2: 3-wire RTD Using 1 Current Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 46 |
| FIGURE 40. Thermocouple with CJC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
| - Holente Tor monitocouple man over antimitation and antipation antipation and antipation and antipation and antipation antip |    |

## **List of Tables**

| TABLE 1. ENOB (Noise Free Resolution) vs. Sampling Rate and Gain at VA = VIO = VREF = 3V |    |
|------------------------------------------------------------------------------------------|----|
| TABLE 2. RMS Noise ( $\mu$ V) vs. Sampling Rate and Gain at VA = VIO = VREF = 3V         | 11 |
| TABLE 3. ENOB (Noise Free Resolution) vs. Sampling Rate and Gain at VA = VIO = VREF = 5V | 11 |
| TABLE 4. RMS Noise ( $\mu$ V) vs. Sampling Rate and Gain at VA = VIO = VREF = 5V         | 11 |
| TABLE 5. Data First Mode Transactions         Comparison                                 | 36 |

## 7.0 Ordering Information

| Product  | Product Channel Configuration   |     |
|----------|---------------------------------|-----|
| LMP90100 | 4 Differential / 7 Single-Ended | Yes |
| LMP90099 | 4 Differential / 7 Single-Ended | No  |
| LMP90098 | 2 Differential / 4 Single-Ended | Yes |
| LMP90097 | 2 Differential / 4 Single-Ended | No  |

| Order Code       | Temperature Range | Description                         |
|------------------|-------------------|-------------------------------------|
| LMP90100MH/NOPB  | -40°C to +125°C   | 28-Lead TSSOP Package, Rail of 48   |
| LMP90100MHE/NOPB | –40°C to +125°C   | 28-Lead TSSOP Package, Reel of 250  |
| LMP90100MHX/NOPB | –40°C to +125°C   | 28-Lead TSSOP Package, Reel of 2500 |
| LMP90099MH/NOPB  | –40°C to +125°C   | 28-Lead TSSOP Package, Rail of 48   |
| LMP90099MHE/NOPB | –40°C to +125°C   | 28-Lead TSSOP Package, Reel of 250  |
| LMP90099MHX/NOPB | –40°C to +125°C   | 28-Lead TSSOP Package, Reel of 2500 |
| LMP90098MH/NOPB  | –40°C to +125°C   | 28-Lead TSSOP Package, Rail of 48   |
| LMP90098MHE/NOPB | –40°C to +125°C   | 28-Lead TSSOP Package, Reel of 250  |
| LMP90098MHX/NOPB | -40°C to +125°C   | 28-Lead TSSOP Package, Reel of 2500 |
| LMP90097MH/NOPB  | –40°C to +125°C   | 28-Lead TSSOP Package, Rail of 48   |
| LMP90097MHE/NOPB | –40°C to +125°C   | 28-Lead TSSOP Package, Reel of 250  |
| LMP90097MHX/NOPB | –40°C to +125°C   | 28-Lead TSSOP Package, Reel of 2500 |

## 8.0 Connection Diagram



See Pin Descriptions for specific information regarding options LMP90099, LMP90098, and LMP90097.

# 9.0 Pin Descriptions

| Pin #                              | Pin Name      | Туре           | Function                                                       |
|------------------------------------|---------------|----------------|----------------------------------------------------------------|
| 1                                  | VA            | Analog Supply  | Analog power supply pin                                        |
| 2 - 4                              | VIN0 - VIN2   | Analog Input   | Analog input pins                                              |
| 5 - 7<br>(LMP90100,<br>LMP90099)   | VIN3 - VIN5   | Analog Input   | Analog input pins                                              |
| 5 - 7<br>(LMP90098,<br>LMP90097)   | VIN3 - VIN5   | No Connect     | No connect: must be left unconnected                           |
| 8                                  | VREFP1        | Analog Input   | Positive reference input                                       |
| 9                                  | VREFN1        | Analog Input   | Negative reference input                                       |
| 10                                 | VIN6 / VREFP2 | Analog Input   | Analog input pin or VREFP2 input                               |
| 11                                 | VIN7 / VREFN2 | Analog Input   | Analog input pin or VREFN2 input                               |
| 12 - 13<br>(LMP90100,<br>LMP90098) | IB2 & IB1     | Analog output  | Excitation current sources for external RTDs                   |
| 12 - 13<br>(LMP90099,<br>LMP90097) | IB2 & IB1     | No Connect     | No connect: must be left unconnected                           |
| 14                                 | XOUT          | Analog output  | External crystal oscillator connection                         |
| 15                                 | XIN / CLK     | Analog input   | External crystal oscillator connection or external clock input |
| 16                                 | GND           | Ground         | Power supply ground                                            |
| 17                                 | CSB           | Digital Input  | Chip select bar                                                |
| 18                                 | SCLK          | Digital Input  | Serial clock                                                   |
| 19                                 | SDI           | Digital Input  | Serial data input                                              |
| 20                                 | SDO / DRDYB   | Digital Output | Serial data output and data ready bar                          |
| 21 - 26                            | D0 - D5       | Digital IO     | General purpose input/output (GPIO) pins                       |
| 27                                 | D6 / DRDYB    | Digital IO     | General purpose input/output pin or data ready bar             |
| 28                                 | VIO           | Digital Supply | Digtal input/output supply pin                                 |

## 10.0 Absolute Maximum Ratings (Note

#### 1, Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Analog Supply Voltage, VA                                       | -0.3V to 6.0V       |
|-----------------------------------------------------------------|---------------------|
| Digital I/O Supply Voltage, VIO                                 | -0.3V to 6.0V       |
| Reference Voltage, VREF                                         | -0.3V to VA+0.3V    |
| Voltage on Any Analog Input Pin to GND ( <i>Note 3</i> )        | -0.3V to VA+0.3V    |
| Voltage on Any Digital Input PIN to GND ( <i>Note 3</i> )       | -0.3V to VIO+0.3V   |
| Voltage on SDO ( <i>Note 3</i> )                                | -0.3V to VIO + 0.3V |
| Input Current at Any Pin ( <i>Note 3</i> )                      | 5mA                 |
| Output Current Source or Sink by SDO                            | 3mA                 |
| Total Package Input and Output<br>Current<br>ESD Susceptibility | 20mA                |
| Human Body Model (HBM)                                          | 2500V               |

Machine Models (MM)200VCharged Device Model (CDM)1250VJunction Temperature (T<sub>JMAX</sub>)+150°CStorage Temperature Range-65°C to +150°CFor soldering specifications:<br/>see product folder at www.national.com and<br/>www.national.com/ms/MS-SOLDERING.pdf

## **11.0 Operating Ratings**

|   | Analog Supply Voltage, VA                                                | +2.85V to 5.5V                                        |
|---|--------------------------------------------------------------------------|-------------------------------------------------------|
| , | Digital I/O Supply Voltage, VIO                                          | +2.7V to 5.5V                                         |
|   | Full Scale Input Range, VIN                                              | ±VREF / PGA                                           |
| , | Reference Voltage, VREF                                                  | +0.5V to VA                                           |
| , | Temperature Range for Electrical<br>Characteristics                      | T <sub>MIN</sub> = -40°C<br>T <sub>MAX</sub> = +125°C |
|   | Operating Temperature Range                                              | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$            |
| , | Junction to Ambient Thermal Resistance $(\theta_{JA})$ ( <i>Note 4</i> ) | 41°C/W                                                |

## **12.0 Electrical Characteristics**

Unless otherwise noted, the key for the condition is (VA = VIO = VREF) / ODR (SPS) / buffer / calibration / gain . Boldface limits apply for  $T_{MIN} \le T_A \le T_{MAX}$ ; the typical values apply for  $T_A = +25^{\circ}C$ .

| Symbol | Parameter                                   | Conditions                                         | Min    | Тур                        | Max   | Units            |
|--------|---------------------------------------------|----------------------------------------------------|--------|----------------------------|-------|------------------|
| n      | Resolution                                  |                                                    |        | 24                         |       | Bits             |
| ENOB / | Effective Number                            | 3V / all / ON / OFF / all. Shorted input.          |        | Table 1                    |       | Bits             |
| NFR    | of Bits and Noise<br>Free Resolution        | 5V / all / ON / OFF / all. Shorted input.          |        | Table 3                    |       | Bits             |
| ODR    | Output Data Rates                           |                                                    | 1.6675 | Table 1                    | 214.6 | SPS              |
|        | Gain                                        | FGA × PGA                                          | 1      | Table 1                    | 128   |                  |
| INL    | Integral Non-                               | 3V / 214.65 / ON / ON / 1                          | -1     | ± 0.5                      | +1    | LSB              |
| IINL   | Linearity                                   | 3V & 5V / 214.65 / ON / ON / 16                    |        | ± 1                        |       | LSB              |
|        | Total Noise                                 | 3V / all / ON / ON / all. Shorted input.           |        | Table 2                    |       | μV               |
|        | Total Noise                                 | 5V / all / ON / OFF / all. Shorted input.          |        | Table 4                    |       | μV               |
|        | Offset Error                                | 3V & 5V / all / ON or OFF / ON / all               |        | Below Noise<br>Floor (rms) |       | μV               |
| ~-     |                                             | 3V / 214.65 / ON / ON / 1                          |        | 1.22                       | 9.52  | μV               |
| OE     |                                             | 3V / 214.65 / ON / ON / 128                        |        | 0.00838                    | 0.70  | μV               |
|        |                                             | 5V / 214.65 / ON / ON / 1                          |        | 1.79                       | 8.25  | μV               |
|        |                                             | 5V / 214.65 / ON / ON / 128                        |        | 0.0112                     | 0.63  | μV               |
|        | Offset Drift Over<br>Temp ( <i>Note 5</i> ) | 3V & 5V / 214.65 / ON or OFF / OFF /<br>1-8        |        | 100                        |       | nV/°C            |
|        |                                             | 3V & 5V / 214.65 / ON / ON / 1-8                   |        | 3                          |       | nV/°C            |
|        |                                             | 3V & 5V / 214.65 / ON / OFF / 16                   |        | 25                         |       | nV/°C            |
|        |                                             | 3V & 5V / 214.65 / ON / ON / 16                    |        | 0.4                        |       | nV/°C            |
|        |                                             | 3V & 5V / 214.65 / ON / OFF / 128                  |        | 6                          |       | nV/°C            |
|        |                                             | 3V & 5V / 214.65 / ON / ON / 128                   |        | 0.125                      |       | nV/°C            |
|        | Offset Drift over                           | 5V / 214.65 / ON / OFF / 1, T <sub>A</sub> = 150°C |        | 2360                       |       | nV /<br>1000 hou |
|        | Time ( <i>Note 5</i> )                      | 5V / 214.65 / ON / ON / 1, T <sub>A</sub> = 150°C  |        | 100                        |       | nV /<br>1000 hou |

LMP90100/LMP90099/LMP90098/LMP90097

| Symbol | Parameter                                           | Conditions                                         | Min  | Тур  | Max  | Units               |
|--------|-----------------------------------------------------|----------------------------------------------------|------|------|------|---------------------|
|        |                                                     | 3V & 5V / 214.65 / ON / ON / 1                     | -80  | 7    | 80   | ppm                 |
| GE     |                                                     | 3V & 5V / 13.42 / ON / ON / 16                     |      | 50   |      | ppm                 |
|        | Gain Error                                          | 3V & 5V / 13.42 / ON / ON / 64                     |      | 50   |      | ppm                 |
|        |                                                     | 3V & 5V / 13.42 / ON / ON / 128                    |      | 100  |      | ppm                 |
|        | Gain Drift over<br>Temp ( <i>Note 5</i> )           | 3V & 5V / 214.65 / ON / ON / all                   |      | 0.5  |      | ppm/°C              |
|        | Gain Drift over                                     | 5V / 214.65 / ON / OFF / 1, T <sub>A</sub> = 150°C |      | 5.9  |      | ppm / 1000<br>hours |
|        | Time ( <i>Note 5</i> )                              | 5V / 214.65 / ON / ON / 1, T <sub>A</sub> = 150°C  |      | 1.6  |      | ppm / 1000<br>hours |
| CONVER | TER'S CHARACTE                                      | RISTIC                                             |      |      | •    |                     |
|        | Input Common                                        | DC, 3V / 214.65 / ON / ON / 1                      | 70   | 117  |      | dB                  |
| CMRR   | Mode Rejection                                      | DC, 5V / 214.65 / OFF / OFF / 1                    | 90   | 120  |      | dB                  |
|        | Ratio                                               | 50/60 Hz, 5V / 214.65 / OFF / OFF / 1              |      | 117  |      | dB                  |
|        | Reference<br>Common Mode<br>Rejection               | VREF = 2.5V                                        |      | 101  |      | dB                  |
|        | Power Supply                                        | DC, 3V / 214.65 / ON / ON / 1                      | 75   | 115  |      | dB                  |
| PSRR   | Rejection Ratio                                     | DC, 5V / 214.65 / ON / ON / 1                      |      | 112  |      | dB                  |
| NMRR   | Normal Mode<br>Rejection Ratio<br>( <i>Note 5</i> ) | 47 Hz to 63 Hz, 5V / 13.42 / OFF / OFF /<br>1      | 78   |      |      | dB                  |
|        |                                                     | 3V / 214.65 / OFF / OFF / 1                        | 95   | 136  |      | dB                  |
|        | Cross-talk                                          | 5V / 214.65 / OFF / OFF / 1                        | 95   | 143  |      | dB                  |
| POWER  |                                                     | ERISTICS                                           |      |      |      | J                   |
| VA     | Analog Supply<br>Voltage                            |                                                    | 2.85 | 3.0  | 5.5  | V                   |
| VIO    | Digital Supply<br>Voltage                           |                                                    | 2.7  | 3.3  | 5.5  | V                   |
|        |                                                     | 3V / 13.42 / OFF / OFF / 1, ext. CLK               |      | 400  | 500  | μA                  |
|        |                                                     | 5V / 13.42 / OFF / OFF / 1, ext. CLK               |      | 464  | 555  | μA                  |
|        |                                                     | 3V / 13.42 / ON / OFF / 64, ext. CLK               |      | 600  | 700  | μA                  |
|        |                                                     | 5V / 13.42 / ON / OFF / 64, ext. CLK               |      | 690  | 800  | μA                  |
|        |                                                     | 3V / 214.65 / ON / OFF / 64, int. CLK              |      | 1547 | 1700 | μA                  |
|        |                                                     | 5V / 214.65 / ON / OFF / 64, int. CLK              |      | 1760 | 2000 | μA                  |
| 11/4   | Analog Supply                                       | 3V / 214.65 / OFF / OFF / 1, int. CLK              |      | 826  | 1000 | μA                  |
| IVA    | Current                                             | 5V / 214.65 / OFF / OFF / 1, int. CLK              |      | 941  | 1100 | μA                  |
|        |                                                     | Standby, 3V , int. CLK                             |      | 3    | 10   | μA                  |
|        |                                                     | Standby, 3V , ext. CLK                             |      | 257  |      | μA                  |
|        |                                                     | Standby, 5V, int. CLK                              |      | 5    | 15   | μA                  |
|        |                                                     | Standby, 3V, ext. CLK                              |      | 300  |      | μA                  |
|        |                                                     | Power-down, 3V, int/ext CLK                        |      | 2.6  | 5    | μA                  |
|        |                                                     | Power-down, 5V, int/ext CLK                        |      | 4.6  | 9    | μA                  |

| Symbol        | Parameter                                   | Conditions                                  | Min         | Тур                                   | Max         | Units |
|---------------|---------------------------------------------|---------------------------------------------|-------------|---------------------------------------|-------------|-------|
| REFEREN       |                                             |                                             | •           |                                       |             |       |
| VREFP         | Positive Reference                          |                                             | VREFN + 0.5 |                                       | VA          | V     |
| VREFN         | Negative<br>Reference                       |                                             | GND         |                                       | VREFP - 0.5 | V     |
| VREF          | Differential<br>Reference                   | VREF = VREFP - VREFN                        | 0.5         |                                       | VA          | V     |
| ZREF          | Reference<br>Impedance                      | 3V / 13.42 / OFF / OFF / 1                  |             | 10                                    |             | MOhm  |
| IREF          | Reference Input                             | 3V / 13.42 / ON or OFF / ON or OFF /<br>all |             | ±2                                    |             | μA    |
| CREFP         | Capacitance of the Positive Reference       | ( <i>Note 5</i> ), gain = 1                 |             | 6                                     |             | pF    |
| CREFN         | Capacitance of the<br>Negative<br>Reference | ( <i>Note 5</i> ), gain = 1                 |             | 6                                     |             | pF    |
| ILREF         | Reference<br>Leakage Current                | Power-down                                  |             | 1                                     |             | nA    |
| ANALOG        | -                                           |                                             |             |                                       |             |       |
|               |                                             | Gain = 1-8, buffer ON                       | GND + 0.1   |                                       | VA - 0.1    | V     |
| VINP          | Positive Input                              | Gain = 16 - 128, buffer ON                  | GND + 0.4   |                                       | VA - 1.5    | V     |
|               |                                             | Gain = 1-8, buffer OFF                      | GND         |                                       | VA          | V     |
|               |                                             | Gain = 1-8, buffer ON                       | GND + 0.1   |                                       | VA - 0.1    | V     |
| VINN          | Negative Input                              | Gain = 16 - 128, buffer ON                  | GND + 0.4   |                                       | VA - 1.5    | V     |
|               |                                             | Gain = 1-8, buffer OFF                      | GND         |                                       | VA          | V     |
| VIN           | Differential Input                          | VIN = VINP - VINN                           |             | ±VREF / PGA                           |             |       |
| ZIN           | Differential Input<br>Impedance             | ODR = 13.42 SPS                             |             | 15.4                                  |             | MOhm  |
| CINP          | Capacitance of the Positive Input           | 5V / 214.65 / OFF / OFF / 1                 |             | 4                                     |             | pF    |
| CINN          | Capacitance of the<br>Negative Input        | 5V / 214.65 / OFF / OFF / 1                 |             | 4                                     |             | pF    |
|               | Input Leakage                               | 3V & 5V / 13.42 / ON / OFF / 1-8            |             | 500                                   |             | pА    |
| IIN           | Current                                     | 3V & 5V / 13.42 / ON / OFF / 16 - 128       |             | 100                                   |             | pA    |
| DIGITAL I     | NPUT CHARACTER                              | ISTICS at VA = VIO = VREF = 3.0V            |             |                                       |             |       |
| VIH           | Logical "1" Input<br>Voltage                |                                             | 0.7 x VIO   |                                       |             | V     |
| VIL           | Logical "0" Input<br>Voltage                |                                             |             |                                       | 0.3 x VIO   | V     |
| IIL           | Digital Input<br>Leakage Current            |                                             | -10         |                                       | +10         | μA    |
| VHYST         | Digital Input<br>Hysteresis                 |                                             |             | 0.1 x VIO                             |             | V     |
| DIGITAL (     |                                             | ERISTICS at VA = VIO = VREF = 3.0V          |             | · · · · · · · · · · · · · · · · · · · |             |       |
| VOH           | Logical "1" Output<br>Voltage               | Source 300 µA                               | 2.6         |                                       |             | V     |
| VOL           | Logical "0" Output<br>Voltage               | Sink 300 μA                                 |             |                                       | 0.4         | V     |
| iozh,<br>iozl | TRI-<br>STATE®Leakage<br>Current            |                                             | -10         |                                       | 10          | μΑ    |
| COUT          | TRI-STATE<br>Capacitance                    | (Note 5)                                    |             | 5                                     |             | pF    |

| Symbol   | Parameter                           | Conditions                                             | Min        | Тур                                                           | Max         | Units  |
|----------|-------------------------------------|--------------------------------------------------------|------------|---------------------------------------------------------------|-------------|--------|
| EXCITATI | ON CURRENT SOU                      | RCES CHARACTERISTICS (LMP9010                          | 0/LMP90098 | only)                                                         |             |        |
| IB1, IB2 | Excitation Current<br>Source Output |                                                        |            | 0, 100, 200,<br>300, 400, 500,<br>600, 700, 800,<br>900, 1000 |             | μΑ     |
|          | IB1/IB2 Tolerance                   | VA = VREF = 3V                                         | -7         | 2.5                                                           | 7           | %      |
|          | ID1/ID2 TOlerance                   | VA = VREF = 5V                                         | -3.5       | 0.2                                                           | 3.5         | %      |
|          | IB1/IB2 Output<br>Compliance Range  | VA = 3.0V & 5.0V,<br>IB1/IB2 = 100 μA to 1000 μA       |            | VA - 0.8                                                      |             | V      |
|          | IB1/IB2 Regulation                  | VA = 5.0V,<br>IB1/IB2 = 100 μA to 1000 μA              |            | 0.07                                                          |             | % / V  |
|          |                                     | VA = 3.0V                                              |            | 95                                                            |             | ppm/°C |
| IBTC     | IB1/IB2 Drift                       | VA = 5.0V                                              |            | 60                                                            |             | ppm/°C |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 100 μA  |            | 0.34                                                          | 1.53        | %      |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 200 μA  |            | 0.22                                                          | 1           | %      |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 300 μA  |            | 0.2                                                           | 0.85<br>0.8 | %      |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 400 μA  |            | 0.15                                                          |             | %      |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 500 μA  |            | 0.14                                                          | 0.7         | %      |
| IBMT     | IB1/IB2 Matching                    | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 600 μA  |            | 0.13                                                          | 0.7         | %      |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 700 μΑ  |            | 0.075                                                         | 0.65        | %      |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 800 μA  |            | 0.085                                                         | 0.6         | %      |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 900 μA  |            | 0.11                                                          | 0.55        | %      |
|          |                                     | 3V & 5V / 214.65 / OFF / OFF / 1,<br>IB1/IB2 = 1000 μA |            | 0.11                                                          | 0.45        | %      |
| IBMTC    | IB1/IB2 Matching<br>Drfit           | VA = 3.0V & 5.0V,<br>IB1/IB2 = 100 μA to 1000 μA       |            | 2                                                             |             | ppm/°C |
| INTERNA  | L/EXTERNAL CLK                      |                                                        |            |                                                               |             |        |
| CLKIN    | Internal Clock<br>Frequency         |                                                        |            | 893                                                           |             | kHz    |
| CLKEXT   | External Clock<br>Frequency         | (Note 5)                                               | 1.8        | 3.5717                                                        | 7.2         | MHz    |
|          |                                     | Input Low Voltage                                      |            | 0                                                             |             | V      |
|          | External Crystal                    | Input High Voltage                                     |            | 1                                                             |             | V      |
|          | Frequency                           | Frequency                                              | 1.8        | 3.5717                                                        | 7.2         | MHz    |
|          |                                     | Start-up time                                          |            | 7                                                             |             | ms     |
| SCLK     | Serial Clock                        |                                                        |            |                                                               | 10          | MHz    |

|           |           |           |           | Gi        | ain       |           |           |           |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| ODR (SPS) | 1         | 2         | 4         | 8         | 16        | 32        | 64        | 128       |
| 1.6775    | 20.5 (18) | 20.5 (18) | 19.5 (17) | 19 (16.5) | 20.5 (18) | 19.5 (17) | 19 (16.5) | 18 (15.5) |
| 3.355     | 20 (17.5) | 20 (17.5) | 19 (16.5) | 18.5 (16) | 20 (17.5) | 19 (16.5) | 18.5 (16) | 17 (14.5) |
| 6.71      | 19.5 (17) | 19.5 (17) | 18.5 (16) | 18 (15.5) | 19.5 (17) | 18.5 (16) | 17.5 (15) | 17 (14.5) |
| 13.42     | 19 (16.5) | 18.5 (16) | 18 (15.5) | 17.5 (15) | 19 (16.5) | 18 (15.5) | 17.5 (15) | 16.5 (14) |
| 26.83125  | 20.5 (18) | 20 (17.5) | 19.5 (17) | 19 (16.5) | 20 (17.5) | 19 (16.5) | 18 (15.5) | 17.5 (15) |
| 53.6625   | 20 (17.5) | 19.5 (17) | 19 (16.5) | 18.5 (16) | 19.5 (17) | 18.5 (16) | 17.5 (15) | 17 (14.5) |
| 107.325   | 19.5 (17) | 19 (16.5) | 18.5 (16) | 18 (15.5) | 19 (16.5) | 18 (15.5) | 17 (14.5) | 16.5 (14) |
| 214.65    | 19 (16.5) | 18.5 (16) | 18 (15.5) | 17.5 (15) | 18.5 (16) | 17.5 (15) | 17 (14.5) | 16 (13.5) |

#### TABLE 2. RMS Noise ( $\mu$ V) vs. Sampling Rate and Gain at VA = VIO = VREF = 3V

|           |      |      |      | Gain | of the ADC |      |      |      |
|-----------|------|------|------|------|------------|------|------|------|
| ODR (SPS) | 1    | 2    | 4    | 8    | 16         | 32   | 64   | 128  |
| 1.6775    | 3.08 | 1.90 | 1.53 | 1.27 | 0.23       | 0.21 | 0.15 | 0.14 |
| 3.355     | 4.56 | 2.70 | 2.21 | 1.67 | 0.34       | 0.27 | 0.24 | 0.26 |
| 6.71      | 6.15 | 4.10 | 3.16 | 2.39 | 0.51       | 0.40 | 0.37 | 0.35 |
| 13.42     | 8.60 | 5.85 | 4.29 | 3.64 | 0.67       | 0.54 | 0.51 | 0.49 |
| 26.83125  | 3.35 | 2.24 | 1.65 | 1.33 | 0.33       | 0.27 | 0.26 | 0.25 |
| 53.6625   | 4.81 | 3.11 | 2.37 | 1.90 | 0.44       | 0.39 | 0.37 | 0.36 |
| 107.325   | 6.74 | 4.51 | 3.38 | 2.66 | 0.63       | 0.54 | 0.52 | 0.49 |
| 214.65    | 9.52 | 6.37 | 4.72 | 3.79 | 0.90       | 0.79 | 0.72 | 0.70 |

#### TABLE 3. ENOB (Noise Free Resolution) vs. Sampling Rate and Gain at VA = VIO = VREF = 5V

| 0.00     |           |           |           |           |           |           |           |           |
|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| SPS      | 1         | 2         | 4         | 8         | 16        | 32        | 64        | 128       |
| 1.6775   | 21.5 (19) | 21.5 (19) | 20.5 (18) | 20 (17.5) | 21 (18.5) | 20.5 (18) | 19.5 (17) | 18.5 (16) |
| 3.355    | 21 (18.5) | 21 (18.5) | 20 (17.5) | 19.5 (17) | 20.5 (18) | 20 (17.5) | 19 (16.5) | 18 (15.5) |
| 6.71     | 20.5 (18) | 20 (17.5) | 19.5 (17) | 19 (16.5) | 20 (17.5) | 19.5 (17) | 19 (16.5) | 17.5 (15) |
| 13.42    | 20 (17.5) | 19.5 (17) | 19 (16.5) | 18.5 (16) | 20 (17.5) | 19 (16.5) | 18 (15.5) | 17.5 (15) |
| 26.83125 | 21.5 (19) | 21 (18.5) | 20.5 (18) | 20 (17.5) | 21 (18.5) | 20 (17.5) | 19.5 (17) | 18 (15.5) |
| 53.6625  | 21 (18.5) | 20.5 (18) | 20 (17.5) | 19.5 (17) | 20.5 (18) | 19.5 (17) | 18.5 (16) | 17.5 (15) |
| 107.325  | 20.5 (18) | 20 (17.5) | 19.5 (17) | 19 (16.5) | 20 (17.5) | 19 (16.5) | 18 (15.5) | 17 (14.5) |
| 214.65   | 20 (17.5) | 19.5 (17) | 19 (16.5) | 18.5 (16) | 19.5 (17) | 18.5 (16) | 17.5 (15) | 16.5 (14) |

TABLE 4. RMS Noise ( $\mu$ V) vs. Sampling Rate and Gain at VA = VIO = VREF = 5V

| 0.00     |      |      |      | Gain | of the ADC |      |      |      |
|----------|------|------|------|------|------------|------|------|------|
| SPS      | 1    | 2    | 4    | 8    | 16         | 32   | 64   | 128  |
| 1.6775   | 2.68 | 1.65 | 1.24 | 1.00 | 0.22       | 0.19 | 0.17 | 0.16 |
| 3.355    | 3.86 | 2.36 | 1.78 | 1.47 | 0.34       | 0.27 | 0.22 | 0.22 |
| 6.71     | 5.23 | 3.49 | 2.47 | 2.09 | 0.44       | 0.34 | 0.30 | 0.32 |
| 13.42    | 7.94 | 5.01 | 3.74 | 2.94 | 0.61       | 0.50 | 0.45 | 0.43 |
| 26.83125 | 2.90 | 1.86 | 1.34 | 1.08 | 0.29       | 0.24 | 0.23 | 0.23 |
| 53.6625  | 4.11 | 2.60 | 1.90 | 1.50 | 0.39       | 0.35 | 0.32 | 0.31 |
| 107.325  | 5.74 | 3.72 | 2.72 | 2.11 | 0.56       | 0.48 | 0.46 | 0.44 |
| 214.65   | 8.25 | 5.31 | 3.82 | 2.97 | 0.79       | 0.68 | 0.64 | 0.63 |

## **13.0 Timing Diagrams**

Unless otherwise noted, specified limits apply for VA = VIO = 3.0V. Boldface limits apply for  $T_{MIN} \le T_A \le T_{MAX}$ ; the typical values apply for  $T_A = +25^{\circ}C$ .





| Symbol            | Parameter      | Conditions | Min                     | Typical | Max | Units |
|-------------------|----------------|------------|-------------------------|---------|-----|-------|
| f <sub>SCLK</sub> |                |            |                         |         | 10  | MHz   |
| t <sub>CH</sub>   | SCLK High time |            | 0.4 / f <sub>SCLK</sub> |         |     | ns    |
| t <sub>CL</sub>   | SCLK Low time  |            | 0.4 / f <sub>SCLK</sub> |         |     | ns    |





| Symbol            | Parameter                                        | Conditions | Min | Typical | Max | Units |
|-------------------|--------------------------------------------------|------------|-----|---------|-----|-------|
| t <sub>CSSU</sub> | CSB Setup time prior to an SCLK rising edge      |            | 5   |         |     | ns    |
| t <sub>CSH</sub>  | CSB Hold time after the last rising edge of SCLK |            | 6   |         |     | ns    |

|                                        | Deveryeter                                                                                                             | Conditions     | - DAlias | Turringl        | Max                                                                         | Units |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------|----------|-----------------|-----------------------------------------------------------------------------|-------|
| Symbol                                 | Parameter SCLK Rise time                                                                                               | Conditions     | Min      | Typical<br>1.15 | Мах                                                                         | ns    |
| t <sub>CLKR</sub><br>t <sub>CLKF</sub> | SCLK Fall time                                                                                                         |                |          | 1.15            |                                                                             | ns    |
|                                        | SDI Setup time prior to an SCLK                                                                                        |                | 5        |                 |                                                                             | ns    |
| t <sub>DISU</sub>                      | rising edge<br>SDI Hold time after an SCLK rising                                                                      |                |          |                 |                                                                             |       |
| t <sub>DIH</sub>                       | edge                                                                                                                   |                | 6        |                 |                                                                             | ns    |
| SD                                     | 0 DB 0.3V <sub>10</sub> 0.3V <sub>10</sub>                                                                             | DB<br>30139506 | CSB      |                 | 7VIO<br>t <sub>DOD1</sub><br>0.9VIO<br>0.1VIO                               | _     |
| SD                                     |                                                                                                                        |                |          |                 | • t <sub>DOD1</sub>                                                         | 507   |
| SD<br>Symbol                           | 0 DB 0.7V <sub>10</sub> 0.7V <sub>10</sub> 0.7V <sub>10</sub> 0.7V <sub>10</sub> 0.3V <sub>10</sub>                    |                |          |                 | 0.9V <sub>IO</sub>                                                          |       |
|                                        | 0 DB 0.7VI0 0.7VI0 0.7VI0 0.3VI0                                                                                       | 30139506       | SDO      |                 | - t <sub>DOD1</sub><br>0.9V <sub>IO</sub><br>- 0.1V <sub>IO</sub><br>301396 |       |
| Symbol                                 | O DB 0.7V <sub>10</sub> 0.7V <sub>10</sub> 0.7V <sub>10</sub> 0.7V <sub>10</sub> 0.3V <sub>10</sub> 0.3V <sub>10</sub> | 30139506       | SDO      |                 | • t <sub>DOD1</sub><br>• .9V <sub>10</sub><br>• .1V <sub>10</sub><br>301395 | Units |



| Symbol  | Parameter                                     | Conditions | Min | Typical | Max | Units |
|---------|-----------------------------------------------|------------|-----|---------|-----|-------|
| l teore | SDO Disable time after either<br>edge of SCLK |            |     |         | 27  | ns    |



| Symbol             | Parameter                                             | Conditions               | Min | Typical | Max | Units |
|--------------------|-------------------------------------------------------|--------------------------|-----|---------|-----|-------|
| t <sub>DOE</sub>   | SDO Enable time from the falling edge of the 8th SCLK |                          |     |         | 35  | ns    |
| t <sub>DOR</sub>   | SDO Rise time                                         | (Note 5)                 |     | 7       |     | ns    |
| t <sub>DOF</sub>   | SDO Fall time                                         | (Note 5)                 |     | 7       |     | ns    |
| +                  | Data Ready Bar pulse at every                         | ODR ≤ 13.42 SPS          |     | 64      |     | μs    |
| <sup>L</sup> DRDYB | 1/ODR second, see Figure 21                           | 13.42 < ODR ≤ 214.65 SPS |     | 4       |     | μs    |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to GND, unless otherwise specified

Note 3: When the input voltage (VIN) exceeds the power supply (VIN < GND or VIN > VA), the current at that pin must be limited to 5mA and VIN has to be within the Absolute Maximum Rating for that pin. The 20 mA package input current rating limits the number of pins that can safely exceed the power supplies with current flow to four pins.

Note 4: The maximum power dissipation is a function of  $T_{J(MAX)}$  AND  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_{D} = (T_{J} (MAX) - T_{A}) / \theta_{JA}$ .

Note 5: This parameter is guaranteed by design and/or characterization and is not tested in production.

## **14.0 Specific Definitions**

**COMMON MODE REJECTION RATIO** is a measure of how well in-phase signals common to both input pins are rejected. To calculate CMRR, the change in output offset is measured while the common mode input voltage is changed.

CMRR = 20 LOG(ΔCommon Input / ΔOutput Offset)

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** – says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits. LMP90100's ENOB is a DC ENOB spec, not the dynamic ENOB that is measured using FFT and SINAD. Its equation is as follows:

$$ENOB = \log_2\left(\frac{2 \times VREF/Gain}{RMS Noise}\right)$$

**GAIN ERROR** is the deviation from the ideal slope of the transfer function.

**INTEGRAL NON-LINEARITY (INL)** is a measure of the deviation of each individual code from a straight line through the input to output transfer function. The deviation of any given code from this straight line is measured from the center of that code value. The end point fit method is used. INL for this product is specified over a limited range, per the Electrical Tables.

**NEGATIVE FULL-SCALE ERROR** is the difference between the differential input voltage at which the output code transitions to negative full scale and (-VREF + 1LSB). **NEGATIVE GAIN ERROR** is the difference between the negative full-scale error and the offset error divided by (VREF / Gain).

**NOISE FREE RESOLUTION** is a method of specifying the number of bits for a converter with noise.

NFR = 
$$\log_2\left(\frac{2 \times \text{VREF/Gain}}{\text{Peak-to-Peak Noise}}\right)$$

ODR Output Data Rate.

**OFFSET ERROR** is the difference between the differential input voltage at which the output code transitions from code 0000h to 0001h and 1 LSB.

**POSITIVE FULL-SCALE ERROR** is the difference between the differential input voltage at which the output code transitions to positive full scale and (VREF – 1LSB).

**POSITIVE GAIN ERROR** is the difference between the positive full-scale error and the offset error divided by (VREF / Gain).

**POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well a change in the analog supply voltage is rejected. PSRR is calculated from the ratio of the change in offset error for a given change in supply voltage, expressed in dB. **PSRR** = 20 LOG ( $\Delta$ VA /  $\Delta$ Output Offset) **15.0 Typical Performance Characteristics** Unless otherwise noted, specified limits apply for VA = VIO = VREF = 3.0V. The maximum and minimum values apply for  $T_A = T_{MIN}$  to  $T_{MAX}$ ; the typical values apply for  $T_A = +25^{\circ}$ C.

#### Noise Measurement without Calibration at Gain = 1







Histogram without Calibration at Gain = 1



Noise Measurement without Calibration at Gain = 8





30139516

Histogram with Calibration at Gain = 1



Noise Measurement with Calibration at Gain = 8







Noise Measurement without Calibration at Gain = 128



Histogram without Calibration at Gain = 128





Noise Measurement without Calibration at Gain = 128



30139520

Histogram with Calibration at Gain = 128





















ENOB vs. Gain with Calibration at ODR = 214.65 SPS





















#### **Digital Filter Frequency Response**





## **16.0 Functional Description**

Throughout this datasheet, the LMP90100/LMP90099/ LMP90098/LMP90097 will be referred to as the LMP90xxx.

The LMP90xxx is a low-power 24-Bit  $\Sigma\Delta$  ADC with 4 fully differential / 7 single-ended analog channels for the LMP90100/ LMP90099 and 2 full differential / 4 single-ended for the LMP90098/LMP90097. Its serial data output is two's complement format. The output data rate (ODR) ranges from 1.6775 SPS to 214.65 SPS.

The serial communication for LMP90xxx is SPI, a synchronous serial interface that operates using 4 pins: chip select bar (CSB), serial clock (SCLK), serial data in (SDI), and serial data out / data ready bar (SDO/DRYDYB).

True continuous built-in offset and gain background calibration is also available to improve measurement accuracy. Unlike other ADCs, the LMP90xxx's background calibration can run without heavily impacting the input signal. This unique technique allows for positive as well as negative gain calibration and is available at all gain settings.

The registers can be found in *Section 18.0 Registers*, and a detailed description of the LMP90xxx are provided in the following sections.

#### **16.1 SIGNAL PATH**

#### 16.1.1 Reference Input (VREF)

The differential reference voltage VREF (VREFP – VREFN) sets the range for VIN.

The muxed VREF allows the user to choose between VREF1 or VREF2 for each channel. This selection can be made by

programming the VREF\_SEL bit in the CHx\_INPUTCN registers (CHx\_INPUTCN: VREF\_SEL). The default mode is VREF1. If VREF2 is used, then VIN6 and VIN7 cannot be used as inputs because they share the same pin.

Refer to *Section 17.2.2 VREF* for VREF applications information.

#### 16.1.2 Flexible Input MUX (VIN)

LMP90xxx provides a flexible input MUX as shown in *Figure* 3. The input that is digitized is VIN = VINP - VINN; where VINP and VINN can be any availablie input.

The digitized input is also known as a channel, where CH = VIN = VINP - VINN. Thus, there are a maximum of 4 differential channels: CH0, CH1, CH2, and CH3 for the LMP90100/LMP90099. The LMP90098/LMP90097 has a maximum of 2 differential channels: CH0 and CH1 because it does not have access to the VIN3, VIN4, and VIN5 pins.

LMP90xxx can also be configured single-endedly, where the common ground is any one of the inputs. There are a maximum of 7 single-ended channels: CH0, CH1, CH2, CH3, CH4, CH5, and CH6 for the LMP90100/LMP90099 and 4: CH0, CH1, CH2, CH3 for the LMP90098/LMP90097.

The input MUX can be programmed in the CHx\_INPUTCN registers. For example on the LMP90100, to program CH0 = VIN = VIN4 - VIN1, go to the CH0\_INPUTCN register and set:

1. VINP = 0x4

2. VINN = 0x1



#### 16.1.3 Selectable Gains (FGA & PGA)

LMP90xxx provides two types of gain amplifiers: a fixed gain amplifier (FGA) and a programmable gain amplifier (PGA). FGA has a fixed gain of 16x or it can be bypassed, while the PGA has programmable gain settings of 1x, 2x, 4x, or 8x.

Total gain is defined as FGA x PGA. Thus, LMP90xxx provides gain settings of 1x, 2x, 4x, 8x, 16x, 32x, 64x, or 128x with true continuous background calibration.

The gain is channel specific, which means that one channel can have one gain, while another channel can have the same or a different gain.

The gain can be selected by programming the CHx\_CONFIG: GAIN\_SEL bits.

#### 16.1.4 Buffer (BUFF)

There is an internal unity gain buffer that can be included or excluded from the signal path. Including the buffer provides a high input impedance but increases the power consumption. When gain  $\geq$  16, the buffer is automatically included in the signal path. When gain < 16, including or excluding the buffer from the signal path can be done by programming the CHX CONFIG: BUF EN bit.

#### 16.1.5 Internal/External CLK Selection

LMP90xxx allows two clock options: internal CLK or external CLK (crystal (XTAL) or clock source).

There is an "External Clock Detection" mode, which detects the external XTAL if it is connected to XOUT and XIN. When operating in this mode, the LMP90xxx shuts off the internal clock to reduce power consumption. Below is a flow chart to help set the appropriate clock registers.



FIGURE 4. CLK Register Settings

The recommended value for the external CLK is discussed in the next sections.

#### 16.1.6 Programmable ODRs

If using the internal CLK or external CLK of 3.5717 MHz, then the output date rates (ODR) can be selected (using the ODR\_SEL bit) as:

- 1. 13.42/8 = 1.6775 SPS
- 2. 13.42/4 = 3.355 SPS
- 3. 13.42/2 = 6.71SPS
- 4. 13.42 SPS
- 5. 214.65/8 = 26.83125 SPS
- 6. 214.65/4 = 53.6625 SPS
- 7. 214.65/2 = 107.325 SPS
- 8. 214.65 SPS (default)

If the internal CLK is not being used and the external CLK is not 3.5717 MHz, then the ODR will be different. If this is the

case, use the equation below to calculate the new ODR values.

ODR\_Base1 = (CLK<sub>EXT</sub>) / (266,240) ODR\_Base2 = (CLK<sub>EXT</sub>) / (16,640) ODR1 = (ODR\_Base1) / n, where n = 1,2,4,8 ODR2 = (ODR\_Base2) / n, where n = 1,2,4,8

For example, a 3.6864 MHz XTAL or external clock has the following ODR values:

ODR\_Base1 = (3.6864 MHz) / (266,240) = 13.85 SPS ODR\_Base2 = (3.6864 MHz) / (16,640) = 221.54 SPS ODR1 = (13.85 SPS) / n = 13.85, 6.92, 3.46, 1.73 SPS

ODR2 = (221.54 SPS) / n = 221.54, 110.77, 55.38, 27.69 SPS

The ODR is channel specific, which means that one channel can have one ODR, while another channel can have the same or a different ODR.

Note that these ODRs are meant for a single channel conversion; the ODR needs to be divided by n for n channels

scanning. For example, if the ADC were running at 214.65 SPS and four channels are being scanned, then the ODR per channel would be 214.65/4 = 53.6625 SPS.

#### 16.1.7 Digital Filter

The LMP90xxx has a fourth order rotated sinc filter that is used to configure various ODRs and to reject power supply frequencies of 50Hz and 60Hz. The 50/60 Hz rejection is only effective when the device is operating at ODR  $\leq$  13.42 SPS. If the internal CLK or the external CLK of 3.5717 MHz is used, then the LMP90xxx will have the frequency response shown in *Figure 5* to *Figure 9*.



30139560

FIGURE 5. Digital Filter Response, 1.6775 SPS and 3.355 SPS



FIGURE 6. Digital Filter Response, 6.71 SPS and 13.42 SPS



FIGURE 7. Digital Filter Response at 13.42 SPS



LMP90100/LMP90099/LMP90098/LMP90097

FIGURE 8. Digital Filter Response, 26.83125 SPS and 53.6625 SPS



FIGURE 9. Digital Filter Response 107.325 SPS and 214.65 SPS

If the internal CLK is not being used and the external CLK is not 3.5717 MHz, then the filter response would be the same as the response shown above, but the frequency will change according to the equation:

f<sub>NEW</sub> = [(CLK<sub>EXT</sub>) / 256 ] x (f<sub>OLD</sub> / 13.952k)

Using the equation above, an example of the filter response for a 3.5717 MHz XTAL versus a 3.6864 MHz XTAL can be seen in *Figure 10*.



FIGURE 10. Digital Filter Response for a 3.5717MHz versus 3.6864 MHz XTAL



grammed.



#### 16.2.1 Background Calibration

16.1.8 GPIO (D0-D6)

Pins D0-D6 are general purpose input/output (GPIO) pins that

Background calibration is the process of continuously determining and applying the offset and gain calibration coefficients to the output codes to minimize the LMP90xxx's offset and gain errors. Background calibration is a feature built into the LMP90xxx and is automatically done by the hardware without interrupting the input signal.

Four differential channels, CH0-CH3, each with its own gain and ODRs, can be calibrated to improve the accuracy.

#### Types of Background Calibration:

*Figure 12* also shows that there are two types of background calibration:

Figure 11 shows a flowchart how these GPIOs can be pro-

- Type 1: Correction the process of continuously determining and applying the offset and gain calibration coefficients to the output codes to minimize the LMP90xxx's offset and gain errors. This method keeps track of changes in the LMP90xxx's gain and offset errors due to changes in the operating condition such as voltage, temperature, or time.
- 2. Type 2: Estimation the process of determining and continuously applying the last known offset and gain

calibration coefficients to the output codes to minimize the LMP90xxx's offset and gain errors.

The last known offset or gain calibration coefficients can come from two sources. The first source is the default coefficient which is pre-determined and burnt in the device's non-volatile memory. The second source is from a previous calibration run of Type 1: Correction.

The benefits of using type 2 calibration is a higher throughput, lower power consumption, and slightly better noise. The exact savings would depend on the number of channels being scanned, and the ODR and gain of each channel.

#### **Using Background Calibration:**

There are four modes of background calibration, which can be programmed using the BGCALCN bits. They are as follows:

- 1. BgcalMode0: Background Calibration OFF
- 2. BgcalMode1: Offset Correction / Gain Estimation
- BgcalMode2: Offset Correction / Gain Correction Follow Figure 13 to set other appropriate registers when using this mode.
- 4. BgcalMode3: Offset Estimation / Gain Estimation



FIGURE 13. BgcalMode2 Register Settings

If operating in BgcalMode2, four channels (with the same ODR) are being converted, and FGA\_BGCAL = 0 (default), then the ODR is reduced by:

- 1. 0.19% of 1.6775 SPS
- 2. 0.39% of 3.355 SPS
- 3. 0.78% of 6.71 SPS
- 4. 1.54% of 13.42 SPS
- 5. 3.03% of 26.83125 SPS
- 6. 5.88% of 53.6625 SPS
- 7. 11.11% of 107.325 SPS
- 8. 20% of 214.65 SPS

#### 16.2.2 System Calibration

The LMP90xxx provides some unique features to support easy system offset and system gain calibrations.

The System Calibration Offset Registers (CHx\_SCAL\_OFF-SET) hold the System Calibration Offset Coefficients in 24bit, two's complement binary format. The System Calibration Gain Registers (CHx\_SCAL\_GAIN) hold the System Calibration Gain Coefficient in 24-bit, 1.23, unsigned, fixed-point binary format. For each channel, the System Calibration Offset coefficient is subtracted from the conversion result prior to the division by the System Calibration Gain Coefficient.

A data-flow diagram of these coefficients can be seen in *Figure 14*.



#### FIGURE 14. System Calibration Data-Flow Diagram

There are four distinct sets of System Calibration Offset and System Calibration Gain Registers for use with CH0-CH3. CH4-CH6 reuse the registers of CH0-CH2, respectively.

The LMP90xxx provides two system calibration modes that automatically fill the Offset and Gain coefficients for each channel. These modes are the System Calibration Offset Coefficient Determination mode and the System Calibration Gain Coefficient Determination mode. The System Calibration Offset Coefficient Determination mode must be entered prior to the System Calibration Gain Coefficient Determination mode, for each channel.

The system zero-scale condition is a system input condition (sensor loading) for which zero (0x00\_0000) system-calibrated output code is desired. It may not, however, cause a zero input voltage at the input of the ADC.

The system reference-scale condition is usually the system full-scale condition in which the system's input (or sensor's loading) would be full-scale and the desired system-calibrated output code would be 0x80\_0000 (unsigned 24-bit binary). However, system full-scale condition need not cause full-scale input voltage at the input of the ADC.

The system reference-scale condition is not restricted to just the system full-scale condition. In fact, it can be any arbitrary fraction of full-scale (up to 1.25 times) and the desired systemcalibrated output code can be any appropriate value (up to 0xA00000). The CHx\_SCAL\_GAIN register must be written with the desired system-calibrated output code (default: 0x800000) before entering the System Calibration Gain Coefficient Determination mode. This helps in in-place system calibration.

Below are the detailed procedures for using the System Calibration Offset Coefficient Determination and System Calibration Gain Coefficient Determination modes.

# System Calibration Offset Coefficient Determination mode

1. Apply system zero-scale condition to the channel (CH0/ CH1/CH2/CH3).

- Enter the System Calibration Offset Coefficient Determination mode by programming 0x1 in the SCALCN register.
- LMP90xxx starts a fresh conversion at the selected output data rate for the selected channel. At the end of the conversion, the CHx\_SCAL\_OFFSET register is filled-in with the System Calibration Offset coefficient.
- 4. The System Calibration Offset Coefficient Determination mode is automatically exited.
- 5. The computed calibration coefficient is accurate only to the effective resolution of the device and will probably contain some noise. The noise factor can be minimized by computing over many times, averaging (externally) and putting the resultant value back into the register. Alternatively, select the output data rate to be 26.83 sps or 1.67 sps.

#### System Calibration Gain Coefficient Determination mode

- 1. Repeat the System Calibration Offset Coefficient Determination mode to calibrate for the channel's system offset.
- 2. Apply the system reference-scale condition to the channel CH0/CH1/CH2/CH3.
- 3. In the CHx\_SCAL\_GAIN Register, program the expected (desired) system-calibrated output code for this condition in 24-bit unsigned format.
- Enter the System Calibration Gain Coefficient Determination mode by programming 0x3 in the SCALCN register.
- LMP90xxx starts a fresh conversion at the selected output data rate for the channel. At the end of the conversion, the CHx\_SCAL\_GAIN is filled-in (or overwritten) with the System Calibration Gain coefficient.
- 6. The System Calibration Gain Coefficient Determination mode is automatically exited.
- 7. The computed calibration coefficient is accurate only to the effective resolution of the device and will probably contain some noise. The noise factor can be minimized by computing over many times, averaging (externally) and putting the resultant value back into the register. Alternatively, select the output data rate to be 26.83 sps or 1.67 sps.

#### Post-calibration Scaling

LMP90xxx allows scaling (multiplication and shifting) for the System Calibrated result. This eases downstream processing, if any. Multiplication is done using the System Calibration Scaling Coefficient in the CHx\_SCAL\_SCALING register and shifting is done using the System Calibration Bits Selector in the CHx\_SCAL\_BITS\_SELECTOR register.

The System Calibration Bits Selector value should ideally be the logarithm (to the base 2) of the System Calibration Scaling Coefficient value.

There are four distinct sets of System Calibration Scaling and System Calibration Bits Selector Registers for use with Channels 0-3. Channels 4-6 reuse the registers of Channels 0-2, respectively.

A data-flow diagram of these coefficients can be seen in *Figure 15* 



FIGURE 15. Post-calibration Scaling Data-Flow Diagram

#### **16.3 CHANNELS SCAN MODE**

There are four scan modes. These scan modes are selected using the CH\_SCAN: CH\_SCAN\_SEL bit. The first scanned channel is FIRST\_CH, and the last scanned channel is LAST\_CH; they are both located in the CH\_SCAN register. The CH\_SCAN register is double buffered. That is, user inputs are stored in a slave buffer until the start of the next conversion during which time they are transferred to the master buffer. Once the slave buffer is written, subsequent updates are disregarded until a transfer to the master buffer happens. Hence, it may be appropriate to check the CH\_SCAN\_NRDY bit before programming the CH\_SCAN register.

#### ScanMode0: Single-Channel Continuous Conversion

LMP90xxx continuously converts the selected FIRST\_CH.

Do not operate in this scan mode if gain  $\geq$  16 and the LM-P90xxx is running in background calibration modes Bg-calMode1 or BgcalMode2. If this is the case, then it is more suitable to operate the device in ScanMode2 instead.

#### ScanMode1: Multiple-Channels Single Scan

LMP90xxx converts one or more channels starting from FIRST\_CH to LAST\_CH, and then enters the stand-by state.

#### ScanMode2: Multiple-Channels Continuous Scan

LMP90xxx continuously converts one or more channels starting from FIRST\_CH to LAST\_CH, and then it repeats this process.

# ScanMode3: Multiple-Channels Continuous Scan with Burnout Currents

This mode is the same as ScanMode2 except that the burnout current is provided in a serially scanned fashion (injected in a channel after it has undergone a conversion). Thus it avoids burnout current injection from interfering with the conversion result for the channel.

The sensor diagnostic burnout currents are available for all four scan modes. The burnout current is further gated by the BURNOUT\_EN bit for each channel. ScanMode3 is the only mode that scans multiple channels while injecting burnout currents without interfering with the signal. This is described in details in *Section 16.4.2 Burnout Currents*.

#### **16.4 SENSOR INTERFACE**

LMP90100/LMP90098 contain two types of current sources: excitation currents (IB1 & IB2) and burnout currents. They are described in the next sections.

#### 16.4.1 IB1 & IB2 - Excitation Currents

IB1 and IB2 can be used for providing currents to external sensors, such as RTDs or bridge sensors.  $100\mu$ A to  $1000\mu$ A, in steps of  $100\mu$ A, can be sourced by programming the ADC\_AUXCN: RTD\_CUR\_SEL bits.

Refer to *Section 17.6.1 3–Wire RTD* to see how IB1 and IB2 can be used to source a 3-wire RTD.

#### 16.4.2 Burnout Currents

As shown in *Figure 16*, the LMP90xxx contains two internal 10  $\mu$ A burnout current sources, one sourcing current from VA to VINP, and the other sinking current from VINN to ground. These currents are used for sensor diagnostics and can be enabled for each channel using the CHx\_INPUTCN: BURNOUT\_EN bit.



\* VIN3, VIN4, VIN5 are only available for LMP90100 and LMP90099 30139580

**FIGURE 16. Burnout Currents** 

#### **Burnout Current Injection:**

Burnout currents are injected differently depending on the channel scan mode selected.

When  $BURNOUT_EN = 1$  and the device is operating in ScanMode0, 1, or 2, the burnout currents are injected into all the channels for which the  $BURNOUT_EN$  bit is selected. This will cause problems and hence in this mode, more than one channel should not have its  $BURNOUT_EN$  bit selected. Also, the burnout current will interfere with the signal and introduce a fixed error depending on the particular external sensor.

When BURNOUT\_EN = 1 and the device is operating in ScanMode3, burnout currents are injected into the last sampled channel on a cyclical basis (*Figure 17*). In this mode, burnout currents injection is truly done in the background without affecting the accuracy of the on-going conversion. Operating in this mode is recommended.



#### FIGURE 17. Burnout Currents Injection for ScanMode3

#### 16.4.3 Sensor Diagnostic Flags

Burnout currents can be used to verify that an external sensor is still operational before attempting to make measurements on that channel. A non-operational sensor means that there is a possibility the connection between the sensor and the LMP90xxx is open circuited, short circuited, shorted to VA or GND, overloaded, or the reference may be absent. The sensor diagnostic flags diagram can be seen in *Figure 18*.



FIGURE 18. Sensor Diagnostic Flags Diagram

The sensor diagnostic flags are located in the SENDIAG\_FLAGS register and are described in further details below.

#### SHORT\_THLD\_FLAG:

The short circuit threshold flag is used to report a short-circuit condition. It is set when the output voltage (VOUT) is within the absolute Vthreshold. Vthreshold can be programmed using the 8-bit SENDIAG\_THLDH register concatenated with the 8-bit SENDIAG\_THLDL register.

For example, assume VREF = 5V, gain = 1, SENDIAG\_THLDH = 0xFA, and SENDIAG\_THLDL = 0x45. In this case, Dthreshold = 0xFA45 = 64069d, and Vthreshold can be calculated as:

Vthreshold = [(Dthreshold)(2)(VREF)] / [(Gain)(2<sup>24</sup>)]

Vthreshold = [(64069)(2)(5V)] / [(1)(2<sup>24</sup>)]

Vthreshold = 38.2 mV

When  $(-38.2\text{mV}) \leq \text{VOUT} \leq (38.2\text{mV})$ , then SHORT\_THLD\_FLAG = 1; otherwise, SHORT\_THLD\_FLAG = 0.

#### RAILS\_FLAG:

The rails flag is used to detect if one of the sampled channels is within 50mV of the rails potential (VA or VSS). This can be further investigated to detect an open-circuit or short-circuit condition. If the sampled channel is near a rail, then RAILS\_FLAG = 1; otherwise, RAILS\_FLAG = 0.

#### POR\_AFT\_LST\_RD:

If POR\_AFT\_LST\_READ = 1, then there was a power-on reset since the last time the SENDIAG\_FLAGS register was read. This flag's status is cleared when this bit is read, unless this bit is set again on account of another power-on-reset event in the intervening period.

#### OFLO\_FLAGS:

OFLO\_FLAGS is used to indicate whether the modulator is over-ranged or under-ranged. The following conditions are possible:

- 1. OFLO\_FLAGS = 0x0: Normal Operation
- OFLO\_FLAGS = 0x1: The modulator was not overranged, but ADC\_DOUT got clamped to 0x7f\_ffff (positive fullscale) or 0x80\_0000 (negative full scale). For example, if VREF = 5V, VIN = 2V, and gain = 128, then OFLO\_FLAGS would be 01b.
- 3. OFLO\_FLAGS = 0x2: The modulator was over-ranged towards +VREF.
- 4. OFLO\_FLAGS = 0x3: The modulator was over-ranged towards –VREF.

The condition of OFLO\_FLAGS = 10b or 11b can be used in conjunction with the RAILS\_FLAG to determine the fault condition.

#### SAMPLED\_CH:

These three bits show the channel number for which the ADC\_DOUT and SENDIAG\_FLAGS are available. This does not necessarily indicate the current channel under conversion because the conversion frame and computation of results from the channels are pipelined. That is, while the conversion is going on for a particular channel, the results for the previous conversion (of the same or a different channel) are available.

#### 16.5 SERIAL DIGITAL INTERFACE

A synchronous 4-wire serial peripheral interface (SPI) provides access to the internal registers of LMP90xxx via CSB, SCLK, SDI, SDO/DRDYB.

#### 16.5.1 Register Address (ADDR)

All registers are memory-mapped. A register address (ADDR) is composed of an upper register address (URA) and lower register address (LRA) as shown in *ADDR Map*. For example, ADDR 0x3A has URA=0x3 and LRA=0xA.

#### ADDR Map

| Bit  | [6:4] | [3:0] |  |
|------|-------|-------|--|
| Name | URA   | LRA   |  |

#### 16.5.2 Register Read/Write Protocol

*Figure 19* shows the protocol how to write to or read from a register.

Transaction 1 sets up the upper register address (URA) where the user wants to start the register-write or register-read.

Transaction 2 sets the lower register address (LRA) and includes the Data Byte(s), which contains the incoming data from the master or outgoing data from the LMP90xxx.

Examples of register-reads or register-writes can be found in *Section 17.4 REGISTER READ/WRITE EXAMPLES*.

#### <u>**Transaction 1 – URA Setup**</u> – necessary only when the previous URA is different than the desired URA.



30139536

#### FIGURE 19. Register Read/Write Protocol

0x3: Streaming - 3+ bytes until CSB is de-asserted

#### 16.5.3 Streaming

When writing/reading 3+ bytes, the user must operate the device in Normal Streaming mode or Controlled Streaming mode. In the Normal Streaming mode, which is the default mode, data runs continuously starting from ADDR until CSB deasserts. This mode is especially useful when programming all the configuration registers in a single transaction. See *Section 17.5.1 Normal Streaming Example* for an example of the Normal Streaming mode.

0x2: 3 bytes

In the Controlled Streaming mode, data runs continuously starting from ADDR until the data has run through all (STRM\_RANGE + 1) registers. For example, if the starting ADDR is 0x1C, STRM\_RANGE = 5, then data will be written to or read from the following ADDRs: 0x1C, 0x1D, 0x1E,

0x1F, 0x20, 0x21. Once the data reaches ADDR 0x21, LM-P90xxx will wrap back to ADDR 0x1C and repeat this process until CSB deasserts. See *Section 17.5.2 Controlled Streaming Example* for an example of the Controlled Streaming mode.

If streaming reaches ADDR 0x7F, then it will wrap back to ADDR 0x00. Furthermore, reading back the Upper Register Address after streaming will report the Upper Register Address at the start of streaming, not the Upper Register Address at the end of streaming.

To stream, write 0x3 to INST2's SZ bits as seen in *Figure 19*. To select the stream type, program the SPI\_STREAMCN: STRM\_TYPE bit. The STRM\_RANGE can also be programmed in the same register.

# LMP90100/LMP90099/LMP90098/LMP90097

#### 16.5.4 CSB - Chip Select Bar

An SPI transaction begins when the master asserts (active low) CSB and ends when the master deasserts (active high) CSB. Each transaction might be separated by a subsequent one with a CSB deassertion, but this is optional. Once CSB is asserted, it must not pulse (deassert and assert again) during a (desired) transaction.

CSB can be grounded in systems where LMP90xxx is the only SPI slave. This frees the software from handling the CSB. Care has to be taken to avoid any false edge on SCLK, and while operating in this mode, the streaming transaction should not be used because exiting from this mode can only be done through a CSB deassertion.

#### 16.5.5 SPI Reset

SPI Reset resets the SPI-Protocol State Machine by monitoring the SDI for at least 73 consecutive 1's at each SCLK rising edge. After an SPI Reset, SDI is monitored for a possible Write Instruction at each SCLK rising edge.

SPI Reset will reset the Upper Address Register (URA) to 0, but the register contents are not reset.

By default, SPI reset is disabled, but it can be enabled by writing 0x01 to SPI Reset Register (ADDR 0x02).

#### 16.5.6 DRDYB - Data Ready Bar

DRDYB is a signal generated by the LMP90xxx that indicates a fresh conversion data is available in the ADC\_DOUT registers.

DRDYB is automatically asserted every (1/ODR) second and deasserts when ADC\_DOUT is completely read out (LSB of ADC\_DOUTL) ().





FIGURE 22. DRDYB Behavior for an Incomplete ADC\_DOUT Reading

DRDYB can also be accessed via registers using the DT\_AVAIL\_B bit. This bit indicates when fresh conversion data is available in the ADC\_DOUT registers. If new conversion data is available, then DT\_AVAIL\_B = 0; otherwise, DT\_AVAIL\_B = 1.

out. This bit cannot be reset even if  $REG_AND_CNV_RST = 0xC3$ .

DrdybCase1: Combining SDO/DRDYB with SDO\_DRDYB\_DRIVER = 0x00

As opposed to the drdyb signal, a complete reading for  $\mathsf{DT}_\mathsf{AVAIL}_\mathsf{B}$  occurs when the MSB of ADC\_DOUTH is read



FIGURE 23. DrdybCase1 Connection Diagram

As shown in *Figure 23*, the drdyb signal and SDO can be multiplexed on the same pin as their functions are mostly complementary. In fact, this is the default mode for the SDO/DRDYB pin.

*Figure 24* shows a timing protocol for DrdybCase1. In this case, start by asserting CSB first to monitor a drdyb assertion. When the drdyb signal asserts, begin writing the Instruction Bytes (INST1, UAB, INST2) to read from or write to registers.

Note that INST1 and UAB are omitted from the figure below because this transaction is only required if a new UAB needs to be implemented.

While the CSB is asserted, DRDYB is driving the SDO/DRDYB pin unless the device is reading data, in which case, SDO will be driving the pin. If CSB is deasserted, then the SDO/DRDYB pin is High-Z.





FIGURE 24. Timing Protocol for DrdybCase1

# DrdybCase2: Combining SDO/DRDYB with SDO\_DRDYB\_DRIVER = 0x03

SDO/DRDYB can be made independent of CSB by setting SDO\_DRDYB\_DRIVER = 0x03 in the SPI Handshake Control register. In this case, DRDYB will drive the pin unless the device is reading data, independent of the state of CSB. SDO will drive the pin when CSB is asserted and the device is reading data.

With this scheme, one can use SDO/DRDYB as a true interrupt source, independent of the state of CSB. But this scheme can only be used when the LMP900xx is the only device connected to the master's SPI bus because the SDO/DRDYB pin will be DRDYB even when CSB is deasserted.

The timing protocol for this case can be seen in *Figure 25*. When drdyb asserts, assert CSB to start the SPI transaction and begin writing the Instruction Bytes (INST1, UAB, INST2) to read from or write to registers.



FIGURE 25. Timing Protocol for DrdybCase2

#### DrdybCase3: Routing DRDYB to D6





The drdyb signal can be routed to pin D6 by setting SPI\_DRDYB\_D6 high and SDO\_DRDYB\_DRIVER to 0x4. This is the behavior for DrdybCase3 as shown in *Figure 26*. The timing protocol for this case can be seen in *Figure 27*. Since DRDYB is separated from SDO, it can be monitored

using the interrupt or polling method. If polled, the drdyb signal needs to be polled faster than  $t_{DRDYB}$  to detect a drdyb assertion. When drdyb asserts, assert CSB to start the SPI transaction and begin writing the Instruction Bytes (INST1, UAB, INST2) to read from or write to registers.





#### 16.5.7 Data Only Read Transaction

In a data only read transaction, one can directly access the data byte(s) as soon as the CSB is asserted without having to send any instruction byte. This is useful as it brings down the latency as well as the overhead associated with the instruction byte (as well as the Upper Address Byte, if any).

In order to use the data only transaction, the device must be placed in the data first mode. The following table lists transaction formats for placing the device in and out of the data first mode and reading the mode status.

|                                     | Bit[7] | Bits[6:5] | Bit[4] | Bits[3:0] | Data Bytes |
|-------------------------------------|--------|-----------|--------|-----------|------------|
| Enable Data First Mode Instruction  | 1      | 11        | 1      | 1010      | None       |
| Disable Data First Mode Instruction | 1      | 11        | 1      | 1011      | None       |
| Read Mode Status Transaction        | 1      | 00        | 1      | 1111      | One        |
Note that while being in the data first mode, once the data bytes in the data only read transaction are sent out, the device is ready to start on any normal (non-data-only) transaction including the Disable Data First Mode Instruction. The current status of the data first mode (enabled/disabled status) can be read back using the Read Mode Status Transaction. This transaction consists of the Read Mode Status Instruction followed by a single data byte (driven by the device). The data first mode status is available on bit [1] of this data byte.

The data only read transaction allows reading up to eight consecutive registers, starting from any start address. Usually, the start address will be the address of the most significant byte of conversion data, but it could just as well be any other address. The start address and number of bytes to be read during the data only read transaction can be programmed using the DATA\_ONLY\_1 AND DATA\_ONLY\_2 registers respectively.

The upper register address is unaffected by a data only read transaction. That is, it retains its setting even after encountering a data only transaction. The data only transaction uses its own address (including the upper address) from the DATA\_ONLY\_1 register. When in the data first mode, the SCLK must stop high before entering the Data Only Read Transaction; this transaction should be completed before the next scheduled DRDYB deassertion.

### 16.5.8 Cyclic Redundancy Check (CRC)

CRC can be used to ensure integrity of data read from LM-P90xxx. To enable CRC, set EN\_CRC high. Once CRC is enabled, the CRC value is calculated and stored in SPI\_CRC\_DAT so that the master device can periodically read for data comparison. Conveniently, the SPI\_CRC\_DAT register address is located next to the ADC\_DOUT register address so that the CRC value can be easily read as part of the data set. The CRC is automatically reset when CSB or DRDYB is deasserted.

The CRC polynomial is  $x^8 + x^5 + x^4 + 1$ . The reset value of the SPI\_CRC\_DAT register is zero, and the final value is onescomplemented before it is sent out. Note that CRC computation only includes the bits sent out on SDO and does not include the bits of the SPI\_CRC\_DAT itself; thus it is okay to read SPI\_CRC\_DAT repeatedly.

The drdyb signal normally deasserts (active high) every 1/ ODR second or when the LSB of ADC\_DOUTL is read. However, this behavior can be changed so that drdyb deassertion can occur after SPI\_CRC\_DAT is read, but not later than normal DRDYB deassertion which occurs at every 1/ODR seconds. This is done by setting bit DRDYB\_AFT\_CRC high.

The timing protocol for CRC can be found in Figure 28.



### **16.6 POWER MANAGEMENT**

The device can be placed in Active, Power-Down, or Stand-By state.

In Power-Down, the ADC is not converting data, contents of the registers are unaffected, and there is a drastic power reduction. In Stand-By, the ADC is not converting data, but the power is only slightly reduced so that the device can quickly transition into the active state if desired.

These states can be selected using the PWRCN register. When written, PWRCN brings the device into the Active, Power-Down, or Stand-By state. When read, PWRCN indicates the state of the device.

The read value would confirm the write value after a small latency (approximately 15  $\mu$ s with the internal CLK). It may be appropriate to wait for this latency to confirm the state change. Requests not adhering to this latency requirement may be rejected.

It is not possible to make a direct transition from the powerdown state to the stand-by state. This state diagram is shown below.



FIGURE 30. Active, Power-Down, Stand-by State Diagram

### 16.7 RESET and RESTART

Writing 0xC3 to the REG\_AND\_CNV\_RST field will reset the conversion and most of the programmable registers to their default values. The only registers that will not be reset are the System Calibration Registers (CHx\_SCAL\_OFFSET, CHx\_SCAL\_GAIN) and the DT\_AVAIL\_B bit.

If it is desirable to reset the System Calibration Coefficient Registers, then set RESET\_SYSCAL = 1 before writing 0xC3 to REG\_AND\_CNV\_RST. If the device is operating in the "System Calibration Offset/Gain Coefficient Determination" mode (SCALCN register), then write REG\_AND\_CNV\_RST = 0xC3 twice to get out of this mode.

After a register reset, any on-going conversions will be aborted and restarted. If the device is in the power-down state, then a register reset will bring it out of the power-down state.

To restart a conversion, write 1 to the RESTART bit. This bit can be used to synchronize the conversion to an external event.

## **17.0 Applications Information**

### **17.1 QUICK START**

This section shows step-by-step instructions to configure the LMP90xxx to perform a simple DC reading from CH0.

- 1. Apply VA = VIO = VREFP1 = 5V, and ground VREFN1
- Apply VINP = ¾VREF and VINN = ¼VREF for CH0. Thus, set CH0 = VIN = VINP - VINN = ½VREF (CH0 INPUTCN register)
- 3. Set gain = 1 (CH0\_CONFIG: GAIN\_SEL = 0x0)
- 4. Exclude the buffer from the signal path (CH0\_CONFIG: BUF\_EN = 1)
- 5. Set the background to BgcalMode2 (BGCALCN = 0x2)
- 6. Select VREF1 (CH0\_INPUTCN: VREF\_SEL = 0)
- 7. To use the internal CLK, set CLK\_EXT\_DET = 1 and CLK\_SEL = 0.
- 8. Follow the register read/write protocol (*Figure 19*) to capture ADC\_DOUT from CH0.

### **17.2 CONNECTING THE SUPPLIES**

### 17.2.1 VA and VIO

Any ADC architecture is sensitive to spikes on the analog voltage, VA, digital input/output voltage, VIO, and ground pins. These spikes may originate from switching power supplies, digital logic, high power devices, and other sources. To diminish these spikes, the LMP90xxx's VA and VIO pins should be clean and well bypassed. A 0.1  $\mu$ F ceramic bypass capacitor and a 1  $\mu$ F tantalum capacitor should be used to bypass the LMP90xxx supplies, with the 0.1  $\mu$ F capacitor placed as close to the LMP90xxx as possible.

Since the LMP90xxx has both external VA and VIO pins, the user has two options on how to connect these pins. The first option is to tie VA and VIO together and power them with the same power supply. This is the most cost effective way of powering the LMP90xxx but is also the least ideal because noise from VIO can couple into VA and negatively affect performance. The second option involves powering VA and VIO with separate power supplies. These supply voltages can have the same amplitude or they can be different.

### 17.2.2 VREF

Operation with VREF below VA is also possible with slightly diminished performance. As VREF is reduced, the range of acceptable analog input voltages is also reduced. Reducing the value of VREF also reduces the size of the LSB. When the LSB size goes below the noise floor of the LMP90xxx, the noise will span an increasing number of codes and performance will degrade. For optimal performance, VREF should

be the same as VA and sourced with a clean source that is bypassed with a ceramic capacitor value of 0.1  $\mu F$  and a tantalum capacitor of 10  $\mu F.$ 

LMP90xxx also allows ratiometric connection for noise immunity reasons. A ratiometric connection is when the ADC's VREFP and VREFN are used to excite the input device's (i.e. a bridge sensor) voltage references. This type of connection severely attenuates any VREF ripple seen the ADC output, and is thus strongly recommended.

### 17.3 ADC\_DOUT CALCULATION

The output code of the LMP90xxx can be calculated as:

$$ADC_DOUT = \pm \left(\frac{(VINP - VINN) \times GAIN}{VREFP - VREFN}\right) \times (2^{23})$$

Equation 1 — Output Code

ADC\_DOUT is in 24-bit two's complement binary format. The largest positive value is 0x7F\_FFFF while the largest negative value is 0x80\_0000. In case of an over range the value is automatically clamped to one of these two values.

*Figure 31* shows the theoretical output code, ADC\_DOUT, vs. analog input voltage, VIN, using the equation above.



FIGURE 31. ADC\_DOUT vs. VIN of a 24-Bit Resolution (VREF = 5.5V, Gain = 1).

### **17.4 REGISTER READ/WRITE EXAMPLES**

### 17.4.1 Writing to Register Examples

Using the register read/write protocol shown in *Figure 19*, the following example shows how to write three data bytes starting at register address (ADDR) 0x1F. After the last byte has been written to ADDR 0x21, deassert CSB to end the register-write.

Transaction 1 – URA Setup – necessary only when the previous URA is different than the desired URA.



# LMP90100/LMP90099/LMP90098/LMP90097

### 17.4.2 Reading from Register Example

The following example shows how to read two bytes. The first byte will be read from starting ADDR 0x24, and the second byte will be read from ADDR 0x25.

### Transaction 1 - URA Setup - necessary only when the previous URA is different than the desired URA.



FIGURE 34. Register-Read Example

### **17.5 STREAMING EXAMPLES**

### 17.5.1 Normal Streaming Example

This example shows how to write six data bytes starting at ADDR 0x28 using the Normal Streaming mode. Because the default STRM\_TYPE is the Normal Streaming mode, setting up the SPI\_STREAMCN register can be omitted.

Transaction 1 - URA Setup - necessary only when the previous URA is different than the desired URA.



<u>R/WB = Read/Write Address</u> 0x10: Write Address 0x90: Read Address

### Transaction 2 – Data Access



30139592

### FIGURE 35. Normal Streaming Example

### 17.5.2 Controlled Streaming Example

This example shows how to read the 24-bit conversion data (ADC\_DOUT) four times using the Controlled Streaming mode. The ADC\_DOUT registers consist of ADC\_DOUTH at ADDR 0x1A, ADC\_DOUTM at ADDR 0x1B, and ADC\_DOUTL at ADDR 0x1C.

The first step (*Figure 36*) sets up the SPI\_STREAMCN register. This step enters the Controlled Streaming mode by setting STRM\_TYPE high in ADDR 0x03. Since three registers (ADDR 0x1A - 0x1C) need to be read, the STRM\_RANGE is 2.

Transaction 1 – URA Setup – necessary only when the previous URA is different than the desired URA.



The next step shows how to perform the Controlled Streaming mode so that the master device will read ADC\_DOUT from ADDR 0x1A, 0x1B, 0x1C, then wrap back to ADDR 0x1A, and repeat this process for four times. After this process, deassert CSB to end the Controlled Streaming mode.

Transaction 1 – URA Setup – necessary only when the previous URA is different than the desired URA.



 R/WB = Read/Write Data
 SZ = Size

 0: Write Data
 0x0: 1 byte

 1: Read Data
 0x1: 2 bytes

 0x2: 3 bytes
 0x2: 3 bytes

0x2: 3 bytes 0x3: Streaming – 3+ bytes until CSB is de-asserted

30139594

### FIGURE 37. Controlled Streaming Example

### **17.6 EXAMPLE APPLICATIONS**

### 17.6.1 3-Wire RTD





*Figure 38* shows the first topology for a 3-wire resistive temperature detector (RTD) application. Topology #1 uses two excitation current sources, IB1 and IB2, to create a differential voltage across VIN0 and VIN1. As a result of using both IB1 and IB2, only one channel (VIN0-VIN1) needs to be measured. As shown in Equation 2, the equation for this channel is IB1 x (RTD – RCOMP) assuming that RLINE1 = RLINE2.

VIN0 = IB1 (RLINE1 + RTD) + (IB1 + IB2) (RLINE3 + RREF) VIN1 = IB2 (RLINE2 + RCOMP) + (IB1 + IB2) (RLINE3 + RREF) If RLINE1 = RLINE2, then: VIN = (VIN0 - VIN1) = IB1 (RTD - RCOMP)

### Equation 2 — VIN Equation for Topology #1

The PT-100 changes linearly from 100 Ohm at 0°C to 146.07 Ohm at 120°C. If desired, choose a suitable compensating resistor (RCOMP) so that VIN can be virtually 0V at any desirable temperature. For example, if RCOMP = 100 Ohm, then at 0°C, VIN = 0V and thus a higher gain can be used.

The advantage of this circuit is its ratiometric configuration, where  $VREF = (IB1 + IB2) \times (RREF)$ . Equation 3 shows that a ratiometric configuration eliminates IB1 and IB2 from the output equation, thus increasing the overall performance.

$$ADC_DOUT = \frac{VIN(Gain)}{2VREF} (2^n)$$

$$ADC_DOUT = \frac{[IB1(RTD - RCOMP)Gain]}{2(IB1 + IB2)RREF}(2^{n})$$

$$ADC_DOUT = \underbrace{2(2)RREF}_{2(2)RREF}$$

Equation 3 — ADC\_DOUT Showing IB1 & IB2 Elimination

(RTD - RCOMP)Gain]



FIGURE 39. Topology #2: 3-wire RTD Using 1 Current Source

*Figure 39* shows the second topology for a 3-wire RTD application. Topology #2 shows the same connection as topology #1, but without IB2. Although this topology eliminates a current source, it requires two channel measurements as shown in Equation 4.

VIN0 = IB1 (RLINE1 + RTD + RLINE3 + RREF) VIN1 = IB1 (RLINE3 + RREF) VIN6 = IB1 (RREF)

CH0 = VIN0 - VIN1 = IB1 (RLINE1 + RTD) CH1 = VIN1 - VIN6 = IB1 (RLINE3)

Assume RLINE1 = RLINE3, thus: CH0 - CH1 = IB1 (RTD) Equation 4 — VIN Equation for Topology #2





The LMP90xxx is also ideal for thermocouple temperature applications. Thermocouples have several advantages that make them popular in many industrial and medical applications. Compare to RTDs, thermistors, and IC sensors, thermocouples are the most rugged, least expensive, and can operate over the largest temperature range.

A thermocouple is a sensor whose junction generates a differential voltage, VIN, that is relative to the temperature difference (Thot – Tcold). Thot is also known as the measuring junction or "hot" junction, which is placed at the measured environment. Tcold is also known as the reference or "cold" junction, which is placed at the measuring system environment.

Because a thermocouple can only measure a temperature difference, it does not have the ability to measure absolute temperature. To determine the absolute temperature of the measured environment (Thot), a technique known as cold junction compensation (CJC) must be used.

In a CJC technique, the "cold" junction temperature, Tcold, is sensed by using an IC temperature sensor, such as the LM94022. The temperature sensor should be placed within close proximity of the reference junction and should have an isothermal connection to the board to minimize any potential temperature gradients.

Once Tcold is obtained, use a standard thermocouple lookup-table to find its equivalent voltage. Next, measure the differential thermocouple voltage and add the equivalent cold junction voltage. Lastly, convert the resulting voltage to temperature using a standard thermocouple look-up-table.

For example, assume Tcold =  $20^{\circ}$ C. The equivalent voltage from a type K thermocouple look-up-table is 0.798 mV. Next, add the measured differential thermocouple voltage to the Tcold equivalent voltage. For example, if the thermocouple voltage is 4.096 mV, the total would be 0.798 mV + 4.096 mV = 4.894 mV. Referring to the type K thermocouple table gives a temperature of 119.37°C for 4.894 mV. LMP90100/LMP90099/LMP90098/LMP90097

# **18.0 Registers**

- 1. If written to, RESERVED bits must be written to only 0 unless otherwise indicated.
- 2. Read back value of RESERVED bits and registers is unspecified and should be discarded.
- 3. Recommended values must be programmed and forbidden values must not be programmed where they are indicated in order to avoid unexpected results.
- 4. If written to, registers indicated as Reserved must have the indicated default value as shown below. Any other value can cause unexpected results.

### **18.1 REGISTER MAP**

|                  | Register Name                           | ADDR<br>(URA & LRA) | Туре       | Default |
|------------------|-----------------------------------------|---------------------|------------|---------|
| RESETCN          | Reset Control                           | 0x00                | wo         | -       |
| SPI_HANDSHAKECN  | SPI Handshake Control                   | 0x01                | R/W        | 0x00    |
| SPI_RESET        | SPI Reset Control                       | 0x02                | R/W        | 0x00    |
| SPI_STREAMCN     | SPI Stream Control                      | 0x03                | R/W        | 0x00    |
| Reserved         | -                                       | 0x04 - 0x07         | -          | 0x00    |
| PWRCN            | Power Mode Control and Status           | 0x08                | RO &<br>WO | 0x00    |
| DATA_ONLY_1      | Data Only Read Control 1                | 0x09                | R/W        | 0x1A    |
| DATA_ONLY_2      | Data Only Read Control 2                | 0x0A                | R/W        | 0x02    |
| ADC_RESTART      | ADC Restart Conversion                  | 0x0B                | WO         | -       |
| Reserved         | -                                       | 0x0C - 0x0D         | - 1        | 0x00    |
| GPIO_DIRCN       | GPIO Direction Control                  | 0x0E                | R/W        | 0x00    |
| GPIO_DAT         | GPIO Data                               | 0x0F                | RO &<br>WO | -       |
| BGCALCN          | Background Calibration Control          | 0x10                | R/W        | 0x00    |
| SPI_DRDYBCN      | SPI Data Ready Bar Control              | 0x11                | R/W        | 0x03    |
| ADC_AUXCN        | ADC Auxiliary Control                   | 0x12                | R/W        | 0x00    |
| SPI_CRC_CN       | CRC Control                             | 0x13                | R/W        | 0x02    |
| SENDIAG_THLD     | Sensor Diagnostic Threshold 1,0         | 0x14 - 0x15         | R/W        | 0x0000  |
| Reserved         | -                                       | 0x16                | -          | 0x00    |
| SCALCN           | System Calibration Control              | 0x17                | R/W        | 0x00    |
| ADC_DONE         | ADC Data Available                      | 0x18                | RO         | -       |
| SENDIAG_FLAGS    | Sensor Diagnostic Flags                 | 0x19                | RO         | -       |
| ADC_DOUT         | Conversion Data 2,1,0                   | 0x1A - 0x1C         | RO         | -       |
| SPI_CRC_DAT      | CRC Data                                | 0x1D                | RO &<br>WO | -       |
| CHANNEL CONFIGUR | ATION REGISTERS (CH4 to CH6 for LMP901) |                     | · · ·      |         |
| CH_STS           | Channel Status                          | 0x1E                | RO         | 0x00    |
| CH_SCAN          | Channel Scan Mode                       | 0x1F                | R/W        | 0x30    |
| CH0_INPUTCN      | CH0 Input Control                       | 0x20                | R/W        | 0x01    |
| CH0_CONFIG       | CH0 Configuration                       | 0x21                | R/W        | 0x70    |
| CH1_INPUTCN      | CH1 Input Control                       | 0X22                | R/W        | 0x13    |
| CH1_CONFIG       | CH1 Configuration                       | 0x23                | R/W        | 0x70    |
| CH2_INPUTCN      | CH2 Input Control                       | 0x24                | R/W        | 0x25    |
| CH2_CONFIG       | CH2 Configuration                       | 0x25                | R/W        | 0x70    |
| CH3_INPUTCN      | CH3 Input Control                       | 0x26                | R/W        | 0x37    |
| CH3_CONFIG       | CH3 Configuration                       | 0x27                | R/W        | 0x70    |
| CH4_INPUTCN      | CH4 Input Control                       | 0x28                | R/W        | 0x01    |
| CH4_CONFIG       | CH4 Configuration                       | 0x29                | R/W        | 0x70    |
| CH5_INPUTCN      | CH5 Input Control                       | 0x2A                | R/W        | 0x13    |
| <br>CH5_CONFIG   | CH5 Configuration                       | 0x2B                | R/W        | 0x70    |
| CH6_INPUTCN      | CH6 Input Control                       | 0x2C                | R/W        | 0x25    |

| ADDR     Type     Default  |                                             |             |     |           |
|----------------------------|---------------------------------------------|-------------|-----|-----------|
| CH6_CONFIG                 | CH6 Configuration                           | 0x2D        | R/W | 0x70      |
| Reserved                   | -                                           | 0x2E - 0x2F | -   | 0x00      |
| SYSTEM CALIBRATION         | N REGISTERS                                 | 3           |     |           |
| CH0_SCAL_OFFSET            | CH0 System Calibration Offset Coefficients  | 0x30 - 0x32 | R/W | 0x00_0000 |
| CH0_SCAL_GAIN              | CH0 System Calibration Gain Coefficients    | 0x33 - 0x35 | R/W | 0x80_0000 |
| CH0_SCAL_SCALING           | CH0 System Calibration Scaling Coefficients | 0x36        | R/W | 0x01      |
| CH0_SCAL_BITS_SEL<br>ECTOR | CH0 System Calibration Bits Selector        | 0x37        | R/W | 0x00      |
| CH1_SCAL_OFFSET            | CH1 System Calibration Offset Coefficients  | 0x38 - 0x3A | R/W | 0x00_0000 |
| CH1_SCAL_GAIN              | CH1 System Calibration Gain Coefficient     | 0x3B - 0x3D | R/W | 0x80_0000 |
| CH1_SCAL_SCALING           | CH1 System Calibration Scaling Coefficients | 0x3E        | R/W | 0x01      |
| CH1_SCAL_BITS_SEL<br>ECTOR | CH1 System Calibration Bits Selector        | 0x3F        | R/W | 0x00      |
| CH2_SCAL_OFFSET            | CH2 System Calibration Offset Coefficients  | 0x40 - 0x42 | R/W | 0x00_0000 |
| CH2_SCAL_GAIN              | CH2 System Calibration Gain Coefficient     | 0x43 - 0x45 | R/W | 0x80_0000 |
| CH2_SCAL_SCALING           | CH2 System Calibration Scaling Coefficients | 0x46        | R/W | 0x01      |
| CH2_SCAL_BITS_SEL<br>ECTOR | CH2 System Calibration Bits Selector        | 0x47        | R/W | 0x00      |
| CH3_SCAL_OFFSET            | CH3 System Calibration Offset Coefficients  | 0x48 - 0x4A | R/W | 0x00_0000 |
| CH3_SCAL_GAIN              | CH3 System Calibration Gain Coefficient     | 0x4B - 0x4D | R/W | 0x80_0000 |
| CH3_SCAL_SCALING           | CH3 System Calibration Scaling Coefficients | 0x4E        | R/W | 0x01      |
| CH3_SCAL_BITS_SEL<br>ECTOR | CH3 System Calibration Bits Selector        | 0x4F        | R/W | 0x00      |
| Reserved                   | -                                           | 0x50 - 0x7F | -   | 0x00      |

### **18.2 POWER AND RESET REGISTERS**

### RESETCN: Reset Control (Address 0x00)

| Bit   | Bit Symbol       | Bit Description                     |
|-------|------------------|-------------------------------------|
|       |                  | Register and Conversion Reset       |
| [7:0] | REG_AND_CNV_ RST | 0xC3: Register and conversion reset |
|       |                  | Others: Neglected                   |

### SPI\_RESET: SPI Reset Control (Address 0x02)

| Bit | Bit Symbol | Bit Description                                                                                                                                                                                                                |
|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |            | SPI Reset Enable                                                                                                                                                                                                               |
| [0] | SPI_ RST   | 0x0 (default): SPI Reset Disabled                                                                                                                                                                                              |
|     |            | 0x1: SPI Reset Enabled                                                                                                                                                                                                         |
|     |            | Note:Once Written, The contents of this register are sticky. That is, the content of this reg-<br>ister cannot be changed with subsequent write.However, a Register reset clears the register<br>as well as the sticky status. |

| Bit   | Bit Symbol | Bit Description                      |  |
|-------|------------|--------------------------------------|--|
| [7:2] | Reserved   | -                                    |  |
|       |            | Power Control                        |  |
|       |            | Write Only – power down mode control |  |
|       |            | <b>0x0:</b> Active Mode              |  |
|       |            | 0x1: Power-down Mode                 |  |
| [1:0] | PWRCN      | 0x3: Stand-by Mode                   |  |
|       |            | Read Only – the present mode is:     |  |
|       |            | 0x0 (default): Active Mode           |  |
|       |            | 0x1: Power-down Mode                 |  |
|       |            | 0x3: Stand-by Mode                   |  |

### **18.3 ADC REGISTERS**

### ADC\_RESTART: ADC Restart Conversion (Address 0x0B)

| Bit   | Bit Symbol | Bit Description                              |
|-------|------------|----------------------------------------------|
| [7:1] | Reserved   | -                                            |
| 0     | IRESTART   | Restart conversion<br>1: Restart conversion. |

### 14.2.1. ADC\_AUXCN: ADC Auxiliary Control (Address 0x12)

| Bit   | Bit Symbol                                     | Bit Description                                                                                                                                                                                                                                                                                                  |
|-------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Reserved                                       | -                                                                                                                                                                                                                                                                                                                |
| 6     | RESET_SYSCAL                                   | The System Calibration registers (CHx_SCAL_OFFSET and CHx_SCAL_GAIN) are:<br><b>0 (default):</b> preserved even when "REG_AND_CNV_ RST" = 0xC3.<br><b>1:</b> reset by setting "REG_AND_CNV_ RST" = 0xC3.                                                                                                         |
| 5     | CLK_EXT_DET                                    | External clock detection<br><b>0 (default):</b> "External Clock Detection" is operational<br><b>1:</b> "External-Clock Detection" is bypassed                                                                                                                                                                    |
| 4     | CLK_SEL                                        | Clock select – only valid if CLK_EXT_DET = 1<br>0 (default): Selects internal clock<br>1: Selects external clock                                                                                                                                                                                                 |
| [3:0] | RTD_CUR_SEL<br>(LMP90100 and LMP90098<br>only) | Selects RTD Current as follows:<br><b>0x0 (default):</b> 0 μA<br><b>0x1:</b> 100 μA<br><b>0x2:</b> 200 μA<br><b>0x3:</b> 300 μA<br><b>0x4:</b> 400 μA<br><b>0x5:</b> 500 μA<br><b>0x6:</b> 600 μA<br><b>0x7:</b> 700 μA<br><b>0x8:</b> 800 μA<br><b>0x8:</b> 800 μA<br><b>0x8:</b> 900 μA<br><b>0xA:</b> 1000 μA |

### ADC\_DONE: ADC Data Available (Address 0x18)

| Bit   | Bit Symbol | Bit Description                                                                                                 |
|-------|------------|-----------------------------------------------------------------------------------------------------------------|
| [7:0] |            | Data Available – indicates if new conversion data is available<br>0x00 – 0xFE: Available<br>0xFF: Not available |

| ADC_DOUT | ADC_DODT. 24-bit Conversion Data (two s complement) (Address 0x1x - 0x10) |                             |  |
|----------|---------------------------------------------------------------------------|-----------------------------|--|
| Address  | Name                                                                      | Register Description        |  |
| 0x1A     | ADC_DOUTH                                                                 | ADC Conversion Data [23:16] |  |
| 0x1B     | ADC_DOUTM                                                                 | ADC Conversion Data [15:8]  |  |
| 0x1C     | ADC_DOUTL                                                                 | ADC Conversion Data [7:0]   |  |

### ADC\_DOUT: 24-bit Conversion Data (two's complement) (Address 0x1A - 0x1C)

Note: Repeat reads of these registers are allowed as long as such reads are spaced apart by at least 72 µs.

### **18.4 CHANNEL CONFIGURATION REGISTERS**

### CH\_STS: Channel Status (Address 0x1E)

| Bit   | Bit Symbol        | Bit Description                                                                                                                                                                                        |
|-------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:2] | Reserved          | -                                                                                                                                                                                                      |
| 1     | CH_SCAN_NRDY      | Channel Scan Not Ready – indicates if it is okay to program CH_SCAN<br>0: Update not pending, CH_SCAN register is okay to program<br>1: Update pending, CH_SCAN register is not ready to be programmed |
| 0     | INV_OR_RPT_RD_STS | Invalid or Repeated Read Status<br>0: ADC_DOUT just read was valid and hitherto unread<br>1: ADC_DOUT just read was either invalid (not ready) or there was a repeated read.                           |

| $\leq$   |
|----------|
|          |
| ŏ        |
| Š        |
| <u> </u> |
| -        |
| Z        |
| 2        |
|          |
|          |
| $\geq$   |
| τ        |
| Ő        |
| õ        |
| a        |
| ŏ        |
| 66006    |
| ~        |
|          |
| $\leq$   |
|          |
| J        |
| 9        |
| 0        |
| Õ        |
| 8000     |
| õ        |
| ~        |
|          |
| 2        |
| Ð        |
| <b>U</b> |
| g        |
| 0        |
| 0        |
| G        |
|          |
|          |

| Bit   | Bit Symbol                                                 | Bit Description                                                                                                                                                                                                                                                                                                                     |
|-------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6] | CH_SCAN_SEL                                                | Channel Scan Select<br><b>0x0 (default):</b> ScanMode0: Single-Channel Continuous Conversion<br><b>0x1:</b> ScanMode1: One or more channels Single Scan<br><b>0x2:</b> ScanMode2: One or more channels Continuous Scan<br><b>0x3</b> : ScanMode3: One or more channels Continuous Scan with Burnout Currents                        |
| [5:3] | LAST_CH<br>(CH4 to CH6 for LMP90100<br>and LMP90099 only)  | Last channel for conversion<br><b>0x0</b> : CH0<br><b>0x1</b> : CH1<br><b>0x2</b> : CH2<br><b>0x3</b> : CH3<br><b>0x4</b> : CH4<br><b>0x5</b> : CH5<br><b>0x6 (default)</b> : CH6<br>Note: LAST_CH cannot be smaller than FIRST_CH. For example, if LAST_CH = CH5, then<br>FIRST_CH cannot be CH6. If 0x7 is written it is ignored. |
| [2:0] | FIRST_CH<br>(CH4 to CH6 for LMP90100<br>and LMP90099 only) | Starting channel for conversion<br><b>0x0 (default):</b> CH0<br><b>0x1:</b> CH1<br><b>0x2:</b> CH2<br><b>0x3:</b> CH3<br><b>0x4:</b> CH4<br><b>0x5:</b> CH5<br><b>0x6:</b> CH6<br>Note: FIRST_CH cannot be greater than LAST_CH. For example, if FIRST_CH = CH1<br>then LAST_CH cannot be CH0. If 0x7 is written it is ignored.     |

Note: While writing to the CH\_SCAN register, if 0x7 is written to FIRST\_CH or LAST\_CH the write to the entire CH\_SCAN register is ignored.

# LMP90100/LMP90099/LMP90098/LMP90097

### CHx\_INPUTCN: Channel Input Control (CH4 to CH6 for LMP90100/LMP9099 only)

Register Address (hex):

a. CH0: 0x20

- b. CH1: 0X22
- c. CH2: 0x24
- d. CH3: 0x26
- e. CH4: 0x28
- f. CH5: 0x2A

g. CH6: 0x2C

| Bit   | Bit Symbol | Bit Description                                                                                                                                                                                                                                                                                                                                         |
|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | BURNOUT_EN | Enable sensor diagnostic<br><b>0 (default):</b> Disable Sensor Diagnostics current injection for this Channel<br><b>1:</b> Enable Sensor Diagnostics current injection for this Channel                                                                                                                                                                 |
| 6     | VREF_SEL   | Select the reference<br>0 (Default): Select VREFP1 and VREFN1<br>1: Select VREFP2 and VREFN2                                                                                                                                                                                                                                                            |
| [5:3] | VINP       | Positive input select<br><b>0x0</b> : VIN0<br><b>0x1</b> : VIN1<br><b>0x2</b> : VIN2<br><b>0x3</b> : VIN3 (LMP90100/LMP90099 only)<br><b>0x4</b> : VIN4 (LMP90100/LMP90099 only)<br><b>0x5</b> : VIN5 (LMP90100/LMP90099 only)<br><b>0x6</b> : VIN6<br><b>0x7</b> : VIN7<br>Note: to see the default values for each channel, refer to the table below. |
| [2:0] | VINN       | Negative input select         0x0: VIN0         0x1: VIN1         0x2: VIN2         0x3: VIN3 (LMP90100/LMP90099 only)         0x4: VIN4 (LMP90100/LMP90099 only)         0x5: VIN5 (LMP90100/LMP90099 only)         0x6: VIN6         0x7: VIN7         Note: to see the default values for each channel, refer to the table below.                    |

### Default VINx for CH0-CH6

|     | VINP            | VINN            |
|-----|-----------------|-----------------|
| CH0 | VIN0            | VIN1            |
| CH1 | VIN2            | VIN3 (LMP90100/ |
|     |                 | LMP90099 only)  |
| CH2 | VIN4 (LMP90100/ | VIN5 (LMP90100/ |
|     | LMP90099 only)  | LMP90099 only)  |
| СНЗ | VIN6            | VIN7            |

| CH4 (LMP90100/<br>LMP90099 only) | VINO | VIN1 |
|----------------------------------|------|------|
| CH5 (LMP90100/<br>LMP90099 only) | VIN2 | VIN3 |
| CH6 (LMP90100/<br>LMP90099 only) | VIN4 | VIN5 |

### CHx\_CONFIG: Channel Configuration (CH4 to CH6 LMP90100/LMP90099 only)

Register Address (hex):

- a. CH0: 0x21
- b. CH1: 0x23
- c. CH2: 0x25
- d. CH3: 0x27
- e. CH4: 0x29
- f. CH5: 0x2B
- g. CH6: 0x2D

| Bit   | Bit Symbol | Bit Description                                                                                              |  |
|-------|------------|--------------------------------------------------------------------------------------------------------------|--|
| 7     | Reserved   | -                                                                                                            |  |
|       |            | ODR Select                                                                                                   |  |
|       |            | <b>0x0:</b> 13.42 / 8 = 1.6775 SPS                                                                           |  |
|       |            | <b>0x1:</b> 13.42 / 4 = 3.355 SPS                                                                            |  |
|       |            | <b>0x2:</b> 13.42 / 2 = 6.71 SPS                                                                             |  |
| [6:4] | ODR_SEL    | 0x3: 13.42 SPS                                                                                               |  |
|       |            | <b>0x4:</b> 214.65 / 8 = 26.83125 SPS                                                                        |  |
|       |            | <b>0x5:</b> 214.65 / 4 = 53.6625 SPS                                                                         |  |
|       |            | <b>0x6:</b> 214.65 / 2 = 107.325 SPS                                                                         |  |
|       |            | 0x7 (default): 214.65 SPS                                                                                    |  |
|       |            | Gain Select                                                                                                  |  |
|       |            | 0x0 (default): 1 (FGA OFF)                                                                                   |  |
|       |            | 0x1: 2 (FGA OFF)                                                                                             |  |
|       |            | <b>0x2:</b> 4 (FGA OFF)                                                                                      |  |
| [3.1] | GAIN SEL   | 0x3: 8 (FGA OFF)                                                                                             |  |
| [0.1] |            | <b>0x4:</b> 16 (FGA ON)                                                                                      |  |
|       |            | 0x5: 32 (FGA ON)                                                                                             |  |
|       |            | 0x6: 64 (FGA ON)                                                                                             |  |
|       |            | <b>0x7:</b> 128 (FGA ON)                                                                                     |  |
|       |            |                                                                                                              |  |
|       |            | Enable/Disable the buffer                                                                                    |  |
|       |            | 0 (default): Include the buffer in the signal path                                                           |  |
| 0     | BUF_EN     | 1: Exclude the buffer from the signal path                                                                   |  |
|       |            | Note: When gain $\geq$ 16, the buffer is automatically included in the signal path irrespective of this bit. |  |
|       |            |                                                                                                              |  |

### **18.5 CALIBRATION REGISTERS**

| Bit   | Bit Symbol | Bit Description                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| [7:2] | Reserved   | -                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| [1:0] | BGCALN     | Background calibration control – selects scheme for continuous background calibration.<br><b>0x0 (default):</b> BgcalMode0: Background Calibration OFF<br><b>0x1:</b> BgcalMode1: Offset Correction / Gain Estimation<br><b>0x2:</b> BgcalMode2: Offset Correction / Gain Correction<br><b>0x3:</b> BgcalMode3: Offset Estimation / Gain Estimation |  |  |  |

### BGCALCN: Background Calibration Control (Address 0x10)

### SCALCN: System Calibration Control (Address 0x17)

| Bit   | Bit Symbol | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:2] | Reserved   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |            | System Calibration Control<br>When written, set SCALCN to:<br><b>0x0 (default):</b> Normal Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |            | 0x1: "System Calibration Offset Coefficient Determination" mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |            | 0x2: "System Calibration Gain Coefficient Determination" mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       |            | 0x3: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| [1:0] | SCALCN     | <ul> <li>When read, this bit indicates the system calibration mode is in:</li> <li>0x0: Normal Mode</li> <li>0x1: "System Calibration Offset Coefficient Determination" mode</li> <li>0x2: "System Calibration Gain Coefficient Determination" mode</li> <li>0x3: Reserved</li> <li>Note: when read, this bit will indicate the current System Calibration status. Since this coefficient determination mode will only take 1 conversion cycle, reading this register will only return 0x00, unless this register is read within 1 conversion window.</li> </ul> |

### CHx\_SCAL\_OFFSET: CH0-CH3 System Calibration Offset Registers (Two's-Complement)

|      | ADDR |      | _    | Nomo             | Description                                        |
|------|------|------|------|------------------|----------------------------------------------------|
| CH0  | CH1  | CH2  | СНЗ  | Name             | Description                                        |
| 0x30 | 0x38 | 0x40 | 0x48 | CHx_SCAL_OFFSETH | System Calibration Offset Coefficient Data [23:16] |
| 0x31 | 0x39 | 0x41 | 0x49 | CHx_SCAL_OFFSETM | System Calibration Offset Coefficient Data [15:8]  |
| 0x32 | 0x3A | 0x42 | 0x4A | CHx_SCAL_OFFSETL | System Calibration Offset Coefficient Data[7:0]    |

### CHx\_SCAL\_GAIN: CH0-CH3 System Calibration Gain Registers (Fixed Point 1.23 Format)

|   | ADDR |      |      |      | Description    |                                                  |
|---|------|------|------|------|----------------|--------------------------------------------------|
| • | CH0  | CH1  | CH2  | CH3  | Name           | Description                                      |
| 0 | Dx33 | 0x3B | 0x43 | 0x4B | CHx_SCAL_GAINH | System Calibration Gain Coefficient Data [23:16] |
| [ | Dx34 | 0x3C | 0x44 | 0x4C | CHx_SCAL_GAINM | System Calibration Gain Coefficient Data [15:8]  |
| ( | Dx35 | 0x3D | 0x45 | 0x4D | CHx_SCAL_GAINL | System Calibration Gain Coefficient Data[7:0]    |

### CHx\_SCAL\_SCALING: CH0-CH3 System Calibration Scaling Coefficient Registers

|    | ADDR |      |                  |      | Nomo             | Description                                       |  |
|----|------|------|------------------|------|------------------|---------------------------------------------------|--|
| CI | H0   | CH1  | CH1 CH2 CH3 Name |      | name             | Description                                       |  |
| 0x | 36   | 0x3E | 0x46             | 0x4E | CHx_SCAL_SCALING | System Calibration Scaling Coefficient Data [5:0] |  |

### CHx\_SCAL\_BITS\_SELECTOR: CH0-CH3 System Calibration Bits Selector Registers

|      | ADDR<br>CH0 CH1 CH2 CH3 |      |      |                        | Description                                  |
|------|-------------------------|------|------|------------------------|----------------------------------------------|
| CH0  |                         |      | СНЗ  | Name                   | Description                                  |
| 0x37 | 0x3F                    | 0x47 | 0x4F | CHx_SCAL_BITS_SELECTOR | System Calibration Bits Selection Data [2:0] |

### **18.6 SENSOR DIAGNOSTIC REGISTERS**

### SENDIAG\_THLD: Sensor Diagnostic Threshold (Address 0x14 - 0x15)

| Address            | Name | Register Description               |
|--------------------|------|------------------------------------|
| 0x14 SENDIAG_THLDH |      | Sensor Diagnostic threshold [15:8] |
| 0x15 SENDIAG_THLDL |      | Sensor Diagnostic threshold [7:0]  |

### SENDIAG\_FLAGS: Sensor Diagnostic Flags (Address 0x19)

| Bit   | Bit Symbol       | Bit Description                                                                                                                                                                                                                                                                                                                         |
|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | SHORT_THLD_ FLAG | Short Circuit Threshold Flag = 1 when the absolute value of VOUT is within the absolute threshold voltage set by SENDIAG_THLDH and SENDIAG_THLDL.                                                                                                                                                                                       |
| 6     | RAILS_FLAG       | Rails Flag = 1 when at least one of the inputs is near rail (VA or GND).                                                                                                                                                                                                                                                                |
| 5     | POR_AFT_LST_RD   | Power-on-reset after last read = 1 when there was a power-on-reset event since the last time the SENDIAG_FLAGS register was read.                                                                                                                                                                                                       |
| [4:3] | OFLO_FLAGS       | Overflow flags<br><b>0x0:</b> Normal operation<br><b>0x1:</b> The modulator was not overranged, but ADC_DOUT got clamped to 0x7f_ffff (positive<br>fullscale) or 0x80_0000 (negative full scale)<br><b>0x2:</b> The modulator was over-ranged (VIN > 1.2*VREF/GAIN)<br><b>0x3:</b> The modulator was over-ranged (VIN < -1.2*VREF/GAIN) |
| [2:0] | SAMPLED_CH       | Channel Number – the sampled channel for ADC_DOUT and SENDIAG_FLAGS.                                                                                                                                                                                                                                                                    |

### **18.7 SPI REGISTERS**

| Bit   | Bit Symbol        | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                   |                                                                          |                      |  |
|-------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------|--|
| [7:4] | Reserved          | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                   |                                                                          |                      |  |
| [3:1] | SDO_DRDYB_ DRIVER | SDO/DRDYB Driver – sets who is driving the SDO/DRYB pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                   |                                                                          |                      |  |
|       |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Whenever CSB is<br>Asserted and the Device<br>is Reading ADC_DOUT | Whenever CSB is<br>Asserted and the Device<br>is Not Reading<br>ADC_DOUT | CSB is<br>Deasserted |  |
|       |                   | 0x0 (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SDO is driving                                                    | DRDYB is driving                                                         | High-Z               |  |
|       |                   | 0x3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SDO is driving                                                    | DRDYB is driving                                                         | DRDYB is driving     |  |
|       |                   | 0x4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SDO is driving                                                    | High-Z                                                                   | High-Z               |  |
|       |                   | Others Forbidden                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                   |                                                                          |                      |  |
| 0     | SW_OFF_TRG        | <ul> <li>Switch-off trigger - refers to the switching of the output drive from the slave to the master.</li> <li><b>0 (default):</b> SDO will be high-Z after the last (16th, 24th, 32nd, etc) rising edge of SCLK. This option allows time for the slave to transfer control back to the master at the end of the frame.</li> <li><b>1:</b> SDO's high-Z is postponed to the subsequent falling edge following the last (16th, 24th, 32nd, etc) rising edge of SCLK. This option provides additional hold time for the last bit, DBO, in non-streaming read transfers.</li> </ul> |                                                                   |                                                                          |                      |  |

### SPI\_STREAMCN: SPI Streaming Control (Address 0x03)

| Bit Bit Symbol Bit Description |  | Bit Description                                                                                 |
|--------------------------------|--|-------------------------------------------------------------------------------------------------|
| 1: Controlled Streaming mode   |  | Stream type<br><b>0 (default):</b> Normal Streaming mode<br><b>1:</b> Controlled Streaming mode |
|                                |  | Stream range – selects Range for Controlled Streaming mode<br>Default: 0x00                     |

### DATA\_ONLY\_1: Data Only Read Control 1 (Address 0x09)

| Bit   | Bit Symbol    | Bit Description                                                                                                                                    |  |
|-------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7     | Reserved      | -                                                                                                                                                  |  |
| [6:0] | DATA_ONLY_ADR | Start address for the Data Only Read Transaction<br><b>Default:</b> 0x1A<br>Please refer to the description of DT_ONLY_SZ in DATA_ONLY_2 register. |  |

## DATA\_ONLY\_2: Data Only Read Control 2 (Address 0x0A)

| Bit   | Bit Symbol | Bit Description                                                                                                                     |
|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------|
| [7:3] | Reserved   | -                                                                                                                                   |
| [2:0] |            | Number of bytes to be read out in Data Only mode. A value of 0x0 means read one byte<br>and 0x7 means read 8 bytes.<br>Default: 0x2 |

### SPI\_DRDYBCN: SPI Data Ready Bar Control (Address 0x11)

| Bit   | Bit Symbol   | Bit Description                                                                                                                                                                                                                               |  |  |
|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7     | SPI_DRDYB_D6 | Enable DRDYB on D6<br><b>0 (default):</b> D6 is a GPIO<br><b>1:</b> D6 = drdyb signal                                                                                                                                                         |  |  |
| 6     | Reserved     | -                                                                                                                                                                                                                                             |  |  |
| 5     | CRC_RST      | CRC Reset<br><b>0 (default):</b> Enable CRC reset on DRDYB deassertion<br><b>1:</b> Disbale CRC reset on DRDYB deassertion                                                                                                                    |  |  |
| 4     | Reserved     | -                                                                                                                                                                                                                                             |  |  |
| 3     | FGA_BGCAL    | Gain background calibration<br><b>0 (default):</b> Correct FGA gain error. This is useful only if the device is operating in B<br>calMode2 and ScanMode2 or ScanMode3.<br><b>1:</b> Correct FGA gain error using the last known coefficients. |  |  |
| [2:0] | Reserved     | Default - 0x3 (do not change this value)                                                                                                                                                                                                      |  |  |

## SPI\_CRC\_CN: CRC Control (Address 0x13)

| Bit   | Bit Symbol    | Bit Description                                                                                                                                                                          |  |  |
|-------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [7:5] | Reserved      | -                                                                                                                                                                                        |  |  |
| 4     | EN_CRC        | Enable CRC<br>0 (default): Disable CRC<br>1: Enable CRC                                                                                                                                  |  |  |
| 3     | Reserved      | Default - 0x1 (do not change this value)                                                                                                                                                 |  |  |
| 2     | DRDYB_AFT_CRC | DRDYB After CRC<br><b>0 (default):</b> DRDYB is deasserted (active high) after ADC_DOUTL is read.<br><b>1:</b> DRDYB is deasserted after SPI_CRC_DAT (which follows ADC_DOUTL), is read. |  |  |
| [1:0] | Reserved      | -                                                                                                                                                                                        |  |  |

| SPI_CRC_DAT: CRC Data (Address 0x1D) |            |                                                  |  |  |
|--------------------------------------|------------|--------------------------------------------------|--|--|
| Bit                                  | Bit Symbol | Bit Description                                  |  |  |
|                                      |            |                                                  |  |  |
|                                      |            | CRC Data                                         |  |  |
| [7:0]                                | CRC_DAT    | When written, this register reset CRC:           |  |  |
|                                      |            | Any Value: Reset CRC                             |  |  |
|                                      |            | When read, this register indicates the CRC data. |  |  |

### **18.8 GPIO REGISTERS**

| Bit | Bit Symbol  | Bit Description                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved    | -                                                                                                                                                                                                                                                                                                                                                                |
| x   | GPIO_DIRCNx | GPIO direction control – these bits are used to control the direction of each General Purpose<br>Input/Outputs (GPIO) pins D0 - D6.<br><b>0 (default):</b> Dx is an Input<br><b>1:</b> Dx is an Output<br>where $0 \le x \le 6$ .<br>For example, writing a 1 to bit 6 means D6 is an Output.<br>Note: If D6 is used for DRDYB, then it cannot be used for GPIO. |

### GPIO\_DAT: GPIO Data (Address 0x0F)

| Bit | Bit Symbol | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | Reserved   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| x   | Dx         | -         Write Only - when GPIO_DIRCNx = 0         0: Dx is LO         1: Dx is HI         Read Only - when GPIO_DIRCNx = 1         0: Dx driven LO         1: Dx driven HI         where $0 \le x \le 6$ .         For example, writing a 0 to bit 4 means D4 is LO.         It is okay to Read the GPIOs that are configured as outputs and write to GPIOs that are configured as inputs. Reading the GPIOs that are outputs would return the current value on those GPIOs, and writing to the GPIOs that are inputs are neglected |  |  |



# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2011 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com