



## FlexInput IC for automotive applications



### **Features**

- AEC-Q100 qualified
- 12 V and 24 V systems compatible (operating battery supply voltage 5.5 V-36 V)
- · Programmable interface with 15 total inputs:
  - 12 for connection to external analog loads (with connection to VVAR, VDD5 and clamped battery VPRE, with resistance measurement)
    - 4 with also λ sensor functionality
    - 4 with also SENT functionality
  - 3 for connection to external digital switches (with connection to VPRE)
- Programmable pull-up/down current sources
- Integrated precise resistance measurements
- 12-bit ADC for voltage measurements
- 15-bit ADC for resistance measurements
- Variable reluctance sensor / Hall sensor Interface
- 1 analog output channel + 4 digital output channels
- SPI interface for device configuration and data communication
- Overtemperature protection
- Thermal resistance R<sub>th(j-c)</sub> = 3 K/W

### **Description**

The L9966 is an automotive grade IC designed to be used as sensors interface. Up to 15 channels are available for analog sensing, resistance measurement and digital sensing (e.g. temperature, lambda, pressure, position sensors).

The L9966 allows replacing a number of discrete components and it gives the possibility to change the sensors across different applications without modifying the PCB hardware.

Target applications are Engine Control Units and Body/Chassis Modules.

| Product status link |               |  |  |  |
|---------------------|---------------|--|--|--|
| L9966               |               |  |  |  |
| Product summary     |               |  |  |  |
| Order code          | L9966CB-TR    |  |  |  |
| Package             | TQFP48        |  |  |  |
| Packing             | Tape and reel |  |  |  |

## 1 Block diagram

57



Figure 1. Block diagram

## 2 Pin description

57



#### Figure 2. Pin connection diagram

GADG0401181015PS

| Pin-Nr. | Pin-name             | Description                                   | Pin-class <sup>(1)</sup> |
|---------|----------------------|-----------------------------------------------|--------------------------|
| 1       | RR3                  | Reference Pullup Resistor 3 for R-Measurement | I                        |
| 2       | RR2                  | Reference Pullup Resistor 2 for R-Measurement | I                        |
| 3       | RR1                  | Reference Pullup Resistor 1 for R-Measurement | I                        |
| 4       | R_GND <sup>(2)</sup> | eference Ground for high accuracy signals     |                          |
| 5       | VRSP                 | Positive variable reluctance sensor input     | А                        |
| 6       | VRSN                 | Negative variable reluctance sensor input     | А                        |
| 7       | GND                  | Ground for supply voltage                     | S                        |

### Table 1. Pin description

| Pin-Nr. | Pin-name   | Description                                                                                  | Pin-class (1) |
|---------|------------|----------------------------------------------------------------------------------------------|---------------|
| 8       | VDD5REF    | Positive reference to both ADC                                                               | I             |
| 9       | AOX        | Analog output for input channel x                                                            | I             |
| 10      | VT5V       | Ratiometric Voltage output VI5V                                                              | I             |
| 11      | VRS_Out    | Digital Output of Variable reluctance sensor                                                 | I             |
| 12      | VI5V       | Input Voltage                                                                                | I             |
| 13      | nc         | Not connected                                                                                | -             |
| 14      | VTX        | Ratiometric Voltage output VIX                                                               | I             |
| 15      | VIX        | Input Voltage                                                                                | I             |
| 16      | CTRL_CFG   | Input to control current source / Configuration input to select SPI Address-Mux during Reset | I             |
| 17      | IO_13      | Flexible Input and current output 13                                                         | D             |
| 18      | IO_14      | Flexible Input and current output 14                                                         | D             |
| 19      | IO_15      | Flexible Input and current output 15                                                         | D             |
| 20      | IO_1       | Flexible Input and current output 1 / SENT1                                                  | А             |
| 21      | IO_2       | Flexible Input and current output 2 / SENT2                                                  | А             |
| 22      | IO_3       | Flexible Input and current output 3 / SENT3                                                  | А             |
| 23      | IO_4       | Flexible Input and current output 4 / SENT4                                                  | А             |
| 24      | nc         | Not connected                                                                                | -             |
| 25      | SENT4_GTM4 | Digital Output for SENT 4 channel / GTM_TO_SENT_4                                            | I             |
| 26      | SENT3_GTM3 | Digital Output for SENT 3 channel r/ GTM_TO_SENT_3                                           | I             |
| 27      | SENT2_GTM2 | Digital Output for SENT 2 channel / GTM_TO_SENT_2                                            |               |
| 28      | SENT1_GTM1 | Digital Output for SENT 1 channel / GTM_TO_SENT_1                                            |               |
| 29      | INT        | Interrupt (result status for controller)                                                     |               |
| 30      | VDD5V      | 5 V Power supply                                                                             |               |
| 31      | SYNC       | Digital input to synchronize sequencer start                                                 | I             |
| 32      | MISO       | Communication interface clock for Master-IN/ Slave-OUT                                       | I             |
| 33      | MOSI       | Communication interface for Master-OUT/ Slave-IN                                             | I             |
| 34      | CS         | Communication interface chip select                                                          | I             |
| 35      | SCLK       | Communication interface clock                                                                | I             |
| 36      | RST        | Reset                                                                                        | I             |
| 37      | nc         | Not connected                                                                                | -             |
| 38      | nc         | Not connected                                                                                | -             |
| 39      | IO_12      | Flexible Input and current output 12 / LAMBDA                                                | А             |
| 40      | IO_11      | Flexible Input and current output 11 / LAMBDA                                                | А             |
| 41      | IO_10      | Flexible Input and current output 10 / LAMBDA                                                | А             |
| 42      | IO_9       | Flexible Input and current output 9 / LAMBDA                                                 | А             |
| 43      | IO_8       | Flexible Input and current output 8                                                          | А             |
| 44      | IO_7       | Flexible Input and current output 7                                                          | А             |
| 45      | IO_6       | Flexible Input and current output 6                                                          | А             |
| 46      | IO_5       | Flexible Input and current output 5                                                          | A             |
| 47      | WAKE       | Output for wake-up                                                                           | I             |

| Pin-Nr. | Pin-name | Description    | Pin-class <sup>(1)</sup> |
|---------|----------|----------------|--------------------------|
| 48      | UBSW     | Battery supply | S                        |

1. see Pin-class legend.

2. R\_GND is the ground reference for ADC1, ADC2, VDD5REF voltage divider, input channel voltage dividers. In case R\_GND connection to ground on the PCB is lost, R\_GND is referenced one diode voltage drop above GND.

#### Pin-class legend:

- I: ECU Internal Pins: connection to other electrical components on the ECU (Local pins).
- S: Supply Pins: connection to supply sources with protected battery supply (Local pins except UBSW that is a global pin).
- A: Analog Inputs: connection to external ECU pins (Global pin).
- D: Digital Inputs: connection to external ECU pins (Global pin).

## **3** Application circuit

57

### Figure 3. Application circuit



DS12459 - Rev 10

In case some functions are not used in the application, the following configurations reported in Table 2. Configuration of unused functions are recommended:

| Unused function                              | Pin                       | Recommended connection                                                   |
|----------------------------------------------|---------------------------|--------------------------------------------------------------------------|
| Resistor measurement                         | RR1, RR2, RR3             | VDD5 or OPEN                                                             |
| Variable Reluctance Sensor                   | VRSP, VRSN<br>/<br>VRSOUT | Short to GND or OPEN<br>/<br>OPEN                                        |
| Auxiliary analog output                      | AOX                       | RC load / Open if not addressed (R_AOX=0000 in<br>SWITCH_ROUTE register) |
| Sync pulse                                   | SYNC                      | Short to GND                                                             |
| Input voltage and ratiometric output voltage | VI5V/VIX                  | Short to GND                                                             |
| input voltage and ratiometric output voltage | VT5V/VTX                  | Open or short to GND                                                     |
| Input voltage                                | VI5V/VIX                  | OPEN                                                                     |
| Input voltage                                | VT5V/VTX                  | Used as voltage sense                                                    |
| Patiometria autout voltago                   | VI5V/VIX                  | Used as voltage sense                                                    |
| Ratiometric output voltage                   | VT5V/VTX                  | OPEN                                                                     |
| SENT/GTM                                     | SENTx_GTMx                | OPEN                                                                     |
| Interrupt                                    | INT                       | OPEN                                                                     |
| Wake                                         | WAKE                      | OPEN                                                                     |

| Table 2. | Configuration | of unused | functions |
|----------|---------------|-----------|-----------|
|          | ooninguruuon  | or anaooa | ranotiono |

### 4 Input structure

The L9966 hosts 15 different input channels. These channels can be connected to different types of external loads, such as switches, sensors or resistors.

The input structure allows down to -3 V negative input voltage:

- to withstand ground shifts between the ECU ground and the chassis ground where the input signal source is referenced to
- limited to the SENT inputs, to withstand the RF noise without clamping effect that could distort the input signal.

The input structure allows down to -30 V transient on the SENT IO[4:1] pins only if UBSW is no greater than 24 V max. The input protection uses a DPI (Direct Power Injection) filter to avoid rectifying effects in case of HF disturbance on the line.

On the ECU, the input line must be equipped with a discrete ESD capacitor. The value of this capacitor is 6.8 nF. Exceptions to this are the SENT inputs (IO1/2/3/4 pins), because the SAE SENT standard allows max. 100 pF, with an additional 2.2 nF / 560  $\Omega$  RC combination. Therefore, SENT inputs have to be additionally protected by TVS (Transient Voltage Suppressor) on the ECU, if necessary.

## 5 Device operation

The L9966 can enter several operating ranges according to the UBSW voltage, RST pin level, channel state (for polling) and internal fault conditions.

### 5.1 Absolute maximum rating

The component withstands all the following stimuli without any damage or latch-up. Exceeding any of these values for extended period may lead to component damage. All voltages are related to GND.

| Pin Name             | Pin Class | Pin Direction | Min Voltage         | Max Voltage | Max Pin Current |
|----------------------|-----------|---------------|---------------------|-------------|-----------------|
| IO_1 IO_12           | A         | IO            | -3 V <sup>(1)</sup> | 58 V        | 30 mA           |
| IO_13 IO_15          | D         | IO            | -3 V                | 58 V        | 30 mA           |
| UBSW                 | S         | S             | -0.3 V              | 58 V        | 400 mA          |
| VDD5                 | I         | S             | -0.3 V              | 5.5 V       | 100 mA          |
| VDD5REF              | I         | I             | -0.3 V              | 5.5 V       | 1 mA            |
| VI5V                 | I         | I             | -0.3 V              | 5.5 V       | 1 mA            |
| VIX                  | I         | I             | -0.3 V              | 36 V        | 1 mA            |
| VT5V                 | I         | 0             | -0.3 V              | 5.5 V       | 1 mA            |
| VTX                  | I         | 0             | -0.3 V              | 36 V        | 1 mA            |
| RR1 RR3              | I         | I             | -0.3 V              | 5.5 V       | 25 mA           |
| CS, SCLK, MOSI, MISO | I         | IO            | -0.3 V              | 5.5 V       | 5 mA            |
| CTRL_CFG             | I         | I             | -0.3 V              | 5.5 V       | 1 mA            |
| INT                  | I         | 0             | -0.3 V              | 5.5 V       | 1 mA            |
| WAKE                 | I         | 0             | -0.3 V              | 58 V        | 20 mA           |
| RST                  | I         | I             | -0.3 V              | 5.5 V       | 1 mA            |
| SYNC                 | I         | I             | -0.3 V              | 5.5 V       | 5 mA            |
| AOX                  | I         | 0             | -0.3 V              | 5.5 V       | 1 mA            |
| GND                  | S         | S             | 0                   | 0           | 1 A             |
| R_GND                | I         | I             | -0.3 V              | 0.3 V       | 1 mA            |
| VRSP, VRSN           | А         | I             | -0.3 V              | 3.6 V       | 20 mA           |
| VRSout               | I         | 0             | -0.3 V              | 5.5 V       | 1 mA            |
| SENT1-4              | I         | 0             | -0.3 V              | 5.5 V       | 1 mA            |

#### Table 3. Absolute maximum rating

1. IO[4:1] allows down to -30 V transient in case UBSW no greater than 24 V max.

### 5.2 Latch-up trials

Latch-up tests performed according to JEDEC 78 class 2 Level A.

### 5.3 ESD trials

ESD requirements for the stand-alone component (without any external circuits).

### Table 4. ESD

| Parameter                                                                                       | Value | Unit |
|-------------------------------------------------------------------------------------------------|-------|------|
| ESD according to the Human Body Model (HBM), Q100-002 for global pins; (100 pF/1.5 k $\Omega$ ) | ±4000 | V    |
| ESD according to the Human Body Model (HBM), Q100-002 for all pins; (100 pF/1.5 k $\Omega$ )    | ±2000 | V    |
| ESD according to the Charged Device Model (CDM), Q100-011 Corner pins                           | ±750  | V    |
| ESD according to the Charged Device Model (CDM), Q100-011 All pins                              | ±500  | V    |

## 5.4 Operating voltage ranges

Table 5. Supply operating ranges summarizes the different operating ranges where different functionalities of the FlexInput are guaranteed. It is assumed that the junction temperature range for proper functionality goes from -40 °C up to 150 °C, unless otherwise specified.

| Operation<br>Range              | UBSW (V)          | VDD5 (V)       | Remark                                                                                                                                                                                                                                                                                                                                                           |  |
|---------------------------------|-------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Load Dump                       | 36 – 58           |                | Parameters can be out of tolerance (if RST='1'), system is not damaged for pulse duration of 500 ms, 10 time in life.                                                                                                                                                                                                                                            |  |
| Jump start                      | 0 – 48            |                | Parameter can be out of tolerance (if RST='1'), system is not damaged for pulse duration of 60 s, 10 time in life.                                                                                                                                                                                                                                               |  |
| Normal                          | 7.5 – 36          | 4.85 –<br>5.15 | All parameters in spec. with VDD5_REF = 5 $V^{(1)}$                                                                                                                                                                                                                                                                                                              |  |
| Low Batt                        | 5.5 – 7.5         | 4.85 –<br>5.15 | All parameters in spec. with VDD5_REF = 5 V <sup>(1)</sup> Current sources can be out of tolerance, but still non-zero.<br>Resistance measurement is guaranteed for UBSW-V(IO)>1.5 V that means if UBSW = 5.5 V $\rightarrow$ IOx<4 V                                                                                                                            |  |
| Normal, Low<br>VDD5             | 7.5 – 36          | 4 – 4.85       | All parameters in spec. Digital and AOX output buffers still working, voltages limited by VDD5 voltage. 5 V_REF, VVAR and VADCxREF are scaled down to VDD5 voltage.                                                                                                                                                                                              |  |
| Low Batt, Low<br>VDD5           | 5.5 – 7.5         | 4 – 4.85       | All parameters in spec. Current sources can be out of tolerance, but still non-zero. Digital and AOX output buffers still working, voltages limited by VDD5 voltage. 5V_REF, VVAR and VADCxREF are scaled down.<br>Resistance measurement is guaranteed for UBSW-V(IO)>1.5V that means if UBSW = $5.5 \text{ V} \rightarrow 10x < 4 \text{ V}$                   |  |
| Low Batt – 3V3<br>digital fault | 3V3_FLT – 5.5     | >4             | Configuration data is kept;<br>Input buffer is not able to reach 5 V full range;<br>VRS and SPI functionalities are in spec for UBSW down to 4.5 V.<br>SPI (frequency is not guaranteed) still run down to POR.<br>All analog functions are still on but parameters are out of tolerance.<br>VRS hysteresis features are not guaranteed in case UBSW is < 4.5 V. |  |
| 3V3 digital fault               | VPOR –<br>3V3_FLT | >4             | If 3V3_FLT = 1 all functions switched off. Only internal charge pump kept on to guarantee no reset of internal logic                                                                                                                                                                                                                                             |  |
| Low Batt                        | < VPOR            |                | Device in OFF mode                                                                                                                                                                                                                                                                                                                                               |  |

### Table 5. Supply operating ranges

1. The parameters depending on VDD5\_REF are: ADC1 accuracy, pull-up voltage 5V and VVAR. They will have the same tolerance in addition as VDD5\_REF.

Note:

## 5.5 Temperature ranges and thermal data

### Table 6. Temperature ranges and thermal data

| Symbol                              | Parameter                                  | Test condition | Min | Тур | Max | Unit | Notes                                                  |
|-------------------------------------|--------------------------------------------|----------------|-----|-----|-----|------|--------------------------------------------------------|
| T <sub>j</sub> <sup>(1)</sup>       | Operating junction temperature             | -              | -40 | -   | 150 | °C   | -                                                      |
| T <sub>stg</sub>                    | Storage temperature                        | -              | -55 |     | 150 | °C   | -                                                      |
| R <sub>Th j-a</sub> <sup>(2)</sup>  | Thermal resistance junction-to-ambient     | -              | -   | 31  | _   | °C/W | Homogeneous internal power distribution <sup>(3)</sup> |
| R <sub>Th j-cb</sub> <sup>(2)</sup> | Thermal resistance junction-to-case-bottom | -              | _   | 3   | _   | °C/W | Homogeneous internal power distribution                |

1. All parameters are guaranteed, and tested, in the temperature range T<sub>j</sub> -40 to 150 °C unless otherwise specified.

2. Not subject to production test, guaranteed by design.

3. R<sub>Th j-a</sub> value is retrieved according to Jedec JESD51-2,-5,-7 guideline with a 2s2p board.

#### Figure 4. 2s2p PCB with thermal vias

### 2s2p PCB + vias



GADG2702170724PS

In "2s2p", the "s" suffix stands for "Signal" and the number before indicates how many PCB layers are dedicated to signal wires. The "p" suffix stands for "Power" and the number before indicates how many PCB layers are dedicated to power planes.

### 5.6 Operating modes

57/

The state machine operation is summarized in the state diagram of Figure 5. Every time RST pin rises, the IC enters INIT mode, remaining for PB (blanking time); once this time has expired, if a fault is detected the IC enters FAULT mode, NORMAL mode otherwise. Only once NORMAL mode is entered, the IC is fully running and SPI gets ready to process commands.





#### Table 7. Transition between operation modes

| From            | То              | Description                                                                                                                                                                                           |
|-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFF             | EEPROM_download | FSM (Finite State Machine) changes from OFF to EEPROM_download in case a rising edge of POR is detected (supply on in terms of internal 3V3 internal supply is stable).                               |
|                 |                 | FSM changes from EEPROM_download to WAKE when EEPROM (NVM, Not volatile memory) is ready (trimming bit saved in memory). Based on data validity a trimming fault flag can be asserted.                |
| EEPROM_download | WAKE            | In case of fault detection, in terms of DIAGNOSTIC not OK or CALIB_FLT/<br>TRIM_FLT detection (available on GEN_STATUS register) after a timeout<br>(NVM_timeout) the IC moves anyway in WAKE status. |
|                 |                 | WAKE output pin and WAK_UP_FLG in GEN_STATUS register are asserted high. Once read, the WAK_UP_FLG is cleared and the WAKE pin goes to zero.                                                          |
|                 |                 | FSM changes from WAKE to INIT in case a rising edge of RST is detected                                                                                                                                |
| WAKE            | INIT            | During this transition, status of CTRL_CFG pin is latched to determine SPI chip address.                                                                                                              |
| INIT            | NORMAL          | FSM changes from INIT to NORMAL when diagnostic check is ok for PB time.                                                                                                                              |
| INIT            | FAULT           | FSM changes from INIT to FAULT when diagnostic check is not ok for at least PB time_TIMEOUT.                                                                                                          |

| From              | То         | Description                                                                                                                                                                                        |
|-------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |            | FSM changes from NORMAL to FAULT when overtemperature (if not masked) or internal 3V3 supply fault event happens.                                                                                  |
|                   |            | In FAULT SPI runs and internal reference voltage are still on.                                                                                                                                     |
| FAULT             | NORMAL     | FSM changes from FAULT to NORMAL when fault event is solved.                                                                                                                                       |
| NORMAL            | SLEEP      | FSM changes from NORMAL to SLEEP when writing an activation code 3 times to the WAK_CONFIG register and then RST pin goes to 0.                                                                    |
|                   |            | In SLEEP, the device configuration is kept.                                                                                                                                                        |
| SLEEP             | POLLING    | FSM changes from SLEEP to POLLING once the PT_timeout time has expired.                                                                                                                            |
| POLLING           | SLEEP      | FSM changes from POLLING to SLEEP if wake up sources don't change their value for at least PB time since POLLING mode was entered.                                                                 |
| POLLING           | WAKE       | FSM changes from POLLING to WAKE when a wake-up event is detected for at least the sum of the 2 timeouts PB+PT (wake-up sources are detected to have changed their values). PT is polling timeout. |
| Any RST-low mode  | INIT       | FSM changes to INIT in case a rising edge of RST is detected.                                                                                                                                      |
|                   |            | FSM power control comes back to RST_ACTIVE when RST pin goes to 0 during NORMAL, FAULT, INIT. In RST_ACTIVE, the device configuration is lost.                                                     |
| Any RST-high mode | RST_ACTIVE | A deglitch filter on RESET pin prevents anomalous entering in RST_ACTIVE mode.                                                                                                                     |
|                   |            | RST deglitch filter in sleep =16 µs                                                                                                                                                                |
|                   |            | RST deglitch filter in normal mode = 1 µs                                                                                                                                                          |
| Any mode          | OFF        | FSM power control leads to OFF if UBSW falls below POR level.                                                                                                                                      |

In Figure 6 and Figure 7 are reported an example of power up and power down sequence.

In Figure 6: UBSW rises and as a consequence VPRE and 3V3 internal supply rise too. POR is an internal threshold of 3V3 regulator that enables the internal reference circuit, which guarantees that the digital blocks are correctly supplied.

Assertion of 3V3\_ok signal guarantees that the internal analog blocks are correctly supplied.

WAKE signal is asserted once the EEPROM download is succeeded or the internal NVM\_timeout is elapsed.

A possible application scenario is WAKE high which wakes an external 5 V power supply which feeds VDD5 and VDD5REF and manages the RST de-assertion. Once the RST is de-asserted, the IC moves in normal operating mode.



GADG0401181607PS

Figure 7 shows a power down sequence without SLEEP-POLLING phase: UBSW falls down to 3V3\_FLT assertion and POR.

If 3V3\_FLT is set, the internal power blocks are switched off, while SPI is still running. Further lowering of UBSW determines POR and consequently the reset of the device.

### Figure 7. Example of power down sequence



For the state evolutions which involve a timeout expiration, two separate timers are taken into account:

- PB: blanking timeout, 160 µs by default;
- PT: polling timeout, 16 ms by default.

Both of them have a default value that can be modified, once the SPI is able to operate, setting the appropriate values in PB[1:0] and PT[1:0] fields inside WAK\_CONFIG register.

Every time the system exits from POR or RST\_ACTIVE, the two timeouts reset to their default values.

Current consumption in each device status is summarized in next Table 8.

### Table 8. Current consumption

| Symbol                                                 | Parameter                                         | Condition                                                                                                                                                                                         | Min | Тур | Max  | Unit | Pin  |
|--------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|------|
| JBSW = 7.5 V:36 V                                      | , VDD5V = 4.85 V:5.15 V,                          | r <sub>j-max</sub> = 150 °C unless otherwise specified.                                                                                                                                           |     |     |      |      |      |
| V3V3                                                   | Internal 3V3                                      | Design info – analog and digital supply voltage range                                                                                                                                             | 3   | -   | 3.55 | V    | -    |
|                                                        |                                                   | RST pin low, UBSW = 12 V                                                                                                                                                                          | -   | 210 | 300  | μA   | UBSW |
| I <sub>RST_ACTIVE</sub> Current consumption during RST | Current consumption during RST                    | RST pin low, UBSW = 12 V<br>CTRL_CFG connected to GND or VDD5 (not<br>floating) and CS kept H                                                                                                     | -   | -   | 30   | μΑ   | UBSW |
| I <sub>SLEEP</sub>                                     | SLEEP current consumption                         | SLEEP mode (no current sources activated and no<br>WAKE SOURCE defined) and UBSW = 12 V.<br>CTRL_CFG connected to GND or VDD5 (not<br>floating) and CS kept H                                     | -   | 75  | 130  | μΑ   | UBSW |
| ISLEEP-POLLING                                         | Average SLEEP -<br>POLLING current<br>consumption | POLLING mode (only one WAKE SOURCE defined<br>and configured as PULL DOWN), 32 ms PT TIME,<br>16 µs PB TIME and UBSW = 12 V.<br>CTRL_CFG connected to GND or VDD5 (not<br>floating) and CS kept H | -   | 75  | 130  | μΑ   | UBSW |
| INORMAL                                                | NORMAL current consumption                        | NORMAL mode, no active current sources                                                                                                                                                            | -   | 24  | 30   | mA   | UBSW |
| I <sub>VDD5</sub>                                      | VDD5                                              | NORMAL mode, without SPI and SENTx_GTMx activity                                                                                                                                                  | -   | 5   | 10   | mA   | VDD5 |

| Symbol               | Parameter     | Condition                                            | Min  | Тур   | Max  | Unit | Pin     |
|----------------------|---------------|------------------------------------------------------|------|-------|------|------|---------|
| I <sub>VDD5REF</sub> | VDD5REF       | NORMAL mode                                          | -    | 50    | 100  | μA   | VDD5REF |
| MAIN_OSC             | MAIN_OSC      | NORMAL mode oscillator frequency                     | -9%  | 16    | +9%  | MHz  | -       |
| LOW_SPEED_OSC        | LOW SPEED OSC | SLEEP mode low power, low speed oscillator frequency | -40% | 1     | +40% | MHz  | -       |
| NVM_timeout          | NVM timeout   | Guaranteed by design                                 | -40% | 3.125 | +40% | ms   | -       |

### 5.6.1 Software reset

Configuration bit can be cleared by entering RST\_ACTIVE mode, or alternatively, by issuing a SOFT\_RESET command procedure. The procedure is a sequence of 3 separate SPI write operations with activation codes specified in the register description in Section 16.18 SOFT\_RST\_CMD. Only consecutive write accesses are allowed: any write or read access in-between will reset the activation code. After procedure completion the device moves back in NORMAL mode.

### 5.7 Chip status

The status of the chip can be read in the GEN\_STATUS register. In particular CFG\_CHK[1:0] bit in GEN\_STATUS are configured to default '10' after power-up. User can write any different code during NORMAL mode to understand later if a new POR or a reset event has occurred (POLLING does not impact these two bits).

The device is equipped with an overtemperature protection that could be masked. When not masked, as soon as the overtemperature is detected, the OT\_FLT bit sets to '1' and the device goes to the FAULT mode. When masked setting OT\_MASK = '1', the fault bit is set, but the device will not enter FAULT mode.

Overtemperature diagnostic is active at power up after trimming bits have been downloaded from internal EEPROM; in case a fault of the download procedure is detected, such a function is disabled and an eventual overtemperature is not detected.

An internal voltage comparator is implemented on the internal supply reference (3V3\_ref) to monitor its proper range. In case of fault, the 3V3\_FLT bit is set and the device goes to the FAULT mode. Once the fault is no longer persisting and the bit is read, the bit itself is cleared.

At the POWER up, as soon as UBSW is recognized higher than VPOR, the device downloads the EEPROM content; the internal FSM, before reaching the WAKE state, waits until 3V3\_FLT is de-asserted. Once the EEPROM content has been downloaded into the internal registers, a consistency check of data is performed; result of this check is CALIB\_FLT, which takes into account an eventual fault of calibration data for ADC1 and ADC2, and TRIM\_FLT flag, which takes into account the consistency of data used for trimming.

When UBSW falls down, once 3V3\_FLT is asserted, the analog section is no more guaranteed to properly operate. Bandgap reference, main oscillator, voltage monitoring, logic section (SYNC, RST, INT) and SPI keep working allowing the possibility to read the internal status of 3V3 signal. Internal current generators, VRS, GTM, AOX blocks are switched off; the configuration is still kept until UBSW goes below VPOR, that generates a POR event.

Parameters that determine fault condition for the device are defined in Table 9.

| Symbol                                                                                            | Parameter                              | Condition                                                                           | Min | Тур | Max | Unit | Pin  |  |  |  |
|---------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|------|--|--|--|
| UBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |                                        |                                                                                     |     |     |     |      |      |  |  |  |
|                                                                                                   | POR threshold H to L                   | Battery POR threshold                                                               | -   | -   | 2.5 | V    | UBSW |  |  |  |
| V <sub>POR</sub>                                                                                  | POR threshold L to H                   | Battery POR threshold<br>Design info                                                | 4.5 | -   | -   | v    | UBSW |  |  |  |
| 3V3_FLTh                                                                                          | 3V3_FLT higher threshold,<br>By design | If internal 3V3 > 3V3_FLTh => 3V3_FLT = '0'; POR is not<br>activated<br>Design info | 2.8 | -   | 3.2 | V    | UBSW |  |  |  |

#### Table 9. Chip status electrical parameters



| Symbol        | Parameter                    | Condition                                                         | Min  | Тур | Max  | Unit | Pin  |
|---------------|------------------------------|-------------------------------------------------------------------|------|-----|------|------|------|
| 3V3_FLTI      | 3V3_FLT lower threshold      | If internal 3V3 < 3V3_FLTI => 3V3_FLT = '1'; POR is not activated | 2.75 | -   | 3.15 | V    | UBSW |
| RST_hi        | RST input logic high voltage |                                                                   | 1.5  | -   | 1.7  | V    | RST  |
| RST_lo        | RST input logic low voltage  | -                                                                 | 1.2  | -   | 1.4  | V    | RST  |
| RST_hys       | RST input voltage hyst       | -                                                                 | 200  | -   | 315  | mV   | RST  |
| RST_pu        | RST pull up to VDD5V         | -                                                                 | 65   | 100 | 140  | kΩ   | RST  |
| RST_degl_filt | RST deglitch filter          | -                                                                 | -20% | 1   | +20% | μs   | RST  |
| ОТ            | Overtemperature              | OT_FLT set, TRIM_FLT = 0                                          | 170  | 180 | 190  | °C   | -    |
| OT_hys        | Overtemperature hysteresis   | -                                                                 | -    | 10  | -    | °C   | -    |
| OT_de         | Overtemperature deglitch     | Guaranteed by scan                                                | -    | 100 | -    | μs   | -    |

### 5.8 Polling operation: WAKE and SLEEP modes

SLEEP mode is enabled by sending 3 consecutive specific 32 bits SPI frames. The specific three SPI frames are intended to avoid any unintentional SLEEP mode activation. Each frame needs a separate chip-select signal. Once the SPI sequence has been sent, RST pin has to be driven low to enter SLEEP. In case the RST pin is not driven low, the device stays in NORMAL mode and as soon as a new SPI command is received, the SPI sequence previously sent to enter SLEEP mode is invalidated.

After the FlexInput has entered SLEEP mode, the ADC, SPI, VRS, pull up and pull down current generators and sequencer are stopped. VDD5 is no longer necessary (0-5.5 V). In SLEEP mode the current sources are not enabled, however they keep their configuration. The chip is supplied by UBSW (permanent supply).

The average current consumption in SLEEP / POLLING mode, I<sub>SLEEP-POLLING</sub> is defined in Table 8. Current consumption. To save current consumption, current sources are pulsed in SLEEP / POLLING mode.

A pulsed current source is normally switched off, but it will be switched on for the time the chip reads the inputs. Besides, the main oscillator is stopped and a second one takes over with reduced performances, in order to guarantee the operation of the POLLING mechanism.

The pulse switch on depends on the configurable polling blanking time PB[1:0] in WAK\_CONFIG register. Default value is 160  $\mu$ s.

The digital level of all 15 inputs is read (polled) every (m+1)\*8 ms, where m is selected in PT[1:0] in WAK\_CONFIG register. WAK\_MSK register defines which IOx are selected as WAKE SOURCES.

With respect to the IOx selected in WAK\_MSK register, only the channels having CIS[3:0]="0000", MODE="1", PullUp/PullDown configuration SEL = "001"(PullUp to battery/HiZ) or SEL = "100"(PullDown/HiZ) will act as WAKE SOURCES; all the other IO configured through a different SEL selection will be ignored.

During polling, IOx defined as WAKE SOURCES are checked against the value they had before entering SLEEP mode. These values have been stored in SLEEP\_CONFIG register.

The check lasts for a PB time. At the end of PB time, if no WAKE SOURCE has changed its value, the chip goes back to SLEEP mode. Otherwise, if at least one WAKE SOURCE has changed its value, this starts the verification that the new status lasts for a longer PT time.

During PT time, the WAKE SOURCES can be as in one of the three below scenarios.

### Scenario 1

Once the new status is detected, the WAKE SOURCES return at their PRE\_SLEEP value before PB+PT time elapses.

The IC returns back in SLEEP mode as shown in Figure 8;

IC only moves in INIT once RST pin is released (no wake pin assertion)



### Figure 8. WAKE SOURCE returns at its PRE\_SLEEP value

### Scenario 2

Once the new status is detected, the WAKE SOURCES maintain the new value for PB+PT time. This determines WAKE EVENT as shown in Figure 9. WAKE SOURCE determines a WAKE EVENT.



### Figure 9. WAKE SOURCE determines a WAKE EVENT

### Scenario 3

Once a new status is detected on some WAKE SOURCES, in PB+PT time their values return at their PRE-SLEEP ones while other WAKE SOURCES change their status.

Even if the events separately last for less than a PB+PT time, if their combination lasts for at least PB+PT time, this determines a WAKE EVENT, as shown in Figure 10.

The WAKE SOURCE latched as responsible for the WAKE EVENT is the one asserted as soon as PT expires.



### Figure 10. Combination of two consecutive WAKE SOURCES determines a WAKE EVENT

Once the WAKE EVENT is recognized, the IC enters WAKE mode.

If at the end of the sum of the 2 timeouts (PB+PT), the state is still different from the one recorded in SLEEP\_CONFIG register, the DIG\_IN\_STAT\_LTC will be written with the XOR of all and only the IO configured as WAKE SOURCES (WAK\_MSK register) which changed their value during polling: '1' means the status changed, '0' means no change. Then the IC enters in WAKE mode, the WAKE pin is asserted high and the WAK\_UP\_FLG in GEN\_STATUS is set.

### Figure 11. SLEEP-POLLING operation example

| clk<br>RST |        |       |           |         |         |                  |
|------------|--------|-------|-----------|---------|---------|------------------|
| op_mode    | normal | sleep | y polling | sleep X | polling | vake <u>init</u> |
| ch_1       |        |       |           |         |         |                  |
| ch_5       |        |       |           |         |         |                  |
| ch_14      |        |       |           |         |         |                  |
| WAK        |        |       |           |         |         |                  |

Figure 11 shows a SLEEP mode scenario. In this case, CH5 and CH14 are configured as WAKE SOURCES with SEL = "001" and "100" respectively. When the RST is driven low, the device enters SLEEP mode.

- During the first sleep period, CH1 changes its value from '1' to '0'. Nonetheless, after polling blanking time, only CH5 and CH14 are checked against their original value, then device re-enters immediately sleep mode.
- At second sleep-polling cycle, CH5 changes its value from '1' to '0'. After the Polling timeout PT has
  expired, device enters WAKE mode. Only after RST is driven high again, the device re-enters INIT mode for
  diagnostic checks and finally NORMAL mode.

It is forbidden to use UTh\_ratio to detect an eventual WAKE EVENT.

### 5.9 SLEEP mode

To enter SLEEP mode, the following steps must be done:

1. Select which channel should be polled in SLEEP mode to detect the wake-up event. This is done by setting the corresponding bit in WAK\_MSK register. Only IO properly configured through SEL bit can be defined as WAKE UP sources; the IO with SEL bit not properly configured for the function is ignored in WAK\_MSK register and the corresponding bit remains by default.

 Activation of SLEEP Mode. This is done by writing an activation code 3 times to the WAK\_CONFIG register. PB[1:0] are used to configure the PB time during the polling mode. PT[1:0] are used to configure the P\_TIMEOUT. Only consecutive write accesses are allowed. Any write or read access in-between will reset the activation code.

Once IC enters in SLEEP mode, in order to save current consumption, the main oscillator is stopped and a low power, lower frequency oscillator takes over, in order to guarantee the correct operation of the POLLING operations.

### 6 Current Sources

The FlexInput is equipped with a set of programmable and configurable current sources that can pull up or pull down the input line.

The pull up current sources can pull up the input line to three different levels:

- VPRE, the internal clamped high voltage rail
- 5V\_REF, the internal generated 5 V rail
- VVAR, the internal generated and programmable variable voltage level

The strength of the current and the voltage limit (pull up only) can be configured by register CURR\_SRC\_CTRL\_x for the channel configuration and DWT\_VOLT\_SRC\_LSF\_CTRL for VVAR output voltage setting.

The current sources can be controlled in order to configure a dewetting function. Both dewetting current and actuation time are selectable via SPI; dewetting time (DWT[2:0] bit of DWT\_VOLT\_SRC\_LSF\_CTRL register) is shared among the channels while current value setting (CV\_DW\_1, CV\_DW\_0 bit of CURR\_SRC\_CTRL\_x registers) is specific for each one.

The dewetting function is disabled by default. If enabled, the dewetting function is triggered according to the following conditions, see Figure 12:

- If IO\_x is configured as pull up, then a falling edge on IO\_x detected by the comparator will start dewetting.
- If IO\_x is configured as pull down, then a rising edge on IO\_x detected by the comparator will start dewetting.





# After that the configured dewetting time is expired, the current turns back to the value defined in the CURR\_SRC\_CTRL\_x registers bit CV[2:0].

For the IOx configured with dewetting enabled, every time the IC moves from SLEEP to NORMAL an automatic dewetting is performed.

### 6.1 Pull-down current programming

Pull down current generators are implemented as controlled current generator with back to back diode to avoid damaging when the FlexInput input is being brought below ground.Pull Down current values are reported in Table 10.IOx saturation voltages are reported in Table 11.

### Table 10. Pull Down Current

| Symbol     | Parameter               | Condition                                                       | Min | Тур | Max | Unit | Pin    |
|------------|-------------------------|-----------------------------------------------------------------|-----|-----|-----|------|--------|
| UBSW = 7.5 | V:36 V, VDD5V = 4.85 V: | 5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |     |     |     |      |        |
| lpd_7      | Pull down current       | Current source code [CV2,CV1,CV0]=111                           | 16  | 20  | 24  | mA   | IO1-15 |
| lpd_6      | Pull down current       | Current source code [CV2,CV1,CV0]=110                           | 8   | 10  | 12  | mA   | IO1-15 |
| lpd_5      | Pull down current       | Current source code [CV2,CV1,CV0]=101                           | 4   | 5   | 6   | mA   | IO1-15 |
| lpd_4      | Pull down current       | Current source code [CV2,CV1,CV0]=100                           | 0.8 | 1   | 1.2 | mA   | IO1-15 |
| lpd_3      | Pull down current       | Current source code [CV2,CV1,CV0]=011                           | 390 | 500 | 610 | μA   | IO1-15 |
| lpd_2      | Pull down current       | Current source code [CV2,CV1,CV0]=010                           | 71  | 100 | 120 | μA   | IO1-4  |
| lpd_2      | Pull down current       | Current source code [CV2,CV1,CV0]=010                           | 80  | 100 | 120 | μA   | IO5-15 |
| lpd_1      | Pull down current       | Current source code [CV2,CV1,CV0]=001                           | 14  | 20  | 26  | μA   | IO1-15 |
| lpd_0      | Pull down current       | Current source code [CV2,CV1,CV0]=000                           | 480 | 600 | 720 | μA   | IO1-15 |

### Table 11. Saturation voltages

| Symbol                    | Parameter                  | Condition                                                                                     | Min     | Тур | Max                | Unit | Pin    |
|---------------------------|----------------------------|-----------------------------------------------------------------------------------------------|---------|-----|--------------------|------|--------|
| UBSW = 7.5 V              | :36 V, VDD5V = 4.85 V:5.15 | V, T <sub>j-max</sub> = 150 °C unless otherwise specified.                                    |         |     |                    |      |        |
| VPDsat5-15 <sup>(1)</sup> | Pull down saturation range | Pull down current not guaranteed if voltage on IO is below VPDsat                             | -       | -   | 200                | mV   | IO5-15 |
| VPDsat1-4 <sup>(1)</sup>  | Pull down saturation range | Pull down current not guaranteed if voltage on IO is below VPDsat                             | -       | -   | 200 <sup>(2)</sup> | mV   | IO1-4  |
| VPDsat5-15                | Pull down saturation range | Output current is guaranteed to be at least 10% of the nominal value (e.g. > 1.6mA for lpd_7) | 200     | -   | 700                | mV   | IO5-15 |
| VPDsat1-4                 | Pull down saturation range | Output current is guaranteed to be at least 10% of the nominal value (e.g. > 1.6mA for lpd_7) | 200 (2) | -   | 800                | mV   | IO1-4  |
| VPDsat1-4                 | Pull down saturation range | Output current is guaranteed to be within nominal range                                       | 800     | -   | -                  | mV   | IO1-4  |
| VPDsat5-15                | Pull down saturation range | Output current is guaranteed to be within nominal range                                       | 700     | -   | -                  | mV   | IO5-15 |
| IPDIkg                    | Output leakage current     | Input voltage: 0V to VPRE                                                                     | -       | -   | 200                | nA   | IO1-15 |
|                           |                            | V(IO)>VPRE, x = 04                                                                            | -       | -   | +1                 | mA   | IO1-4  |
| DELTA_lpd_x               | Delta Output current       | V(IO)>VPRE, x = 5,6                                                                           | -       | -   | +3                 | mA   | IO1-4  |
|                           |                            | V(IO)>VPRE, x = 7                                                                             | -       | -   | +8                 | mA   | IO1-4  |
|                           |                            | V(IO)>VPRE, x = 04                                                                            | -       | -   | +0.5               | mA   | IO5-15 |
|                           | Dalta Outrut aumant        | V(IO)>VPRE, x = 5                                                                             | -       | -   | +1.5               | mA   | IO5-15 |
| DELTA_lpd_x               | Delta Output current       | V(IO)>VPRE, x = 6                                                                             | -       | -   | +1.5               | mA   | IO5-15 |
|                           |                            | V(IO)>VPRE, x = 7                                                                             | -       | -   | +2                 | mA   | IO5-15 |

- 1. Once defined the IPD, if the IO voltage is decreasing, the Pull Down current value is guaranteed down to VPDsat. In case of IO shorted to GND, the voltage on the pin tries to be increased up to VPDsat.
- In case 20 μA is selected ,minimum voltage to guarantee current is 750 mV , below 750 mV current may be zero.

### 6.2 Pull-up current programming

Internal pre-regulated voltage (VPRE) is implemented to protect internal circuitry against high voltage UBSW: VPRE value with respect to UBSW is reported in Table 12.

### Table 12. Pre-regulated voltages value

| Symbol   | Parameter                                                                                         | Condition                                                | Min                  | Тур | Мах  | Unit | Pin               |  |  |  |
|----------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|-----|------|------|-------------------|--|--|--|
| UBSW = 7 | UBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |                                                          |                      |     |      |      |                   |  |  |  |
| VPRE_L   | Internal pre-regulated voltage                                                                    | UBSW <20 V (115 mA @ 150 °C: 5 channels with 20 mA each) | UBSW-0.2<br>UBSW-025 | -   | UBSW | V    | IO1-12<br>IO13-15 |  |  |  |
| VPRE_H   | Internal pre-regulated voltage clamp                                                              | UBSW >22 V                                               | 20                   | 21  | 22   | V    | IO1-15            |  |  |  |

The pull up current sources are implemented as current generators supplied from VPRE.

That means the 5V\_REF and VVAR current sources are obtained from VPRE through a voltage limitation. The VVAR voltage is adjusted by register DWT\_VOLT\_SRC\_LSF\_CTRL bit VVAR\_V[4:0].

Every time the pull up voltage reference is changed, in order to avoid overshoot, it is recommended to switch first in HiZ. For IO[12:9] any VVAR modification automatically leads to a switch in HiZ.

Pull up regulated voltage values are VPRE over the ones reported in Table 13. Regulated voltages value. In case of IO[15:13] the only possible pull up is to VPRE; the other pull up voltage, VVAR or 5V\_REF, are automatically redirected to VPRE

| Symbol       | Parameter                        | Condition                                                                                                                               | Min | Тур  | Max | Unit | Pin    |
|--------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|--------|
| UBSW = 7.5 V | :36 V, VDD5V = 4.85 V:5.15 V,    | T <sub>j-max</sub> = 150 °C unless otherwise specified.                                                                                 |     |      |     |      |        |
| 5V_REF       | 5 V voltage level                | Tested at open load, UBSW > 7.5 V                                                                                                       | -2% | 5    | +2% | V    | IO1-12 |
| 5V_REF_drop  | 5 V voltage drop                 | Tested at open load,<br>5.5 V < UBSW < 7.5 V                                                                                            | 0   | 0.75 | 1   | V    | IO1-12 |
| VVAR         | Variable voltage source range    |                                                                                                                                         | 0.8 | -    | 1.9 | V    | IO1-12 |
| VVAR_acc     | Variable voltage source accuracy |                                                                                                                                         | -50 | -    | +50 | mV   | IO1-12 |
| VVAR_step    | Variable voltage source step     |                                                                                                                                         | 45  | 50   | 55  | mV   | IO1-12 |
| 5V_REF_dly   | 5V_REF delay time                | From enable to start of rising front, digital delay not effecting                                                                       | -   | -    | 150 | μs   | IO1-12 |
| 5V_REF_rise  | 5V_REF rise time                 | From 20% to 80% Tested at open load, current source=Ipu_7<br>(Voltage slope on IO depends on current selected, and load<br>on the IO)   | -   | -    | 200 | μs   | IO1-12 |
| VVAR_dly     | VVAR delay time                  | From enable to start of rising front                                                                                                    | -   | -    | 120 | μs   | IO1-12 |
| VVAR_rise    | VVAR rise time                   | From 20% to 80% Tested at open load, current<br>source = Ipu_7 (Voltage slope on IO depends on current<br>selected, and load on the IO) | -   | -    | 200 | μs   | IO1-12 |
| VPRE_dly     | VPRE delay time                  | From enable to start of rising front, digital delay not effecting                                                                       | -   | -    | 150 | μs   | IO1-15 |
| VPRE_rise    | VPRE rise time                   | From 20% to 80% of VPRE_H.                                                                                                              | -   | -    | 200 | μs   | IO1-15 |

### Table 13. Regulated voltages value

| - 77 |
|------|

| Symbol | Parameter | Condition                                                                                                        | Min | Тур | Max | Unit | Pin |
|--------|-----------|------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-----|
|        |           | Tested at open load, current source = Ipu_7 (Voltage slope on IO depends on current selected and load on the IO) |     |     |     |      |     |

Internal back to back diode is implemented on each FlexInput channel to avoid pulling up of UBSW by FlexInput short to a high external source.

Pull-up voltage for digital channels is limited to VPRE only: neither 5V\_REF nor VVAR voltage limitations are applied on digital IOs. Conversely, all three of them (VPRE, 5V\_REF and VVAR) can be applied to the analog channels.

Output load is 6.8 nF (+/-20%), ESR max = 1  $\Omega$  + external wiring and sensor capacitance. On pins which can be routed to SENT sensors, the load can also be 82 pF//(2.2 nF+560  $\Omega$ ) + wire and sensor capacitance.

Pull Up current values are reported in Table 14. IOx saturation voltages with respect to VPRE are reported in Table 15.

| Symbol                      | Parameter       | Condition                                                                                          | Min  | Тур | Max  | Unit | Pin               |
|-----------------------------|-----------------|----------------------------------------------------------------------------------------------------|------|-----|------|------|-------------------|
| UBSW = 7.5 V:36 V,          | VDD5V = 4.85 V  | :5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified.                                   |      |     |      |      |                   |
| lpu_7                       | Pull up current | Current source code [CV2,CV1,CV0]=111, pull-up current to VPRE (to 5V_REF or VVAR only for IO1-12) | -20% | 20  | +20% | mA   | IO1-15            |
| lpu_6                       | Pull up current | Current source code [CV2,CV1,CV0]=110, pull-up current to VPRE (to 5V_REF or VVAR only for IO1-12) | -20% | 10  | +20% | mA   | IO1-15            |
| lpu_5                       | Pull up current | Current source code [CV2,CV1,CV0]=101, pull-up current to VPRE (to 5V_REF or VVAR only for IO1-12) | -20% | 5   | +20% | mA   | IO1-15            |
| lpu_4                       | Pull up current | Current source code [CV2,CV1,CV0]=100, pull-up current to VPRE (to 5V_REF or VVAR only for IO1-12) | -20% | 1   | +20% | mA   | IO1-15            |
| lpu_3                       | Pull up current | Current source code [CV2,CV1,CV0]=011, pull-up current to VVAR 5V_REF, VPRE                        | -20% | 500 | +20% | uA   | IO1-8             |
| lpu_3_lambda <sup>(1)</sup> | Pull up current | Current source code [CV2,CV1,CV0]=011,pull-up current to VVAR, 5V_REF, VPRE                        | 450  | 500 | 550  | μA   | IO9-12            |
| lpu_3_lambda1               | Pull up current | Current source code [CV2,CV1,CV0]=011, pull-up current to VPRE                                     | -20% | 500 | +20% | μA   | IO13- 15          |
| lpu_2                       | Pull up current | Current source code [CV2,CV1,CV0]=010, pull-up current to VPRE (to 5V_REF or VVAR only for IO1-12) | -20% | 250 | +20% | μA   | IO1-15            |
| lpu_1                       | Pull up current | Current source code [CV2,CV1,CV0]=001, to VPRE (5V_REF or VVAR in case IO[8:1])                    | -20% | 20  | +20% | μA   | IO1-8;<br>IO13-15 |
| lpu_1                       | Pull up current | Current source code [CV2,CV1,CV0]=001 to VPRE, 5V_REF or VVAR                                      | 16   | 20  | 22   | μA   | IO9-12            |
| lpu_0                       | Pull up current | Current source code [CV2,CV1,CV0]=000 pull-up current to 5V_REF, VPRE                              | -21% | 7.5 | +21% | μA   | IO1-12            |
| lpu_0                       | Pull up current | Current source code [CV2,CV1,CV0]=000 pull-up current to VPRE <sup>(2)</sup>                       | -25% | 7.5 | +25% | μA   | IO13-15           |
| lpu_0_lambdaVVAR            | Pull up current | Current source code [CV2,CV1,CV0]=000 pull-up current to VVAR                                      | -50% | 1   | +50% | μΑ   | IO1-12            |

### Table 14. Pull up current value

1. Ipu\_3\_lambda IO9-12 is the reference current for trimming.

 In case of minimum current selection on IO[15:13], pull up voltage reaches VPRE only in case of UTh2 or UTh\_ratio is configured.

The above current ranges can be guaranteed only if sufficient headroom is available with respect to the pull-up reference voltage. In case of VPRE, Table 15. Pull up saturation voltage shows the different voltage ranges and the relative current capability.

In case 5V\_REF or VVAR are selected, the above current ranges are guaranteed for all voltage ranges from 0V to 5V\_REF or VVAR.

Maximum total output current through pull up IO has to be limited to 100 mA, that means five IO channels switched on at the same time with 20 mA nominal current or 10 IO with channels switched on at the same time with 10 mA nominal current.

This is related to max power dissipation. Maximum junction temperature is of 150 °C.

| Symbol                | Parameter                             | Condition                                                                                      | Min       | Тур | Max       | Unit | Pin    |
|-----------------------|---------------------------------------|------------------------------------------------------------------------------------------------|-----------|-----|-----------|------|--------|
| UBSW = 7              | .5 V:36 V, VDD5V = 4.85 V:5.15        | V, T <sub>j-max</sub> = 150 °C unless otherwise specified.                                     |           |     |           |      |        |
| VPUsat                | Pull up voltage range                 | Output current is guaranteed to be non-zero                                                    | VPRE-0.2  | -   | -         | V    | IO5-15 |
| VPUsat                | Pull up voltage range                 | Output current is guaranteed to be non-zero                                                    | VPRE-0.25 | -   | -         | V    | IO1-4  |
| VPUsat <sup>(1)</sup> | Pull up voltage range                 | Output current is guaranteed to be at least 10% of the nominal value (e.g. > 1.6 mA for Ipu_7) | VPRE*90%  | -   | VPRE-0.2  | V    | IO5-15 |
| VPUsat <sup>(1)</sup> | Pull up voltage range                 | Output current is guaranteed to be at least 10% of the nominal value (e.g. > 1.6 mA for Ipu_7) | VPRE*80%  | -   | VPRE-0.25 | V    | IO1-4  |
| VPUsat                | Pull up voltage range, lpu_x<br>x>1   | Output current is guaranteed to be within nominal range                                        | -         | -   | VPRE*90%  | V    | IO5-15 |
| VPUsat                | Pull up voltage range, lpu_x<br>x>1   | Output current is guaranteed to be within nominal range                                        | -         | -   | VPRE*80%  | V    | IO1-4  |
| VPUsat                | Pull up voltage range lpu_0,<br>lpu_1 | Output current is guaranteed to be within nominal range                                        | -         | -   | VPRE-1.5  | V    | IO1-15 |
| IPUlkg                | Output leakage current                | Input voltage: 0 V to UBSW (input channel disabled)                                            | -         |     | 200       | nA   | IO1-15 |

### Table 15. Pull up saturation voltage

1. In case of I\_pu\_0 and I\_pu\_1, VPUsat max is limited to VPRE-1.5 V because low drop circuit is not

implemented for I\_pu\_0 and I\_pu\_1. It means that with UBSW=7.5 V current is guaranteed with VIO <=6 V

### 6.3 Control of current source

For IO[4:1] if R20K\_SENT\_x =0 the control of current source is as reported below; if R20K\_SENT\_x =1, the internal current sources are kept off and the internal R = 20 k $\Omega$  pull up is connected to VDD5.





For each input, the correspondent current source is driven according to CURR\_SRC\_CTRL\_x register in the following ways:

- 1. CV[2:0] bits define the current source value
- 2. CIS[3:0] bits define which signal controls the IOx current source configuration.

In case CIS[3:0] = 0000, no comparator is used as reference and the channel being set is controlled as always having a low level input.

In case CIS[3:0] = IOy, different from the IOx, IOy status (defined by its input comparator) selects the direction of the current source, according to SEL[2:0] and MODE bit setting. If the current source (IOx) is controlled by another IOy, the delay time depends on whether pull up or pull down voltage is set.

In case of pull up to VDD5 the delay is 5V\_REF\_dly, in case of pull up to VVAR the delay is VVAR\_dly, as specified in Table 13.

In case CIS[3:0] selects the same channel being set (e.g. CIS[3:0] = 0011 and x = 3), an auxiliary source is selected: either the VRS or CTRL\_CFG pins control the current source on channel x, based on AUX\_Even/Odd channel bit in register SWITCH\_ROUTE.

SEL[2:0] bits define if the current source is connected either to a pull up (and to which pull up voltage value level among VPRE, 5V\_REF and VVAR) or pull down source or high impedance. The choice of the connection is defined through these 3 bits in conjunction with MODE bit that defines the "non-inversion / inversion" mode. In case of IO[15:13], only PU-VPRE is possible and any PU to 5V\_REF or VVAR is automatically redirected to VPRE.

VVAR value is set through VAR\_V[4:0] in DWT\_VOLT\_SRC\_LSF\_CTRL register. Every writing access to DWT\_VOLT\_SRC\_LSF\_CTRL has impact on IOx configuration. For IO[12:9], the configuration is automatically reset: in case LSF\_MD\_x=1, default configuration is 250  $\mu$ A PU VDD5; in case LSF\_MD\_x=0, default configuration is HiZ. IO[8:1] maintain their configuration and V(IOx) changes according to a new VVAR value set.

MODE bit defines the non-inversion / inversion mode of the controlling input channel. MODE = 0 (Non Inv): the configuration is done assigning to the control source a '1' if the control source signal is high, a '0' if the control source signal is low. MODE = 1 (Inv): the configuration is done assigning to the control source a '0' if the control source signal is high, a '1' if the control source is low.

In Table 16 the IOx setting based on SEL, MODE and the control signal is reported (see Figure 13): control signal is considered as it is if MODE=0; it is considered its negated value if MODE=1

|          | CURR_SRC_CTRL_x |                |                       |              |                |                       |  |  |  |
|----------|-----------------|----------------|-----------------------|--------------|----------------|-----------------------|--|--|--|
|          |                 | MODE           | = 0                   |              | MODE           | = 1                   |  |  |  |
| SEL[2:0] | input signal    | control signal | PU (VDD5, VPRE, VVAR) | input signal | control signal | PU (VDD5, VPRE, VVAR) |  |  |  |
|          |                 |                | PD or HiZ             |              |                | PD or HiZ             |  |  |  |
| 000      | Н               | 1              | HiZ                   | Н            | 0              | HiZ                   |  |  |  |
| 001      | Н               | 1              | Pu_VPRE               | Н            | 0              | HiZ                   |  |  |  |
| 010      | Н               | 1              | Pu_5V_REF             | Н            | 0              | HiZ                   |  |  |  |
| 011      | Н               | 1              | Pu_VVAR               | Н            | 0              | HiZ                   |  |  |  |
| 100      | Н               | 1              | Pd                    | Н            | 0              | HiZ                   |  |  |  |
| 101      | Н               | 1              | Pu_VPRE               | Н            | 0              | Pd                    |  |  |  |
| 110      | Н               | 1              | Pu_5V_REF             | Н            | 0              | Pd                    |  |  |  |
| 111      | Н               | 1              | Pu_VVAR               | Н            | 0              | Pd                    |  |  |  |
| 000      | L               | 0              | HiZ                   | L            | 1              | HiZ                   |  |  |  |
| 001      | L               | 0              | HiZ                   | L            | 1              | Pu_VPRE               |  |  |  |
| 010      | L               | 0              | HiZ                   | L            | 1              | Pu_5V_REF             |  |  |  |
| 011      | L               | 0              | HiZ                   | L            | 1              | Pu_VVAR               |  |  |  |
| 100      | L               | 0              | HiZ                   | L            | 1              | Pd                    |  |  |  |
| 101      | L               | 0              | Pd                    | L            | 1              | Pu_VPRE               |  |  |  |
| 110      | L               | 0              | Pd                    | L            | 1              | Pu_5V_REF             |  |  |  |
| 111      | L               | 0              | Pd                    | L            | 1              | Pu_VVAR               |  |  |  |

### Table 16. IOx stage configuration

Figure 14 shows an example of configuration of CURR\_SRC\_CTRL\_1 register in order to drive IO1 with 5 mA PU to VPRE being MODE=1 and IO1 driven by IO3 which is here stuck at GND.



### Figure 14. IOx configuration: IO1 driven through IO3 (stuck @ GND), Pull Up to VPRE, 5 mA, MODE=1

GADG0501181251PS

### 6.4 Binary Lambda mode

IO[12:9] present additional capabilities for the use of binary lambda sensors. By setting LSF\_MDx(x = 9:12) in DWT\_VOLT\_SRC\_LSF\_CTRL, it is possible to activate binary lambda mode to control PU5V/PUVVAR configuration through the control source defined in CIS[3:0].

Every writing access to DWT\_VOLT\_SRC\_LSF\_CTRL has impact on IOx configuration. For IO[12:9], the configuration is automatically reset: in case LSF\_MD\_x=1, default configuration is 250  $\mu$ A PU VDD5; in case LSF\_MD\_x=0, default configuration is HiZ.

The only selectable currents when binary lambda mode is active are reported in Table 17.

| Symbol       | Parameter                                                                                         | Condition                                                        | Min  | Тур | Max  | Unit | Pin    |
|--------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------|-----|------|------|--------|
| UBSW = 7.5 V | JBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |                                                                  |      |     |      |      |        |
| lpu_7_VVAR   | Pull up current                                                                                   | Current source code [CV2,CV1,CV0]=111, pull-up current to VVAR   | 16   | 20  | 22   | μA   | IO9-12 |
| lpu_6_VVAR   | Pull up current                                                                                   | Current source code [CV2,CV1,CV0]=110, pull-up current to VVAR   | 16   | 20  | 22   | μA   | IO9-12 |
| lpu_5_VVAR   | Pull up current                                                                                   | Current source code [CV2,CV1,CV0]=101, pull-up current to VVAR   | -50% | 1   | +50% | μA   | IO9-12 |
| Ipu_4_VVAR   | Pull up current                                                                                   | Current source code [CV2,CV1,CV0]=100, pull-up current to VVAR   | -50% | 1   | +50% | μA   | IO9-12 |
| lpu_7_5V     | Pull up current                                                                                   | Current source code [CV2,CV1,CV0]=111, pull-up current to 5V_REF | -10% | 500 | +10% | μA   | IO9-12 |
| lpu_6_5V     | Pull up current                                                                                   | Current source code [CV2,CV1,CV0]=110, pull-up current to 5V_REF | -20% | 250 | +20% | μA   | IO9-12 |
| lpu_5_5V     | Pull up current                                                                                   | Current source code [CV2,CV1,CV0]=101, pull-up current to 5V_REF | -10% | 500 | +10% | μA   | IO9-12 |
| lpu_4_5V     | Pull up current                                                                                   | Current source code [CV2,CV1,CV0]=100, pull-up current to 5V_REF | -20% | 250 | +20% | μA   | IO9-12 |

#### Table 17. Lambda IO current values

57

In Table 18 and Figure 15 the IOx setting is reported, when binary lambda mode is active, based on SEL, MODE and the control signal (see Figure 15): control signal is considered as it is if MODE=0; it is considered its negated value if MODE=1

|          | CURR_SRC_CTRL_x, LSF_MD=1 |                |                                    |              |                |                                    |  |  |
|----------|---------------------------|----------------|------------------------------------|--------------|----------------|------------------------------------|--|--|
| MODE = 0 |                           |                |                                    | = 1          |                |                                    |  |  |
| SEL[2:0] | input signal              | control signal | PU (VDD5, VPRE, VVAR)<br>PD or HiZ | input signal | control signal | PU (VDD5, VPRE, VVAR)<br>PD or HiZ |  |  |
| 111      | Н                         | 1              | Pu_VVAR                            | Н            | 0              | Pu_5V_REF                          |  |  |
| 111      | L                         | 0              | Pu_5V_REF                          | L            | 1              | Pu_VVAR                            |  |  |

### Table 18. Lambda IO stage configuration in LSF mode

### Figure 15. Lambda IO stage configuration in LSF mode



GADG0501181504PS

#### 6.4.1 Active discharge

When binary lambda channel switches from PullUp 5V to PullUp VVAR, corresponding IO requires a rapid discharge to operate correctly.

This can be achieved by enabling the active discharge bit ACTIVE\_DSCHRG\_EN\_CHx(x=9:12) in ACTIVE\_DSCHRG\_LSF\_CTRL register.

An example is reported in Figure 16. In this case IO5 controls IO9 configured as lambda IO with active discharge on.

### Figure 16. Active discharge function

## IO5 controls IO9 (Lambda)



In case 1uA(PU)/250uA(PU) or 20uA(PU)/250uA(PU) pull-down current will be 100uA (as 250uA for pull-down is not available)

GADG0501181510PS

The active discharge is performed by the PullDown sink for a duration configurable in ACTIVE\_DSCHRG\_TIM[3:0], see Table 20. The sink current is selected as shown in Table 19. In Table 19 is reported the Pull Up current values when binary lambda mode is active, and the Pull Down current value when Active discharge based on SEL, MODE and the control signal (see Figure 13): control signal is considered as it if MODE=0; it is considered at its negated value if MODE=1.

| LSF_MD_x=1 SEL[2:0]=111<br>CV[2:0] | Current Value<br>Pullup VDD5V | Current Value<br>Pullup Vvar | Active Discharge Current Value Pull Down |
|------------------------------------|-------------------------------|------------------------------|------------------------------------------|
| 111                                | 500 µA                        | 20 µA                        | 500 µA                                   |
| 110                                | 250 µA                        | 20 µA                        | 100 µA                                   |

#### Table 19. Lambda IO stage configuration in LSF mode

| LSF_MD_x=1 SEL[2:0]=111<br>CV[2:0] | Current Value<br>Pullup VDD5V | Current Value<br>Pullup Vvar | Active Discharge Current Value Pull Down |
|------------------------------------|-------------------------------|------------------------------|------------------------------------------|
| 101                                | 500 µA                        | 1 µA                         | 500 µA                                   |
| 100                                | 250 µA                        | 1 µA                         | 100 µA                                   |

### Table 20. Lambda IO LSF mode active discharge

| Symbol          | Parameter                        | Condition                        | Min | Тур                    | Max | Unit | Pin    |
|-----------------|----------------------------------|----------------------------------|-----|------------------------|-----|------|--------|
| ACT_DIS_TIM     | Active discharge time            | LSF_MD=1,<br>ACT_DSCHRG_EN_CHx=1 | -   | ACTIVE_DSCHRG_TIM[3:0] |     | ms   | IO9-12 |
| ACT_DIS_TIM_RES | Active discharge time resolution | LSF_MD=1,<br>ACT_DSCHRG_EN_CHx=1 | -   | -                      | 1   | ms   | IO9-12 |

## 7 Multiplexing switches

The FlexInput has different type of integrated switches to connect the input channels to the desired functionality. These functionalities are:

- Integrated ADC for voltage measurement (with 4 different full-scale voltage ranges)
- Integrated ADC for resistance measurement (with 3 different resistance ranges, according to the 3 external pull-up reference resistances)
- AOX output to provide an analog output signal of the input line
- SENTx\_GTMx output pins to provide the SENT signals to an external SENT decoder
- SENTx\_GTMx outputs to provide a digital output signal of the input line
- Ratiometric analog comparator

The switches are controlled by register SWITCH\_ROUTE, CURR\_SRC\_CTRL\_X and SC\_CONF/SQNCR\_CMD registers.

The sequencer, if used, can anyhow take control of the switches settings connecting the input lines to the 2 integrated ADCs for voltage and resistance measurements.

### 7.1 Channels routing to SENTx\_GTMx output buffers

Channel comparator output can be read with a SPI on DIG\_IN\_STAT register or routing the channel state to SENTx\_GTMx buffers.

By default at power-up, IO15 is routed on SENT4\_GTM4 while the others SENTx\_GTMx outputs are kept in HiZ. Once an IOx is configured as SENT through SWITCH\_ROUTE register, the corresponding SENTx\_GTMx buffer is automatically programmed to output the SENT signal. An eventual previous configuration of the same SENTx\_GTMx as GTM is overwritten.

Routing input channel comparators to SENTx\_GTMx (x=1:4) requires:

- Disabling SENT\_x functionality by writing RSENT\_x = '0' in SWITCH\_ROUTE register (in case the SENT functionality was enabled)
- Configure the routed channel by writing SENTx\_GTM\_ROUTE[4:1] in GTM\_TO\_SENT\_ROUTE\_1\_2 (for SENT 1/2) or in GTM\_TO\_SENT\_ROUTE\_3\_4 (for SENT 3/4)

It is possible to put the SENTx\_GTMx output buffers in high impedance configuring SENTx\_GTM\_ROUTE[4:1] = "0000" in GTM\_TO\_SENT\_ROUTE\_1\_2/3\_4 register.

### 8 ADC converter

Two sigma delta time continuous converters are implemented.

ADC1(VOLT) is a general purpose 1.25 V full scale, 12 bits  $\sum \Delta$  converter used for input voltage measurement while ADC2(RES) is a dedicated 15 bits  $\sum \Delta$  converter used for resistance measurement function on the 12 FlexInput analog input pins.

It is possible to access to ADC resource in two different ways: in single conversion mode (SC) or through a sequential approach (sequencer), which is equipped with 2 execution units (EU1, EU2).

A new conversion can be requested once the running conversion is completed. In case the condition is violated the algorithm can be blocked and a reset (hardware or software) is required to re-engage the procedure.

Should either IOx settings or ADCx configuration change while conversion is running, the first result after the new setting is unreliable: configuration registers are not locked.

ADC\_TIMING register is used to configure settling time both for voltage and for resistance measurements. The settling time step resolution is respectively 8 µs for voltage measurement and 200 µs for resistance measurement. Resistance measurement settling time is selectable independently for each of the RRx reference pins.

Once a single conversion or a complete sequencer cycle ends, an interrupt pulse can be generated on INT pin (if not masked). The behaviour of INT pin is defined in the register SQNCR\_INT\_MSK\_FLG over the bit CFG\_EU2, CFG\_EU1 and CFG\_SC. Bits INT\_EU2, INT\_EU1, INT\_SC indicate flag which unit generated the interrupt, also in case the interrupt on INT pin is masked.

In order to avoid any noise injection on the internal nets that impacts the accuracy both for ADC1 and ADC2, no ratiometric comparator has to be connected on the IOx where the ADCs measurement is on going. To be noted that ratiometric comparator sweeps through all channels but it is effectively connected only to the IOx which have been selected for UTh\_ratio.

No problem instead if the absolute comparators are used (see Section 12 Voltage comparators).

In case CALIB\_FLT=1 in GEN\_STATUS register, it is recommended to disable the calibration, that means configure CALIB\_SEL=0 in the same register.

### 8.1 ADC1: voltage measurement

Purpose of this ADC is to achieve voltage measurement over all the 12 analog input pins, 3 ECU internal voltage monitors (UBSW, VI5V, VIX), internal junction temperature, internal BandGap and 3 digital input pins. The ADC circuitry implements an input time-continuous filtering structure intended to filter out HF noise and to avoid aliasing effects, see Table 21.

| Symbol                                                                                            | Parameter                                   | Condition                            | Min    | Тур      | Max    | Unit | Pin     |  |  |
|---------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------|--------|----------|--------|------|---------|--|--|
| UBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |                                             |                                      |        |          |        |      |         |  |  |
| ADC1tau_1_4_low                                                                                   | ADC input analog filter constant time       | SENTx_GTM_ROUTEx=0x0<br>and RSENTx=0 | -45%   | 4.4      | +45%   | μs   | IO1-4   |  |  |
| ADC1tau_1_4_high                                                                                  | ADC input analog filter Tau for SENT config | SENTx_GTM_ROUTEx≠0x0<br>or RSENTx≠0  | -40.1% | 1.235    | +40.1% | μs   | IO1-4   |  |  |
| ADC1tau_5_12                                                                                      | ADC input analog filter constant time       | -                                    | -45%   | 4.20     | +45%   | μs   | IO5-12  |  |  |
| ADC1tau_13_15                                                                                     | ADC input analog filter constant time       | -                                    | -50%   | 8.4      | +50%   | μs   | IO13-15 |  |  |
| ADC1df                                                                                            | ADC input analog filter damping factor      | -                                    | -      | 20dB/dec | -      | -    | IO1-15  |  |  |

#### Table 21. ADC analog constant time

The FlexInput also implements different input voltage dividers to adapt the ADC to different input ranges. The input impedance of the channel is strongly dependent on the selected full-scale.

There are 4 different input ranges for the ADC conversion of analog inputs and 3 for the digital inputs. The default selection of the input full scale for the analog channels is 5 V, while for digital channels it is 1.25 V. Regardless of the programmed full scale range on a channel, each time the ADC1 conversion is over, the full scale range of the channel goes back to its default state.

Note:

An overshoot to VPRE occurs in case it is requested a voltage conversion with 20 V or 40 V full scale range on IO configured as PullUp at 5V\_REF or VVAR.

When converting on the digital inputs, the CTR[1:0] in the CURR\_SRC\_CTRL register have to be set to UTh2 or UTh\_ratio thresholds.

Every time the full scale range in the ADC voltage moves from the default value (5 V, div factor 4) to a different one, a settling time (see Table 22) is automatically added to the configurable setting time (CT\_AD[2:0] in ADC\_TIMING register) to allow the signal to reach a steady value.

ADC1 reference voltage is ratiometric with 5 V\_REF voltage, so no absolute internal reference is used for ADC1 conversion. Digital out is V<sub>in</sub>/V<sub>fullrange</sub> represented over 12 bits.

Table 22 shows the contributors to the accuracy of the overall conversion, from input signal to digital readout. Two parts are considered: the input voltage dividers, with their accuracy, and the ADC block, with its accuracy. To get the overall accuracy of conversion, both these contributors must be taken into account.

In order to reach the best accuracy with the full range of 5 V, calibration has to be activated by setting CALIB\_SEL to '1'. Calibration feature is guaranteed in case calibration fault CALIB\_FLT flag in GEN\_STATUS register is not set.

By default the calibration is disabled (CALIB\_SEL = '0'): the status of the CALIB\_FLT flag should be verified, then the calibration eventually enabled or kept disabled accordingly.

| Symbol                | Parameter                                        | Condition                                                                                                                                                               | Min  | Тур    | Max       | Unit | Pin     |
|-----------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|-----------|------|---------|
| UBSW = 7.5 V:36 V, VD | D5V = 4.85 V:5.15 V, T <sub>j-max</sub>          | = 150 °C unless otherwise specified.                                                                                                                                    |      |        |           |      |         |
| ADC1res               | ADC resolution                                   | -                                                                                                                                                                       | -    | 12     | -         | bit  | -       |
| ADC1range_1_25        | ADC input range                                  | Full range: 1.25 V, buffer structure                                                                                                                                    | 0.03 | -      | 1.23      | V    | IO 1-15 |
| ADC1range_5           | ADC input range                                  | Full range: 5 V                                                                                                                                                         | 0.05 | -      | 4.95      | V    | IO 1-12 |
| ADC1range 20          | ADC input range                                  | Full range: 20 V                                                                                                                                                        | 0.45 | 95%FR= | 18.3+-3%  | V    | IO 1-4  |
| ADC1range_20          | ADC input range                                  |                                                                                                                                                                         | 0.45 | 95%FR= | :19.0+-3% | V    | IO5-15  |
| ADC1range_40          | ADC input range                                  | Full range: 40 V                                                                                                                                                        | 0.8  | 95%FR= | 38.9+-3%  | V    | IO 1-15 |
| ADC1err               | ADC block error                                  | With calibration Design info<br>(1LSB = 1.22 mV)                                                                                                                        | -    | -      | 4         | LSB  | -       |
| ADC1err_a_1_25        | ADC1 total measurement<br>error on analog inputs | Including all error contributions<br>(VDD5REF excl.) While no ratiometric<br>comparator running Full range 1.25 V<br>(1LSB = 0.3 mV)                                    | -    | -      | 40        | LSB  | IO 1-12 |
| ADC1err_a_5           | ADC1 total measurement<br>error on analog inputs | Including all error contributions<br>(VDD5REF excl.) While no ratiometric<br>comparator running Full range 5 V<br>(1LSB = 1.22 mV)<br>CALIB_FLT=0 and CALIB_SEL=1, with | _    | -      | 10        | LSB  | IO 1-12 |
|                       | ADC1 total measurement                           | ADC1tau_1_4_low selected<br>Including all error contributions<br>(VDD5REF excl.) While no ratiometric                                                                   |      |        |           |      |         |
| ADC1err_a_5_no_calib  | error on analog inputs                           | comparator running Full range 5 V<br>(1LSB = 1.22 mV)<br>CALIB SEL=0                                                                                                    | -    | -      | 64        | LSB  | IO 1-12 |
| ADC1err_a_20          | ADC1 total measurement<br>error on analog inputs | Including all error contributions<br>(VDD5REF excl.) While no ratiometric<br>comparator running Full range 20 V<br>(1LSB = 5 mV)                                        | -    | -      | 90        | LSB  | IO 1-12 |

### Table 22. ADC1 parameters



| Symbol           | Parameter                                         | Condition                                                                                                                            | Min   | Тур | Max | Unit | Pin      |
|------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|------|----------|
| ADC1err_a_40     | ADC1 total measurement<br>error on analog inputs  | Including all error contributions<br>(VDD5REF excl.) While no ratiometric<br>comparator running Full range 40 V<br>(1LSB = 10 mV)    | -     | -   | 90  | LSB  | IO 1-12  |
| ADC1err_d_1_25   | ADC1 total measurement<br>error on digital inputs | Including all error contributions<br>(VDD5REF excl.) While no ratiometric<br>comparator running Full range 1.25 V<br>(1LSB = 0.3 mV) | -     | -   | 100 | LSB  | IO 13-15 |
| ADC1err_d_20     | ADC1 total measurement<br>error on digital inputs | Including all error contributions<br>(VDD5REF excl.) While no ratiometric<br>comparator running Full range 20 V<br>(1LSB = 5 mV)     | -     | -   | 100 | LSB  | IO 13-1  |
| ADC1err_d_40     | ADC1 total measurement<br>error on digital inputs | Including all error contributions<br>(VDD5REF excl.) While no ratiometric<br>comparator running Full range 40 V<br>(1LSB = 10 mV)    | -     | -   | 100 | LSB  | IO 13-1  |
| AFlexInputZ_1_25 | Analog FlexInput input<br>Impedance               | Full range: 1.25 V                                                                                                                   | >>10M | -   | -   | Ω    | IO 1-12  |
| AFlexInputZ_5    | Analog FlexInput input<br>Impedance               | Full range: 5 V                                                                                                                      | >>10M | -   | -   | Ω    | IO 1-12  |
| AFlexInputZ_20   | Analog FlexInput input<br>Impedance               | Full range: 20 V                                                                                                                     | >200K | -   | -   | Ω    | IO 1-12  |
| AFlexInputZ_40   | Analog FlexInput input<br>Impedance               | Full range: 40 V                                                                                                                     | >200K | -   | -   | Ω    | IO 1-12  |
| DflexInputZ_1_25 | Digital FlexInput input<br>Impedance              | Full range: 1.25 V                                                                                                                   | >500K | -   | -   | Ω    | IO 13-1  |
| DflexInputZ_20   | Digital FlexInput input<br>Impedance              | Full range: 20 V                                                                                                                     | >500K | -   | -   | Ω    | IO 13-1  |
| DflexInputZ_40   | Digital FlexInput input<br>Impedance              | Full range: 40 V                                                                                                                     | >500K | -   | -   | Ω    | IO 13-1  |
| ADC1settl_1_25   | ADC settling time                                 | Full range: 1.25 V Not to be programmed, already embedded in the logic                                                               | -9%   | 4   | +9% | μs   | IO 1-15  |
| ADC1settl_5      | ADC settling time                                 | Full range: 5 V Not to be programmed, already embedded in the logic                                                                  | -9%   | 1.5 | +9% | μs   | IO 1-12  |
| ADC1settl_20     | ADC settling time                                 | Full range: 20 V Not to be programmed, already embedded in the logic                                                                 | -9%   | 15  | +9% | μs   | IO 1-15  |
| ADC1settl_40     | ADC settling time                                 | Full range: 40 V Not to be programmed, already embedded in the logic                                                                 | -9%   | 10  | +9% | μs   | IO 1-15  |
| ADC1settl        | ADC settling time                                 | UBSW, VI5V, VIX, internal bandgap                                                                                                    | -9%   | 1.5 | +9% | μs   | -        |
| ADC1conv         | ADC conversion time                               | Not considering ADCsettl                                                                                                             | -9%   | 40  | +9% | μs   | IO 1-1   |

### 8.2 ADC2: resistance measurement

The device implements a dedicated function to perform high precision resistance measurements connected between analog input pin IO[12:1] and ground. In Figure 17 a simplified circuit is reported..

#### Figure 17. Simplified circuit for resistance measurement



GADG0801180852PS

A wide measurement range is allowed by selecting the pull-up external reference resistors. Digital out is RPD/RRx represented over 15 bits fixed point number (4 bits integer, 11 bits fractional). The result from the SPI register needs then to be divided by 2048.

$$RPD = \frac{ADC2\_RESULT}{2048} * RRx$$

In order to reach the best accuracy, calibration of ADC, both ADC1 and ADC2, has to be activated by setting CALIB\_SEL to '1'. Calibration feature is guaranteed in case calibration fault CALIB\_FLT flag in GEN\_STATUS register is not set.

By default the calibration is disabled (CALIB\_SEL = '0'): the status of the CALIB\_FLT flag should be verified, then the calibration eventually enabled or kept disabled accordingly.

Depending on the selected external pull-up resistance RRx, a specific settling time has to be considered (see Table 23. ADC2 parameters). Bit CT\_PUx[3:0] in ADC\_TIMING register can be used to set the proper settling time for each pull up resistance selected (RRx).

Best accuracy is achieved when RPD/RRx is close to 1.

| Symbol               | Parameter                                     | Condition                                                                                                                                                   | Min | Тур | Max  | Unit |
|----------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| UBSW = 7.5 V:36 V, V | DD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 15 | 0 °C unless otherwise specified.                                                                                                                            |     |     |      |      |
| RMEASrange           | Resistance measurement range                  | -                                                                                                                                                           | 50  |     | 400K | Ω    |
| RMEASacc_L           | Total resistance measurement accuracy         | 0.1 <rpd rrx<8<br="">50 to 2K, RRx = 470 Ω Excl. external pull-up RRx<br/>precision No ratiometric comparator running<br/>CALIB_FLT=0 and CALIB_SEL=1</rpd> | -   | -   | 1.5  | %    |
| RMEASacc_M           | Total resistance measurement accuracy         | 0.1 <rpd rrx<8<br="">2K to 30K, RRx = 9 kΩ Excl. external pull-up RRx<br/>precision No ratiometric comparator running<br/>CALIB_FLT=0 and CALIB_SEL=1</rpd> | -   | -   | 1.5  | %    |

#### Table 23. ADC2 parameters


Min Typ Max Unit

|                    |                                       | 0.1 <rpd rrx<8<="" th=""><th></th><th></th><th></th><th></th></rpd>                                    |      |    |     |     |
|--------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------|------|----|-----|-----|
| RMEASacc_H         | Total resistance measurement accuracy | 30K to 400K, RRx = 50 k $\Omega$ Excl.external pull-up RRx precision No ratiometric comparator running | -    | -  | 1.5 | %   |
|                    |                                       | CALIB_FLT=0 and CALIB_SEL=1                                                                            |      |    |     |     |
|                    |                                       | 0.1 <rpd rrx<8<="" td=""><td></td><td></td><td></td><td></td></rpd>                                    |      |    |     |     |
| RMEASacc_L         | Total resistance measurement accuracy | 50 to 2K, RRx = 470 $\Omega$ Excl. external pull-up RRx precision No ratiometric comparator running    | -    | -  | 10  | %   |
|                    |                                       | CALIB_SEL=0                                                                                            |      |    |     |     |
|                    |                                       | 0.1 <rpd rrx<8<="" td=""><td></td><td></td><td></td><td></td></rpd>                                    |      |    |     |     |
| RMEASacc_M         | Total resistance measurement accuracy | 2K to 30K, RRx = 9 k $\Omega$ Excl. external pull-up RRx precision No ratiometric comparator running   | -    | -  | 10  | %   |
|                    |                                       | CALIB_SEL=0                                                                                            |      |    |     |     |
|                    |                                       | 0.1 <rpd rrx<8<="" td=""><td></td><td></td><td></td><td></td></rpd>                                    |      |    |     |     |
| RMEASacc_H         | Total resistance measurement accuracy | 30K to 400K, RRx = 50 k $\Omega$ Excl.external pull-up RRx precision No ratiometric comparator running | -    | -  | 10  | %   |
|                    |                                       | CALIB_SEL=0                                                                                            |      |    |     |     |
|                    |                                       | 0.01 <rpd rrx<0.1<="" td=""><td></td><td></td><td></td><td></td></rpd>                                 |      |    |     |     |
| RMEASacc_LL        | Total resistance measurement accuracy | No ratiometric comparator running                                                                      | -    | -  | 19  | %   |
| accuracy           |                                       | CALIB_FLT=0 and CALIB_SEL=1                                                                            |      |    |     |     |
|                    | Total resistance measurement          | 8 <rpd rrx<16<="" td=""><td></td><td></td><td></td><td></td></rpd>                                     |      |    |     |     |
| RMEASacc_HH        | accuracy                              | No ratiometric comparator running (regardless CALIB_SEL)                                               | -    | -  | 10  | %   |
| Rsw_mux_force_1_4  | Internal switch impedance             | IO[4:1] pins                                                                                           | -    | 72 | 125 | Ω   |
| Rsw_mux_force_5_12 | Internal switch impedance             | IO[12:5] pins                                                                                          | -    | 75 | 125 | Ω   |
| RMEASsettl time    | Resistance measurement settling time  | Design info With 6.8 nF and RRx = 470 $\Omega$                                                         | -    | -  | 50  | μs  |
| RMEASsettl time    | Resistance measurement settling time  | Design info With 6.8 nF and RRx = 9 k $\Omega$                                                         | -    | -  | 400 | μs  |
| RMEASsettl time    | Resistance measurement settling time  | Design info With 6.8nF and RRx = 50 k $\Omega$                                                         | -    | -  | 1.8 | ms  |
| ADC2conv           | ADC conversion time                   | -                                                                                                      | -9%  | 80 | +9% | μs  |
| ADC2res            | ADC resolution                        | -                                                                                                      |      | 15 |     | bit |
| ADC2range          | ADC input range                       | RPD/RRx <sup>(1)</sup>                                                                                 | 0.01 |    | 16  | Ω/Ω |

Condition

1. 0.01<RPD/RRx<0.1 the measurement can be performed but the accuracy is degraded.

In order to reach the best accuracy, calibration has to be activated setting CALIB\_SEL. Calibration feature is guaranteed in case calibration fault CALIB\_FLT flag in GEN\_STATUS register is not set.



Symbol

Parameter

# 9 Measurement approaches

# 9.1 Single conversion (SC)

Once the single conversion mode is selected, the FlexInput performs a single shot voltage conversion (ADC1) or a resistance measurement (ADC2).

The single conversion command parameters are set through the SC\_CONF register.

Single conversion is defined through the following parameters:

- Type of measurement (voltage or resistance) via R\_VOLT\_MEAS\_SELECT bit SC\_CONFIG register;
- Full scale range (voltage measurement) or RRx (resistance measurement) via PUPx\_DIV[1:0] –
   SC\_CONFIG register. If either UBSW, VI5V or VIX is measured, the correspondent full scale range is 1.25 V and the partitioning is defined in Section 11 Voltage dividers and internal signals
- channel to be converted through ADC\_MUX[4:0] SC\_CONFIG register:
  - for voltage measurement: one of the 15 IO channels (both analog and digital) or UBSW, VI5V, VIX, internal junction temperature T<sub>j</sub> = 0.133ADCdec-261.043, only OT is guaranteed see Table 9. Chip status electrical parameters. or the internal bandgap voltage reference (BG)
  - for resistance measurement: one of the 12 IOx analog channels only
  - in case of invalid code selection, the ADC will run the conversion anyhow, but the result is meaningless
- Start the conversion through ADC\_RUN bit SC\_CONFIG register. This bit can be only written to 1 in order to start the conversion and it is automatically reset once the conversion ends.
- ADC settling time in ADC\_TIMING register

Single conversion result is available in a dedicated register, SC\_RESULT.

The result is written on:

- A 12 bits field ADC[11:0] in case of voltage measurement; a flag NEW\_RSLT\_FLG is also set in case new
  conversion result is available. This flag is reset once the register is read, but the result on the register is still
  kept.
- A 15 bits field ADC[14:0] in case of resistance measurement. Once the register is read, it is automatically reset, 0x0 value indicates the measurement has been already read.

# 9.2 Sequencer

The sequencer controls the scheduled execution of analog-to-digital conversions on ADC1 (voltage measurement) and ADC2 (resistance measurement).

As showed in Figure 18, sequencer operates as 3 execution units (EU1, EU2, SC) that fetch conversion requests from registers and passes them to ADCs according to a priority mechanism.

Execution units EU1 and EU2 are able to perform a sequence of ADC conversions. The sequence is programmed as per the following:

- register SQNCR\_CTRL, to set the sequence start line address on the different SQNCR\_CMD[15:1] registers (INIT\_PC\_EUx[3:0]) and to enable the sequence start. Sequencer start is triggered in two ways. The first is SPI setting of EUx\_EN bit, the second is through SYNC pin, toggling once EUx\_SYNC\_EN bit is set. In this last case EUx\_EN bit is automatically set with a rising edge of the SYNC pin occurs.
- registers SQNCR\_CMD[15:1] to instruct the sequencer about the conversions to process and the next line to be addressed.

Sequences can be configured as one of the following:

- Closed loop: configuration is such that the last step points back to any of the previous lines of the sequence, thus forming a closed continuous loop.
- Open loop: configuration is such that the last sequence step points to ENDLOOP code on NXT\_PC (code '0000'). ENDLOOP condition occurs and sequence stops.



### Figure 18. ADC conversion chain

In order to start the sequencer correctly, INIT\_PC\_EUx[3:0] field in SQNCR\_CTRL register has to be properly filled, for both EUx, with the first sequence lines. By default, in fact, INIT\_PC\_EUx[3:0] points to the ENDLOOP. The sequencer is blocked if it starts (through SYNC signal if EUx\_SYNC\_EN =1 or SPI if EUx\_EN=1) with INIT\_PC\_EUx[3:0] = ENDLOOP.

Once the sequencer runs (EUx\_EN=1) any write access to SQNCR\_CTRL register is ignored, avoiding any unpredictable operation sequence.

In case the sequencer is running, any modification in its configuration requires the sequencer to be stopped resetting EUx\_SYNC\_EN and EUx\_EN in SQNCR\_CTRL register.

### 9.2.1 Sequencer channels addressing

The sequencer can use both the ADC1 for voltage measurements and ADC2 for resistance measurements. Each input channel measurement is configurable through a dedicated register SQNCR\_CMD\_x [x=1:15]. The measurement results are instead readable in the register SQNCR\_RESULT\_x [x=1:15]. Table 24 shows the addresses for configuration and result lines.

For ADC1, the meaningful input channels are:

- all the analog channels IO[12:1]
- UBSW, VI5V and VIX pins.

For ADC2, the meaningful input channels are:

all the analog channels IO[12:1]

UBSW, VI5V and VIX pins can be fed into ADC2, but the results are meaningless.

## Table 24. Channel addressing

|      | Description                     |
|------|---------------------------------|
| 0xC1 | Configuration Analog Channel 1  |
| 0xC2 | Configuration Analog Channel 2  |
| 0xC3 | Configuration Analog Channel 3  |
| 0xC4 | Configuration Analog Channel 4  |
| 0xC5 | Configuration Analog Channel 5  |
| 0xC6 | Configuration Analog Channel 6  |
| 0xC7 | Configuration Analog Channel 7  |
| 0xC8 | Configuration Analog Channel 8  |
| 0xC9 | Configuration Analog Channel 9  |
| 0xCA | Configuration Analog Channel 10 |
| 0xCB | Configuration Analog Channel 11 |
| 0xCC | Configuration Analog Channel 12 |
| 0xCD | Configuration UBSW              |
| 0xCE | Configuration VI5V              |
| 0xCF | Configuration VIX               |
| 0xE1 | Result Analog Channel 1         |
| 0xE2 | Result Analog Channel 2         |
| 0xE3 | Result Analog Channel 3         |
| 0xE4 | Result Analog Channel 4         |
| 0xE5 | Result Analog Channel 5         |
| 0xE6 | Result Analog Channel 6         |
| 0xE7 | Result Analog Channel 7         |
| 0xE8 | Result Analog Channel 8         |
| 0xE9 | Result Analog Channel 9         |
| 0xEA | Result Analog Channel 10        |
| 0xEB | Result Analog Channel 11        |
| 0xEC | Result Analog Channel 12        |
| 0xED | Result UBSW                     |
| 0xEE | Result VI5V                     |
| 0xEF | Result VIX                      |

### Sequencer configuration Channel x:

SQNCR\_CMD\_x is used for the following channel-specific settings:

- Type of measurement (voltage or resistance) via R\_VOLT\_MEAS\_SELECT bit
- Full scale range (voltage measurement selected) or RRx (resistance measurement selected) via PUPx\_DIV[1:0]. If either UBSW, VI5V or VIX is measured, the correspondent full scale range is 1.25 V and the partitioning is defined in Section 11 Voltage dividers and internal signals
- Next line to be processed through NXT\_PC[3:0]. NXT\_PC is '0000' is intended as ENDLOOP condition. When the ENDLOOP is reached, the sequencer stops.

### **Result ADC channel x:**

Sequencer results are fed into internal buffers then, before reading SQNCR\_RESULT\_x registers, a copy command has to be issued.

Copy command can be issued by the two following options:

- SPI reading access on SQNCR\_RSLT\_COPY\_CMD register
- SYNC pin trigger, provided that it is configured to be used for copy command operation, setting SYNC\_CMD\_EN in SQNCR\_CTRL register.

SPI reading access on SQNCR\_RSLT\_COPY\_CMD register always issues a copy command even in case SYNC\_CMD\_EN is set.

#### **Buffering operation:**

#### Figure 19. SEQUENCER flow example



GADG0801181136PS

The Figure 19 is an example of the sequencer using two EUs: EU1 has a sequence from CH1 to CH4, EU2 from CH5 to CH6. SYNC toggling has enabled the copy command. EU1 measures voltages (ADC1) while EU2 resistance (ADC2).

- 1. When EU1 completes its loop, interrupt is generated (see Section 9.3 Interrupt generation).
- To read results, it is necessary to wait for the rising edge of SYNC filtered pulse, so that results are copied to the SPI registers.
- At readout, results are read with the "new result flag", except for the CH6 result which is not available yet. After readout, NEW\_RESULT flag is cleared.
- 4. At next SYNC pulse, new results from EU1 are available. For EU2, only new result from CH6 is available, CH5 is read with its NEW\_RESULT flag cleared.

L9966 allows distinguishing whether data reported in SQNCR\_RESULT\_x register has been already read. In case of voltage measurement bit SQNCR\_RESULT\_x[14] is set (clear on read bit). For resistance measurement, instead, the whole content of the SQNCR\_RESULT\_x is reset once read.

Table 25 describes the copy command according to the availability of a new result and SPI readout operation occurred before the copy command.

Table 25 is referenced to each sequencer line; the copy command action has effect on all the 15 internal buffer result registers at the same time. Nonetheless, the NEW\_RESULT flag is handled for each result individually, as the SPI readout operation is individual for each line.

| Table 25. | Сору | CMD | effect |
|-----------|------|-----|--------|
|-----------|------|-----|--------|

| SPI readout | New measurement<br>data available | Copy command effect                                                           |
|-------------|-----------------------------------|-------------------------------------------------------------------------------|
| No readout  | No                                | Overwrite SPI register with buffer content (same data)<br>NEW_RESULT flag set |

| SPI readout | New measurement<br>data available | Copy command effect                                                               |
|-------------|-----------------------------------|-----------------------------------------------------------------------------------|
| No readout  | Yes                               | Copy of buffer content (with new data)<br>NEW_RESULT flag set                     |
| Readout     | No                                | Overwrite SPI register with buffer content (same data)<br>NEW_RESULT flag not set |
| Readout     | Yes                               | Copy of buffer content (with new data)<br>NEW_RESULT flag set                     |

### 9.2.2 Sequencer execution control

Sequencer starting phase is defined in SQNCR\_CTRL register through EUx\_EN or EUx\_SYNC\_EN bit:

- EUx\_EN = '1' allows sequencer starting (see Section 9.2.3 Priority mechanism for conflict management); EUx\_EN = '0' stops the correspondent EUx as soon as the running ADC conversion is completed.
- EUx\_SYNC\_EN = '1' allows correspondent EUx starting synchronous with the rising edge of the external SYNC signal. In case SYNC rising edge occurs while the sequencer is running, SYNC toggle is ignored.

In case of open loop sequence, once the specific EUx is over, EUx\_EN bit is automatically reset; EUx\_EN bit is otherwise always kept enabled.

### Execution flows steps:

- 1. The execution unit EUx is started by setting the run bit EUx\_EN='1' (by SPI command or by SYNC). Following steps run only if EUx\_EN bit is kept to '1', otherwise the correspondent EUx will stop without asserting the INT pin to flag the end of conversion.
- 2. As a first step, the EUx reads the control data on register SQNCR\_CTRL.
- 3. The EUx waits for the requested ADC to be available.
- 4. The EUx sets the ADC according to the configuration written in the first SQNCR\_CMDx being chosen.
- 5. The EUx starts the ADC conversion and waits till the conversion is finished.
- 6. The EUx moves the ADC data to the internal buffer result register corresponding to the pointed channel.
- 7. The EUx reads the next buffer line address (SQNCR\_CMDx). If the sequencer is configured to run closed sequences, the EUx starts over with step 2, else it stops.
- 8. If not masked (register SQNCR\_INT\_MSK\_FLG), an interrupt is generated on INT pin each time a closed sequence starts over or the ENDLOOP condition occurs (see Section 9.3 Interrupt generation).

Once running, the sequencer is not stopped abruptly. If EUx\_EN are asynchronously written to zero the eventual ADCx ongoing conversion is completed then the execution unit EUx stops with no INT assertion.

In Figure 20 a possible scenario of sequencer being controlled by the SYNC pin is shown.

- 1. Before starting the sequencer, both EU1 and EU2 are configured to be triggered by the SYNC pin.
- 2. As soon as the filtered SYNC pulse rising edge is detected, both EUx start.
- 3. SYNC pulse occurs while both EUx are running -> SYNC toggle ignored.
- 4. SYNC pulse occurs when EU1\_EN has reached its ENDLOOP condition (EU1\_EN=0) whereas EU2 is still running -> EU1 starts a new loop, EU2 ignores the SYNC toggle.
- 5. SYNC pulse is detected once both EUs have completed their sequence -> both start a new run.
- 6. EU1 and EU2 are stopped via SPI, writing EU1\_EN, EU2\_EN and EU1\_SYNC\_EN to '0'. Being EU2\_SYNC\_EN set, a new SYNC toggle starts EU2 only.
- 7. EU1\_SYNC\_EN is set again: next SYNC toggle restarts EU1, while EU2 keeps on running.

## Figure 20. SYNC controlled sequencer example



GADG0801181212PS

The input voltage on SYNC is evaluated with a comparator, see Table 26. The digital signal after the comparator is filtered for time duration t<sub>SYNC-glitch</sub> before triggering the sequencer. The trigger event is a rising edge on filtered SYNC pulse.

| Symbol                                                                                            | Parameter              | Condition | Min  | Тур | Max | Unit | Pin  |  |  |  |
|---------------------------------------------------------------------------------------------------|------------------------|-----------|------|-----|-----|------|------|--|--|--|
| UBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |                        |           |      |     |     |      |      |  |  |  |
| VinH                                                                                              | SYNC input high level  | -         | -    | 1.7 | 2.3 | V    | SYNC |  |  |  |
| VinL                                                                                              | SYNC input low level   | -         | 1.2  | 1.4 | -   | V    | SYNC |  |  |  |
| Vhys                                                                                              | SYNC input hysteresis  | -         | 0.23 | -   | 0.6 | V    | SYNC |  |  |  |
| t <sub>SYNC-glitch</sub>                                                                          | SYNC input filter time | -         | 4.2  | 4.7 | 5.2 | μs   | SYNC |  |  |  |
| RPD                                                                                               | SYNC input pull-down   | -         | 60   | 105 | 150 | kΩ   | SYNC |  |  |  |

#### Table 26. SYNC pin parameters

### 9.2.3 Priority mechanism

The two EUx work in parallel with shared resources (ADC resistance and ADC voltage). The EU has access to the selected ADC as soon as it is no more engaged by the other EU or the SC. In case more than one EU has a request to the same ADC, the ADC manager applies the following priority rules:

- Priority HIGH: Single Conversion Module
- Priority MEDIUM: Execution Unit 1
- Priority LOW: Execution Unit 2

In case of continuous loop programmed, EU1 loses its priority for one clock cycle every time its sequence is completed (that means INT is generated, see Section 9.3 Interrupt generation) and Figure 21 INT\_EU1 in SQNCR\_INT\_MSK\_FLG is set leaving to EU2 the opportunity to proceed with an eventual pending request on ADC\_x.

Table 27 and Figure 21 report an example of ADC priority management in case of conflict in the access to one ADCx through the sequencer flow:

EU1 performs CH1, CH2 CH3, CH4 voltage conversion, then points back to CH1 and generates the interrupt. EU2 performs resistance measurement on CH11, CH12, voltage measurement on VI5V, VIX then points back to CH11 and generates the interrupt.

SC voltage measurement on CH5 occurs while EU1 is running.

At cursor 1, EU1 completes the sequence and thus loses priority for one clock cycle. In that moment, neither EU2 nor SC are requesting ADC1, then EU1 restarts the sequence with CH1 conversion right after.

At cursor 2, EU2 has already completed ADC2 conversions on CH11 and CH12 and has a pending request for ADC1. As soon as EU1 ends the sequence, EU2 can take over, performing ADC1 conversion on VI5V. At conversion end, EU1 regains priority and restarts with CH1.

At cursor 3, SC on ADC1 CH5 occurs. Since SC has the highest priority, it will immediately take over once ADC1 is available (CH3 conversion is over). At the end of SC, EU1 gains access to ADC1 with CH4 until the end of the loop.

At cursor 4, EU1 loses the priority and thus EU2 can perform ADC1 conversion on VIX and complete its sequence.

|           | Address | NEXT_PC   | PUP_DIV | _VOLT_MEAS_SE |
|-----------|---------|-----------|---------|---------------|
| Line CH1  | 0xC1    | Line CH2  | Pup_5V  | VOLT          |
| Line CH2  | 0xC2    | Line CH3  | Pup_5V  | VOLT          |
| Line CH3  | 0xC3    | Line CH4  | Pup_5V  | VOLT          |
| Line CH4  | 0xC4    | Line CH1  | Pup_5V  | VOLT          |
| Line CH5  | 0xC5    |           |         |               |
| Line CH6  | 0xC6    | -         | -       | -             |
| Line CH7  | 0xC7    | -         | -       | -             |
| Line CH8  | 0xC8    | -         | -       | -             |
| Line CH9  | 0xC9    | -         | -       | -             |
| Line CH10 | 0xD0    | -         | -       | -             |
| Line CH11 | 0xD1    | Line CH12 | RR1     | RES           |
| Line CH12 | 0xD2    | Line VI5V | RR2     | RES           |
| Line UBSW | 0xD3    | -         | -       | -             |
| Line VI5V | 0xD4    | Line VIX  | Pup_5V  | VOLT          |
| Line VIX  | 0xD5    | Line CH11 | Pup_5V  | VOLT          |

## Table 27. Example of sequencer priority case





Figure 22 shows a scenario where SC request occurs while EU1 is running last sequence step and EU2 is also waiting to access to the shared ADC1. At cursor 2, EU1 reaches the end of the loop and SC, with highest priority level, is immediately served. EU2 has to wait EU1 reaching next end loop to be served, at cursor 3.

### Figure 22. Example of sequencer priority case



Figure 23 shows the case where EU1 and EU2 require the same ADC in the first sequence command line. The case is:



- EU1 requires ADC1 to measure IO1 and IO2 in loop and INT\_EU1\_CONF=IO1
- EU2 requires ADC1 to measure IO3 and IO4 in loop and INT\_EU2\_CONF=IO3

Both EUx are enabled through SYNC signal and both are in LOOP (the last command line points back to the first one).

As SYNC pin rises, EU2 starts performing ADC1 conversion on IO3 while EU1 waits for the yield. At the end of the conversion, EU1 gains priority and starts running with IO1. Once EU1 loop is completed, it loses priority for one clock cycle, EU2 can take over, performing ADC1 conversion on IO4. The procedure runs up to EUx\_EN is forced 0.

Figure 23. Example of sequencer priority case



Every time the sequencer starts with an ADC conflict in the first line, EU2 takes the priority then the mechanism proceeds as described in the above scenarios.

# 9.3 Interrupt generation

Every time an EUx/SC loop reaches an interrupt condition, a pulse on INT pin can be generated.

EU\_x/SC interrupt on INT pin can be masked by writing corresponding CFG\_EU[2:1]/CFG\_SC to '1' in the SQNCR\_INT\_MSK\_FLG.

As the interrupt is asserted, a flag is set on INT\_EU[2:1]/INT\_SC on the SQNCR\_INT\_MSK\_FLG; such a flag is not masked by CFG\_EU[2:1]/CFG\_SC and gets cleared after being read.

### Interrupt condition

Provided that no interrupt mask is enabled, the conditions that can lead to the generation of the interrupt are the following.

For EUx, there are two possible cases: open loop and closed loop condition. In **open loop condition**, EUx completes the last step conversion then points to ENDLOOP determining the interrupt generation, as shown in **A** next figure. In **closed loop condition** instead, INT generation depends on what is programmed in INT\_EUx\_CONF[3:0] field of the SQNCR\_INT\_MSK\_FLG register.

#### Note:

### INT\_EUx\_CONF are write only fields, any read back returns 0000.

INT is generated every time EUx has processed the SQNCR\_CMD\_x line whose NEXT\_PC points to the same line selected in INT\_EUx\_CONF[3:0] field, as shown in B and C of the following figure.



#### Figure 24. Interrupt condition open/closed loop INT generation

- A open loop, INT generation
- B closed loop and INT generation in case the last SQNCR line points back to the same line of INT\_EU1\_CONF
- C closed loop and INT generation in case the last SQNCR line points back to a different line in respect of the one of INT\_EU1\_CONF

In case of single conversion (SC), once it is completed, the interrupt is generated.

# **10** SENT Interface

FlexInput implements 4 channels to filter SENT signals and provides them to an external decoder through SENTx\_GTMx x=1:4 output pins. The output buffers are push-pull. IO[4:1] inputs are configured as analog input at the power-up. SENTx\_GTMx are configured either as SENT or GTM via the SWITCH\_ROUTE register. At power up IO15 is routed on SENT4\_GTM4 in GTM mode, while the other SENTx\_GTMx outputs are kept in HiZ. When a whatever pin of IO[4:1] is configured as SENT through SWITCH\_ROUTE register, the corresponding SENTx\_GTMx buffer is automatically programmed in SENT mode and an eventual previous configuration as GTM is overwritten.

This function includes a 2-stage filter and the possibility to connect a pull-up input structure.

Externally a matching impedance net is required as reported in Figure 25 and Table 28. The SENT input and filter circuitry fulfil SAE J2716 Rev. 4 standard requirements.

To fulfil SAE J2716 input stage of each IOx x=1:4 is equipped with an internal resistor (RPU) of 20kohm connected to VDD5. The RPU can be independently connected to the IOx via SPI command, through  $20kPU_x$ , x=1:4 bit in GTM\_TO\_SENT\_ROUTE\_x\_y register.

In case 20kPU\_x bit is set, the IOx configuration defined in CURR\_SRC\_CTRL\_x, x=1:4 is reset to the default value: CV[2:0]=000, CV\_DW[1:0]=00, SEL[2:0]=000. MODE=0 and CIS[3:0]=0000. The correspondent IO is consequently tight to VDD5 through the internal 20kohm; the current flowing through the IO depends on the external load.

In this configuration, current through the IO is limited both in case of short to ground or short to UBSW.

The modification on 20kPU\_x bit set, from '1' to '0', determines the reset at default value of any previous configuration in CURR\_SRC\_CTRL\_x related to the IOx whose 20kPU\_x bit was reset.

Digital sampling may be disabled by reg GTM\_TO\_SENT\_ROUTE\_1\_2 bit[10:11] and GTM\_TO\_SENT\_ROUTE\_3\_4 bit[10:11]. In this way no digital sampling will effect output signal.

### Figure 25. SENT input structure



GADG1001180813PS

### Table 28. SENT interface electrical parameters

| Symbol                     | Parameter                                                                                         | Condition                                                                                                | Min      | Тур | Max  | Unit | Pin     |  |  |  |
|----------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------|-----|------|------|---------|--|--|--|
| UBSW = 7.5 V:36 V, VDD5V = | IBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |                                                                                                          |          |     |      |      |         |  |  |  |
| Stage1tau                  | First stage time constant                                                                         | -                                                                                                        | 0.74     | -   | 1.73 | μs   | IO1-4   |  |  |  |
| Stage2tau                  | Second stage time constant                                                                        | -                                                                                                        | 0.6      | -   | 1.4  | μs   | IO1-4   |  |  |  |
| V <sub>oL</sub>            | Output low voltage                                                                                | I <sub>load</sub> =  2 mA                                                                                | -        | -   | 0.5  | V    | SENT1-4 |  |  |  |
| V <sub>oH</sub>            | Output high voltage                                                                               | I <sub>load</sub> =  2 mA                                                                                | VDD5-0.5 | -   | -    | V    | SENT1-4 |  |  |  |
| t <sub>SENT-rise</sub>     | Output rise time (100 pF load)                                                                    | From 20% to 80%, design info                                                                             | 9        | -   | 40   | ns   | SENT1-4 |  |  |  |
| t <sub>SENT-fall</sub>     | Output fall time (100 pF load)                                                                    | From 80% to 20% design info                                                                              | 16       | -   | 30   | ns   | SENT1-4 |  |  |  |
| t <sub>dist</sub>          | Distorsion time                                                                                   | Difference between delay (IO $\rightarrow$ SENTx) in the rising and falling edge with fast analog filter | -        | -   | 2.95 | μs   | SENT1-4 |  |  |  |

| Symbol                   | Parameter                                                 | Condition | Min | Тур | Мах | Unit | Pin     |
|--------------------------|-----------------------------------------------------------|-----------|-----|-----|-----|------|---------|
| jitter HL                | Jitter between two consecutive HL<br>SENT_OUT transitions | -         | -   | -   | 210 | ns   | SENT1-4 |
| jitter LH <sup>(1)</sup> | Jitter between two consecutive LH<br>SENT_OUT transitions | -         | -   | -   | 210 | ns   | SENT1-4 |
| RPU                      | Pull up resistor in SENT mode                             |           | 10  | 20  | 55  | kΩ   | IO1-4   |
| OPEN_LOAD_drop vs VDD5   | VDD5-V(IOx) in OPEN LOAD, SENT mode                       |           | 0   | 0.1 | 0.5 | V    | IO1-4   |

1. For 3µs nominal clock tick including clock accuracy. For higher clock tick times these values can be increased proportionally

In case one of IO[4:1] is programmed as SENT, the analog input filter time is automatically changed to ADC1tau\_1\_4\_high reported in Table 21. ADC analog constant time.

# 11 Voltage dividers and internal signals

The device implements different voltage dividers to scale the system voltage rails (UBSW, VI5V, VIX) to a suitable level for the integrated ADC1.

The full range of the ADC1 is 1.25V

In Table 29 the voltage divider ratios parameters are listed. The chosen voltage divider is set simply based on the voltage pin being converted, regardless of the configuration of PUP\_DIV[1:0] in SC\_CONF or SQNCR\_CMDx registers.

| Symbol          | Parameter                                      | Condition                                                                                     | Min   | Тур   | Max   | Unit | Pin        |
|-----------------|------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|-------|-------|------|------------|
| UBSW = 7.5 V:36 | 5 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> | = 150 °C unless otherwise specified.                                                          |       |       |       |      |            |
| RatioBatt       | Voltage divider ratio to ADC1                  | UBSW input range 40 V<br>95%FR=39.22+-3.5%                                                    | -3.5% | 33    | +3.5% | V/V  | UBSW       |
| RatioIX         | Voltage divider ratio to ADC1                  | VIX input range 25 V<br>95%FR=24.95 V                                                         | -3%   | 21    | +3%   | V/V  | VIX        |
| RatioT5V        | Voltage divider ratio to ADC1                  | VI5V input range 5 V<br>95%FR=4.87 V                                                          | -3%   | 4.1   | +3%   | V/V  | VI5V       |
| RatioBG         | Voltage divider ratio to ADC1                  | Bandgap reference ratio Design info                                                           | -3%   | 1.975 | +3%   | V/V  | -          |
| ADC1err_UBSW    | ADC1 total measurement error                   | Including all error contributions (VDD5REF<br>excl.) UBSW input range 42 V<br>(1LSB=10 mV)    | -     | -     | 144   | LSB  | UBSW       |
| ADC1err_VIX     | ADC1 total measurement error                   | Including all error contributions (VDD5REF<br>excl.) VIX input range 27 V (1LSB=7 mV)         | -     | -     | 110   | LSB  | VIX        |
| VIX_range       | VIX input range                                | VIX input range                                                                               | 0.75  |       | 25    | V    | VIX        |
| ADC1err_VI5V    | ADC1 total measurement error                   | Including all error contributions (VDD5REF<br>excl.) VI5V input range 5.15 V<br>(1LSB=1.3 mV) | -     | -     | 80    | LSB  | VI5V       |
| VI5V_range      | VI5V input range                               | VI5V input range                                                                              | 0.15  | -     | 5     | V    | VI5V       |
| ADC1err_BG      | ADC1 total measurement error                   | Including all error contributions (VDD5REF excl.) (1LSB=0.3 mV)                               | -     | -     | 100   | LSB  | -          |
| RatioX          | Voltage divider to VIX and VTX                 | VIX/VTX ratio                                                                                 | -2%   | 5.85  | +2%   | V/V  | VIX, VTX   |
| Ratio5V         | Voltage divider to VT5V and VT5V               | VI5V/VT5V ratio                                                                               | -1%   | 1.04  | +1%   | V/V  | VI5V, VT5V |
| VT5V output     | Divider output impedance                       | -                                                                                             | -50%  | 48k   | +50%  | Ω    | VT5V       |
| VTX output      | Divider output impedance                       | -                                                                                             | -45%  | 58k   | +45%  | Ω    | VTX        |
| VI5V input      | Divider input impedance                        | -                                                                                             | -50%  | 97k   | +50%  | Ω    | VI5V       |
| VIX input       | Divider input impedance                        | -                                                                                             | -45%  | 135k  | +45%  | Ω    | VIX        |
| V therm         | Thermal sensor voltage                         | Design info (-40 °C)                                                                          | -     | 0.5   | -     | V    | -          |
| V therm         | Thermal sensor voltage                         | Design info (27 °C)                                                                           | -     | 0.65  | -     | V    | -          |
| V therm         | Thermal sensor voltage                         | Design info (150 °C)                                                                          | -     | 0.89  | -     | V    | -          |

### Table 29. Voltage dividers and internal signals electrical parameters

To save power consumption, the voltage dividers are switched off when the device enters SLEEP or RST\_ACTIVE mode.

When the conversion is requested on UBSW, VI5V, VIX or VBG the proper voltage divider is automatically applied. In case the internal bandgap voltage reference is to be converted, no voltage divider is used.

# **12** Voltage comparators

The device allows the programming of configurable thresholds for the voltage comparators.

There are two types of comparators, one absolute with 3 selectable thresholds and one ratiometric to VPRE. The status of the comparators selected (CTR[1:0] in CURR\_SRC\_CTRL\_x register) for each IOx is either available on DIG\_IN\_STAT register or SENTx\_GTMx digital outputs, if properly routed.

A particular focus has to be put on digital IO[13:15]: UTh1 and UTh3 selection inserts on IOx a resistance path towards GND which causes a voltage partitioning during ADC voltage measurements or in case of pull up current set with CV[2:0]=000. UTh2 and UTh\_ratio do not affect performances on digital IOx.

# **12.1** Absolute comparators

The absolute comparators can be programmed, for each IOx, with three thresholds, reported in Table 30.

| Symbol                                                                                            | Parameter                                      | Condition | Min  | Тур   | Max | Unit | Pin    |  |
|---------------------------------------------------------------------------------------------------|------------------------------------------------|-----------|------|-------|-----|------|--------|--|
| UBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |                                                |           |      |       |     |      |        |  |
| Vth1_L2H                                                                                          | Voltage comparator threshold 1(absolute)       | -         | -    | 3.15  | 3.5 | V    | IO1-15 |  |
| Vth1_H2L                                                                                          | Voltage comparator threshold 1(absolute)       | -         | 2.2  | 2.64  | -   | V    | IO1-15 |  |
| Vth2_L2H                                                                                          | Voltage comparator threshold 2(absolute)       | -         | -    | 1.864 | 2.2 | V    | IO1-15 |  |
| Vth2_H2L                                                                                          | Voltage comparator threshold 2(absolute)       | -         | 0.8  | 1.162 | -   | V    | IO1-15 |  |
| Vth3_L2H                                                                                          | Voltage comparator threshold 3 (absolute)      | -         | -    | 5.33  | 6.0 | V    | IO1-15 |  |
| Vth3_H2L                                                                                          | Voltage comparator threshold 3 (absolute)      | -         | 3.5  | 4.62  | -   | V    | IO1-15 |  |
| Vhys                                                                                              | Vth1, Vth2, Vth3 voltage comparator hysteresis | -         | 0.39 | 0.64  | 1.0 | V    | IO1-15 |  |

### Table 30. Absolute comparators threshold values

The threshold for each IOx is defined through CTR[1:0] of CURR\_SRC\_CTRL\_x register

# **12.2** Ratiometric comparator

There is only one ratiometric comparator continuously sweeping all the IOx, regardless of their configuration. For the IOx with UTh\_ratio selected (CTR[1:0] in CURR\_SRC\_CTRL\_x register), the status of the comparator itself is either available on DIG\_IN\_STAT register or SENTx\_GTMx digital outputs, if properly routed

| Symbol  | Parameter                                                                                         | Condition | Min                | Тур      | Мах           | Unit | Pin       |  |  |  |  |  |  |  |  |
|---------|---------------------------------------------------------------------------------------------------|-----------|--------------------|----------|---------------|------|-----------|--|--|--|--|--|--|--|--|
| UBSW =  | UBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified. |           |                    |          |               |      |           |  |  |  |  |  |  |  |  |
| Vth4H   | Voltage comparator threshold 4 (ratiometric to VPRE) VPRE is load affected                        | -         | VPRE(min)*66%-0.11 | VPRE*66% | VPRE(max)*80% | V    | IO1-15    |  |  |  |  |  |  |  |  |
| Vth4L   | Voltage comparator threshold 4 (ratiometric to VPRE) VPRE is load affected                        | -         | VPRE(min)*33%-0.11 | VPRE*33% | -             | V    | IO1-15    |  |  |  |  |  |  |  |  |
| T_sw    | Switching time among two consecutive IOx                                                          | -         | -9%                | 40       | +9%           | μs   | IOx-IOx+1 |  |  |  |  |  |  |  |  |
| T_cycle | One cycle sweep time                                                                              | -         | -9%                | 600      | +9%           | μs   | IO1-15    |  |  |  |  |  |  |  |  |

The ratio comparator sweeps between all IOx; it takes T\_sw time to move between two consecutive channels, for a total sweeping time of T\_cycle, see Table 31.

Although ratiometric comparator sweeps through all channels, only the channels which have been selected for UTh\_ratio are connected to it through the analog multiplexer.

# **13** SPI interface

For SPI communication an in-frame protocol is used. This means the complete SPI transmission is finished within one CS low phase. The requested data is transmitted to the master in the same SPI frame. Furthermore, the SPI interface offers a burst feature for read and write commands.

The SPI interface is designed to work up to a clock frequency (SCLK) of 10 MHz

## **13.1** SPI interface characteristics

- During active reset conditions the SPI is driven into its default state. When reset becomes inactive, the state
  machine enters into a wait state for the next instruction. During active reset conditions the output MISO is
  high impedance (HiZ).
- 2. If the signal at CS is inactive (high), the state machine is forced to enter the wait state waiting for instructions. CS is kept inactive when RST is active low.
- 3. During active (low) state of the CS, the falling edge of the serial clock signal SCLK is used to latch the input data at MOSI (this corresponds to MCU SPI peripheral configuration CPOL=0; CPHA=1). Output data at MISO is driven with the rising edge of SCLK. Further processing of the data according to the instruction (i.e. modification of internal registers) is triggered by the rising edge of the CS signal.
- 4. Chip address: In order to support two L9966 working on a fully shared SPI bus, each frame has to contain the chip address, reported on the two MSB of each instruction byte. To avoid a bus conflict the output MISO remains at HiZ during the addressing phase of the frame: if the chip address does not match, the frame is ignored and MISO remains HiZ, even in case the instruction bit should match a valid instruction. A frame with not matching chip address is ignored and does not generate any Transfer Failure Message.
- 5. Check byte: Simultaneously to the receipt of an SPI instruction the FlexInput transmits a check byte via the output MISO to the controller. This byte indicates regular or irregular operation of the SPI. It contains an initial fixed bit pattern and a flag indicating an eventual invalid instruction of the previous access.
- 6. On a read access the data bit at the SPI input MOSI are rejected/ignored, but parity check is always performed.
- 7. Invalid access. An access is invalid, if one of the following conditions are fulfilled:
  - An unused/invalid instruction code is detected. An instruction code is not valid when its address doesn't exist.
  - In case the previous transmission was not completed (CS went inactive too early)
  - The parity bit of either MOSI instruction (PAR\_MOSI\_INST) or MOSI data (PAR\_MOSI\_DATA) frame is wrong.

If an invalid instruction is detected, no modifications on registers of the FlexInput will be performed. In case an unused instruction code occurred, the expected answer is collected with PAR\_MISO\_DATA = '1' and all data bit at 1; the resulting word, transmitted after having sent the check byte, is then 0xFFFF.

 In order to guarantee SPI proper operation, CS signal must remain de-asserted for at least t<sub>SPICS-high</sub> in between two consecutive SPI accesses. During this time, the eventual SPI configuration/command becomes effective and the L9966 gets ready for a new SPI exchange.

A write access is internally suppressed (i.e. internal registers will not be affected) in all cases where the number of falling edges of SCLK applied to the SPI input is not equal to 32 at the rising (inactive) edge of CS (respectively 16\*(m+1) clock pulses in burst mode, where m indicates the burst packets sent).

For each of the invalid access types reported above, a Transfer Failure bit (TRANS\_F) is set and can be read on MISO at next SPI transaction. On top of all the cases reported above, de-assertion of RST with CS asserted (low) determines the setting of TRANS\_F bit in first SPI frame.

In Figure 26. Write access (32 bits frame) and Figure 27. Read access (32 bits frame) are reported SPI frame examples:

## Figure 26. Write access (32 bits frame)



GADG1001180956PS

### Figure 27. Read access (32 bits frame)



GADG1001181056PS

# 13.2 Address multiplexing

The chip features hardware configurable address multiplexing which allows 2 ICs sharing all the SPI bus, CS line included.

The first two bits of the SPI frame are used to address the chip. The MSB is always '1' while the second address bit depends on the level of the CTRL\_CFG pin, latched during the transition from WAKE to INIT at power up, see Table 32. CTRL\_CFG hardware address.

In case of open, the CTRL CFG pin is internally pulled up, see Table 33. CTRL CFG electrical parameters.

### Table 32. CTRL\_CFG hardware address

| Bit 31 | Bit 30                | Chip address |
|--------|-----------------------|--------------|
| 1      | 0 (CTRL_CFG pin low)  | 10           |
| 1      | 1 (CTRL_CFG pin high) | 11           |

The chip does not shift out any bit on MISO line unless the correct address is decoded.

### Table 33. CTRL\_CFG electrical parameters

| Symbol                 | parameter                                                            | condition | Min  | Тур | Мах | Unit |
|------------------------|----------------------------------------------------------------------|-----------|------|-----|-----|------|
| UBSW = 7.5 V:36 V, VDD | 5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise spe | cified.   |      |     |     |      |
| VinH                   | CTRL_CFG input voltage levels                                        | -         | -    | -   | 2   | V    |
| VinL                   | CTRL_CFG input voltage levels                                        | -         | 0.8  | -   | -   | V    |
| Vhys                   | CTRL_CFG input voltage hysteresis                                    | -         | 0.15 | -   | 0.5 | V    |
| CTRL_CFG_pu            | CTRL_CFG pull up to 3V3                                              | -         | 50   | 100 | 150 | kΩ   |

# 13.3 SPI mode

L9966 SPI is implemented as per the following: CPHA = 1 / CPOL = 0 Communication starts with a falling edge on CS; during this phase the SCLK line must be low. With the following rising edges of SCLK line the MISO data is shifted out from the internal shift register while the MOSI data is latched in on the following falling edges.

# **13.4** Frame definition

The FlexInput chip implements a 32 bits in-frame SPI protocol, see the following tables.

|      |    |          |     |                |    |    | lr  | nstru    | ictio | n     |       |       |        |       |     |                |                                                            |    |    |     |     |      |     | D    | ata  |       |        |       |     |   |   |   |
|------|----|----------|-----|----------------|----|----|-----|----------|-------|-------|-------|-------|--------|-------|-----|----------------|------------------------------------------------------------|----|----|-----|-----|------|-----|------|------|-------|--------|-------|-----|---|---|---|
|      | 31 | 30       | 29  | 28             | 27 | 26 | 25  | 24       | 23    | 22    | 21    | 20    | 19     | 18    | 17  | 16             | 15                                                         | 14 | 13 | 12  | 11  | 10   | 9   | 8    | 7    | 6     | 5      | 4     | 3   | 2 | 1 | 0 |
| NOSI | 1  | CTRL_CFG | R/W | <b>CLK_MON</b> |    |    | Reg | ister    | Add   | ress  |       |       | x      | x     | x   | PAR_MOSI_INSTR | PAR                                                        |    |    |     |     |      |     |      |      |       |        |       |     |   |   |   |
| MISO | z  | Z        | 1   | 0              | 1  | 0  | 1   | TRANSF_F | R     | egist | ter A | ٨ddre | ess (I | blind | ech | 0)             | read data or previous content of register in case of write |    |    |     |     |      |     |      |      |       |        |       |     |   |   |   |
|      |    |          |     |                |    |    |     |          |       |       |       |       |        |       |     |                |                                                            |    |    | 0xF | FFF | in c | ase | of v | vron | g ins | tructi | ion c | ode |   |   |   |

## Table 34. Complete 32 bits frame

## Table 35. 16 bits instruction word

|      |    |          |     |         |                                                                                                                          |    |    | Instru   | uction  |    |    |    |    |    |    |                |
|------|----|----------|-----|---------|--------------------------------------------------------------------------------------------------------------------------|----|----|----------|---------|----|----|----|----|----|----|----------------|
|      | 31 | 30       | 29  | 28      | 27                                                                                                                       | 26 | 25 | 24       | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16             |
| MOSI | 1  | CTRL_CFG | R/W | CLK_MON |                                                                                                                          |    |    | Register | Address | 3  |    |    | х  | Х  | Х  | PAR_MOSI_INSTR |
| MISO | Z  | Z        | 1   | 0       | 1 0 1 $\overset{\mu}{\overset{\nu}{\overset{\nu}{\overset{\nu}{\overset{\nu}{\overset{\nu}{\overset{\nu}{\overset{\nu}{$ |    |    |          |         |    |    |    |    |    |    |                |

### Table 36. 16 bits data word



### Table 37. MOSI bit

| Bit     | Function/Meaning                                                                                                                                                                                     |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:30] | Chip Address                                                                                                                                                                                         |
|         | Either "10" or "11" (depending on CTRL_CFG level during reset)                                                                                                                                       |
| [29]    | Read/Write command                                                                                                                                                                                   |
|         | 0: read                                                                                                                                                                                              |
|         | 1: write                                                                                                                                                                                             |
| [28]    | Clock monitoring                                                                                                                                                                                     |
|         | 0: off (burst mode)                                                                                                                                                                                  |
|         | <ul> <li>Data will be written to a register after a complete reception of 16 CLK cycles. Only the last frame will be<br/>discarded if the number of CLK cycles is different from 16*(m+1)</li> </ul> |
|         | 1: on (one frame transferred)                                                                                                                                                                        |
|         | • Data will be written to a register only when 32 CLKs have been detected. Frame will be otherwise discarded.                                                                                        |
| [27:20] | Register address[7:0]                                                                                                                                                                                |
| [19:17] | Don't care                                                                                                                                                                                           |
| [16]    | PAR_MOSI_INST                                                                                                                                                                                        |
|         | Odd parity bit of instruction computed over bit[31:16]                                                                                                                                               |
| [15]    | PAR_MOSI_DATA                                                                                                                                                                                        |
|         | Odd parity bit of instruction computed over bit[15:0]                                                                                                                                                |
| [14:0]  | Write data / ignored if bit[29] = 0                                                                                                                                                                  |

### Table 38. MISO bit

| Bit     | Function/Meaning                                       |
|---------|--------------------------------------------------------|
| [31:30] | HiZ                                                    |
| [29:25] | Fixed bit pattern (10101)                              |
| [24]    | Transfer Failure Message                               |
|         | TRANS_F = 0: previous transfer was recognized as valid |

| Bit     | Function/Meaning                                                                                |
|---------|-------------------------------------------------------------------------------------------------|
|         | TRANS_F = 1: previous transfer was recognized as not valid (only if chip address is recognized) |
| [23:16] | Blind address echo                                                                              |
| [15]    | PAR_MISO_DATA                                                                                   |
|         | Odd parity bit of data computed over [15:0]                                                     |
|         | '1' in case of wrong instruction code detected                                                  |
| [14:0]  | read data or                                                                                    |
|         | previous content of register in case of write access                                            |
|         | '7FFFhex' in case of wrong instruction code detected                                            |

## 13.5 Burst mode

The burst mode has the advantage to transfer more data in less time: only one 16 bits instruction has to be sent during the transfer. As long as the CS is low and a clock is provided, data can be transferred. The burst mode can be used for both write and read access of registers.

A write access in burst mode (bit[29]=1, see Figure 28. Write burst mode frames) consists of:

- first 16 bits instruction on MOSI line
- following m\*16 bits data to be written in the consecutively addressed registers on MOSI line
- first check byte + TRANS\_F + blind echo of register address on MISO line
- following m\*16 bits previous register content on MISO line

### Figure 28. Write burst mode frames



GADG1001181326PS

A read access in burst mode (bit[29]=0, see Figure 29. Read burst mode frames) consists of:

- first 16-bit instruction on MOSI line
- following m\*16 bit don't care on MOSI line
- first check byte + TRANS\_F + blind echo of register address on MISO line
- m\*16 bit data corresponding to the content of consecutively addressed registers on MISO line

#### Figure 29. Read burst mode frames



GADG1001181504PS

In the 16-bit instruction a "start" register address is present. As long as the CS signal keeps low and the SCLK is running, 16-bit data is either sampled on MOSI line (write access) or shifted out on MISO line (read access). The next register gets selected automatically after each 16 clock cycles on SCLK. In case of write access after each complete 16 SCLK cycles the data is written into the register, no input buffer present.

A correct SCLK cycles number check is done after CS rising: the SCLK count must be a multiple of 16\*(m+1) where m is the number of frames transferred during the burst mode. During burst, each valid 16-bit word is considered as data and latched inside the addressed register: eventually, if the last bits sent on SPI bus don't belong to a packet of 16 bits, these are discarded, see Figure 30. Burst mode error handling. In case of a parity error within one of the 16 SCLK transmissions, the following part of the burst will be completely rejected, including the wrong frame. These two errors (too many bits or parity errors) set the TRANS\_F bit at the next SPI transfer.





SPI parity error in a frame inside the burst



SPI invalid address in a frame inside the burst

| CLK            |  |   | J      | J             | പ              |       | ΠĹ       | Л |   |   | U | :L       | п   |   | ப | Ш | T      | Л       | Г   | ப    | บ        |          | <u>_</u> | Л |   |    | ப     | Ĩ      |         |        |          | Л          | ſ.         | Л        | П  | Л     | Г.     | ſĹſ   | Ъ | ГЛ       | h      | B          |          |     |  |
|----------------|--|---|--------|---------------|----------------|-------|----------|---|---|---|---|----------|-----|---|---|---|--------|---------|-----|------|----------|----------|----------|---|---|----|-------|--------|---------|--------|----------|------------|------------|----------|----|-------|--------|-------|---|----------|--------|------------|----------|-----|--|
| CS_N           |  |   |        |               |                |       |          |   |   |   |   |          |     |   |   |   |        |         |     |      |          |          |          |   |   |    |       |        |         |        |          |            |            |          |    |       |        |       |   |          |        | $\neg$     |          |     |  |
| MISO           |  |   | $\neg$ |               | $\neg$         |       |          |   |   |   |   |          |     |   |   | _ |        |         | +   | +    |          |          |          |   |   | _/ |       |        |         |        | <u> </u> |            |            |          |    | 1     | +      | +     |   |          |        |            |          |     |  |
| RD_EN          |  |   |        |               |                |       |          |   |   |   |   | $\vdash$ | ٲ∖_ |   |   |   |        |         |     | fetc | h regist | er at ad | dress +  | 0 |   |    |       |        |         |        | 5        | etch regis | ater at ad | dress +2 |    |       |        |       |   |          | write  | e operatio | n cancel | led |  |
| MOSI           |  |   |        | heck b        | oyte           | _     |          |   |   |   |   | X        |     |   |   |   | iata 🤅 | addr    | ess |      |          |          | X        |   |   |    |       | 0xF    | FFF     |        |          |            | X          |          | d  | a a @ | addre  | ess + | 2 |          | X      |            |          |     |  |
| ACCESS ADDRESS |  |   |        | heck b        | oyte           | _     |          |   |   |   |   | Ĺ        |     |   |   |   | addr   | 388 + I | 0   |      |          |          | X        |   |   | 8  | ddres | s + 1  | (not pr | esent) |          |            | X          |          |    | add   | ress   | + 2   |   |          | χ      |            |          |     |  |
|                |  | 2 |        | $\rightarrow$ | $ \rightarrow$ | - ins | tuction  | + | - | _ | - |          |     | + | _ |   | — data |         | +   |      |          |          |          |   | - | _  |       | - data |         |        |          | ┝          | 94         |          |    |       | _ data | +     |   | $\vdash$ | -      | -          |          |     |  |
| MOSI           |  |   |        |               | byte           | ins   | truction |   |   |   | • |          |     |   |   |   | addr   | 988 + I |     |      |          | _        | X        |   |   | 8  |       | ss + 1 |         | esent) |          |            | X<br>X     |          | di |       | iress  | + 2   | 2 |          | X<br>X |            |          |     |  |

GADG1001181525PS

When the instruction is initialized with an invalid address, the whole SPI access is invalidated and TRANS\_F flag bit is set at the next SPI transfer.

As it is shown in the picture, it is allowed to perform a SPI burst operation with incremental address going through an invalid address. Operation on not existing register is discarded.

Note: When burst mode is not active (SPI CLK\_MON=1), a write SPI access composed by 16 bit valid instruction word +  $16^{*}(1+2k)$  valid data word (k > 0) does not flag TRANS\_F bit. The frame is recognized as valid and a command composed by the first 16 instruction bit + the last 16 data bit is issued.

# **13.6** SPI parameters



## Figure 31. SPI timing

GADG0606170911PS

### Table 39. SPI electrical parameters

| Symbol       | Parameter                                                                   | Condition    | Min  | Тур | Max  | Unit | Pin  |
|--------------|-----------------------------------------------------------------------------|--------------|------|-----|------|------|------|
| UBSW = 7.5 \ | /:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 °C unless otherwise | e specified. |      |     |      |      |      |
| CS_hi        | CS input logic high voltage                                                 | -            | 1.75 | -   | -    | V    | CS   |
| CS_lo        | CS input logic low voltage                                                  | -            | -    | -   | 0.75 | V    | CS   |
| CS_hys       | CS input voltage hyst                                                       | -            | 0.2  | -   | 0.5  | V    | CS   |
| CS_pu        | CS pull up to 3V3                                                           | -            | 50   | 100 | 150  | kΩ   | CS   |
| SCLK_hi      | SCLK input logic high voltage                                               |              | 1.75 | -   | -    | V    | SCLK |
| SCLK_lo      | SCLK input logic low voltage                                                | -            | -    | -   | 0.75 | V    | SCLK |
| SCLK_hys     | SCLK input voltage hyst                                                     | -            | 0.2  | -   | 0.5  | V    | SCLK |
| SCLK_pd      | SCLK pull down to GND                                                       | -            | 50   | 100 | 150  | kΩ   | SCLK |
| MOSI_hi      | MOSI input logic high voltage                                               | -            | 1.6  | -   | 2.3  | V    | MOSI |
| MOSI_lo      | MOSI input logic low voltage                                                | -            | 1.2  | -   | 1.9  | V    | MOSI |
| MOSI_hys     | MOSI input voltage hyst                                                     | -            | 0.2  | -   | 0.6  | V    | MOSI |
| MOSI_pd      | MOSI pull down to GND                                                       | -            | 50   | 100 | 150  | kΩ   | MOSI |

| Symbol                      | Parameter                                                    | Condition                 | Min      | Тур | Max | Unit | Pin  |
|-----------------------------|--------------------------------------------------------------|---------------------------|----------|-----|-----|------|------|
| MISO_Voh                    | MISO Output high voltage level                               | I <sub>load</sub> =  2 mA | VDD5-0.5 | -   | -   | V    | MISO |
| MISO_Vol                    | MISO Output low voltage level                                | I <sub>load</sub> =  2 mA | -        | -   | 0.5 | V    | MISO |
| f <sub>SPICLK</sub>         | SCLK frequency                                               | -                         | -        | 10  | -   | MHz  | -    |
| t <sub>CLK-high/low</sub>   | SCLK high/low time                                           | -                         | 45       | -   | -   | ns   | -    |
| t <sub>lead</sub>           | CS to SCLK delay                                             | -                         | 180      | -   | -   | ns   | -    |
| t <sub>lag</sub>            | SCLK to CS delay                                             | -                         | 45       | -   | -   | ns   | -    |
| t <sub>disablelead</sub>    | SCLK disable lead time                                       | -                         | 10       | -   | -   | ns   | -    |
| t <sub>disablelag</sub>     | SCLK disable lag time                                        | -                         | 10       | -   | -   | ns   | -    |
| t <sub>MOSI-set</sub>       | MOSI to SCLK delay                                           | -                         | 10       | -   | -   | ns   | -    |
| t <sub>MOSI-hold</sub>      | SCLK to MOSI delay                                           | -                         | 10       | -   | -   | ns   | -    |
| t <sub>MISO-delay</sub>     | SCLK to MISO delay,<br>$C_L \leq 90 \text{ pF}$              | -                         | -        | -   | 30  | ns   | -    |
| t <sub>MISO-delay</sub>     | SCLK to MISO delay,<br>C <sub>L</sub> = 25 pF (Design info)  | -                         | -        | -   | 20  | ns   | -    |
| t <sub>MISO-delay</sub>     | SCLK to MISO delay,<br>C <sub>L</sub> = 200 pF (Design info) | -                         | -        | -   | 75  | ns   | -    |
| t <sub>MISO-active</sub>    | CS to MISO active delay,<br>$C_L \le 90 \text{ pF}$          | -                         | -        | -   | 30  | ns   | -    |
| t <sub>MISO-valid</sub>     | CS to MISO valid delay,<br>C <sub>L</sub> ≤ 90 pF            | -                         | -        | -   | 40  | ns   | -    |
| t <sub>MISO</sub> -tristate | CS to MISO tristate delay,<br>$C_L \le 90 \text{ pF}$        | -                         | -        | -   | 30  | ns   | -    |
| t <sub>SPICS-high</sub>     | CS high time                                                 | -                         | 400      | -   | -   | ns   | -    |
| I <sub>MISO_tristate</sub>  | MISO leakage current                                         | -                         | -10      |     | 10  | μA   | -    |
| V <sub>inH</sub>            | CS, MOSI, SCLK input voltage levels and hysteresis (1)       | -                         | -        | -   | 2   | V    | -    |
| V <sub>inL</sub>            | CS, MOSI, SCLK input voltage <sup>(1)</sup>                  | -                         | 0.8      | -   | -   | V    | -    |

1. SPI input pin capacitance < 10 pF.

# 13.7 SPI chip ID

The SPI Chip ID is '5A' hex to identify L9966 via SPI data in DEV\_ID register; in order to track device revision, other two registers are available:

- HW\_REV register: tracks major silicon revisions starting from rev A = 1, rev B = 2, rev C = 3 and so on.
- DEV\_V register: tracks minor silicon (as localized metal fixing) revisions starting from rev AA = 1, rev AB = 2, rev AC = 3 and so on.

# 14 Output

57/

# 14.1 Analog output AOX

AOX buffer is a rail to rail buffer capable of outputting the analog IO[12:1] voltage to AOX output pin through an internal analog multiplexer. The channel being fed to the AOX output is selected by RAOX[3:0] bit on the SWITCH\_ROUTE register. The default state of the AOX is HiZ with no connection to any IO channel.

| Symbol            | Parameter                     | Min                                                                             | Тур      | Max | Unit | Pin  |     |
|-------------------|-------------------------------|---------------------------------------------------------------------------------|----------|-----|------|------|-----|
| UBSW =            | 7.5 V:36 V, VDD5V = 4.85 V:5. | 15 V, T <sub>j-max</sub> = 150 °C unless otherwise specified.                   |          |     |      |      |     |
| M                 | Output high loval             | Input 0 V to 5 V                                                                | VDD5-0.1 |     |      | V    | AOX |
| V <sub>outH</sub> | Output high level             | I <sub>load</sub>  200 µA                                                       | VDD5-0.1 | -   | -    | V    | AUX |
| V <sub>outL</sub> | Output low level              | Input 0 V to 5V                                                                 |          | _   | 0.1  | V    | AOX |
| V outL            |                               | I <sub>load</sub>  200 µA                                                       | -        | -   | 0.1  | v    | AUX |
| AOXerr            | AOX input/output offset error | Input voltage range                                                             | -5       | _   | +5   | mV   | AOX |
| AOAen             | AGA inputoutput onset entor   | 0.04 V – (VDD5-20 mV), outside this range offset is 13 mV $^{\left( 1\right) }$ | -5       |     | 15   | IIIV | AUX |

### Table 40. AOX electrical parameters

1. Guaranteed by design.

AOX pin output voltage follows the input voltage with AOXerr offset in range defined in Table 40. AOX electrical parameters.

The AOX pin is designed to drive an RC low pass filter with 10 k $\Omega$  min resistor followed by a capacitor towards ground.

Bandwidth is limited by FlexInput analog IO input filter time constant ADC1tau\_1\_12 (see Table 21. ADC analog constant time).

In addition to the analog IO[12:1] the following internal voltages can be routed on AOX for ASIC functionality monitoring: internal Band Gap, ADCx reference voltage, VRSP, see Table 41. Signal routed on AOX.

### Table 41. Signal routed on AOX

| Symbol         | Parameter                                            | Condition                        | Min | Тур  | Мах | Unit |
|----------------|------------------------------------------------------|----------------------------------|-----|------|-----|------|
| UBSW = 7.5 V:3 | 6 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = 150 | ) °C unless otherwise specified. |     |      |     |      |
| VBG_INT        | Internal band gap                                    | Design info                      | -5% | 1.24 | 5%  | V    |
| VREF           | ADCx reference voltage                               | Design info 5V_REF = 5 V         | -1% | 1.25 | 1%  | V    |
| VRSP           | VRSP voltage gain                                    | RAOX[3:0] = 0xF                  | -2% | 1    | 2%  | V/V  |

# **14.2** Digital outputs SENTx\_GTMx

SENTx\_GTMx buffers can be configured for digital signal routing; in such a case the buffers can be configured as output for digital signal routing. In such case the state of the comparators properly programmed for each IOx will set the output state..

Digital routing to SENTx\_GTMx buffer is configured through GTM\_TO\_SENT\_ROUTE\_1\_2 and GTM\_TO\_SENT\_ROUTE\_3\_4 registers. By default, SENT4\_GTM4 is connected to IO15, while the remaining buffers are in HiZ.

Once an Input channel is routed on SENTx\_GTMx, the output depends on the thresholds selected for that specific IOx, either absolute or ratiometric.

In case of ratiometric comparator selected for one or more IOx, the ratiometric comparator sweeps between all IOx with a total sweeping time of T\_cycle, see Section 12.2 Ratiometric comparator; the IOx digital conversion is updated every T\_cycle time.

In case of absolute comparators, each IOx has a dedicated absolute comparator, the IOx digital conversion is immediately updated.

In both cases SENTx\_GTMx is the result of the IOx comparison with the threshold selected, that in turn is reported for each IO in DIG\_IN\_STAT register, as described in Section 12 Voltage comparators.

When SENTx\_GTMx is not assigned to any channel (SENTx\_GTM\_ROUTE\_x=0), the output pin is in HiZ.

| Symbol        | Parameter                                                | Condition                                               | Min      | Тур | Max | Unit | Pin        |
|---------------|----------------------------------------------------------|---------------------------------------------------------|----------|-----|-----|------|------------|
| UBSW = 7.5 V: | 36 V, VDD5V = 4.85 V:5.15 V,                             | T <sub>j-max</sub> = 150 °C unless otherwise specified. |          |     |     |      |            |
| SENToutH      | Output high level                                        | I <sub>load</sub> =  2 mA                               | VDD5-0.5 | -   | -   | V    | SENTx/GTMx |
| SENToutL      | Output low level                                         | I <sub>load</sub> =  2 mA                               | -        |     | 0.5 | V    | SENTx/GTMx |
| SENTout_HiZ   | Tri-state impedance                                      |                                                         | -        | >1M | -   | Ω    | SENTx/GTMx |
| Delay time HL | Delay time rising edge<br>(covered by filter time test)  | IOx as per default config; IOx routed on GTMy           | -        | -   | 10  | μs   | SENTx/GTMx |
| Delay time LH | Delay time falling edge<br>(covered by filter time test) | IOx as per default config; IOx routed on GTMy           | -        | -   | 10  | μs   | SENTx/GTMx |

### Table 42. SENTx\_GTMx electrical parameters

In case one or more IO[4:1] are configured as SENT, output of signal processing chains are automatically routed on SENTx\_GTMx regardless of any possible existing configuration in GTM\_TO\_SENT\_ROUTE\_1\_2 or GTM\_TO\_SENT\_ROUTE\_3\_4.

In case of IO1:4, it is possible to:

- select the fast or slow filter through AN\_FIL\_x in GTM\_TO\_SENT\_ROUTE\_x\_y register
- Insert or not the 1 µs digital filter through DIG\_FIL\_x in SWITCH\_ROUTE register
- route the absolute comparator output directly on SENTx\_GTMx through DIG\_BP\_x in GTM\_TO\_SENT\_ROUTE\_x\_y register, in this case no digital sampling is performed.

# 14.3 INT output

The INT output pin is used to generate an interrupt in order to flag the end of single conversion or the end of command list programmed for both EU1 and EU2 (NEXT\_PC either reached END LOOP or INT\_EUx\_CONF[3:0]). INT flag is managed through SQNCR\_INT\_MSK\_FLG register: it is possible to selectively enable / disable the toggle on INT pin while the flag generation is never inhibited.

Output Type: Push-pull, see Table 43. INT electrical parameters.

| Symbol            | Parameter                                   | Condition                           | Min             | Тур | Max | Unit | Pin |
|-------------------|---------------------------------------------|-------------------------------------|-----------------|-----|-----|------|-----|
| UBSW = 7.5 V:36 \ | /, VDD5V = 4.85 V:5.15 V, T <sub>j-ma</sub> | <sub>ix</sub> = 150 °C unless other | vise specified. |     |     |      |     |
| INToutH           | Output high level                           | I <sub>load</sub> =  2 mA           | VDD5-0.5        | -   | -   | V    | INT |
| INToutL           | Output low level                            | I <sub>load</sub> =  2 mA           | -               | -   | 0.5 | V    | INT |
| INTtoggle         | INT toggle time                             | -                                   | -9%             | 16  | +9% | μs   | INT |

### Table 43. INT electrical parameters

# 14.4 WAKE output

The WAKE output pin and WAK\_UP\_FLG are set high at the end of Power up cycle, as showed in Figure 5. Operating mode state diagram.

Both WAKE output and WAK\_UP\_FLG go back to zero by reading the GEN\_STATUS register. Moreover, it is used also in polling mode. If a WAKE event is detected in polling, both WAKE pin and WAK\_UP\_FLG bit are asserted.

WAKE output stage is supplied from VPRE. WAKE output is tolerant against short to battery. The pin has an internal passive pull-down structure to prevent any floating condition in case no external pull-down is mounted. Type: pull up open drain, see Table 44. WAKE electrical parameters.

### Table 44. WAKE electrical parameters

| Symbol             | Parameter                                 | Condition                 | Min             | Тур | Мах  | Unit | Pin  |
|--------------------|-------------------------------------------|---------------------------|-----------------|-----|------|------|------|
| UBSW = 7.5 V:36 V, | VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> | = 150 °C unless otherw    | vise specified. |     |      |      |      |
| WAKEoutH           | Output high level                         | I <sub>load</sub> =  2 mA | VPRE-1.3        | -   | -    | V    | WAKE |
| WAKERPD            | Passive pull-down                         | -                         | 300k            | -   | 800k | Ω    | WAKE |

# 15 Inductive sensor interface

The interface handles signals coming from inductive sensors or Hall Effect sensors. The interface feeds the digital signal to microcontroller that extracts flying wheel rotational position, angular speed and acceleration.

# 15.1 VRS interface

VRS interface runs either in normal mode to convert the input differential voltage or in diagnostic mode to detect eventual short to ground, short to battery or open condition at sensor pins. In order to guarantee a better coverage, VRSP pin can be routed on AOX pin. Figure 32. VRS interface block diagram shows the main parts inside VRS block and, in red, the internal connection in case of active diagnostic mode.



Figure 32. VRS interface block diagram

EN DIAG hit: when V/PS\_EN\_DIAG=0\_V/PS block is set

Operating mode is defined in VRS register through VRS\_EN\_DIAG bit: when VRS\_EN\_DIAG=0, VRS block is set in normal mode; when VRS\_EN\_DIAG=1 the VRS diagnosis mode is activated.

VRSP or VRSN pins are equipped with a clamp at  $V_{\text{clampH}}$  and  $V_{\text{clampL}}.$ 

In case of activation of clamp both on VRSP and VRSN, it is guaranteed by design that VRSP voltage is higher than VRSN.

| Symbol                  | Parameter                                        | Condition                                           | Min  | Тур  | Max  | Unit | Pin       |
|-------------------------|--------------------------------------------------|-----------------------------------------------------|------|------|------|------|-----------|
| UBSW = 7.5              | V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-r</sub>  | <sub>nax</sub> = 150 °C unless otherwise specified. |      |      |      |      |           |
| VCM_norm                | Input common mode voltage level                  | Open load                                           | 1    | 1.6  | 2.2  | V    | VRSP/VRSN |
| V <sub>clampH</sub>     | Input signal high clamping voltage NORMAL state  | NORMAL state, max input current 20 mA               | 3.1  | 3.3  | 3.5  | V    | VRSP/VRSN |
| V <sub>clampH_OFF</sub> | Input signal high clamping voltage OFF condition | OFF condition                                       | -    | -    | 3    | V    | VRSP/VRSN |
| V <sub>clampL</sub>     | Input signal low clamping voltage                | Max input current 20 mA                             | -1.5 | -0.6 | -0.3 | V    | VRSP/VRSN |

### Table 45. VRS electrical parameters



| Symbol                   | Parameter                                                                              | Condition                                                                                  | Min      | Тур  | Max  | Unit | Pin       |
|--------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------|------|------|------|-----------|
| V <sub>clampL_</sub> OFF | Input signal low clamping voltage<br>OFF condition                                     | Max input current 20 mA                                                                    | -1.5     | -0.6 | -0.3 | V    | VRSP/VRSN |
| Rin CM                   | Input impedance                                                                        | Equivalent resistance between VRSP/N and Vcm_NORM $^{(1)}$                                 | 60       | 100  | 140  | kΩ   | VRSP/VRSN |
| IBVRS                    | Input leakage current                                                                  | VRSP/N = Vcm_NORM otherwise Rin_CM is<br>measured                                          | -        | -    | 1    | μA   | VRSP/VRSN |
| V <sub>oh</sub>          | Output high voltage level                                                              | I <sub>load</sub> =  2 mA                                                                  | VDD5-0.5 | -    | -    | V    | VRS_OUT   |
| V <sub>ol</sub>          | Output low voltage level                                                               | I <sub>load</sub> =  2 mA                                                                  | -        | -    | 0.5  | V    | VRS_OUT   |
| Tdfalling                | Delay between zero crossing of<br>the voltage differential VRSP and<br>VRSN to VRS_out | VRS_CONF_MODE[1]='0' (no Filter Time inserted)                                             | -        | -    | 1    | μs   | VRS_OUT   |
| Tdrising                 | Delay between zero crossing of<br>the voltage differential VRSP and<br>VRSN to VRS_out | Vdiff period = 4ms<br>VRS_CONF_MODE[1]=1 and VRS_SEL=1<br>(fully adaptive filter selected) | -        | -    | 150  | μs   | VRS_OUT   |
| VCM_diag                 | Diagnosis VRSP voltage                                                                 | VRSP open, diag mode                                                                       | 0.9      | 1.1  | 1.3  | V    | VRSP      |
| Idiag                    | Diagnosis current                                                                      | VRSP open, VRSN short to GND, diag mode                                                    | 45       | 60   | 75   | μA   | VRSP/VRSN |
| VOL                      | Open load threshold                                                                    | Diag mode                                                                                  | 2.65     | 2.80 | 3.0  | V    | VRSP/VRSN |
| VS2G                     | Short to ground threshold                                                              | Diag mode                                                                                  | 1.15     | 1.25 | 1.35 | V    | VRSP/VRSN |
| VS2B                     | Short to battery threshold                                                             | Diag mode (=VclampH)                                                                       | 3.1      | 3.3  | 3.5  | V    | VRSP/VRSN |

1. Guaranteed by design.

## 15.2 VRS - Normal mode

The VRS normal mode is set with VRS\_EN\_DIAG=0.

In Normal mode, the circuit can be configured as the one reported in Figure 33. VRS block diagram - Normal operating mode. It allows decoding the VRS signal while flying wheel is in rotation.

Due to high variability of the input signal (±200 V), the input is clamped in the range [VclampH:VclampL] if the IC is supplied or to VCLAMPH\_OFF if the IC is not supplied; current through VRSP and VRSN is limited by external resistor on each pin in order to allow the analog circuitry processing the signal itself. Moreover, the sensor input pins have an input common mode, VCM\_norm.

The preconditioned input signal is then processed by a zero-crossing comparator, which toggles at each transition of the input signal.



### Figure 33. VRS block diagram - Normal operating mode

To avoid spurious commutations of the zero crossing comparator, a hysteresis mechanism is implemented. L9966 is able to sink a hysteresis current which generates a voltage drop across the external resistors. The voltage levels related to the hysteresis function shown hereafter are calculated considering an external series resistance of  $10k\Omega$  on VRSP and  $10k\Omega$  on VRSN pins.

As reported in Figure 34. Hysteresis application, the Vdiff (VRSP-VRSN) input differential signal exhibits some steps at each zero crossing:

- when the output of the zero crossing comparator is high, the hysteresis current is kept OFF;
- when the output of the zero crossing comparator is low, the hysteresis current is switched ON.

This approach applies the hysteresis current only on the transition HL of the VRS\_OUT signal.



### Figure 34. Hysteresis application

GADG1101181050PS

The output of the zero crossing comparator can be further processed by a filtering circuit or directly routed to VRS\_OUT.

### 15.2.1 VRS normal mode configurations

L9966 integrates two main configurable architectures: VRS\_A and VRS\_B. These architectures are selected in VRS register, VRS\_SEL bit.

57

Once VRS\_A (VRS\_SEL=1) or VRS\_B (VRS\_SEL=0) has been configured, hysteresis and filtering strategy are defined through VRS\_CONF\_MODE[1:0] bit in the same VRS register:

- VRS\_CONF\_MODE[1] defines filtering function (OFF/ON and if ON, its time value)
- VRS\_CONF\_MODE[0] defines the hysteresis (manual or adaptive)

The next two tables summarize the parameters of VRS\_A and VRS\_B architecture; the two configurations are:

- In VRS\_B limited adaptive and SPI configuration, it is possible to force the default hysteresis value (HI1) by setting MIN\_HYST\_FORCE bit in VRS register.
- In VRS\_A fully adaptive and SPI configuration, it is possible to force the default hysteresis value (HI3) by setting MIN\_HYST\_FORCE bit in VRS register.

Entering in normal mode, in order to properly initialize the VRS block, it is recommended to have the first VRS\_OUT toggles with low HIx value – manual mode (default condition) and then configure VRS block itself.

| VRS_SEL<br>(A config.) | VRS_CONF_<br>MODE[1:0] |     | Filter    |               | Hyst                                      | MIN_HYST_FORCE |
|------------------------|------------------------|-----|-----------|---------------|-------------------------------------------|----------------|
| 1                      | 00                     | OFF | 0 µs      | Manual        | Ref to VRS_A – Manual Hysteresis          | Active         |
| 1                      | 01                     | OFF | 0 µs      | Full adaptive | Ref. to VRS_A – Fully Adaptive Hysteresis | Active         |
| 1                      | 10                     | ON  | T(n-1)/32 | Manual        | Ref to VRS_A – Manual Hysteresis          | Active         |
| 1                      | 11                     | ON  | T(n-1)/32 | Full adaptive | Ref. to VRS_A – Fully Adaptive Hysteresis | Active         |

#### Table 46. VRS\_A hysteresis and filter time definition

#### Table 47. VRS\_B hysteresis and filter time definition

| VRS_SEL<br>(B config.) | VRS_CONF_<br>MODE[1:0] | Filter |        | Filter Hyst      |                                            |        |
|------------------------|------------------------|--------|--------|------------------|--------------------------------------------|--------|
| 0                      | 00                     | OFF    | 0 µs   | Manual           | Ref. to VRS_B – Manual Hysteresis          | Active |
| 0                      | 01                     | OFF    | 0 µs   | Limited adaptive | Ref. to VRS_B –Limited Adaptive Hysteresis | Active |
| 0                      | 10                     | ON     | 2.5 µs | Manual           | Ref. to VRS_B – Manual Hysteresis          | Active |
| 0                      | 11                     | ON     | 2.5 µs | Limited adaptive | Ref. to VRS_B –Limited Adaptive Hysteresis | Active |

In case a change of VRS\_SEL bit within the normal operating mode occurs (1->0 or 0->1) with hysteresis current active, this leads to the change of the hysteresis not synchronized with any VRS\_OUT zero crossing.

### 15.2.2 VRS\_A – Manual Hysteresis

To set the manual hysteresis on VRS\_A configuration, bit VRS\_CONF\_MODE[0] has to be configured at '0'. Hysteresis value is manually set through VRS\_HYST\_CONF[2:0] of VRS register according to Table 48. VRS\_A hysteresis value. Such hysteresis is fixed until a new SPI programming occurs.

Default hysteresis current after exiting reset is HI3.

New SPI current value is updated during HYST CURRENT OFF phase that means the output comparator is high.

The following hysteresis value ranges include also the error given by the temperature behavior of the leakage currents on the input pins.

## Table 48. VRS\_A hysteresis value

| Hysteresis current [HI]    |                  | Value                        |                 | Unit         | Correspondent value on      | Unit |  |
|----------------------------|------------------|------------------------------|-----------------|--------------|-----------------------------|------|--|
|                            | Min              | Тур                          | Мах             | Onit         | 20 k $\Omega$ ext. resistor | onn  |  |
| UBSW = 7.5 V:36 V, VDD5V = | 4.85 V:5.15 V, T | յ <sub>-max</sub> = 150 °C ւ | Inless otherwis | e specified. |                             |      |  |
| HI1                        | 4.5              | 6                            | 7.5             | μA           | 120                         | mV   |  |
| HI2                        | 9.5              | 11.5                         | 13.5            | μA           | 230                         | mV   |  |
| HI3                        | 16.5             | 20                           | 23.5            | μA           | 400                         | mV   |  |
| HI4                        | 42               | 52.5                         | 63              | μA           | 1050                        | mV   |  |
| HI5                        | 64               | 80                           | 97              | μA           | 1600                        | mV   |  |
| No Hyst                    | -                | -                            | -               | -            | -                           | -    |  |

## 15.2.3 VRS\_A – Fully adaptive hysteresis

To set the adaptive hysteresis on VRS\_A configuration, bit VRS\_CONF\_MODE[0] has to be set to '1'. In this configuration, VRS input differential signal is fed into a peak detector circuit and then quantized on 5 different voltage levels, based on 4 PVi thresholds (see Table 49. Peak voltage value ranges). Default hysteresis current after exiting reset is HI3.

### Table 49. Peak voltage value ranges

| Peak Voltage [PVi]                                             | Min              | Тур               | Max  | Unit |
|----------------------------------------------------------------|------------------|-------------------|------|------|
| UBSW = 7.5 V:36 V, VDD5V = 4.85 V:5.15 V, T <sub>j-max</sub> = | 150 °C unless ot | herwise specified | l.   |      |
| PV1                                                            | 650              | 900               | 1100 | mV   |
| PV2                                                            | 1200             | 1500              | 1650 | mV   |
| PV3                                                            | 1800             | 2100              | 2350 | mV   |
| PV4                                                            | 2450             | 2800              | 3050 | mV   |

The quantized output is sent to a logic block (Hysteresis Selection Table) that chooses the proper hysteresis value (HIi) depending on the input peak voltage (PVi), see Table 50. Peak voltage range correspondence with hysteresis selection.

| Table 50. Peak voltage range correspondence with hysteresis selection |
|-----------------------------------------------------------------------|
|-----------------------------------------------------------------------|

| Input Peak Voltage Range | Selected Hysteresis (Hli) |
|--------------------------|---------------------------|
| 0 - PV1                  | HI1                       |
| PV1 – PV2                | HI2                       |
| PV2 – PV3                | HI3                       |
| PV3 – PV4                | HI4                       |
| > PV4                    | HI5                       |

Peak detector and Hysteresis Selection Table circuits are enabled by VRS\_OUT signal according to VRS\_HYST\_FB bit value in the VRS SPI register that establishes if the feedback signal is before or after the filter time.

VRS input differential voltage is continuously acquired: its max value, reached while VRS\_OUT signal is high (hysteresis current off), is latched through the peak detector. Peak detector, in turn, defines the hysteresis current value. Hysteresis current is turned on as soon as the VRS\_OUT falls to zero and it is switched OFF at next VRS\_OUT rising edge.

Based on the hysteresis current, the signal is processed by a square circuit which processes the output signal of the comparator, see Figure 35. VRS\_A fully adaptive hysteresis.





## 15.2.4 VRS\_A – Adaptive Filter Time

In VRS\_A mode, it is possible to enable the filter time on the output of the zero crossing comparator through the bit VRS\_CONF\_MODE[1] of VRS register.

Once enabled, the most suitable internal filter based on the input signal frequency is determined. According to VRS previous output period, filter time value is updated as per the following:

$$Tfilter(n) = \frac{Tperiod(n-1)}{32}$$

Should the value of the previous period be lower than 80  $\mu$ s, the filter time would be saturated at 2.5  $\mu$ s fixed value. The starting filter time period at power on reset is 125  $\mu$ s. This is also the max filter time value that means if the period of input differential signal is greater than 4 ms, the filter time applied is no greater than 125  $\mu$ s.

VRS\_OUT rising edge: the transition depends on the hysteresis crossing of differential signal Vdiff; VRS output is set if Vdiff remains asserted and stable for a period longer than Tfilter;

Through VRS\_FE\_FILT\_EN bit in VRS register, it is possible to configure two different strategies for the filtering algorithm:

- VRS OUT falling edge: the transition depends on the zero crossing of differential signal Vdiff:
  - VRS\_FE\_FILT\_EN = 1: VRS\_OUT is deasserted when the signal is low and remains stable for at least T<sub>filter</sub>, see Figure 36. VRS\_FE\_FILT\_EN = 1
  - VRS\_FE\_FILT\_EN = 0: VRS\_OUT is de-asserted at first zero crossing transition of differential signal and next eventual commutations are ignored for T<sub>filter</sub> time, see Figure 37. VRS\_FE\_FILT\_EN = 0.

### Figure 36. VRS\_FE\_FILT\_EN = 1



GADG1101181534PS

GADG1101181531PS

### 15.2.5 VRS\_B – Manual Hysteresis

To set the manual hysteresis on VRS\_B configuration, bit VRS\_CONF\_MODE[0] has to be set to '0'. Hysteresis value is manually set through VRS\_HYST\_CONF[2:0] of VRS register according to Table 48. VRS\_A hysteresis value. Such hysteresis is fixed until a new SPI programming occurs.

Default hysteresis current after exiting reset is HI1.

Once a new value is defined, new hysteresis threshold is applied after the second VRS\_OUT HL transition and until the next rising edge of the VRS input differential voltage occurs.

## 15.2.6 VRS\_B –Limited Adaptive Hysteresis

To set the limited adaptive hysteresis on VRS\_B configuration, bit VRS\_CONF\_MODE[0] has to be set to '1'. In this mode, user programs a hysteresis threshold through VRS\_HYST\_CONF[2:0] bit in VRS register and the internal logic selects a hysteresis based on input signal peak value (see Section 15.2.3 VRS\_A – Fully adaptive hysteresis): the maximum of these two values is actually applied.

Default hysteresis current after exiting reset is HI1.

Once a new value is defined, new hysteresis threshold is applied after the first or the second VRS\_OUT HL transition depending on LIM\_ADAP\_DOUBLE\_EDGE bit in VRS register, if the bit has been fixed "0" the new hysteresis value is applied after the first VRS\_OUT HL transition (default), otherwise after the second.

Current hysteresis value is active until the next rising edge of the VRS input differential voltage occurs. When VRS\_B architecture is selected, it is possible to force the hysteresis current to its minimum value through HYST\_MIN\_FORCE of VRS register regardless of the content of VRS\_HYST\_CONF [1,0] bit. Default hysteresis current after exiting reset is HI1.

### 15.2.7 VRS\_B – Fixed Filter Time

In VRS\_B configuration, it is possible to enable the filter time on the output of the zero crossing comparator through the bit VRS\_CONF\_MODE[1] of VRS register. This configuration allows defining the internal filter time at a fixed value of 2.5  $\mu$ s, active on both rising and falling edges of VRS output. The starting filter time period at power on reset is 125  $\mu$ s.

As per VRS\_A architecture, VRS\_FE\_FLT\_EN allows configuring the same two different strategies for the filtering algorithm (see Section 15.2.4 VRS\_A – Adaptive Filter Time).

# 15.3 VRS Diagnostic Mode

The diagnostic mode is selected through VRS\_EN\_DIAG = '1' in VRS register. This mode provides feedback to detect faulty conditions either on VRSP or VRSN.

To be noted that diagnostic results are not reliable while the flying wheel is rotating.

If a fault is detected in DIAG mode, VRS correct functionality is not guaranteed.

Based on three comparators, it is possible to detect an open load fault condition, a short to ground or a short to battery fault condition. Fault bit VRS\_FAULT[1:0] of VRS register are consequently set.

Once a fault has been detected being the diagnostic active (VRS\_EN\_DIAG=1) if the faulty condition is stable, DIAG\_CLEAR\_CMD set does not clear VRS\_FAULT[1:0] field; if the faulty condition is solved, a write SPI access with DIAG\_CLEAR\_CMD=1 clears VRS\_FAULT[1:0] field in terms of internal device register; only through another SPI access (either write or read access) determines VRS\_FAULT[1:0] reset in SPI VRS register.

Once a fault has been detected (VRS\_EN\_DIAG=1), the reset of VRS\_FAULT[1:0] field because of the diagnostic has been switched off, requires three SPI accesses:

- The first one to switch off the diagnostic and any DIAG\_CLEAR\_CMD set in the same frame is ignored
- Once the diagnostic is switched off, DIAG\_CLEAR\_CMD set determines the reset of VRS\_FAULT[1:0] field in the internal register;
- The next SPI access (W or R) shows on SPI that VRS\_FAULT[1:0] field in VRS register has been cleared

Figure 38. VRS block diagram - Diagnostic operating mode - Current path shows the circuit used in Diagnostic mode.

When VRS diagnostic mode is activated, VRSP is fixed at Vcm\_DIAG and IDIAG current generator is enabled ; the current path is the one in yellow in Figure 38. VRS block diagram - Diagnostic operating mode - Current path.



## Figure 38. VRS block diagram - Diagnostic operating mode - Current path

As additional feature VRSP can be routed to AOX to have a monitor of VRSP in case the sensor is not running.

# 15.4 Application circuit

57

Sensor sketch and parameters are reported in Figure 39. Sensor sketch and Table 51. VRS sensor parameters.

### Figure 39. Sensor sketch



GAPGPS00571

## Table 51. VRS sensor parameters

| Symbol | Parameter             | Min  | Тур | Мах  | Unit |
|--------|-----------------------|------|-----|------|------|
| Rs     | Sensor resistance     | 300  | 600 | 1000 | Ω    |
| Ls     | Sensor inductor       | -    | 250 | -    | mH   |
| Vdiff  | Sensor output voltage | -200 | -   | +200 | V    |
| Tout   | Output period         | 100  | -   | 5000 | μs   |

The interface handles signals coming from magnetic pick-up sensors, see Figure 40. Variable reluctance sensor (VRS), or Hall Effect sensors with two possible configurations, as per Figure 41. Hall effect sensor configuration 1 and Figure 42. Hall effect sensor configuration 2.

The interface feeds the digital signal to microcontroller that extracts flying wheel rotational position, angular speed and acceleration.

## Figure 40. Variable reluctance sensor (VRS)



GADG1501181110PS



## Figure 41. Hall effect sensor configuration 1

GADG0912161112PS

## Figure 42. Hall effect sensor configuration 2


# **16** SPI register map

## 16.1 GEN\_STATUS

57

| 15     | 14        | 13        | 12 | 11 | 10   | 9    | 8 | 7 | 6         | 5         | 4        | 3       | 2          | 1       | 0      |
|--------|-----------|-----------|----|----|------|------|---|---|-----------|-----------|----------|---------|------------|---------|--------|
| Parity | CFG_CHK_1 | CFG_CHK_0 |    |    | RESE | RVED |   |   | CALIB_SEL | CALIB_FLT | TRIM_FLT | OT_MASK | WAK_UP_FLG | 3V3_FLT | OT_FLT |
| -      | RW        | RW        |    |    |      |      |   |   | RW        | R         | R        | RW      |            | CR      |        |

R = Read

W = Write

CR = Clear on Read

| Address:     | 00000_0001              |
|--------------|-------------------------|
| Description: | General status register |

#### Table 52. GEN\_STATUS register bit description

| Range   | Field name/description                               | Reset Value | Reset Event |
|---------|------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                               | Default     |             |
| [14:10] | Configuration Check                                  | 10          | PORn        |
| [14:13] | Default value indicates device configuration is lost | 10          | RSTn        |
| [12:7]  | RESERVED                                             |             |             |
|         | CALIB_SEL                                            |             |             |
| [6]     | ADC calibration selection:                           | 0           | PORn        |
| [0]     | 0: raw ADC result                                    | Ū           | RSTn        |
|         | 1: calibrared ADC result                             |             |             |
|         | CALIB_FLT                                            |             |             |
| [5]     | 0: no fault<br>1: Fault condition                    | 0           | PORn        |
| [4]     | TRIM FLT                                             | 0           | PORn        |
| [4]     | 1: Fault condition                                   | 0           | FORI        |
|         | OT_MASK                                              |             |             |
| [3]     | Overtemperature fault mask                           | 0           | PORn        |
| [3]     | 1: Enabled                                           | 0           | RSTn        |
|         | 0: Disabled                                          |             |             |
|         | WAK_UP                                               |             |             |
| [2]     | Wake up event                                        | 1           | PORn        |
|         | 0: no fault<br>1: Entered wake up event state        |             |             |

| 57 |
|----|
|----|

| Range | Field name/description                                                   | Reset Value | Reset Event |
|-------|--------------------------------------------------------------------------|-------------|-------------|
| [1]   | 3V3_FLT<br>3V3 voltage supply fault<br>0: no fault<br>1: Fault condition | 0           | PORn        |
| [0]   | OT_FLT<br>Overtemperature fault<br>0: no fault<br>1: Fault condition     | 0           | PORn        |

# 16.2 DEV\_V

| 15     | 14       | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|----------|----|----|----|----|---|---|---|----------|----------|----------|----------|----------|----------|----------|
| Parity | RESERVED |    |    |    |    |   |   |   | VER_ID_6 | VER_ID_5 | VER_ID_4 | VER_ID_3 | VER_ID_2 | VER_ID_1 | VER_ID_0 |
| -      | R        | R  | R  | R  | R  | R | R | R | R        | R        | R        | R        | R        | R        | R        |

Address: 01 Description: D

0b0000\_0010 Device version register

# Table 53. DEV\_V register bit description

| Range  | Field name/description                                                | Reset Value                                                       | Reset Event |
|--------|-----------------------------------------------------------------------|-------------------------------------------------------------------|-------------|
| [15]   | Parity                                                                | Default                                                           |             |
| [14:8] | Reserved                                                              | 0                                                                 | PORn        |
|        | VER_ID_[7:0]                                                          | 2                                                                 |             |
| [7:0]  | Device Version ID                                                     | n $n = 1 \text{ for } x \mathbf{A} = 2 \text{ for } x \mathbf{P}$ | PORn        |
|        | It is incremented for each minor change in the same hardware revision | n= 1 for x <b>A</b> , n=2 for x <b>B</b>                          |             |

#### HW\_REV 16.3

| 15     | 14       | 13 | 12 | 11 | 10 | 9 | 8 | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|----------|----|----|----|----|---|---|----------|----------|----------|----------|----------|----------|----------|----------|
| Parity | RESERVED |    |    |    |    |   |   | HW_REV_7 | HW_REV_6 | HW_REV_5 | HW_REV_4 | HW_REV_3 | HW_REV_2 | HW_REV_1 | HW_REV_0 |
| -      | R        | R  | R  | R  | R  | R | R | R        | R        | R        | R        | R        | R        | R        | R        |

Address: 0b0000\_0011 Description:

Hardware revision

## Table 54. HW\_REV register bit description

| Range  | Field name/description                          | Reset Value                                | Reset Event |
|--------|-------------------------------------------------|--------------------------------------------|-------------|
| [15]   | Parity                                          | Default                                    |             |
| [14:8] | Reserved                                        | 0                                          | PORn        |
|        | HW_REV_[7:0]                                    | ~                                          |             |
| [7:0]  | Hardware revision ID                            | m<br>m=1 for <b>A</b> x m=2 for <b>B</b> x | PORn        |
|        | It is incremented for each silicon major change |                                            |             |

# 16.4 DEV\_ID

| 15     | 14       | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|----------|----|----|----|----|---|---|---|----------|----------|----------|----------|----------|----------|----------|
| Parity | RESERVED |    |    |    |    |   |   |   | DEV_ID_6 | DEV_ID_5 | DEV_ID_4 | DEV_ID_3 | DEV_ID_2 | DEV_ID_1 | DEV_ID_0 |
| -      | R        | R  | R  | R  | R  | R | R | R | R        | R        | R        | R        | R        | R        | R        |

Address: Description: 0b0000\_0100

Device identification register

## Table 55. DEV\_ID register bit description

| Range  | Field name/description | Reset Value | Reset Event |
|--------|------------------------|-------------|-------------|
| [15]   | Parity                 | Default     |             |
| [14:8] | Reserved               | 0           | PORn        |
| [7:0]  | DEV_ID<br>Device ID    | 01011010    | PORn        |

# 16.5 CURR\_SRC\_CTRL\_[1:4]

| 15     | 14    | 13                | 12    | 11    | 10    | 9     | 8                                            | 7    | 6    | 5       | 4       | 3     | 2     | 1     | 0        |
|--------|-------|-------------------|-------|-------|-------|-------|----------------------------------------------|------|------|---------|---------|-------|-------|-------|----------|
| Parity | CIS_3 | CIS_2             | CIS_1 | CIS_0 | CTR_1 | CTR_0 | CV_2                                         | CV_1 | CV_0 | CV_DW_1 | CV_DW_0 | SEL_2 | SEL_1 | SEL_0 | MODE_INV |
| -      |       | (R20K_S<br>R20K_S |       |       | R     | W     | RW (R20K_SENT_x = 0),<br>R (R20K_SENT_x = 1) |      |      |         |         |       | RW    |       |          |

| Address:     | 0b0010_0001 up to 0b0010_0100   |
|--------------|---------------------------------|
| Description: | Current source control register |

## Table 56. CURR\_SRC\_CTRL\_[1:4] register bit description (when R20K\_SENT\_x = 0)

| Range   | Field name/description                                                    | Reset Value | Reset Event |
|---------|---------------------------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                                                    | Default     |             |
|         | CIS[3:0]: Control channel selection (read/write field)                    |             |             |
|         | 0000: Force to 0                                                          |             |             |
| [14.11] | 0001: Channel 1                                                           | 0000        | PORn        |
| [14:11] |                                                                           | 0000        | RSTn        |
|         | CIS == x: Select VRS or CTRL_CFG according to bit AUX_EVENCH or AUX_ODDCH |             |             |
|         | 1111: Channel 15                                                          |             |             |
|         | CTR: Comparator threshold                                                 |             |             |
|         | 00: Uth1                                                                  |             | PORn        |
| [10:9]  | 01: Uth2                                                                  | 00          | RSTn        |
|         | 10: Uth3                                                                  |             | Rom         |
|         | 11: Uth Ratiometric                                                       |             |             |
|         | CV[2:0] Current source value                                              |             |             |
|         | 000: 7.5 μA (PU) - 1 μA (PU-VVAR) - 600uA(PD)                             |             |             |
|         | 001: 20 μA (PU) - 20 μA (PD)                                              |             | PORn        |
|         | 010: 250 μA (PU) - 100 μA (PD)                                            |             | RSTn        |
| [8:6]   | 011: 500 μA (PU) - 500 μA (PD)                                            | 000         |             |
|         | 100: 1 mA (PU) - 1 mA (PD)                                                |             |             |
|         | 101: 5 mA (PU) - 5 mA (PD)                                                |             |             |
|         | 110: 10 mA (PU) - 10 mA (PD)                                              |             |             |
|         | 111: 20 mA (PU) - 2 0 mA (PD)                                             |             |             |
|         | CV_DW: Current source value during dewetting phase                        |             |             |
|         | 00: 5 mA                                                                  |             | PORn        |
| [5:4]   | 01: 10 mA                                                                 | 11          | RSTn        |
|         | 10: 20 mA                                                                 |             | NJII        |
|         | 11: current source value as from CV[2:0]                                  |             |             |
| [2:41   | SEL[2:0]: Pull-up/pull-down selection (CS=Control Signal)                 | 000         | PORn        |
| [3:1]   | 000: HighZ (CS=1) - HighZ (CS=0)                                          | 000         | RSTn        |

| Range | Field name/description                                                     | Reset Value | Reset Event |
|-------|----------------------------------------------------------------------------|-------------|-------------|
|       | 001: PullUPVPRE (CS=1) - HighZ (CS=0)                                      |             |             |
|       | 010: PullUp 5V_REF (CS=1) - HighZ (CS=0)                                   |             |             |
|       | 011: PullUpVVAR (CS=1) - HighZ (CS=0)                                      |             |             |
|       | 100: PullDown (CS=1) - HighZ (CS=0)                                        |             |             |
|       | 101: PullUPVPRE (CS=1) - PullDown (CS=0)                                   |             |             |
|       | 110: PullUp 5V_REF (CS=1) - PullDown (CS=0)                                |             |             |
|       | 111: PullUpVVAR (CS=1) - PullDown (CS=0)                                   |             |             |
|       | IO[15:13] PU only to VPRE; VVAR or 5V_REF automatically redirected to VPRE |             |             |
|       | MODE                                                                       |             |             |
| [0]   | Invert control channel polarity to obtain CONTROL SIGNAL                   | 0           | PORn        |
| [0]   | 0: not inverted                                                            | 0           | RSTn        |
|       | 1: inverted                                                                |             |             |

## Table 57. CURR\_SRC\_CTRL\_[1:4] register bit description (when R20K\_SENT\_x = 1)

| Range   | Field name/description                                                               | Reset Value | Reset Event  |
|---------|--------------------------------------------------------------------------------------|-------------|--------------|
| [15]    | Parity                                                                               |             |              |
| [14:11] | CIS[3:0]: 0000 (read only field)                                                     | 0000        | PORn<br>RSTn |
| [10:9]  | CTR: Comparator threshold<br>00: Uth1<br>01: Uth2<br>10: Uth3<br>11: Uth Ratiometric | 00          | PORn<br>RSTn |
| [8:6]   | CV[2:0]: 000 (read only field)                                                       | 000         | PORn<br>RSTn |
| [5:4]   | CV_DW[1:0]: 11 (read only field)                                                     | 11          | PORn<br>RSTn |
| [3:1]   | SEL[2:0]=000 (read only field)                                                       | 000         | PORn<br>RSTn |
| [0]     | MODE=0 (read only field)                                                             | 0           | PORn<br>RSTn |



## 16.6 CURR\_SRC\_CTRL\_[5:8]

| 15     | 14    | 13    | 12    | 11    | 10    | 9     | 8    | 7    | 6    | 5       | 4       | 3     | 2     | 1     | 0    |
|--------|-------|-------|-------|-------|-------|-------|------|------|------|---------|---------|-------|-------|-------|------|
| Parity | CIS_3 | CIS_2 | CIS_1 | CIS_0 | CTR_1 | CTR_0 | CV_2 | CV_1 | CV_0 | CV_DW_1 | CV_DW_0 | SEL_2 | SEL_1 | SEL_0 | MODE |
| -      | RW    | RW    | RW    | RW    | RW    | RW    | RW   | RW   | RW   | RW      | RW      | RW    | RW    | RW    | RW   |

Address:

0b0010\_0101 up to 0b0010\_1000

Description: Current source control register

## Table 58. CURR\_SRC\_CTRL\_[5:8] register bit description

| Range   | Field name/description                                                    | Reset Value | Reset Event |
|---------|---------------------------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                                                    | Default     |             |
|         | CIS[3:0]: Control channel selection (read/write field)                    |             |             |
|         | 0000: Force to 0                                                          |             |             |
| [14:11] | 0001: Channel 1                                                           | 0000        | PORn        |
| [14.11] |                                                                           | 0000        | RSTn        |
|         | CIS == x: Select VRS or CTRL_CFG according to bit AUX_EVENCH or AUX_ODDCH |             |             |
|         | 1111: Channel 15                                                          |             |             |
|         | CTR: Comparator threshold                                                 |             |             |
|         | 00: Uth1                                                                  |             | PORn        |
| [10:9]  | 01: Uth2                                                                  | 00          | RSTn        |
|         | 10: Uth3                                                                  |             | Nom         |
|         | 11: Uth Ratiometric                                                       |             |             |
|         | CV[2:0] Current source value                                              |             |             |
|         | 000: 7.5 μA (PU) - 1uA (PU-VVAR) - 600uA(PD)                              |             |             |
|         | 001: 20 μA (PU) - 20 μA (PD)                                              |             | PORn        |
|         | 010: 250 μA (PU) - 100 μA (PD)                                            |             | RSTn        |
| [8:6]   | 011: 500 μA (PU) - 500 μA (PD)                                            | 000         |             |
|         | 100: 1 mA (PU) - 1mA (PD)                                                 |             |             |
|         | 101: 5 mA (PU) - 5mA (PD)                                                 |             |             |
|         | 110: 1 0mA (PU) - 10mA (PD)                                               |             |             |
|         | 111: 2 0mA (PU) - 20mA (PD)                                               |             |             |
|         | CV_DW: Current source value during dewetting phase                        |             |             |
|         | 00: 5 mA                                                                  |             | PORn        |
| [5:4]   | 01: 10 mA                                                                 | 11          | RSTn        |
|         | 10: 20 mA                                                                 |             | i to iii    |
|         | 11: current source value as from CV[2:0]                                  |             |             |
|         | SEL[2:0]: Pull-up/pull-down selection (CS=Control Signal)                 |             | PORn        |
| [3:1]   | 000: HighZ (CS=1) - HighZ (CS=0)                                          | 000         | RSTn        |
|         | 001: PullUpVPRE (CS=1) - HighZ (CS=0)                                     |             | TO TH       |

| Range | Field name/description                                                     | Reset Value | Reset Event |
|-------|----------------------------------------------------------------------------|-------------|-------------|
|       | 010: PullUp 5V_REF (CS=1) - HighZ (CS=0)                                   |             |             |
|       | 011: PullUpVVAR (CS=1) - HighZ (CS=0)                                      |             |             |
|       | 100: PullDown (CS=1) - HighZ (CS=0)                                        |             |             |
|       | 101: PullUpVPRE (CS=1) - PullDown (CS=0)                                   |             |             |
|       | 110: PullUp 5V_REF (CS=1) - PullDown (CS=0)                                |             |             |
|       | 111: PullUpVVAR (CS=1) - PullDown (CS=0)                                   |             |             |
|       | IO[15:13] PU only to VPRE; VVAR or 5V_REF automatically redirected to VPRE |             |             |
|       | MODE                                                                       |             |             |
| [0]   | Invert control channel polarity to obtain CONTROL SIGNAL                   | 0           | PORn        |
| [0]   | 0: not inverted                                                            | 0           | RSTn        |
|       | 1: inverted                                                                |             |             |



# 16.7 CURR\_SRC\_CTRL\_[9:12]

| 15     | 14    | 13    | 12    | 11    | 10    | 9                | 8    | 7    | 6    | 5       | 4                | 3     | 2     | 1     | 0        |
|--------|-------|-------|-------|-------|-------|------------------|------|------|------|---------|------------------|-------|-------|-------|----------|
| Parity | CIS_3 | CIS_2 | CIS_1 | CIS_0 | CTR_1 | CTR_0            | CV_2 | CV_1 | CV_0 | CV_DW_1 | CV_DW_0          | SEL_2 | SEL_1 | SEL_0 | MODE_INV |
|        | RW    |       | R     | W     |       | SF_MD_<br>SF_MD_ |      | R    | W    |         | SF_MD_<br>SF_MD_ |       | RW    |       |          |

| Address:     | 0b0010_1001 up to 0b0010_1100   |
|--------------|---------------------------------|
| Description: | Current source control register |

## Table 59. CURR\_SRC\_CTRL\_[9:12] register bit description

| Range   | Field name/description                                                                | Reset Value | Reset Event |
|---------|---------------------------------------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                                                                | Default     |             |
|         | CIS[3:0]: Control channel selection                                                   |             |             |
|         | 0000: Force to 0                                                                      |             |             |
| [14:11] | 0001: Channel 1                                                                       | 0000        | PORn        |
| [14.11] |                                                                                       | 0000        | RSTn        |
|         | CIS == x: Select VRS or CTRL_CFG according to bit AUX_EVENCH or AUX_ODDCH             |             |             |
|         | 1111: Channel 15                                                                      |             |             |
|         | CTR: Comparator threshold                                                             |             |             |
|         | 00: Uth1                                                                              |             | PORn        |
| [10:9]  | 01: Uth2                                                                              | 00          | RSTn        |
|         | 10: Uth3                                                                              |             | Nom         |
|         | 11: Uth Ratiometric                                                                   |             |             |
|         | CV[2:0] Current source value                                                          |             |             |
|         | When LSF_MDx(x=9:12) = '1' . Other combination are not allowed                        |             |             |
|         | 100: 1 $\mu$ A (PU current to VVAR) - 250 $\mu$ A (PU current to 5V_REF)              |             |             |
|         | 101: 1 $\mu$ A (PU current to VVAR) - 500 $\mu$ A (PU current to 5V_REF)              |             | PORn        |
|         | 110: 20 $\mu A$ (PU current to VVAR) - 250 $\mu A$ (PU current to 5V_REF)             |             |             |
|         | 111: 20 $\mu\text{A}$ (PU current to VVAR) - 500 $\mu\text{A}$ (PU current to 5V_REF) |             |             |
|         | When LSF_MDx(x=9:12) = '0'                                                            |             | RSTn        |
| [8:6]   | ,                                                                                     | 000         | nom         |
|         | 001: 20 μA (PU) - 20 μA (PD)                                                          |             |             |
|         | 010: 250 μA (PU) - 100 μA (PD)                                                        |             |             |
|         | 011: 500 μA (PU) - 500 μA (PD)                                                        |             |             |
|         | 100: 1 mA (PU) - 1 mA (PD)                                                            |             |             |
|         | 101: 5 mA (PU) - 5 mA (PD)                                                            |             |             |
|         | 110: 10 mA (PU) - 10 mA (PD)                                                          |             |             |
|         | 111: 20 mA (PU) - 20 mA (PD)                                                          |             |             |

| Range | Field name/description                                                     | Reset Value | Reset Event |
|-------|----------------------------------------------------------------------------|-------------|-------------|
|       | CV_DW: Current source value during dewetting phase                         |             |             |
|       | 00: 5 mA                                                                   |             | PORn        |
| [5:4] | 01: 10 mA                                                                  | 11          | RSTn        |
|       | 10: 20 mA                                                                  |             | Nom         |
|       | 11: current source value as from CV[2:0]                                   |             |             |
|       | SEL[2:0]: Pull-up/pull-down selection (CS=Control Signal)                  |             |             |
|       | When LSF_MDx(x=9:12) = '1'                                                 |             |             |
|       | 111: PullUpVVAR (CS=1) - PullUp 5V_REF (CS=0) -                            |             |             |
|       | when LSF_MDx(x=9:12) = '0'                                                 |             |             |
|       | 000: HighZ (CS=1) - HighZ (CS=0)                                           |             |             |
|       | 001: PullUPVPRE (CS=1) - HighZ (CS=0)                                      |             | PORn        |
| [3:1] | 010: PullUp 5V_REF (CS=1) - HighZ (CS=0)                                   | 000         | RSTn        |
|       | 011: PullUpVVAR (CS=1) - HighZ (CS=0)                                      |             | Nom         |
|       | 100: PullDown (CS=1) - HighZ (CS=0)                                        |             |             |
|       | 101: PullUPVPRE (CS=1) - PullDown (CS=0)                                   |             |             |
|       | 110: PullUp 5V_REF (CS=1) - PullDown (CS=0)                                |             |             |
|       | 111: PullUpVVAR (CS=1) - PullDown (CS=0)                                   |             |             |
|       | IO[15:13] PU only to VPRE; VVAR or 5V_REF automatically redirected to VPRE |             |             |
|       | MODE                                                                       |             |             |
| [0]   | Invert control channel polarity to obtain CONTROL SIGNAL                   | 0           | PORn        |
| [0]   | 0: not inverted                                                            | U           | RSTn        |
|       | 1: inverted                                                                |             |             |



## 16.8 CURR\_SRC\_CTRL\_[13:15]

| 15     | 14    | 13    | 12    | 11    | 10    | 9     | 8    | 7    | 6    | 5       | 4       | 3     | 2     | 1     | 0    |
|--------|-------|-------|-------|-------|-------|-------|------|------|------|---------|---------|-------|-------|-------|------|
| Parity | CIS_3 | CIS_2 | CIS_1 | CIS_0 | CTR_1 | CTR_0 | CV_2 | CV_1 | CV_0 | CV_DW_1 | CV_DW_0 | SEL_2 | SEL_1 | SEL_0 | MODE |
| -      | RW    | RW    | RW    | RW    | RW    | RW    | RW   | RW   | RW   | RW      | RW      | RW    | RW    | RW    | RW   |

Address:0010\_1101 up to 0010\_1111Description:Current source control register

Table 60. CURR\_SRC\_CTRL\_[13:15] register bit description

| Range   | Field name/description                                                    | Reset Value | Reset Event |
|---------|---------------------------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                                                    | Default     |             |
|         | CIS[3:0]: Control channel selection (read/write field)                    |             |             |
|         | 0000: Force to 0                                                          |             |             |
| [14:11] | 0001: Channel 1                                                           | 0000        | PORn        |
| [14.11] |                                                                           | 0000        | RSTn        |
|         | CIS == x: Select VRS or CTRL_CFG according to bit AUX_EVENCH or AUX_ODDCH |             |             |
|         | 1111: Channel 15                                                          |             |             |
|         | CTR: Comparator threshold                                                 |             |             |
|         | 00: Uth1                                                                  |             | PORn        |
| [10:9]  | 01: Uth2                                                                  | 00          | RSTn        |
|         | 10: Uth3                                                                  |             | Kom         |
|         | 11: Uth Ratiometric                                                       |             |             |
|         | CV[2:0] Current source value                                              |             |             |
|         | 000: 7.5 μA (PU) - 1uA (PU-VVAR) - 600uA(PD)                              |             |             |
|         | 001: 20 μA (PU) - 20 μA (PD)                                              |             | PORn        |
|         | 010: 250 μA (PU) - 100 μA (PD)                                            |             | RSTn        |
| [8:6]   | 011: 500 μA (PU) - 500 μA (PD)                                            | 000         |             |
|         | 100: 1 mA (PU) - 1mA (PD)                                                 |             |             |
|         | 101: 5 mA (PU) - 5mA (PD)                                                 |             |             |
|         | 110: 1 0mA (PU) - 10mA (PD)                                               |             |             |
|         | 111: 2 0mA (PU) - 20mA (PD)                                               |             |             |
|         | CV_DW: Current source value during dewetting phase                        |             |             |
|         | 00: 5 mA                                                                  |             | PORn        |
| [5:4]   | 01: 10 mA                                                                 | 11          | RSTn        |
|         | 10: 20 mA                                                                 |             | Kom         |
|         | 11: current source value as from CV[2:0]                                  |             |             |
|         | SEL[2:0]: Pull-up/pull-down selection (CS=Control Signal)                 |             | PORn        |
| [3:1]   | 000: HighZ (CS=1) - HighZ (CS=0)                                          | 000         | RSTn        |
|         | 001: PullUpVPRE (CS=1) - HighZ (CS=0)                                     |             | N9111       |

| Range | Field name/description                                                     | Reset Value | Reset Event |
|-------|----------------------------------------------------------------------------|-------------|-------------|
|       | 010: PullUp 5V_REF (CS=1) - HighZ (CS=0)                                   |             |             |
|       | 011: PullUpVVAR (CS=1) - HighZ (CS=0)                                      |             |             |
|       | 100: PullDown (CS=1) - HighZ (CS=0)                                        |             |             |
|       | 101: PullUpVPRE (CS=1) - PullDown (CS=0)                                   |             |             |
|       | 110: PullUp 5V_REF (CS=1) - PullDown (CS=0)                                |             |             |
|       | 111: PullUpVVAR (CS=1) - PullDown (CS=0)                                   |             |             |
|       | IO[15:13] PU only to VPRE; VVAR or 5V_REF automatically redirected to VPRE |             |             |
|       | MODE                                                                       |             |             |
| 101   | Invert control channel polarity to obtain CONTROL SIGNAL                   | 0           | PORn        |
| [0]   | 0: not inverted                                                            | 0           | RSTn        |
|       | 1: inverted                                                                |             |             |

## 16.9 SWITCH\_ROUTE / GTM\_AOX\_RSENT\_CONF

| 15     | 14       | 13         | 12        | 11        | 10        | 9         | 8         | 7      | 6      | 5      | 4      | 3       | 2       | 1       | 0       |
|--------|----------|------------|-----------|-----------|-----------|-----------|-----------|--------|--------|--------|--------|---------|---------|---------|---------|
| Parity | RESERVED | AUX_EVENCH | AUX_ODDCH | DIG_FIL_4 | DIG_FIL_3 | DIG_FIL_2 | DIG_FIL_1 | RAOX_3 | RAOX_2 | RAOX_1 | RAOX_0 | RSENT_4 | RSENT_3 | RSENT_2 | RSENT_1 |
| -      |          | RW         | RW        | RW        | RW        | RW        | RW        | RW     | RW     | RW     | RW     | RW      | RW      | RW      | RW      |

Address:

0b0011\_0000

Description: Current Source Control Register

## Table 61. SWITCH\_ROUTE / GTM\_AOX\_RSENT\_CONF register bit description

| Range  | Field name/description                                                                          | Reset Value    | Reset Event |
|--------|-------------------------------------------------------------------------------------------------|----------------|-------------|
| [15]   | Parity                                                                                          | Default        |             |
| [14]   | RESERVED                                                                                        | 0              | PORn        |
|        | AUX_EVENCH                                                                                      |                |             |
| [13]   | Control channel selection for even numbered channels when CIS==x (see register CURR_SRC_CTRL_x) | 1              | PORn        |
|        | 0: VRS                                                                                          |                | RSTn        |
|        | 1: CTRL_CFG                                                                                     |                |             |
|        | AUX_ODDCH                                                                                       |                |             |
| [12]   | Control channel selection for odd numbered channels when CIS==x (see register CURR_SRC_CTRL_x)  | 0              | PORn        |
|        | 0: VRS                                                                                          |                | RSTn        |
|        | 1: CTRL_CFG                                                                                     |                |             |
|        | DIG_FIL_[4-1]                                                                                   |                |             |
|        | 1 µs digital filter enable                                                                      | 0 if RSENT_x=0 |             |
| [11:8] | 0: not enable                                                                                   | 1 if RSENT_x=1 | PORn        |
|        | 1: enable                                                                                       |                |             |
|        | RAOX_[3-0]                                                                                      |                |             |
|        | AOX channel source                                                                              |                |             |
|        | 0000: AOX to HiZ                                                                                |                |             |
|        | 0001: Channel 1                                                                                 |                |             |
| [7:4]  |                                                                                                 | 0000           | PORn        |
|        | 1100: Channel 12                                                                                |                | RSTn        |
|        | 1101: Band Gap (internal voltage, 1.24 V Tamb)                                                  |                |             |
|        | 1110: internal ADCx reference achieved partitioning 5 V_REF pin, (1.25 V assuming 5V_REF = 5 V) |                |             |
|        | 1111: VSRP                                                                                      |                |             |
|        | RSENT_[4-1]                                                                                     |                | PORn        |
| [3:0]  | SENT Channel enable                                                                             | 0000           | RSTn        |
|        | xxx1: SENT on channel 1 enabled                                                                 |                | NOTI        |



| Range | Field name/description          | Reset Value | Reset Event |
|-------|---------------------------------|-------------|-------------|
|       | xx1x: SENT on channel 2 enabled |             |             |
|       | x1xx: SENT on channel 3 enabled |             |             |
|       | 1xxx: SENT on channel 4 enabled |             |             |



## 16.10 DWT\_VOLT\_SRC\_LSF\_CTRL

| 15     | 14       | 13       | 12       | 11       | 10       | 9       | 8        | 7     | 6     | 5     | 4       | 3       | 2       | 1       | 0       |
|--------|----------|----------|----------|----------|----------|---------|----------|-------|-------|-------|---------|---------|---------|---------|---------|
| Parity | RESERVED | RESERVED | LSF_MD12 | LSF_MD11 | LSF_MD10 | LSF_MD9 | RESERVED | DWT_2 | DWT_1 | DWT_0 | VAR_V_4 | VAR_V_3 | VAR_V_2 | VAR_V_1 | VAR_V_0 |
| -      |          |          | RW       | RW       | RW       | RW      |          | RW    | RW    | RW    | RW      | RW      | RW      | RW      | RW      |

Address: Description: 0b0011\_0001

Dewetting voltage source register

#### Table 62. DWT\_VOLT\_SRC\_LSF\_CTRL register bit description

| Range   | Field name/description                                                                    | Reset Value | Reset Event |
|---------|-------------------------------------------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                                                                    | Default     |             |
| [14:13] | RESERVED                                                                                  | 00          | PORn        |
| [12:9]  | LSF_MDx(x=9:12)                                                                           |             |             |
|         | CH 9-12 binary lambda mode                                                                | 0000        | PORn        |
|         | 0: Binary lambda mode disabled<br>1: Binary lambda mode enabled                           |             | RSTn        |
| [8]     | RESERVED                                                                                  | 0           | PORn        |
| [7:5]   | DWT                                                                                       |             |             |
|         | Dewetting timer time configuration                                                        |             |             |
|         | 000: 2 ms                                                                                 |             |             |
|         | 001: 16 ms                                                                                |             |             |
|         | 010: 64 ms                                                                                | 000         | PORn        |
|         | 011: 128 ms                                                                               | 000         | RSTn        |
|         | 100: 256 ms                                                                               |             |             |
|         | 101: 512 ms                                                                               |             |             |
|         | 110: 1024 ms                                                                              |             |             |
|         | 111: 2048 ms                                                                              |             |             |
| [4:0]   | VVAR_V                                                                                    |             |             |
|         | Channel variable voltage source selection (50 mV steps in limited range 800 mV - 1900 mV) |             |             |
|         | 00000: 800 mV;                                                                            |             |             |
|         | 00001: 850 mV.                                                                            | 0_000       | PORn        |
|         | 00010: 900 mV                                                                             |             | RSTn        |
|         | 10110: 1900 mV                                                                            |             |             |
|         |                                                                                           |             |             |
|         | 11111: 1900 mV                                                                            |             |             |

Every writing access to DWT\_VOLT\_SRC\_LSF\_CTRL has impact on IO[12:9] configuration that is automatically reset:



•

- in case LSF\_MD\_x=1 default configuration is 250 µA PU VDD5
- in case LSF\_MD\_x=0 default configuration is HiZ.



## 16.11 DIG\_IN\_STAT\_LTC

57

| 15     | 14            | 13            | 12            | 11            | 10            | 9             | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
|--------|---------------|---------------|---------------|---------------|---------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| Parity | DIG_IN_LTC_15 | DIG_IN_LTC_14 | DIG_IN_LTC_13 | DIG_IN_LTC_12 | DIG_IN_LTC_11 | DIG_IN_LTC_10 | DIG_IN_LTC_9 | DIG_IN_LTC_8 | DIG_IN_LTC_7 | DIG_IN_LTC_6 | DIG_IN_LTC_5 | DIG_IN_LTC_4 | DIG_IN_LTC_3 | DIG_IN_LTC_2 | DIG_IN_LTC_1 |
| -      | R             | R             | R             | R             | R             | R             | R            | R            | R            | R            | R            | R            | R            | R            | R            |

Address:

0b0011\_0011

Description:

Channel output digital value during last polling

## Table 63. DIG\_IN\_STAT\_LTC register bit description

| Range  | Field name/description                                                                                                                                                                                                                            | Reset Value | Reset<br>Event |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|
| [15]   | Parity                                                                                                                                                                                                                                            | Default     |                |
| [14:0] | DIG_IN_LTC<br>Bit[x]=1 means IOx has been recognized assuming a different value with respect to<br>its value before entering in SLEEP mode when the IC leaves the POLLING phase,<br>regardless whether IOx has been defined as WAKE source or not | 0           | PORn           |

#### GTM\_TO\_SENT\_ROUTE\_1\_2 16.12

57

| 15     | 14       | 13       | 12       | 11       | 10       | 9       | 8       | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|--------|----------|----------|----------|----------|----------|---------|---------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| Parity | RESERVED | AN_FIL_2 | AN_FIL_1 | DIG_BP_2 | DIG_BP_1 | 20kPU_2 | 20kPU_1 | SENT2_GTM_ROUTE_4 | SENT2_GTM_ROUTE_3 | SENT2_GTM_ROUTE_2 | SENT2_GTM_ROUTE_1 | SENT1_GTM_ROUTE_4 | SENT1_GTM_ROUTE_3 | SENT1_GTM_ROUTE_2 | SENT1_GTM_ROUTE_1 |
| -      |          | ≌≥       | ≌≥       | RW       | RW       | RW      | RW      | RW                | RW                | RW                | RW                | RW                | RW                | RW                | RW                |

Address:

0b0011\_0100

**Description:** 

GTM to SENT configuration for channel 1 and 2

## Table 64. GTM\_TO\_SENT\_ROUTE\_1\_2 register bit description

| Range   | Field name/description                                                               | Reset Value                                                    | Reset Event  |
|---------|--------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------|
| [15]    | Parity                                                                               | Default                                                        |              |
| [14]    | RESERVED                                                                             | 0                                                              | PORn         |
| [13:12] | AN_FIL<br>Analog filter selection<br>0: Slow<br>1: Fast                              | 0 (RSENT_2=0), 1 (RSENT_2=1);<br>0 (RSENT_1=0), 1 (RSENT_1=1); | PORn<br>RSTn |
| [11:10] | DIG_BP<br>Bypass of all digital elaboration<br>0: Off<br>1: On                       | 0                                                              | PORn<br>RSTn |
| [9:8]   | 20kPU<br>Passive 20k pull-up selected<br>0: Off<br>1: On                             | 0                                                              | PORn<br>RSTn |
| [7:4]   | SENT2_GTM_ROUTE<br>0000: No channel (HiZ)<br>0001: Channel 1<br><br>1111: Channel 15 | 0000                                                           | PORn<br>RSTn |
| [3:0]   | SENT1_GTM_ROUTE<br>0000: No channel (HiZ)<br>0001: Channel 1<br><br>1111: Channel 15 | 0000                                                           | PORn<br>RSTn |

#### GTM\_TO\_SENT\_ROUTE\_3\_4 16.13

57

| 15     | 14       | 13       | 12       | 11       | 10       | 9       | 8       | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|--------|----------|----------|----------|----------|----------|---------|---------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| Parity | RESERVED | AN_FIL_4 | AN_FIL_3 | DIG_BP_4 | DIG_BP_3 | 20kPU_4 | 20kPU_3 | SENT4_GTM_ROUTE_4 | SENT4_GTM_ROUTE_3 | SENT4_GTM_ROUTE_2 | SENT4_GTM_ROUTE_1 | SENT3_GTM_ROUTE_4 | SENT3_GTM_ROUTE_3 | SENT3_GTM_ROUTE_2 | SENT3_GTM_ROUTE_1 |
| -      |          | ≌≥       | ≌≥       | RW       | RW       | RW      | RW      | RW                | RW                | RW                | RW                | RW                | RW                | RW                | RW                |

Address:

0b0011\_0101

**Description:** 

GTM to SENT configuration for channel 3 and 4

## Table 65. GTM\_TO\_SENT\_ROUTE\_3\_4 register bit description

| Range   | Field name/description            | Reset Value               | Reset Event |
|---------|-----------------------------------|---------------------------|-------------|
| [15]    | Parity                            | Default                   |             |
| [14]    | RESERVED                          | 000000                    | PORn        |
| [13:12] | AN_FIL                            |                           |             |
|         | Analog filter selection           | 0(RSENT_4=0),1(RSENT_4=1) | PORn        |
|         | 0: Slow                           | 0(RSENT_3=0),1(RSENT_3=1) | RSTn        |
|         | 1: Fast                           |                           |             |
| [11:10] | DIG_BP                            |                           |             |
|         | Bypass of all digital elaboration | 0                         | PORn        |
|         | 0: Off                            | 0                         | RSTn        |
|         | 1: On                             |                           |             |
| [9:8]   | 20kPU                             |                           |             |
|         | Passive 20k pull-up selected      | 0                         | PORn        |
|         | 0: Off                            | 0                         | RSTn        |
|         | 1: On                             |                           |             |
| [7:4]   | SENT4_GTM_ROUTE                   |                           |             |
|         | 0000: No channel (HiZ)            |                           | PORn        |
|         | 0001: Channel 1                   | 1111                      | RSTn        |
|         |                                   |                           |             |
|         | 1111: Channel 15                  |                           |             |
| [3:0]   | SENT3_GTM_ROUTE                   |                           |             |
|         | 0000: No channel (HiZ)            |                           | PORn        |
|         | 0001: Channel 1                   | 0000                      | RSTn        |
|         |                                   |                           |             |
|         | 1111: Channel 15                  |                           |             |

57

## 16.14 ACTIVE\_DISCHARGE\_LSF\_CTRL

| 15     | 14   | 13   | 12                    | 11                    | 10                    | 9                    | 8        | 7        | 6        | 5        | 4        | 3                   | 2                   | 1                   | 0                   |
|--------|------|------|-----------------------|-----------------------|-----------------------|----------------------|----------|----------|----------|----------|----------|---------------------|---------------------|---------------------|---------------------|
| Parity | RESE | RVED | ACTIVE_DSCHRG_EN_CH12 | ACTIVE_DSCHRG_EN_CH11 | ACTIVE_DSCHRG_EN_CH10 | ACTIVE_DSCHRG_EN_CH9 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ACTIVE_DSCHRG_TIM_3 | ACTIVE_DSCHRG_TIM_2 | ACTIVE_DSCHRG_TIM_1 | ACTIVE_DSCHRG_TIM_0 |
| -      |      |      | RW                    | RW                    | RW                    | RW                   | RW       | RW       | RW       | RW       | RW       | RW                  | RW                  | RW                  | RW                  |

Address:

0b0011\_0110

## Table 66. ACTIVE\_DISCHARGE\_LSF\_CTRL register bit description

| Range   | Field name/description                                                                                                                                                                         | Reset Value | Reset Event  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|
| [15]    | Parity                                                                                                                                                                                         | Default     |              |
| [14:13] | Reserved                                                                                                                                                                                       | 00          | PORn         |
| [12:9]  | ACTIVE_DISCHARGE_EN_CHx<br>xxx1: ACTIVE_DISCHARGE enabled on IO9<br>xx1x: ACTIVE_DISCHARGE enabled on IO10<br>x1xx: ACTIVE_DISCHARGE enabled on IO11<br>1xxx: ACTIVE_DISCHARGE enabled on IO12 | 0000        | PORn<br>RSTn |
| [8:4]   | Reserved                                                                                                                                                                                       | 0000        | PORn         |
| [3:0]   | Active discharge time configuration<br>0000: 0 ms<br>0001: 1 ms<br>0010: 2 ms<br><br>1111: 15 ms                                                                                               | 0000        | PORn<br>RSTn |

## 16.15 WAK\_MSK

| 15     | 14        | 13        | 12        | 11        | 10        | 9         | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Parity | MSK_IN_15 | MSK_IN_14 | MSK_IN_13 | MSK_IN_12 | MSK_IN_11 | MSK_IN_10 | MSK_IN_9 | MSK_IN_8 | MSK_IN_7 | MSK_IN_6 | MSK_IN_5 | MSK_IN_4 | MSK_IN_3 | MSK_IN_2 | MSK_IN_1 |
| -      | RW        | RW        | RW        | RW        | RW        | RW        | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       |

Address: Description: 0b0100\_0000

Wake-up source mask register

## Table 67. WAK\_MSK register bit description

| Range  | Field name/description                                            | Reset Value | Reset Event |
|--------|-------------------------------------------------------------------|-------------|-------------|
| [15]   | Parity                                                            | Default     |             |
| [14:0] | MSK_IN                                                            |             |             |
|        | IOx WAKE SOURCES definition                                       | 0           | PORn        |
|        | 1: IOx defined as WAKE source<br>0: IOx defined as no WAKE source |             | RSTn        |



## 16.16 SLEEP\_CONFIG

| 15     | 14        | 13        | 12        | 11        | 10        | 9         | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Parity | TGT_IN_15 | TGT_IN_14 | TGT_IN_13 | TGT_IN_12 | TGT_IN_11 | TGT_IN_10 | TGT_IN_9 | TGT_IN_8 | TGT_IN_7 | TGT_IN_6 | TGT_IN_5 | TGT_IN_4 | TGT_IN_3 | TGT_IN_2 | TGT_IN_1 |
| -      | RW        | RW        | RW        | RW        | RW        | RW        | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       |

Address: Description: 0b0100\_0001

Wake-up source value before sleep

## Table 68. SLEEP\_CONFIG register bit description

| Range  | Field name/description                    | Reset Value | Reset Event |
|--------|-------------------------------------------|-------------|-------------|
| [15]   | Parity                                    | Default     |             |
| [14:0] | TGT_IN                                    |             |             |
|        | Channel level before entering sleep mode. | 0           | PORn        |
|        | 1: Channel level high                     | 0           | RSTn        |
|        | 0: Channel level low                      |             |             |



# 16.17 WAK\_CONFIG

| 15     | 14 | 13 | 12 | 11     | 10 | 9 | 8 | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|----|----|----|--------|----|---|---|------|------|------|------|------|------|------|------|
| Parity |    |    | RI | ESERVE | ED |   |   | PB_1 | PB_0 | PT_1 | PT_0 | AC_3 | AC_2 | AC_1 | AC_0 |
| -      |    |    |    |        |    |   |   | RW   |

Address:0b0100\_0010Description:Wake-up source register

## Table 69. WAK\_CONFIG register bit description

| Range | Field name/description                 | Reset Value | Reset Event |
|-------|----------------------------------------|-------------|-------------|
| [15]  | Parity                                 | Default     |             |
| [7:6] | PB                                     |             |             |
|       | Polling Blanking time configuration    |             |             |
|       | 00: 160 µs                             | 00          | PORn        |
|       | 01: 80 µs                              | 00          | RSTn        |
|       | 10: 40 µs                              |             |             |
|       | 11: 16 µs                              |             |             |
| [5:4] | PT                                     |             |             |
|       | Polling time configuration             |             |             |
|       | 00: 8 ms                               | 01          | PORn        |
|       | 01: 16 ms                              | 01          | RSTn        |
|       | 10: 24 ms                              |             |             |
|       | 11: 32 ms                              |             |             |
| [3:0] | AC                                     |             |             |
|       | Activation code to enter in sleep mode |             |             |
|       | 0101: first frame                      | 0000        | PORn        |
|       | 1010: second frame                     |             |             |
|       | 1100: third frame                      |             |             |



# 16.18 SOFT\_RST\_CMD

| 15     | 14       | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3    | 2    | 1    | 0    |
|--------|----------|----|----|----|----|---|---|---|---|---|---|------|------|------|------|
| Parity | RESERVED |    |    |    |    |   |   |   |   |   |   | AC_3 | AC_2 | AC_1 | AC_0 |
| -      |          |    |    |    |    |   |   |   |   |   |   | RW   | RW   | RW   | RW   |

Address:

0b0100\_0011

## Table 70. SOFT\_RST\_CMD register bit description

| Range  | Field name/description | Reset Value | Reset Event |
|--------|------------------------|-------------|-------------|
| [15]   | Parity                 | Default     |             |
| [14:4] | RESERVED               | 0           | PORn        |
| [3:0]  | Activation Code        |             |             |
|        | 1001: first frame      | 0000        | PORn        |
|        | 0110: second frame     | 0000        | RSTn        |
|        | 0011: third frame      |             |             |

## 16.19 VRS

| 15     | 14          | 13          | 12       | 11                   | 10             | 9              | 8       | 7 | 6 | 5 | 4             | 3 | 2           | 1           | 0              |
|--------|-------------|-------------|----------|----------------------|----------------|----------------|---------|---|---|---|---------------|---|-------------|-------------|----------------|
| Parity | VRS_FAULT_1 | VRS_FAULT_0 | RESERVED | Lim_Adap_double_edge | DIAG_CLEAR_CMD | MIN_HYST_FORCE | VRS_SEL |   |   |   | VRS_HYST_CONF |   | VRS_EN_DIAG | VRS_HYST_FB | VRS_FE_FILT_EN |
|        | C           | R           |          | RW                   | W              |                |         |   |   | R | W             |   |             |             |                |

Address: 0b0101\_0001 Description: VRS register

## Table 71. VRS register bit description

| Range   | Field name/description                                      | Reset Value | Reset Event |
|---------|-------------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                                      | Default     |             |
|         | VRS_FAULT                                                   |             |             |
|         | VRS diagnostics flags                                       |             |             |
| [14:13] | 00: no fault                                                | 00          | PORn        |
| [14.13] | 01: short to ground                                         | 00          | RSTn        |
|         | 10: open load                                               |             |             |
|         | 11: short to battery                                        |             |             |
| [12]    | RESERVED                                                    | 0           | PORn        |
|         | Lim_Adap_double_edge                                        |             |             |
| [11]    | Double edge selection                                       | 0           | PORn        |
| [11]    | 0: disable                                                  | U           | RSTn        |
|         | 1: enable                                                   |             |             |
|         | DIAG_CLR_CMD                                                |             |             |
| [10]    | 1: clear diagnostics flags after read out                   | 0           | PORn        |
|         | 0: no clear diagnostics flags after read out                |             |             |
|         | MIN_HYST_FORCE                                              |             |             |
| [0]     | Force minimum hysteresis threshold (limited adaptive mode): | 0           | PORn        |
| [9]     | 1: Force hysteresis to default value suddenly               | 0           | RSTn        |
|         | 0: no hysteresis forcing                                    |             |             |
|         | VRS_SEL                                                     |             |             |
| [0]     | Adaptive mode selection                                     | 0           | PORn        |
| [8]     | 0: Limited adaptive mode                                    | 0           | RSTn        |
|         | 1: Fully adaptive mode                                      |             |             |
| [7:6]   | VRS_CONF_MODE                                               | 00          | PORn        |

| Range | Field name/description                                | Reset Value | Reset Event  |
|-------|-------------------------------------------------------|-------------|--------------|
|       | VRS configuration                                     |             |              |
|       | 00: Auto filtering disabled, auto hysteresis disabled |             |              |
|       | 01: Auto filtering disabled, auto hysteresis enabled  |             | RSTn         |
|       | 10: Auto filtering enabled, auto hysteresis disabled  |             |              |
|       | 11: Auto filtering enabled, auto hysteresis enabled   |             |              |
|       | VRS_HYST_CONF                                         |             |              |
|       | VRS hysteresis threshold selection                    |             |              |
|       | 000: HI3 (VRS_A) / HI1 (VRS_B)                        |             |              |
|       | 001: HI1                                              |             |              |
| [5:3] | 010: HI2                                              | 000         | PORn<br>RSTn |
| [0.5] | 011: HI3                                              | 000         |              |
|       | 100: HI4                                              |             |              |
|       | 101: HI5                                              |             |              |
|       | 110: HI3 (VRS_A) / HI1 (VRS_B)                        |             |              |
|       | 111: Hyst OFF                                         |             |              |
|       | VRS_EN_DIAG                                           |             |              |
| [0]   | VRS diagnostics enable                                | 0           | PORn         |
| [2]   | 1: diagnostics enabled                                | 0           | RSTn         |
|       | 0: normal mode                                        |             |              |
|       | VRS_HYST_FB_MODE                                      |             |              |
| [4]   | VRS hysteresis feedback mode                          | 0           | PORn         |
| [1]   | 1: Feedback from filtered VRS                         | 0           | RSTn         |
|       | 0: Feedback from direct VRS comparator output         |             |              |
|       | VRS_FE_FILT_EN                                        |             |              |
| 101   | VRS falling edge filter enable                        |             | PORn         |
| [0]   | 0: Falling edge masking enabled                       | 0           | RSTn         |
|       | 1: Falling edge filter enabled                        |             |              |



## 16.20 SQNCR\_INT\_MSK\_FLG

57

| 15     | 14       | 13             | 12             | 11             | 10             | 9              | 8              | 7              | 6              | 5        | 4        | 3      | 2       | 1       | 0      |
|--------|----------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------|----------|--------|---------|---------|--------|
| Parity | RESERVED | INT_EU2_CONF_3 | INT_EU2_CONF_2 | INT_EU2_CONF_1 | INT_EU2_CONF_0 | INT_EU1_CONF_3 | INT_EU1_CONF_2 | INT_EU1_CONF_1 | INT_EU1_CONF_0 | CFG_EU_2 | CFG_EU_1 | CFG_SC | INT_EU2 | INT_EU1 | INT_SC |
| -      |          | W              |                |                |                | V              | V              |                | RW             |          |          | CR     |         |         |        |

Address:

0b1000\_0000

Description:

Sequencer interrupt register

| Range   | Field name/description                                  | Reset Value | Reset Event |
|---------|---------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                                  | Default     |             |
| [14]    | RESERVED                                                | 0           | PORn        |
| [13:10] | INT_EU2_CONF                                            | 0000        | PORn        |
| [13.10] | NEXT_PC which generates interrupt for EU2 (closed loop) | 0000        | RSTn        |
| [0·6]   | INT_EU1_CONF                                            | 0000        | PORn        |
| [9:6]   | NEXT_PC which generates interrupt for EU1 (closed loop) | 0000        | RSTn        |
|         | CFG_EU2; CFG_EU1; CFG_SC                                |             |             |
|         | Interrupt mask                                          |             | PORn        |
| [5:3]   | xx1: interrupt of SC masked                             | 000         | RSTn        |
|         | x1x: interrupt of EU1 masked                            |             | Rom         |
|         | 1xx: interrupt of EU2 masked                            |             |             |
|         | INT_EU2; INT_EU1; INT_SC                                |             |             |
|         | End of operation flag                                   |             | PORn        |
| [2:0]   | xx1: SC completed                                       | 000         | RSTn        |
|         | x1x: EU1 endloop/closed-loop reached                    |             |             |
|         | 1xx: EU2 endloop/closed-loop reached                    |             |             |

## Table 72. SQNCR\_INT\_MSK\_FLG register bit description

# 16.21 SC\_CONF

| 15     | 14       | 13 | 12 | 11 | 10 | 9 | 8                     | 7         | 6         | 5         | 4         | 3         | 2          | 1 | 0                  |  |  |
|--------|----------|----|----|----|----|---|-----------------------|-----------|-----------|-----------|-----------|-----------|------------|---|--------------------|--|--|
| Parity | RESERVED |    |    |    |    |   |                       | ADC_MUX_4 | ADC_MUX_3 | ADC_MUX_2 | ADC_MUX_1 | ADC_MUX_0 | PUP1_DIV_1 |   | R_VOLT_MEAS_SELECT |  |  |
|        |          |    |    |    |    |   | RW<br>(set<br>to '1') | RW        |           |           |           |           |            |   |                    |  |  |

Address:0b1000\_0001Description:Single conversion module register

## Table 73. SC\_CONF register bit description

| Range  | Field name/description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Reset<br>Value | Reset<br>Event |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|
| [15]   | Parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Default        |                |
| [14:9] | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0              | PORn           |
| [8]    | ADC_RUN<br>Single conversion unit<br>1: Command single conversion unit to run                                                                                                                                                                                                                                                                                                                                                                                                           | 0              | PORn<br>RSTn   |
| [7:3]  | ADC_MUX<br>ADC Channel selection<br>Following codes valid for both ADC1 and ADC2:<br>00000 debug voltage (3V3/3.344 = 0.99 V)<br>00001: IO1<br><br>01100: IO12<br>Following codes valid only for ADC1:<br>01101: UBSW<br>01110 VI5V<br>01111: VIX<br>10000: IO13 (only UTh2 or Uth_ratio must be selected)<br>10001: IO14 (only UTh2 or Uth_ratio must be selected)<br>10010: IO15 (only UTh2 or Uth_ratio must be selected)<br>10011: BG/2<br>10100: Tj<br>10101 – 11111: invalid code | 00000          | PORn<br>RSTn   |
| [2:1]  | PUP_DIV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 00             | PORn           |

| Range | Field name/description                                                                                                   | Reset<br>Value | Reset<br>Event |
|-------|--------------------------------------------------------------------------------------------------------------------------|----------------|----------------|
|       | Pull-up selection (when ADC Resistance selected), division factor (ADC Voltage selected, except for UBSW, VI5V, VIX, BG) |                |                |
|       | '00: no pullup, full range = 5 V (1.2 5 V for IO[15:13])                                                                 |                |                |
|       | [01] pullup RR1, full range = 20 V                                                                                       |                | RSTn           |
|       | 10: pullup RR2, full range = 40 V                                                                                        |                |                |
|       | 11: pullup RR3, full range = 1.25 V                                                                                      |                |                |
|       | R_VOLT_MEAS_SELECT                                                                                                       |                |                |
| [0]   | ADC Resistance / Voltage selection                                                                                       | 0              | PORn           |
| [0]   | 0: Resistance ADC selected (ADC2)                                                                                        | 0              | RSTn           |
|       | 1: Voltage ADC selected (ADC1)                                                                                           |                |                |

# 16.22 ADC\_TIMING

| 15     | 14      | 13      | 12      | 11       | 10       | 9        | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|---------|---------|---------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Parity | CT_AD_2 | CT_AD_1 | CT_AD_0 | CT_PU3_3 | CT_PU3_2 | CT_PU3_1 | CT_PU3_0 | CT_PU2_3 | CT_PU2_2 | CT_PU2_1 | CT_PU2_0 | CT_PU1_3 | CT_PU1_2 | CT_PU1_1 | CT_PU1_0 |
|        | RW      | RW      | RW      | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       | RW       |

Address: Description: 0b1000\_0010

ADC timing register

## Table 74. ADC\_TIMING register bit description

| Range   | Field name/description                                                                 | Reset Value | Reset Event |
|---------|----------------------------------------------------------------------------------------|-------------|-------------|
| [15]    | Parity                                                                                 | Default     |             |
|         | CT_AD                                                                                  |             |             |
|         | ADC Volt settling time configuration in 8 µs steps                                     |             |             |
| [14:12] | 000: 0 μs                                                                              | 000         | PORn        |
| [14.12] | 001: 8 μs                                                                              | 000         | RSTn        |
|         |                                                                                        |             |             |
|         | 111: 56 µs                                                                             |             |             |
|         | CT_PU3                                                                                 |             |             |
|         | ADC Resistance settling time configuration in 200 $\mu s$ steps (Pull-up RR3 selected) |             |             |
| [11:8]  | 0000: 0 µs                                                                             | 0000        | PORn        |
| [11:0]  | 0001: 200 µs                                                                           |             | RSTn        |
|         |                                                                                        |             |             |
|         | 1111: 3000 μs                                                                          |             |             |
|         | CT_PU2                                                                                 |             |             |
|         | ADC Resistance settling time configuration in 200 $\mu s$ steps (Pull-up RR2 selected) |             |             |
| [7:4]   | 0000: 0 µs                                                                             | 0000        | PORn        |
|         | 0001: 200 µs                                                                           |             | RSTn        |
|         |                                                                                        |             |             |
|         | 1111: 3000 µs                                                                          |             |             |
|         | CT_PU1                                                                                 |             |             |
|         | ADC Resistance settling time configuration in 200 $\mu s$ steps (Pull-up RR1 selected) |             |             |
| [3:0]   | 0000: 0 µs                                                                             | 0000        | PORn        |
| [0.0]   | 0001: 200 µs                                                                           |             | RSTn        |
|         |                                                                                        |             |             |
|         | 1111: 3000 µs                                                                          |             |             |

# 16.23 SC\_RESULT

57

| 15     | 14                  | 13     | 12                  | 11     | 10     | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|---------------------|--------|---------------------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Parity | ADC_14/NEW_RSLT_FLG | ADC_13 | ADC_12              | ADC_11 | ADC_10 | ADC_9 | ADC_8 | ADC_7 | ADC_6 | ADC_5 | ADC_4 | ADC_3 | ADC_2 | ADC_1 | ADC_0 |
| -      | CR                  |        | R (ADC1), CR (ADC2) |        |        |       |       |       |       |       |       |       |       |       |       |

| Address:     | 0b1000_0011                         |
|--------------|-------------------------------------|
| Description: | ADC result single conversion module |

When resistor measurement selected in SC\_CONF:

## Table 75. SC\_RESULT register bit description ([14:0] ADC\_RESULT)

| Range  | Field name/description                                                                                                                                                                | Reset Value | Reset Event  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|
| [15]   | Parity                                                                                                                                                                                | Default     |              |
| [14:0] | ADC_RESULT= 2048*RPD/RRx in new data is available, 0x0000 otherwise<br>ADC result is RPD/RRx represented with 4 bit integer part(bit[14:11]) and 11 bit<br>fractional part(bit[10:0]) | 0           | PORn<br>RSTn |

When voltage measurement selected in SC\_CONF:

## Table 76. SC\_RESULT register bit description ([14] NEW\_RESULT\_FLAG)

| Range   | Field name/description                             | Reset Value    | Reset Event  |
|---------|----------------------------------------------------|----------------|--------------|
| [15]    | Parity                                             | Default        |              |
| [14]    | NEW_RESULT_FLAG<br>New result flag (clear on read) | 0              | PORn<br>RSTn |
| [13:12] | RESERVED                                           | 00             | PORn<br>RSTn |
| [11:0]  | ADC_RESULT                                         | 0000-0000-0000 | PORn<br>RSTn |



# 16.24 SQNCR\_CMD\_[1:15]

| 15     | 14 | 13 | 12 | 11   | 10   | 9 | 8 | 7 | 6        | 5        | 4        | 3        | 2          | 1  | 0                  |
|--------|----|----|----|------|------|---|---|---|----------|----------|----------|----------|------------|----|--------------------|
| Parity |    |    |    | RESE | RVED |   |   |   | NXT_PC_3 | NXT_PC_2 | NXT_PC_1 | NXT_PC_0 | PUP1_DIV_1 |    | R_VOLT_MEAS_SELECT |
| -      |    |    |    |      |      |   |   |   | RW       | RW       | RW       | RW       | RW         | RW | RW                 |

| Address: 0b1100_000 |
|---------------------|
|---------------------|

100\_0001 up to 0b1100\_1111

Description: Sequencer configuration table register channel 1 to 15

## Table 77. SQNCR\_CMD\_[1:15] register bit description

| Range  | Field name/description                                                                                                                                                                                                                                                                                                      | Reset Value | Reset<br>Event |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|
| [15]   | Parity                                                                                                                                                                                                                                                                                                                      | Default     |                |
| [14:7] | RESERVED                                                                                                                                                                                                                                                                                                                    | 0000_0000   | PORn           |
| [6:3]  | NXT_PC[3:0]<br>Next configuration table address to read<br>0000: ENDLOOP<br>0001: point to SQNCR_CMD_1 (IO1)<br>0010: point to SQNCR_CMD_2 (IO2)<br><br>1100: point to SQNCR_CMD_12 (IO12)<br>1101: point to SQNCR_CMD_13 (UBSW)<br>1110: point to SQNCR_CMD_14 (VI5V)                                                      | 0000        | PORn<br>RSTn   |
| [2:1]  | 1111: point to SQNCR_CMD_15 (VIX)<br>PUP_DIV<br>Pull-up selection (when ADC Resistance selected), division factor (ADC Voltage<br>selected, except for UBSW, VI5V, VIX)<br>00: no pullup, full range = 5 V<br>01: pullup RR1, full range = 20 V<br>10: pullup RR2, full range = 40 V<br>11: pullup RR3, full range = 1.25 V | 00          | PORn<br>RSTn   |
| Bit 0  | R_VOLT_MEAS_SELECT<br>0: Resistance measurement (ADC2)<br>1: Voltage measurement (ADC1)                                                                                                                                                                                                                                     | 0           | PORn<br>RSTn   |

# 16.25 SQNCR\_CTRL

| 15     | 14          | 13       | 12            | 11            | 10            | 9             | 8      | 7           | 6           | 5        | 4             | 3             | 2             | 1             | 0      |
|--------|-------------|----------|---------------|---------------|---------------|---------------|--------|-------------|-------------|----------|---------------|---------------|---------------|---------------|--------|
| Parity | EU2_SYNC_EN | RESERVED | INIT_PC_EU2_3 | INIT_PC_EU2_2 | INIT_PC_EU2_1 | INIT_PC_EU2_0 | EU2_EN | SYNC_CMD_EN | EU1_SYNC_EN | RESERVED | INIT_PC_EU1_3 | INIT_PC_EU1_2 | INIT_PC_EU1_1 | INIT_PC_EU1_0 | EU1_EN |
| -      | RW          |          | RW            | RW            | RW            | RW            | RW     | RW          | RW          | RW       | RW            | RW            | RW            | RW            | RW     |

Address:

0b1101\_0000

Description:

Sequencer control register

| Range  | Field name/description                                | Reset Value | Reset Event  |  |
|--------|-------------------------------------------------------|-------------|--------------|--|
| [15]   | Parity                                                | Default     |              |  |
|        | EU2_SYNC_EN                                           |             | PORn         |  |
| [14]   | 1 EU2 started by SYNC toggle                          | 0           | RSTn         |  |
|        | 0 EU2 not started by SYNC toggle                      |             | KSIII        |  |
| [13]   | RESERVED                                              | 0           | PORn         |  |
|        | INIT_PC_EU2                                           |             |              |  |
|        | Starting address for EU2                              |             |              |  |
| [12:9] | 0000 not valid as sequencer start                     | 0000        | PORn         |  |
| [12.9] | 0001: start pointing to SQCNR_CMD1                    | 0000        | RSTn         |  |
|        |                                                       |             |              |  |
|        | 1111: start pointing to SQNCR_CMD15                   |             |              |  |
|        | EU2_EN                                                |             | PORn         |  |
| [8]    | 1 EU2 started by SPI cmd                              | 0           | RSTn         |  |
|        | 0 EU2 not started by SPI cmd                          |             | Kom          |  |
|        | SYNC_COPY_CMD_EN                                      |             |              |  |
| [7]    | 0: SYNC does not trigger result buffer copy operation | 1           | PORn         |  |
|        | 1: SYNC triggers result buffer copy operation         |             |              |  |
|        | EU1_SYNC_EN                                           |             | PORn         |  |
| [6]    | 1 EU1 started by SYNC toggle                          | 1           | RSTn         |  |
|        | 0 EU1 not started by SYNC toggle                      |             | Kom          |  |
| [5]    | RESERVED                                              | 0           | PORn         |  |
|        | INIT_PC_EU1                                           |             |              |  |
|        | Starting address for EU1                              |             | DODr         |  |
| [4:1]  | 0000 not valid as sequencer start                     | 0000        | PORn<br>RSTn |  |
|        | 0001: start pointing to SQCNR_CMD1                    |             | K211         |  |

## Table 78. SQNCR\_CTRL register bit description

| Range | Field name/description              | Reset Value | Reset Event |
|-------|-------------------------------------|-------------|-------------|
|       | 1111: start pointing to SQNCR_CMD15 |             |             |
|       | EU1_EN                              |             | PORn        |
| [0]   | 1 EU1 started by SPI cmd            | 0           | RSTn        |
|       | 0 EU1 not started by SPI cmd        |             | KSTII       |

# 16.26 SQNCR\_RSLT\_COPY\_CMD

| 15     | 14                     | 13                     | 12                     | 11                     | 10                     | 9                     | 8                     | 7                     | 6                     | 5                     | 4                     | 3                     | 2                     | 1                     | 0                     |
|--------|------------------------|------------------------|------------------------|------------------------|------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Parity | SQNCR_RSLT_COPY_CMD_14 | SQNCR_RSLT_COPY_CMD_13 | SQNCR_RSLT_COPY_CMD_12 | SQNCR_RSLT_COPY_CMD_11 | SQNCR_RSLT_COPY_CMD_10 | SQNCR_RSLT_COPY_CMD_9 | SQNCR_RSLT_COPY_CMD_8 | SQNCR_RSLT_COPY_CMD_7 | SQNCR_RSLT_COPY_CMD_6 | SQNCR_RSLT_COPY_CMD_5 | SQNCR_RSLT_COPY_CMD_4 | SQNCR_RSLT_COPY_CMD_3 | SQNCR_RSLT_COPY_CMD_2 | SQNCR_RSLT_COPY_CMD_1 | SQNCR_RSLT_COPY_CMD_0 |
| -      | R                      | R                      | R                      | R                      | R                      | R                     | R                     | R                     | R                     | R                     | R                     | R                     | R                     | R                     | R                     |

Address:

0b1101\_1111

Description:

\_

Sequencer result register copy CMD 14-0

## Table 79. SQNCR\_RSLT\_COPY\_CMD register bit description

| Range  | Field name/description                                                                                        | Reset Value                             | Reset Event |
|--------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------|
| [15]   | Parity                                                                                                        | Default                                 |             |
| [14:0] | Read operation on this register triggers the copy of the internal sequencer result buffer into SQNCR_RESULT_x | 000000000000000000000000000000000000000 | PORn        |


# 16.27 DIG\_IN\_STAT

| 15     | 14                     | 13        | 12        | 11        | 10        | 9         | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|------------------------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Parity | DIG_IN 15/NEW_RSLT_FLG | DIG_IN 14 | DIG_IN 13 | DIG_IN 12 | DIG_IN 11 | DIG_IN 10 | DIG_IN 9 | DIG_IN 8 | DIG_IN 7 | DIG_IN 6 | DIG_IN 5 | DIG_IN 4 | DIG_IN 3 | DIG_IN 2 | DIG_IN 1 |
| -      | R                      | R         | R         | R         | R         | R         | R        | R        | R        | R        | R        | R        | R        | R        | R        |

Address:

0b1110\_0000

Description:

Channel output digital value

## Table 80. DIG\_IN\_STAT register bit description

| Range  | Field name/description                                         | Reset Value      | Reset Event |  |
|--------|----------------------------------------------------------------|------------------|-------------|--|
| [15]   | Parity                                                         | Default          |             |  |
| [14:0] | bit[x] reports the status of the comparator configured for IOx | 0000000000000000 | PORn        |  |

# 16.28 SQNCR\_RESULT\_[1:15]

| 15     | 14                  | 13     | 12                  | 11     | 10     | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|---------------------|--------|---------------------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Parity | ADC_14/NEW_RSLT_FLG | ADC_13 | ADC_12              | ADC_11 | ADC_10 | ADC_9 | ADC_8 | ADC_7 | ADC_6 | ADC_5 | ADC_4 | ADC_3 | ADC_2 | ADC_1 | ADC_0 |
| -      | CR                  |        | R (ADC1), CR (ADC2) |        |        |       |       |       |       |       |       |       |       |       |       |

| Address:     | 1110_0001 up to 1110_1111        |
|--------------|----------------------------------|
| Description: | Sequencer Result Register [1:15] |

When **resistor** measurement selected in SQNCR\_CMD\_x:

## Table 81. SQNCR\_RESULT\_[1:15] register bit description ([14:0] ADC\_RESULT

| Range  | Field name/description                                                                                                                                                                   | Reset Value                             | Reset Event  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------|
| [15]   | Parity                                                                                                                                                                                   | Default                                 |              |
| [14:0] | ADC_RESULT=<br>2048*RPD/RRx in new data is available, 0x0000 otherwise<br>ADC result is RPD/RRx represented with 4 bit integer part(bit[14:11]) and 11 bit<br>fractional part(bit[10:0]) | 000000000000000000000000000000000000000 | PORn<br>RSTn |

When **voltage** measurement selected in SQNCR\_CMD\_x:

## Table 82. SQNCR\_RESULT\_[1:15] register bit description ([14] NEW\_RESULT\_FLAG

| Range   | Field name/description          | Reset Value                             | Reset Event |
|---------|---------------------------------|-----------------------------------------|-------------|
| [15]    | Parity                          | Default                                 |             |
| [14]    | NEW_RESULT_FLAG                 | 0                                       | PORn        |
|         | New result flag (clear on read) | U                                       | RSTn        |
| [13:12] | Reserved                        | 00                                      | PORn        |
|         | Reserved                        | 00                                      | RSTn        |
| [11:0]  | ADC RESULT                      | 00000000000                             | PORn        |
|         | ADO_RESOLI                      | 000000000000000000000000000000000000000 | RSTn        |

# 17 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

# 17.1 TQFP48 (7x7x1 mm exp. pad down 5.0x5.0) package information

Figure 43. TQFP48 (7x7x1 mm exp. pad down 5.0x5.0) package outline



| <b>•</b> • • • |         |                     |       |          |
|----------------|---------|---------------------|-------|----------|
| Symbol         | Min.    | Тур.                | Max.  | Note     |
| θ              | 0°      | 3.5°                | 7°    |          |
| Θ1             | 0°      | -                   | -     |          |
| Θ2             | 10°     | 12°                 | 14°   |          |
| θ3             | 10°     | 12°                 | 14°   |          |
| А              | -       | -                   | 1.20  | 15       |
| A1             | 0.05    | -                   | 0.15  | 12       |
| A2             | 0.95    | 1.00                | 1.05  | 15       |
| b              | 0.17    | 0.22                | 0.27  | 9, 11    |
| b1             | 0.17    | 0.20                | 0.23  | 11       |
| С              | 0.09    | -                   | 0.20  | 11       |
| c1             | 0.09    | -                   | 0.16  | 11       |
| D              |         | 4                   |       |          |
| D1             |         | 7.00 BSC            |       | 2, 5     |
| D2             | -       | -                   | 4.47  | 13       |
| D3             | 2.50    | -                   | -     | 14       |
| е              |         | 0.50 BSC            |       |          |
| E              |         | 9.00 BSC            |       | 4        |
| E1             |         | 7.00 BSC            |       | 2, 5     |
| E2             | -       | -                   | 4.47  | 13       |
| E3             | 2.50    | -                   | -     | 14       |
| L              | 0.45    | 0.60                | 0.75  |          |
| L1             | ·       | 1.00 REF            |       |          |
| Ν              |         | 48                  |       | 16       |
| R1             | 0.08    | -                   | -     |          |
| R2             | 0.08    | -                   | 0.20  |          |
| S              | 0.20    | -                   | -     |          |
|                | Tolerar | nce of form and pos | ition |          |
| ааа            |         | 0.20                |       |          |
| bbb            |         | 0.20                |       | 4 7 00   |
| CCC            |         | 0.08                |       | 1, 7, 20 |
| ddd            |         | 0.08                |       |          |

## Table 83. TQFP48 (7x7x1 mm exp. pad down 5.0x5.0) package mechanical data

## Notes:

- 1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 3. Datum A-B and D to be determined at datum plane H.
- 4. To be determined at seating datum plane C.
- 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 6. Details of pin 1 identifier are optional but must be located within the zone indicated.
- 7. All dimensions are in millimeters.

- 8. No intrusion allowed inwards the leads.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 10. Exact shape of each corner is optional.
- 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 12. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 13. Dimensions D2 and E2 show the maximum exposed metal area on the package surface where the exposed pad is located (if present). It includes all metal protrusions from exposed pad itself. End user should verify D2 and E2 dimensions according to specific device application.
- 14. Dimensions D3 and E3 show the minimum solderable area, defined as the portion of exposed pad which is guaranteed to be free from resin flashes/bleeds, bordered by internal edge of inner groove.
- 15. The optional exposed pad is generally coincident with the top or bottom side of the package and not allowed to protrude beyond that surface.
- 16. "N" is the number of terminal positions for the specified body size.
- 17. For Tolerance of Form and Position see Table 83.
- 18. Critical dimensions:
  - 18.1 Stand-Off
  - 18.2 Overall Width
  - 18.3 Lead Coplanarity
- 19. ST component cross reference: DM00516738.
- 20. For Symbols, Recommended Values and Tolerances see table below:

| SYMBOL | DEFINITION                                                                                                                                                                                                      | NOTES                                                                                                                                                                                                          |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ааа    | The tolerance that controls the position of the terminal pattern with respect to Datum A and B. The center of the tolerance zone for each terminal is defined by basic dimension e as related to Datum A and B. | For flange-molded packages, this<br>tolerance also applies for basic<br>dimensions D1 and E1. For packages<br>tooled with intentional terminal tip<br>protrusions, aaa does not apply to those<br>protrusions. |
| bbb    | The bilateral profile tolerance that controls the position of the plastic body sides. The centers of the profile zones are defined by the basic dimensions D and E.                                             | -                                                                                                                                                                                                              |
| ссс    | The unilateral tolerance located above the seating plane where in the bottom surface of all terminals must be located.                                                                                          | This tolerance is commonly known as the "coplanarity" of the package terminals.                                                                                                                                |
| ddd    | The tolerance that controls the position of the terminals to each other.<br>The centers of the profile zones are defined by basic dimension e.                                                                  | This tolerance is normally compounded with tolerance zone defined by "b".                                                                                                                                      |

#### Table 84. Symbols, Recommended Values and Tolerances

## **Revision history**

## Table 85. Document revision history

| Date        | Version | Changes                                                                                                                                                    |
|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06-Jul-2018 | 1       | Initial release.                                                                                                                                           |
|             |         | Updated Table 11. Saturation voltages.                                                                                                                     |
| 20-Jul-2018 | 2       | Registers CURR_SRC_CTRL_[1:4], CURR_SRC_CTRL_[5:8], CURR_SRC_CTRL_[9:12] and CURR_SRC_CTRL_[13:15] Range [3:1] added condition (CS=1) to binary value 011. |
|             |         | Updated:                                                                                                                                                   |
|             |         | Table 14. Pull up current value;                                                                                                                           |
| 03-Dec-2018 | 3       | For "ADC1range_1_25" and "ADC1range_40" parameters, corrected pin name in <i>Table 22. ADC1 parameters</i> ;                                               |
|             |         | For "RMEASacc_L (1.5% max.)", "RMEASacc_L (10% max.)" "RMEASsettl time (50 µs max.)" updated condition in <i>Table 23. ADC2 parameters</i> .               |
| 05-Feb-2019 | 4       | Added Section 5.5 Temperature ranges and thermal data.                                                                                                     |
| 21-Oct-2019 | 5       | Updated Table 41. Signal routed on AOX.                                                                                                                    |
| 21-001-2019 | 5       | Minor text changes.                                                                                                                                        |
|             |         | Updated:                                                                                                                                                   |
| 08-Mar-2021 | 6       | Section 16.3 HW_REV (address register);                                                                                                                    |
|             |         | Section 16.27 DIG_IN_STAT (bitfield name).                                                                                                                 |
| 10-May-2022 | 7       | Updated Section 17.1 TQFP48 (7x7x1 mm exp. pad down 5.0x5.0) package information.                                                                          |
|             |         | Updated:                                                                                                                                                   |
|             |         | Figure 32. VRS interface block diagram;                                                                                                                    |
| 22-Jun-2022 | 8       | Figure 33. VRS block diagram - Normal operating mode;                                                                                                      |
|             |         | Figure 35. VRS_A fully adaptive hysteresis;                                                                                                                |
|             |         | • Figure 38. VRS block diagram - Diagnostic operating mode - Current path.                                                                                 |
| 04-Aug-2022 | 9       | Updated Table 83. TQFP48 (7x7x1 mm exp. pad down 5.0x5.0) package mechanical data.                                                                         |
| 08-Sep-2022 | 10      | Document classification changed from Restricted to public.                                                                                                 |

# Contents

| 1 | Bloc | Block diagram                                 |    |  |  |  |  |  |  |
|---|------|-----------------------------------------------|----|--|--|--|--|--|--|
| 2 | Pin  | Pin description                               |    |  |  |  |  |  |  |
| 3 | Арр  | Application circuit                           |    |  |  |  |  |  |  |
| 4 | Inpu | It structure                                  |    |  |  |  |  |  |  |
| 5 | Dev  | ce operation                                  | 9  |  |  |  |  |  |  |
|   | 5.1  | Absolute maximum rating                       | 9  |  |  |  |  |  |  |
|   | 5.2  | Latch-up trials                               | 9  |  |  |  |  |  |  |
|   | 5.3  | ESD trials                                    | 0  |  |  |  |  |  |  |
|   | 5.4  | Operating voltage ranges1                     | 0  |  |  |  |  |  |  |
|   | 5.5  | Temperature ranges and thermal data 1         | 1  |  |  |  |  |  |  |
|   | 5.6  | Operating modes1                              | 2  |  |  |  |  |  |  |
|   |      | 5.6.1 Software reset                          | 6  |  |  |  |  |  |  |
|   | 5.7  | Chip status                                   | 6  |  |  |  |  |  |  |
|   | 5.8  | Polling operation: WAKE and SLEEP modes1      | 7  |  |  |  |  |  |  |
|   | 5.9  | SLEEP mode                                    | 9  |  |  |  |  |  |  |
| 6 | Curi | ent Sources                                   | 1  |  |  |  |  |  |  |
|   | 6.1  | Pull-down current programming2                | 2  |  |  |  |  |  |  |
|   | 6.2  | Pull-up current programming                   | 3  |  |  |  |  |  |  |
|   | 6.3  | Control of current source                     | 6  |  |  |  |  |  |  |
|   | 6.4  | Binary Lambda mode                            | 8  |  |  |  |  |  |  |
|   |      | 6.4.1 Active discharge                        | 29 |  |  |  |  |  |  |
| 7 | Mult | iplexing switches                             | 2  |  |  |  |  |  |  |
|   | 7.1  | Channels routing to SENTx_GTMx output buffers | 2  |  |  |  |  |  |  |
| 8 | ADC  | converter                                     | 3  |  |  |  |  |  |  |
|   | 8.1  | ADC1: voltage measurement                     | 3  |  |  |  |  |  |  |
|   | 8.2  | ADC2: resistance measurement                  | 6  |  |  |  |  |  |  |
| 9 | Меа  | surement approaches                           | 8  |  |  |  |  |  |  |
|   | 9.1  | Single conversion (SC)                        | 8  |  |  |  |  |  |  |
|   | 9.2  | Sequencer                                     | 8  |  |  |  |  |  |  |



|    |       | 9.2.1      | Sequencer channels addressing      |
|----|-------|------------|------------------------------------|
|    |       | 9.2.2      | Sequencer execution control        |
|    |       | 9.2.3      | Priority mechanism                 |
|    | 9.3   | Interrup   | t generation                       |
| 10 | SEN   | Γ Interfa  |                                    |
| 11 | Volta | ge divid   | ders and internal signals          |
| 12 | Volta | ge com     | parators                           |
|    | 12.1  | Absolut    | e comparators                      |
|    | 12.2  | Ratiom     | etric comparator                   |
| 13 | SPI i | nterface   | 9                                  |
|    | 13.1  | SPI inte   | erface characteristics             |
|    | 13.2  | Addres     | s multiplexing                     |
|    | 13.3  | SPI mo     | de                                 |
|    | 13.4  | Frame      | definition                         |
|    | 13.5  | Burst m    | ode                                |
|    | 13.6  | SPI par    | ameters                            |
|    | 13.7  | SPI chi    | p ID                               |
| 14 | Outp  | ut         |                                    |
|    | 14.1  | Analog     | output AOX                         |
|    | 14.2  | Digital of | putputs SENTx_GTMx                 |
|    | 14.3  | INT out    | put60                              |
|    | 14.4  | WAKE       | output                             |
| 15 | Indu  | ctive se   | nsor interface                     |
|    | 15.1  | VRS int    | erface                             |
|    | 15.2  | VRS - N    | Normal mode                        |
|    |       | 15.2.1     | VRS normal mode configurations     |
|    |       | 15.2.2     | VRS_A – Manual Hysteresis          |
|    |       | 15.2.3     | VRS_A – Fully adaptive hysteresis  |
|    |       | 15.2.4     | VRS_A – Adaptive Filter Time       |
|    |       | 15.2.5     | VRS_B – Manual Hysteresis          |
|    |       | 15.2.6     | VRS_B –Limited Adaptive Hysteresis |



|    |       | 15.2.7 VRS_B – Fixed Filter Time  |
|----|-------|-----------------------------------|
|    | 15.3  | VRS Diagnostic Mode               |
|    | 15.4  | Application circuit               |
| 16 | SPI r | egister map73                     |
|    | 16.1  | GEN_STATUS                        |
|    | 16.2  | DEV_V                             |
|    | 16.3  | HW_REV                            |
|    | 16.4  | DEV_ID                            |
|    | 16.5  | CURR_SRC_CTRL_[1:4]               |
|    | 16.6  | CURR_SRC_CTRL_[5:8]               |
|    | 16.7  | CURR_SRC_CTRL_[9:12]              |
|    | 16.8  | CURR_SRC_CTRL_[13:15]             |
|    | 16.9  | SWITCH_ROUTE / GTM_AOX_RSENT_CONF |
|    | 16.10 | DWT_VOLT_SRC_LSF_CTRL             |
|    | 16.11 | DIG_IN_STAT_LTC90                 |
|    | 16.12 | GTM_TO_SENT_ROUTE_1_291           |
|    | 16.13 | GTM_TO_SENT_ROUTE_3_492           |
|    | 16.14 | ACTIVE_DISCHARGE_LSF_CTRL         |
|    | 16.15 | WAK_MSK                           |
|    | 16.16 | SLEEP_CONFIG95                    |
|    | 16.17 | WAK_CONFIG                        |
|    | 16.18 | SOFT_RST_CMD                      |
|    | 16.19 | VRS                               |
|    | 16.20 | SQNCR_INT_MSK_FLG100              |
|    | 16.21 | SC_CONF                           |
|    | 16.22 | ADC_TIMING                        |
|    | 16.23 | SC_RESULT                         |
|    | 16.24 | SQNCR_CMD_[1:15]                  |
|    | 16.25 | SQNCR_CTRL                        |
|    | 16.26 | SQNCR_RSLT_COPY_CMD108            |
|    | 16.27 | DIG_IN_STAT                       |

# 57

## L9966 Contents

|                  | 16.28 | SQNCR_RESULT_[1:15]                                         |  |  |
|------------------|-------|-------------------------------------------------------------|--|--|
| 17               | Pack  | age information                                             |  |  |
|                  | 17.1  | TQFP48 (7x7x1 mm exp. pad down 5.0x5.0) package information |  |  |
| Revision history |       |                                                             |  |  |

# List of tables

| Table 1.  | Pin description                                             |
|-----------|-------------------------------------------------------------|
| Table 2.  | Configuration of unused functions                           |
| Table 3.  | Absolute maximum rating                                     |
| Table 4.  | ESD                                                         |
| Table 5.  | Supply operating ranges                                     |
| Table 6.  | Temperature ranges and thermal data                         |
| Table 7.  | Transition between operation modes                          |
| Table 8.  | Current consumption                                         |
| Table 9.  | Chip status electrical parameters                           |
| Table 10. | Pull Down Current                                           |
| Table 11. | Saturation voltages                                         |
| Table 12. | Pre-regulated voltages value                                |
| Table 13. | Regulated voltages value                                    |
| Table 14. | Pull up current value                                       |
| Table 15. | Pull up saturation voltage                                  |
| Table 16. | IOx stage configuration.                                    |
| Table 17. | Lambda IO current values                                    |
| Table 18. | Lambda IO stage configuration in LSF mode                   |
| Table 19. | Lambda IO stage configuration in LSF mode                   |
| Table 20. | Lambda IO LSF mode active discharge                         |
| Table 21. | ADC analog constant time.                                   |
| Table 22. | ADC1 parameters                                             |
| Table 23. | ADC2 parameters                                             |
| Table 23. | Channel addressing                                          |
| Table 25. | Copy CMD effect                                             |
| Table 25. | SYNC pin parameters.                                        |
| Table 20. | Example of sequencer priority case                          |
| Table 28. | SENT interface electrical parameters                        |
| Table 20. | Voltage dividers and internal signals electrical parameters |
| Table 29. | Absolute comparators threshold values.                      |
| Table 30. | Ratiometric comparator parameters                           |
|           | CTRL_CFG hardware address                                   |
| Table 32. | CTRL CFG electrical parameters                              |
| Table 33. |                                                             |
| Table 34. | Complete 32 bits frame                                      |
| Table 35. | 16 bits instruction word                                    |
| Table 36. | 16 bits data word                                           |
| Table 37. | MOSI bit                                                    |
| Table 38. | MISO bit                                                    |
| Table 39. | SPI electrical parameters                                   |
| Table 40. | AOX electrical parameters                                   |
| Table 41. | Signal routed on AOX.                                       |
| Table 42. | SENTx_GTMx electrical parameters                            |
| Table 43. | INT electrical parameters                                   |
| Table 44. | WAKE electrical parameters                                  |
| Table 45. | VRS electrical parameters.                                  |
| Table 46. | VRS_A hysteresis and filter time definition                 |
| Table 47. | VRS_B hysteresis and filter time definition                 |
| Table 48. | VRS_A hysteresis value                                      |
| Table 49. | Peak voltage value ranges                                   |
| Table 50. | Peak voltage range correspondence with hysteresis selection |
| Table 51. | VRS sensor parameters                                       |
| Table 52. | GEN_STATUS register bit description                         |

| Table 53. | DEV_V register bit description                                      | 5 |
|-----------|---------------------------------------------------------------------|---|
| Table 54. | HW_REV register bit description                                     | 6 |
| Table 55. | DEV_ID register bit description                                     | 7 |
| Table 56. | CURR_SRC_CTRL_[1:4] register bit description (when R20K_SENT_x = 0) | 8 |
| Table 57. | CURR_SRC_CTRL_[1:4] register bit description (when R20K_SENT_x = 1) | 9 |
| Table 58. | CURR_SRC_CTRL_[5:8] register bit description                        |   |
| Table 59. | CURR_SRC_CTRL_[9:12] register bit description                       | 2 |
| Table 60. | CURR_SRC_CTRL_[13:15] register bit description                      | 4 |
| Table 61. | SWITCH_ROUTE / GTM_AOX_RSENT_CONF register bit description          | 6 |
| Table 62. | DWT_VOLT_SRC_LSF_CTRL register bit description                      | 8 |
| Table 63. | DIG_IN_STAT_LTC register bit description                            | 0 |
| Table 64. | GTM_TO_SENT_ROUTE_1_2 register bit description                      | 1 |
| Table 65. | GTM_TO_SENT_ROUTE_3_4 register bit description                      | 2 |
| Table 66. | ACTIVE_DISCHARGE_LSF_CTRL register bit description                  | 3 |
| Table 67. | WAK_MSK register bit description                                    | 4 |
| Table 68. | SLEEP_CONFIG register bit description                               | 5 |
| Table 69. | WAK_CONFIG register bit description                                 | 6 |
| Table 70. | SOFT_RST_CMD register bit description                               | 7 |
| Table 71. | VRS register bit description                                        | 8 |
| Table 72. | SQNCR_INT_MSK_FLG register bit description                          | 0 |
| Table 73. | SC_CONF register bit description 10                                 | 1 |
| Table 74. | ADC_TIMING register bit description 10                              | 3 |
| Table 75. | SC_RESULT register bit description ([14:0] ADC_RESULT)              |   |
| Table 76. | SC_RESULT register bit description ([14] NEW_RESULT_FLAG) 10        | 4 |
| Table 77. | SQNCR_CMD_[1:15] register bit description                           | 5 |
| Table 78. | SQNCR_CTRL register bit description 10                              | 6 |
| Table 79. | SQNCR_RSLT_COPY_CMD register bit description                        | 8 |
| Table 80. | DIG_IN_STAT register bit description                                | 9 |
| Table 81. | SQNCR_RESULT_[1:15] register bit description ([14:0] ADC_RESULT     | 0 |
| Table 82. | SQNCR_RESULT_[1:15] register bit description ([14] NEW_RESULT_FLAG  | 0 |
| Table 83. | TQFP48 (7x7x1 mm exp. pad down 5.0x5.0) package mechanical data     | 2 |
| Table 84. | Symbols, Recommended Values and Tolerances                          | 3 |
| Table 85. | Document revision history                                           | 4 |

# List of figures

| Figure 1.  | Block diagram                                                                          | . 2 |
|------------|----------------------------------------------------------------------------------------|-----|
| Figure 2.  | Pin connection diagram                                                                 | . 3 |
| Figure 3.  | Application circuit                                                                    | . 6 |
| Figure 4.  | 2s2p PCB with thermal vias                                                             | 11  |
| Figure 5.  | Operating mode state diagram                                                           | 12  |
| Figure 6.  | Example of power up sequence                                                           | 14  |
| Figure 7.  | Example of power down sequence                                                         | 15  |
| Figure 8.  | WAKE SOURCE returns at its PRE_SLEEP value.                                            | 18  |
| Figure 9.  | WAKE SOURCE determines a WAKE EVENT                                                    | 18  |
| Figure 10. | Combination of two consecutive WAKE SOURCES determines a WAKE EVENT                    | 19  |
| Figure 11. | SLEEP-POLLING operation example                                                        | 19  |
| Figure 12. | Dewetting activation                                                                   | 21  |
| Figure 13. | IOx configuration diagram                                                              | 26  |
| Figure 14. | IOx configuration: IO1 driven through IO3 (stuck @ GND), Pull Up to VPRE, 5 mA, MODE=1 | 28  |
| Figure 15. | Lambda IO stage configuration in LSF mode                                              | 29  |
| Figure 16. | Active discharge function                                                              | 30  |
| Figure 17. | Simplified circuit for resistance measurement                                          | 36  |
| Figure 18. | ADC conversion chain                                                                   | 39  |
| Figure 19. | SEQUENCER flow example                                                                 | 41  |
| Figure 20. | SYNC controlled sequencer example                                                      | 43  |
| Figure 21. | Example of sequencer priority case                                                     | 44  |
| Figure 22. | Example of sequencer priority case                                                     | 44  |
| Figure 23. | Example of sequencer priority case                                                     | 45  |
| Figure 24. | Interrupt condition open/closed loop INT generation                                    | 45  |
| Figure 25. | SENT input structure                                                                   | 47  |
| Figure 26. | Write access (32 bits frame)                                                           | 52  |
| Figure 27. | Read access (32 bits frame)                                                            | 52  |
| Figure 28. | Write burst mode frames                                                                | 55  |
| Figure 29. | Read burst mode frames                                                                 | 55  |
| Figure 30. | Burst mode error handling                                                              | 56  |
| Figure 31. | SPI timing                                                                             | 57  |
| Figure 32. | VRS interface block diagram                                                            | 62  |
| Figure 33. | VRS block diagram - Normal operating mode                                              | 64  |
| Figure 34. | Hysteresis application                                                                 |     |
| Figure 35. | VRS_A fully adaptive hysteresis                                                        |     |
| Figure 36. | VRS_FE_FILT_EN = 1                                                                     | 68  |
| Figure 37. | VRS_FE_FILT_EN = 0                                                                     |     |
| Figure 38. | VRS block diagram - Diagnostic operating mode - Current path                           |     |
| Figure 39. | Sensor sketch                                                                          |     |
| Figure 40. | Variable reluctance sensor (VRS)                                                       |     |
| Figure 41. | Hall effect sensor configuration 1                                                     |     |
| Figure 42. | Hall effect sensor configuration 2                                                     |     |
| Figure 43. | TQFP48 (7x7x1 mm exp. pad down 5.0x5.0) package outline.                               | 111 |

#### IMPORTANT NOTICE - READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics - All rights reserved