## High efficiency monolithic synchronous step down regulator #### **Features** - 2 V to 5.5 V battery input range - High efficiency: up to 95% - Internal synchronous switch - No external Schottky required - Extremely low quiescent current - 1 mA max shutdown supply current - 800 mA max output current - Adjustable output voltage from 0.6 V - Low drop-out operation: up to 100% duty cycle - Selectable low noise/low consumption mode at light load - Power Good signal - ± 1% output voltage accuracy - Current-mode control - 600 kHz switching frequency - Externally synchronizable from 500 kHz to 1.4 MHz - OVP - Short circuit protection ## **Applications** - Battery-powered equipment - Portable instruments - Cellular phones - PDAs and hand held terminals - DSC - GPS ## **Description** The device is DC-DC monolithic regulator specifically designed to provide extremely high efficiency. L6926 supply voltage can be as low as 2 V allowing its use in single Li-ion cell supplied applications. Output voltage can be selected by an external divider down to 0.6 V. Duty cycle can saturate to 100% allowing low drop-out operation. The device is based on a 600 kHz fixedfrequency, current mode-architecture. Low consumption mode operation can be selected at light load conditions, allowing switching losses to be reduced. L6926 is externally synchronizable with a clock which makes it useful in noisesensitive applications. Other features like powergood, overvoltage protection, short-circuit protection and thermal shutdown (150 °C) are also present. Contents L6926 # **Contents** | 1 | Pin | settings | | | | | |---|-----------------|----------------------------------|---|--|--|--| | 2 | Maximum ratings | | | | | | | 3 | Elec | rical characteristics | 5 | | | | | 4 | Ope | ation description | 7 | | | | | | 4.1 | Modes of operation | 7 | | | | | | | 4.1.1 Low consumption mode | 8 | | | | | | | 4.1.2 Low noise mode | 8 | | | | | | | 4.1.3 Synchronization | 8 | | | | | | 4.2 | Short circuit protection | 8 | | | | | | 4.3 | Slope compensation | | | | | | | 4.4 | Loop stability | S | | | | | 5 | Add | tional features and protections1 | 0 | | | | | | 5.1 | DROPOUT operation 1 | O | | | | | | 5.2 | PGOOD (Power Good output) 1 | O | | | | | | 5.3 | Adjustable output voltage | C | | | | | | 5.4 | OVP (overvoltage protection) | C | | | | | | 5.5 | Thermal shutdown | C | | | | | 6 | Pack | kage mechanical data1 | | | | | | 7 | Orde | Order codes | | | | | | Q | Revi | Povision history | | | | | L6926 Pin settings # 1 Pin settings Figure 2. Pin connection (top view) Table 1. Pin description | Pin n° | Name | Description | |--------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RUN | Shutdown input. When connected to a low level (lower than 0.4 V) the device stops working. When high (higher than 1.3 V) the device is enabled. | | 2 | COMP | Error amplifier output. A compensation network has to be connected to this pin. Usually a 220 pF capacitor is enough to guarantee the loop stability. | | 3 | VFB | Error amplifier inverting input. The output voltage can be adjusted from 0.6 V up to the input voltage by connecting this pin to an external resistor divider. | | 4 | GND | Ground. | | 5 | LX | Switch output node. This pin is internally connected to the drain of the internal switches. | | 6 | V <sub>CC</sub> | Input voltage. The start up input voltage is 2.2 V (typ) while the operating input voltage range is from 2 V to 5.5 V. An internal UVLO circuit realizes a 100 mV (typ.) hysteresis. | | 7 | SYNC | Operating mode selector input. When high (higher than 1.3 V) the Low Consumption Mode is selected. When low (lower than 0.5 V) the low noise mode is selected. If connected with an appropriate external synchronization signal (from 500 kHz up to 1.4 MHz) the internal synchronization circuit is activated and the device works at the same switching frequency. | | 8 | PGOOD | Power good comparator output. It is an open drain output. A pull-up resistor should be connected between PGOOD and $V_{OUT}$ (or $V_{CC}$ depending on the requirements). The pin is forced low when the output voltage is lower than 90% of the regulated output voltage and goes high when the output voltage is greater than 90% of the regulated output voltage. If not used the pin can be left floating. | Maximum ratings L6926 # 2 Maximum ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------------------------------|-------------------------|------| | V <sub>6</sub> | Input voltage | -0.3 to 6 | V | | V <sub>5</sub> | Output switching voltage | -1 to V <sub>CC</sub> | V | | V <sub>1</sub> | Shutdown | -0.3 to V <sub>CC</sub> | V | | V <sub>3</sub> | Feedback voltage | -0.3 to V <sub>CC</sub> | ٧ | | V <sub>2</sub> | Error amplifier output voltage | -0.3 to V <sub>CC</sub> | ٧ | | V <sub>8</sub> | PGOOD | -0.3 to V <sub>CC</sub> | ٧ | | V <sub>7</sub> | Synchronization mode selector | -0.3 to V <sub>CC</sub> | ٧ | | P <sub>TOT</sub> | Power dissipation at T <sub>A</sub> = 70 °C | 0.45 | W | | T <sub>J</sub> | Junction operating temperature range | -40 to 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to 150 | °C | | LX pin | Maximum withstanding voltage range test condition: | ±1000 | V | | Other pins | CDF-AEC-Q100-002- "Human body model" acceptance criteria: "normal performance' | ±2000 | V | Table 3. Thermal data | Symbol | Parameter | Value | Unit | |--------------------|---------------------------------------------------------|-------|------| | R <sub>th IA</sub> | Maximum thermal resistance junction-ambient for MSOP8 | 180 | °C/W | | | Maximum thermal resistance junction-ambient for VFQFPN8 | 56 | °C/W | # 3 Electrical characteristics $T_J$ = 25 °C, $V_{IN}$ = 3.6 V unless otherwise specified. Table 4. Electrical characteristics (1) | Symbol | Parameter Test condition | | Min. | Тур. | Max. | Unit | | |---------------------|------------------------------------------|---------------------------------------------------------------------------|------|----------|-------|----------|-------| | V <sub>cc</sub> | Operating input voltage | After turn on | (1) | 2 | | 5.5 | V | | V <sub>cc ON</sub> | Turn on threshold | | | | 2.2 | | V | | V <sub>cc OFF</sub> | Turn off threshold | | | | | 2 | V | | V <sub>cc hys</sub> | Hysteresis | | | | 100 | | mV | | В | High side Ron | V <sub>cc</sub> = 3.6 V, I <sub>lx</sub> =100 mA | | | 240 | 300 | | | R <sub>p</sub> | rigit side hori | $V_{CC} = 3.6 \text{ V}, I_{ X} = 100 \text{ IIIA}$ | (1) | | | 400 | mΩ | | Б | Law side Dan | V 26 V I 100 mA | | | 215 | 300 | m() | | R <sub>n</sub> | Low side Ron | $V_{cc} = 3.6 \text{ V}, I_{lx} = 100 \text{ mA}$ | (1) | | | 400 | mΩ | | | Dook or word limit | V 0.0V | | 1 | 1.2 | 1.5 | Δ. | | | Peak current limit | $V_{cc} = 3.6 \text{ V}$ | (1) | 0.85 | | 1.65 | Α | | l <sub>lim</sub> | Vallay augrant limit | V 26V | | 1 | 1.4 | 1.7 | А | | | Valley current limit | $V_{cc} = 3.6 \text{ V}$ | (1) | 0.9 | | 1.85 | | | V <sub>OUT</sub> | Output voltage range | | | $V_{fb}$ | | $V_{CC}$ | V | | 4 | Oscillator frequency | | | 450 | 600 | 700 | - kHz | | f <sub>osc</sub> | | | (1) | 400 | 600 | 800 | | | f <sub>sync</sub> | Sync mode clock (2) | | | 500 | | 1400 | kHz | | DC charac | teristics | | • | | | | | | | Quiescent current (low noise mode) | V <sub>sync</sub> = 0 V, no load,<br>V <sub>FB</sub> > 0.6 V | | | 200 | 300 | μΑ | | Ιq | | V <sub>sync</sub> = 0 V, no load,<br>V <sub>FB</sub> > 0.6 V | (1) | | | 300 | | | | Quiescent current (low consumption mode) | V <sub>sync</sub> = V <sub>cc</sub> , no load,<br>V <sub>FB</sub> > 0.6 V | (1) | | 25 | 50 | μΑ | | I <sub>sh</sub> | Shutdown current | RUN to GND, V <sub>cc</sub> = 5.5 V | | | 0.2 | | μΑ | | | LV looks an ourrest (2) | RUN to GND, V <sub>LX</sub> = 5.5 V,<br>V <sub>cc</sub> = 5.5 V | | | 1 | | μΑ | | I <sub>lx</sub> | LX leakage current <sup>(2)</sup> | RUN to GND, V <sub>LX</sub> = 0V,<br>V <sub>cc</sub> = 5.5 V | | | 1 | | μΑ | | Error ampl | Error amplifier characteristics | | | | | | | | V | Valta na fa adla a al- | | | 0.593 | 0.600 | 0.607 | V | | $V_{fb}$ | Voltage feedback | | (1) | 0.590 | 0.600 | 0.610 | V | | I <sub>fb</sub> | Feedback input current (2) | V <sub>FB</sub> = 0.6 V | | | 25 | | nA | Electrical characteristics L6926 Table 4. Electrical characteristics (1) (continued) | Symbol | Parameter Test condition N | | Min. | Тур. | Max. | Unit | |-------------------------|-------------------------------------------|----------------------------|------|------|------|-------------------| | Run | | | • | | | | | V <sub>run_H</sub> | RUN threshold high | | | | 1.3 | V | | V <sub>run_L</sub> | RUN threshold low | | 0.4 | | | V | | I <sub>run</sub> | RUN input current (2) | | | 25 | | nA | | SYNC/MOD | E function | | | | | | | V <sub>sync_H</sub> | Sync mode threshold high | | | | 1.3 | ٧ | | V <sub>sync_L</sub> | Sync mode threshold low | | 0.5 | | | ٧ | | PGOOD se | ction | | | | | | | V <sub>PGOOD</sub> | Power good threshold | $V_{OUT} = V_{fb}$ | | 90 | | %V <sub>OUT</sub> | | $\Delta V_{PGOOD}$ | Power good hysteresis | $V_{OUT} = V_{fb}$ | | 4 | | %V <sub>OUT</sub> | | V <sub>Pgood(low)</sub> | Power good low voltage | Run to GND | | | 0.4 | ٧ | | I <sub>LK-PGOOD</sub> | Power good leakage current <sup>(2)</sup> | V <sub>PGOOD</sub> = 3.6 V | | 50 | | nA | | Protections | 5 | | | | | | | HOVP | Hard overvoltage threshold | $V_{OUT} = V_{fb}$ | | 10 | | %V <sub>OUT</sub> | Specification referred to T<sub>J</sub> from -40 °C to +125 °C. Specification over the -40 to +125 °C T<sub>J</sub> temperature range are assured by design, characterization and statistical correlation <sup>2.</sup> Guaranteed by design ## 4 Operation description The main loop uses slope compensated PWM current mode architecture. Each cycle the high side MOSFET is turned on, triggered by the oscillator, so that the current flowing through it (the same as the inductor current) increases. When this current reaches the threshold (set by the output of the error amplifier E/A), the peak current limit comparator PEAK\_CL turns off the high side MOSFET and turns on the low side one until the next clock cycle begins or the current flowing through it goes down to zero (ZERO CROSSING comparator). The peak inductor current required to trigger PEAK\_CL depends on the slope compensation signal and on the output of the error amplifier. In particular, the error amplifier output depends on the $V_{FB}$ pin voltage. When the output current increases, the output capacitor is discharged and so the $V_{FB}$ pin decreases. This produces increase of the error amplifier output, so allowing a higher value for the peak inductor current. For the same reason, when due to a load transient the output current decreases, the error amplifier output goes low, so reducing the peak inductor current to meet the new load requirements. The slope compensation signal allows the loop stability also in high duty cycle conditions (see related section). Figure 3. Device block diagram ## 4.1 Modes of operation Depending on the SYNC pin value the device can operate in low consumption or low noise mode. If the SYNC pin is high (higher than 1.3 V) the low consumption mode is selected while the low noise mode is selected if the SYNC pin is low (lower than 0.5 V). ### 4.1.1 Low consumption mode In this mode of operation, at light load, the device operates discontinuously based on the COMP pin voltage, in order to keep the efficiency very high also in these conditions. While the device is not switching the load discharges the output capacitor and the output voltage goes down. When the feedback voltage goes lower than the internal reference, the COMP pin voltage increases and when an internal threshold is reached, the device starts to switch. In these conditions the peak current limit is set approximately in the range of 200 mA - 400 mA, depending on the slope compensation (see related section). Once the device starts to switch the output capacitor is recharged. The feedback pin increases and, when it reaches a value slightly higher than the reference voltage, the output of the error amplifier goes down until a clamp is activated. At this point, the device stops to switch. In this phase, most of the internal circuitries are off, so reducing the device consumption down to a typical value of $25~\mu A$ . #### 4.1.2 Low noise mode If for noise reasons, the very low frequencies of the low consumption mode are undesirable, the low noise mode can be selected. In low noise mode, the efficiency is a little bit lower compared with the low consumption mode in very light load conditions but for medium-high load currents the efficiency values are very similar. Basically, the device switches with its internal free running frequency of 600 kHz. Obviously, in very light load conditions, the device could skip some cycles in order to keep the output voltage in regulation. ### 4.1.3 Synchronization The device can also be synchronized with an external signal from 500 kHz up to 1.4 MHz. In this case the low noise mode is automatically selected. The device will eventually skip some cycles in very light load conditions. The internal synchronization circuit is inhibited in short-circuit and overvoltage conditions in order to keep the protections effective (see relative sections). ## 4.2 Short circuit protection During the device operation, the inductor current increases during the high side turn ON phase and decrease during the high side turn off phase based on the following equations: ### **Equation 1** $$\Delta I_{ON} = \frac{(V_{IN} - V_{OUT})}{L} \cdot T_{ON}$$ #### **Equation 2** $$\Delta I_{OFF} = \frac{(V_{OUT})}{L} \cdot T_{OFF}$$ In strong overcurrent or short-circuit conditions the $V_{OUT}$ can be very close to zero. In this case $\Delta I_{ON}$ increases and $\Delta I_{OFF}$ decreases. When the inductor peak current reaches the current limit, the high side MOSFET turns off and so the $T_{ON}$ is reduced down to the minimum value (250 ns typ.) in order to reduce as much as possible $\Delta I_{ON}$ . Anyway, if $V_{OUT}$ is low enough it can be that the inductor peak current further increases because during the $T_{OFF}$ the current decays very slowly. Due to this reason a second protection that fixes the maximum inductor valley current has been introduced. This protection doesn't allow the high side MOSFET to turn on if the current flowing through the inductor is higher that a specified threshold (valley current limit). Basically the $T_{\text{OFF}}$ is increased as much as required to bring the inductor current down to this threshold. So, the maximum peak current in worst case conditions will be: #### **Equation 3** $$I_{PEAK} = I_{VALLEY} + \frac{V_{IN}}{L} \cdot T_{ON\_MIN}$$ Where IPEAK is the valley current limit (1.4 A typ.) and $T_{ON\_MIN}$ is the minimum $T_{ON}$ of the high side MOSFET. ### 4.3 Slope compensation In current mode architectures, when the duty cycle of the application is higher than approximately 50%, a pulse-by-pulse instability (the so called sub harmonic oscillation) can occur. To allow loop stability also in these conditions a slope compensation is present. This is realized by reducing the current flowing through the inductor necessary to trigger the COMP comparator (with a fixed value for the COMP pin voltage). With a given duty cycle higher than 50%, the stability problem is particularly present with an higher input voltage (due to the increased current ripple across the inductor), so the slope compensation effect increases as the input voltage increases. From an application point of view, the final effect is that the peak current limit depends both on the duty cycle (if higher than approximately 40%) and on the input voltage. ## 4.4 Loop stability Since the device is realized with a current mode architecture, the loop stability is usually not a big issue. For most of the application a 220 pF connected between the COMP pin and ground is enough to guarantee the stability. In case very low ESR capacitors are used for the output filter, such as multilayer ceramic capacitors, the zero introduced by the capacitor itself can shift at very high frequency and the transient loop response could be affected. Adding a series resistor to the 220 pF capacitor can solve this problem. The right value for the resistor (in the range of 50 k) can be determined by checking the load transient response of the device. Basically, the output voltage has to be checked at the scope after the load steps required by the application. In case of stability problems, the output voltage could oscillates before to reach the regulated value after a load step. ## 5 Additional features and protections ### 5.1 DROPOUT operation The Li-Ion battery voltage ranges from approximately 3 V and 4.1 V - 4.2 V (depending on the anode material). In case the regulated output voltage is from 2.5 V and 3.3 V, it can be that, close to the end of the battery life, the battery voltage goes down to the regulated one. In this case the device stops to switch, working at 100% of duty cycle, so minimizing the dropout voltage and the device losses. ## 5.2 PGOOD (Power Good output) A power good output signal is available. The $V_{FB}$ pin is internally connected to a comparator with a threshold set at 90% of the of reference voltage (0.6 V). Since the output voltage is connected to the $V_{FB}$ pin by a resistor divider, when the output voltage goes lower than the regulated value, the $V_{FB}$ pin voltage goes lower than 90% of the internal reference value. The internal comparator is triggered and the PGOOD pin is pulled down. The pin is an open drain output and so, a pull up resistor should be connected to him. If the feature is not required, the pin can be left floating. ## 5.3 Adjustable output voltage The output voltage can be adjusted by an external resistor divider from a minimum value of 0.6V up to the input voltage. The output voltage value is given by: #### **Equation 4** $$V_{OUT} = 0.6 \cdot \left(1 + \frac{R_2}{R_1}\right)$$ ## 5.4 OVP (overvoltage protection) The device has an internal overvoltage protection circuit to protect the load. If the voltage at the feedback pin goes higher than an internal threshold set 10% (typ) higher than the reference voltage, the low side power MOSFET is turned on until the feedback voltage goes lower than the reference one. During the overvoltage circuit intervention, the zero crossing comparator is disabled so that the device is also able to sink current. #### 5.5 Thermal shutdown The device has also a thermal shutdown protection activated when the junction temperature reaches 150 $^{\circ}$ C. In this case both the high side MOSFET and the low side one are turned off. Once the junction temperature goes back lower than 95 $^{\circ}$ C, the device restarts the normal operation. # 6 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Table 5. MSOP8 mechanical data | Dim. | | | | |-------------------|------|------|------| | Dilli. | Min. | Тур. | Max. | | Α | | | 1.10 | | A1 | 0 | | 0.15 | | A2 | 0.75 | 0.85 | 0.95 | | b | 0.22 | | 0.40 | | С | 0.08 | | 0.23 | | D <sup>(1)</sup> | 2.80 | 3.00 | 3.20 | | E | 4.65 | 4.90 | 5.15 | | E1 <sup>(1)</sup> | 2.80 | 3.00 | 3.10 | | е | | 0.65 | | | L | 0.40 | 0.60 | 0.80 | | L1 | | 0.95 | | | L2 | | 0.25 | | | k | 0 | | 8 | | ccc | | | 0.10 | Dimension "D" and "E1" does not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. Figure 4. MSOP8 package dimensions | DIM. | mm | | | inch | | | |-------|------|------|------|--------|--------|--------| | DINI. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 0.80 | 0.90 | 1.00 | 0.0315 | 0.0354 | 0.0394 | | A1 | | 0.02 | 0.05 | | 0.0008 | 0.0020 | | A2 | | 0.70 | | | 0.0276 | | | А3 | | 0.20 | | | 0.0079 | | | b | 0.18 | 0.23 | 0.30 | 0.0071 | 0.0091 | 0.0118 | | D | | 3.00 | | | 0.1181 | | | D2 | 2.23 | 2.38 | 2.48 | 0.0878 | 0.0937 | 0.0976 | | Е | | 3.00 | | | 0.1181 | | | E2 | 1.49 | 1.64 | 1.74 | 0.0587 | 0.0646 | 0.0685 | | е | | 0.50 | | | 0.0197 | | | L | 0.30 | 0.40 | 0.50 | 0.0118 | 0.0157 | 0.0197 | | ddd | | | 0.08 | | | 0.0031 | # OUTLINE AND MECHANICAL DATA Order codes L6926 # 7 Order codes Table 6. Order codes | Order codes | Packages | Packaging | |-------------|----------|---------------| | L6926 | MSOP8 | Tube | | L6926013TR | MSOP8 | Tape and reel | | L6926Q1 | VFQFPN8 | Tube | | L6926Q1TR | VFQFPN8 | Tape and reel | L6926 Revision history # 8 Revision history Table 7. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------| | Jan-2004 | 2 | First Issue in EDOCS. | | Sep-2004 | 3 | Changed the style look and feel. Add. new package VFSON8. Add. V8 and V7 parameter in the Table 2 - Absolute Maximum Ratings. | | Nov-2004 | 4 | Update order codes | | Sep-2005 | 5 | Updated Table. 5 electrical characteristics. | | Nov-2005 | 6 | Added VFQFPN8 package and new part numbers. | | 27-Oct-2006 | 7 | Added R <sub>thJA</sub> for VFQFPN8 in <i>Table 3</i> . | | 16-Sep-2008 | 8 | VFSON8 package no longer available | | 11-Apr-2011 | 9 | Updated MSOP8 package mechanical data <i>Table 5 on page 11</i> and <i>Figure 4 on page 12</i> . | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2011 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 16/16 Doc ID 9302 Rev 9