### 30 A single-voltage synchronous Buck regulator #### **Features** - Single 4.3 V to 17 V application or Wide Input Voltage Range from 2.0 V to 17 V with an External VCC - Precision Reference Voltage (0.8 V +/- 0.5%) - Enhanced Fast COT Engine Stable with Ceramic Output Capacitors - Optional Forced Continuous Conduction Mode and Diode Emulation for Enhanced Light Load Efficiency - Programmable Switching Frequency from 600 kHz to 2 MHz - Monotonic Start-Up with Four Selectable Soft-Start Time & Enhanced Pre-Bias Start-Up - Thermally Compensated Internal Over Current Protection with Four Selectable Settings - Enable input with Voltage Monitoring Capability & Power Good Output - Thermal Shut Down - Operating Temp: -40 °C < T<sub>i</sub> < 125 °C - Small Size: 5 mm x 6 mm PQFN - Halogen-free and RoHS2 Compliant with Exemption 7a ### **Potential applications** - Server Applications - Storage Applications - Telecom & Datacom Applications - Distributed Point of Load Power Architectures #### **Product validation** Qualified for industrial applications according to the relevant tests of JEDEC47/20/22 ### **Description** The IR3889 is an easy-to-use, fully integrated dc - dc Buck regulator. The onboard PWM controller and OptiMOS™ FETs with integrated bootstrap diode make IR3889 a small footprint solution, providing high-efficient power delivery. Furthermore, it uses a fast Constant On-Time (COT) control scheme, which simplifies the design efforts and achieves fast control response. The IR3889 has an internal low dropout voltage regulator, allowing operations with a single supply. It can also operate with an external bias supply, with an extended operating input voltage (PVin) range from 2.0 V to 17 V. The IR3889 is a versatile regulator, offering programmable switching frequency from 600 kHz to 2 MHz, four selectable current limits, four selectable soft-start time, Forced Continuous Conduction Mode (FCCM) and Diode Emulation Mode (DEM) operation. It also features important protection functions, such as pre-bias start-up, thermally compensated current limit, over voltage and under voltage protection, and thermal shutdown to give required system level security in the event of fault conditions. ### 30 A single-voltage synchronous Buck regulator ### Table of contents ### **Table of contents** | 1 1 2 4 5 | |----------------------------| | 1<br>2<br>4<br>5 | | 2<br>4<br>5 | | 4<br>5 | | 4<br>5 | | 5 | | | | 6 | | 7 | | | | 9 | | 10 | | | | 11<br>11 | | 12 | | 15 | | 15 | | 16 | | 17 | | | | 18 | | | | 18 | | 18 | | 18<br>19<br>20 | | 18192021 | | 18202124 | | 18202424 | | 1820242425 | | 18202424242525 | | 18202124252526 | | 18202424252525 | | 18202124252526 | | 1820242425252627 | | 18202424252627272829 | | 18202124252627282929 | | 182024252526272729293031 | | 182024242526272728293031 | | | | 182024242526272829303131 | | 18202424252627282930313131 | | 182024242526272829303131 | | • · · · · | ### Table of contents | 13.5 | Output Capacitor Selection | 34 | |-------|---------------------------------------------|----| | 13.6 | Output Voltage Programming | 35 | | 13.7 | Feedforward Capacitor | 35 | | 13.8 | Bootstrap Capacitor | | | 13.9 | Vin, VCC/LDO and VDRV bypass Capacitor | | | 14 | Application Information | 36 | | 14.1 | Application Diagram | | | 14.2 | Typical Operating Waveforms | | | 15 | Layout Recommendations | 39 | | 15.1 | Solder Mask | 43 | | 15.2 | Stencil Design | 44 | | 16 | Package | 45 | | 16.1 | Marking Information | 45 | | 16.2 | Dimensions | | | 16.3 | Tape and Reel Information | 47 | | 17 | Environmental Qualifications | 48 | | 18 | Evaluation Boards and Support Documentation | 49 | | Revis | sion history | 50 | | | • | | V2.7 # 1 Ordering information #### 1. Ordering Information | Sales Product Name | Package Type | Standard Pack Form and Qty | | Orderable Part Number | |--------------------|-----------------|----------------------------|------|-----------------------| | IR3889MTRPBF | QFN 5 mm x 6 mm | Tape and Reel | 5000 | IR3889MTRPBFAUMA1 | Figure 1 Package Top View **Functional block diagram** # 2 Functional block diagram Figure 2 Block diagram Typical application diagram # 3 Typical application diagram Figure 3 IR3889 basic application circuit ### 30 A single-voltage synchronous Buck regulator # 4 Pin descriptions Note: I = Input, O = Output | Pin# | Pin Name | I/O | Туре | Pin Description | |--------------------------------------|----------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ILIM | I | Analog | Connecting a resistor to a quiet ground to set the Over<br>Current Protection (OCP) limit. Four user selectable OCP<br>limits are available. | | 2 | PGood | 0 | Analog | Power Good status output pin is open drain. Connect a pull up resistor from this pin to VCC or to an external bias voltage, e.g. 3.3 V. | | 3 | Vin | I | Power | Input voltage for an Internal LDO. A 4.7 $\mu$ F capacitor should be connected between this pin and PGND. If an external supply is connected to VCC/LDO pin, this pin should be shorted to VCC/LDO pin and a 10 $\mu$ F ceramic capacitor can be shared with Vin and VCC/LDO pin. | | 4 | VCC/LDO | I/O | Power | Output of the internal LDO or input for an external VCC voltage. A 2.2 $\mu$ F - 10 $\mu$ F ceramic capacitor is recommended to use between VCC, VDRV and the Power ground (PGND). | | 5 | VDRV | I | Power | Input bias for the internal driver. It should be shorted to VCC/LDO pin on the PCB. A 2.2 $\mu$ F - 10 $\mu$ F ceramic capacitor is recommended to use between VDRV, VCC/LDO and the Power ground (PGND). | | 6, 37 | GATEL | I | Analog | Gate of Low-side FET. This pin can be used to monitor the gate signal of LS FET. No external components should be connected to it. | | 7, 8, 9, 10,<br>19 | PGND | - | Ground | Power Ground. Must be connected to the system's power ground plane. PGND and AGND are internally connected via the lead frame. | | 11, 12, 13,<br>14, 15, 16,<br>17, 18 | SW | 0 | Power | Switch Node. Connect these pins to an output inductor. | | 20, 21, 22,<br>23, 24 | PVin | I | Power | Input supply for the power stage. | | 25 | PHASE | 0 | Analog | Source of High-side FET. Connect a bootstrap capacitor between this pin and BOOT pin. A high temperature (x7R) 0.1 µF or greater value ceramic capacitor is recommended. | | 26 | воот | I | Analog | Supply voltage for the high side driver. Connect this pin to the PHASE pin through a bootstrap capacitor. For PVin above 14 V, a resistor (e.g., $1 \Omega \sim 2 \Omega$ ) is recommended in series with the bootstrap capacitor to control the slew rate of the SW node rising edge. | | 27 | En | I | Analog | Enable pin to turn the IC on and off. | | 29 | SS/Latch | - | Analog | Multi-function pin. Connect a resistor to a quiet ground to select Soft-Start time from 4 options. This pin also selects latched-off Over Voltage Protection (OVP) or non-latched OVP. | # 30 A single-voltage synchronous Buck regulator ### Pin descriptions | Pin# | Pin Name | I/O | Туре | Pin Description | |-------------------|----------|-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | FB | I | Analog | Output voltage feedback pin. Connect this pin to the output of the regulator via a resistor divider to set the output voltage. | | 31 | VSENM | - | Analog | This pin provides the return connection for a pseudo remote voltage sensing. The feedback resistor divider should be connected to this pin. It is also used as ground for the internal reference voltage. | | 32 | AGND | - | Ground | Signal ground for the internal circuitry except the internal reference voltage. | | 36 | TON/MODE | I | Analog | Multi-function pin. Connect a resistor to a quiet ground to set<br>the switching frequency to 1 of 8 settings and sets the mode<br>of operation to FCCM or DEM. | | 28, 33, 34,<br>35 | NC | - | Not connected | Not connected internally. They can be left floating on PCB. | #### 30 A single-voltage synchronous Buck regulator **Absolute maximum ratings** # 5 Absolute maximum ratings **Absolute maximum ratings** | Description | Min | Max | Unit | Conditions | |-------------------------------------------------|--------------------------------------|----------------------------------|----------|------------| | PVin, Vin, En to PGND | -0.3 | 25 | V | Note 1 | | PVin to SW and PHASE | -0.3 V(dc) ,<br>below -5 V for 5 ns | 25 V(dc),<br>above 32 V for 2 ns | V | | | VCC, VDRV to PGND | -0.3 | 6 | V | Note 1 | | BOOT to PGND | -0.3 V(dc),<br>below -0.3 V for 5 ns | 29 | V | Note 1 | | SW and PHASE to PGND | -0.3 (dc),<br>below -5 V for 5 ns | 25 V(dc),<br>above 32 V for 2 ns | V | Note 1 | | BOOT to PHASE | -0.3 | 6 V(dc),<br>7 V for 5 ns | V | | | ILIM, FB, PGood, TON/MODE, GATEL and SS to AGND | -0.3 | 6 | <b>V</b> | Note 1 | | PGND to AGND | -0.3 | 0.3 | V | | | VSENM to AGND | -0.3 | 0.3 | V | | | Storage Temperature Range | -55 | 150 | °C | | | Junction Temperature Range | -40 | 150 | °C | | #### Note: 1. PGND, VSENM, and AGND pin are connected together #### Attention: Stresses beyond these listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied. ### 30 A single-voltage synchronous Buck regulator **Thermal Characteristics** ### **6** Thermal Characteristics ### 6.1 Thermal Characteristics | Description | Symbol | Values | Test Conditions | |-----------------------------------------|---------------------------|----------|-----------------| | Junction to Ambient Thermal Resistance | $\theta_{JA}$ | 19 °C/W | Note 2 | | Junction to PCB Thermal Resistance | $\theta_{ extsf{JC-PCB}}$ | 1.1 °C/W | Note 3 | | Junction to Case Top Thermal Resistance | $\theta_{JC}$ | 24 °C/W | | #### Note: - 2. Thermal resistance is measured with components mounted on a standard EVAL\_3889\_1Vout demo board in free air. - 3. Thermal resistance is based on the board temperature near the pin 22. **Electrical specifications** #### **Electrical specifications** 7 #### 7.1 **Recommended operating conditions** | Description | Min | Max | Unit | Note | |--------------------------------------|-----|------|------|----------------------------------------| | PVin Voltage Range with External VCC | 2 | 17 | V | Note 4, Note 5 | | PVin Voltage Range with Internal LDO | 4.5 | 17 | V | Note <b>5</b> , Note <b>6 &amp; 10</b> | | VCC and VDRV Supply Voltage Range | 4.3 | 5.5 | V | Note 4, Note 7 | | Output Voltage Range | 0.8 | 6 | V | Note 8, Note 9 | | Continuous Output Current Range | | 30 | А | Note 9 | | Switching Frequency | 600 | 2000 | kHz | Note 10 | | Operating Junction Temperature | -40 | 125 | °C | | #### Note: - 4. Vin is shorted to VCC and use an external bias voltage. - A common practice is to have 20% margin on the maximum SW node voltage in the design. For applications requiring PVin equal to or above 14 V, a small resistor in series with the Boot pin should be used to ensure the maximum SW node spike voltage does not exceed 20 V. Alternatively, a RC snubber can be used at the SW node to reduce the SW node spike. - Vin is connected to PVin and the internal LDO is used. For single-rail applications with the internal LDO and PVin 6. =Vin = 4.3 V-5.4 V, the internal LDO may enter dropout mode. OCP limits can be reduced due to the lower VCC voltage. Please refer to **Section 12.7** for more detailed design guidelines. - The IR3889 is designed to function with VCC down to 4.2 V, however, electrical specifications such as OCP limits 7. may be degraded. - The maximum output voltage is also limited by the minimum off-time. Please refer to **Section 12.13** for details. 8. Also note that OCP limit may be degraded when off-time is close to the minimum off-time. - Refer to **Section 9** for maximum output current rating at different ambient temperatures. 9. - 10. The maximum LDO output current must be limited within 50 mA for operations requiring full operating temperature range of -40 °C $\leq T_{J} \leq$ 125 °C. Figure 6 shows the maximum LDO output current capability over junction temperature. Thermal de-rating may be needed at an elevated ambient temperature to ensure the junction temperature within the recommended operating range. ### 30 A single-voltage synchronous Buck regulator **Electrical specifications** ### 7.2 Electrical characteristics Note: Unless otherwise specified, the specifications apply over 4.5 $V \le Vin = PVin \le 17 V$ , 0 °C < $T_J < 125$ °C. Typical values are specified at Ta = 25 °C. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | |-------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------|----------|------|-------|-------|--| | Power Stage | | | | | | | | | Top Switch | R <sub>ds(on)_Top</sub> | $V_{Boot} - V_{sw} = 5.0 \text{ V}, I_0 = 30 \text{ A}, T_j = 25 \text{ °C}$ | | 2.4 | | 0 | | | Bottom Switch | R <sub>ds(on)_Bot</sub> | VCC = 5.0 V, Io = 30 A, T <sub>j</sub> =25 °C | | 0.8 | | mΩ | | | Bootstrap Forward Voltage | | I(BOOT) = 25 mA | | 280 | 600 | mV | | | ou d | | En = 0 V | | | 300 | | | | SW float voltage | $V_{\sf SW}$ | En = high, No Switching | | | 300 | mV | | | | _ | SW node falling edge, Io = 30 A,<br>Internal LDO, T <sub>j</sub> = 25 °C, Note <b>11</b> | | 10 | | ns | | | Dead Band Time | $T_db$ | SW node rising edge, Io = 30 A, | | - | | | | | | | Internal LDO, T <sub>j</sub> = 25 °C, Note <b>11</b> | | 5 | | ns | | | Supply Current | | • | | | | | | | Vin Supply Current (standby) I <sub>in(Standby)</sub> | | En = Low, No Switching | | 4 | 10 | μΑ | | | Vin Supply Current (static) | $I_{in(Static)}$ | En=2 V, No Switching | | 2.3 | 4 | mA | | | Soft Start | | | <u> </u> | | l | | | | | SS rate | SS/Latch = $0 \text{ k}\Omega$ , $4.53 \text{ k}\Omega$ , $10.5 \text{ k}\Omega$ , $18.7 \text{ k}\Omega$ ; | 0.4 | 0.8 | 1.12 | | | | | | SS/Latch =1.5 kΩ, 5.76 kΩ,<br>12.1 kΩ, 21.5 kΩ; | 0.2 | 0.4 | 0.56 | | | | Soft Start Ramp Rate | | SS/Latch = 2.49 kΩ, 7.32 kΩ,<br>14 kΩ, 24.9 kΩ, Floating | 0.1 | 0.2 | 0.28 | mV/μs | | | | | SS/Latch = 3.48 kΩ, 8.87 kΩ,<br>16.2 kΩ, 28.7 kΩ; | 0.05 | 0.1 | 0.145 | | | | Feedback Voltage | | | ' | | | • | | | Feedback Voltage | $V_{FB}$ | | | 0.8 | | V | | | | | 0°C < T <sub>j</sub> < 85 °C | -0.5 | | +0.5 | | | | Accuracy | | -40 °C < T <sub>j</sub> < 125 °C, Note <b>12</b> | -1 | | 1 | % | | | V <sub>FB</sub> Input Current | $IV_FB$ | V <sub>FB</sub> =0.8 V, T <sub>i</sub> =25 °C | -150 | 0 | +150 | nA | | | On-Time Timer Control | | | I | | | | | | | | Vin=12 V, Vo=1 V, | | | | | | | | | TON= 0 kΩ or 10.5 kΩ, Note <b>13</b> | 151 | | | | | | | | Vin=12 V, Vo=1 V, | | | | 1 | | | o T: | <b>-</b> | TON= 1.5 kΩ or 12.1 kΩ, Note <b>13</b> | | | | ns | | | On Time | $T_{on}$ | Vin=12 V, Vo=1 V, | | | | | | | | | TON= 2.49 kΩ, or 14 kΩ, Note <b>13</b> | | 91.5 | | | | | | | Vin=12 V, Vo=1 V, | | 77 | | | | | inal Datasheet | | TON= 3.48 kΩ, or 16.2 kΩ, Note <b>13</b> | | - | | | | # 30 A single-voltage synchronous Buck regulator ### **Electrical specifications** | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------|------------------------------|----------------------------------------------|--------------|----------|--------|----------| | | | Vin=12 V, Vo=1 V, | 2 V, Vo=1 V, | | | | | | | TON= 4.53 kΩ, or 18.7 kΩ, Note <b>13</b> | | 66.5 | | | | | | Vin=12 V, Vo=1 V, | | 58.5 | | | | | | TON= 5.76 kΩ, or 21.5 kΩ, Note <b>13</b> | | 30.3 | | | | On Time | T <sub>on</sub> | Vin=12 V, Vo=1 V, | | | | ns | | | - 011 | TON= 7.32 kΩ, or 24.9 kΩ, Note <b>13</b> | | 52 | | | | | | Vin=12V , Vo=1 V, | | 47 | | | | | | TON= $8.87$ kΩ, or $28.7$ kΩ, Note <b>13</b> | | <u> </u> | | | | | | Vin=12V, Vo=1.0V, | | 114 | | | | | | TON = Floating, Note <b>13</b> | | | | | | Minimum On-Time | T <sub>on (Min)</sub> | Vin=12 V, Vo=0 V | | 23 | 32 | ns | | Minimum Off-Time | T <sub>off (Min)</sub> | T <sub>j</sub> =25 °C, V <sub>FB</sub> =0 V | | 270 | 360 | ns | | VCC LDO Output | | 1 | | | T . | | | Output Voltage | vcc | 5.5 V ≤ Vin ≤ 17 V, | 4.7 | 5.0 | 5.3 | V | | | | when Icc =50 mA, Cload = 2.2 μF | | | 0.0 | <u> </u> | | VCC Dropout | CC Dropout VCC_drop Vin = 4. | | | | 300 | mV | | Short Circuit Current I <sub>short</sub> | | 5.5 V ≤ Vin ≤ 17 V | | 90 | | mA | | Under Voltage Lockout | | | | | | | | VCC-Start Threshold | VCC_UVLO_Start | VCC Rising Trip Level | 3.8 | | 4.2 | V | | VCC-Stop Threshold | VCC_UVLO_Stop | VCC Falling Trip Level | | 3.8 | 4.0 | V | | Enable-Start-Threshold | En_UVLO_Start | ramping up | 1.14 | 1.2 | | | | Enable-Stop-Threshold | En_UVLO_Stop | ramping down | 0.9 | 1 | 1.06 V | | | Input Impedance | R <sub>EN</sub> | | 500 | 1000 | 1500 | kΩ | | Over Current Limit | | | | | | | | | | Tj = 25 °C, int LDO, RILIM=24.9 kΩ | 33.9 | 39 | 45.0 | | | Current Limit Threshold | | Tj = 25 °C, int LDO, RILIM=21.5 kΩ | 28.3 | 32.5 | 37.4 | | | (Valley current) | loc | Tj = 25 °C, int LDO, RILIM=16.2 kΩ | 22.6 | 26 | 29.9 | A | | | | Tj = 25 °C, int LDO, RILIM=12.1 kΩ | 15.0 | 19.5 | 23.0 | | | Over Voltage Protection | | | | | | II. | | | | FB Rising | 115 | 121 | 125 | | | OVP Trip Threshold | OVP_Vth | FB Falling, OVP hysteresis | 110 | 115 | 120 | % Vref | | OVP Protection Delay | OVP_Tdly | | | 7 | | μs | | Hiccup Blanking Time | Tblk_Hiccup | Unlatched OVP | | 20 | | ms | | Under Voltage Protection | | | | | I | I | | UVP Trip Threshold | UVP_Vth | FB Falling | 65 | 70 | 75 | % Vref | | UVP Protection Delay | UVP_Tdly | | | 5 | | μs | | Hiccup Blanking Time | Tblk_Hiccup | | | 20 | | ms | | Power Good | | ı | <u> </u> | <u> </u> | I | I | | PGood Turn on Threshold | VPG(upper) | FB Rising | 85 | 91 | 95 | % Vref | | - | 1 ' ' ' | | | | ı | 1 | ### 30 A single-voltage synchronous Buck regulator #### **Electrical specifications** | Parameter | Symbol | Conditions | | Тур | Max | Unit | |-------------------------------------|---------------------|---------------------------------------------------------------------|-----|-----|-----|--------| | PGood Turn off Threshold | VPG(lower) | FB Falling | 80 | 84 | 90 | % Vref | | PGood Sink Current | I <sub>PG</sub> | PG = 0.5 V, En = 2 V | 2.5 | 5 | | mA | | PGood Voltage Low | $V_{PG(low)}$ | Vin = VCC = 0 V, Rpull-up = $50 \text{ k}\Omega$ to $3.3 \text{ V}$ | | 0.3 | 0.5 | V | | PGood Turn on Delay | $V_{PG(on)\_Dly}$ | FB Rising, see VPG(upper) | | 2.5 | | ms | | PGood Comparator Delay | $V_{PG(comp)\_Dly}$ | VFB < VPG(lower) or<br>VFB > VPG(upper) | | 2 | 3.5 | μs | | PGood Open Drain Leakage<br>Current | | PG = 3.3 V | | | 1 | μА | | Thermal Shutdown | | | | | | | | Thermal Shutdown | | Note <b>11</b> | | 140 | | 0.0 | | Hysteresis | | Note <b>11</b> | | 20 | | °C | #### Note: - 11. Guaranteed by construction and not tested in production - 12. Cold temperature performance is guaranteed via correlation using statistical quality control. Not tested in production. - 13. The Ton is trimmed so that the target switching frequency is achieved at around 10A load current using EVAL\_3889\_1Vout demo board. Typical efficiency and power loss curves ### 8 Typical efficiency and power loss curves ### 8.1 PVin = Vin = 12 V, fsw = 600 kHz PVin = Vin = 12 V, VCC = Internal LDO, Io = 0 A-30 A, fsw= 600 kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3889, the inductor losses, the losses of the input and output capacitors, and PCB trace losses. The table below shows the inductors used for each of the output voltages in the efficiency measurement. Table 1 Inductors for PVin = Vin = 12 V, fsw = 600 kHz | | | , | | | |--------|-----------|--------------------------|----------|-------------------| | Vo (V) | Lout (nH) | P/N | DCR (mΩ) | Size (mm) | | 1.0 | 150 | HCB138380D-151 (Delta) | 0.15 | 12.4 x 8.3 x 8 | | 1.2 | 150 | HCB138380D-151 (Delta) | 0.15 | 12.4 x 8.3 x 8 | | 1.8 | 220 | FP1008R5-R220-R (Cooper) | 0.17 | 10.8 x 8 x 8 | | 3.3 | 350 | HCBD101195-351(Delta) | 0.35 | 10.1 x 11.4 x 9.5 | | 5 | 450 | HCBD101195-451(Delta) | 0.35 | 10.1 x 11.4 x 9.5 | #### 30 A single-voltage synchronous Buck regulator Typical efficiency and power loss curves # 8.2 PVin = Vin = 12 V, fsw = 800 kHz PVin = Vin = 12 V, VCC = Internal LDO, Io = 0 A-30 A, fsw = 800 kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3889, the inductor losses, the losses of the input and output capacitors, and PCB trace losses. The table below shows the inductors used for each of the output voltages in the efficiency measurement. Table 2 Inductors for PVin = Vin =12 V, fsw = 800 kHz | Vo (V) | Lout (nH) | P/N | DCR (m $\Omega$ ) | Size (mm) | |--------|-----------|------------------------|-------------------|-------------------| | 1.0 | 150 | HCB138380D-151 (Delta) | 0.15 | 12.4 x 8.3 x 8 | | 1.2 | 150 | HCB138380D-151 (Delta) | 0.15 | 12.4 x 8.3 x 8 | | 1.8 | 150 | HCB138380D-151 (Delta) | 0.15 | 12.4 x 8.3 x 8 | | 3.3 | 350 | HCBD101195-351(Delta) | 0.35 | 10.1 x 11.4 x 9.5 | #### 30 A single-voltage synchronous Buck regulator Typical efficiency and power loss curves ### 8.3 PVin = Vin = 12 V, fsw = 1000 kHz PVin = Vin = 12 V, VCC = Internal LDO, Io = 0 A-30 A, fsw = 1000 kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3889, the inductor losses, the losses of the input and output capacitors, and PCB trace losses. The table below shows the inductors used for each of the output voltages in the efficiency measurement. Table 3 Inductors for PVin = Vin = 12 V, fsw = 1000 kHz | Vo (V) | Lout (nH) | P/N | DCR (m $\Omega$ ) | Size (mm) | |--------|-----------|--------------------|-------------------|----------------| | 1.0 | 100 | AH3740A-100K (ITG) | 0.145 | 6.4 x 9.5 x 10 | | 1.2 | 100 | AH3740A-100K (ITG) | 0.145 | 6.4 x 9.5 x 10 | | 1.8 | 120 | AH3740A-120K (ITG) | 0.145 | 6.4 x 9.5 x 10 | #### 30 A single-voltage synchronous Buck regulator Typical efficiency and power loss curves ### 8.4 PVin = Vin = VCC = 5 V, fsw = 600 kHz PVin = Vin = VCC = 5.0 V, Io = 0 A - 30 A, fsw = 600 kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3889, the inductor losses, the losses of the input and output capacitors and APCB trace losses. The table below shows the inductors used for each of the output voltages in the efficiency measurement. Table 4 Inductors for PVin = Vin = VCC= 5 V, fsw = 600 kHz | Vo (V) | Lout (nH) | P/N | DCR (m $\Omega$ ) | Size (mm) | |--------|-----------|--------------------|-------------------|----------------| | 1.0 | 120 | AH3740A-120K (ITG) | 0.145 | 6.4 x 9.5 x 10 | | 1.2 | 120 | AH3740A-120K (ITG) | 0.145 | 6.4 x 9.5 x 10 | | 1.8 | 150 | AH3740A-150K (ITG) | 0.145 | 6.4 x 9.5 x 10 | | 3.3 | 150 | AH3740A-150K (ITG) | 0.145 | 6.4 x 9.5 x 10 | **Thermal De-rating curves** # 9 Thermal De-rating curves Measurement is done on Evaluation board of EVAL\_3889. PCB is a 6-layer board with 1.5 ounce Copper for top and bottom layer and 2 z Copper for the inner layers, FR4 material, size 3.0"x3.75". Figure 4 Thermal de-rating curves, PVin = 12 V, Vo = 1.0 V/3.3 V/5 V, Fsw = 800 kHz, VCC = Internal LDO # 10 R<sub>DS(ON)</sub> of MOSFET Over Temperature Figure 5 R<sub>DS(on)</sub> of MOSFETs over Junction Temperature Typical operating characteristics (-40 C $\leq$ Tj $\leq$ +125 C) # 11 Typical operating characteristics (-40 °C ≤ T<sub>j</sub> ≤ +125 °C) Figure 6 Typical operating characteristics (set 1 of 3) #### 30 A single-voltage synchronous Buck regulator Typical operating characteristics (-40 C≤Tj≤+125 C) Figure 7 Typical operating characteristics (set 2 of 3) #### 30 A single-voltage synchronous Buck regulator Typical operating characteristics (-40 C≤Tj≤+125 C) Figure 8 Typical operating characteristics (set 3 of 3) Theory of operation ## 12 Theory of operation #### 12.1 Fast Constant On-Time Control The IR3889 features a proprietary Fast Constant On-Time (COT) Control, which can provide fast load transient response, good output regulation and minimize the design effort. Fast COT control compares the output voltage, Vo, to a floor voltage combined with an internal ramp signal. When Vo drops below that signal, a PWM signal is initiated to turn on the high-side FET for a fixed on-time. The floor voltage is generated from an internal compensated error amplifier, which compares the Vo with a reference voltage. Compared to the traditional COT control, Fast COT control significantly improves the Vo regulation. #### 12.2 Enable En pin controls the on/off of the IR3889. An internal Under Voltage Lock-Out (UVLO) circuit monitors the En voltage. When the En voltage is above an internal threshold, the internal LDO starts to ramp up. When the VCC/LDO voltage rises above the VCC\_UVLO\_Start threshold, the soft-start sequence starts. The En pin can be configured in three ways, as shown in **Figure 9**. With configuration 2, the Enable signal is derived from the PVin voltage by a set of resistive divider, REN1 and REN2. By selecting different divider ratios, users can program a UVLO threshold voltage for the bus voltage. This is a very desirable feature because it prevents the IR3889 from operating until PVin is higher than a desired voltage level. For some space constrained designs, the En pin can be directly connected to PVin without using the external resistor dividers, as shown in Configuration 3. The En pin should not be left floating. A pull down resistor in the range of tens of kilohms is recommended. **Figure 10** illustrates the corresponding start-up sequences with three En configurations. **Figure 9 Enable Configurations** #### 30 A single-voltage synchronous Buck regulator #### Theory of operation Figure 10 Start-up sequence ### 12.3 FCCM and DEM Operation The IR3889 offers two operation modes: Forced Continuous Conduction (FCCM) and Diode Emulation Mode (DEM). With FCCM, the IR3889 always operates as a synchronous buck converter with a pseudo constant switching frequency and therefore achieves small output voltage ripples. In DEM, the synchronous FET is turned off when the inductor current is close to zero, which reduces the switching frequency and improves the efficiency at light load. At heavy load, both FCCM and DEM operate in the same way. The operation mode can be selected with TON/MODE pin, as shown in **Table 5**. It should be noted that the selection of the operation mode cannot be changed on the fly. To load a new TON/MODE configuration, En or VCC voltage needs to be cycled. ### 12.4 Pseudo Constant Switching Frequency The IR3889 offers eight programmable switching frequencies, f<sub>sw</sub>, from 600 kHz to 2 MHz, by connecting an external resistor from TON/MODE pin to a quiet ground (AGND or PGND). Based on the selected f<sub>sw</sub>, the IR3889 generates the corresponding on-time of the Control FET for a given PVin and Vo, as shown by the formula below. $$T_{on} = \frac{V_0}{PV_{in}} \times \frac{1}{f_{sw}}$$ Where fsw is the desired switching frequency. During the operation, the IR3889 monitors PVin and Vo, and can automatically adjust the on-time to maintain the pre-selected fsw. With the increase of the load, the switching frequency can increase to compensate for the power losses. Therefore, the IR3889 has a pseudo constant switching frequency. Table 5 lists the resistors for TON/MODE pin. In this table, E96 resistors with $\pm 1\%$ tolerance are used. If E12 resistor values are preferred, please refer to the Section **12.15**. To load a new TON/MODE configuration, En or VCC voltage needs to be cycled. #### 30 A single-voltage synchronous Buck regulator Theory of operation Table 5 Configuration Resistors for TON/MODE Pin | Table 5 Configuration Re | esistors for ION/MODE Pir | 1 | | |-----------------------------------------|---------------------------|------|--| | TON/MODE Resistor (kΩ)<br>±1% Tolerance | Freq (kHz) | Mode | | | 0 | 600 | | | | 1.5 | 800 | | | | 2.49 | 1000 | | | | 3.48 | 1200 | FCCM | | | 4.53 | 1400 | FCCM | | | 5.76 | 1600 | | | | 7.32 | 1800 | | | | 8.87 | 2000 | | | | 10.5 | 600 | | | | 12.1 | 800 | | | | 14 | 1000 | | | | 16.2 | 1200 | DEM | | | 18.7 | 1400 | DEM | | | 21.5 | 1600 | | | | 24.9 | 1800 | | | | 28.7 | 2000 | | | | Ton = Floating | 800 | FCCM | | #### 12.5 Soft-start The IR3889 has an internal digital soft-start to control the output voltage rise and to limit the current surge at the start-up. To ensure a correct start-up, the soft-start sequence initiates when the En and VCC voltages rise above their respective thresholds. The internal soft-start signal linearly rises from 0 V to 0.8 V in a defined time duration. The soft-start time does not change with the output voltage. During the soft-start, the IR3889 operates in DEM until 1ms after the output voltage ramps above the PGood turn-on threshold. The IR3889 has four soft-start time options selected by placing a resistor from SS/Latch pin to the ground. **Table 6** lists the resistor values and its corresponding soft-start time. In this table, E96 resistors with ±1% tolerance are used. If E12 resistor values are preferred, please refer to the Section **12.15**. For each soft-start time, there are two resistor options available. Please note that SS/Latch pin is a multi-function pin, which is also used to select different responses for Over Voltage Protection (OVP). Please note that to load a new SS/Latch selection, En or VCC voltage needs to be cycled. #### 30 A single-voltage synchronous Buck regulator Theory of operation Table 6 Configuration Resistor for SS/Latch Pin | SS/Latch Resistor (kΩ)<br>±1% Tolerance | Soft-start Time<br>(ms) | OVP | |-----------------------------------------|-------------------------|----------| | 0 | 1 | | | 4.53 | 1 | | | 1.5 | 2 | | | 5.76 | Z | Latch | | 2.49 | 4 | - Latch | | 7.32 | 4 | | | 3.48 | 8 | | | 8.87 | | | | 10.5 | 1 | | | 18.7 | 1 | | | 12.1 | 2 | | | 21.5 | 2 | Nolotob | | 14 | 4 | No Latch | | 24.9 | 4 | | | 16.2 | | | | 28.7 | 8 | | | SS/Latch = Floating | 4 | Latch | #### 12.6 Pre-bias Start-up The IR3889 is able to start up into a pre-charged output without causing oscillations and disturbances of the output voltage. When IR3889 starts up with a pre-biased output voltage, both control FET and Synch FET are kept off till the internal soft-start signal exceeds the FB voltage. ### 12.7 Internal Low - Dropout (LDO) Regulator The IR3889 has an integrated low-dropout LDO regulator, providing the bias voltage for the internal circuitry. To minimize the standby current, the internal LDO is disabled when the En voltage is pulled low. Vin pin is the input of the LDO. When using the internal LDO for a single rail operation, Vin pin should be connected to PVin pin. To save the power losses on the LDO, an external bias voltage can be used by connecting Vin pin to the VCC/LDO pin. VDRV provides the bias voltage for the internal driver circuitry and should be shorted to VCC/LDO on the PCB. Figure 11 illustrates the configuration of VCC/LDO, VDRV and Vin pin. Figure 11 Configuration of Using the internal LDO or an external VCC. #### 30 A single-voltage synchronous Buck regulator #### Theory of operation Section **7.1** specified the recommended operating voltage range of Vin and VCC under different configurations. Following design guidelines are recommended when configuring the VCC/LDO. - Place a bypass capacitor to minimize the disturbance on the VCC and VDRV pin. For a single rail operation using the internal LDO, a 4.7 $\mu$ F low ESR ceramic capacitor must be used between Vin pin and PGND and a 2.2 $\mu$ F~10 $\mu$ F low ESR ceramic capacitor is required to be placed close to the VCC/LDO and VDRV pin with reference to PGND. 10 $\mu$ F MLCC is recommended for VCC bypass capacitor when Vin is below 5.5 V. When using an external VCC bias voltage, a 10 $\mu$ F ceramic capacitor can be shared with Vin, VCC/LDO and VDRV pin. - When using the internal LDO with 5.5 V ≤ Vin ≤ 17 V, it is recommended to check the required VCC bias current for the operation above 1.6 MHz, to ensure that it does not exceed the LDO output current capability as shown in Figure 6. With the increase of fsw, the resulting I<sub>CC</sub> is also increased mainly due to the increase of the gate charge that is proportional to fsw. In Figure 6, the typical I<sub>CC</sub> at PVin = Vin = 12 V and fsw = 800 kHz has been provided, which can be used to estimate the I<sub>CC</sub> at other fsw. - For applications using the internal LDO with 4.3 V ≤ Vin ≤ 5.4 V, the LDO can be in the dropout mode. It is important to ensure that the LDO voltage does not fall below the VCC UVLO threshold voltage. At Vin = 4.3 V, I<sub>CC</sub> must not exceed 50 mA under all operating conditions such as during a step-up load transient, in which the control loop may require the increase of fsw. OCP limits can be reduced due to the lower VCC voltage. ### 12.8 Over Current Protection (OCP) The IR3889 offers cycle-by-cycle OCP response with four selectable current limits, which is set by the resistance at ILIM pin. The selected OCP limit bank is loaded to the IC during the power up and cannot be changed on the fly. To change the OCP limit, users must cycle En signal or VCC voltage. Cycle-by-cycle OCP response allows the IR3889 to fulfill a brief high current demand, such as a high inrush current during the start-up. The detailed operation is explained as follows. The OCP is activated when En voltage is above its threshold. The OCP circuitry monitors the current of the Synchronous MOSFET through its $R_{ds(on)}$ . When a new PWM pulse is requested by the control loop, if the current of Synchronous MOSFET exceeds the selected OCP limit, the IR3889 skips the PWM pulse and extends the ontime of Synchronous MOSFET till the current drops below the OCP limit. The OCP operation is also illustrated in Figure 12. As can be seen, during OCP events, the valley of the inductor current is regulated around the OCP limit. But during the first switching cycle when the OCP is tripped, the valley of the inductor current can drop slightly below the OCP limit. It should be noted that OCP events do not pull the PGood signal low unless the Vo drops below the PGood turn-off threshold. If the OCP event persists, the output voltage can eventually drop below the Under Voltage Protection (UVP) threshold and trigger UVP. Then the IR3889 enters a hiccup mode. The OCP limits are thermally compensated. Please refer to the typical performance of OCP limits in **Figure 7** and **Figure 8**. The OCP limits specified in the Section **7.2** refer to the valley of the inductor current when OCP is tripped. Therefore, the corresponding output DC current can be calculated as follows: $$I_{out\_OCP} = I_{LIM} + \frac{\Delta i_L}{2}$$ Where: $I_{out\_OCP}$ = Output DC current when OCP is tripped. $I_{LIM}$ = OCP limit specified in the Section 7.2, which is the valley of inductor current. $\Delta iL$ = Peak-peak inductor ripple current. To avoid the inductor saturation during OCP events, the following criterion is recommended for the inductor saturation current rating. $$I_{sat} \geq I_{LIM\ max} + \Delta i_{L}$$ Where: I<sub>sat</sub> is the inductor saturation current and I<sub>LIM max</sub> is the maximum spec of the OCP limit. #### 30 A single-voltage synchronous Buck regulator #### Theory of operation Figure 12 Cycle-by-cycle OCP response ### 12.9 Under Voltage Protection (UVP) Under Voltage Protection (UVP) provides additional protection during OCP fault or other faults. UVP is activated when the soft-start voltage rises above 130 mV. UVP circuitry monitors the FB voltage. When it is below the UVP threshold for 5 $\mu$ s (typical), an under voltage trip signal asserts and both Control MOSFET and Synchronous MOSFET are turned off. The IR3889 enters a hiccup mode with a blanking time of 20 ms, during which Control MOSFET and Synchronous MOSFET remain off. After the completion of blanking time, the IR3889 attempts to recover to the nominal output voltage with a soft-start, as shown in **Figure 12**. The IR3889 will repeat hiccup mode and attempt to recover until UVP condition is removed. ### 12.10 Over Voltage Protection (OVP) Over Voltage Protection (OVP) is achieved by comparing the FB voltage to an OVP threshold voltage. When the FB voltage exceeds the OVP threshold, an over voltage trip signal asserts after 7 $\mu$ s (typical) delay. Control MOSFET is latched off immediately and PGood flags low. Synchronous MOSFET remains on to discharge the output capacitor. When FB voltage drops below around 115% of the reference voltage, Synchronous MOSFET turns off to prevent the complete depletion of the output capacitors. **Figure 13** illustrates the OVP operation. The OVP comparator becomes active when the En signal is above the start threshold. With SS/Latch pin, two OVP responses can be selected: Latch or No Latch, as shown in **Table 6**. With a latched OVP response, Control FET remains latched off until either VCC voltage or En signal is cycled. With an unlatched OVP response, the IR3889 enters a hiccup mode. Control FET remains off for a blanking time of 20ms. After hiccup blanking time expires, the IR3889 will try to restart with a soft-start. The IR3889 can stay in the hiccup mode infinitely if over voltage fault persists. #### 30 A single-voltage synchronous Buck regulator #### Theory of operation Figure 13 Over voltage protection response and PGood behavior. ### 12.11 Over Temperature Protection (OTP) Temperature of the controller is monitored internally. When the temperature exceeds the over temperature threshold, OTP circuitry turns off both Control and Synchronous MOSFETs and resets the internal soft start. Automatic restart is initiated when the sensed temperature drops back into the operating range. The thermal shutdown threshold has a hysteresis of 20 °C. ### 12.12 Power Good (PGood) Output The PGood pin is the open drain of an internal NFET, and needs to be externally pulled high through a pull-up resistor. PGood signal is high when three criteria are satisfied. - 1. En signal and VCC voltage are above their respective thresholds. - 2. No over voltage and over temperature faults occur. - 3. V<sub>o</sub> is within the regulation. In order to detect if $V_o$ is in regulation, PGood comparator continuously monitors the FB voltage. When FB voltage ramps up above the upper threshold, PGood signal is pulled high after 2.5 ms. When FB voltage drops below the lower threshold, PGood signal is pulled low immediately. **Figure 13** illustrates the PGood response. During the start-up with a pre-biased voltage, PGood signal is held low before the first PWM is generated and is then pulled high with 2.5 ms delay after FB voltage rises above the PGood threshold. IR3889 also integrates an additional PFET in parallel to the PGood NFET, as shown in **Figure 2**. This PFET allows PGood signal to stay at logic low when the VCC voltage is not present, and PGood pin is pulled up by an external bias voltage. Please refer to **Figure 10**. Since PGood PFET has relatively higher on resistance, a 50 k $\Omega$ pull-up resistor is needed for a PGood bias voltage of 3.3 V to maintain the PGood signal at logic low when PGood PFET is on. # infineon Theory of operation #### 12.13 Minimum On - Time and Minimum Off - Time The minimum on-time refers to the shortest time for Control MOSFET to be reliably turned on. The minimum off-time refers to the minimum time duration in which Synchronous FET stays on before a new PWM pulse is generated. The minimum off-time is needed for IR3889 to charge the bootstrap capacitor, and to sense the current of the Synchronous MOSFET for OCP. For applications requiring a small duty cycle, it is important that the selected switching frequency results in an on-time larger than the maximum spec of the minimum on-time in the Section **7.2**. Otherwise the resulting switching frequency may be lower than the desired target. Following formula could be used to check for the minimum on-time requirement. $$\frac{V_0}{kf_{sw} \times PV_{in}} > \max spec of T_{on(min)}$$ Where $f_{sw}$ is the desired switching frequency. k is the variation of the switching frequency. As a rule of thumb, select k = 1.25 to ensure the design margin. For applications requiring a high duty cycle, it is important to make sure a proper switching frequency is selected so that the resulting off-time is longer than the maximum spec of the minimum off-time in the Section 7.2, which can be calculated as shown below. $$\frac{PV_{in} - V_0}{kf_{sw} \times PV_{in}} > \max spec of T_{off(min)}$$ Where $f_{sw}$ is the desired switching frequency. k is the variation of the switching frequency. As a rule of thumb, select k = 1.25 to ensure the design margin. The resulting maximum duty cycle is therefore determined by the selected on-time and minimum off-time. $$D_{max} = \frac{T_{on}}{T_{on} + T_{off(\min)}}$$ ### 12.14 Selection of Feedforward Capacitor and Feedback Resistors Output voltage can be programmed with an external voltage divider. The FB voltage is compared to an internal reference voltage of 0.8 V. The divider ratio is set to provide 0.8 V at the FB pin when the output is at its desired value. The calculation of the feedback resistor divider is shown below. $$V_o = V_{ref} \times (1 + \frac{R_{FB1}}{R_{FB2}})$$ Where $R_{FB1}$ and $R_{FB2}$ are the top and bottom feedback resistors. A small MLCC capacitor, Cff, is preferred in parallel with the top feedback resistor, RFB1, to provide extra phase boost and to improve the transient load response, as shown in **Figure 14**. Following formula can be used to help select Cff and RFB1. The value of Cff is recommended to be 100 pF or higher to minimize the impact of circuit parasitic capacitance. **Table 7** lists the suggested m for some common outputs. Cff and RFB1 may be further optimized based on the transient load tests. Where Lo and Co are the output LC filter of the buck regulator. $$R_{FB1}C_{ff} = \frac{\sqrt{L_0C_0}}{m \times 5.6}$$ #### 30 A single-voltage synchronous Buck regulator #### Theory of operation Figure 14 Configuration of feedforward capacitor, Cff. Table 7 Selection of m | Vo | m | |------------------|-----| | 3 V ≤ Vo ≤ 5 V | 0.4 | | 1.2 V < Vo < 3 V | 0.6 | | Vo ≤ 1.2 V | 0.8 | # 12.15 Resistors for Configuration Pins To properly configure SS/LATCH pin, MODE/TON pin and ILIM pin, E96 resistors with $\pm 1\%$ tolerance must be used per Table 5, Table 6 and Section 7.2. If E12 resistor values are preferred, the E96 resistors can be replaced with two or three E12 resistors in series, as shown in Table 8. Note that the tolerance of E12 resistors must be $\pm 0.1\%$ . Table 8 Replacement of E96 configuration resistors with E12 resistors in series | E96 ±1% | E12 ±0.1% (R = $R_{S1}$ + $R_{S2}$ or $R_{S1}$ + $R_{S2}$ + $R_{S3}$ ) | | | | |---------|------------------------------------------------------------------------|------------------------|------------------------|--| | R (kΩ) | R <sub>S1</sub> (kΩ) | $R_{S2}$ (k $\Omega$ ) | $R_{S3}$ (k $\Omega$ ) | | | 4.53 | 2.7 | 1.8 | N/A | | | 1.50 | 1.5 | 0 | N/A | | | 5.76 | 5.6 | 0.15 | N/A | | | 2.49 | 1.8 | 0.68 | N/A | | | 7.32 | 6.8 | 0.56 | N/A | | | 3.45 | 3.3 | 0.15 | N/A | | | 8.87 | 8.2 | 0.68 | N/A | | | 10.5 | 10 | 0.47 | N/A | | | 12.1 | 12 | 0.1 | N/A | | | 21.5 | 18 | 3.3 | N/A | | | 14 | 10 | 3.9 | N/A | | | 24.9 | 22 | 2.7 | N/A | | | 16.2 | 15 | 1.2 | N/A | | | 28.7 | 27 | 1.8 | N/A | | | 21.5 | 18 | 3.3 | 0.18 | | | 24.9 | 22 | 2.7 | 0.18 | | #### 30 A single-voltage synchronous Buck regulator # 13 Design example In this section, an example is used to explain how to design a buck regulator with the IR3889. The application circuit is shown in Figure 15. The design specifications are given below. - PVin = 12 V (±10%) - Vo = 1.0 V - Io = 30 A - Vo ripple voltage = ±1% of Vo - Load transient response = $\pm$ 3% of Vo with a step load current = 9 A and slew rate = 30 A/ $\mu$ s ### 13.1 Enabling the IR3889 The IR3889 has a precise En threshold voltage, which can be used to implement a UVLO of the input bus voltage by connecting the En pin to PVin with a resistor divider, as shown in Configuration 2 of Figure 9. The En resistor divider, $R_{EN1}$ and $R_{EN2}$ , can be calculated as follows. $$PV_{in(\min)} \times \frac{R_{EN2}}{R_{EN1} + R_{EN2}} \ge V_{EN(\max)}$$ $$R_{EN2} \ge R_{EN1} \times \frac{V_{EN(\text{max})}}{PV_{in(\text{min})} - V_{EN(\text{max})}}$$ Where $V_{EN(max)}$ is the maximum spec of the En-start-threshold as defined in Section 7.2. For PVin $_{(min)}$ = 10.8 V, select $R_{EN1}$ =49.9 k $\Omega$ and $R_{EN2}$ =7.5 k $\Omega$ . ### 13.2 Programming the Switching Frequency and Operation Mode The IR3889 has very good efficiency performance and is suitable for high switching frequency operation. In this case, 800 kHz is selected to achieve a good compromise between the efficiency, passive component size and dynamic response. In addition, FCCM operation is selected to ensure a small output ripple voltage over the entire load range. To select 800 kHz and FCCM operation, the TON/MODE pin can be left floating or connect a 1.5 k $\Omega$ resistor to a quiet ground (AGND or PGND) per **Table 5**. ### 13.3 Selecting Input Capacitors Without input capacitors, the pulse current of Control MOSFET is directly from the input supply power. Due to the impedance on the cable, the pulse current can cause disturbance on the input voltage and potential EMI issues. The input capacitors filter the pulse current, resulting in almost constant current from the input supply. The input capacitors should be selected to tolerate the input pulse current, and to reduce the input voltage ripple. The RMS value of the input ripple current can be expressed by: $$I_{RMS} = I_o \times \sqrt{D \times (1 - D)}$$ $$D = \frac{V_o}{PV_{in}}$$ Where $I_{RMS}$ is the RMS value of the input capacitor current. $I_o$ is the output current and D is the Duty Cycle. For $I_o$ = 30A and $D_{(max)}$ = 0.09, the resulting RMS current flowing into the input capacitor is $I_{rms}$ = 8.7 A. #### 30 A single-voltage synchronous Buck regulator #### Design example To meet the requirement of the input ripple voltage, the minimum input capacitance can be calculated as follows. $$C_{in(\min)} > \frac{I_o \times (1 - D) \times D}{f_{sw} \times (\Delta PV_{in} - ESR \times I_o \times (1 - D))}$$ Where $\Delta PV$ in is the maximum allowable peak-to-peak input ripple voltage, and ESR is the equivalent series resistor of the input capacitors. Ceramic capacitors are recommended due to low ESR, ESL and high RMS current capability. For Io = 30 A, fsw = 800 kHz, ESR = 3 m $\Omega$ , and $\Delta PV$ in = 240 mV, $Cin_{(min)} > 18$ $\mu F$ . To account for the derating of ceramic capacitors under a bias voltage, 10 x 22 $\mu F/0805/25V$ MLCC are used for the input capacitors. In addition, a bulk capacitor is recommended if the input supply is not located close to the voltage regulator. #### 13.4 Inductor Selection The inductor is selected based on output power, operating frequency and efficiency requirements. A low inductor value results in a large ripple current, lower efficiency and high output noise, but helps with size reduction and transient load response. Generally, the desired peak-to-peak ripple current in the inductor ( $\Delta$ i) is found between 20% and 50% of the output current. The inductor saturation current must be higher than the maximum spec of the OCP limit plus the peak-to-peak inductor ripple current. For some core material, inductor saturation current may decrease as the increase of temperature. So it is important to check the inductor saturation current at the maximum operating temperature. The inductor value for the desired operating ripple current can be determined using the following relation: $$L = (PV_{in(\max)} - V_o) \times \frac{D_{min}}{\Delta i_{L(\max)} \times F_{sw}}$$ $$D_{min} = \frac{V_o}{PV_{in(\max)}}$$ $$I_{sat} \ge OCP_{max} + \Delta i_{L(\max)}$$ Where: $PVin_{(max)} = Maximum$ input voltage; $\Delta iL_{max} = Maximum$ peak-to-peak inductor ripple current; $OCP_{max} = maximum$ spec of the OCP limit as defined in Section 7.2; and $I_{sat} = inductor$ saturation current. In this case, select inductor L =150 nH to achieve $\Delta iL_{max} = 25\%$ of $I_{omax}$ . The $I_{sat}$ should be no less than 53 A. ### 13.5 Output Capacitor Selection The output capacitor selection is mainly determined by the output voltage ripple and transient requirements. To satisfy the Vo ripple requirement, C₀ should satisfy the following criterion. $$C_o > \frac{\Delta i_{Lmax}}{8 \times \Delta V_{or} \times f_{sw}}$$ Where $\Delta V_{or}$ is the desired peak-to-peak output ripple voltage. For $\Delta i L_{max}$ = 7.5 A, $\Delta V_{or}$ =20 mV, fsw = 800 kHz, $C_{o}$ must be larger than 59 $\mu$ F. The ESR and ESL of the output capacitors, as well as the parasitic resistance or inductance due to PCB layout, can also contribute to the output voltage ripple. It is suggested to use Multi-Layer Ceramic Capacitor (MLCC) for their low ESR, ESL and small size. To meet the transient response requirements, the output capacitors should also meet the following criterion. $$C_o > \frac{L \times \Delta I_{o(\text{max})}^2}{2 \times \Delta V_{oL} \times V_o}$$ #### 30 A single-voltage synchronous Buck regulator #### Design example Where $\Delta V_{OL}$ is the allowable Vo deviation during the load transient. $\Delta Io_{(max)}$ is the maximum step load current. Please note that the impact of ESL, ESR, control loop response, transient load slew rate, and PWM latency is not considered in the calculation shown above. Extra capacitance is usually needed to meet the transient requirements. As a rule of thumb, we can triple the Co that is calculated above as a starting point, and then optimize the design based on the bench measurement. In this case, to meet the transient load requirement (i.e. $\Delta V_{OL}$ = 30 mV, $\Delta Io_{(max)}$ = 9 A), select Co = ~600 $\mu$ F. For more accurate estimation of Co, simulation tool should be used to aid the design. #### 13.6 Output Voltage Programming Output voltage can be programmed with an external voltage divider. The FB voltage is compared to an internal reference voltage of 0.8 V. The divider ratio is set to provide 0.8 V at the FB pin when the output is at its desired value. The calculation of the feedback resistor divider is shown below. $$V_o = V_{ref} \times (1 + \frac{R_{FB1}}{R_{FB2}})$$ Where $R_{FB1}$ and $R_{FB2}$ are the top and bottom feedback resistors. Select $R_{FB1}$ = 16.2 k $\Omega$ and $R_{FB2}$ = 64.9 k $\Omega$ , to achieve Vo = 1 V. ### 13.7 Feedforward Capacitor A small MLCC capacitor, $C_{\rm ff}$ , can be placed in parallel with the top feedback resistor, $R_{\rm FB1}$ , to improve the transient response. Based on Section **12.14**, $C_{\rm ff}$ can be selected using the following formula. $$R_{FB1}C_{ff} = \frac{\sqrt{L_0C_0}}{5.6 \times 0.8}$$ With Lo = 150 nH, Co = 600 $\mu$ F and R<sub>FB1</sub> = 16.2 k $\Omega$ , C<sub>ff</sub> = ~125 pF. C<sub>ff</sub> can be further optimized on the bench test based on bode plot measurement and transient load response. #### 13.8 Bootstrap Capacitor For most applications, a 0.1 $\mu$ F ceramic capacitor is recommended for bootstrap capacitor placed between PHASE and BOOT Pin. For applications requiring PVin equal to or above 14 V, a small resistor of 1~2 $\Omega$ should be used in series with the BOOT pin to ensure the maximum SW node spike voltage does not exceed 20 V. ### 13.9 Vin, VCC/LDO and VDRV bypass Capacitor Please see the recommendation in **Section 12.7**. A 10 $\mu$ F MLCC is selected for VCC/LDO and VDRV bypass capacitor and a 4.7 $\mu$ F MLCC is selected for Vin bypass capacitor. **Application Information** ### 14 Application Information ### 14.1 Application Diagram Figure 15 Application diagram of IR3889. PVin = 12 V, Vo = 1V, Io = 30 A, fsw = 800 kHz. ### 14.2 Typical Operating Waveforms PVin = Vin = 12.0 V, Vo = 1 V, Io = 0 - 30 A, fsw = 800 kHz, Room Temperature, no airflow Figure 16 Start up at 30 A Load, (Ch<sub>1</sub>: PVin, Ch<sub>2</sub>: Vo, Ch<sub>3</sub>:PGood, Ch<sub>4</sub>:En) ### 30 A single-voltage synchronous Buck regulator ### **Application Information** Figure 17 Pre-bias Start up at 0 A Load, (Ch<sub>1</sub>: PVin, Ch<sub>2</sub>: Vo, Ch<sub>3</sub>: PGood, Ch<sub>4</sub>: En) Figure 18 Vo ripple at 30 A Load, fsw = 800 kHz, (Ch<sub>1</sub>: Vo) Figure 19 SW node, 30 A load, fsw = 800 kHz ### 30 A single-voltage synchronous Buck regulator ### **Application Information** Figure 20 SW node (in DEM), 3.5 A load Figure 21 Short circuit and UVP (Hiccup), (Ch<sub>2</sub>: Vo, Ch<sub>3</sub>:PGood) Figure 22 Transient response at 9 A step load current @ 30 A/μs slew rate: lo= 16 A – 25 A, (Ch<sub>1</sub>: Vo, Ch<sub>4</sub>: lo), pk-pk: 60.8 mV, fsw = 800 kHz ### 30 A single-voltage synchronous Buck regulator ## 15 Layout Recommendations PCB layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results. Following design guidelines are recommended to achieve the best performance. - Bypass capacitors, including input/output capacitors, Vin, VCC and VDRV bypass capacitors, should be placed near the corresponding pins as close as possible. - Place bypass capacitors from IR3889 power input (Drain of Control MOSFET) to PGND (Source of Synchronous MOSFET) to reduce noise and ringing in the system. The output capacitors should be terminated to a ground plane that is away from the input PGND to mitigate the switching spikes on the Vo. The bypass capacitor shared by VCC and VDRV should be terminated to PGND. - Place a boot strap capacitor near the IR3889 BOOT and PHASE pin as close as possible to minimize the loop inductance. - SW node copper should only be routed on the top layer to minimize the impact of switching noises - Connect AGND pin to the PGND pad through a single point connection. On the IR3889 demo board, AGND pin is connected to the exposed PGND pad with a copper trace. - Via holes can be placed on PVin and PGND pads to aid thermal dissipation. - Wide copper polygons are desired for PVin and PGND connections in favor of power losses reduction and thermal dissipation. Sufficient via holes should be used to connect power traces between different layers. - Single-ended Vo sensing is often used for local sensing. To implement this configuration, following design guidelines should be followed, as illustrated in **Figure 23**. - $\circ$ The output voltage can be sensed from a high-frequency bypass capacitor of 0.1 $\mu$ F or higher, through a 15 mil PCB trace. - o Keep the Vo sense line away from any noise sources and shield the sense line with ground planes. - The sense trace is connected to a feedback resistor divider with the lower resistor terminated at VSENM pin. - Short VSENM pin and AGND pin with a short trace. - If it is required to sense the output voltage at a remote location, pseudo remoting sensing can be implemented as follows. The configuration is also shown in **Figure 24**. - A pair of PCB traces with at least 15 mil trace width, running close to each other and away from any noise sources such as inductor and SW nodes, should be used to implement Kelvin sensing of the voltage across a high bypass capacitor of 0.1 μF or higher. - o The ground connection of the remote sensing signal must be terminated at VSENM pin. - The Vo connection of the remote sensing signal must be connected to the feedback resistor divider with the lower feedback resistor terminated at VSENM pin. - o Shield the pair of remote sensing lines with ground planes above and below. - o Do **NOT** connect VSENM pin and AGND pin in this configuration - The En pin and configuration pins including SS/LATCH, TON/MODE, and ILIM should be terminated to a quiet ground. On the IR3889 standard demo board, they are terminated to the PGND copper plane away from the power current flow. Alternatively, they can be terminated to a dedicated AGND PCB trace. ### **Layout Recommendations** Figure 23 Single-ended Vo sense configuration Figure 24 Pseudo remote Vo sense configuration ### 30 A single-voltage synchronous Buck regulator ### **Layout Recommendations** Following figures illustrate the PCB layout design of the IR3889 standard demo board with pseudo remote $V_{\circ}$ sense. Figure 25 IR3889 Demo Board – Top Layer Figure 26 IR3889 Demo Board – Bottom Layer Figure 27 IR3889 Demo Board – 2nd Layer (Ground) ### 30 A single-voltage synchronous Buck regulator ## **Layout Recommendations** Figure 28 IR3889 Demo Board – 3rd Layer (Ground & Signal) Figure 29 IR3889 Demo Board – 4<sup>th</sup> Layer Figure 30 IR3889 Demo Board – 5<sup>th</sup> Layer **Layout Recommendations** #### 15.1 Solder Mask Evaluation has shown that the best overall performance is achieved using the substrate/PCB layout as shown in the following figures. PQFN devices should be placed to an accuracy of 0.050 mm on both X and Y axes. Self-centering behavior is highly dependent on solders and processes, and experiments should be run to confirm the limits of self-centering on specific processes. Infineon recommends that larger Power or Land Area pads are Solder Mask Defined (SMD). This allows the underlying copper traces to be as large as possible, which helps in terms of current carrying capability and device cooling capability. When using SMD pads, the underlying copper traces should be at least 0.05 mm larger (on each edge) than the openings in the solder mask. This allows for layers to be misaligned by up to 0.1 mm on both axes. Ensure that the solder resist in-between the smaller signal lead areas is at least 0.15 mm wide, due to the high x/y aspect ratio of the solder mask strip. Figure 31 Solder mask (all dimensions in mm) **Layout Recommendations** ### 15.2 Stencil Design In most cases, the thickness of a stencil has to be matched to the needs of all components on the PCB. For typical integrated QFN or SON packages, stencils with a thickness of 100 $\mu$ m to 120 $\mu$ m are recommended. Further details and specific stencil design recommendations can be found in the application note "Recommendations for Board Assembly of Infineon Integrated Packages without Leads". A recommended stencil design is shown below. This design is for a stencil thickness of 100 $\mu$ m. Figure 32 Stencil pad size and spacing (all dimensions in mm) **Package** ## 16 Package This section includes marking, mechanical and packaging information for the IR3889. ## **16.1** Marking Information Figure 33 Package Marking ### 16.2 Dimensions **Package** Figure 34 Package Dimensions (all dimensions in mm) V2.7 **Package** ## 16.3 Tape and Reel Information Figure 35 Pin 1 orientation in the tape ## 30 A single-voltage synchronous Buck regulator **Environmental Qualifications** # 17 Environmental Qualifications | <b>Qualification Level</b> Moisture Sensitivity | | Industrial | | | |-------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--| | | | QFN Package | JEDEC Level 2 @ 260 °C | | | ECD | Human Body Model | ANSI/ESDA/JEDEC JS-0 | ANSI/ESDA/JEDEC JS-001, 2 (2000 V to < 4000 V) | | | ESD | Charged Device Model | ANSI/ESDA/JEDEC JS-002, C3 (≥1000 V) | | | | RoHS2 Compliant | | This product is in compliance with EU Directive 2015/863/EU amending Annex II to EU Directive 2011/65/EU (RoHS) and contains Pb according RoHS exemption 7a, Lead in high melting temperature type solders. | | | ### 30 A single-voltage synchronous Buck regulator **Evaluation Boards and Support Documentation** ## 18 Evaluation Boards and Support Documentation ### Table 9 IR3889 Evaluation Boards and User Guides | Evaluation board | Specifications | Website Address | | |-------------------|-----------------------|------------------------------------|--| | EVAL_3889_1Vout | 12 V±10%, 1 V, 30 A | www.infineon.com/EVAL 3889 1Vout | | | EVAL_3889_3.3Vout | 12 V±10%, 3.3 V, 30 A | www.infineon.com/EVAL 3889 3.3Vout | | **Table 10 IR3889 Package Information** | Device | Package Type | Website Address | |--------|--------------|----------------------------------------------------------| | IR3889 | PG-IQFN-36-2 | https://www.infineon.com/cms/en/product/packages/PG-IQFN | IR3889 ### **Revision History** IR3889 Revision: 2022-04-11, Rev. 2.7 | Revision. 2022-04-11, Rev. 2.1 | | | | | | |--------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Previous Revision | | | | | | | Revision | Date | Subjects (major changes since last revision) | | | | | 2.0 | 2019-06-14 | Initial release | | | | | 2.1 | 2019-08-20 | (1) Update Fig 3 & 10; (2) clarify test conditions for SS and Ton and Update typical value of Ton; (3) Add OVP falling threshold; (4) Update IVFB spec from +/-0.4uA to +/-0.15uA; (5) Add VDRV spec to section 5 and 7.1; (6) Update ESD HBM spec; | | | | | 2.2 | 2019-10-21 | Correct SS slew rate from 0.4mV/us to 0.2mV/us with SS = floating in EC table | | | | | 2.3 | 2019-12-15 | Update Fig 2 | | | | | 2.4 | 2020-01-23 | (1) Update format; (2) Update Fig 2; (3) Correct units in Fig 7 & 8 | | | | | 2.5 | 2020-06-25 | (1) Clarify the RoHS compliance spec; (2) Update Junction-Case top thermal resistance;(3) Add Table 7 | | | | | 2.6 | 2021-07-27 | (1) Add max Vout of 6V to the recommended operation conditions; (2) Update note 8; (3) Update Table 7; (4) Correct test condition of ILIM in EC table from VCC = 5V to int LDO; (5) Update order info | | | | | 27 | 2022-04-11 | (1) Update Figure 31, 32, 35; (2) Correct typos in test condition of dead band time | | | | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. ### We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: **erratum@infineon.com** Published by Infineon Technologies AG 81726 München, Germany © 2022 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persens may be endangered. Rev. 2.7, 2022-04-11