## Advanced transition-mode PFC controller **Custom Data** #### **Features** - Transition-mode control of PFC pre-regulators - Very precise adjustable output overvoltage protection - Tracking boost function - Protection against feedback loop failure (Latched shutdown) - Interface for cascaded converter's PWM controller - Input voltage feedforward (1/V²) - AC brownout protection - Low (≤ 90µA) start-up current - < 5mA quiescent current - 1.4% (@ T<sub>J</sub> = 25°C) internal reference voltage - -600/+800 mA totem pole gate driver with active pull-down during UVLO - SO14 package ## **Applications** PFC pre-regulators for: - HI-END AC-DC adapter/charger - Desktop PC, server, WEB server - IEC61000-3-2 OR JEIDA-MITI compliant SMPS, in excess of 250W **Table 1. Device summary** | Part number | Package | Packaging | |-------------|---------|-------------| | DAP005 | SO-14 | Tube | | DAP005TR | SO-14 | Tape & Reel | #### Figure 1. Block diagram Contents DAP005 # **Contents** | 1 | Desc | cription | |----|------|-----------------------------------------| | | 1.1 | Pin connection | | | 1.2 | Pin description | | 2 | Abs | olute maximum ratings6 | | 3 | Ther | mal data 6 | | 4 | Elec | trical characteristics7 | | 5 | Турі | cal electrical performance | | 6 | App | lication information16 | | | 6.1 | Overvoltage protection | | | 6.2 | Feedback Failure Protection (FFP) | | | 6.3 | Voltage Feedforward | | | 6.4 | THD optimizer circuit | | | 6.5 | Tracking Boost function | | | 6.6 | Inductor saturation detection | | | 6.7 | Power management/housekeeping functions | | 7 | Brov | vnout protection | | | 7.1 | Summary of DAP005 idle states | | 8 | Арр | lication examples and ideas | | 9 | Pack | kage mechanical data | | 10 | Revi | sion history | DAP005 Description ## 1 Description The device is a current-mode PFC controller operating in Transition Mode (TM). Based on the core of a standard TM PFC controller, it offers improved performance and additional functions. The highly linear multiplier, along with a special correction circuit that reduces crossover distortion of the mains current, allows wide-range-mains operation with an extremely low THD even over a large load range. The output voltage is controlled by means of a voltage-mode error amplifier and a precise (1.5% $@T_J = 25^{\circ}C$ ) internal voltage reference. The stability of the loop and the transient response to sudden mains voltage changes are improved by the voltage feedforward function (1/ $V^2$ correction). Additionally, the IC provides the option for tracking boost operation (where the output voltage is changed tracking the mains voltage). The device features extremely low consumption ( $\leq$ 90 $\mu$ A before start-up and $\leq$ 5 mA running). The device includes disable functions suitable for remote ON/OFF control both in systems where the PFC pre-regulator works as a master and in those where it works as a slave. In case of master PFC, they can be used as AC Brownout protection (Mains undervoltage) In addition to an effective two-step OVP that handles normal operation overvoltages, the IC provides also a protection against feedback loop failures or erroneous output voltage setting. An interface with the PWM controller of the DC-DC converter supplied by the PFC preregulator is provided: the purpose is to stop the operation of the converter in case of anomalous conditions for the PFC stage (feedback loop failure, boost inductor's core saturation) and to disable the PFC stage in case of light load for the DC-DC converter, so as to make it easier to comply with energy saving norms (Blue Angel, EnergyStar, Energy2000, etc.). Figure 2. Typical system block diagram Description DAP005 ## 1.1 Pin connection Figure 3. Pin connection (top view) ## 1.2 Pin description Table 2. Pin description | Pin N° | Name | Description | |--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | INV | Inverting input of the error amplifier. The information on the output voltage of the PFC pre-<br>regulator is fed into the pin through a resistor divider. The pin normally features high impedance but, if the tracking boost function is used, an<br>internal current generator programmed by TBO (pin 6) is activated. It sinks current from the<br>pin to change the output voltage so that it tracks the mains voltage. | | 2 | COMP | Output of the error amplifier. A compensation network is placed between this pin and INV (pin 1) to achieve stability of the voltage control loop and ensure high power factor and low THD. | | 3 | MULT | Main input to the multiplier. This pin is connected to the rectified mains voltage via a resistor divider and provides the sinusoidal reference to the current loop. The voltage on this pin is used also to derive the information on the RMS mains voltage. | | 4 | CS | Input to the PWM comparator. The current flowing in the MOSFET is sensed through a resistor, the resulting voltage is applied to this pin and compared with an internal reference to determine MOSFET's turn-off. A second comparison level at 1.7V detects abnormal currents (e.g. due to boost inductor saturation) and, on this occurrence, shuts down the IC, reduces its consumption almost to the start-up level and asserts PWM_LATCH (pin 8) high. | | 5 | VFF | Second input to the multiplier for $1/V^2$ function. A capacitor and a parallel resistor must be connected from the pin to GND. They complete the internal peak-holding circuit that derives the information on the RMS mains voltage. The voltage at this pin, a DC level equal to the peak voltage at pin MULT (pin 3), compensates the control loop gain dependence on the mains voltage. Never connect the pin directly to GND. | DAP005 Description Table 2. Pin description (continued) | Pin N° | Name | Description | |--------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | ТВО | Tracking Boost function. This pin provides a buffered VFF voltage. A resistor connected between this pin and GND defines a current that is sunk from pin INV (pin 1). In this way, the output voltage is changed proportionally to the mains voltage (tracking boost). If this function is not used leave this pin open. | | 7 | PFC_OK | PFC pre-regulator output voltage monitoring/disable function. This pin senses the output voltage of the PFC pre-regulator through a resistor divider and is used for protection purposes. If the voltage at the pin exceeds 2.5V the IC is shut down, its consumption goes almost to the start-up level and this condition is latched. PWM_LATCH pin is asserted high. Normal operation can be resumed only by cycling the Vcc. This function is used for protection in case the feedback loop fails. If the voltage on this pin is brought below 0.2V the IC is shut down and its consumption is considerably reduced. To restart the IC the voltage on the pin must go above 0.26V. If these functions are not needed, tie the pin to a voltage between 0.26 and 2.5 V. | | 8 | PWM_LATCH | Output pin for fault signaling. During normal operation this pin features high impedance. If either a voltage above 2.5V at PFC_OK (pin 7) or a voltage above 1.7V on CS (pin 4) is detected the pin is asserted high. Normally, this pin is used to stop the operation of the DC-DC converter supplied by the PFC pre-regulator by invoking a latched disable of its PWM controller. If not used, the pin will be left floating. | | 9 | PWM_STOP | Output pin for fault signaling. During normal operation this pin features high impedance. If the IC is disabled by a voltage below 0.5V on AC_OK (pin 10) the voltage at the pin is pulled to ground. Normally, this pin is used to temporarily stop the operation of the DC-DC converter supplied by the PFC pre-regulator by disabling its PWM controller. If not used, the pin will be left floating. | | 10 | AC_OK | Brownout protection put. A voltage below 0.52V shuts down (not latched) the IC and brings its consumption to a considerably lower level. PWM_STOP is asserted low. The IC restarts as the voltage at the pin goes above 0.6V. Connect this pin to VFF (pin 5) either directly or through a resistor divider to use this function as brownout (AC mains undervoltage) protection, tie to INV (pin 1) if the function is not used. | | 11 | ZCD | Boost inductor's demagnetization sensing input for transition-mode operation. A negative-going edge triggers MOSFET's turn-on. | | 12 | GND | Ground. Current return for both the signal part of the IC and the gate driver. | | 13 | GD | Gate driver output. The totem pole output stage is able to drive power MOSFET's and IGBT's with a peak current of 600 mA source and 800 mA sink. The high-level voltage of this pin is clamped at about 12V to avoid excessive gate voltages. | | 14 | VCC | Supply Voltage of both the signal part of the IC and the gate driver. | # 2 Absolute maximum ratings Table 3. Absolute maximum ratings | Symbol | Pin | Parameter | Value | Unit | |-----------------------|-----------------------|--------------------------------------------|---------------------------|------| | V <sub>CC</sub> | 14 | IC supply voltage (Icc = 20mA) | self-limited | V | | | 2, 4 to 6, 8<br>to 10 | Analog inputs & outputs | -0.3 to 8 | V | | | 1, 3, 7 | Max. pin voltage (I <sub>pin</sub> = 1 mA) | Self-limited | V | | I <sub>PWM_STOP</sub> | 10 | Max. sink current | 3 | mA | | I <sub>ZCD</sub> | 9 | Zero current detector max. current | -10 (source)<br>10 (sink) | mA | | Ptot | | Power dissipation @T <sub>A</sub> = 50°C | 0.75 | W | | TJ | | Junction temperature operating range | -25 to 150 | °C | | T <sub>STG</sub> | | Storage temperature | -55 to 150 | °C | # 3 Thermal data **Table 4. Thermal data** | Symbol | Parameter | Value | Unit | |------------|---------------------------------------------|-------|------| | $R_{thJA}$ | Maximum thermal resistance junction-ambient | 120 | °C/W | ## 4 Electrical characteristics **Table 5. Electrical characteristics** ( -25°C < T<sub>J</sub> < +125°C, V<sub>CC</sub> = 12V, C<sub>o</sub> = 1nF between pin GD and GND, C<sub>FF</sub> =1 $\mu$ F between pin V<sub>FF</sub> and GND; unless otherwise specified) | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-----------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------|--------|------|-------|------| | Supply vol | tage | | | | | | | Vcc | Operating range | After turn-on | 10.3 | | 22 | V | | Vcc <sub>On</sub> | Turn-on threshold | (1) | 11 | 12 | 13 | V | | Vcc <sub>Off</sub> | Turn-off threshold | (1) | 8.7 | 9.5 | 10.3 | V | | Hys | Hysteresis | | 2.3 | | 2.7 | V | | V <sub>Z</sub> | Zener Voltage | Icc = 20 mA | 22 | 25 | 28 | V | | Supply cui | rent | | • | | | • | | I <sub>start-up</sub> | Start-up current | Before turn-on, Vcc=10V | | 50 | 90 | μΑ | | Iq | Quiescent current | After turn-on | | 3 | 4.7 | mA | | I <sub>CC</sub> | Operating supply current | @ 70kHz | | 3.8 | 5.2 | mA | | 1 | Idle state quiescent<br>Current | Latched by PFC_OK>VthI or Vcs>V <sub>CSdis</sub> | | 180 | 250 | μA | | l <sub>qdis</sub> | | Disabled by PFC_OK <vth or="" run<v<sub="">DIS</vth> | | 1.5 | 2.2 | mA | | Iq | Quiescent current | During static/dynamic OVP | | 2 | 2.9 | mA | | Multiplier i | nput | | | | | • | | I <sub>MULT</sub> | Input bias current | V <sub>MULT</sub> = 0 to 3 V | | -0.2 | -1 | μΑ | | V <sub>MULT</sub> | Linear operation range | | 0 to 3 | | | V | | V <sub>CLAMP</sub> | Internal clamp level | I <sub>MULT</sub> = 1 mA | 9 | 9.5 | | V | | $\frac{\Delta V_{cs}}{\Delta V_{MULT}}$ | Output max. slope | V <sub>MULT</sub> =0 to 0.5V, V <sub>FF</sub> =0.8V<br>V <sub>COMP</sub> = Upper clamp | 2.2 | 2.34 | | V/V | | K <sub>M</sub> | Gain (3) | $V_{\text{MULT}} = 1 \text{ V, } V_{\text{COMP}} = 4 \text{ V,}$ $V_{\text{VFF}} = V_{\text{MULT}}$ 0.375 | | 0.45 | 0.525 | ٧ | | Error ampl | ifier | | • | | • | | | V | Voltage feedback input | T <sub>j</sub> = 25 °C | 2.465 | 2.5 | 2.535 | | | $V_{INV}$ | threshold | 10.3 V < Vcc < 22 V (2) | 2.44 | | 2.56 | V | | | Line regulation | Vcc = 10.3 V to 22V | | 2 | 5 | mV | | I <sub>INV</sub> | Input bias current | TBO open, V <sub>INV</sub> = 0 to 4 V | | -0.2 | -1 | μΑ | 577 **DAP005 Electrical characteristics** Table 5. Electrical characteristics (continued) ( $-25^{\circ}\text{C} < \text{T}_{\text{J}} < +125^{\circ}\text{C}$ , $\text{V}_{\text{CC}} = 12\text{V}$ , $\text{C}_{\text{o}} = 1\text{nF}$ between pin GD and GND, $\text{C}_{\text{FF}} = 1\mu\text{F}$ between pin V<sub>FF</sub> and GND; unless otherwise specified) | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-----------------------|--------------------------------------------------|--------------------------------------------------------------------------------|----------|------|------|------| | V <sub>INVCLAMP</sub> | Internal clamp level | I <sub>INV</sub> = 1 mA | 9 | 9.5 | | V | | Gv | Voltage gain | Open loop | 60 | 80 | | dB | | GB | Gain-bandwidth product | | | 1 | | MHz | | 1 | Source current | V <sub>COMP</sub> = 4V, V <sub>INV</sub> = 2.4 V | -2 | -3.5 | -5 | mA | | I <sub>COMP</sub> | Sink current | V <sub>COMP</sub> = 4V, V <sub>INV</sub> = 2.6 V | 2.5 | 4.5 | | mA | | V | Upper clamp voltage | I <sub>SOURCE</sub> = 0.5 mA | 5.7 | 6.2 | 6.7 | V | | V <sub>COMP</sub> | Lower clamp voltage | I <sub>SINK</sub> = 0.5 mA (2) | 2.1 | 2.25 | 2.4 | V | | Current se | nse comparator | | <b>'</b> | ı | l | | | I <sub>CS</sub> | Input bias current | V <sub>CS</sub> = 0 | | | -1 | μA | | t <sub>LEB</sub> | Leading edge blanking | | 100 | 200 | 300 | ns | | td <sub>(H-L)</sub> | Delay to output | | | 120 | | ns | | V <sub>CSclamp</sub> | Current sense reference clamp | V <sub>COMP</sub> = Upper clamp,<br>V <sub>VFF</sub> = V <sub>MULT</sub> =0.5V | 1.0 | 1.08 | 1.16 | ٧ | | V <sub>CSclamp</sub> | Current sense offset | V <sub>MULT</sub> = 0, V <sub>VFF</sub> = 3V | | 25 | | ., | | | | V <sub>MULT</sub> = 3V, V <sub>VFF</sub> = 3V | | 5 | | - mV | | V <sub>CSdis</sub> | Ic latch-off level | (2) | 1.63 | 1.7 | 1.77 | V | | Output ove | ervoltage | | <b>,</b> | | I. | | | I <sub>OVP</sub> | Dynamic OVP triggering current | | 17.5 | 20 | 22.5 | μА | | Hys | Hysteresis | (4) | | 15 | | μΑ | | | Static OVP threshold | (2) | 2 | 2.15 | 2.3 | V | | Voltage fee | edforward | | | | | | | V <sub>VFF</sub> | Linear operation range | $R_{FF}$ =47 kΩ to GND | 0.5 | | 3 | V | | ΔV | Dropout<br>V <sub>MULTpk</sub> -V <sub>VFF</sub> | | | | 20 | mV | Table 5. Electrical characteristics (continued) ( $-25^{\circ}\text{C} < \text{T}_{\text{J}} < +125^{\circ}\text{C}$ , $\text{V}_{\text{CC}} = 12\text{V}$ , $\text{C}_{\text{o}} = 1\text{nF}$ between pin GD and GND, $\text{C}_{\text{FF}} = 1\mu\text{F}$ between pin V<sub>FF</sub> and GND; unless otherwise specified) | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |-----------------------|---------------------------------------------------------|-------------------------------------|----------|------|------|------| | Zero curre | nt detector | | · | | | | | $V_{ZCDH}$ | Upper clamp voltage | I <sub>ZCD</sub> = 2.5 mA | 5.0 | 5.7 | 6.5 | V | | V <sub>ZCDL</sub> | Lower clamp voltage | I <sub>ZCD</sub> = - 2.5 mA | -0.3 | 0 | 0.3 | V | | V <sub>ZCDA</sub> | Arming voltage (positive-going edge) | (4) | | 1.4 | | V | | V <sub>ZCDT</sub> | Triggering voltage (negative-going edge) | (4) | | 0.7 | | V | | I <sub>ZCDb</sub> | Input bias current | V <sub>ZCD</sub> = 1 to 4.5 V | | | 1 | μΑ | | I <sub>ZCDsrc</sub> | Source current capability | | -2.5 | | | mA | | I <sub>ZCDsnk</sub> | Sink current capability | | 2.5 | | | mA | | Tracking b | oost function | | | | | | | ΔV | Dropout voltage<br>V <sub>VFF</sub> - V <sub>TBO</sub> | I <sub>TBO</sub> = 0.25 mA | | | 20 | mV | | I <sub>TBO</sub> | Linear operation | | 0 | | 0.25 | mA | | | I <sub>INV</sub> - I <sub>TBO</sub> current<br>mismatch | I <sub>TBO</sub> = 25 μA to 0.25 mA | -3.5 | | 3.5 | % | | V <sub>TBOclamp</sub> | Clamp voltage | (2) V <sub>VFF</sub> = 4V | 2.92 | 3 | 3.1 | V | | PFC_OK | | | <b>!</b> | | J. | | | $V_{thl}$ | Latch-off threshold | (2) Voltage rising | 2.4 | 2.5 | 2.6 | V | | $V_{th}$ | Disable threshold | (2) Voltage falling | | 0.2 | | V | | $V_{EN}$ | Enable threshold | (2) Voltage rising | | 0.26 | | V | | I <sub>PFC_OK</sub> | Input bias current | V <sub>PFC_OK</sub> = 0 to 2.5V | | -0.1 | -1 | μΑ | | V <sub>clamp</sub> | Clamp voltage | I <sub>PFC_OK</sub> = 1 mA | 9 | 9.5 | | V | | PWM_LAT | СН | | • | | • | • | | I <sub>leak</sub> | Low level leakage current | V <sub>PWM_LATCH</sub> =0 | | | -1 | μА | | V | Lligh lovel | I <sub>PWM_LATCH</sub> = -0.5 mA | 3.7 | | | V | | $V_{H}$ | High level | I <sub>PWM_LATCH</sub> = -0.05 mA | 4.7 | | | _ v | | PWM_STO | P | | • | • | • | • | | I <sub>leak</sub> | High level leakage current | V <sub>PWM_STOP</sub> = 6V | | | 1 | μА | | $V_{L}$ | Low level | I <sub>PWM_STOP</sub> = 0.5 mA | | | 1 | V | | V <sub>clamp</sub> | Clamp voltage | I <sub>PFC_OK</sub> = 2 mA | 9 | 9.5 | | V | | | | t | | | | | Electrical characteristics DAP005 Table 5. Electrical characteristics (continued) ( -25°C < T<sub>J</sub> < +125°C, V<sub>CC</sub> = 12V, C<sub>o</sub> = 1nF between pin GD and GND, C<sub>FF</sub> =1 $\mu$ F between pin V<sub>FF</sub> and GND; unless otherwise specified) | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |---------------------|----------------------|------------------------------------------------------|------|------|------|------| | AC_OK fur | nction | | | | | | | I <sub>AC_OK</sub> | Input bias current | V <sub>AC_OK</sub> = 0 to 3 V | | | -1 | μΑ | | V <sub>DIS</sub> | Disable threshold | (2) Voltage falling | 0.5 | 0.52 | 0.54 | V | | V <sub>EN</sub> | Enable threshold | (2) Voltage rising | 0.56 | 0.6 | 0.64 | V | | Start timer | | - | | • | • | | | t <sub>START</sub> | Start timer period | | 75 | 150 | 300 | μs | | Gate drive | r | | | | | | | V | Dropout voltage | I <sub>GDsource</sub> = 20 mA | | 2 | 2.6 | V | | V <sub>OHdrop</sub> | | I <sub>GDsource</sub> = 200 mA | | 2.5 | 3 | V | | V <sub>OLdrop</sub> | | I <sub>GDsink</sub> = 200 mA | | 1 | 2 | V | | t <sub>f</sub> | Current fall time | | | 30 | 70 | ns | | t <sub>r</sub> | Current rise time | | | 40 | 80 | ns | | V <sub>Oclamp</sub> | Output clamp voltage | I <sub>GDsource</sub> = 5mA; Vcc = 20V | 10 | 12 | 15 | V | | | UVLO saturation | Vcc=0 to Vcc <sub>On</sub> , I <sub>sink</sub> =10mA | | | 1.1 | V | <sup>(1), (2)</sup> Parameters tracking each other (3) The multiplier output is given by: $$V_{CS} = K_M \cdot \frac{V_{MULT} \cdot (V_{COMP} - 2.5)}{V_{VFF}^2}$$ <sup>(4)</sup> Parameters guaranteed by design, functionality tested in production. # 5 Typical electrical performance Figure 4. Supply current vs supply voltage Figure 5. V<sub>CC</sub> Zener voltage vs T<sub>J</sub> Figure 6. $\,$ IC consumption vs $T_J$ Icc<sub>10</sub> (mA) Operating Quiescent Disabled or Vcc = 12 V during OVP 0.5 Co = 1 nFf = 70 kHzLatched off-0.2 0.1 0.05 Before start-up 0.02 L -50 Tj (°C) Figure 7. Feedback reference vs T<sub>J</sub> Figure 8. Start-up & UVLO vs TJ Figure 9. E/A output clamp levels vs T<sub>J</sub> 57 Figure 10. Static OVP level vs T<sub>J</sub> V<sub>COMP</sub> (pin 2) (V) 2.4 2.3 2.2 2.1 2-50 0 50 100 150 Tj (°C) Figure 11. Vcs clamp vs T<sub>J</sub> Figure 12. Dynamic OVP current vs T<sub>J</sub> (normalized value) Figure 14. Delay-to-output vs T<sub>.I</sub> Figure 15. Ic latch-off level on current sense vs $T_J$ Figure 16. Multiplier characteristics @ $V_{FF} = 1V$ Figure 17. ZCD clamp levels vs $T_J$ Figure 18. Multiplier characteristics @ $V_{FF} = 3V$ Figure 19. ZCD source capability vs $T_J$ Figure 20. Multiplier gain vs T<sub>J</sub> Figure 21. VFF & TBO dropouts vs T<sub>J</sub> Figure 22. TBO current mismatch vs T<sub>J</sub> Figure 23. AC\_OK thresholds vs T<sub>J</sub> Figure 24. TBO-INV current mismatch vs TBO currents Figure 25. PWM\_LATCH high saturation vs $T_J$ Figure 26. TBO clamp vs T<sub>.1</sub> Figure 27. PWM\_STOP low saturation vs $T_J$ Figure 28. PFC\_OK thresholds vs T<sub>J</sub> Figure 29. UVLO saturation vs T<sub>J</sub> Figure 30. Start-up timer vs T<sub>J</sub> Figure 31. Gate-drive output low saturation Figure 32. Gate-drive clamp vs T<sub>.I</sub> Figure 33. Gate-drive output high saturation ## 6 Application information ### 6.1 Overvoltage protection Normally, the voltage control loop keeps the output voltage $V_O$ of the PFC pre-regulator close to its nominal value, set by the ratio of the resistors R1 and R2 of the output divider. Neglecting the ripple components, under steady state conditions the current through R1 equals that through R2. Considering that the non-inverting input of the error amplifier is internally biased at 2.5V, the voltage at pin INV will be 2.5V as well, then: #### **Equation 1** $$I_{R2} = I_{R1} = \frac{2.5}{R2} = \frac{V_0 - 2.5}{R1}$$ If the output voltage experiences an abrupt change $\Delta$ Vo the voltage at pin INV is kept at 2.5V by the local feedback of the error amplifier, a network connected between pins INV and COMP that introduces a long time constant. Then the current through R2 remains equal to 2.5/R2 but that through R1 becomes: #### **Equation 2** $$I'_{R1} = \frac{V_O - 2.5 + \Delta V_O}{R1}$$ The difference current $\Delta I_{R1} = I'_{R1}$ - $I'_{R1} = \Delta V_O/R1$ will flow through the compensation network and enter the error amplifier (pin COMP). This current is monitored inside the IC and when it reaches about 18 $\mu$ A the output voltage of the multiplier is forced to decrease, thus reducing the energy drawn from the mains. If the current exceeds 20 $\mu$ A, the OVP is triggered (Dynamic OVP), and the external power transistor is switched off until the current falls approximately below 5 $\mu$ A. However, if the overvoltage persists (e.g. in case the load is completely disconnected), the error amplifier will eventually saturate low hence triggering an internal comparator (Static OVP) that will keep the external power switch turned off until the output voltage comes back close to the regulated value. The output overvoltage that is able to trigger the OVP function is then: #### **Equation 3** $$\Delta V_{O} = R1 \cdot 20 \cdot 10^{-6}$$ An important advantage of this technique is that the overvoltage level can be set independently of the regulated output voltage: the latter depends on the ratio of R1 to R2, the former on the individual value of R1. Another advantage is the precision: the tolerance of the detection current is 12.5%, which means 12.5% tolerance on the $\Delta V_{\rm O}$ . Since it is usually much smaller than Vo, the tolerance on the absolute value will be proportionally reduced. Example: $V_O = 400V$ , $\Delta V_O = 40V$ . Then: R1 = $40V/20\mu A = 2M\Omega$ ; R2 = $2.5 \cdot 2M\Omega \cdot / (400 \cdot 2.5) = 12.58k\Omega$ . The tolerance on the OVP level due to the DAP005 will be 40.0.125 = 5 V, that is $\pm 1.14$ %. When either OVP is activated the quiescent consumption is reduced to minimize the discharge of the Vcc capacitor. Figure 34. Output voltage setting, OVP and FFP functions: internal block diagram ### 6.2 Feedback Failure Protection (FFP) The OVP function above described is able to handle "normal" overvoltage conditions, i.e. those resulting from an abrupt load/line change or occurring at start-up. It cannot handle the overvoltage generated, for instance, when the upper resistor of the output divider (R1) fails open: the voltage loop can no longer read the information on the output voltage and will force the PFC pre-regulator to work at maximum ON-time, causing the output voltage to rise with no control. A pin of the device (PFC\_OK) has been dedicated to provide an additional monitoring of the output voltage with a separate resistor divider (R3 high, R4 low, see *Figure 34*). This divider is selected so that the voltage at the pin reaches 2.5V if the output voltage exceeds a preset value, usually larger than the maximum Vo that can be expected, also including worst-case load/line transients. Example: $V_O = 400$ V, $V_O = 475$ V. Select: R3 = 3MΩ; then: R4 = 3MΩ ·2.5/(475-2.5) = 15.87kΩ. When this function is triggered, the gate drive activity is immediately stopped, the device is shut down, its quiescent consumption is reduced below 250 $\mu$ A and the condition is latched as long as the supply voltage of the IC is above the UVLO threshold. At the same time the pin PWM\_LATCH is asserted high. PWM\_LATCH is an open source output able to deliver 3.7V min. with 0.5 mA load, intended for tripping a latched shutdown function of the PWM controller IC in the cascaded DC-DC converter, so that the entire unit is latched off. To restart the system it is necessary to recycle the input power, so that the Vcc voltages of both the DAP005 and the PWM controller go below their respective UVLO thresholds. The PFC\_OK pin doubles its function as a not-latched IC disable: a voltage below 0.2V will shut down the IC, reducing its consumption below 1 mA. In this case both PWM\_STOP and PWM\_LATCH keep their high impedance status. To restart the IC simply let the voltage at the pin go above 0.26 V. Note that this function offers a complete protection against not only feedback loop failures or erroneous settings, but also against a failure of the protection itself. Either resistor of the PFC\_OK divider failing short or open or a PFC\_OK pin floating will result in shutting down the IC and stopping the pre-regulator. ## 6.3 Voltage Feedforward The power stage gain of PFC pre-regulators varies with the square of the RMS input voltage. So does the crossover frequency $f_c$ of the overall open-loop gain because the gain has a single pole characteristic. This leads to large trade-offs in the design. For example, setting the gain of the error amplifier to get $f_c = 20$ Hz @ 264 Vac means having $f_c \cong 4$ Hz @ 88 Vac, resulting in a sluggish control dynamics. Additionally, the slow control loop causes large transient current flow during rapid line or load changes that are limited by the dynamics of the multiplier output. This limit is considered when selecting the sense resistor to let the full load power pass under minimum line voltage conditions, with some margin. But a fixed current limit allows excessive power input at high line, whereas a fixed power limit requires the current limit to vary inversely with the line voltage. Voltage Feedforward can compensate for the gain variation with the line voltage and allow overcoming all of the above-mentioned issues. It consists of deriving a voltage proportional to the input RMS voltage, feeding this voltage into a squarer/divider circuit ( $1/V^2$ corrector) and providing the resulting signal to the multiplier that generates the current reference for the inner current control loop (see *Figure 35*). 577 Figure 35. Voltage feedforward: squarer-divider (1/V<sup>2</sup>) block diagram and transfer characteristic In this way a change of the line voltage will cause an inversely proportional change of the half sine amplitude at the output of the multiplier (if the line voltage doubles the amplitude of the multiplier output will be halved and vice versa) so that the current reference is adapted to the new operating conditions with (ideally) no need for invoking the slow dynamics of the error amplifier. Additionally, the loop gain will be constant throughout the input voltage range, which improves significantly dynamic behavior at low line and simplifies loop design. Actually, deriving a voltage proportional to the RMS line voltage implies a form of integration, which has its own time constant. If it is too small the voltage generated will be affected by a considerable amount of ripple at twice the mains frequency that will cause distortion of the current reference (resulting in high THD and poor PF); if it is too large there will be a considerable delay in setting the right amount of feedforward, resulting in excessive overshoot and undershoot of the pre-regulator's output voltage in response to large line voltage changes. Clearly a trade-off is required. The device realizes Voltage Feedforward with a technique that makes use of just two external parts and that limits the feedforward time constant trade-off issue to only one direction. A capacitor $C_{FF}$ and a resistor $R_{FF}$ , both connected from the VFF (pin 5) pin to ground, complete an internal peak-holding circuit that provides a DC voltage equal to the peak of the rectified sine wave applied on pin MULT (pin 3). $R_{FF}$ provides a means to discharge $C_{FF}$ when the line voltage decreases (see *Figure 35*). In this way, in case of sudden line voltage rise, $C_{FF}$ will be rapidly charged through the low impedance of the internal diode and no appreciable overshoot will be visible at the pre-regulator's output; in case of line voltage drop $C_{FF}$ will be discharged with the time constant $R_{FF}$ . $C_{FF}$ which can be in the hundred ms to achieve an acceptably low steady-state ripple and have low current distortion; consequently the output voltage can experience a considerable undershoot, like in systems with no feedforward compensation. The twice-mains-frequency $(2 \cdot f_L)$ ripple appearing across $C_{FF}$ is triangular with a peak-to-peak amplitude that, with good approximation, is given by: #### **Equation 4** $$\Delta V_{FF} = \frac{2V_{MULTpk}}{1 + 4f_{L}R_{FF}C_{FF}}$$ where $f_L$ is the line frequency. The amount of $3^{rd}$ harmonic distortion introduced by this ripple, related to the amplitude of its $2 \cdot f_L$ component, will be: #### **Equation 5** $$D_3\% = \frac{100}{2\pi f_L R_{FF} C_{FF}}$$ *Figure 36* shows a diagram that helps choose the time constant $R_{FF}$ - $C_{FF}$ based on the amount of maximum desired $3^{rd}$ harmonic distortion. Always connect $R_{FF}$ and $C_{FF}$ to the pin, the IC will not work properly if the pin is either left floating or connected directly to ground. Figure 36. R<sub>FF</sub>·C<sub>FF</sub> as a function of 3<sup>rd</sup> harmonic distortion introduced in the input current The dynamics of the voltage feedforward input is limited downwards at 0.5V (see *Figure 35*), that is the output of the multiplier will not increase any more if the voltage on the $V_{FF}$ pin is below 0.5V. This helps to prevent excessive power flow when the line voltage is lower than the minimum specified value (brownout condition) ## 6.4 THD optimizer circuit The DAP005 is provided with a special circuit that reduces the conduction dead-angle occurring to the AC input current near the zero-crossings of the line voltage (crossover distortion). In this way the THD (Total Harmonic Distortion) of the current is considerably reduced. A major cause of this distortion is the inability of the system to transfer energy effectively when the instantaneous line voltage is very low. This effect is magnified by the high-frequency filter capacitor placed after the bridge rectifier, which retains some residual voltage that causes the diodes of the bridge rectifier to be reverse-biased and the input current flow to temporarily stop. To overcome this issue the device forces the PFC pre-regulator to process more energy near the line voltage zero-crossings as compared to that commanded by the control loop. This will result in both minimizing the time interval where energy transfer is lacking and fully discharging the high-frequency filter capacitor after the bridge. Figure 37 shows the block diagram of the THD optimizer circuit Figure 38. THD optimization: standard TM PFC controller (left side) and DAP005 (right side) Essentially, the circuit artificially increases the ON-time of the power switch with a positive offset added to the output of the multiplier in the proximity of the line voltage zero-crossings. This offset is reduced as the instantaneous line voltage increases, so that it becomes negligible as the line voltage moves toward the top of the sinusoid. Furthermore the offset is modulated by the voltage on the $V_{\text{FF}}$ pin (see $Section\ 6.3\ on\ page\ 18\ section$ ) so as to have little offset at low line, where energy transfer at zero crossings is typically quite good, and a larger offset at high line where the energy transfer gets worse. The effect of the circuit is shown in *Figure 38*, where the key waveforms of a standard TM PFC controller are compared to those of this chip. To take maximum benefit from the THD optimizer circuit, the high-frequency filter capacitor after the bridge rectifier should be minimized, compatibly with EMI filtering needs. A large capacitance, in fact, introduces a conduction dead-angle of the AC input current in itself - even with an ideal energy transfer by the PFC pre-regulator - thus reducing the effectiveness of the optimizer circuit. ### 6.5 Tracking Boost function In some applications it may be advantageous to regulate the output voltage of the PFC preregulator so that it tracks the RMS input voltage rather than at a fixed value like in conventional boost pre-regulators. This is commonly referred to as "tracking boost" or "follower boost" approach. With this IC the function can be realized by connecting a resistor ( $R_T$ ) between the TBO pin and ground. The TBO pin presents a DC level equal to the peak of the MULT pin voltage and is then representative of the mains RMS voltage. The resistor defines a current, equal to $V(TBO)/R_T$ , that is internally 1:1 mirrored and sunk from pin INV (pin 1) input of the error amplifier. In this way, when the mains voltage increases the voltage at TBO pin will increase as well and so will do the current flowing through the resistor connected between TBO and GND. Then a larger current will be sunk by INV pin and the output voltage of the PFC preregulator will be forced to get higher. Obviously, the output voltage will move in the opposite direction if the input voltage decreases. To avoid undesired output voltage rise should the mains voltage exceed the maximum specified value, the voltage at the TBO pin is clamped at 3V. By properly selecting the multiplier bias it is possible to set the maximum input voltage above which input-to-output tracking ends and the output voltage becomes constant. If this function is not used, leave the pin open: the device will regulate a fixed output voltage. Starting from the following data: - Vin₁ = minimum specified input RMS voltage; - Vin<sub>2</sub> = maximum specified input RMS voltage; - Vo<sub>1</sub> = regulated output voltage @ Vin = Vin1; - Vo<sub>2</sub> = regulated output voltage @ Vin = Vin2; - Vox = absolute maximum limit for the regulated output voltage; - $\Delta Vo = OVP \text{ threshold}$ , to set the output voltage at the desired values use the following design procedure: Determine the input RMS voltage Vinclamp that produces Vo = Vox: #### **Equation 6** $$Vin_{clamp} = \frac{Vox - Vo_1}{Vo_2 - Vo_1} \cdot Vin_2 - \frac{Vox - Vo_2}{Vo_2 - Vo_1} \cdot Vin_1$$ and choose a value $Vin_x$ such that $Vin_2 = Vin_x < Vin_{clamp}$ . This will result in a limitation of the output voltage range below Vox (it will equal Vox if one chooses $Vin_x = Vin_{clamp}$ ) 2. Determine the divider ratio of the MULT pin (pin 3) bias: #### **Equation 7** $$k = \frac{3}{\sqrt{2} \cdot Vin_x}$$ and check that at minimum mains voltage Vin<sub>1</sub> the peak voltage on pin 3 is greater than 0.65V. 3. Determine R1, the upper resistor of the output divider: #### **Equation 8** $$R1 = \frac{\Delta Vo}{20} \cdot 10^6$$ 4. Calculate the lower resistor R<sub>2</sub> of the output divider and the adjustment resistor R<sub>T</sub>: #### **Equation 9** $$\begin{aligned} & \text{R2 = } 2.5 \cdot \text{R1} \cdot \frac{\text{Vin}_2 - \text{Vin}_1}{(\text{Vo}_1 - 2.5) \cdot \text{Vin}_2 - (\text{Vo}_2 - 2.5) \cdot \text{Vin}_1} \\ & \text{R}_\text{T} = \sqrt{2} \cdot \text{k} \cdot \text{R1} \cdot \frac{\text{Vin}_2 - \text{Vin}_1}{\text{Vo}_2 - \text{Vo}_1} \end{aligned}$$ 5. Check that the maximum current sourced by the TBO pin (pin 6) does not exceed the maximum specified (0.25mA): #### **Equation 10** $$I_{TBOmax} = \frac{3}{R_T} \le 0.25 \cdot 10^{-3}$$ In the following Mathcad® sheet, as an example, the calculation is shown for the circuit illustrated in *Figure 40*. Figure 41 shows the internal block diagram of the tracking boost function. #### Design data $$Vin_1 := 88V$$ $Vo_1 := 200V$ $Vin_2 := 264V$ $Vo_2 := 385V$ $Vox ;= 400V$ $\Delta Vo ;= 40V$ #### Step 1 $$Vin_{clamp} := \frac{Vox - Vo_1}{Vo_2 - Vo_1} \cdot Vin_2 - \frac{Vox - Vo_2}{Vo_2 - Vo_1} \cdot Vin_1$$ $$Vin_{clamp} = 278.27V$$ choose: Vin<sub>x</sub>: = 270V #### Step 2 $$k = \frac{3}{\sqrt{2} \cdot Vin_x}$$ $k = 7.857 \times 10^{-3}$ ### Step 3 R1: = $$\frac{\Delta Vo}{20} \cdot 10^6$$ R1 = 2 x $10^6 \Omega$ #### Step 4 R2: = $$2.5 \cdot R1 \cdot \frac{Vin_2 - Vin_1}{(Vo_1 - 2.5) \cdot Vin_2 - (Vo_2 - 2.5) \cdot Vin_1}$$ R2 = $4.762 \times 10^4 \Omega$ $$R_{T} := k \cdot \sqrt{2} \cdot R1 \cdot \frac{Vin_{2} - Vin_{1}}{Vo_{2} - Vo_{1}}$$ $$R_{T} = 2.114 \times 10^{4} \Omega$$ #### Step 5 $$I_{TBOmax}$$ : = $\frac{3}{R_T} \cdot 10^3$ $I_{TBOmax} = 0.142 \text{ mA}$ $$\begin{aligned} \text{Vo(Vi):} = & & V_{\text{MULTpk}} \leftarrow \text{k} \cdot \sqrt{2} \cdot \text{Vi} & \text{Vo(Vin_1)} = 200V \\ & & V_{\text{TBO}} \leftarrow \text{if}(V_{\text{MULTpk}} < 3, V_{\text{MULTpk}}, 3) & \text{Vo(Vin_2)} = 385V \\ & & & 2.5 \cdot \left(1 + \frac{\text{R1}}{\text{R2}}\right) + V_{\text{TBO}} \cdot \frac{\text{R1}}{\text{R}_{\text{T}}} & \text{Vo(Vin_X)} = 391.307V \end{aligned}$$ Vo=200 to 385 V Po=80W D1 STTH1L06 NTC R8a 1 ΜΩ R10a 3.3 MΩ C5 1 μF R5 62 kΩ C6 100 nF $68~\text{k}\Omega$ C1 0.22 μF 400V BRIDGE 4 x 1N4007 FUSE MOS STP8NM50 4A/250V $\begin{array}{c} \text{R1b} \\ \text{3.3 M}\Omega \end{array}$ C6 56 μF $\bigcirc$ DAP005 Vac (88V to 264V) СЗ R2 51.1 kΩ C2 R10 R4 390 kΩ 21 kΩ R7a,b 0.68 Ω 1/4 W R9 R11 47.5 kΩ 34.8 kΩ 10 nF 25V Figure 40. 80W, wide-range-mains PFC pre-regulator with tracking boost function active #### 6.6 Inductor saturation detection Boost inductor's hard saturation may be a fatal event for a PFC pre-regulator: the current upslope becomes so large (50-100 times steeper, see *Figure 42*) that during the current sense propagation delay the current may reach abnormally high values. The voltage drop caused by this abnormal current on the sense resistor reduces the gate-to-source voltage, so that the MOSFET may work in the active region and dissipate a huge amount of power, which leads to a catastrophic failure after few switching cycles. To cope with a saturated inductor, the DAP005 is provided with a second comparator on the current sense pin (CS, pin 4) that stops and latches off the IC if the voltage, normally limited within 1.1V, exceeds 1.7V. Also the cascaded DC-DC converter can be stopped via the PWM\_LATCH pin that is asserted high. In this way the entire system is stopped and enabled to restart only after recycling the input power, that is when the Vcc voltages of the DAP005 and the PWM controller go below their respective UVLO thresholds. System safety will be considerably increased. Figure 42. Effect of boost inductor saturation on the MOSFET current and detection method ## 6.7 Power management/housekeeping functions A special feature of this IC is that it facilitates the implementation of the "housekeeping" circuitry needed to coordinate the operation of the PFC stage to that of the cascaded DC-DC converter. The functions realized by the housekeeping circuitry ensure that transient conditions like power-up or power down sequencing or failures of either power stage be properly handled. This device provides some pins to do that. As already mentioned, one communication line between the IC and the PWM controller of the cascaded DC-DC converter is the PWM\_LATCH pin, which is normally open when the PFC works properly and goes high if it loses control of the output voltage (because of a failure of the control loop) or if the boost inductor saturates, with the aim of latching off the PWM controller of the cascaded DC-DC converter as well (*Section 6.2: Feedback Failure Protection (FFP) on page 18* for more details). A second communication line can be established via the disable function included in the PFC\_OK pin (*Section 6.2 on page 18* for more details ). Typically this line is used to allow the PWM controller of the cascaded DC-DC converter to shut down the DAP005 in case of light load, to minimize the no-load input consumption. Should the residual consumption of the chip be an issue, it is also possible to cut down the supply voltage. Interface circuits like those shown in *Figure 43*, can be used. Needless to say, this operation assumes that the cascaded DC-DC converter stage works as the master and the PFC stage as the slave or, in other words, that the DC-DC stage starts first, it powers both controllers and enables/disables the operation of the PFC stage. Figure 43. Interface circuits that let DC-DC converter's controller IC disable the DAP005 at light load The third communication line is the PWM\_STOP pin (pin 9), which works in conjunction with the AC\_OK pin (pin 10). The purpose of the PWM\_STOP pin is to inhibit the PWM activity of both the PFC stage and the cascaded DC-DC converter. The pin is an open collector, normally open, that goes low if the device is disabled by a voltage lower than 0.52V on the AC\_OK pin. It is important to point out that this function works correctly in systems where the PFC stage is the master and the cascaded DC-DC converter is the slave or, in other words, where the PFC stage starts first, powers both controllers and enables/disables the operation of the DC-DC stage. Brownout protection DAP005 ## 7 Brownout protection As already seen, the DAP005 is provided with an ON/OFF control pin (AC\_OK, 10) internally connected to the inverting input of a comparator. The non-inverting input is internally referenced to 0.52V, so that the IC is disabled if the voltage applied at the AC\_OK pin is below the internal reference. In this case, the voltage on the PWM\_STOP pin is asserted low and the consumption of the IC is reduced below 1 mA as well. For good noise immunity, hysteresis is also provided, so that the IC is re-enabled as the voltage on the pin exceeds 0.6V. This function, in systems where the PFC pre-regulator acts as the master stage, can be used to implement what is commonly called "brownout protection". Brownout Protection is basically a not-latched device shutdown function that must be activated when a condition of mains undervoltage is detected. This condition may cause overheating of the primary power section due to an excess of RMS current. Brownout can also cause the PFC pre-regulator to work open loop and this could be dangerous to the PFC stage itself and the downstream converter, should the input voltage return abruptly to its rated value. Another problem is the spurious restarts that may occur during converter power down and that cause the output voltage of the converter not to decay to zero monotonically. For these reasons it is usually preferable to shutdown the unit in case of brownout. IC shutdown upon brownout can be easily realized as shown in *Figure 46*. The scheme on the left is of general use, the one on the right can be used if the bias levels of the multiplier and the $R_{FF} \cdot C_{FF}$ time constant are compatible with the specified brownout level and with the specified holdup time respectively. It is worth noticing one point: this brownout protection works correctly only in systems where the PFC stage is the master and the cascaded DC-DC converter is the slave or, in other words, where the PFC stage starts first and enables/disables the operation of the DC-DC stage. One reason is that in case of brownout the whole converter must be switched off, not operate as long as brownout lasts and restart as brownout disappears. This kind of operation cannot be achieved if the PFC stage is slave to the DC-DC converter (that is, the DC-DC converter starts first and determines start-up and shutdown of the PFC stage) because the DAP005 could detect brownout only after it has started, that is after the DC-DC converter has started. This would result in an intermittent operation, not in a complete shutdown. The second reason is that in case of a master DC-DC stage a turn-off signal coming from the slave PFC may interfere during converter power-off and give origin to a not well-defined power-off sequence or even to spurious restarts. Therefore, while the AC\_OK pin can be used to switch off the PFC stage only, if acceptable, the use of the PWM\_STOP pin is not recommended in systems with a master DC-DC stage. This function is quite flexible and can be used for different purposes. In systems comprising an auxiliary converter and a main converter (e.g. desktop PC's silver box or hi-end LCD-TV), where the auxiliary converter also powers the controllers of the main converter, the pin AC\_OK can be used to start and stop the main converter. In the simplest case, to enable/disable the PWM controller the PWM\_STOP pin can be connected to either the output of the error amplifier (*Figure 44* a) or, if the chip is provided with it, to its soft-start pin (*Figure 44* b). The use of the soft-start pin allows the designer to delay the start-up of the DC-DC stage with respect to that of the PFC stage, which is often desired. An underlying assumption in order for that to work properly is that the UVLO thresholds of the PWM controller are certainly higher than those of the DAP005. **577** DAP005 Brownout protection If this is not the case or it is not possible to achieve a start-up delay long enough (because this prevents the DC-DC stage from starting up correctly) or, simply, the PWM controller is devoid of soft start, the arrangement of *Figure 45* lets the DC-DC converter start up when the voltage generated by the PFC stage reaches a preset value. The technique relies on the UVLO thresholds of the PWM controller. In table 5 it is possible to find a summary of all of the above mentioned working conditions that cause the device to stop operating. Figure 44. Interface circuits that let the switch on or off a PWM controller Figure 45. Interface circuits for actual power-up sequencing (master PFC) Brownout protection DAP005 AC\_OK DAPO05 DAPO05 DAPO05 CFF Figure 46. Brownout protection (master PFC) # 7.1 Summary of DAP005 idle states Table 6. Summary of DAP005 idle states | rable of Garrin | able of Cummary of Drift coo falls states | | | | | | | | | | |-----------------------------|-------------------------------------------|-------------------|---------------------|------------------------|--------------|--|--|--|--|--| | Condition | Caused or revealed by | PWM_LATCH (pin 8) | PWM_STOP<br>(pin 9) | Typical IC consumption | IC behavior | | | | | | | UVLO | Vcc < 8.7 V | Open | Open | 50 μΑ | Auto-restart | | | | | | | Feedback<br>disconnected | PFC_OK > 2.5 V | Active (high) | Open | 180 μΑ | Latched | | | | | | | Saturated<br>Boost Inductor | Vcs > 1.7 V | Active (high) | Open | 180 μΑ | Latched | | | | | | | AC Brownout | AC_OK < 0.52 V | Open | Active (low) | 1.5 mA | Auto-restart | | | | | | | Standby | PFC_OK < 0.2 V | Open | Open | 1.5 mA | Auto-restart | | | | | | # 8 Application examples and ideas Figure 47. Test board 80W, Wide-range, Tracking Boost: Electrical schematic Table 7. Test board evaluation results at full load | Vin (V <sub>AC</sub> ) | Pin (W) | Vo (V <sub>DC</sub> ) | ∆Vo (V <sub>pk-pk</sub> ) | Po (W) | ղ (%) | PF | THD (%) | |------------------------|---------|-----------------------|---------------------------|--------|-------|-------|---------| | 90 | 85.3 | 219.4 | 16.6 | 79.64 | 93.4 | 0.999 | 3.7 | | 115 | 84.9 | 244.1 | 15.0 | 80.80 | 95.2 | 0.998 | 4.3 | | 135 | 83.7 | 263.7 | 13.9 | 80.16 | 95.8 | 0.997 | 4.8 | | 180 | 83.5 | 307.6 | 14.5 | 80.28 | 96.1 | 0.993 | 6.0 | | 230 | 85.2 | 356.7 | 13.0 | 81.33 | 95.5 | 0.984 | 7.7 | | 265 | 85.0 | 390.6 | 12.1 | 80.85 | 95.1 | 0.974 | 9.5 | Note: Measurements done with the line filter shown in Figure 49. Table 8. Test board evaluation results at half load | Vin (V <sub>AC</sub> ) | Pin (W) | Vo (V <sub>DC</sub> ) | ∆Vo (V <sub>pk-pk</sub> ) | Po (W) | η (%) | PF | THD (%) | |------------------------|---------|-----------------------|---------------------------|--------|-------|-------|---------| | 90 | 43.4 | 219.9 | 8.6 | 40.90 | 94.2 | 0.997 | 4.8 | | 115 | 42.6 | 244.5 | 7.7 | 40.10 | 94.1 | 0.994 | 5.7 | | 135 | 43.1 | 264.0 | 7.3 | 40.39 | 93.7 | 0.989 | 6.5 | | 180 | 43.8 | 307.7 | 7.7 | 40.31 | 92.0 | 0.978 | 8.4 | | 230 | 45.6 | 356.8 | 6.8 | 41.03 | 90.0 | 0.951 | 9.6 | | 265 | 46.0 | 390.7 | 6.7 | 40.63 | 88.3 | 0.920 | 14.2 | Note: Measurements done with the line filter shown in Figure 49. Figure 48. Vout vs. Vin relationship (tracking boost) Figure 50. 250W, wide-range-mains PFC pre-regulator with fixed output voltage Figure 52. Demagnetization sensing without auxiliary winding Figure 53. Enhanced turn-off for big MOSFET driving ## 9 Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com Table 9. SO-14 Mechanical data | Dim. | | mm. | | inch | | | |-------|----------------------|------|------|-------|-------|-------| | | Min | Тур | Max | Min | Тур | Max | | Α | 1.35 | | 1.75 | 0.053 | | 0.069 | | | | | | | | | | A1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | A2 | 1.10 | | 1.65 | 0.043 | | 0.065 | | В | 0.33 | | 0.51 | 0.013 | | 0.020 | | С | 0.19 | | 0.25 | 0.007 | | 0.01 | | D (1) | 8.55 | | 8.75 | 0.337 | | 0.344 | | Е | 3.80 | | 4.0 | 0.150 | | 0.157 | | е | | 1.27 | | | 0.050 | | | Н | 5.8 | | 6.20 | 0.228 | | 0.244 | | h | 0.25 | | 0.50 | 0.01 | | 0.02 | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | k | 0° (min.), 8° (max.) | | | | | | | ddd | | | 0.10 | | | 0.004 | Figure 54. Package dimensions Revision history DAP005 # 10 Revision history Table 10. Revision history | Date | Revision | Changes | |-------------|----------|-------------| | 19-Feb-2007 | 1 | First issue | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com