# 4-Mbit (512K words × 8 bit) Static RAM with Error-Correcting Code (ECC) ### **Features** - High speed - $\Box t_{AA} = 10 \text{ ns}$ - Embedded ECC for single-bit error correction<sup>[1]</sup> - Low active and standby currents - □ Active current: I<sub>CC</sub> = 38 mA typical - ☐ Standby current: I<sub>SB2</sub> = 6 mA typical - Operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, and 4.5 V to 5.5 V - 1.0-V data retention - TTL-compatible inputs and outputs - Error indication (ERR) pin to indicate 1-bit error detection and correction - Pb-free 36-pin SOJ and 44-pin TSOP II packages ## **Functional Description** CY7C1049G and CY7C1049GE are high-performance CMOS fast static RAM devices with embedded ECC. Both devices are offered in single and dual chip-enable options and in multiple pin configurations. The CY7C1049GE device includes an ERR pin that signals an error-detection and correction event during a read cycle. Data writes are performed by asserting the Chip Enable (CE) and Write Enable (WE) inputs LOW, while providing the data on $I/O_0$ through $I/O_7$ and address on $A_0$ through $A_{18}$ pins. Data reads are performed by asserting the Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ inputs LOW and providing the required address on the address lines. Read data is accessible on the I/O lines $(I/O_0$ through $I/O_7$ ). All I/Os (I/O $_0$ through I/O $_7$ ) are placed in a high-impedance state during the following events: - The device is deselected (CE HIGH) - The control signal OE is de-asserted On the CY7C1049GE devices, the detection and correction of a single-bit error in the accessed location is indicated by the assertion of the ERR output (ERR = HIGH)<sup>[1]</sup>. See the Truth Table on page 14 for a complete description of read and write modes The logic block diagram is on page 2. ### **Product Portfolio** | | | | | | Power Dissipation | | | | |------------------------|------------------------------------------------------------|------------|------------------------------|------------|-------------------------------------|-----|-----------------------------------|-----| | Product <sup>[2]</sup> | Features and Options (see Pin<br>Configurations on page 4) | Range | V <sub>CC</sub> Range<br>(V) | Speed (ns) | Operating I <sub>CC</sub> ,<br>(mA) | | Standby, I <sub>SB2</sub><br>(mA) | | | | | | (V) | 10/15 | | | | | | | | | | | <b>Typ</b> <sup>[3]</sup> | Max | <b>Typ</b> <sup>[3]</sup> | Max | | CY7C1049G(E)18 | Single or Dual Chip Enables | Industrial | 1.65 V-2.2 V | 15 | _ | 40 | 6 | 8 | | CY7C1049G(E)30 | Optional ERR pins | | 2.2 V-3.6 V | 10 | 38 | 45 | | | | CY7C1049G(E) | opuonar <u>a</u> r u t pino | | 4.5 V–5.5 V | 10 | 38 | 45 | | | - 1. This device does not support automatic write-back on error detection. - 2. The ERR pin is available only for devices which have ERR option "E" in the ordering code. Refer Ordering Information on page 15 for details. - Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 1.8 V (for a V<sub>CC</sub> range of 1.65 V–2.2 V), V<sub>CC</sub> = 3 V (for a V<sub>CC</sub> range of 2.2 V–3.6 V), and V<sub>CC</sub> = 5 V (for a V<sub>CC</sub> range of 4.5 V–5.5 V), T<sub>A</sub> = 25 °C. # Logic Block Diagram - CY7C1049G # Logic Block Diagram - CY7C1049GE ### **Contents** | Pin Configurations | 4 | |--------------------------------|---| | Maximum Ratings | 6 | | Operating Range | 6 | | DC Electrical Characteristics | 6 | | Capacitance | 7 | | Thermal Resistance | 7 | | AC Test Loads and Waveforms | 7 | | Data Retention Characteristics | 8 | | Data Retention Waveform | 8 | | AC Switching Characteristics | 9 | | Switching Waveforms | | | Truth Table | | | ERR Output - CY7C1049GE | | | Ordering Information | 15 | |-----------------------------------------|----| | Ordering Code Definitions | 15 | | Package Diagrams | | | Acronyms | 17 | | Document Conventions | 17 | | Units of Measure | 17 | | Document History Page | 18 | | Sales, Solutions, and Legal Information | 19 | | Worldwide Sales and Design Support | 19 | | Products | 19 | | PSoC®Solutions | 19 | | Cypress Developer Community | 19 | | Technical Support | | # **Pin Configurations** Figure 1. 36-pin SOJ pinout, Single Chip Enable without ERR - CY7C1049G $^{[4]}$ ### Note 4. NC pins are not connected internally to the die. ### Pin Configurations (continued) Figure 2. 44-pin TSOP II pinout, Single Chip Enable without ERR - CY7C1049G [5] Figure 3. 44-pin TSOP II pinout, Single Chip Enable with ERR - CY7C1049GE [5, 6] - 5. NC pins are not connected internally to the die. - 6. ERR is an output pin. # **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ...... -65 °C to +150 °C Ambient temperature with power applied ...... -55 °C to +125 °C Supply voltage on V<sub>CC</sub> relative to GND [7] ...... -0.5 to V<sub>CC</sub> + 0.5 V DC voltage applied to outputs in HI-Z State <sup>[7]</sup> ......–0.5 V to V<sub>CC</sub> + 0.5 V | DC input voltage [7] | –0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------------------------|-----------------------------------| | Current into outputs (in LOW state) | 20 mA | | Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | > 140 mA | # **Operating Range** | Grade | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-------------------------------------------------------| | Industrial | –40 °C to +85 °C | 1.65 V to 2.2 V,<br>2.2 V to 3.6 V,<br>4.5 V to 5.5 V | ### **DC Electrical Characteristics** Over the operating range of -40 °C to 85 °C | Downwoodow | Description | | Took Conditions | 10 | 0 ns / 15 ı | าร | Unit | |------------------|----------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|----------------------|------| | Parameter | Desc | ription | Test Conditions | Min | Typ <sup>[8]</sup> | Max | Unit | | V <sub>OH</sub> | Output HIGH | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.1 mA | 1.4 | _ | _ | V | | | voltage | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -1.0 mA | 2 | _ | _ | | | | | 2.7 V to 3.0 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.2 | _ | _ | | | | | 3.0 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.4 | _ | _ | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.4 | _ | _ | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.1mA | $V_{CC} - 0.5^{[9]}$ | _ | _ | | | V <sub>OL</sub> | Output LOW | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA | _ | _ | 0.2 | V | | | voltage | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2 mA | _ | _ | 0.4 | | | | | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | _ | _ | 0.4 | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | _ | _ | 0.4 | | | V <sub>IH</sub> | Input HIGH | 1.65 V to 2.2 V | - | 1.4 | _ | $V_{CC} + 0.2^{[7]}$ | V | | | voltage | 2.2 V to 2.7 V | _ | 2 | _ | $V_{CC} + 0.3^{[7]}$ | | | | | 2.7 V to 3.6 V | - | 2 | _ | $V_{CC} + 0.3^{[7]}$ | | | | | 4.5 V to 5.5 V | - | 2 | _ | $V_{CC} + 0.5^{[7]}$ | | | $V_{IL}$ | Input LOW | 1.65 V to 2.2 V | _ | -0.2 <sup>[7]</sup> | _ | 0.4 | V | | | voltage | 2.2 V to 2.7 V | - | -0.3 <sup>[7]</sup> | _ | 0.6 | | | | | 2.7 V to 3.6 V | - | -0.3 <sup>[7]</sup> | _ | 0.8 | | | | | 4.5 V to 5.5 V | _ | -0.5 <sup>[7]</sup> | _ | 0.8 | | | I <sub>IX</sub> | Input leakage c | urrent | $GND \le V_{IN} \le V_{CC}$ | -1 | _ | +1 | μΑ | | I <sub>OZ</sub> | Output leakage | current | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> , Output disabled | -1 | _ | +1 | μА | | I <sub>CC</sub> | Operating supply current | | Max $V_{CC}$ , $I_{OUT} = 0$ mA, $f = 100$ MHz | _ | 38 | 45 | mA | | | | | CMOS levels f = 66.7 MHz | _ | _ | 40 | | | I <sub>SB1</sub> | Automatic CE p current – TTL ir | | $\begin{array}{l} \text{Max V}_{CC}, \overline{CE} \geq V_{IH}, \\ V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, f = f_{MAX} \end{array}$ | _ | _ | 15 | mA | | I <sub>SB2</sub> | Automatic CE p<br>current – CMOS | | Max $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.2 \text{ V}$ , $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ or $V_{IN} \le 0.2 \text{ V}$ , f = 0 | _ | 6 | 8 | mA | - 7. $V_{IL(min)}$ = -2.0 V and $V_{IH(max)}$ = $V_{CC}$ + 2 V for pulse durations of less than 20 ns. - 8. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 1.65 V 2.2 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 6 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ range of 4.5 V 5.5 V (for $V_{CC}$ range of 4.5 V 5.5 V), $V_{CC}$ range of 4.5 V 5.5 V (for $V_{CC}$ range of 4.5 V 5.5 - $9. \ \ \, \text{This parameter is guaranteed by design and not tested}.$ # Capacitance | Parameter [10] | Description | Test Conditions | 36-pin SOJ | 44-pin TSOP II | Unit | |------------------|-------------------|------------------------------------|------------|----------------|------| | C <sub>IN</sub> | Input capacitance | T <sub>A</sub> = 25 °C, f = 1 MHz, | 10 | 10 | pF | | C <sub>OUT</sub> | I/O capacitance | $V_{CC} = V_{CC(typ)}$ | 10 | 10 | pF | ### **Thermal Resistance** | Parameter [10] | Description | Test Conditions | 36-pin SOJ | 44-pin TSOP II | Unit | |----------------|---------------------------------------|-------------------------------------------------------------------------|------------|----------------|------| | - JA | | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 59.52 | 68.85 | °C/W | | - 30 | Thermal resistance (junction to case) | | 31.48 | 15.97 | °C/W | ### **AC Test Loads and Waveforms** Figure 4. AC Test Loads and Waveforms [11] | Parameters | 1.8 V | 3.0 V | 5.0 V | Unit | |-------------------|-------|-------|-------|------| | R1 | 1667 | 317 | 317 | Ω | | R2 | 1538 | 351 | 351 | Ω | | V <sub>TH</sub> | 0.9 | 1.5 | 1.5 | V | | V <sub>HIGH</sub> | 1.8 | 3 | 3 | V | <sup>10.</sup> Tested initially and after any design or process changes that may affect these parameters. <sup>11.</sup> Full-device AC operation assumes a 100- $\mu$ s ramp time from 0 to $V_{CC(min)}$ and a 100- $\mu$ s wait time after $V_{CC}$ stabilization. ### **Data Retention Characteristics** Over the operating range of -40 °C to 85 °C | Parameter | Description | Conditions | Min | Max | Unit | |------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1 | - | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = 1.2 \text{ V}, \overline{CE} \ge V_{CC} - 0.2 \text{ V}^{[13]}, V_{IN} \ge V_{CC} - 0.2 \text{ V}, \text{ or } V_{IN} \le 0.2 \text{ V}$ | - | 8 | mA | | t <sub>CDR</sub> <sup>[12]</sup> | Chip deselect to data retention time | | 0 | _ | ns | | t <sub>R</sub> <sup>[12, 13]</sup> | Operation recovery time | V <sub>CC</sub> ≥ 2.2 V | 10 | _ | ns | | | | V <sub>CC</sub> < 2.2 V | 15 | _ | ns | ## **Data Retention Waveform** Figure 5. Data Retention Waveform<sup>[13]</sup> <sup>12.</sup> These parameters are guaranteed by design. 13. Full-device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC (min)</sub> ≥ 100 μs. # **AC Switching Characteristics** Over the operating range of -40 °C to 85 °C | Parameter [14] | Donasistics. | 10 | ) ns | 15 ns | | | |-------------------|-------------------------------------------|-----|------|-------|-----|------| | Parameter [14] | Description | Min | Max | Min | Max | Unit | | Read Cycle | | • | • | • | 1 | | | t <sub>RC</sub> | Read cycle time | 10 | _ | 15 | _ | ns | | t <sub>AA</sub> | Address to data / ERR valid | _ | 10 | _ | 15 | ns | | t <sub>OHA</sub> | Data / ERR hold from address change | 3 | - | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to data / ERR valid | _ | 10 | _ | 15 | ns | | t <sub>DOE</sub> | OE LOW to data / ERR valid | _ | 4.5 | _ | 8 | ns | | t <sub>LZOE</sub> | OE LOW to low impedance <sup>[15]</sup> | 0 | _ | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to HI-Z <sup>[15]</sup> | _ | 5 | _ | 8 | ns | | t <sub>LZCE</sub> | CE LOW to low impedance <sup>[15]</sup> | 3 | _ | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to HI-Z <sup>[15]</sup> | _ | 5 | _ | 8 | ns | | t <sub>PU</sub> | CE LOW to power-up <sup>[16, 17]</sup> | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power-down <sup>[16, 17]</sup> | _ | 10 | _ | 15 | ns | | Write Cycle [1 | 7, 18] | • | • | • | - | • | | t <sub>WC</sub> | Write cycle time | 10 | _ | 15 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 7 | _ | 12 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 7 | _ | 12 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 7 | _ | 12 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 5 | _ | 8 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | t <sub>LZWE</sub> | WE HIGH to low impedance <sup>[15]</sup> | 3 | _ | 3 | _ | ns | | t <sub>HZWE</sub> | WE LOW to HI-Z <sup>[15]</sup> | _ | 5 | _ | 8 | ns | <sup>14.</sup> Test conditions assume a signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for $V_{CC} \ge 3$ V) and $V_{CC}/2$ (for $V_{CC} < 3$ V), and input pulse levels of 0 to 3 V (for $V_{CC} \ge 3$ V) and 0 to $V_{CC}$ (for $V_{CC} < 3$ V). Test conditions for the read cycle use output loading, as shown in part (a) of Figure 4 on page 7, unless specified otherwise. <sup>15.</sup> t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>LZCE</sub>, and t<sub>LZCE</sub> are specified with a load capacitance of 5 pF, as shown in part (b) of Figure 4 on page 7. Transition is measured ±200 mV from steady state voltage. <sup>16.</sup> These parameters are guaranteed by design and are not tested. <sup>17.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, $\overline{\text{CE}}$ = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. <sup>18.</sup> The minimum write cycle pulse width in Write Cycle No. 2 (WE Controlled, OE LOW) should be equal to sum of t<sub>DS</sub> and t<sub>HZWE</sub>. # **Switching Waveforms** Figure 6. Read Cycle No. 1 of CY7C1049G (Address Transition Controlled) [19, 20] Figure 7. Read Cycle No. 1 of CY7C1049GE (Address Transition Controlled) $^{[19,\,20]}$ <sup>19.</sup> The device is continuously selected, $\overline{OE}$ = $V_{IL}$ , $\overline{CE}$ = $V_{IL}$ . 20. $\overline{WE}$ is HIGH for the read cycle. # Switching Waveforms (continued) Figure 8. Read Cycle No. 2 (OE Controlled) [21, 22] Notes 21. WE is HIGH for the read cycle. <sup>22.</sup> Address valid prior to or coincident with $\overline{\text{CE}}$ LOW transition. # Switching Waveforms (continued) Figure 9. Write Cycle No. 1 (CE Controlled) [23, 24] Figure 10. Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[23,\ 24,\ 25]}$ - Notes 23. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, \( \overlap \) = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 24. Data I/O is in HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ . - 25. The minimum write cycle pulse width should be equal to sum of $t_{SD}$ and $t_{HZWE}$ . # Switching Waveforms (continued) <sup>26.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. 27. Data I/O is in HI-Z state if CE = V<sub>IH</sub>, or OE = V<sub>IH</sub>. <sup>28.</sup> Data I/O is high impedance if $\overline{OE} = V_{IH}$ . 29. During this period the I/Os are in output state. Do not apply input signals. ### **Truth Table** | CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode | Power | |----|-------------------|-------------------|------------------------------------|----------------------------|----------------------------| | Н | X <sup>[30]</sup> | X <sup>[30]</sup> | HI-Z | Power down | Standby (I <sub>SB</sub> ) | | L | L | Н | Data out | Read all bits | Active (I <sub>CC</sub> ) | | L | Х | L | Data in | Write all bits | Active (I <sub>CC</sub> ) | | L | Н | Н | HI-Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | # **ERR Output - CY7C1049GE** | Output [31] | Mode | | | |-------------|-----------------------------------------------------------|--|--| | 0 | Read operation, no single-bit error in the stored data. | | | | 1 | Read operation, single-bit error detected and corrected. | | | | HI-Z | Device deselected or outputs disabled or Write operation. | | | $<sup>\</sup>label{eq:Notes} \begin{tabular}{ll} \textbf{Notes} \\ 30. \ The input voltage levels on these pins should be either at $V_{IH}$ or $V_{IL}$. \\ 31. \ ERR pin is an output pin. It should be left floating when not used. \\ \end{tabular}$ # **Ordering Information** | Speed (ns) | Voltage<br>Range | Ordering Code | Package<br>Diagram | Package Type (all Pb-free) | Operating Range | |------------|------------------|----------------------|--------------------|-------------------------------------------|-----------------| | 10 | 10 2.2 V–3.6 V | CY7C1049G30-10VXI | 51-85090 | 36-pin Molded SOJ | Industrial | | | | CY7C1049G30-10VXIT | 51-85090 | 36-pin Molded SOJ, Tape and Reel | | | | | CY7C1049GE30-10ZSXI | 51-85087 | 44-pin TSOP II, ERR output | | | | | CY7C1049GE30-10ZSXIT | 51-85087 | 44-pin TSOP II, ERR output, Tape and Reel | | | | | CY7C1049G30-10ZSXI | 51-85087 | 44-pin TSOP II | | | | | CY7C1049G30-10ZSXIT | 51-85087 | 44-pin TSOP II, Tape and Reel | | | 15 | 1.65 V-2.2 V | CY7C1049G18-15ZSXI | 51-85087 | 44-pin TSOP II | | | | | CY7C1049G18-15ZSXIT | 51-85087 | 44-pin TSOP II, Tape and Reel | | | 10 | 4.5 V–5.5 V | CY7C1049G-10VXI | 51-85090 | 36-pin Molded SOJ | | | | | CY7C1049G-10VXIT | 51-85090 | 36-pin Molded SOJ, Tape and Reel | | | | | CY7C1049G-10ZSXI | 51-85087 | 44-pin TSOP II | | | | | CY7C1049G-10ZSXIT | 51-85087 | 44-pin TSOP II, Tape and Reel | | ### **Ordering Code Definitions** # **Package Diagrams** Figure 12. 44-pin TSOP II Package Outline, 51-85087 Figure 13. 36L SOJ V36.4 (Molded) Package Outline, 51-85090 36 Lead (400 MIL) Molded SOJ V36 # **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BHE | Byte High Enable | | | | | BLE | Byte Low Enable | | | | | CE | Chip Enable | | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | | I/O | Input/Output | | | | | ŌĒ | Output Enable | | | | | SRAM | Static Random Access Memory | | | | | TSOP | Thin Small Outline Package | | | | | TTL | Transistor-Transistor Logic | | | | | VFBGA | Very Fine-Pitch Ball Grid Array | | | | | WE | Write Enable | | | | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | °C | degrees Celsius | | | | MHz | megahertz | | | | μΑ | microampere | | | | μS | microsecond | | | | mA | milliampere | | | | mm | millimeter | | | | ns | nanosecond | | | | Ω | ohm | | | | % | percent | | | | pF | picofarad | | | | V | volt | | | | W | watt | | | # **Document History Page** | Document Title: CY7C1049G/CY7C1049GE, 4-Mbit (512K words × 8 bit) Static RAM with Error-Correcting Code (ECC) Document Number: 001-95412 | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | ** | 4685774 | VINI | 03/13/2015 | New data sheet. | | | | *A | 4831087 | NILE | 07/10/2015 | Updated Package Diagrams: Added spec 51-85090 *G (Figure 13). Removed spec 51-85082 *E. Removed spec 51-85150 *H. | | | | *B | 4968879 | NILE | 10/16/2015 | Fixed typo in bookmarks. | | | | *C | 5020573 | VINI | 11/25/2015 | Changed status from Preliminary to Final. Updated Pin Configurations: Removed figure "36-pin SOJ Single Chip Enable with ERR CY7C1049GE". Updated Ordering Information: Updated part numbers. | | | | *D | 5429076 | NILE | 09/07/2016 | Updated Maximum Ratings: Updated Note 7 (Replaced "2 ns" with "20 ns"). Updated DC Electrical Characteristics: Removed Operating Range "2.7 V to 3.6 V" and all values corresponding to V <sub>OH</sub> parameter. Included Operating Ranges "2.7 V to 3.0 V" and "3.0 V to 3.6 V" and all values corresponding to V <sub>OH</sub> parameter. Changed minimum value of V <sub>IH</sub> parameter from 2.2 V to 2 V corresponding to Operating Range "4.5 V to 5.5 V". Updated Ordering Information: Updated part numbers. Updated to new template. | | | | *E | 5725349 | AESATMP7 | 05/03/2017 | Updated Cypress Logo and Copyright. | | | # Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/mcu ### **Products** ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot cypress.com/memory Memory Microcontrollers **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb Wireless Connectivity cypress.com/wireless ### PSoC<sup>®</sup>Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 ### **Cypress Developer Community** Forums | WICED IoT Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2015-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or are not designies, interior, interio Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners Document Number: 001-95412 Rev. \*E Revised May 3, 2017 Page 19 of 19