# 256 K (32 K × 8) Static RAM ### **Features** ■ Temperature ranges ☐ Commercial: 0 °C to +70 °C ☐ Industrial: -40 °C to +85 °C ☐ Automotive-A: -40 °C to +85 °C ☐ Automotive-E: -40 °C to +125 °C ■ High speed: 55 ns ■ Voltage range: 4.5 V to 5.5 V operation ■ Low active power ☐ 275 mW (max) ■ Low standby power (LL version) □ 82.5 µW (max) ■ Easy memory expansion with CE and OE Features ■ TTL-compatible inputs and outputs ■ Automatic power-down when deselected ■ CMOS for optimum speed and power ■ Available in Pb-free and non Pb-free 28-pin (600-mil) PDIP, 28-pin (300-mil) narrow SOIC, 28-pin TSOP-I, and 28-pin reverse TSOP-I packages ### **Functional Description** The CY62256N is a high performance CMOS static RAM organized as 32K words by 8 bits. Easy memory expansion is provided by an active LOW chip enable (CE) and active LOW output enable (OE) and tristate drivers. This device has an automatic power-down feature, reducing the power consumption by 99.9 percent when deselected. An active LOW write enable signal $(\overline{WE})$ controls the writing/reading operation of the memory. When $\overline{CE}$ and $\overline{WE}$ inputs are both LOW, data on the eight data input/output pins $(I/O_0$ through $I/O_7$ ) is written into the memory location addressed by the address present on the address pins $(A_0$ through $A_{14})$ . Reading the device is accomplished by selecting the device and enabling the outputs, $\overline{CE}$ and $\overline{OE}$ active LOW, while $\overline{WE}$ remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins are present on the eight data input/output pins. The input/output pins remain in a high impedance state unless the chip is selected, outputs are enabled, and write enable ( $\overline{\text{WE}}$ ) is HIGH. # **Logic Block Diagram** ## Contents | Product Portfolio | 3 | |-----------------------------------|---| | Pin Configurations | 3 | | Maximum Ratings | | | Operating Range | | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | | | Data Retention Characteristics | | | Switching Characteristics | | | Switching Waveforms | | | Typical DC and AC Characteristics | | | Truth Table | | | Ordering Information | 11 | |-----------------------------------------|----| | Ordering Code Definitions | | | Package Diagrams | | | Reference Information | | | Acronyms | 14 | | Document Conventions | | | Document History Page | 15 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC Solutions | 16 | ### **Product Portfolio** | | | | | | | | Power Di | ssipation | | |------------|--------------|---------------------------|--------------------|-----|---------------|--------------------|-----------------------------|--------------------------------|-----| | Product | | V <sub>CC</sub> Range (V) | | | Speed<br>(ns) | Operat<br>(m | ing, I <sub>CC</sub><br>nA) | Standby, I <sub>SB2</sub> (μA) | | | | | Min | Typ <sup>[1]</sup> | Max | | Typ <sup>[1]</sup> | Max | Typ <sup>[1]</sup> | Max | | CY62256NLL | Commercial | 4.5 | 5.0 | 5.5 | 70 | 25 | 50 | 0.1 | 5 | | CY62256NLL | Industrial | | | | 55/70 | 25 | 50 | 0.1 | 10 | | CY62256NLL | Automotive-A | | | | 55/70 | 25 | 50 | 0.1 | 10 | | CY62256NLL | Automotive-E | | | | 55 | 25 | 50 | 0.1 | 15 | ## **Pin Configurations** Figure 1. 28-pin DIP and Narrow SOIC Figure 2. 28-pin TSOP I and Reverse TSOP I Table 1. Pin Definitions | Pin Number | Туре | Description | |-----------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1–10, 21, 23–26 | Input | A <sub>0</sub> -A <sub>14</sub> . Address Inputs | | 11–13, 15–19, | Input/Output | I/O <sub>0</sub> -I/O <sub>7</sub> . Data lines. Used as input or output lines depending on operation | | 27 | Input/Control | <b>WE</b> . When selected LOW, a WRITE is conducted. When selected HIGH, a READ is conducted | | 20 | Input/Control | CE. When LOW, selects the chip. When HIGH, deselects the chip | | 22 | Input/Control | <b>OE</b> . Output Enable. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins | | 14 | Ground | GND. Ground for the device | | 28 | Power Supply | V <sub>CC</sub> . Power supply for the device | ### Note Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions (T<sub>A</sub> = 25 °C, V<sub>CC</sub>). Parameters are guaranteed by design and characterization, and not 100% tested. ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to +150 °C Ambient temperature with power applied ...... -55 °C to +125 °C Supply voltage to ground potential (pin 28 to pin 14).....-0.5 V to +7.0 V DC input voltage<sup>[2]</sup>.....-0.5 V to $V_{CC}$ + 0.5 V Output current into outputs (LOW) ......20 mA | Static discharge voltage | > 2001 V | |--------------------------------|----------| | (per MIL-STD-883, method 3015) | | | Latch-up current | > 200 mA | ## **Operating Range** | Range | Ambient Temperature (T <sub>A</sub> ) <sup>[3]</sup> | V <sub>CC</sub> | |--------------|------------------------------------------------------|-----------------| | Commercial | 0 °C to +70 °C | 5 V ± 10% | | Industrial | –40 °C to +85 °C | 5 V ± 10% | | Automotive-A | –40 °C to +85 °C | 5 V ± 10% | | Automotive-E | −40 °C to +125 °C | 5 V ± 10% | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | | <b>-55</b> | | | -70 | | Unit | |------------------|--------------------------------------------|------------------------------------------------------------------------------|-------------------|------|--------------------|-------------------------|------|---------------------------|----------------------------|-------| | raiailletei | Description | | | Min | Typ <sup>[4]</sup> | Max | Min | <b>Typ</b> <sup>[4]</sup> | Max | Oilit | | V <sub>OH</sub> | Output HIGH voltage | $V_{CC} = Min, I_{OH} = -1.0$ | ) mA | 2.4 | _ | _ | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage | $V_{CC} = Min, I_{OL} = 2.1$ | mA | _ | _ | 0.4 | _ | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | | 2.2 | - | V <sub>CC</sub> + 0.5 V | 2.2 | - | V <sub>CC</sub> +<br>0.5 V | V | | V <sub>IL</sub> | Input LOW voltage | | | -0.5 | _ | 0.8 | -0.5 | _ | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \leq V_I \leq V_{CC}$ | | -0.5 | _ | +0.5 | -0.5 | _ | +0.5 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_O \le V_{CC}$ , output disabled | | | _ | +0.5 | -0.5 | _ | +0.5 | μΑ | | I <sub>CC</sub> | C V <sub>CC</sub> operating supply current | | LL-Commercial | _ | _ | _ | _ | 25 | 50 | mA | | | | | LL - Industrial | _ | 25 | 50 | _ | 25 | 50 | mA | | | | I - IMAX - I/IRC | LL - Automotive-A | _ | 25 | 50 | _ | 25 | 50 | mA | | | | | LL - Automotive-E | _ | 25 | 50 | _ | _ | _ | mA | | I <sub>SB1</sub> | Automatic CE | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ , | LL-Commercial | _ | _ | _ | _ | 0.3 | 0.5 | mA | | | power-down current—<br>TTL inputs | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$f = f_{MAX}$ | LL - Industrial | _ | 0.3 | 0.5 | _ | 0.3 | 0.5 | mA | | | TTE IIIputs | I – IMAX | LL - Automotive-A | _ | 0.3 | 0.5 | _ | 0.3 | 0.5 | mA | | | | | LL - Automotive-E | _ | 0.3 | 0.5 | _ | _ | _ | mA | | I <sub>SB2</sub> | Automatic CE | Max. V <sub>CC</sub> , | LL - Commercial | _ | _ | _ | _ | 0.1 | 5 | μА | | | power-down current—<br>CMOS inputs | $CE \ge V_{CC} - 0.3 \text{ V}$ $V_{IN} \ge V_{CC} - 0.3 \text{ V, or}$ | LL - Industrial | _ | 0.1 | 10 | _ | 0.1 | 10 | μА | | | CiviOs iriputs | $V_{IN} \ge V_{CC} - 0.3 \text{ V, OI}$<br>$V_{IN} \le 0.3 \text{ V, f} = 0$ | LL - Automotive-A | _ | 0.1 | 10 | _ | 0.1 | 10 | μА | | | | | LL - Automotive-E | _ | 0.1 | 15 | _ | _ | - | μА | ### Capacitance | Parameter <sup>[5]</sup> Description | | Test Conditions | Max | Unit | |--------------------------------------|--------------------|---------------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 5.0 \text{V}$ | 6 | pF | | C <sub>OUT</sub> | Output capacitance | | 8 | pF | - V<sub>IL</sub> (min) = -2.0 V for pulse durations of less than 20 ns. T<sub>A</sub> is the "Instant-On" case temperature. Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions (T<sub>A</sub> = 25 °C, V<sub>CC</sub>). Parameters are guaranteed by design and characterization, and not 100% tested. Tested initially and after any design or process changes that may affect these parameters. ### **Thermal Resistance** | Parameter <sup>[6]</sup> | Description | Test Conditions | DIP | SOIC | TSOP | RTSOP | Unit | |--------------------------|---------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|-------|------| | $\theta_{JA}$ | | Still air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | 75.61 | 76.56 | 93.89 | 93.89 | °C/W | | θJC | Thermal resistance (junction to case) | | 43.12 | 36.07 | 24.64 | 24.64 | °C/W | Figure 3. AC Test Loads and Waveforms ### **Data Retention Characteristics** | Parameter | Descri | ption | Conditions <sup>[7]</sup> | Min | <b>Typ</b> <sup>[8]</sup> | Max | Unit | |---------------------------------|------------------------------------|----------------------------------|---------------------------------------------------------------------|-----|---------------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | | 2.0 | _ | _ | V | | I <sub>CCDR</sub> | Data retention current | LL - Commercial | $V_{CC} = 2.0 \text{ V}, \overline{CE} \ge V_{CC} - 0.3 \text{ V},$ | _ | 0.1 | 5 | μΑ | | | | LL – Industrial/<br>Automotive-A | $V_{IN} \ge V_{CC} - 0.3 \text{ V, or } V_{IN} \le 0.3 \text{ V}$ | _ | 0.1 | 10 | μА | | | | LL – Automotive-E | ] | _ | 0.1 | 10 | μΑ | | t <sub>CDR</sub> <sup>[7]</sup> | Chip deselect to data re- | tention time | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[7]</sup> | Operation recovery time | | CY62256NLL-55 | 55 | _ | _ | ns | | | | | CY62256NLL-70 | 70 | _ | _ | | Figure 4. Data Retention Waveform - 6. Tested initially and after any design or process changes that may affect these parameters. - No input may exceed V<sub>CC</sub> + 0.5 V. Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions (T<sub>A</sub> = 25 °C, V<sub>CC</sub>). Parameters are guaranteed by design and characterization, and not 100% tested. ## **Switching Characteristics** Over the Operating Range | Parameter <sup>[9]</sup> | De contration | CY62 | 256N-55 | CY62 | CY62256N-70 | | | |-----------------------------|---------------------------------------|------|---------|------|-------------|------|--| | Parameter | Description | Min | Max | Min | Max | Unit | | | Read Cycle | | • | | • | • | • | | | t <sub>RC</sub> | Read cycle time | 55 | _ | 70 | _ | ns | | | t <sub>AA</sub> | Address to data valid | _ | 55 | - | 70 | ns | | | t <sub>OHA</sub> | Data hold from address change | 5 | _ | 5 | _ | ns | | | t <sub>ACE</sub> | CE LOW to data valid | _ | 55 | - | 70 | ns | | | t <sub>DOE</sub> | OE LOW to data valid | _ | 25 | - | 35 | ns | | | t <sub>LZOE</sub> | OE LOW to low Z <sup>[10]</sup> | 5 | _ | 5 | _ | ns | | | t <sub>HZOE</sub> | OE HIGH to high Z <sup>[10, 11]</sup> | _ | 20 | - | 25 | ns | | | t <sub>LZCE</sub> | CE LOW to low Z <sup>[10]</sup> | 5 | _ | 5 | _ | ns | | | t <sub>HZCE</sub> | CE HIGH to high Z <sup>[10, 11]</sup> | _ | 20 | - | 25 | ns | | | t <sub>PU</sub> | CE LOW to power-up | 0 | _ | 0 | _ | ns | | | t <sub>PD</sub> | CE HIGH to power-down | _ | 55 | - | 70 | ns | | | Write Cycle <sup>[12,</sup> | 13] | | | | | | | | t <sub>WC</sub> | Write cycle time | 55 | _ | 70 | _ | ns | | | t <sub>SCE</sub> | CE LOW to write end | 45 | _ | 60 | _ | ns | | | t <sub>AW</sub> | Address setup to write end | 45 | _ | 60 | _ | ns | | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | | t <sub>PWE</sub> | WE pulse width | 40 | _ | 50 | _ | ns | | | t <sub>SD</sub> | Data setup to write end | 25 | _ | 30 | _ | ns | | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to high Z <sup>[10, 11]</sup> | _ | 20 | - | 25 | ns | | | t <sub>LZWE</sub> | WE HIGH to low Z <sup>[10]</sup> | 5 | _ | 5 | _ | ns | | ## **Switching Waveforms** Figure 5. Read Cycle No. 1<sup>[14, 15]</sup> - Notes 9. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 100-pF load capacitance. 10. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZWE</sub> is less than t<sub>LZWE</sub> for any device. 11. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. 12. The internal Write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a Write and either signal can terminate a Write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the Write. 13. The minimum Write cycle time for Write Cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. 14. Device is continuously selected. OE, CE = V<sub>IL</sub>. 15. WE is HIGH for Read cycle. - 15. WE is HIGH for Read cycle. ## Switching Waveforms (continued) Figure 6. Read Cycle No. 2<sup>[16, 17]</sup> Figure 7. Write Cycle No. 1 (WE Controlled)[18, 19, 20] Figure 8. Write Cycle No. 2 (CE Controlled)[18, 19, 20] - 16. WE is HIGH for Read cycle. - 17. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. - 17. Address valid prior to or coincident with CE transition LOW. 18. The internal Write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a Write and either signal can terminate a Write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the Write. 19. Data I/O is high impedance if OE = V<sub>IH</sub>. 20. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. 21. During this period, the I/Os are in output state and input signals should not be applied. # **Switching Waveforms** (continued) Figure 9. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)[22, 23] ### Notes <sup>22.</sup> The minimum Write cycle time for Write Cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. 23. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. 24. During this period, the I/Os are in output state and input signals should not be applied. # **Typical DC and AC Characteristics** # **Typical DC and AC Characteristics** (continued) ## **Truth Table** | CE | WE | OE | Inputs/Outputs | Mode | Power | |----|----|----|----------------|---------------------|----------------------------| | Н | Х | Х | High Z | Deselect/power-down | Standby (I <sub>SB</sub> ) | | L | Н | L | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L | Х | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|-------------------|--------------------|----------------------------------------|--------------------| | 55 | CY62256NLL-55SNXI | 51-85092 | 28-pin (300-mil) narrow SOIC (Pb-free) | Industrial | | | CY62256NLL-55ZXI | 51-85071 | 28-pin TSOP I (Pb-free) | | | | CY62256NLL-55ZXA | 51-85071 | 28-pin TSOP I (Pb-free) | Automotive-A | | | CY62256NLL-55SNXE | 51-85092 | 28-pin (300-mil) narrow SOIC (Pb-free) | Automotive-E | | | CY62256NLL-55ZXE | 51-85071 | 28-pin TSOP I (Pb-free) | | | 70 | CY62256NLL-70PXC | 51-85017 | 28-pin (600-mil) molded DIP (Pb-free) | Commercial | | | CY62256NLL-70SNXC | 51-85092 | 28-pin (300-mil) narrow SOIC (Pb-free) | | | | CY62256NLL-70ZRXI | 51-85074 | 28-pin reverse TSOP I (Pb-free) | Industrial | | | CY62256NLL-70SNXA | 51-85092 | 28-pin (300-mil) narrow SOIC (Pb-free) | Automotive-A | ### **Ordering Code Definitions** ## **Package Diagrams** Figure 10. 28-pin (600-mil) Molded DIP, 51-85017 Figure 11. 28-pin (300-mil) SNC (Narrow Body), 51-85092 Figure 12. 28-pin TSOP I (8 × 13.4 mm), 51-85071 NDTE: DRIENTATION I.D MAY BE LOCATED EITHER AS SHOWN IN OPTION 1 OR OPTION 2 $\begin{array}{c} \text{DIMENSION IN MM} \\ \underline{\text{MAX.}} \\ \overline{\text{MIN.}} \end{array}$ 51-85071 \*I Figure 13. 28-pin TSOP I (8 × 13.4 mm), 51-85074 NOTE: ORIENTATION I.D MAY BE LOCATED EITHER AS SHOWN IN OPTION 1 OR OPTION 2 ## **Reference Information** ## **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | CMOS | complementary metal oxide semiconductor | | I/O | input/output | | SRAM | static random access memory | | VFBGA | very fine ball grid array | | TSOP | thin small outline package | ## **Document Conventions** Units of Measure | Symbol | Unit of Measure | | |--------|-----------------|--| | °C | degrees Celsius | | | μΑ | microampere | | | mA | milliampere | | | MHz | megahertz | | | ns | nanosecond | | | pF | picofarad | | | V | volt | | | Ω | ohm | | | W | watt | | # **Document History Page** | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 426504 | NXR | See ECN | New Datasheet | | *A | 488954 | NXR | See ECN | Added Automotive product Updated ordering Information table | | *B | 2715270 | VKN/AESA | 06/05/2009 | Updated POD of 28-Pin (600-Mil) Molded DIP package (Spec# 51-85017) | | *C | 2891344 | VKN | 03/12/2010 | Added Table of Contents Removed "L" product information Updated Ordering Information table Updated Package Diagrams (Figure 10, Figure 11, and Figure 12) Updated Sales, Solutions, and Legal Information | | *D | 3119519 | AJU | 01/04/2011 | Updated Ordering Information. Added Ordering Code Definitions. | | *E | 3329873 | RAME | 07/27/11 | Updated template and styles according to current Cypress standards. Added acronyms and units. Removed reference to AN1064 SRAM system guidelines. Updated operation recovery time parameter under Data Retention Characteristics on page 5. | | *F | 3433878 | TAVA | 11/09/11 | Updated package diagrams. | ### Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive cypres Clocks & Buffers cyp Interface cyp Lighting & Power Control cypres Memory Optical & Image Sensing PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2006-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.