# 1-Mbit (128 K × 8) Static RAM #### **Features** ■ Very high speed: 45 ns ■ Temperature ranges: □ Industrial: -40 °C to +85 °C ■ Wide voltage range: 2.2 V to 3.6 V ■ Pin compatible with CY62128DV30 ■ Ultra low standby power Typical standby current: 1 μA Maximum standby current: 4 μA ■ Ultra low active power □ Typical active current: 1.3 mA at f = 1 MHz ■ Easy memory expansion with $\overline{CE}_1$ , $CE_2$ and $\overline{OE}$ features ■ Automatic power-down when deselected Complementary metal oxide semiconductor (CMOS) for optimum speed and power ■ Offered in Pb-free 32-pin SOIC, 32-pin thin small outline package (TSOP) Type I, and 32-pin shrunk thin small outline package (STSOP) packages #### **Functional Description** The CY62128EV30 is a high performance CMOS static RAM module organized as 128K words by 8-bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life $^{\rm TM}$ (MoBL $^{\rm I\!B}$ ) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption when addresses are not toggling. Placing the device in standby mode reduces power consumption by more than 99 percent when deselected (CE $_1$ HIGH or CE $_2$ LOW). The eight input and output pins (I/O $_0$ through I/O $_7$ ) are placed in a high impedance state when the device is deselected (CE $_1$ HIGH or CE $_2$ LOW), the outputs are disabled (OE HIGH), or a write operation is in progress (CE $_1$ LOW and CE $_2$ HIGH and WE LOW). To write to the device, $\underline{\text{take}}$ chip enable ( $\overline{\text{CE}}_1$ LOW and $\overline{\text{CE}}_2$ HIGH) and write enable (WE) inputs LOW. Data on the eight I/O pins is then written into the location specified on the address pin (A<sub>0</sub> through A<sub>16</sub>). To read from the device, take chip enable $(\overline{CE}_1 \text{ LOW})$ and $CE_2 \text{ HIGH}$ ) and output enable $(\overline{OE})$ LOW while forcing write enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins. ### **Logic Block Diagram** ### **Contents** | Pin Configuration | 3 | |--------------------------------|-----| | Product Portfolio | . 3 | | Maximum Ratings | . 4 | | Operating Range | . 4 | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | | | AC Test Loads and Waveforms | . 5 | | Data Retention Characteristics | . 6 | | Data Retention Waveform | . 6 | | Switching Characteristics | . 7 | | Switching Waveforms | | | Truth Table | 11 | |-----------------------------------------|----| | Ordering Information | 12 | | Ordering Code Definitions | 12 | | Package Diagrams | 13 | | Acronyms | 16 | | Document Conventions | 16 | | Units of Measure | 16 | | Document History Page | 17 | | Sales, Solutions, and Legal Information | 18 | | Worldwide Sales and Design Support | 18 | | Products | 18 | | PSoC Solutions | 19 | ## **Pin Configuration** Figure 1. 32-pin STSOP [1] Figure 2. 32-pin TSOP I [1] Figure 3. 32-pin SOIC [1] #### **Product Portfolio** | | | | | | Speed | Power Dissipation | | | | | | |---------------|------------|---------------------------|----------------|-----------|-------|--------------------------------|--------------------------------|----------------|----------|-----------------------|-----| | Product | Range | V <sub>CC</sub> Range (V) | | Range (V) | | | Operating I <sub>CC</sub> (mA) | | Standby | L (π <b>Δ</b> ) | | | | | | | (ns) | f = 1 | f = 1 MHz f = f <sub>max</sub> | | max | Stariuby | I <sub>SB2</sub> (μA) | | | | | Min | <b>Typ</b> [2] | Max | | <b>Typ</b> [2] | Max | <b>Typ</b> [2] | Max | <b>Typ</b> [2] | Max | | CY62128EV30LL | Industrial | 2.2 | 3.0 | 3.6 | 45 | 1.3 | 2.0 | 11 | 16 | 1 | 4 | #### Notes - 1. NC pins are not connected on the die. - 2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ)}$ , $T_A = 25$ °C. #### **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to +150 °C Ambient temperature with Supply voltage to ground potential .....-0.3 V to V<sub>CC(max)</sub> + 0.3 V DC voltage applied to outputs in high Z State $^{[3,\,4]}$ .....–0.3 V to V $_{\rm CC(max)}$ + 0.3 V | DC input voltage [3, 4]0.3 V to V <sub>CC(max)</sub> + 0.3 V | | |--------------------------------------------------------------|--| | Output current into outputs (LOW)20 mA | | | Static discharge voltage (MIL-STD-883, method 3015)> 2001 V | | | Latch-up current> 200 mA | | ### **Operating Range** | Device Range | | Ambient<br>Temperature | <b>V</b> cc <sup>[5]</sup> | | |---------------|------------|------------------------|----------------------------|--| | CY62128EV30LL | Industrial | –40 °C to +85 °C | 2.2 V to 3.6 V | | #### **Electrical Characteristics** Over the Operating Range | | B | T 0 | . 114 | 45 | ns (Industr | rial) | 11.4 | | |---------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|-------------|-------------------------|------|--| | Parameter | Description | lest Co | Test Conditions | | | Max | Unit | | | V <sub>OH</sub> | Output HIGH voltage | I <sub>OH</sub> = -0.1 mA | | 2.0 | _ | _ | V | | | | | $I_{OH} = -1.0 \text{ mA}, V_{OH}$ | <sub>CC</sub> ≥ 2.70 V | 2.4 | _ | _ | V | | | V <sub>OL</sub> | Output LOW voltage | I <sub>OL</sub> = 0.1 mA | | _ | _ | 0.4 | V | | | | | $I_{OL}$ = 2.1 mA, $V_{CO}$ | <u>&gt;</u> 2.70 V | - | _ | 0.4 | V | | | V <sub>IH</sub> | Input HIGH voltage | V <sub>CC</sub> = 2.2 V to 2.7 | 7 V | 1.8 | _ | V <sub>CC</sub> + 0.3 V | V | | | | | V <sub>CC</sub> = 2.7 V to 3.6 | V | 2.2 | _ | V <sub>CC</sub> + 0.3 V | V | | | V <sub>IL</sub> | Input LOW voltage | V <sub>CC</sub> = 2.2 V to 2.7 V | | -0.3 | _ | 0.6 | V | | | | | V <sub>CC</sub> = 2.7 V to 3.6 | V | -0.3 | _ | 0.8 | V | | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | | -1 | _ | +1 | μΑ | | | I <sub>OZ</sub> | Output leakage current | GND $\leq$ V <sub>O</sub> $\leq$ V <sub>CC</sub> , | output disabled | -1 | _ | +1 | μΑ | | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CCmax}$ | _ | 11 | 16 | mA | | | | | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | _ | 1.3 | 2.0 | mA | | | I <sub>SB1</sub> <sup>[7]</sup> | Automatic CE<br>power-down<br>current — CMOS inputs | | | _ | 1 | 4 | μΑ | | | I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE<br>power-down<br>current — CMOS inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}_{\text{f}} = 0, \text{V}_{\text{CC}} = 3.60 \text{ V}_{\text{CC}}$ | or V <sub>IN</sub> < 0.2 V, | _ | 1 | 4 | μΑ | | - $V_{\rm IL(min)}$ = -2.0 V for pulse durations less than 20 ns. - V<sub>IL(min)</sub> = -2.0 v for pulse duriations less than 20 ris. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse duriations less than 20 ris. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse duriations less than 20 ris. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC(min)</sub> and 200 μs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be at CMOS level to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. ### Capacitance | Parameter [8] | Description | Test Conditions | Max | Unit | |------------------|--------------------|----------------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}$ , $f = 1 \text{MHz}$ , $V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | #### **Thermal Resistance** | Parameter [8] | Description | Test Conditions | 32-pin TSOP I | 32-pin SOIC | 32-pin STSOP | Unit | |---------------|------------------------------------------|------------------------------------------------------------------------|---------------|-------------|--------------|------| | U/A | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 33.01 | 48.67 | 32.56 | °C/W | | ΘJC | Thermal resistance (junction to case) | | 3.42 | 25.86 | 3.59 | °C/W | #### **AC Test Loads and Waveforms** Figure 4. AC Test Loads and Waveforms | Parameters | 2.50 V | 3.0 V | Unit | |-----------------|--------|-------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | #### Note <sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters. #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> [9] | Max | Unit | | |-----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|-----|------|----| | $V_{DR}$ | V <sub>CC</sub> for data retention | | | 1.5 | _ | - | V | | I <sub>CCDR</sub> <sup>[10]</sup> | Data retention current | $V_{CC}$ = 1.5 V,<br>$CE_1 \ge V_{CC} - 0.2 \text{ V or } CE_2 \le 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | Industrial | _ | _ | 3 | μA | | t <sub>CDR</sub> <sup>[11]</sup> | Chip deselect to data retention time | | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation recovery time | | | 45 | _ | _ | ns | #### **Data Retention Waveform** Figure 5. Data Retention Waveform [13] <sup>9.</sup> Typical values <u>are</u> included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 10. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be at CMOS level to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. 11. Tested initially and after any design or process changes that may affect these parameters. 12. <u>Full</u> device AC operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or <u>stable</u> at V<sub>CC(min)</sub> ≥ 100 μs. 13. CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH. ## **Switching Characteristics** Over the Operating Range | Parameter [14, 15] | D | 45 ns (Ir | ndustrial) | 11!4 | |--------------------|-------------------------------|-----------|------------|------| | Parameter [11, 19] | | | Max | Unit | | Read Cycle | | | | | | t <sub>RC</sub> | Read cycle time | 45 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 22 | ns | | t <sub>LZOE</sub> | OE LOW to low Z [16] | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to high Z [16, 17] | _ | 18 | ns | | t <sub>LZCE</sub> | CE LOW to low Z [16] | 10 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to high Z [16, 17] | _ | 18 | ns | | t <sub>PU</sub> | CE LOW to power-up | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power-down | _ | 45 | ns | | Write Cycle [18] | | | | | | t <sub>WC</sub> | Write cycle time | 45 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to high Z [16, 17] | - | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to low Z [16] | 10 | _ | ns | Notes 14. CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH. 15. Test Conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less (1 V/ns), timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the AC Test Loads and Waveforms on page 5. 16. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the output enter a high impedance state. 17. t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the output enter a high impedance state. 18. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. ## **Switching Waveforms** Figure 6. Read Cycle 1 (Address Transition Controlled) [20, 21] Figure 7. Read Cycle No. 2 (OE Controlled) [21, 22, 23] <sup>19.</sup> The internal write time of the memory is defined by the overlap of WE, $\overline{CE} = V_{IL}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. 20. The device is continuously selected. $\overline{OE}$ , $\overline{CE}_1 = V_{IL}$ , $\overline{CE}_2 = V_{IH}$ . <sup>21.</sup> WE is HIGH for read cycle. <sup>22.</sup> $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW, $\overline{\text{CE}}$ is HIGH. 23. Address valid before or similar to $\overline{\text{CE}}_1$ transition LOW and $\overline{\text{CE}}_2$ transition HIGH. #### Switching Waveforms (continued) Figure 8. Write Cycle No. 1 ( $\overline{\text{WE}}$ Controlled) [24, 25, 26, 27] Figure 9. Write Cycle No. 2 ( $\overline{\text{CE}}_1$ or $\text{CE}_2$ Controlled) [24, 25, 26, 27] #### Notes Notes 24. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. 25. CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH. 26. Data I/O is high impedance if OE = V<sub>IH</sub>. 27. If CE<sub>1</sub> goes HIGH or CE<sub>2</sub> goes LOW simultaneously with WE HIGH, the output remains in high impedance state. 28. During this period, the I/Os are in output state. Do not apply input signals. ## Switching Waveforms (continued) Figure 10. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) [29, 30] Notes 29. $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW, $\overline{\text{CE}}$ is HIGH. 30. If $\overline{\text{CE}}_1$ goes HIGH or $\overline{\text{CE}}_2$ goes LOW simultaneously with $\overline{\text{WE}}$ HIGH, the output remains in high impedance state. 31. During this period, the I/Os are in output state. Do not apply input signals. #### **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Inputs/Outputs | Mode | Power | |-------------------|-------------------|----|----|----------------|------------------------------------------------------|----------------------------| | Н | X <sup>[32]</sup> | X | X | High Z | Deselect/power-down | Standby (I <sub>SB</sub> ) | | X <sup>[32]</sup> | L | Х | Х | High Z | Deselect/power-down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | Data out | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Χ | Data in | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | High Z | Selected, outputs disabled Active (I <sub>CC</sub> ) | | Note 32. The 'X' (Don't care) state for the Chip enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. ### **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|----------------------|--------------------|-------------------------------|-----------------| | 45 | CY62128EV30LL-45SXI | 51-85081 | 32-pin 450-Mil SOIC (Pb-free) | Industrial | | | CY62128EV30LL-45ZXI | 51-85056 | 32-pin TSOP Type I (Pb-free) | | | | CY62128EV30LL-45ZAXI | 51-85094 | 32-pin STSOP (Pb-free) | | Contact your local Cypress sales representative for availability of these parts. #### **Ordering Code Definitions** ## **Package Diagrams** Figure 11. 32-pin Molded SOIC (450 Mil) S32.45/SZ32.45, 51-85081 51-85081 \*C ## Package Diagrams (continued) Figure 12. 32-pin TSOP I (8 × 20 × 1.0 mm) Z32, 51-85056 ## Package Diagrams (continued) Figure 13. 32-pin Small TSOP (8 × 13.4 × 1.2 mm) ZA32, 51-85094 51-85094 \*F # **Acronyms** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | BHE | byte high enable | | | | BLE | byte low enable | | | | CE | chip enable | | | | CMOS | complementary metal oxide semiconductor | | | | I/O | input/output | | | | OE | output enable | | | | SOIC | small outline integrated circuit | | | | SRAM | static random access memory | | | | STSOP | shrunk thin small outline package | | | | TSOP | thin small outline package | | | | WE | write enable | | | ## **Document Conventions** #### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | Mega Hertz | | μΑ | micro Amperes | | μS | micro seconds | | mA | milli Amperes | | mm | milli meter | | ns | nano seconds | | Ω | ohms | | % | percent | | pF | pico Farad | | V | Volts | | W | Watts | # **Document History Page** | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | |------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 285473 | See ECN | PCI | New Data Sheet | | *A | 461631 | See ECN | NXR | Converted from Preliminary to Final Removed 35 ns Speed Bin Removed "L" version of CY62128EV30 Removed Reverse TSOP I package from Product offering. Changed $I_{CC\ (Typ)}$ from 8 mA to 11 mA and $I_{CC\ (Max)}$ from 12 mA to 16 mA for $=f_{max}$ Changed $I_{CC\ (max)}$ from 1.5 mA to 2.0 mA for $f=1$ MHz Changed $I_{SB2\ (max)}$ from 1 $\mu$ A to 4 $\mu$ A Changed $I_{SB2\ (Typ)}$ from 0.5 $\mu$ A to 1 $\mu$ A Changed $I_{CCDR\ (max)}$ from 1 $\mu$ A to 3 $\mu$ A Changed the AC Test load Capacitance value from 50 pF to 30 pF Changed $I_{LZCE}$ from 3 to 5 ns Changed $I_{LZCE}$ from 6 to 10 ns Changed $I_{LZCE}$ from 30 to 35 ns Changed $I_{LZWE}$ from 30 to 35 ns Changed $I_{LZWE}$ from 6 to 10 ns Updated the Ordering Information table. | | *B | 464721 | See ECN | NXR | Updated the Block Diagram on page # 1 | | *C | 1024520 | See ECN | VKN | Added final Automotive-A and Automotive-E information Added footnote #9 related to I <sub>SB2</sub> and I <sub>CCDR</sub> Updated Ordering Information table | | *D | 2257446 | See ECN | NXR | Changed the Maximum rating of Ambient Temperature with Power Applied from 55°C to +125°C to -55°C to +125°C. | | *E | 2702841 | 05/06/2009 | VKN/PYRS | Added -45SXA part in the Ordering Information table Corrected "t <sub>PD</sub> " spec description in the "Switching Characteristics" table. | | *F | 2781490 | 10/08/2009 | VKN | Included "CY62128EV30LL-45ZAXA" part in the Ordering Information table | | *G | 2934428 | 06/03/10 | VKN | Added footnote #21 related to chip enable Updated package diagrams Updated template | | *H | 3026548 | 09/12/2010 | AJU | Updated Pin Configuration Added Ordering Code Definitions Added Acronyms and Units of Measure Minor edits | | * | 3115909 | 01/06/2011 | RAME | Separated Automotive and Industrial parts from this datasheet.<br>Removed Automotive info completely | | *J | 3292906 | 06/25/2011 | AJU | Removed the Note "For best practice recommendations, refer to the Cypress application note "System Design Guidelines" at http://www.cypress.com." and its reference in Functional Description. Updated Package Diagrams. Updated in new template. | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2004-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05579 Rev. \*J Revised June 25, 2011 Page 18 of 18