

CY62128B MoBL<sup>®</sup>

# 128K x 8 Static RAM

#### Features

- Temperature Ranges
  - Commercial: 0°C to 70°C
  - Industrial: –40°C to 85°C
  - Automotive: -40°C to 125°C
- 4.5V 5.5V operation
- CMOS for optimum speed/power
- Low active power (70 ns, LL version, Commercial, Industrial)
   — 82.5 mW (max.) (15 mA)
- Low standby power (70 ns, LL version, Commercial, Industrial)
   — 110 μW (max.) (15 μA)
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  options

#### **Functional Description**<sup>[1]</sup>

The CY62128B is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable ( $\overline{CE}_1$ ), an active HIGH Chip Enable ( $\overline{CE}_2$ ), an active LOW Output Enable ( $\overline{OE}$ ), and three-state drivers. This device has an automatic power-down feature that reduces power consumption by more than 75% when deselected.

Writing to the device is accomplished by taking Chip Enable One (CE<sub>1</sub>) and Write Enable (WE) inputs LOW and Chip Enable Two (CE<sub>2</sub>) input HIGH. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>16</sub>).

Reading from the device is accomplished by taking Chip Enable One ( $\overline{CE_1}$ ) and Output Enable ( $\overline{OE}$ ) LOW while forcing Write Enable (WE) and Chip Enable Two ( $\overline{CE_2}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is des<u>elected</u> (CE<sub>1</sub> HIGH or CE<sub>2</sub> LOW), the <u>outputs</u> are disabled (OE <u>HIGH</u>), or during a write operation (CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH, and WE LOW).

The CY62128B is available in a standard 450-mil-wide SOIC, 32-pin TSOP type I and STSOP packages.



#### Note:

1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.



### **Product Portfolio**

|            |            |                           |                            |       |                                    | Power Dissipation          |                                   |                             |      |  |
|------------|------------|---------------------------|----------------------------|-------|------------------------------------|----------------------------|-----------------------------------|-----------------------------|------|--|
|            |            | V <sub>CC</sub> Range (V) |                            | Speed | Operating, I <sub>CC</sub><br>(mA) |                            | Standby, I <sub>SB2</sub><br>(µA) |                             |      |  |
| Product    |            | Min.                      | <b>Typ.</b> <sup>[2]</sup> | Max.  | (ns)                               | <b>Typ.</b> <sup>[2]</sup> | Max.                              | <b>Typ</b> . <sup>[2]</sup> | Max. |  |
| CY62128BLL | Industrial | 4.5                       | 5.0                        | 5.5   | 55                                 | 7.5                        | 20                                | 2.5                         | 15   |  |
|            | Industrial |                           |                            |       | 70                                 | 6                          | 15                                | 2.5                         | 15   |  |
|            | Automotive |                           |                            |       | 70                                 | 6                          | 25                                | 2.5                         | 25   |  |

### **Pin Configurations**





#### **Pin Definitions**

| Input         | A <sub>0</sub> -A <sub>16</sub> . Address Inputs                                                                                                                                                     |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input/Output  | I/O <sub>0</sub> -I/O <sub>7</sub> . Data lines. Used as input or output lines depending on operation                                                                                                |
| Input/Control | WE. Write Enable, Active LOW. When selected LOW, a WRITE is conducted. When selected HIGH, a READ is conducted.                                                                                      |
| Input/Control | CE <sub>1</sub> . Chip Enable 1, Active LOW.                                                                                                                                                         |
| Input/Control | CE <sub>2</sub> . Chip Enable 2, Active HIGH.                                                                                                                                                        |
| Input/Control | <b>OE</b> . Output Enable, Active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins |
| Ground        | GND. Ground for the device                                                                                                                                                                           |
| Power Supply  | V <sub>CC</sub> . Power supply for the device                                                                                                                                                        |

Notes:

Typical values are included for reference only and are not tested or guaranteed. Typical values are an average of the distribution across normal production variations as measured at V<sub>CC</sub> = 5.0V, T<sub>A</sub> = 25 °C, and t<sub>AA</sub> = 70 ns.



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature65°C to +150°C                                            |
|------------------------------------------------------------------------------|
| Ambient Temperature with                                                     |
| Power Applied55°C to +125°C                                                  |
| Supply Voltage on $V_{CC}$ to Relative $GND^{[3]}$ –0.5V to +7.0V            |
| DC Voltage Applied to Outputs                                                |
| DC Voltage Applied to Outputs in High-Z State $^{[3]}$ 0.5V to V_{CC} + 0.5V |
| DC Input Voltage <sup>[3]</sup> 0.5V to V <sub>CC</sub> + 0.5V               |

Electrical Characteristics Over the Operating Range

| Current into Outputs (LOW)                                 | 20 mA    |
|------------------------------------------------------------|----------|
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | > 2001V  |
| Latch-up Current                                           | > 200 mA |

#### **Operating Range**

| Range      | Ambient<br>Temperature (T <sub>A</sub> ) <sup>[4]</sup> | V <sub>cc</sub> |
|------------|---------------------------------------------------------|-----------------|
| Commercial | 0°C to +70°C                                            | 5V ± 10%        |
| Industrial | –40°C to +85°C                                          | $5V\pm10\%$     |
| Automotive | –40°C to +125°C                                         | 5V ± 10%        |

|                  |                                                | Test Conditions                                                                                                                                              |                           | CY62128B-55 |                             |                          | CY62128B-70 |                             |                          |      |
|------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|-----------------------------|--------------------------|-------------|-----------------------------|--------------------------|------|
| Parameter        | Description                                    |                                                                                                                                                              |                           | Min.        | <b>Typ</b> . <sup>[2]</sup> | Max.                     | Min.        | <b>Typ</b> . <sup>[2]</sup> | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                            | V <sub>CC</sub> = Min., I <sub>OH</sub> = –                                                                                                                  | 1.0 mA                    | 2.4         |                             |                          | 2.4         |                             |                          | V    |
| V <sub>OL</sub>  | Output LOW Voltage                             | V <sub>CC</sub> = Min., I <sub>OL</sub> = 2                                                                                                                  | .1 mA                     |             |                             | 0.4                      |             |                             | 0.4                      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                             |                                                                                                                                                              |                           | 2.2         |                             | V <sub>CC</sub> +<br>0.3 | 2.2         |                             | V <sub>CC</sub> +<br>0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[3]</sup>               |                                                                                                                                                              |                           | -0.3        |                             | 0.8                      | -0.3        |                             | 0.8                      | V    |
| I <sub>IX</sub>  | Input Load Current                             | $GND \leq V_I \leq V_{CC}$                                                                                                                                   |                           | -1          |                             | +1                       | -1          |                             | +1                       | μA   |
|                  |                                                |                                                                                                                                                              | Automotive                |             |                             |                          | -10         |                             | +10                      | μA   |
| I <sub>OZ</sub>  | Output Leakage                                 | $GND \le V_I \le V_{CC}$ ,                                                                                                                                   |                           | -1          |                             | +1                       | -1          |                             | +1                       | μA   |
|                  | Current                                        | Output Disabled                                                                                                                                              | Automotive                |             |                             |                          | -10         |                             | +10                      | μA   |
| I <sub>OS</sub>  | Output Short Circuit<br>Current <sup>[5]</sup> | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND                                                                                                               |                           |             |                             | -300                     |             |                             | -300                     | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current    | V <sub>CC</sub> = Max.,<br>I <sub>OUT</sub> = 0 mA,                                                                                                          | Industrial,<br>Commercial |             | 7.5                         | 20                       |             | 6                           | 15                       | mA   |
|                  |                                                | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                     | Automotive                |             |                             |                          |             | 6                           | 25                       | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-down Current             | $\frac{Ma}{CE_1} \ge V_{IH}$                                                                                                                                 | Industrial<br>Commercial  |             | 0.1                         | 2                        |             | 0.1                         | 1                        | mA   |
|                  | —TTL Inputs                                    | $\label{eq:VIL} \begin{array}{l} \text{or } \dot{CE}_2 \leq V_{IL}, \\ V_{IN} \geq V_{IH} \text{ or} \\ V_{IN} \leq V_{IL}, \text{ f = f}_{MAX} \end{array}$ | Automotive                |             |                             |                          |             | 0.1                         | 2                        | mA   |
| I <sub>SB2</sub> | Automatic CE<br>Power-down Current             | $\frac{\text{Max. V}_{CC},}{\text{CE}_{1} \ge \text{V}_{CC} - 0.3\text{V},}$                                                                                 | Industrial<br>Commercial  |             | 2.5                         | 15                       |             | 2.5                         | 15                       | μA   |
|                  | —CMOS Inputs                                   | or CE <sub>2</sub> $\leq$ 0.3V,<br>$V_{IN} \geq V_{CC} - 0.3V,$<br>or $V_{IN} \leq$ 0.3V, f = 0                                                              | Automotive                |             |                             |                          |             | 2.5                         | 25                       | μA   |

#### Thermal Resistance<sup>[6]</sup>

| Parameter     | Description           | tion Test Conditions                                            |       | 32 TSOP | 32 STSOP | 32 RTSOP | Unit |
|---------------|-----------------------|-----------------------------------------------------------------|-------|---------|----------|----------|------|
| $\Theta_{JA}$ | (Junction to Ambient) | Test conditions follow standard test methods and procedures for | 66.17 | 97.44   | 105.14   | 97.44    | °C/W |
| $\Theta_{JC}$ | Thermal Resistance    | measuring thermal impedance, per<br>EIA / JESD51.               | 30.87 | 26.05   | 14.09    | 26.05    | °C/W |

Note:

Note:
3. V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns.
4. T<sub>A</sub> is the "Instant On" case temperature.
5. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.
6. Tested initially and after any design or process changes that may affect these parameters.



#### Capacitance<sup>[6]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 9    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{\rm CC} = 5.0 V$                    | 9    | pF   |

#### AC Test Loads and Waveforms



#### Data Retention Characteristics (Over the Operating Range for "LL" version only)

| Parameter         | Description                             | Conditions                                                                                                                                                                              | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>DR</sub>   | V <sub>CC</sub> for Data Retention      |                                                                                                                                                                                         | 2.0  |      |      | V    |
| I <sub>CCDR</sub> | Data Retention Current                  | $\begin{array}{l} V_{CC} = V_{DR} = 2.0V, \ \overline{CE}_1 \geq V_{CC} - 0.3V, \\ \text{or} \ CE_2 \leq 0.3V, \ V_{IN} \geq V_{CC} - 0.3V \ \text{or}, \ V_{IN} \leq 0.3V \end{array}$ |      | 1.5  | 15   | μA   |
| t <sub>CDR</sub>  | Chip Deselect to Data Retention<br>Time |                                                                                                                                                                                         | 0    |      |      | ns   |
| t <sub>R</sub>    | Operation Recovery Time                 |                                                                                                                                                                                         | 70   |      |      | ns   |

#### Data Retention Waveform





#### Switching Characteristics<sup>[7]</sup> Over the Operating Range

|                   |                                                                                 | 6212 | 8B-55 | 62128B-70 |      |      |
|-------------------|---------------------------------------------------------------------------------|------|-------|-----------|------|------|
| Parameter         | Description                                                                     | Min. | Max.  | Min.      | Max. | Unit |
| READ CYCLE        |                                                                                 | I    | 1     |           |      |      |
| t <sub>RC</sub>   | Read Cycle Time                                                                 | 55   |       | 70        |      | ns   |
| t <sub>AA</sub>   | Address to Data Valid                                                           |      | 55    |           | 70   | ns   |
| t <sub>OHA</sub>  | Data Hold from Address Change                                                   | 5    |       | 5         |      | ns   |
| t <sub>ACE</sub>  | CE <sub>1</sub> LOW to Data Valid, CE <sub>2</sub> HIGH to Data Valid           |      | 55    |           | 70   | ns   |
| t <sub>DOE</sub>  | OE LOW to Data Valid                                                            |      | 20    |           | 35   | ns   |
| t <sub>LZOE</sub> | OE LOW to Low Z                                                                 | 0    |       | 0         |      | ns   |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[8, 9]</sup>                                             |      | 20    |           | 25   | ns   |
| t <sub>LZCE</sub> | CE <sub>1</sub> LOW to Low Z, CE <sub>2</sub> HIGH to Low Z <sup>[9]</sup>      | 5    |       | 5         |      | ns   |
| t <sub>HZCE</sub> | CE <sub>1</sub> HIGH to High Z, CE <sub>2</sub> LOW to High Z <sup>[8, 9]</sup> |      | 20    |           | 25   | ns   |
| t <sub>PU</sub>   | CE <sub>1</sub> LOW to Power-up, CE <sub>2</sub> HIGH to Power-up               | 0    |       | 0         |      | ns   |
| t <sub>PD</sub>   | CE <sub>1</sub> HIGH to Power-down, CE <sub>2</sub> LOW to Power-down           |      | 55    |           | 70   | ns   |
| WRITE CYCLE       | [10]                                                                            |      |       |           |      | •    |
| t <sub>WC</sub>   | Write Cycle Time                                                                | 55   |       | 70        |      | ns   |
| t <sub>SCE</sub>  | CE <sub>1</sub> LOW to Write End, CE <sub>2</sub> HIGH to Write End             | 45   |       | 60        |      | ns   |
| t <sub>AW</sub>   | Address Set-up to Write End                                                     | 45   |       | 60        |      | ns   |
| t <sub>HA</sub>   | Address Hold from Write End                                                     | 0    |       | 0         |      | ns   |
| t <sub>SA</sub>   | Address Set-up to Write Start                                                   | 0    |       | 0         |      | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                                                                  | 45   |       | 50        |      | ns   |
| t <sub>SD</sub>   | Data Set-up to Write End                                                        | 25   |       | 30        |      | ns   |
| t <sub>HD</sub>   | Data Hold from Write End                                                        | 0    |       | 0         |      | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[9]</sup>                                                 | 5    |       | 5         |      | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[8, 9]</sup>                                              |      | 20    |           | 25   | ns   |

#### Switching Waveforms

Read Cycle No.1<sup>[12, 13]</sup>



#### Notes:

7. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 100-pF load capacitance.

t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
 t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> for any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> for any given device.
 The internal write time of the memory is defined by the overlap of CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH, and WE LOW. CE<sub>1</sub> and WE must be LOW and CE<sub>2</sub> HIGH to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.

11. No input may exceed  $V_{CC}$  + 0.5V. 12. <u>Device</u> is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $CE_2 = V_{IH}$ .

13. WE is HIGH for read cycle.



Switching Waveforms (continued)

Read Cycle No. 2 (OE Controlled)<sup>[13, 14]</sup>



### Write Cycle No. 1 ( $\overline{CE}_1$ or $CE_2$ Controlled)<sup>[15, 16]</sup>



#### Notes:

14. Address valid prior to or coincident with  $\overline{CE}_1$  transition LOW and  $CE_2$  transition HIGH. 15. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ . 16. If  $\overline{CE}_1$  goes HIGH or  $CE_2$  goes LOW simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state.



#### Switching Waveforms (continued)

Write Cycle No. 2 (WE Controlled, OE HIGH During Write)<sup>[15, 16]</sup>



## Write Cycle No.3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)<sup>[15, 16]</sup>



#### Note:

17. During this period the I/Os are in the output state and input signals should not be applied.



## Truth Table

| CE1 | CE2 | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode                       | Power                      |
|-----|-----|----|----|------------------------------------|----------------------------|----------------------------|
| н   | Х   | Х  | Х  | High Z                             | Power-down                 | Standby (I <sub>SB</sub> ) |
| Х   | L   | Х  | Х  | High Z                             | Power-down                 | Standby (I <sub>SB</sub> ) |
| L   | Н   | L  | Н  | Data Out                           | Read                       | Active (I <sub>CC</sub> )  |
| L   | Н   | Х  | L  | Data In                            | Write                      | Active (I <sub>CC</sub> )  |
| L   | Н   | Н  | Н  | High Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

### **Ordering Information**

| Speed (ns) | Ordering Code     | Package Name | Package Type                          | Operating Range |
|------------|-------------------|--------------|---------------------------------------|-----------------|
| 55         | CY62128BLL-55SI   | S34          | 32-Lead 450-Mil SOIC                  | Industrial      |
|            | CY62128BLL-55SXI  | S34          | 32-Lead 450-Mil SOIC (Pb-free)        | Industrial      |
|            | CY62128BLL-55SC   | S34          | 32-Lead 450-Mil SOIC                  | Commercial      |
|            | CY62128BLL-55SXC  | S34          | 32-Lead 450-Mil SOIC (Pb-free)        | Commercial      |
|            | CY62128BLL-55ZI   | Z32          | 32-Lead TSOP Type I                   | Industrial      |
|            | CY62128BLL-55ZXI  | Z32          | 32-Lead TSOP Type I (Pb-free)         | Industrial      |
|            | CY62128BLL-55ZAI  | ZA32         | 32-Lead STSOP Type I                  | Industrial      |
|            | CY62128BLL-55ZAXI | ZA32         | 32-Lead STSOP Type I (Pb-free)        | Industrial      |
|            | CY62128BLL-55ZRI  | ZR32         | 32-Lead Reverse TSOP Type I           | Industrial      |
| 70         | CY62128BLL-70SI   | S34          | 32-Lead 450-Mil SOIC I                | Industrial      |
|            | CY62128BLL-70SXI  | S34          | 32-Lead 450-Mil SOIC I (Pb-free)      | Industrial      |
|            | CY62128BLL-70SC   | S34          | 32-Lead 450-Mil SOIC I                | Commercial      |
|            | CY62128BLL-70SXC  | S34          | 32-Lead 450-Mil SOIC I (Pb-free)      | Commercial      |
|            | CY62128BLL-70SE   | S34          | 32-Lead 450-Mil SOIC I                | Automotive      |
|            | CY62128BLL-70SXE  | S34          | 32-Lead 450-Mil SOIC I (Pb-free)      | Automotive      |
|            | CY62128BLL-70ZI   | Z32          | 32-Lead TSOP Type I                   | Industrial      |
|            | CY62128BLL-70ZXI  | Z32          | 32-Lead TSOP Type I (Pb-free)         | Industrial      |
|            | CY62128BLL-70ZC   | Z32          | 32-Lead TSOP Type I                   | Commercial      |
|            | CY62128BLL-70ZXC  | Z32          | 32-Lead TSOP Type I (Pb-free)         | Commercial      |
|            | CY62128BLL-70ZE   | Z32          | 32-Lead TSOP Type I                   | Automotive      |
|            | CY62128BLL-70ZXE  | Z32          | 32-Lead TSOP Type I (Pb-free)         | Automotive      |
|            | CY62128BLL-70ZAI  | ZA32         | 32-Lead STSOP Type I                  | Industrial      |
|            | CY62128BLL-70ZAXI | ZA32         | 32-Lead STSOP Type I (Pb-free)        | Industrial      |
|            | CY62128BLL-70ZAE  | ZA32         | 32-Lead STSOP Type I                  | Automotive      |
|            | CY62128BLL-70ZAXE | ZA32         | 32-Lead STSOP Type I (Pb-free)        | Automotive      |
|            | CY62128BLL-70ZRXE | ZR32         | 32-Lead Reverse TSOP Type I (Pb-free) | Automotive      |



**Package Diagrams** 



32-Lead Thin Small Outline Package Type I (8x20 mm) Z32





#### Package Diagrams (continued)



#### 32-Lead Shrunk Thin Small Outline Package (8x13.4 mm) ZA32

MoBL is a registered trademark of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.

Document #: 38-05300 Rev. \*C

© Cypress Semiconductor Corporation, 2005. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



## **Document History Page**

| Document Title: CY62128B MoBL <sup>®</sup> 128K x 8 Static RAM<br>Document Number: 38-05300 |         |               |                    |                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                                        | ECN NO. | lssue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                       |
| **                                                                                          | 116566  | 06/20/02      | DSG                | Changed from Spec number: 38-00524 to 38-05300                                                                                                                                                                                                                                              |
| *A                                                                                          | 126601  | 06/09/03      | JUI                | Changed CE to $\overline{CE}_1$ and added $\overline{CE}_2 \le 0.3V$ in Data Retention Characteristics table<br>Removed these part numbers from Ordering Information table:<br>CY62128BLL-55ZC, CY62128BLL-55ZAC, CY62128BLL-55ZRC,<br>CY62128BLL-70ZAC, CY62128BLL-70ZRI, CY62128BLL-70ZRC |
| *В                                                                                          | 239134  | See ECN       | AJU                | Added Thermal Resistance table<br>Added Automotive product information                                                                                                                                                                                                                      |
| *C                                                                                          | 321335  | See ECN       | AJU                | Added Pb-free package information                                                                                                                                                                                                                                                           |