#### AFBR-57B4APZ # DC-50 MBaud 850 nm Multimode LC Duplex SFP Transceiver ## **Description** The SFP transceiver provides system designers the ability to implement DC-50 MBaud data transmission over 2 km with (62.5 $\mu$ m/125 $\mu$ m) multimode fibers. The transceiver supports LC duplex connector and is lead free, RoHS compliant. Using the 2-wire serial interface defined in the SFF-8472 MSA, the AFBR-57B4APZ provides real-time information on module temperature, transmitter supply voltage and receiver average input power. #### **Transmitter** The transmitter consists of 850 nm class 1 laser compliant VCSEL with an integrated driver IC. The VCSEL driver operates at 3.3V. It receives LVTTL electrical input and converts it into a modulated current driving the VCSEL. The VCSEL is packaged in an optical subassembly. The optimized lens system of the optical subassembly couples the emitted optical power very efficiently into multimode fibers. #### Receiver The receiver utilizes a fully integrated single-chip solution which provides excellent immunity to EMI and fast transient dV/dt rejection. The receiver directly converts optical signal to a digital LVTTL/LVCMOS signal. Receiver operates at 3.3V. #### **Module Package** The transceiver package is compatible with the Small Form Pluggable (SFP) MSA with the LC duplex connector option. The hot-pluggable capability of the SFP package allows the module to be installed even when host is on-line and operating. The transceiver requires a 3.3V DC power supply for optimal performance. #### **Features** - Data rate support from DC to 50 MBaud - Single 3.3V power supply - Manufactured in an ISO 9001 certified facility - 850 nm VCSEL transmitter - Link Distance up to 2 km with 62.5 μm/125 μm multimode fiber - Low current and low power dissipation - Hot pluggable SFP connector - Compatible with SFP MSA specification - Class 1 FDA IEC60825-1 laser safety compliant - Operating temperature –40°C to +85°C - Excellent EMI and EMC behavior - Integrated 850 nm VCSEL and driver IC with LVTTL input logic transmitter - Integrated PIN diode and digitalizing IC with LVTTL output logic receiver ## **Applications** - Power substation automation - HVDC - Industrial networking over multimode fiber ## **Transceiver Functional Diagram** Figure 1 shows the major functional components of the transceiver. Figure 1: Transceiver Functional Diagram ### Data I/O The transceiver is designed to accept industry-standard LVTTL signals. The transceiver provides a DC-coupled data interface that is loaded with a current source of 15 µA toward an internal reference voltage (1.2V). ## **Regulatory Compliance** See Table 1 for transceiver Regulatory Compliance performance. The overall equipment design will determine the certification level. The transceiver performance is offered as a figure of merit to assist the designer. ## **Electrostatic Discharge (ESD)** There are two conditions where immunity to ESD damage is important. Regulatory Compliance documents the transceiver's immunity to both of these conditions. The first condition is static discharge to the transceiver when handling; for example, when the transceiver is inserted into the transceiver port. To protect the transceiver, it is important to use normal ESD handling procedures. The ESD sensitivity of the transceiver is compatible with typical industry production environments. The second condition is static discharge to the exterior of the host equipment chassis after installation. To the extent at which the duplex LC optical interface is exposed to outer part of the host equipment chassis, transceiver may be subjected to system-level ESD events. The ESD performance of the transceiver exceeds typical industry standards. ## **Electromagnetic Interference (EMI)** Equipment designs utilizing these transceivers from Broadcom shall meet the requirements of CENELEC EN 55032:2012. The metal housing and shielded design of the transceiver minimizes the EMI challenge faced by the host equipment designers. The transceivers provide superior EMI performance. ## **Eye Safety** These transceivers provide Class 1 eye safety by design. Broadcom has tested the transceiver design for compliance with the requirements listed in Table 1 under normal operating conditions and under a single fault condition. ## **Flammability** The AFBR-57B4APZ transceiver housing is made of high strength, heat and chemical resistant metal and UL-94V-0 flame retardant plastic. ## **Regulatory Compliance** | Feature | Test Method | Performance | |-----------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Electrostatic Discharge (ESD) to the electrical pins | JEDEC JESD22-A114 | Meets Class 2 (2000V to 3999V). Withstands up to 2000V applied between electrical pins. | | Electrostatic Discharge (ESD) to the Duplex LC Receptacle | Variation of IEC 61000-4-2 | Typically withstands at least 9 kV without damage when the LC connector receptacle is contacted by a Human Body Model probe. | | | | Typically withstands 15 kV air discharge on LC-connector receptacle. | | Electromagnetic Interference (EMI) | FCC Class B, CENELEC EN 55032:2012<br>(CISPR 32) Class B | System margins are dependent on customer board and chassis design. | | Immunity | Variation of IEC 61000-4-3<br>Std C37.90.2-2004 | Typically shows no measurable effect from a 20 V/m field swept from 80 MHz to 1 GHz applied to the transceiver without a chassis enclosure. | | Eye Safety | EN 60950-1<br>EN 60825-1<br>EN 60825-2 | Compliant per Broadcom, testing under single fault conditions. | | RoHS Compliance | _ | Reference to RoHS Directive 2011/65EU | ## Digital Diagnostic Interface and Serial Identification The 2-wire serial interface is based on ATMEL AT24C02C series EEPROM protocol. Conventional EEPROM memory (bytes 0–255 at memory address 0xA0) is organized in compliance with SFF-8074i. As an enhancement the transceiver is compatible to SFF-8472. This enhancement offers digital diagnostic information at bytes 0–255 at memory address 0xA2. In addition to monitoring of the VCSEL drive current and photodiode current, the interface also monitors the supply voltage and the module ambient temperature. The transmitter voltage supply must be provided for the digital diagnostic interface to operate. ## **Pin Description** Figure 2 shows top and bottom of PCB board. Figure 2: PCB Pin Connection Table 1 lists the pins and their functions. **Table 1: PCB Pin Connections** | Pin | Name | Function/Description | MSA Notes | |-----|----------|---------------------------------------------------|-----------| | 1 | VEET | Transmitter Ground | a | | 2 | NC | Not Connected | _ | | 3 | VEER | Receiver Ground | _ | | 4 | MOD-DEF2 | Module Definition 2: 2-wire serial ID interface | b | | 5 | MOD-DEF1 | Module Definition 1: Two wire serial ID interface | b | | 6 | MOD-DEF0 | Module Definition 0: Grounded in module | b | | 7 | NC | Not Connected | _ | | 8 | NC | Not Connected | _ | | 9 | VEER | Receiver Ground | а | | 10 | VEER | Receiver Ground | а | | 11 | VEER | Receiver Ground | а | | 12 | VEER | Receiver Ground | _ | | 13 | RD+ | Received Data Out | c, d | | 14 | VEER | Receiver Ground | а | | 15 | VCCR | Receiver Power 3.3V | _ | | 16 | VCCT | Transmitter Power 3.3V | _ | | 17 | VEET | Transmitter Ground | а | Table 1: PCB Pin Connections (Continued) | Pin | Name | Function/Description | MSA Notes | |-----|------|----------------------|-----------| | 18 | TD+ | Transmitter Data In | d, e | | 19 | VEET | Transmitter Ground | _ | | 20 | VEET | Transmitter Ground | а | - a. Transmitter and Receiver grounds are connected together in the transceiver PCB. - b. MOD-DEF 0, 1, 2 are the module definition pins. They should be pulled up with a $4.7 \text{ k}\Omega$ to $10 \text{ k}\Omega$ resistor on the host board to a supply less than VCCT + 0.3V or VCCR + 0.3V. In order to use this interface, supply 3.3V to VCCT. - MOD-DEF0 is grounded by the module to indicate that the module is present. - MOD-DEF1 is the clock line of the two-wire serial interface. - MOD-DEF2 is the data line of the two-wire serial interface. - c. RD+: The receiver data output. The pin is LVTTL output logic. - d. Optical and electrical signal is non-inverted. - e. TD+: The transmitter input. The pin is LVTTL input logic. Figure 3: Recommended Application Circuitry ## **Mechanical Dimensions and Module Drawings** Figure 4: Mechanical Dimensions Figure 5: SFP Host Board Mechanical Layout #### LEGEND - 1. PADS AND VIAS ARE CHASSIS GROUND - 2. THR OUGH HOLES, PLATING OPTIONAL - 3. HATCHED AREA DENOTES COMPONENT AND TRACE KEEPOUT (EXCEPT CHASSIS GROUND) - 4. AREA DENOTES COMPONENT KEEPOUT (TRACES ALLOWED) **DIMENSIONS ARE IN MILLIMETERS** Figure 6: SFP Assemblies Drawing ## **Absolute Maximum Ratings** Exposure to the absolute maximum ratings for extended periods can adversely affect device reliability. It should not be assumed that limiting values of more than one parameter can be applied to the products at the same time. | Parameter | Symbol | Min. | Max. | Unit | Notes | |-----------------------------|-----------------|------|-----------------|------|-------| | Storage Temperature | T <sub>s</sub> | -40 | +100 | °C | _ | | Supply Voltage | V <sub>cc</sub> | -0.5 | 3.63 | V | _ | | Operating Relative Humidity | ф | _ | 95 | % | а | | Data Input Voltage | V <sub>i</sub> | -0.5 | V <sub>cc</sub> | V | _ | | Data output current | Io | _ | 10 | mA | _ | a. Normal operating humidity range is up to 85%. 95% humidity conditions at 70°C must not exceed 16 hours. ## **Recommended Operating Conditions** All the data in this specification refers to the operating conditions above and over lifetime unless otherwise stated. | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------------|-----------------|------|------|------|-------|-------| | Ambient Operating Temperature | T <sub>c</sub> | -40 | _ | +85 | °C | а | | Supply Voltage | V <sub>cc</sub> | 3.0 | 3.3 | 3.6 | V | _ | | Signaling rate | В | DC | _ | 50 | MBaud | b | a. Electrical and optical specifications of the product are guaranteed across recommended ambient operating temperature only. ### **Transmitter Electrical Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |------------------------|-------------------|------|------|-----------------|------|-------| | Supply Current | I <sub>cc</sub> | _ | 12 | 15 | mA | а | | Power Dissipation | P <sub>diss</sub> | _ | 36 | 55 | mW | _ | | Input Voltage Low | V <sub>IL</sub> | 0.0 | _ | 0.8 | V | _ | | Input Voltage High | V <sub>IH</sub> | 2.0 | _ | V <sub>cc</sub> | V | _ | | Data Input Capacitance | C <sub>in</sub> | _ | 5 | _ | pF | _ | | Data Input Resistance | R <sub>in</sub> | _ | 80 | _ | kΩ | _ | | Propagation Delay | T <sub>PD</sub> | _ | 6 | 15 | ns | _ | a. Typical values are for room temperature at 3.3V. The value is the combined current consumption of the transmitter, DMI block, and A0 memory. b. Characterized with 50 MBaud, PRBS27-1 pattern. ### **Receiver Electrical Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |------------------------------------------|-------------------|------|------|------|------|------------| | Supply Current | I <sub>CC</sub> | _ | 20 | 30 | mA | а | | Power Dissipation | P <sub>diss</sub> | _ | 66 | 108 | mW | а | | Data Output Rise Time (10% to 90%) | t <sub>r</sub> | _ | 1.7 | 5.0 | ns | а | | Data Output Fall Time (10% to 90%) | t <sub>f</sub> | _ | 1.3 | 5.0 | ns | а | | Data Output High | V <sub>OH</sub> | 2.0 | _ | Vcc | V | b | | Data Output Low | V <sub>OL</sub> | -0.3 | _ | 0.8 | V | b | | Pulse Width Distortion subsequent pulses | R <sub>PWDS</sub> | -4 | _ | +4 | ns | c, d, e, f | | Pulse Width Distortion 1st to 3rd Pulse | R <sub>PWD1</sub> | -8 | _ | +8 | ns | e, f, g | | Propagation Delay | R <sub>PD</sub> | _ | 8 | 30.0 | ns | _ | - a. Typical values are for room temperature at 3.3V. - b. RD+ data is LVTTL output logic. - c. Optical input of 50 MBaud PRBS-7 pattern and 50% duty cycle. - d. Pulse width is measured at 50% threshold using a rising edge trigger and PRBS-7 pattern. - e. If data rate is below 1 MBaud, the pulse width distortion would be equal to the pulse width distortion of the 1st to 3rd pulses for higher data rates. - f. Limits are valid for running the receiver with an ideal light input source. - g. The threshold of the 1st pulse of a data sequence is difficult to adjust and therefore the pulse width distortion up to the 3rd pulse is higher than for all other pulses (worst case for the 1st pulse). This strongly depends on the quality of the rising and falling edge of the optical input. The faster the edges the smaller the pulse width variation. Furthermore lower data rates would result in the same issue as all the pulse become 1st pulses. ## **Transmitter Optical Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |------------------------------------------|--------------------|------------|-------|------|------|-------| | Output Optical Power (Peak) | Po | -14.0 | -11.0 | -8 | dBm | а | | 62.5 μm/125 μm NA = 0.275 Fiber | | | | | | | | Extinction Ratio | ER | 10 | 20 | _ | dB | _ | | Central Wavelength | λ <sub>C</sub> | 805 | 845 | 865 | nm | _ | | Spectral width - FWHM | $\Delta_{\lambda}$ | _ | 0.5 | 5 | nm | _ | | Optical Rise Time (20% to 80%) | t <sub>r</sub> | _ | 0.5 | 4 | ns | b, c | | Optical Fall Time (20% to 80%) | t <sub>f</sub> | _ | 0.3 | 3 | ns | b, c | | Pulse width distortion first pulse | T <sub>PWD1</sub> | <b>-7</b> | _ | +2 | ns | b, d | | Pulse width distortion subsequent pulses | T <sub>PWDS</sub> | <b>-</b> 5 | _ | +2 | ns | b, e | - a. Optical values are measured over the specified operating voltage and temperature ranges. The peak power can be converted to an average value by subtracting 3 dB. - b. Measured with 1.25 Gb/s optical to electrical converter. - c. Measured with 20% to 80% markers to achieve stable results. - d. First pulse width is measured with a long period of low pulses followed by a high pulse. - e. Pulse width is measured at 50% threshold using a rising edge trigger tested with PRBS-7 pattern. ## **Receiver Optical Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |--------------------------------------|-----------------|-------|-------|------|------|-------| | Input Optical Power (Peak) | P <sub>in</sub> | -25.0 | _ | -7.0 | dBm | а | | Input Optical Power (Peak) Off State | Р | _ | -34.0 | _ | dBm | _ | | Operating Wavelength | 0 | 800 | _ | 870 | nm | _ | - a. This specification is intended to indicate the performance of the receiver section of the transceiver when Optical Input Power signal characteristics are present as per the following definitions: - Over the specified operating temperature and voltage ranges - Bit Error Rate (BER) is better than or equal to 1x10<sup>-10</sup> - Transmitter is operating to simulate any cross-talk present between the transmitter and receiver sections of the transceiver. - Fiber: $62.5 \mu m/125 \mu m$ , NA = 0.275; ## **Digital Diagnostics Monitoring Interface** The transceiver features an enhanced digital diagnostic interface, compliant to the *Digital Diagnostic Monitoring Interface* for *Optical Transceivers* SFF-8472 Multi-source Agreement (MSA). Refer to the MSA document to access information on the range of options, both hardware and software, available to the host system for utilizing the available digital diagnostic features. The enhanced digital interface allows real-time access to device operating parameters. In addition, it fully incorporates the functionality needed to implement digital alarms and warnings, as defined by the SFF-8472 MSA. With the digital diagnostic monitoring interface, the user has capability of performing component monitoring, fault isolation and failure prediction in their transceiver-based applications. The diagnostic monitoring interface (DMI) has two 256-byte memory maps in EEPROM which are accessible over a 2-wire interface: the serial ID memory map at address 1010000X (0xA0) and the digital diagnostic memory map at address 1010001X (0xA2). The serial ID memory map contains a serial identification and vendor specific information. This information is read-only. The digital diagnostic memory map contains device operating parameters as well as alarm and warning flags. The operating parameters are to be retrieved through a sequential read command ensuring that the MSB and LSB of each parameter is "coherent". MSB should be accessed before LSB. Furthermore, the memory map contains 120 bytes that can be written by the user as well as a writable soft control byte. For applications requiring continuous updates to alarm and warning limits, it is recommended to use the available real-time monitor in combination with software algorithms. Continuous writing to alarm/warning registers should be avoided. ## **Transceiver Diagnostics Timing Characteristics** | Parameter | Symbol | Min. | Max. | Unit | Notes | |-----------------------------|----------------|------|------|------|-------| | Time to Initialize | t_init | _ | 300 | ms | а | | Analog parameter Data Ready | t_data | _ | 1000 | ms | b | | Serial Hardware Ready | t_serial | _ | 300 | ms | С | | Write Cycle Time | t_write | _ | 10 | ms | d | | Serial ID Clock Rate | f_serial_clock | _ | 400 | kHz | е | - a. Time from power on to the transmitter and receiver being ready to send/receive data. - b. From power on to the data ready bit asserted (A2h, byte 110, bit 0). Data ready indicates analog monitoring circuitry is functional. - c. Time from power on until the module is ready for data transmission over the serial bus (reads or writes over A0h and A2h). - d. Time from stop bit to the completion of a 1 to 8-byte write command. - e. It is not recommended to continuously read the A2 digital diagnostic interface for more than 20 ms without a minimum time pause interval of 20 ms. # Transceiver Digital Diagnostic Monitor (Real Time Parameter Accuracy) Characteristics | Parameter | Symbol | Max. | Unit | Notes | |-------------------------------------------------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Transceiver Internal Temperature Accuracy | TINT | ±5.0 | °C | Registers indicate case temperature, which is derived from the internally measured temperature. Valid from –40°C to +85°C case temperature. | | Transceiver Internal Supply Voltage<br>Accuracy | VINT | ±0.1 | V | Supply voltage is measured internal to the transceiver and can, with less accuracy, be correlated to voltage at the SFP V <sub>CC</sub> pin. Valid over 3.3V ±10%. | | Transmitter VCSEL DC Bias Current Accuracy | IBIAS | ±10 | % | By design, IBIAS is better than ±10% nominal value. The value is not monitored. | | Transmitter Average Optical Power Accuracy | PT | ±3.0 | dB | By design, PRBS7 modulated PT is better than ±3.0 dB nominal value. The value is not monitored. | | Received Average Optical Input Power Accuracy | PR | ±3.0 | dB | Coupled in a 62.5 µm/125 µm fiber. Averaging time constant is about 100 kHz. | ## **EEPROM Serial ID Memory Contents (Address A0h)** | D. 4. No | | | | |---------------------|-----|-------|-----------------| | Byte No.<br>Decimal | Hex | ASCII | Description | | 0 | 03 | _ | SFP transceiver | | 1 | 04 | _ | _ | | 2 | 07 | _ | LC connector | | 3 | 00 | _ | _ | | 4 | 00 | _ | _ | | 5 | 00 | _ | _ | | 6 | 00 | _ | _ | | 7 | 00 | _ | _ | | 8 | 00 | _ | _ | | 9 | 08 | _ | _ | | 10 | 00 | _ | _ | | 11 | 00 | _ | _ | | 12 | 00 | _ | _ | | 13 | 00 | _ | _ | | 14 | 00 | _ | _ | | 15 | 00 | _ | _ | | 16 | 00 | _ | _ | | 17 | C8 | _ | _ | | 18 | 00 | _ | _ | | 19 | 00 | _ | _ | | 20 | 41 | Α | _ | | 21 | 56 | V | _ | | 22 | 41 | Α | _ | | 23 | 47 | G | _ | | 24 | 4F | 0 | _ | | 25 | 20 | _ | _ | | 26 | 20 | _ | _ | | 27 | 20 | _ | _ | | 28 | 20 | _ | _ | | 29 | 20 | _ | _ | | 30 | 20 | _ | _ | | 31 | 20 | _ | _ | | 32 | 20 | _ | _ | | 33 | 20 | _ | _ | | 34 | 20 | _ | _ | | 35 | 20 | _ | _ | | 36 | 00 | _ | _ | | 37 | 00 | _ | _ | | 38 | 17 | _ | _ | | 39 | 6A | _ | _ | | 40 | 41 | Α | _ | | 41 | 46 | F | _ | | Byte No.<br>Decimal | Hex | ASCII | Description | |---------------------|-----|-------|----------------------------------------------------------------| | 42 | 42 | В | _ | | 43 | 52 | R | _ | | 44 | 2D | | _ | | 45 | 35 | 5 | _ | | 46 | 37 | 7 | _ | | 47 | 42 | В | _ | | 48 | 34 | 4 | _ | | 49 | 41 | Α | _ | | 50 | 50 | Р | _ | | 51 | 5A | Z | _ | | 52 | 20 | _ | _ | | 53 | 20 | _ | _ | | 54 | 20 | _ | _ | | 55 | 00 | _ | _ | | 56 | 30 | _ | _ | | 57 | 30 | _ | _ | | 58 | 30 | _ | _ | | 59 | 30 | _ | _ | | 60 | 03 | _ | а | | 61 | 52 | | а | | 62 | 00 | | _ | | 63 | B7 | _ | b | | 64 | 00 | _ | _ | | 65 | 00 | | Tx disable not implemented. | | 66 | 00 | | _ | | 67 | 00 | _ | _ | | 68–83 | _ | _ | С | | 84–91 | - | _ | d | | 92 | 68 | _ | Internally calibrated. Average RX Power. | | 93 | 80 | _ | Alarms, Warnings implemented. | | 94 | 80 | _ | Includes functionality<br>described in Rev 12.2 of<br>SFF-8472 | | 95 | 64 | _ | b | | 96 - 127 | 00 | _ | е | - a. VCSEL wavelength is represented in 16 unsigned bits. The hex representation of 850 (nm) is 0x0352. - Address 63 is the checksum for bytes 0-62 and address 95 is the checksum for bytes 64–94. They are calculated (per SFF-8472) and stored prior to product shipment. - c. Addresses 68–83 specify a unique module serial number. - d. Addresses 84-91 specify the date code. - e. Addresses 96-127 are vendor specific. # **EEPROM Serial ID Memory Contents - Enhanced Features** (Address A2h) | Desta # Desalment | Nada | |-------------------|--------------------------------------------| | Byte # Decimal | Notes | | 0 | Temp H Alarm MSB <sup>a</sup> | | 1 | Temp H Alarm LSB <sup>a</sup> | | 2 | Temp L Alarm MSB <sup>a</sup> | | 3 | Temp L Alarm LSB <sup>a</sup> | | 4 | Temp H Warning MSB <sup>a</sup> | | 5 | Temp H Warning LSB <sup>a</sup> | | 6 | Temp L Warning MSB <sup>a</sup> | | 7 | Temp L Warning LSB <sup>a</sup> | | 8 | V <sub>cc</sub> H Alarm MSB <sup>b</sup> | | 9 | V <sub>cc</sub> H Alarm LSB <sup>b</sup> | | 10 | V <sub>cc</sub> L Alarm MSB <sup>b</sup> | | 11 | V <sub>cc</sub> L Alarm LSB <sup>b</sup> | | 12 | V <sub>cc</sub> H Warning MSB <sup>b</sup> | | 13 | V <sub>cc</sub> H Warning LSB <sup>b</sup> | | 14 | V <sub>cc</sub> L Warning MSB <sup>b</sup> | | 15 | V <sub>cc</sub> L Warning LSB <sup>b</sup> | | 16 | Tx Bias H Alarm MSB <sup>c</sup> | | 17 | Tx Bias H Alarm LSB <sup>c</sup> | | 18 | Tx Bias L Alarm MSB <sup>c</sup> | | 19 | Tx Bias L Alarm LSB <sup>c</sup> | | 20 | Tx Bias H Warning MSB <sup>c</sup> | | 21 | Tx Bias H Warning LSB <sup>c</sup> | | 22 | Tx Bias L Warning MSB <sup>c</sup> | | 23 | Tx Bias L Warning LSB <sup>c</sup> | | 24 | Tx Power H Alarm MSB <sup>d</sup> | | 25 | Tx Power H Alarm LSB <sup>d</sup> | | 26 | Tx Power L Alarm MSB <sup>d</sup> | | 27 | Tx Power L Alarm LSB <sup>d</sup> | | 28 | Tx Power H Warning MSB <sup>d</sup> | | 29 | Tx Power H Warning LSB <sup>d</sup> | | 30 | Tx Power L Warning MSB <sup>d</sup> | | Byte # Decimal | Notes | | |----------------|----------------------------------------------|--| | 31 | Tx Power L Warning LSB <sup>d</sup> | | | 32 | Rx Power H Alarm MSB <sup>e</sup> | | | 33 | Rx Power H Alarm LSB <sup>e</sup> | | | 34 | Rx Power L Alarm MSB <sup>e</sup> | | | 35 | Rx Power L Alarm LSB <sup>e</sup> | | | 36 | Rx Power H Warning MSB <sup>e</sup> | | | 37 | Rx Power H Warning LSB <sup>e</sup> | | | 38 | Rx Power L Warning MSB <sup>e</sup> | | | 39 | Rx Power L Warning LSB <sup>e</sup> | | | 40–55 | Reserved | | | 56–94 | External Calibration Constants <sup>f</sup> | | | 95 | | | | 96 | Checksum for Bytes 0 through 94 <sup>g</sup> | | | 97 | Real Time Temperature MSB <sup>a</sup> | | | - | Real Time Temperature LSB <sup>a</sup> | | | 98 | Real Time V <sub>cc</sub> MSB <sup>b</sup> | | | 99 | Real Time V <sub>cc</sub> LSB <sup>b</sup> | | | 100 | Real Time Tx Bias MSB <sup>c</sup> | | | 101 | Real Time Tx Bias LSB <sup>c</sup> | | | 102 | Real Time Tx Power MSB <sup>d</sup> | | | 103 | Real Time Tx Power LSB <sup>d</sup> | | | 104 | Real Time Rx Power MSB <sup>e</sup> | | | 105 | Real Time Rx Power LSB <sup>e</sup> | | | 106 | Reserved | | | 107 | Reserved | | | 108 | Reserved | | | 109 | Reserved | | | 110 | Status/Control | | | 111 | Reserved | | | 112 | Flag Bits | | | 113 | Flag Bits | | | 114 | Reserved | | | 115 | Reserved | | | 116 | Flag Bits | | | 117 | Flag Bits | | | Byte # Decimal | Notes | |----------------|-------------------| | 118–127 | Reserved | | 128–247 | Customer Writable | | 248–255 | Vendor Specific | - Temperature (Temp) is decoded as a 16-bit signed two's complement integer in increments of 1/256°C. - b. Supply Voltage ( $V_{cc}$ ) is decoded as a 16-bit unsigned integer in increments of 100 $\mu V$ . - c. Tx bias current (Tx Bias) is decoded as a 16-bit unsigned integer in increments of 2 $\mu$ A. - d. Transmitted average optical power (Tx Pwr) is decoded as a 16-bit unsigned integer in increments of 0.1 μW. - e. Received average optical power (Rx Pwr) is decoded as a 16-bit unsigned integer in increments of 0.1 $\mu$ W. - f. Bytes 56 through 94 are not intended for use with AFBR-57B4APZ, but have been set to default values per SFF-8472. - g. Byte 95 is a checksum calculated (per SFF-8472) and stored prior to product shipment. # **EEPROM Serial ID Memory Contents - Soft Commands** (Address A2h, Byte 110) | Bit | Status/Control Name | Description | Notes | |-----|---------------------|--------------------------------------------------------------------------------|-------| | 7 | Reserved | _ | _ | | 6 | Reserved | _ | _ | | 5 | Reserved | _ | _ | | 4 | Reserved | _ | _ | | 3 | Reserved | _ | _ | | 2 | Reserved | _ | _ | | 1 | Reserved | _ | _ | | 0 | Data Ready (Bar) | Indicates transceiver is powered and real tin sense data is ready (0 = ready). | ne — | # EEPROM Serial ID Memory Contents - Alarms and Warnings (Address A2h, Bytes 112, 113, 116, 117) | Byte | Bit | Flag Bit Name Description | Notes | |------|-----|------------------------------|------------------------------------------------------------------------------| | 112 | 7 | Temp High Alarm | Set when transceiver internal temperature exceeds high alarm threshold. | | | 6 | Temp Low Alarm | Set when transceiver internal temperature exceeds low alarm threshold. | | | 5 | V <sub>cc</sub> High Alarm | Set when transceiver internal supply voltage exceeds high alarm threshold. | | | 4 | V <sub>cc</sub> Low Alarm | Set when transceiver internal supply voltage exceeds low alarm threshold. | | | 3 | Tx Bias High Alarm | Set when transceiver VCSEL bias exceeds high alarm threshold. | | | 2 | Tx Bias Low Alarm | Set when transceiver VCSEL bias exceeds low alarm threshold. | | | 1 | Tx Power High Alarm | Set when transmitted average optical power exceeds high alarm threshold. | | | 0 | Tx Power Low Alarm | Set when transmitted average optical power exceeds low alarm threshold. | | 113 | 7 | Rx Power High Alarm | Set when received average optical power exceeds high alarm threshold. | | | 6 | Rx Power Low Alarm | Set when received average optical power exceeds low alarm threshold. | | | 0–5 | Reserved | _ | | 116 | 7 | Temp High Warning | Set when transceiver case temperature exceeds high warning threshold. | | | 6 | Temp Low Warning | Set when transceiver case temperature exceeds low warning threshold. | | | 5 | V <sub>cc</sub> High Warning | Set when transceiver internal supply voltage exceeds high warning threshold. | | | 4 | V <sub>cc</sub> Low Warning | Set when transceiver internal supply voltage exceeds low warning threshold. | | | 3 | Tx Bias High Warning | Set when transceiver VCSEL bias exceeds high warning threshold. | | | 2 | Tx Bias Low Warning | Set when transceiver VCSEL bias exceeds low warning threshold. | | | 1 | Tx Power High Warning | Set when transmitted average optical power exceeds high warning threshold. | | | 0 | Tx Power Low Warning | Set when transmitted average optical power exceeds low warning threshold. | | 117 | 7 | Rx Power High Warning | Set when received average optical power exceeds high warning threshold. | | | 6 | Rx Power Low Warning | Set when received average optical power exceeds low warning threshold. | | | 0–5 | Reserved | _ | Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries and/or the EU. Copyright © 2017 by Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries. For more information, please visit www.broadcom.com. Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.