### **Multiformat 11-Bit HDTV Video Encoder** ### **ADV7312** **FEATURES** **High Definition Input Formats** 8-, 16-, 24-Bit (4:2:2, 4:4:4) Parallel YCrCb Compliant with: SMPTE 293M (525p) BTA T-1004 EDTV2 (525p) ITU-R BT.1358 (625p/525p) ITU-R BT.1362 (625p/525p) SMPTE 274M (1080i) at 30 Hz and 25 Hz **SMPTE 296M (720p)** RGB in 3×8-Bit 4:4:4 Input Format **HDTV RGB Supported:** RGB, RGBHV Other High Definition Formats Using Async **Timing Mode** **High Definition Output Formats** YPrPb Progressive Scan (EIA-770.1, EIA-770.2) YPrPb HDTV (EIA 770.3) RGB, RGBHV CGMS-A (720p/1080i) Macrovision Rev 1.1 (525p/625p) CGMS-A (525p) **Standard Definition Input Formats** CCIR-656 4:2:2 8-, 16-Bit Parallel Input **Standard Definition Output Formats** Composite NTSC M/N Composite PAL M/N/B/D/G/H/I, PAL-60 **SMPTE 170M NTSC Compatible Composite Video** ITU-R BT.470 PAL Compatible Composite Video S-Video (Y/C) **EuroScart RGB** Component YPrPb (Betacam, MII, SMPTE/EBU N10) **Macrovision Rev 7.1.L1** CGMS/WSS **Closed Captioning** **GENERAL FEATURES** Simultaneous SD and HD Inputs and Outputs **Programmable DAC Gain Control** Sync Outputs in All Modes **On-Board Voltage Reference** Six 11-Bit Precision Video DACs Purchase of licensed I2C components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I2C Standard Specification as defined by Philips. #### REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. 2-Wire Serial I<sup>2</sup>C<sup>®</sup> Interface Dual I/O Supply 2.5 V/3.3 V Operation Analog and Digital Supply 2.5 V **On-Board PLL** 64-Lead LQFP Package Lead (Pb) Free Product #### **APPLICATIONS** **Enhanced Versatile Disk (EVD) Players** SD/PS DVD Recorders/Players SD/Prog Scan/HDTV Display Devices SD/HDTV Set Top Boxes #### SIMPLIFIED FUNCTIONAL BLOCK DIAGRAM ### **GENERAL DESCRIPTION** The ADV®7312 is a high speed, digital-to-analog encoder on a single monolithic chip. It includes six high speed video D/A converters with TTL compatible inputs. The ADV7312 has separate 8-, 16-bit input ports that accept data in high definition and/or standard definition video format. For all standards, external horizontal, vertical, and blanking signals or EAV/SAV timing codes control the insertion of appropriate synchronization signals into the digital data stream and therefore the output signal. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved. **DETAILED FEATURES** High Definition Programmable Features (720p 1080i) 2× Oversampling (148.5 MHz) **Internal Test Pattern Generator** (Color Hatch, Black Bar, Flat Field/Frame) Fully Programmable YCrCb to RGB Matrix **Gamma Correction** Programmable Adaptive Filter Control **Programmable Sharpness Filter Control** CGMS-A (720p/1080i) High Definition Programmable Features (525p/625p) 8× Oversampling **Internal Test Pattern Generator** (Color Hatch, Black Bar, Flat Frame) Individual Y and PrPb Output Delay **Gamma Correction** **Programmable Adaptive Filter Control** Fully Programmable YCrCb to RGB Matrix **Undershoot Limiter** Macrovision Rev 1.1 (525p/625p) CGMS-A (525p) **Standard Definition Programmable Features** 16× Oversampling Internal Test Pattern Generator (Color Bars, Black Bar) Controlled Edge Rates for Sync, Active Video Individual Y and PrPb Output Delay **Gamma Correction** Digital Noise Reduction (DNR) Multiple Chroma and Luma Filters **Luma-SSAF™ Filter with Programmable** Gain/Attenuation PrPb SSAF™ Separate Pedestal Control on Component and Composite/S-Video Output VCR FF/RW Sync Mode Macrovision Rev 7.1.L1 CGMS/WSS **Closed Captioning** #### **Standards Directly Supported** | Resolution | Frame<br>Rate (Hz) | Clk<br>Input (MHz) | Standard | |--------------------|--------------------|--------------------|---------------| | $720 \times 480$ | 29.97 | 27 | ITU-R BT.656 | | $720 \times 576$ | 25 | 27 | ITU-R BT.656 | | $720 \times 483$ | 59.94 | 27 | SMPTE 293M | | $720 \times 480$ | 59.94 | 27 | BTA T-1004 | | $720 \times 576$ | 50 | 27 | ITU-R BT.1362 | | $1280 \times 720$ | 60 | 74.25 | SMPTE 296M | | $1920 \times 1080$ | 30 | 74.25 | SMPTE 274M | | $1920\times1080$ | 25 | 74.25 | SMPTE 274M* | Other standards are supported in Async Timing Mode. #### DETAILED FUNCTIONAL BLOCK DIAGRAM #### **TERMINOLOGY** SD Standard Definition Video, conforming to ITU-R BT.601/ITU-R BT.656. HD High Definition Video, i.e., Progressive Scan or HDTV. PS Progressive Scan Video, conforming to SMPTE 293M, ITU-R BT.1358, BTAT-1004EDTV2, or BTA1362. HDTV High Definition Television Video, conforming to SMPTE 274M or SMPTE 296M. YCrCb SD, PS, or HD Component Digital Video. YPrPb SD, PS, or HD Component Analog Video. -2- REV. 0 <sup>\*</sup>SMPTE 274M-1998: System no. 6 ### CONTENTS | FEATURES | . 1 | PROGRAMMABLE DAC GAIN CONTROL | 47 | |-------------------------------------------------------|-----|-----------------------------------------------------|----| | GENERAL FEATURES | . 1 | Gamma Correction | 48 | | APPLICATIONS | . 1 | HD SHARPNESS FILTER CONTROL AND ADAPTIVE | | | SIMPLIFIED FUNCTIONAL BLOCK DIAGRAM | . 1 | FILTER CONTROL | 49 | | GENERAL DESCRIPTION | . 1 | HD Sharpness Filter Mode | 49 | | DETAILED FEATURES | . 2 | HD Adaptive Filter Mode | 49 | | DETAILED FUNCTIONAL BLOCK DIAGRAM | . 2 | HD Sharpness Filter and Adaptive Filter Application | | | TERMINOLOGY | . 2 | Examples | 50 | | SPECIFICATIONS | . 4 | SD Digital Noise Reduction | | | DYNAMIC SPECIFICATIONS | . 5 | Coring Gain Border | | | TIMING SPECIFICATIONS | | Coring Gain Data | | | Timing Diagrams | | DNR Threshold | | | ABSOLUTE MAXIMUM RATINGS | | Border Area | | | THERMAL CHARACTERISTICS | | Block Size Control | | | ORDERING GUIDE | | DNR Input Select Control | | | PIN CONFIGURATION | | DNR Mode Control | | | PIN FUNCTION DESCRIPTIONS | | Block Offset Control | | | MPU PORT DESCRIPTION | | SD ACTIVE VIDEO EDGE | | | REGISTER ACCESSES | | SAV/EAV Step Edge Control | | | Register Programming | | BOARD DESIGN AND LAYOUT CONSIDERATIONS. | | | Subaddress Register (SR7–SR0) | | DAC Termination and Layout Considerations | | | INPUT CONFIGURATION | | Video Output Buffer and Optional Output Filter | | | Standard Definition Only | | PCB Board Layout Considerations | | | Progressive Scan Only or HDTV Only | | Supply Decoupling | | | Simultaneous Standard Definition and Progressive Scan | | Digital Signal Interconnect | | | or HDTV | 30 | Analog Signal Interconnect | | | Progressive Scan at 27 MHz (Dual Edge) or 54 MHz | | APPENDIX 1—COPY GENERATION MANAGEMENT | | | OUTPUT CONFIGURATION | | SYSTEM | 59 | | TIMING MODES | | PS CGMS Data Registers 2–0 | | | HD Async Timing Mode | | SD CGMS Data Registers 2–0 | | | HD TIMING RESET | | HD/PS CGMS [Address 12h, Bit 6] | | | SD Real-Time Control, Subcarrier Reset, | | Function of CGMS Bits | | | and Timing Reset | 36 | CGMS Functionality | | | Reset Sequence | | APPENDIX 2—SD WIDE SCREEN SIGNALING | | | SD VCR FF/RW Sync | | APPENDIX 3—SD CLOSED CAPTIONING | | | Vertical Blanking Interval | | APPENDIX 4—TEST PATTERNS | | | Subcarrier Frequency Registers | 38 | APPENDIX 5—SD TIMING MODES | | | Square Pixel Timing | | Mode 0 (CCIR-656)—Slave Option | | | FILTER SECTION | | Mode 0 (CCIR-656)—Master Option | | | HD Sinc Filter | | Mode 1—Slave Option | | | SD Internal Filter Response | | Mode 1—Master Option | | | Typical Performance Characteristics | 41 | Mode 2—Slave Option | | | COLOR CONTROLS AND RGB MATRIX | | Mode 2—Master Option | | | HD Y Level, HD Cr Level, HD Cb Level | | Mode 3—Master/Slave Option | | | HD RGB Matrix | | APPENDIX 6—HD TIMING | | | Programming the RGB Matrix | | APPENDIX 7—VIDEO OUTPUT LEVELS | | | SD Luma and Color Control | | HD YPrPb Output Levels | | | SD Hue Adjust Value | | RGB Output Levels | | | SD Brightness Control | | YPrPb Levels—SMPTE/EBU N10 | | | SD Brightness Detect | | APPENDIX 8—VIDEO STANDARDS | | | Double Buffering | | OUTLINE DIMENSIONS | | | | | | | REV. 0 -3- # $\begin{array}{l} \textbf{ADV7312-SPECIFICATIONS} \text{ (V}_{AA} = 2.375 \text{ V}-2.625 \text{ V}, \text{ V}_{DD} = 2.375 \text{ V}-2.625 \text{ V}; \text{ V}_{DD\_10} = 2.375-3.6 \text{ V}, \text{ V}_{REF} = 1.235 \text{ V}, \\ \textbf{R}_{SET} = 3040 \text{ } \Omega, \text{ R}_{LOAD} = 300 \text{ } \Omega. \text{ All specifications T}_{MIN} \text{ to T}_{MAX} \text{ (0°C to 70°C), unless otherwise noted.)} \end{array}$ | Parameter | Min | Typ | Max | Unit | <b>Test Conditions</b> | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|------------------------|----------------------------|------------------------------------------------------------------------------| | STATIC PERFORMANCE <sup>1</sup> Resolution Integral Nonlinearity Differential Nonlinearity <sup>2</sup> , +ve Differential Nonlinearity <sup>2</sup> , -ve | | 11<br>1.5<br>0.5<br>1.0 | | Bits<br>LSB<br>LSB<br>LSB | | | DIGITAL OUTPUTS Output Low Voltage, V <sub>OL</sub> Output High Voltage, V <sub>OH</sub> Three-State Leakage Current Three-State Output Capacitance | 2.4[2.0] <sup>3</sup> | ±1.0<br>2 | 0.4 [0.4] <sup>3</sup> | V<br>V<br>µA<br>pF | $I_{SINK}$ = 3.2 mA<br>$I_{SOURCE}$ = 400 $\mu$ A<br>$V_{IN}$ = 0.4 V, 2.4 V | | DIGITAL AND CONTROL INPUTS Input High Voltage, $V_{IH}$ Input Low Voltage, $V_{IL}$ Input Leakage Current Input Capacitance, $C_{IN}$ | 2 | 3<br>2 | 0.8 | V<br>V<br>µA<br>pF | V <sub>IN</sub> = 2.4 V | | ANALOG OUTPUTS Full-Scale Output Current Output Current Range DAC-to-DAC Matching Output Compliance Range, V <sub>OC</sub> Output Capacitance, C <sub>OUT</sub> | 4.1<br>4.1<br>0 | 4.33<br>4.33<br>1.0<br>1.0 | 4.6<br>4.6<br>1.4 | mA<br>mA<br>%<br>V<br>pF | | | VOLTAGE REFERENCE<br>Internal Reference Range, $V_{REF}$<br>External Reference Range, $V_{REF}$<br>$V_{REF}$ Current <sup>4</sup> | 1.15<br>1.15 | 1.235<br>1.235<br>±10 | 1.3<br>1.3 | V<br>V<br>μA | | | POWER REQUIREMENTS Normal Power Mode $I_{DD}^{5}$ $I_{DD\_IO}$ $I_{AA}^{7,8}$ | | 170<br>110<br>95<br>172<br>1.0<br>39 | 190 <sup>6</sup><br>45 | mA<br>mA<br>mA<br>mA<br>mA | SD Only [16×] PS Only [8×] HDTV Only [2×] SD[16×, 8-bit] + PS[8×, 16-bit] | | Sleep Mode $I_{DD}$ $I_{AA}$ $I_{DD\_IO}$ | | 200<br>10<br>250 | | μΑ<br>μΑ<br>μΑ | | | POWER SUPPLY REJECTION RATIO | | 0.01 | | % / % | | Specifications subject to change without notice. -4-REV. 0 <sup>&</sup>lt;sup>1</sup>Oversampling disabled. Static DAC performance will be improved with increased oversampling ratios. <sup>&</sup>lt;sup>2</sup>DNL measures the deviation of the actual DAC output voltage step from the ideal. For +ve DNL, the actual step value lies above the ideal step value; for -ve DNL, the actual step value lies below the ideal step value. $<sup>^{3}</sup>$ Value in brackets for $V_{\rm DD_{LIO}} = 2.375 \text{ V} - 2.75 \text{ V}$ . $<sup>^4</sup>$ External current required to overdrive internal $V_{\text{REF}}$ . <sup>&</sup>lt;sup>5</sup>I<sub>DD</sub>, the circuit current, is the continuous current required to drive the digital core. <sup>&</sup>lt;sup>6</sup>Guaranteed maximum by characterization. <sup>&</sup>lt;sup>7</sup>I<sub>AA</sub> is the total current required to supply all DACs including the V<sub>REF</sub> circuitry and the PLL circuitry. <sup>&</sup>lt;sup>8</sup>All DACs on. $\begin{array}{l} \textbf{DYNAMIC SPECIFICATIONS} & (\textbf{V}_{AA} = 2.375 \ \textbf{V} - 2.625 \ \textbf{V}, \ \textbf{V}_{DD} = 2.375 \ \textbf{V} - 2.625 \ \textbf{V}; \ \textbf{V}_{DD\_10} = 2.375 \ \textbf{V} - 3.6 \ \textbf{V}, \ \textbf{V}_{REF} = 1.235 \ \textbf{V}, \\ \textbf{R}_{SET} = 3040 \ \Omega, \ \textbf{R}_{LOAD} = 300 \ \Omega. \ \textbf{All specifications} \ \textbf{T}_{MIN} \ \textbf{to} \ \textbf{T}_{MAX} \ (0^{\circ}\text{C} \ \textbf{to} \ 70^{\circ}\text{C}), \ \textbf{unless otherwise noted.}) \\ \end{array}$ | Parameter | Min | Тур | Max | Unit | <b>Test Conditions</b> | |------------------------------|-----|-------|-----|------|---------------------------| | PROGRESSIVE SCAN MODE | | | | | | | Luma Bandwidth | | 12.5 | | MHz | | | Chroma Bandwidth | | 5.8 | | MHz | | | SNR | | 65.6 | | dB | Luma ramp unweighted | | | | 72 | | dB | Flat field full bandwidth | | HDTV MODE | | | | | | | Luma Bandwidth | | 30 | | MHz | | | Chroma Bandwidth | | 13.75 | | MHz | | | STANDARD DEFINITION MODE | | | | | | | Hue Accuracy | | 0.4 | | ۰ | | | Color Saturation Accuracy | | 0.4 | | % | | | Chroma Nonlinear Gain | | 1.2 | | ± % | Referenced to 40 IRE | | Chroma Nonlinear Phase | | -0.2 | | ±° | | | Chroma/Luma Intermodulation | | 0 | | ± % | | | Chroma/Luma Gain Inequality | | 97.0 | | ± % | | | Chroma/Luma Delay Inequality | | -1.1 | | ns | | | Luminance Nonlinearity | | 0.5 | | ± % | | | Chroma AM Noise | | 84 | | dB | | | Chroma PM Noise | | 75.2 | | dB | | | Differential Gain | | 0.20 | | % | NTSC | | Differential Phase | | 0.15 | | ۰ | NTSC | | SNR | | 59.1 | | dB | Luma ramp | | | | 77.1 | | dB | Flat field full bandwidth | Specifications subject to change without notice. REV. 0 -5- $\begin{array}{l} \textbf{TIMING SPECIFICATIONS} \quad (\textbf{V}_{AA} = 2.375 \ \textbf{V} - 2.625 \ \textbf{V}, \ \textbf{V}_{DD} = 2.375 \ \textbf{V} - 2.625 \ \textbf{V}; \ \textbf{V}_{DD\_10} = 2.375 \ \textbf{V} - 3.6 \ \textbf{V}, \ \textbf{V}_{REF} = 1.235 \ \textbf{V}, \ \textbf{R}_{SET} = 3040 \ \Omega, \ \textbf{R}_{LOAD} = 300 \ \Omega. \ \textbf{All specifications} \ \textbf{T}_{MIN} \ \textbf{to} \ \textbf{T}_{MAX} \ (0^{\circ}\text{C} \ \text{to} \ 70^{\circ}\text{C}), \ unless \ otherwise \ noted.) \end{array}$ | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------------------|-----|-----|-----|--------------------|-----------------------------------------| | MPU PORT <sup>1</sup> | | | | | | | SCLOCK Frequency | 0 | | 400 | kHz | | | SCLOCK High Pulsewidth, t <sub>1</sub> | 0.6 | | | μs | | | SCLOCK Low Pulsewidth, t <sub>2</sub> | 1.3 | | | μs | | | Hold Time (Start Condition), t <sub>3</sub> | 0.6 | | | μs | First clock generated after this period | | Setup Time (Start Condition), t <sub>4</sub> | 0.6 | | | μs | relevant for repeated start condition | | Data Setup Time, t <sub>5</sub> | 100 | | | ns | | | SDATA, SCLOCK Rise Time, t <sub>6</sub> | | | 300 | ns | | | SDATA, SCLOCK Fall Time, t <sub>7</sub> | | | 300 | ns | | | Setup Time (Stop Condition), t <sub>8</sub> | 0.6 | | | μs | | | RESET Low Time | 100 | | | ns | | | ANALOG OUTPUTS | | | | | | | Analog Output Delay <sup>2</sup> | | 7 | | ns | | | Output Skew | | 1 | | ns | | | CLOCK CONTROL AND PIXEL PORT <sup>3</sup> | | | | | | | $ m f_{CLK}$ | | | 27 | MHz | Progressive scan mode | | $ _{ m CLK}$ | | 81 | | MHz | HDTV mode/async mode | | Clock High Time, t <sub>9</sub> | 40 | | | % of one clk cycle | - | | Clock Low Time, t <sub>10</sub> | 40 | | | % of one clk cycle | | | Data Setup Time, t <sub>11</sub> <sup>1</sup> | 2.0 | | | ns | | | Data Hold Time, t <sub>12</sub> <sup>1</sup> | 2.0 | | | ns | | | SD Output Access Time, t <sub>13</sub> | | | 15 | ns | | | SD Output Hold Time, t <sub>14</sub> | 5.0 | | | ns | | | HD Output Access Time, t <sub>13</sub> | | | 14 | ns | | | HD Output Hold Time, t <sub>14</sub> | 5.0 | | | ns | | | PIPELINE DELAY <sup>4</sup> | | 63 | | clk cycles | SD [2×, 16×] | | | | 76 | | clk cycles | SD component mode [16×] | | | | 35 | | clk cycles | PS [1×] | | | | 41 | | clk cycles | PS [8×] | | | | 36 | | clk cycles | $HD[2\times, 1\times]$ | -6-REV. 0 <sup>&</sup>lt;sup>1</sup>Guaranteed by characterization. <sup>&</sup>lt;sup>2</sup>Output delay measured from the 50% point of the rising edge of CLOCK to the 50% point of DAC output full-scale transition. <sup>&</sup>lt;sup>3</sup>Data: C[7:0]; Y[7:0], S[7:0] Control: P\_HSYNC, P\_VSYNC, P\_BLANK, S\_HSYNC, S\_VSYNC, S\_BLANK. $<sup>^{4}</sup>$ SD, PS = 27 MHz, HD = 74.25 MHz. Specifications subject to change without notice. Figure 1. HD Only 4:2:2 Input Mode [Input Mode 010]; PS Only 4:2:2 Input Mode [Input Mode 001] $\begin{array}{l} t_9 = \text{CLOCK HIGH TIME} \\ t_{10} = \text{CLOCK LOW TIME} \\ t_{11} = \text{DATA SETUP TIME} \\ t_{12} = \text{DATA HOLD TIME} \end{array}$ Figure 2. HD Only 4:4:4 Input Mode [Input Mode 010]; PS Only 4:4:4 Input Mode [Input Mode 001] REV. 0 -7- $\begin{array}{l} t_9 = \text{CLOCK HIGH TIME} \\ t_{10} = \text{CLOCK LOW TIME} \\ t_{11} = \text{DATA SETUP TIME} \\ t_{12} = \text{DATA HOLD TIME} \\ t_{13} = \text{OUTPUT ACCESS TIME} \\ t_{14} = \text{OUTPUT HOLD TIME} \end{array}$ Figure 3. HD RGB 4:4:4 Input Mode [Input Mode 010] $t_9$ = CLOCK HIGH TIME $t_{10}$ = CLOCK LOW TIME $t_{11}$ = DATA SETUP TIME $t_{12}$ = DATA HOLD TIME \*CLKIN\_B MUST BE USED IN THIS PS MODE. Figure 4. PS 4:2:2 8-Bit Interleaved at 27 MHz HSYNC/VSYNC Input Mode [Input Mode 100] -8- REV. 0 $\begin{array}{l} t_9 = \text{CLOCK HIGH TIME} \\ t_{10} = \text{CLOCK LOW TIME} \\ t_{11} = \text{DATA SETUP TIME} \\ t_{12} = \text{DATA HOLD TIME} \end{array}$ Figure 5. PS 4:2:2 1 $\times$ 8-Bit Interleaved at 54 MHz $\overline{HSYNC}/\overline{VSYNC}$ Input Mode [Input Mode 111] $\begin{array}{l} t_9 = \text{CLOCK HIGH TIME} \\ t_{10} = \text{CLOCK LOW TIME} \\ t_{11} = \text{DATA SETUP TIME} \\ t_{12} = \text{DATA HOLD TIME} \end{array}$ \*CLKIN\_B USED IN THIS PS ONLY MODE. Figure 6. PS Only 4:2:2 1 × 8-Bit Interleaved at 27 MHz EAV/SAV Input Mode [Input Mode 100] $\begin{array}{l} t_9 = \text{CLOCK HIGH TIME} \\ t_{10} = \text{CLOCK LOW TIME} \\ t_{11} = \text{DATA SETUP TIME} \\ t_{12} = \text{DATA HOLD TIME} \end{array}$ NOTE: Y0, Cb0 SEQUENCE AS PER SUBADDRESS 0 $\times$ 01 BIT-1 Figure 7. PS Only 4:2:2 $1 \times 8$ -Bit Interleaved at 54 MHz EAV/SAV Input Mode [Input Mode 111] REV. 0 –9– Figure 8. HD 4:2:2 and SD (8-Bit) Simultaneous Input Mode [Input Mode 101: SD Oversampled] [Input Mode 110: HD Oversampled] Figure 9. PS (4:2:2) and SD (8-Bit) Simultaneous Input Mode [Input Mode 011] -10- REV. 0 Figure 10. PS (8-Bit) and SD (8-Bit) Simultaneous Input Mode [Input Mode 100] \*SELECTED BY ADDRESS 0x01 BIT 7 Figure 11. 8-Bit SD Only Pixel Input Mode [Input Mode 000] REV. 0 -11- \*SELECTED BY ADDRESS 0x01 BIT 7 Figure 12. 16-Bit SD Only Pixel Input Mode [Input Mode 000] a = 16 CLKCYCLES FOR 525p a = 12 CLKCYCLES FOR 626p a = 44 CLKCYCLES FOR 1080i @ 30Hz, 25Hz a = 70 CLKCYCLES FOR 720p AS RECOMMENDED BY STANDARD b(MIN) = 122 CLKCYCLES FOR 525p b(MIN) = 132 CLKCYCLES FOR 625p b(MIN) = 236 CLKCYCLES FOR 1080i @ 30Hz, 25Hz b(MIN) = 300 CLKCYCLES FOR 720p Figure 13. HD 4:2:2 Input Timing Diagram REV. 0 -12- a = 32 CLKCYCLES FOR 525p a = 24 CLKCYCLES FOR 625p AS RECOMMENDED BY STANDARD b(MIN) = 244 CLKCYCLES FOR 525p b(MIN) = 264 CLKCYCLES FOR 625p Figure 14. PS 4:2:2 1 imes 8-Bit Interleaved Input Timing Diagram Figure 15. SD Timing Input for Timing Mode 1 Figure 16. MPU Port Timing Diagram REV. 0 -13- #### **ABSOLUTE MAXIMUM RATINGS\*** | $V_{AA}$ to AGND +3.0 V to -0.3 V | |------------------------------------------------------------| | $V_{DD}$ to GND $$ | | $V_{DD\_IO}$ to $IO\_GND$ 0.3 V to $V_{DD\_IO}$ to +0.3 V | | Ambient Operating Temperature (T <sub>A</sub> )0°C to 70°C | | Storage Temperature ( $T_S$ )65°C to +150°C | | Infrared Reflow Soldering (20 sec) | <sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### THERMAL CHARACTERISTICS $\theta_{JC} = 11^{\circ}C/W$ $\theta_{JA} = 47^{\circ}C/W$ The ADV7312 is a Pb-free environmentally friendly product. It is manufactured using the most up-to-date materials and processes. The coating on the leads of each device is 100% pure Sn electroplate. The device is suitable for Pb-free applications, and is able to withstand surface-mount soldering at up to $255^{\circ}$ C ( $\pm 5^{\circ}$ C). In addition it is backward compatible with conventional SnPb soldering processes. This means that the electroplated Sn coating can be soldered with Sn/Pb solder pastes at conventional reflow temperatures of 220°C to 235°C. #### **ORDERING GUIDE\*** | Model | Package<br>Description | Package<br>Option | |------------------------------|-----------------------------------------------|-------------------| | ADV7312KST<br>EVAL-ADV7312EB | Plastic Quad Flat Package<br>Evaluation Board | ST-64-2 | <sup>\*</sup>Analog output short circuit to any power supply or common can be of an indefinite duration. #### PIN CONFIGURATION ### CAUTION . ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADV7312 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. -14- REV. 0 ### PIN FUNCTION DESCRIPTIONS | Mnemonic | Input/Output | Function | |-----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DGND | G | Digital Ground. | | AGND | G | Analog Ground. | | CLKIN_A | I | Pixel Clock Input for HD Only (74.25 MHz), PS Only (27 MHz), SD Only (27 MHz). | | CLKIN_B | I | Pixel Clock Input. Requires a 27 MHz reference clock for progressive scan mode or a 74.25 MHz (74.1758 MHz) reference clock in HDTV mode. This clock is only used in dual modes. | | COMP1,2 | О | Compensation Pin for DACs. Connect 0.1 µF capacitor from COMP pin to V <sub>AA</sub> . | | DAC A | О | CVBS/Green/Y/Y Analog Output. | | DAC B | О | Chroma/Blue/U/Pb Analog Output. | | DAC C | О | Luma/Red/V/Pr Analog Output. | | DAC D | О | In SD Only Mode: CVBS/Green/Y Analog Output; in HD Only Mode and Simultaneous HD/SD Mode: Y/Green [HD] Analog Output. | | DAC E | О | In SD Only Mode: Luma/Blue/U Analog Output; in HD Only Mode and Simultaneous HD/SD Mode: Pr/Red Analog Output. | | DAC F | О | In SD Only Mode: Chroma/Red/V Analog Output; in HD Only Mode and Simultaneous HD/SD Mode: Pb/Blue [HD] Analog Output. | | P_HSYNC | I | Video Horizontal Sync Control Signal for HD in Simultaneous SD/HD Mode and HD Only Mode. | | P_VSYNC | I | Video Vertical Sync Control Signal for HD in Simultaneous SD/HD Mode and HD Only Mode. | | P_BLANK | I | Video Blanking Control Signal for HD in Simultaneous SD/HD Mode and HD Only Mode. | | S_BLANK | I/O | Video Blanking Control Signal for SD Only. | | S_HSYNC | I/O | Video Horizontal Sync Control Signal for SD Only. | | S_VSYNC | I/O | Video Vertical Sync Control Signal for SD Only. | | Y7-Y0 | I | SD or Progressive Scan/HDTV Input Port for Y Data. Input port for interleaved progressive scan data. The LSB is set up on Pin Y0. | | C7-C0 | I | Progressive Scan/HDTV Input Port 4:4:4 Input Mode. This port is used for the Cb[Blue/U] data. The LSB is set up on Pin C0. | | S7-S0 | I | SD or Progressive Scan/HDTV Input Port for Cr[Red/V] data in 4:4:4 input mode. LSB is set up on Pin S0. | | RESET | I | This input resets the on-chip timing generator and sets the ADV7312 into default register setting. RESET is an active low signal. | | $R_{SET1,2}$ | I | A 3040 $\Omega$ resistor must be connected from this pin to AGND and is used to control the amplitudes of the DAC outputs. | | SCLK | I | I <sup>2</sup> C Port Serial Interface Clock Input. | | SDA | I/O | I <sup>2</sup> C Port Serial Data Input/Output. | | ALSB | I | TTL Address Input. This signal sets up the LSB of the I <sup>2</sup> C address. When this pin is tied low, the I <sup>2</sup> C filter is activated, which reduces noise on the I <sup>2</sup> C interface. | | $V_{\mathrm{DD\_IO}}$ | P | Power Supply for Digital Inputs and Outputs. | | $V_{\mathrm{DD}}$ | P | Digital Power Supply. | | $V_{AA}$ | P | Analog Power Supply. | | $V_{REF}$ | I/O | Optional External Voltage Reference Input for DACs or Voltage Reference Output (1.235 V). | | EXT_LF | I | External Loop Filter for the Internal PLL. | | RTC_SCR_TR | I | Multifunctional Input. Real time control (RTC) input, timing reset input, subcarrier reset input. | | $I^2C$ | I | This input pin must be tied high $(V_{DD\_IO})$ for the ADV7312 to interface over the $I^2C$ port. | | GND_IO | | Digital Input/Output Ground. | REV. 0 -15- #### MPU PORT DESCRIPTION The ADV7312 support a 2-wire serial (I<sup>2</sup>C compatible) microprocessor bus driving multiple peripherals. Two inputs, serial data (SDA) and serial clock (SCL), carry information between any device connected to the bus and the ADV7312. Each slave device is recognized by a unique address. The ADV7312 have four possible slave addresses for both read and write operations. These are unique addresses for each device and are illustrated in Figure 17. The LSB sets either a read or write operation. Logic 1 corresponds to a read operation, while Logic 0 corresponds to a write operation. A1 is set by setting the ALSB pin of the ADV7312 to Logic 0 or Logic 1. When ALSB is set to 1, there is greater input bandwidth on the I<sup>2</sup>C lines, which allows high speed data transfers on this bus. When ALSB is set to 0, there is reduced input bandwidth on the I<sup>2</sup>C lines, which means that pulses of less than 50 ns will not pass into the I<sup>2</sup>C internal controller. This mode is recommended for noisy systems. Figure 17. Slave Address = D4h To control the various devices on the bus, the following protocol must be followed. First the master initiates a data transfer by establishing a start condition, defined by a high-to-low transition on SDA while SCL remains high. This indicates that an address/data stream will follow. All peripherals respond to the start condition and shift the next eight bits (7-bit address + $R/\overline{W}$ bit). The bits are transferred from MSB down to LSB. The peripheral that recognizes the transmitted address responds by pulling the data line low during the ninth clock pulse. This is known as an acknowledge bit. All other devices withdraw from the bus at this point and maintain an idle condition. The idle condition is where the device monitors the SDA and SCL lines waiting for the start condition and the correct transmitted address. The $R/\overline{W}$ bit determines the direction of the data. A Logic 0 on the LSB of the first byte means that the master will write information to the peripheral. A Logic 1 on the LSB of the first byte means that the master will read information from the peripheral. The ADV7312 acts as a standard slave device on the bus. The data on the SDA pin is 8 bits long, supporting the 7-bit addresses plus the $R/\overline{W}$ bit. It interprets the first byte as the device address and the second byte as the starting subaddress. There is a subaddress auto-increment facility. This allows data to be written to or read from registers in ascending subaddress sequence starting at any valid subaddress. A data transfer is always terminated by a stop condition. The user can also access any unique subaddress register on a one-by-one basis without having to update all the registers. Stop and start conditions can be detected at any stage during the data transfer. If these conditions are asserted out of sequence with normal read and write operations, then they cause an immediate jump to the idle condition. During a given SCL high period, the user should only issue one start condition, one stop condition, or a single stop condition followed by a single start condition. If an invalid subaddress is issued by the user, the ADV7312 will not issue an acknowledge and will return to the idle condition. If in auto-increment mode the user exceeds the highest subaddress, the following action will be taken: - 1. In read mode, the highest subaddress register contents will continue to be output until the master device issues a no-acknowledge. This indicates the end of a read. A no-acknowledge condition is when the SDA line is not pulled low on the ninth pulse. - 2. In write mode, the data for the invalid byte will not be loaded into any subaddress register, a no-acknowledge will be issued by the ADV7312, and the part will return to the idle condition. Before writing to the subcarrier frequency registers, it is a requirement that the ADV7312 has been reset at least once after power-up. The four subcarrier frequency registers must be updated, starting with subcarrier frequency register 0 through subcarrier frequency register 3. The subcarrier frequency will not update until the last subcarrier frequency register byte has been received by the ADV7312. Figure 18 illustrates an example of data transfer for a write sequence and the start and stop conditions. Figure 19 shows bus write and read sequences. Figure 18. Bus Data Transfer -16- REV. 0 Figure 19. Read and Write Sequence #### **REGISTER ACCESSES** The MPU can write to or read from all of the registers of the ADV7312 except the subaddress registers, which are write only registers. The subaddress register determines which register the next read or write operation accesses. All communications with the part through the bus start with an access to the subaddress register. A read/write operation is then performed from/to the target address, which increments to the next address until a stop command is performed on the bus. #### Register Programming The following tables describe the functionality of each register. All registers can be read from as well as written to, unless otherwise stated. ### Subaddress Register (SR7-SR0) The communications register is an 8-bit write only register. After the part has been accessed over the bus and a read/write operation is selected, the subaddress is set up. The subaddress register determines to/from which register the operation takes place. REV. 0 -17- | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Register Reset Values<br>(Shaded) | |-------------|-------------------------|-------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|--------------------------------------------------------------|--------------------------------------------| | 00h | Power Mode | Sleep Mode. With this | | | | | | | | 0 | Sleep Mode off | FCh | | | Register | control enabled, the | | | | | | | | 1 | Sleep Mode on | | | | | current consumption is<br>reduced to μA level. All | | | | | | | | | | | | | | DACs and the internal | | | | | | | | | | | | | | PLL cct are disabled. I <sup>2</sup> C | | | | | | | | | | | | | | registers can be read from<br>and written to in Sleep | | | | | | | | | | | | | | Mode. | | | | | | | | | | | | | | PLL and Oversampling | | | | | | | 0 | | PLL on | | | | | Control. This control allows the internal PLL cct | | | | | | | 1 | | PLL off | | | | | to be powered down and | | | | | | | | | | | | | | the over-sampling to be switched off. | | | | | | | | | | | | | | DAC F: Power On/Off | | | | | | 0 | | | DAC F off | | | | | | | | | | | 1 | | | DAC F on | | | | | DAC E: Power On/Off | | | | | 0 | | | | DAC E off | | | | | | | | | | 1 | | | | DAC E on | | | | | DAC D: Power On/Off | | | | 0 | | | | | DAC D off | | | | | | | | | 1 | | | | | DAC D on | | | | | DAC C: Power On/Off | | | 0 | | | | | | DAC D off | | | | | | | | 1 | | | | | | DAC C on | | | | | DAC B: Power On/Off | | 0 | | | | | | | DAC B off | | | | | DAC A: Power On/Off | | 1 | | | | | | | DAC B on | | | | | | 0 | | | | | | | | DAC A off | | | | | | 1 | | | | | | | | DAC A on | | | 01h | Mode Select<br>Register | BTA T-1004 or BT.1362<br>Compatibility | | | | | | | | 0 | Disabled | Only for PS dual edge clk mode | | | Register | 1 ' ' | | | | | | | _ | 1 | Enabled | | | | | Clock Edge | | | | | | | 0 | | Cb clocked on rising edge | Only for PS interleaved input at<br>27 MHz | | | | D 1 | | | | | | | 1 | | Y clocked on rising edge | 27 11112 | | | | Reserved | | | | | | 0 | | | | | | | | Clock Align | | | | | 0 | | | | Must be set if the phase | Only if two input clocks are used | | | | | | | | | 1 | | | | delay between the two input clocks is <9.25 ns or >27.75 ns. | Only if two input clocks are used | | | | Input Mode | | 0 | 0 | 0 | | | | | SD input only | 38h | | | | | | 0 | 0 | 1 | | | | | PS input only | | | | | | | 0 | 1 | 0 | | | | | HDTV input only | | | | | | | 0 | 1 | 1 | | | | | SD and PS [16-bit] | | | | | | | 1 | 0 | 0 | | | | | SD and PS [8-bit] | | | | | | | 1 | 0 | 1 | | | | | SD and HDTV [SD oversampled] | | | | | | | 1 | 1 | 0 | | | | | SD and HDTV [HDTV oversampled] | | | | | | | 1 | 1 | 1 | | | | | PS only [at 54 MHz] | | | | | Y/S Bus Swap | 0 | | | | | | | | 8-bit data on S bus | SD Only Mode 8-bit/16-bit | | | | | 1 | | | | | | | | 8-bit data on Y bus | Modes | -18- REV. 0 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|------------------------------------------|----------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------------------------------------------------------|-----------------------------------------| | 02h | Mode Register 0 | Reserved | | | | | | | 0 | 0 | Zero must be written to these bits | 20h | | | | Test Pattern Black Bar | | | | | | 0 | | | Disabled | | | | | | | | | | | 1 | | | Enabled | 0x11h, Bit 2<br>must also be<br>enabled | | | | RGB Matrix | | | | | 0 | | | | Disable Programmable<br>RGB matrix | | | | | | | | | | 1 | | | | Enable Programmable RGB matrix | | | | | Sync on RGB <sup>1</sup> | | | | 0 | | | | | No Sync | | | | | _ | | | | 1 | | | | | Sync on all RGB outputs | | | | | RGB/YUV Output | | | 0 | | | | | | RGB component outputs | | | | | | | | 1 | | | | | | YUV component outputs | | | | | SD Sync | | 0 | | | | | | | No Sync output | | | | | | | 1 | | | | | | | Output SD Syncs on HSYNC output, VSYNC output, BLANK output | | | | | HD Sync | 0 | | | | | | | | No Sync output | | | | | | 1 | | | | | | | | Output HD Syncs on<br>HSYNC output, VSYNC<br>output, BLANK output | | | 03h | RGB Matrix 0 | | | | | | | | х | х | LSB for GY | 03h | | 04h | RGB Matrix 1 | | | | | | | | х | х | LSB for RV | F0h | | | | | | | | | х | x | | | LSB for BU | | | | | | | | х | x | | | | | LSB for GV | | | | | | х | х | | | | | | | LSB for GU | | | 05h | RGB Matrix 2 | | x | x | х | x | х | x | х | х | Bit 9–2 for GY | 4Eh | | 06h | RGB Matrix 3 | | x | x | х | X | х | x | х | х | Bit 9–2 for GU | 0Eh | | 07h | RGB Matrix 4 | | x | х | x | x | х | x | х | х | Bit 9–2 for GV | 24h | | 08h | RGB Matrix 5 | | x | х | х | X | х | X | X | х | Bit 9–2 for BU | 92h | | 09h | RGB Matrix 6 | | x | x | х | x | х | x | х | x | Bit 9–2 for RV | 7Ch | | 0Ah | DAC A, B, C<br>Output Level <sup>2</sup> | Positive Gain to DAC Output<br>Voltage | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0% | 00h | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +0.018% | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0.036% | | | | | | | | | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | +7.382% | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | +7.5% | | | | | Negative Gain to DAC Output<br>Voltage | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | -7.5% | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | -7.382% | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | -7.364%<br> | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -0.018% | | | 0Bh | DAC D, E, F<br>Output Level | Positive Gain to DAC Output<br>Voltage | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0% | 00h | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +0.018% | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0.036% | | | | | | | | | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | +7.382% | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | +7.5% | | | | | Negative Gain to DAC Output<br>Voltage | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | -7.5% | | | | ļ | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | -7.382% | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | -7.364% | | | | | | | | | | | | | | | | | 0.61 | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -0.018% | | | 0Ch | | Reserved | | | | | | | | | | 00h | | 0Dh | | Reserved | | | | | | | | | | 00h | | 0Eh | ļ | Reserved | | | | | | | | | | 00h | | 0Fh | | Reserved | | | | | | | | | | 00h | REV. 0 -19- NOTES $^{\rm l}$ For more detail, refer to Appendix 7. $^{\rm 2}$ For more detail on the programmable output levels, refer to the Programmable DAC Gain Control section. | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|------------|-----------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------------------------------------------------------------|-----------------| | 10h | HD Mode | HD Output Standard | | | | | | | 0 | 0 | EIA770.2 output | 00h | | | Register 1 | | | | | | | | 0 | 1 | EIA770.1 output | | | | | | | | | | | | 1 | 0 | Output levels for full input range | | | | | | | | | | | | 1 | 1 | Reserved | | | | | HD Input Control Signals | | | | | 0 | 0 | | | $\overline{\text{HSYNC}}, \overline{\text{VSYNC}}, \overline{\text{BLANK}}$ | | | | | | | | | | 0 | 1 | | | EAV/SAV codes | | | | | | | | | | 1 | 0 | | | Async Timing Mode | | | | | | | | | | 1 | 1 | | | Reserved | | | | | HD 625p | | | | 0 | | | | | 525p | | | | | | | | | 1 | | | | | 625p | | | | | HD 720p | | | 0 | | | | | | 1080i | | | | | | | | 1 | | | | | | 720p | | | | | HD BLANK Polarity | | 0 | | | | | | | BLANK active high | | | | | | | 1 | | | | | | | BLANK active low | | | | | HD Macrovision for | 0 | | | | | | | | Macrovision off | | | | | 525p/625p | 1 | | | | | | | | Macrovision on | | | 11h | HD Mode | HD Pixel Data Valid | | | | | | | | 0 | Pixel data valid off | 00h | | | Register 2 | | | | | | | | | 1 | Pixel data valid on | | | | | | | | | | | | 0 | | Reserved | | | | | HD Test Pattern Enable | | | | | | 0 | | | HD test pattern off | | | | | | | | | | | 1 | | | HD test pattern on | | | | | HD Test Pattern Hatch/Field | | | | | 0 | | | | Hatch | | | | | | | | | | 1 | | | | Field/frame | | | | | HD VBI Open | | | | 0 | | | | | Disabled | | | | | | | | | 1 | | | | | Enabled | | | | | HD Undershoot Limiter | | 0 | 0 | | | | | | Disabled | | | | | | | 0 | 1 | | | | | | –11 IRE | | | | | | | 1 | 0 | | | | | | −6 IRE | | | | | | | 1 | 1 | | | | | | –1.5 IRE | | | | | HD Sharpness Filter | 0 | | | | | | | | Disabled | ] | | | | | 1 | | | | | | | | Enabled | | | 12h | HD Mode | HD Y Delay with Respect to | | | | | | 0 | 0 | 0 | 0 clk cycles | 00h | | | Register 3 | Falling Edge of HSYNC | | | | | | 0 | 0 | 1 | 1 clk cycles | | | | | | | | | | | 0 | 1 | 0 | 2 clk cycles | | | | | | | | | | | 0 | 1 | 1 | 3 clk cycles | ] | | | | | | | | | | 1 | 0 | 0 | 4 clk cycles | | | | | HD Color Delay with Respect | | | 0 | 0 | 0 | | | | 0 clk cycles | ] | | | | to Falling Edge of HSYNC | | | 0 | 0 | 1 | | | | 1 clk cycle | <b> </b> | | | | | | | 0 | 1 | 0 | | | | 2 clk cycles | ] | | | | | | | 0 | 1 | 1 | | | | 3 clk cycles | ] | | | | | | | 1 | 0 | 0 | | | | 4 clk cycles | | | | | HD CGMS | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | | | | | HD CGMS CRC | 0 | | | | | | | | Disabled | | | | | | 1 | | | | | | | | Enabled | | -20- REV. 0 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|-----------------------|----------------------------------------|----------|-------|-------|-------|-------|-------|-------|-------|------------------------------------------------------------------------|-----------------| | 13h | HD Mode | HD Cr/Cb Sequence | Dit / | Die | Dies | Dit i | Dies | Dit 2 | Dit 1 | 0 | Cb after falling edge of | 4Ch | | | Register 4 | | | | | | | | | 1 | HSYNC Cr after falling edge of HSYNC | | | | | Reserved | | | | | | | 0 | | 0 must be written to this bit | | | | | HD Input Format | | | | | | 0 | | | 0 must be written here. | | | | | Sinc Filter on DAC D, E, F | | | | | 0 | | | | Disabled | | | | | | | | | | 1 | | | | Enabled | 1 | | | | Reserved | | | | 0 | | | | | 0 must be written to this bit | | | | | HD Chroma SSAF | | | 0 | | | | | | Disabled | | | | | | | | 1 | | | | | | Enabled | | | | | HD Chroma Input | | 0 | | | | | | | 4:4:4 | | | | | | | 1 | | | | | | | 4:2:2 | | | | | HD Double Buffering | 0 | | | | | | | | Disabled | | | | | | 1 | | | | | | | | Enabled | | | 14h | HD Mode<br>Register 5 | HD Timing Reset | | | | | | | | х | A low-high-low transition<br>resets the internal HD<br>timing counters | 00h | | | | 1080i Frame Rate | | | | | | 0 | 0 | | 30 Hz/2200 total<br>samples/lines | | | | | | | | | | | 0 | 1 | | 25 Hz/2640 total<br>samples/lines | | | | | Reserved | | | 0 | 0 | 0 | | | | 0 must be written to these bits | | | | | HD VSYNC/Field Input | | 0 | | | | | | | 0 = Field Input | | | | | | | 1 | | | | | | | $1 = \overline{VSYNC}$ Input | | | | | Lines/Frame <sup>1</sup> | 0 | | | | | | | | Update field/line counter | | | | | | 1 | | | | | | | | Field/line counter free running | | | 15h | HD Mode<br>Register 6 | Reserved | | | | | | | | 0 | 0 must be written to this bit | 00h | | | | HD RGB Input | | | | | | | 0 | | Disabled | | | | | | | | | | | | 1 | | Enabled | | | | | HD Sync on PrPb | | | | | | 0 | | | Disabled | | | | | | <u> </u> | | | | | 1 | | | Enabled | | | | | HD Color DAC Swap | | | | | 0 | | | | DAC E = Pb;<br>DAC F = Pr | | | | | | | | | | 1 | | | | DAC E = Pr;<br>DAC F = Pb | | | | | HD Gamma Curve A/B | | | | 0 | | | | | Gamma Curve A | | | | | | | | | 1 | | | | | Gamma Curve B | | | | | HD Gamma Curve Enable | | | 0 | | | | | | Disabled | | | | | | | | 1 | | | | | | Enabled | | | | | HD Adaptive Filter Mode <sup>2</sup> | | 0 | | | | | | | Mode A | | | | | | | 1 | | | | | | | Mode B | | | | | HD Adaptive Filter Enable <sup>2</sup> | 0 | ļ | | | | | | | Disabled | | | | | | 1 | | | | | | | | Enabled | | ### NOTES REV. 0 -21- <sup>&</sup>lt;sup>1</sup>When set to 0, the line and field counters automatically wrap around at the end of the field/frame of the standard selected. When set to 1, the field/line counters are free running and wrap around when external sync signals indicate so. <sup>2</sup>Adaptive Filter mode is not available in PS only @ 54 MHz input mode. | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register<br>Setting | Reset<br>Values | |-------------|--------------------------|------------------------------------------------------------|--------------|-------|-------|-------|-------|-------|--------------------------------------------------|-------|---------------------|-----------------| | 16h | HD Y Level* | | х | х | х | х | х | х | х | х | Y level value | A0h | | 17h | HD Cr Level* | | х | х | х | х | х | х | х | х | Cr level value | 80h | | 18h | HD Cb Level* | | x | х | х | х | х | х | х | х | Cb level value | 80h | | 19h | | Reserved | | | | | | | | | | 00h | | 1Ah | | Reserved | | | | | | | | | | 00h | | 1Bh | | Reserved | | | | | | | | | | 00h | | 1Ch | | Reserved | | | | | | | | | | 00h | | 1Dh | | Reserved | | | | | | | | | | 00h | | 1Eh | | Reserved | | | | | | | | | | 00h | | 1Fh | | Reserved | | | | | | | | | | 00h | | 20h | HD Sharpness Filter | HD Sharpness Filter Gain Value A | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 00h | | | Gain | | | | | | 0 | 0 | 0 | 1 | Gain A = +1 | | | | | | | | | | | | l | | | 1 | | | | | | | | | 0 | 1 | 1 | 1 | Gain A = +7 | 1 | | | | | | | | | 1 | 0 | 0 | 0 | Gain A = -8 | 1 | | | | | | | | | | | l | l | | - | | | | | | | | | 1 | 1 | 1 | 1 | Gain A = -1 | 1 | | | | HD Sharpness Filter Gain Value B | 0 | 0 | 0 | 0 | | | - | | Gain B = 0 | | | | | | 0 | 0 | 0 | 1 | | | | | Gain B = +1 | † | | | | | <del>-</del> | | | | | | | | | - | | | | | 0 | 1 | 1 | 1 | | | | | Gain B = +7 | 1 | | | | | 1 | 0 | 0 | 0 | | | <del> </del> | _ | Gain B = -8 | + | | | | | | | | | | | - | | | - | | | | | 1 | 1 | 1 | 1 | | | - | | Gain B = -1 | - | | 21h | HD CGMS Data 0 | HD CGMS Data Bits | 0 | 0 | 0 | 0 | C19 | C18 | C17 | C16 | CGMS 19–16 | 00h | | 22h | HD CGMS Data 1 | HD CGMS Data Bits | C15 | C14 | C13 | C12 | C11 | C10 | C9 | C8 | CGMS 15-8 | 00h | | 23h | HD CGMS Data 2 | HD CGMS Data Bits | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | CGMS 7-0 | 00h | | 24h | HD Gamma A | HD Gamma Curve A Data Points | x | x | x | x | x | x | x | x | A0 | 00h | | 25h | HD Gamma A | HD Gamma Curve A Data Points | x | x | x | x | x | x | X | x | A1 | 00h | | 26h | HD Gamma A | HD Gamma Curve A Data Points | X | X | x | X | x | X | x | x | A2 | 00h | | 27h | HD Gamma A | HD Gamma Curve A Data Points | X | X | x | x | x | X | X | x | A3 | 00h | | 28h | HD Gamma A | HD Gamma Curve A Data Points | X | X | X | X | X | x | x | X | A4 | 00h | | 29h | HD Gamma A | HD Gamma Curve A Data Points HD Gamma Curve A Data Points | x | X | x | X | X | X | X | x | A5 | 00h | | | HD Gamma A | | | | | | | | | | A6 | | | 2Ah<br>2Bh | HD Gamma A<br>HD Gamma A | HD Gamma Curve A Data Points HD Gamma Curve A Data Points | x | x | X | X | X | x | X | X | A6<br>A7 | 00h<br>00h | | | | | х | х | х | Х | Х | х | х | х | | | | 2Ch | HD Gamma A<br>HD Gamma A | HD Gamma Curve A Data Points HD Gamma Curve A Data Points | x | X | x | X | X | X | X | X | A8<br>A9 | 00h<br>00h | | 2Dh | | | х | х | х | Х | X | х | х | х | | | | 2Eh | HD Gamma B | HD Gamma Curve B Data Points | x | X | X | x | X | X | X | X | B0 | 00h | | 2Fh | HD Gamma B | HD Gamma Curve B Data Points | х | х | x | x | Х | х | Х | х | B1 | 00h | | 30h | HD Gamma B | HD Gamma Curve B Data Points | x | x | x | x | х | x | х | х | B2 | 00h | | 31h | HD Gamma B | HD Gamma Curve B Data Points | х | х | x | х | х | х | х | х | B3 | 00h | | 32h | HD Gamma B | HD Gamma Curve B Data Points | x | х | X | X | х | X | x | х | B4 | 00h | | 33h | HD Gamma B | HD Gamma Curve B Data Points | x | х | x | x | Х | x | х | x | B5 | 00h | | 34h | HD Gamma B | HD Gamma Curve B Data Points | x | x | x | x | x | х | x | х | B6 | 00h | | 35h | HD Gamma B | HD Gamma Curve B Data Points | X | X | X | X | X | X | x | X | B7 | 00h | | 36h | HD Gamma B | HD Gamma Curve B Data Points | x | х | x | х | x | х | х | х | B8 | 00h | | 37h | HD Gamma B | HD Gamma Curve B Data Points | x | X | X | X | X | х | x | x | B9 | 00h | NOTES Programmable gamma correction is not available in PS only @ 54 MHz input mode. \*For use with internal test pattern only. REV. 0 -22- | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register<br>Setting | Reset<br>Values | |-------------|-----------------------------------|--------------------------------------|----------------|-------|----------|----------|----------|-------|-------|-------|---------------------|--------------------------------------------------| | 38h | HD Adaptive Filter | HD Adaptive Filter Gain 1 Value A | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 00h | | | Gain 1 | | | | | | 0 | 0 | 0 | 1 | Gain A = +1 | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | Gain A = +7 | 1 | | | | | | | | | 1 | 0 | 0 | 0 | Gain A = -8 | 1 | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | Gain A = -1 | | | | | HD Adaptive Filter Gain 1 Value B | 0 | 0 | 0 | 0 | | | | | Gain B = 0 | | | | | | 0 | 0 | 0 | 1 | | | | | Gain B = +1 | 1 | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | Gain B = +7 | 1 | | | | | 1 | 0 | 0 | 0 | | | | | Gain B = -8 | 1 | | | | | | | | | | | | | | 1 | | | | | 1 | 1 | 1 | 1 | | | | | Gain B = -1 | 1 | | 39h | HD Adaptive Filter | HD Adaptive Filter Gain 2 Value A | <del>-</del> - | - | <u> </u> | <u> </u> | 0 | 0 | 0 | 0 | Gain A = 0 | 00h | | 2711 | Gain 2 | 112 Haupave I nei Gani 2 value A | <u> </u> | | | | 0 | 0 | 0 | 1 | Gain A = +1 | 0011 | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | <br>Gain A = +7 | | | | | | | | | | | | | 0 | | | | | | | | | | | 1 | 0 | 0 | | Gain A = -8 | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | Gain A = −1 | | | | | HD Adaptive Filter Gain 2 Value B | 0 | 0 | 0 | 0 | | | | | Gain B = 0 | | | | | | 0 | 0 | 0 | 1 | | | | | Gain B = +1 | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | Gain B = +7 | | | | | | 1 | 0 | 0 | 0 | | | | | Gain B = -8 | 1 | | | | | | | | | | | | | | 1 | | | | | 1 | 1 | 1 | 1 | | | | | Gain B = −1 | 1 | | 3Ah | HD Adaptive Filter | HD Adaptive Filter Gain 3 Value A | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 00h | | | Gain 3 | | | | | | 0 | 0 | 0 | 1 | Gain A = +1 | | | | | | | | | | | | | | | 1 | | | | | | | | | 0 | 1 | 1 | 1 | Gain A = +7 | 1 | | | | | | | | | 1 | 0 | 0 | 0 | Gain A = -8 | 1 | | | | | <u> </u> | | | | | | | | | 1 | | | | | <b>-</b> | | | | 1 | 1 | 1 | 1 | Gain A = -1 | 1 | | | | HD Adaptive Filter Gain 3 Value B | 0 | 0 | 0 | 0 | <u> </u> | - | | - | Gain B = 0 | <del> </del> | | | | 112 Thapare Ther Gam 5 value B | 0 | 0 | 0 | 1 | | | | | Gain B = +1 | 1 | | | | | | | | | | | | | | - | | | | | 0 | | 1 | <br>1 | | | | | Gain B = +7 | - | | | | | | 1 | | | | | | | | - | | | | | 1 | 0 | 0 | 0 | | | | | Gain B = -8 | 1 | | | | | | | | | <u> </u> | | | | | | | | | | 1 | 1 | 1 | 1 | | | | | Gain B = −1 | | | 3Bh | HD Adaptive Filter<br>Threshold A | HD Adaptive Filter Threshold A Value | х | х | х | х | х | х | х | х | Threshold A | 00h | | 3Ch | HD Adaptive Filter<br>Threshold B | HD Adaptive Filter Threshold B Value | х | х | х | х | х | Х | х | х | Threshold B | 00h | | 3Dh | HD Adaptive Filter<br>Threshold C | HD Adaptive Filter Threshold C Value | х | x | х | х | х | х | Х | х | Threshold C | 00h | REV. 0 -23- | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|--------------------|--------------------------|-------|-------|----------|----------|-------|-------|-------|-------|---------------------------------------|-----------------| | 3Eh | | Reserved | | | | | | | | | | 00h | | 3Fh | | Reserved | | | | | | | | | | 00h | | 40h | SD Mode Register 0 | SD Standard | | | | | | | 0 | 0 | NTSC | 00h | | | | | | | | | | | 0 | 1 | PAL B, D, G, H, I | | | | | | | | | | | | 1 | 0 | PAL M | | | | | | | | | | | | 1 | 1 | PALN | | | | | SD Luma Filter | | | <u> </u> | 0 | 0 | 0 | | | LPF NTSC | _ | | | | | | | | 0 | 0 | 1 | | | LPF PAL | | | | | | | | | 0 | 1 | 0 | | | Notch NTSC | | | | | | | | | 0 | 1 | 1 | | | Notch PAL<br>SSAF Luma | _ | | | | | | | | 1 | 0 | 0 | | | Luma CIF | 1 | | | | | | | | | 0 | 1 | | | Luma CIF<br>Luma QCIF | _ | | | | | | | <u> </u> | 1 | 1 | 0 | | | Reserved | _ | | | | SD Chroma Filter | 0 | 0 | 0 | 1 | 1 | 1 | | | 1.3 MHz | | | | | SD Chronia Filter | 0 | 0 | 1 | | | | | | 0.65 MHz | | | | | | 0 | 1 | 0 | - | | | | | 1.0 MHz | 1 | | | | | 0 | 1 | 1 | | | | | | 2.0 MHz | | | | | | 1 | 0 | 0 | | | | | | Reserved | 1 | | | | | 1 | 0 | 1 | | | | | | Chroma CIF | 1 | | | | | 1 | 1 | 0 | - | | | | | Chroma QCIF | 1 | | | | | 1 | 1 | 1 | | | | | | 3.0 MHz | | | 41h | | Reserved | - | _ | <u> </u> | <b>-</b> | | | | | | 00h | | 42h | SD Mode Register 1 | SD PrPb SSAF | | | | | | | | 0 | Disabled | 08h | | | | | | | <u> </u> | | | | | 1 | Enabled | | | | | SD DAC Output 1 | | | | | | | 0 | - | Refer to output configuration | | | | | | | | | | | | 1 | | section | | | | | SD DAC Output 2 | | | | | | 0 | | | Refer to output configuration | | | | | | | | | <u> </u> | | 1 | | | section | | | | | SD Pedestal | | | | | 0 | | | | Disabled | 1 | | | | | | | | | 1 | | | | Enabled | 1 | | | | SD Square Pixel | | | | 0 | | | | | Disabled | | | | | _ | | | | 1 | | | | | Enabled | 1 | | | | SD VCR FF/RW Sync | | | 0 | | | | | | Disabled | | | | | · · | | | 1 | | | | | | Enabled | | | | | SD Pixel Data Valid | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | Ī | | | | SD SAV/EAV Step Edge | 0 | | | | | | | | Disabled | | | | | Control | 1 | | | | | | | | Enabled | Ī | | 43h | SD Mode Register 2 | SD Pedestal YPrPb Output | | | | | | | | 0 | No pedestal on YUV | 00h | | | | | | | | | | | | 1 | 7.5 IRE pedestal on YUV | | | | | SD Output Levels Y | | | | | | | 0 | | Y = 700 mV/300 mV | | | | | | | | | | | | 1 | | Y = 714 mV/286 mV | | | | | SD Output Levels PrPb | | | | | 0 | 0 | | | 700 mV p-p[PAL];<br>1000 mV p-p[NTSC] | | | | | | | | | | 0 | 1 | | | 700 mV p-p | | | | | | | | | | 1 | 0 | | | 1000 mV p-p | | | | | | | | | | 1 | 1 | | | 648 mV p-p | | | | | SD VBI Open | | | | 0 | | | | | Disabled | | | | | | | | | 1 | | | | | Enabled | | | | | SD CC Field Control | | 0 | 0 | | | | | | CC disabled | | | | | | | 0 | 1 | | | | | | CC on odd field only | | | | | | | 1 | 0 | | | | | | CC on odd field only | | | | | | | 1 | 1 | | | | | | CC on both fields | | | | I | Reserved | 1 | | | | | | | | Reserved | | -24- REV. 0 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|------------|------------------------------|-------|----------|-------|--------------------------------------------------|-------|-------|-------|-------|-------------------------------------------------------------------------------------------|-----------------| | 44h | SD Mode | SD VSYNC-3H | | | | | | | | 0 | Disabled | 00h | | | Register 3 | | | | | | | | | 1 | $\overline{\text{VSYNC}}$ = 2.5 lines [PAL]<br>$\overline{\text{VSYNC}}$ = 3 lines [NTSC] | | | | | SD RTC/TR/SCR | | | | | | 0 | 0 | | Genlock disabled | | | | | | | | | | | 0 | 1 | | Subcarrier Reset | | | | | | | | | | | 1 | 0 | | Timing Reset | | | | | | | | | | | 1 | 1 | | RTC enabled | | | | | SD Active Video Length | | | | | 0 | | | | 720 pixels | | | | | | | | | | 1 | | | | 710 [NTSC]/702[PAL] | | | | | SD Chroma | | | | 0 | | | | | Chroma enabled | | | | | | | | | 1 | | | | | Chroma disabled | | | | | SD Burst | | | 0 | | | | | | Enabled | | | | | | | | 1 | | | | | | Disabled | | | | | SD Color Bars | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | | | | | SD DAC Swap | 0 | | | | | | | | DAC A = Luma, DAC B =<br>Chroma | | | | | | 1 | | | | | | | | DAC A = Chroma, DAC B = Luma | | | 45h | Reserved | | 1 | | | | | | | | | 00h | | 46h | Reserved | | | | | <u> </u> | | | | | | 00h | | 47h | SD Mode | SD PrPb Scale | 1 | | | | | | | 0 | Disabled | 00h | | | Register 4 | | | | | | | | | 1 | Enabled | | | | | SD Y Scale | | | | | | | 0 | | Disabled | | | | | | | | | | | | 1 | | Enabled | | | | | SD Hue Adjust | | | | | | 0 | | | Disabled | | | | | | | | | | | 1 | | | Enabled | | | | | SD Brightness | | | | | 0 | | | | Disabled | | | | | | | | | | 1 | | | | Enabled | | | | | SD Luma SSAF Gain | | | | 0 | | | | | Disabled | | | | | | | | | 1 | | | | | Enabled | - | | | | Reserved | 1 | | 0 | | | | | | 0 must be written to this bit | | | | | Reserved | | 0 | | | | | | | 0 must be written to this bit | | | | | Reserved | 0 | | | | | | | | 0 must be written to this bit | | | 48h | SD Mode | Reserved | | | | | | | | 0 | | 00h | | | Register 5 | Reserved | 1 | | | | | | 0 | | 0 must be written to this bit | | | | | SD Double Buffering | | | | | | 0 | | | Disabled | | | | | | | | | | | 1 | | | Enabled | | | | | SD Input Format | | | | 0 | 0 | | | | 8-bit Input | | | | | | | | | 0 | 1 | | | | 16-bit Input | | | | | | | | | 1 | 0 | | | | | | | | | | | | | 1 | 1 | | | | 0 must be written here | | | | | SD Digital Noise Reduction | | | 0 | | | | | | Disabled | | | | | | | | 1 | | | | | | Enabled | | | | | SD Gamma Control | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | | | | | SD Gamma Curve | 0 | | | | | | | | Gamma Curve A | | | | | | 1 | | | | | | | | Gamma Curve B | | | 49h | SD Mode | SD Undershoot Limiter | | | | | | | 0 | 0 | Disabled | 00h | | | Register 6 | | | | | 1 | | | 0 | 1 | - 11 IRE | | | | | | | | | | | | 1 | 0 | - 6 IRE | | | | | | | | | | | | 1 | 1 | – 1.5 IRE | | | | | Reserved | | | | | | 0 | | | 0 must be written to this bit | | | | | SD Black Burst Output on DAC | | | | | 0 | | | | Disabled | | | | | Luma | | | | | 1 | | | | Enabled | | | | | SD Chroma Delay | _ | | 0 | 0 | | | | | Disabled | | | | | 1 | - | | 0 | 1 | | | | | 4 clk cycles | - | | | | | | | 1 | 0 | | | | | 8 clk cycles | | | | | | - | | 1 | 1 | | | | | Reserved | - | | | | Reserved | _ | 0 | | <b> </b> | | | | | 0 must be written to this bit | | | | | | 0 | <u> </u> | | <del> </del> | | | | | 0 must be written to this bit | + | | | | Reserved | 0 | | | l | l | l | | | o must be written to this bit | 1 | REV. 0 -25- | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|----------------------------------------------------------------|-----------------------------------------------------------------|--------|--------|-------|--------|--------|--------|--------|--------|-------------------------------------------------------------------------|-----------------| | 4Ah | SD Timing | SD Slave/Master Mode | | | | | | | | 0 | Slave Mode | 08h | | | Register 0 | | | | | | | | | 1 | Master Mode | | | | | SD Timing Mode | | | | | | 0 | 0 | | Mode 0 | | | | | | | | | | | 0 | 1 | | Mode 1 | | | | | | | | | | | 1 | 0 | | Mode 2 | | | | | | | | | | | 1 | 1 | | Mode 3 | | | | | SD BLANK Input | | | | | 0 | | | | Enabled | ] | | | | | | | | | 1 | | | | Disabled | | | | | SD Luma Delay | | | 0 | 0 | | | | | No delay | ] | | | | | | | 0 | 1 | | | | | 2 clk cycles | <u> </u> | | | | | | | 1 | 0 | | | | | 4 clk cycles | _ | | | | | | _ | 1 | 1 | | | | | 6 clk cycles | | | | | SD Min. Luma Value | | 0 | | | | | | | -40 IRE | 1 | | | | 0D III: : D | | 1 | | 2 | 2 | _ | | 2 | -7.5 IRE | | | | | SD Timing Reset | х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A low-high-low transition will reset<br>the internal SD timing counters | | | 4Bh | SD Timing | SD HSYNC Width | | | | | | | 0 | 0 | Ta = 1 clk cycle | 00h | | | Register 1 | | | | | | | | 0 | 1 | Ta = 4 clk cycles | 1 | | | | | | | | | | | 1 | 0 | Ta = 16 clk cycles | | | | | | | | | | | | 1 | 1 | Ta = 128 clk cycles | | | | | SD $\overline{\text{HSYNC}}$ to $\overline{\text{VSYNC}}$ Delay | | | | | 0 | 0 | | | Tb = 0 clk cycle | 1 | | | | | | | | | 0 | 1 | | | Tb = 4 clk cycles | | | | | | | | | | 1 | 0 | | | Tb = 8 clk cycles | <u> </u> | | | | | | | | | 1 | 1 | | | Tb = 18 clk cycles | | | | | SD HSYNC to VSYNC Rising | | | х | 0 | | | | | Tc = Tb | <b>↓</b> | | | | Edge Delay [Mode 1 Only] | | | х | 1 | | | | | $Tc = Tb + 32 \mu s$ | 1 | | | | VSYNC Width [Mode 2 Only] | | | 0 | 0 | | | | | 1 clk cycle | <u> </u> | | | | | | | 0 | 1 | | | | | 4 clk cycles | _ | | | | | | | 1 | 0 | | | | | 16 clk cycles | 1 | | | | | | 2 | 1 | 1 | | | | | 128 clk cycles | | | | | HSYNC to Pixel Data Adjust | 0 | 0 | | | | | | | 0 clk cycles | 1 | | | | | 0 | 1 | | | | | | | 1 clk cycle | . I | | | | | 1 | 0 | | | | | | | 2 clk cycles | <b>↓</b> | | 4Ch | 00.00 | | 1 | 1 | | | | | | | 3 clk cycles | 1.0 | | 4Ch<br>4Dh | SD F <sub>SC</sub> Register 0 | | X | X | х | х | X | X | х | X | Subcarrier Frequency Bit 7–0<br>Subcarrier Frequency Bit 15–8 | 16h<br>7Ch | | 4Eh | SD F <sub>SC</sub> Register 1 | | x<br>x | x<br>x | x | x<br>x | x<br>x | X<br>X | X<br>X | X | * * | - | | 4Fh | SD F <sub>SC</sub> Register 2<br>SD F <sub>SC</sub> Register 3 | | X | X | X | X | X | X | X | x<br>x | Subcarrier Frequency Bit 23–16 Subcarrier Frequency Bit 31–24 | F0h<br>21h | | 50h | SD F <sub>SC</sub> Phase | | X | X | X | X | X | X | X | X | | 00h | | 51h | SD Closed | Extended Data on Even Fields | X | X | X | x | X | X | X | x | Subcarrier Phase Bit 9–2 Extended Data Bit 7–0 | 00h | | | Captioning | | X | X | X | X | X | X | x | X | | 00h | | 52h | SD Closed<br>Captioning | Extended Data on Even Fields | | | | | | | | | Extended Data Bit 15–8 | | | 53h | SD Closed<br>Captioning | Data on Odd Fields | х | х | Х | х | Х | х | х | Х | Data Bit 7–0 | 00h | | 54h | SD Closed<br>Captioning | Data on Odd Fields | Х | Х | х | х | х | х | Х | х | Data Bit 15–8 | 00h | | 55h | SD Pedestal<br>Register 0 | Pedestal on Odd Fields | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | Setting any of these bits to 1 will disable pedestal on the line number | 00h | | 56h | SD Pedestal<br>Register 1 | Pedestal on Odd Fields | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | indicated by the bit settings | 00h | | 57h | SD Pedestal<br>Register 2 | Pedestal on Even Fields | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | | 00h | | 58h | SD Pedestal<br>Register 3 | Pedestal on Even Fields | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | | 00h | Figure 20. Timing Register 1 in PAL Mode | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|---------------------|----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------------------------------|-----------------------| | 59h | SD CGMS/WSS 0 | SD CGMS Data | | | | | 19 | 18 | 17 | 16 | CGMS data bits C19–C16 | 00h | | | | SD CGMS CRC | | | | 0 | | | | | Disabled | | | | | | | | | 1 | | | | | Enabled | | | | | SD CGMS on Odd Fields | | | 0 | | | | | | Disabled | | | | | | | | 1 | | | | | | Enabled | | | | | SD CGMS on Even Fields | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | | | | | SD WSS | 0 | | | | | | | | Disabled | | | | | | 1 | | | | | | | | Enabled | | | 5Ah | SD CGMS/WSS 1 | SD CGMS/WSS Data | | | 13 | 12 | 11 | 10 | 9 | 8 | CGMS data bits C13–C8 or WSS data bits C13–C8 | 00h | | | | | 15 | 14 | | | | | | | CGMS data bits C15–C14 | 00h | | 5Bh | SD CGMS/WSS 2 | SD CGMS/WSS Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | CGMS/WSS data bits C7-C0 | 00h | | 5Ch | SD LSB Register | SD LSB for Y Scale Value | | | | | | | Х | Х | SD Y Scale Bit 1-0 | 00h | | | | SD LSB for U Scale Value | | | | | X | X | | | SD U Scale Bit 1-0 | | | | | SD LSB for V Scale Value | | | X | X | | | | | SD V Scale Bit 1–0 | | | | | SD LSB for F <sub>SC</sub> Phase | x | x | | | | | | | Subcarrier Phase Bits 1-0 | | | 5Dh | SD Y Scale Register | SD Y Scale Value | х | X | X | Х | X | х | X | X | SD Y Scale Bit 7–2 | 00h | | 5Eh | SD V Scale Register | SD V Scale Value | х | x | x | x | x | x | х | х | SD V Scale Bit 7–2 | 00h | | 5Fh | SD U Scale Register | SD U Scale Value | X | X | X | X | X | X | Х | х | SD U Scale Bit 7–2 | 00h | | 60h | SD Hue Register | SD Hue Adjust Value | х | x | x | x | x | x | х | х | SD Hue Adjust Bit 7–0 | 00h | | 61h | SD Brightness/WSS | SD Brightness Value | | x | х | x | x | x | х | x | SD Brightness Bit 6-0 | 00h | | | | SD Blank WSS Data | 0 | | | | | | | | Disabled | Line 23 | | | | | 1 | | | | | | | | Enabled | | | 62h | SD Luma SSAF | SD Luma SSAF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | −4 dB | 00h | | | | Gain/Attenuation | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 B d | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | +4 B d | | | 63h | SD DNR 0 | Coring Gain Border | | | | | 0 | 0 | 0 | 0 | No gain | 00h | | | | | | | | | 0 | 0 | 0 | 1 | +1/16 [-1/8] | In DNR | | | | | | | | | 0 | 0 | 1 | 0 | +2/16 [-2/8] | mode, th | | | | | | | | | 0 | 0 | 1 | 1 | +3/16 [-3/8] | values in<br>brackets | | | | | | | | | 0 | 1 | 0 | 0 | +4/16 [-4/8] | apply. | | | | | | | | | 0 | 1 | 0 | 1 | +5/16 [-5/8] | | | | | | | | | | 0 | 1 | 1 | 0 | +6/16 [-6/8] | | | | | | | | | | 0 | 1 | 1 | 1 | +7/16 [-7/8] | | | | | | | | | | 1 | 0 | 0 | 0 | +8/16 [-1] | | | | | Coring Gain Data | 0 | 0 | 0 | 0 | | | | | No gain | | | | | | 0 | 0 | 0 | 1 | | | | | +1/16 [-1/8] | | | | | | 0 | 0 | 1 | 0 | | | | | +2/16 [-2/8] | | | | | | 0 | 0 | 1 | 1 | | | | | +3/16 [-3/8] | | | | | | 0 | 1 | 0 | 0 | | | | | +4/16 [-4/8] | | | | | | 0 | 1 | 0 | 1 | | | | | +5/16 [-5/8] | | | | | | 0 | 1 | 1 | 0 | | | | | +6/16 [-6/8] | | | | | | 0 | 1 | 1 | 1 | | | | | +7/16 [-7/8] | | | | | | 1 | 0 | 0 | 0 | | | | | +8/16 [-1] | | | 64h | SD DNR 1 | DNR Threshold | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00h | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | 62 | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 63 | | | | | Border Area | | 0 | | | | | | | 2 pixels | | | | | | | 1 | | | | | | | 4 pixels | | | | | Block Size Control | 0 | - | | | | | | | 8 pixels | | | | | | | | | | | | | | | | REV. 0 -27- | SR7- | | | | | | | | | | | | Reset | |------|-------------------------|------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------------------------|--------| | SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Values | | 65h | SD DNR 2 | DNR Input Select | | | | | | 0 | 0 | 1 | Filter A | 00h | | | | | | | | | | 0 | 1 | 0 | Filter B | | | | | | | | | | | 0 | 1 | 1 | Filter C | 1 | | | | | | | | | | 1 | 0 | 0 | Filter D | 1 | | | | DNR Mode | | | | 0 | | | | | DNR mode | | | | | | | | | 1 | | | | | DNR sharpness mode | 1 | | | | DNR Block Offset | 0 | 0 | 0 | 0 | | | | | 0 pixel offset | | | | | | 0 | 0 | 0 | 1 | | | | | 1 pixel offset | 1 | | | | | | | | | | | | | | 1 | | | | | 1 | 1 | 1 | 0 | | | | | 14 pixel offset | 1 | | | | | 1 | 1 | 1 | 1 | | | | | 15 pixel offset | 1 | | 66h | SD Gamma A | SD Gamma Curve A Data Points | x | х | x | х | х | х | х | х | A0 | 00h | | 67h | SD Gamma A | SD Gamma Curve A Data Points | x | х | x | х | x | х | x | х | A1 | 00h | | 68h | SD Gamma A | SD Gamma Curve A Data Points | X | х | X | х | X | X | Х | X | A2 | 00h | | 69h | SD Gamma A | SD Gamma Curve A Data Points | x | х | x | х | x | x | x | x | A3 | 00h | | 6Ah | SD Gamma A | SD Gamma Curve A Data Points | X | х | X | х | X | X | Х | X | A4 | 00h | | 6Bh | SD Gamma A | SD Gamma Curve A Data Points | х | х | x | х | х | х | х | х | A5 | 00h | | 6Ch | SD Gamma A | SD Gamma Curve A Data Points | X | х | X | х | X | X | Х | X | A6 | 00h | | 6Dh | SD Gamma A | SD Gamma Curve A Data Points | x | х | x | х | х | х | х | х | A7 | 00h | | 6Eh | SD Gamma A | SD Gamma Curve A Data Points | х | х | x | х | х | х | x | x | A8 | 00h | | 6Fh | SD Gamma A | SD Gamma Curve A Data Points | x | х | x | х | х | х | x | х | A9 | 00h | | 70h | SD Gamma B | SD Gamma Curve B Data Points | х | х | x | х | х | х | x | x | B0 | 00h | | 71h | SD Gamma B | SD Gamma Curve B Data Points | x | х | x | х | х | x | x | х | B1 | 00h | | 72h | SD Gamma B | SD Gamma Curve B Data Points | х | х | x | х | х | х | х | x | B2 | 00h | | 73h | SD Gamma B | SD Gamma Curve B Data Points | х | х | x | х | X | х | х | X | B3 | 00h | | 74h | SD Gamma B | SD Gamma Curve B Data Points | x | х | х | х | х | х | х | х | B4 | 00h | | 75h | SD Gamma B | SD Gamma Curve B Data Points | х | х | x | х | х | х | х | х | B5 | 00h | | 76h | SD Gamma B | SD Gamma Curve B Data Points | х | х | x | х | х | х | х | х | B6 | 00h | | 77h | SD Gamma B | SD Gamma Curve B Data Points | x | х | x | х | х | х | x | х | B7 | 00h | | 78h | SD Gamma B | SD Gamma Curve B Data Points | х | х | x | х | х | х | x | x | B8 | 00h | | 79h | SD Gamma B | SD Gamma Curve B Data Points | x | х | x | х | х | х | x | х | B9 | 00h | | 7Ah | SD Brightness<br>Detect | SD Brightness Value | х | х | х | х | х | х | х | х | Read only | | | 7Bh | Field Count | Field Count | | | | | | х | х | х | Read only | 1 | | | Register | Reserved | | | | | 0 | | | | 0 must be written to this bit | † | | | | Reserved | | | | 0 | | | | | 0 must be written to this bit | + | | | | Reserved | | | 0 | | | | | | 0 must be written to this bit | † | | | | Revision Code | x | х | | | | | | | Read only | + | | 7Ch | Bit 1 = 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 must be written to these bits | 00h | -28- REV. 0 | SR7-<br>SR0 | Register | Bit Description | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register Setting | Reset<br>Values | |-------------|-------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------------------------|-----------------| | 7Dh | Reserved | | | | | | | | | | | | | 7Eh | Reserved | | | | | | | | | | | | | 7Fh | Reserved | | | | | | | | | | | | | 80h | Macrovision | MV Control Bits | х | х | х | х | X | х | x | х | | 00h | | 81h | Macrovision | MV Control Bits | x | х | х | x | x | x | x | х | | 00h | | 82h | Macrovision | MV Control Bits | Х | х | х | х | X | х | x | х | | 00h | | 83h | Macrovision | MV Control Bits | x | х | х | х | x | x | x | х | | 00h | | 84h | Macrovision | MV Control Bits | Х | х | х | х | X | х | x | х | | 00h | | 85h | Macrovision | MV Control Bits | x | х | х | х | х | x | x | х | | 00h | | 86h | Macrovision | MV Control Bits | Х | х | х | х | x | х | X | х | | 00h | | 87h | Macrovision | MV Control Bits | x | х | х | х | х | x | х | х | | 00h | | 88h | Macrovision | MV Control Bits | Х | х | х | Х | X | х | X | х | | 00h | | 89h | Macrovision | MV Control Bits | x | х | х | x | x | x | x | х | | 00h | | 8Ah | Macrovision | MV Control Bits | Х | х | х | х | X | х | x | х | | 00h | | 8Bh | Macrovision | MV Control Bits | x | х | х | х | х | x | x | х | | 00h | | 8Ch | Macrovision | MV Control Bits | х | х | х | х | х | x | x | х | | 00h | | 8Dh | Macrovision | MV Control Bits | x | х | х | x | х | x | x | х | | 00h | | 8Eh | Macrovision | MV Control Bits | X | х | х | Х | X | х | x | х | | 00h | | 8Fh | Macrovision | MV Control Bits | x | х | х | x | X | x | x | х | | 00h | | 90h | Macrovision | MV Control Bits | X | х | х | х | x | х | X | х | | 00h | | 91h | Macrovision | MV Control Bit | | | | | | | | х | | 00h | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 must be written to these bits | | REV. 0 -29- #### INPUT CONFIGURATION Note that the ADV7312 defaults to simultaneous standard definition and progressive scan on power-up. Address[01h] : Input Mode = 011 #### Standard Definition Only Address[01h]: Input Mode = 000 The 8-bit multiplexed input data is input on Pins S7–S0 (or Y7–Y0, depending on Register Address 01h, Bit 7), with S0 being the LSB in 8-bit input mode. Input standards supported are ITU-R BT.601/656. In 16-bit input mode, the Y pixel data is input on Pins S7–S2 and CrCb data on Pins Y7–Y0. # 16-Bit Mode Operation With Reg 01h Bit 7 = 0 CrCb data is input on Y Bus Y data is input on S Bus With Reg 01h Bit 7 = 1 CrCb data is input on C Bus Y data is input on Y Bus The 27 MHz clock input must be input on Pin CLKIN\_A. Input sync signals are optional and are input on the S\_VSYNC, S\_HSYNC, and S\_BLANK pins. \*SELECTED BY ADDRESS 0x01 BIT 7 Figure 21. SD Only Input Mode #### Progressive Scan Only or HDTV Only Address[01h] Input Mode 001 or 010, Respectively YCrCb progressive scan, HDTV, or any other HD YCrCb data can be input in 4:2:2 or 4:4:4. In 4:2:2 input mode, the Y data is input on Pins Y7–Y0 and the CrCb data on Pins C7–C0. In 4:4:4 input mode, Y data is input on Pins Y7–Y0, Cb data on Pins C7–C0, and Cr data on Pins S7–S0. If the YCrCb data does not conform to SMPTE 293M (525p), ITU-R BT.1358M (625p), SMPTE 274M[1080i], SMPTE 296M[720p], or BTA-T1004/1362, the async timing mode must be used. RGB data can only be input in 4:4:4 format in PS input mode only or HDTV input mode only when HD RGB input is enabled. G data is input on Pins Y7–Y0, R data on S7–S0, and B data on C7–C0. The clock signal must be input on Pin CLKIN\_A. Figure 22. Progressive Scan Input Mode ### Simultaneous Standard Definition and Progressive Scan or HDTV Address[01h]: Input Mode 011(SD 8-Bit, PS 16-Bit) or 101(SD and HD, SD Oversampled), 110(SD and HD, HD Oversampled), Respectively YCrCb, PS, HDTV, or any other HD data must be input in 4:2:2 format. In 4:2:2 input mode the HD Y data is input on Pins Y7–Y0 and the HD CrCb data on C7–C0. If PS 4:2:2 data is interleaved onto a single 8-bit bus, Y7–Y0 are used for the input port. The input data is to be input at 27 MHz, with the data being clocked on the rising and falling edge of the input clock. The input mode register at Address 01h is set accordingly. If the YCrCb data does not conform to SMPTE 293M (525p), ITU-R BT.1358M (625p), SMPTE 274M[1080i], SMPTE 296M[720p], or BTA-T1004, the async timing mode must be used. The 8-bit standard definition data must be compliant with ITU-R BT.601/656 in 4:2:2 format. Standard definition data is input on Pins S7–S0, with S0 being the LSB. Using 8-bit input format, the data is input on Pins S7–S2. The clock input for SD must be input on CLKIN\_A and the clock input for HD must be input on CLKIN\_B. Synchronization signals are optional. SD syncs are input on Pins \$\overline{S}\_VSYNC\$, \$\overline{S}\_HSYNC\$, and \$\overline{S}\_BLANK\$. HD syncs on Pins \$\overline{P}\_VSYNC\$, \$\overline{P}\_HSYNC\$, and \$\overline{P}\_BLANK\$. Figure 23. Simultaneous PS and SD Input Figure 24. Simultaneous HD and SD Input If in simultaneous SD/HD input mode the two clock phases differ by less than 9.25 ns or more than 27.75 ns, the CLOCK ALIGN bit [Address 01h Bit 3] must be set accordingly. If the application uses the same clock source for both SD and PS, the CLOCK ALIGN bit must be set since the phase difference between both inputs is less than 9.25 ns. Figure 25. Clock Phase with Two Input Clocks ### Progressive Scan at 27 MHz (Dual Edge) or 54 MHz Address[01h]: Input Mode 100 or 111, Respectively YCrCb progressive scan data can be input at 27 MHz or 54 MHz. The input data is interleaved onto a single 8-bit bus and is input on Pins Y7–Y0. When a 27 MHz clock is supplied, the data is clocked in on the rising and falling edge of the input clock and CLOCK EDGE [Address 0x01, Bit 1] must be set accordingly. The following figures show the possible conditions: (a) Cb data on the rising edge and (b) Y data on the rising edge. CLOCK EDGE ADDRESS 0x00 BIT 1 SHOULD BE SET TO 0 IN THIS CASE. Figure 26a. Input Sequence in PS Bit Interleaved Mode (EAV/SAV) CLOCK EDGE ADDRESS 0x00 BIT 1 SHOULD BE SET TO 1 IN THIS CASE. Figure 26b. Input Sequence in PS Bit Interleaved Mode (EAV/SAV) WITH A 54 MHz CLOCK, THE DATA IS LATCHED ON EVERY RISING EDGE. Figure 26c. Input Sequence in PS Bit Interleaved Mode (EAV/SAV) Figure 27. $1 \times 8$ -Bit PS at 27 MHz or 54 MHz Table I provides an overview of all possible input configurations. REV. 0 -31- **Table I. Input Configurations** | Input Format | Total Bits | | Input Video | Input Pins | Subaddress | Register Setting | |-----------------------------|------------------|----------|-------------|------------------|------------|-------------------| | ITU-R BT.656 | 8 | 4:2:2 | YCrCb | S7–S0 [MSB = S7] | 01h | 00h | | | | | | | 48h | 00h | | | 16 | 4:2:2 | Y | S7-S0 [MSB = S7] | 01h | 00h | | | | | CrCb | Y7-Y0 [MSB = Y7] | 48h | 08h | | | 8 | 4:2:2 | YCrCb | Y7-Y0 [MSB = Y7] | 01h | 80h | | | | | | | 48h | 00h | | PS Only | 8 [27 MHz clock] | 4:2:2 | YCrCb | Y7-Y0 [MSB = Y7] | 01h<br>13h | 10h<br>40h | | | | <b>—</b> | | | | · · | | | 8 [54 MHz clock] | 4:2:2 | YCrCb | Y7-Y0 [MSB = Y7] | 01h<br>13h | 70h<br>40h | | | 16 | 4:2:2 | Y | Y7-Y0 [MSB = Y7] | 01h | 10h | | | 10 | 4:2:2 | CrCb | C7-C0 [MSB = C7] | 13h | 40h | | | 24 | 1111 | Y | . , | | | | | 24 | 4:4:4 | _ | Y7-Y0 [MSB = Y7] | 01h | 10h | | | | | Cb | C7-C0 [MSB = C7] | 13h | 00h | | | | | Cr | S7–S0 [MSB = S7] | | | | HDTV Only | 16 | 4:2:2 | Y | Y7-Y0 [MSB = Y7] | 01h | 20h | | | | | 0.01 | 07 00 [MOD - 07] | 121 | 401 | | | | <u> </u> | CrCb | C7-C0 [MSB = C7] | 13h | 40h | | | 24 | 4:4:4 | Y | Y7-Y0 [MSB = Y7] | 01h | 20h | | | | | СЪ | C7-C0 [MSB = C7] | 13h | 00h | | | | | Cr | S7–S0 [MSB = S7] | | | | HD RGB | 24 | 4:4:4 | G | Y7-Y0 [MSB = Y7] | 01h | 10h or 20h | | | | | В | C7-C0 [MSB = C7] | 13h | 00h | | | | | R | S7-S0 [MSB = S7] | 15h | 02h | | ITU-R BT.656 and PS | 8 | 4:2:2 | YCrCb | S7-S0 [MSB = S9] | 01h | 40h | | | | | YCrCb | Y7-Y0 [MSB = Y9] | 13h | 40h | | ITU-R BT.656 and PS or HDTV | 8 | 4:2:2 | YCrCb | S7-S0 [MSB = S7] | 01h | 30h or 50h or 60h | | | 16 | 4:2:2 | Y | Y7-Y0 [MSB = Y7] | 13h | 40h | | | | | CrCb | C7-C0 [MSB = C7] | 48h | 00h | -32- REV. 0 ### **OUTPUT CONFIGURATION** The tables below demonstrate what output signals are assigned to the DACs when the control bits are set accordingly. Table II. Output Configuration in SD Only Mode | RGB/YUV Output<br>02h, Bit 5 | SD DAC Output 1<br>42h, Bit 2 | SD DAC Output 2<br>42h, Bit 1 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | |------------------------------|-------------------------------|-------------------------------|-------|-------|--------|-------|-------|--------| | 0 | 0 | 0 | CVBS | Luma | Chroma | G | В | R | | 0 | 0 | 1 | G | В | R | CVBS | Luma | Chroma | | 0 | 1 | 0 | G | Luma | Chroma | CVBS | В | R | | 0 | 1 | 1 | CVBS | В | R | G | Luma | Chroma | | 1 | 0 | 0 | CVBS | Luma | Chroma | Y | U | V | | 1 | 0 | 1 | Y | U | V | CVBS | Luma | Chroma | | 1 | 1 | 0 | Y | Luma | Chroma | CVBS | U | V | | 1 | 1 | 1 | CVBS | U | V | Y | Luma | Chroma | | Luma/Chroma Swap | 44h, Bit 7 | | | | | | | | | |------------------------------------------------------|------------------|--|--|--|--|--|--|--|--| | 0 | 0 Table as above | | | | | | | | | | 1 Table above with all Luma/Chroma instances swapped | | | | | | | | | | Table III. Output Configuration in HD/PS Only Mode | HD/PS<br>Input<br>Format | HD/PS RGB<br>Input 15h,<br>Bit 1 | RGB/YPrPb<br>Output 02h,<br>Bit 5 | HD/PS Color<br>Swap 15h, Bit 3 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | |--------------------------|----------------------------------|-----------------------------------|--------------------------------|-------|-------|-------|-------|-------|-------| | YCrCb 4:2:2 | 0 | 0 | 0 | N/A | N/A | N/A | G | В | R | | YCrCb 4:2:2 | 0 | 0 | 1 | N/A | N/A | N/A | G | R | В | | YCrCb 4:2:2 | 0 | 1 | 0 | N/A | N/A | N/A | Y | Pb | Pr | | YCrCb 4:2:2 | 0 | 1 | 1 | N/A | N/A | N/A | Y | Pr | Pb | | YCrCb 4:4:4 | 0 | 0 | 0 | N/A | N/A | N/A | G | В | R | | YCrCb 4:4:4 | 0 | 0 | 1 | N/A | N/A | N/A | G | R | В | | YCrCb 4:4:4 | 0 | 1 | 0 | N/A | N/A | N/A | Y | Pb | Pr | | YCrCb 4:4:4 | 0 | 1 | 1 | N/A | N/A | N/A | Y | Pr | Pb | | RGB 4:4:4 | 1 | 0 | 0 | N/A | N/A | N/A | G | В | R | | RGB 4:4:4 | 1 | 0 | 1 | N/A | N/A | N/A | G | R | В | | RGB 4:4:4 | 1 | 1 | 0 | N/A | N/A | N/A | G | В | R | | RGB 4:4:4 | 1 | 1 | 1 | N/A | N/A | N/A | G | R | В | Table IV. Output Configuration in Simultaneous SD and HD/PS Only Mode $\,$ | Input Formats | RGB/YPrPb<br>Output 02h, Bit 5 | HD/PS Color<br>Swap 15h, Bit 3 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | |--------------------------------------|--------------------------------|--------------------------------|-------|-------|--------|-------|-------|-------| | ITU-R.BT656 and<br>HD YCrCb in 4:2:2 | 0 | 0 | CVBS | Luma | Chroma | G | В | R | | ITU-R.BT656 and<br>HD YCrCb in 4:2:2 | 0 | 1 | CVBS | Luma | Chroma | G | R | В | | ITU-R.BT656 and<br>HD YCrCb in 4:2:2 | 1 | 0 | CVBS | Luma | Chroma | Y | Pb | Pr | | ITU-R.BT656 and<br>HD YCrCb in 4:2:2 | 1 | 1 | CVBS | Luma | Chroma | Y | Pr | Pb | REV. 0 -33- ### TIMING MODES HD Async Timing Mode [Subaddress 10h, Bit 3, 2] For any input data that does not conform to the standards selectable in input mode, Subaddress 10h, asynchronous timing mode can be used to interface to the ADV7312. Timing control signals for HSYNC, VSYNC, and BLANK have to be programmed by the user. Macrovision and programmable oversampling rates are not available in async timing mode. In async mode, the PLL must be turned off [Subaddress 00h, Bit 1 = 1]. Figure 28a and Figure 28b show examples of how to program the ADV7312 to accept a different high definition standard other than SMPTE 293M, SMPTE 274M, SMPTE 296M, or ITU-R BT.1358. The following truth table must be followed when programming the control signals in async timing mode. For standards that do not require a tri-sync level, $\overline{P}$ BLANK must be tied low at all times. Figure 28a. Async Timing Mode—Programming Input Control Signals for SMPTE 295M Compatibility Figure 28b. Async Timing Mode—Programming Input Control Signals for Bilevel Sync Signal -34- REV. 0 Table V. Async Timing Mode Truth Table | P_HSYNC | P_VSYNC | P_BLANK* | Reference | Reference<br>in Figure 28 | |-------------------|-------------------|-------------------|--------------------------------------------------------------|---------------------------| | $1 \rightarrow 0$ | 0 | 0 or 1 | 50% point of falling edge of trilevel horizontal sync signal | a | | 0 | $0 \rightarrow 1$ | 0 or 1 | 25% point of rising edge of trilevel horizontal sync signal | ь | | $0 \rightarrow 1$ | 0 or 1 | 0 | 50% point of falling edge of trilevel horizontal sync signal | С | | 1 | 0 or 1 | $0 \rightarrow 1$ | 50% start of active video | d | | 1 | 0 or 1 | $1 \rightarrow 0$ | 50% end of active video | e | <sup>\*</sup>When async timing mode is enabled, $\overline{P\_BLANK}$ , Pin 25, becomes an active high input. $\overline{P\_BLANK}$ is set to active low at Address 10h, Bit 6. ### **HD TIMING RESET** A timing reset is achieved by toggling the HD timing reset control bit [Subaddress 14h, Bit 0] from 0 to 1. In this state the horizontal and vertical counters will remain reset. When this bit is set back to 0, the internal counters will commence counting again. The minimum time the pin has to be held high is one clock cycle; otherwise, this reset signal might not be recognized. This timing reset applies to the HD timing counters only. REV. 0 -35- ### SD Real-Time Control, Subcarrier Reset, and Timing Reset [Subaddress 44h, Bit 2, 1] Together with the RTC\_SCR\_TR pin and SD Mode Register 3 [Address 44h, Bit 1, 2], the ADV7312 can be used in (a) timing reset mode, (b) subcarrier phase reset mode, or (c) RTC mode. - a. A timing reset is achieved in a low-to-high transition on the RTC\_SCR\_TR pin (Pin 31). In this state, the horizontal and vertical counters will remain reset. On releasing this pin (set to low), the internal counters will commence counting again, the field count will start on Field 1, and the subcarrier phase will be reset. - The minimum time the pin has to be held high is one clock cycle; otherwise, this reset signal might not be recognized. This timing reset applies to the SD timing counters only. - b. In subcarrier phase reset, a low-to-high transition on the RTC\_SCR\_TR pin (Pin 31) will reset the subcarrier phase to zero on the field following the subcarrier phase reset when the SD RTC/TR/SCR control bits at Address 44h are set to 01. This reset signal will have to be held high for a minimum of one clock cycle. Since the field counter is not reset, it is recommended that the reset signal be applied in Field 7 [PAL] or Field 3 [NTSC]. The reset of the phase will then occur on the next field, i.e., Field 1, being lined up correctly with the internal counters. The field count register at Address 7Bh can be used to identify the number of the active field. c. In RTC mode, the ADV7312 can be used to lock to an external video source. The real-time control mode allows the ADV7312 to automatically alter the subcarrier frequency to compensate for line length variations. When the part is connected to a device that outputs a digital data stream in the RTC format, such as an ADV7183A video decoder (see Figure 31), the part will automatically change to the compensated subcarrier frequency on a line by line basis. This digital data stream is 67 bits wide and the subcarrier is contained in Bits 0 to 21. Each bit is two clock cycles long. 00h should be written into all four subcarrier frequency registers when this mode is used. Figure 30. Subcarrier Reset Timing Diagram -36- REV. 0 ### Reset Sequence A reset is activated with a high-to-low transition on the $\overline{\text{RESET}}$ pin [Pin 33] according to the timing specifications. The ADV7312 will revert to the default output configuration. Figure 32 illustrates the RESET sequence timing. ## SD VCR FF/RW Sync [Subaddress 42h, Bit 5] In DVD record applications where the encoder is used with a decoder, the VCR FF/RW sync control bit can be used for non-standard input video, i.e., in fast forward or rewind modes. <sup>5</sup>SELECTED BY REGISTER ADDRESS 0x01 BIT 7 In fast forward mode, the sync information at the start of a new field in the incoming video usually occurs before the correct number of lines/fields are reached; in rewind mode, this sync signal usually occurs after the total number of lines/fields are reached. Conventionally this means that the output video will have corrupted field signals, one generated by the incoming video and one generated when the internal lines/field counters reach the end of a field. When the VCR FF/RW sync control is enabled [Subaddress 42h Bit 5] the lines/field counters are updated according to the incoming $\overline{\text{VSYNC}}$ signal and the analog output matches the incoming $\overline{\text{VSYNC}}$ signal. This control is available in all slave timing modes except Slave Mode 0. Figure 31. RTC Timing and Connections Figure 32. RESET Timing Sequence REV. 0 -37- ### Vertical Blanking Interval The ADV7312 accept input data that contains VBI data [CGMS, WSS, VITS, and so on] in SD and HD modes. For SMPTE 293M [525p] standards, VBI data can be inserted on Lines 13 to 42 of each frame, or on Lines 6 to 43 for the ITU-R BT.1358 [625p] standard. For SD NTSC this data can be present on Lines 10 to 20, and in PAL on Lines 7 to 22. If VBI is disabled [Address 11h, Bit 4 for HD; Address 43h, Bit 4 for SD], VBI data is not present at the output and the entire VBI is blanked. These control bits are valid in all master and slave modes. In Slave Mode 0, if VBI is enabled, the blanking bit in the EAV/SAV code is overwritten, and it is possible to use VBI in this timing mode as well. In Slave Mode 1 or 2, the BLANK control bit must be set to enabled [Address 4Ah, Bit 3] to allow VBI data to pass through the ADV7312. Otherwise, the ADV7312 automatically blanks the VBI to standard. If CGMS is enabled and VBI is disabled, the CGMS data will nevertheless be available at the output. ## Subcarrier Frequency Registers [Subaddress 4Ch-4Fh] Four 8-bit registers are used to set up the subcarrier frequency. The value of these registers is calculated using the equation Subcarrier Frequency Register = $\frac{Number\ of\ subcarrier\ frequency\ values\ in\ one\ video\ line}{Number\ of\ 27\ MHz\ clk\ cycles\ in\ one\ video\ line}\times 2^{23}*$ \*Rounded to the nearest integer For example, in NTSC mode, Subcarrier Frequency Value = $$\left(\frac{227.5}{1716}\right) \times 2^{23} = 569408542$$ Subcarrier Register Value = 21F07C1Eh SD F<sub>SC</sub> Register 0: 1Eh SD F<sub>SC</sub> Register 1: 7Ch SD F<sub>SC</sub> Register 2: F0h SD F<sub>SC</sub> Register 3: 21h Refer to the MPU Port Description section for more details on how to access the subcarrier frequency registers. # Square Pixel Timing [Register 42h, Bit 4] In square pixel mode, the following timing diagrams apply. Figure 33. EAV/SAV Embedded Timing Figure 34. Active Pixel Timing -38- REV. 0 ### FILTER SECTION Table VI shows an overview of the programmable filters available on the ADV7312. Table VI. Selectable Filters | Subaddress | | |------------|--------------------------------------------------------------------| | 40h | | 42h | | | 13h | | | 13h | | | 13h | | | | 40h<br>40h<br>40h<br>40h<br>40h<br>40h<br>40h<br>40h<br>40h<br>40h | ### **HD Sinc Filter** Figure 35. HD Sinc Filter Enabled Figure 36. HD Sinc Filter Disabled REV. 0 -39- ### SD Internal Filter Response [Subaddress 40h; Subaddress 42, Bit 0] The Y filter supports several different frequency responses including two low-pass responses, two notch responses, an extended (SSAF) response with or without gain boost attenuation, a CIF response, and a QCIF response. The UV filter supports several different frequency responses including six low-pass responses, a CIF response, and a QCIF response, as can be seen in the figures on the following pages. If SD SSAF gain is enabled, there is the option of 12 responses in the range from -4 dB to +4 dB [Subaddress 47, Bit 4]. The desired response can be chosen by the user by programming the correct value via the $\rm I^2C$ [Subaddress 62h]. The variation of frequency responses can be seen in the figures on the following pages. In addition to the chroma filters listed in Table VII, the ADV7312 contains an SSAF filter specifically designed for and applicable to the color difference component outputs, U and V. This filter has a cutoff frequency of about 2.7 MHz and $-40~\mathrm{dB}$ at 3.8 MHz, as can be seen in Figure 37. This filter can be controlled with Address 42h, Bit 0. If this filter is disabled, the selectable chroma filters shown in Table VII can be used for the CVBS or Luma/Chroma signal. **Table VII. Internal Filter Specifications** | Filter | Pass-Band<br>Ripple <sup>1</sup> (dB) | 3 dB<br>Bandwidth <sup>2</sup> (MHz) | |-----------------|---------------------------------------|--------------------------------------| | Luma LPF NTSC | 0.16 | 4.24 | | Luma LPF PAL | 0.1 | 4.81 | | Luma Notch NTSC | 0.09 | 2.3/4.9/6.6 | | Luma Notch PAL | 0.1 | 3.1/5.6/6.4 | | Luma SSAF | 0.04 | 6.45 | | Luma CIF | 0.127 | 3.02 | | Luma QCIF | Monotonic | 1.5 | | Chroma 0.65 MHz | Monotonic | 0.65 | | Chroma 1.0 MHz | Monotonic | 1 | | Chroma 1.3 MHz | 0.09 | 1.395 | | Chroma 2.0 MHz | 0.048 | 2.2 | | Chroma 3.0 MHz | Monotonic | 3.2 | | Chroma CIF | Monotonic | 0.65 | | Chroma QCIF | Monotonic | 0.5 | #### NOTES $<sup>^{2}</sup>$ 3 dB bandwidth refers to the -3 dB cutoff frequency. Figure 37. UV SSAF Filter <sup>&</sup>lt;sup>1</sup>Pass-band ripple is the maximum fluctuation from the 0 dB response in the pass band, measured in dB. The pass band is defined to have 0 Hz to fc (Hz) frequency limits for a low-pass filter, 0 Hz to f1 (Hz) and f2 (Hz) to infinity for a notch filter, where fc, f1, and f2 are the –3 dB points. # **Typical Performance Characteristics—ADV7312** TPC 1. PS-UV 8x Oversampling Filter (Linear) TPC 2. PS-UV 8× Oversampling Filter (SSAF) TPC 3. PS-Y (8x Oversampling Filter) TPC 4. PS—Y 8× Oversampling Filter (Pass Band) TPC 5. HDTV-UV (2× Oversampling Filter) TPC 6. HDTV-Y (2× Oversampling Filter) REV. 0 -41- TPC 7. Luma NTSC Low-Pass Filter TPC 8. Luma PAL Low-Pass Filter TPC 9. Luma NTSC Notch Filter TPC 10. Luma PAL Notch Filter TPC 11. Y−16× Oversampling Filter TPC 12. Luma SSAF Filter up to 12 MHz -42- REV. 0 TPC 13. Luma SSAF Filter—Programmable Responses TPC 14. Luma SSAF Filter—Programmable Gain TPC 15. Luma SSAF Filter—Programmable Attenuation TPC 16. Luma CIF Low-Pass Filter TPC 17. Luma QCIF Low-Pass Filter TPC 18. Chroma 3.0 MHz Low-Pass Filter REV. 0 -43- TPC 19. Chroma 2.0 MHz Low-Pass Filter TPC 20. Chroma 1.3 MHz Low-Pass Filter TPC 21. Chroma 1.0 MHz Low-Pass Filter TPC 22. Chroma 0.65 MHz Low-Pass Filter TPC 23. Chroma CIF Low-Pass Filter TPC 24. Chroma QCIF Low-Pass Filter -44- REV. 0 ### COLOR CONTROLS AND RGB MATRIX HD Y Level, HD Cr Level, HD Cb Level [Subaddress 16h-18h] Three 8-bit registers at Address 16h, 17h, 18h are used to program the output color of the internal HD test pattern generator, be it the lines of the cross hatch pattern or the uniform field test pattern. They are not functional as color controls on external pixel data input. For this purpose the RGB matrix is used. The standard used for the values for Y and the color difference signals to obtain white, black, and the saturated primary and complementary colors conforms to the ITU-R BT.601-4 standard. Table VIII shows sample color values to be programmed into the color registers when Output Standard Selection is set to EIA 770.2. **Table VIII. Sample Color Values for EIA 770.2 Output Standard Selection** | Sample<br>Color | Y<br>Value | Cr<br>Value | Cb<br>Value | |-----------------|------------|-------------|-------------| | White | 235 (EB) | 128 (80) | 128 (80) | | Black | 16 (10) | 128 (80) | 128 (80) | | Red | 81 (51) | 240 (F0) | 90 (5A) | | Green | 145 (91) | 34 (22) | 54 (36) | | Blue | 41 (29) | 110 (6E) | 240 (F0) | | Yellow | 210 (D2) | 146 (92) | 16 (10) | | Cyan | 170 (AA) | 16 (10) | 166 (A6) | | Magenta | 106 (6A) | 222 (DE) | 202 (CA) | #### **HD RGB Matrix** ### [Subaddress 03h-09h] When the programmable RGB matrix is disabled [Address 02h, Bit 3], the internal RGB matrix takes care of all YCrCb to YUV or RGB scaling according to the input standard programmed into the device. When the programmable RGB matrix is enabled, the color components are converted according to the 1080i standard [SMPTE 274M]: $$Y' = 0.2126R' + 0.7152G' + 0.0722B'$$ $CB' = [0.5/(1-0.0722)](B'-Y')$ $CR' = [0.5/(1-0.2126)](R'-Y')$ This is reflected in the preprogrammed values for GY = 138Bh, GU = 93h, GV = 3B, BU = 248h, and RV = 1F0. If another input standard is used, the scale values for GY, GU, GV, BU, and RV have to be adjusted according to this input standard. The user must consider the fact that the color component conversion might use different scale values. For example, SMPTE 293M uses the following conversion: $$Y' = 0.299 R' + 0.587 G' + 0.114 B'$$ $CB' = [0.5/(1-0.114)](B'-Y')$ $CR' = [0.5/(1-0.299)](R'-Y')$ The programmable RGB matrix can be used to control the HD output levels in cases where the video output does not conform to standard due to altering the DAC output stages such as termination resistors. The programmable RGB matrix is used for external HD data and is not functional when the HD test pattern is enabled. ### Programming the RGB Matrix The RGB matrix should be enabled [Address 02h, Bit 3], the output should be set to RGB [Address 02h, Bit 5], sync on PrPb should be disabled [Address 15h, Bit 2], and sync on RGB is optional [Address 02h, Bit 4]. GY at address 03h and 05h control the output levels on the green signal, BU at 04h and 08h the blue signal output levels and RV at 04h and 09h the red output levels. To control YPrPb output levels, YUV output should be enabled [Address 02h, Bit 5]. In this case GY [Address 05h; Address 03, Bit 0-1] is used for the Y output, RV [Address 09; Address 04, Bit 0-1] is used for the Pr output, and BU [Address 08h; Address 04h, Bit 2-3] is used for the Pb output. If RGB output is selected the RGB matrix scaler uses the following equations: $$G = GY \times Y + GU \times Pb + GV \times Pr$$ $$B = GY \times Y + BU \times Pb$$ $$R = GY \times Y + RV \times Pr$$ If YPrPb output is selected the following equations are used: $$Y = GY \times Y$$ $$U = BU \times Pb$$ $$V = RV \times Pr$$ On power-up, the RGB matrix is programmed with the default values below. Table IX. RGB Matrix Default Values | Address | Default | |---------|---------| | 03h | 03h | | 04h | F0h | | 05h | 4Eh | | 06h | 0Eh | | 07h | 24h | | 08h | 92h | | 09h | 7Ch | When the programmable RGB matrix is not enabled, the ADV7312 automatically scales YCrCb inputs to all standards supported by this part. ### SD Luma and Color Control ### [Subaddress 5Ch, 5Dh, 5Eh, 5Fh] SD Y Scale, SD Cr Scale, and SD Cb Scale are three 10-bit wide control registers to scale the Y, U, and V output levels. Each of these registers represents the value required to scale the U or V level from 0.0 to 2.0 and the Y level from 0.0 to 1.5 of its initial level. The value of these 10 bits is calculated using the following equation: $$Y$$ , $U$ , or $V$ $S$ calar $V$ alue = $S$ cale $F$ actor $\times$ 512 For example: Scale Factor = 1.18 *Y*, *U*, or *V* Scale Value = $$1.18 \times 512 = 665.6$$ $$Y$$ , $U$ , or $V$ Scale $V$ alue = 665 (rounded to the nearest integer) Address 5Ch, SD LSB Register = 15h Address 5Dh, SD Y Scale Register = A6h Address 5Eh, SD V Scale Register = A6h Address 5Fh, SD U Scale Register = A6h ## SD Hue Adjust Value [Subaddress 60h] The hue adjust value is used to adjust the hue on the composite and chroma outputs. These eight bits represent the value required to vary the hue of the video data, i.e., the variance in phase of the subcarrier during active video with respect to the phase of the subcarrier during the color burst. The ADV7312 provides a range of $\pm 22.5^{\circ}$ increments of 0.17578125°. For normal operation (zero adjustment), this register is set to 80h. FFh and 00h represent the upper and lower limits (respectively) of adjustment attainable. (Hue Adjust) $[^{\circ}]$ = 0.17578125° ×(HCR<sub>d</sub> – 128), for positive hue adjust value. For example, to adjust the hue by +4°, write 97h to the Hue Adjust Value register: $$\left(\frac{4}{0.17578125}\right) + 128 = 105d^* = 97h$$ To adjust the hue by $-4^{\circ}$ , write 69h to the Hue Adjust Value register: $$\left(\frac{-4}{0.17578125}\right) + 128 = 105d^* = 69h$$ \*rounded to the nearest integer # SD Brightness Control [Subaddress 61h] The brightness is controlled by adding a programmable setup level onto the scaled Y data. This brightness level may be added onto the scaled Y data. For NTSC with pedestal, the setup can vary from 0IRE to 22.5IRE. For NTSC without pedestal and PAL, the setup can vary from -7.5IRE to +15IRE. The brightness control register is an 8-bit register. Seven bits of this 8-bit register are used to control the brightness level. This brightness level can be a positive or negative value. For example: Standard: NTSC with Pedestal. To add +20IRE brightness level, write 28h to Address 61h, SD brightness. $$[SDBrightnessValue]h =$$ $$[IREValue \times 2.015631]h =$$ $$[20 \times 2.015631]h = [40.31262]h = 28h$$ Standard: PAL. To add -7IRE brightness level, write 72h to Address 61h, SD brightness. $$[|IREValue| \times 2.015631] =$$ $[7 \times 2.015631] = [14.109417] = 0001110b$ $[0001110]$ into two complement = $[1110010]b = 72h$ Table X. Brightness Control Values\* | Setup<br>Level In<br>NTSC with<br>Pedestal | Setup<br>Level In<br>NTSC No<br>Pedestal | Setup<br>Level In<br>PAL | SD<br>Brightness | |--------------------------------------------|------------------------------------------|--------------------------|------------------| | 22.5 IRE | 15 IRE | 15 IRE | 1Eh | | 15 IRE | 7.5 IRE | 7.5 IRE | 0Fh | | 7.5 IRE | 0 IRE | 0 IRE | 00h | | 0 IRE | –7.5 IRE | –7.5 IRE | 71h | <sup>\*</sup>Values in the range from 3Fh to 44h might result in an invalid output signal. ### **SD** Brightness Detect ### [Subaddress 7Ah] The ADV7312 allow monitoring of the brightness level of the incoming video data. Brightness detect is a read-only register. ### **Double Buffering** ### [Subaddress 13h, Bit 7; Subaddress 48h, Bit 2] Double buffered registers are updated once per field on the falling edge of the VSYNC signal. Double buffering improves the overall performance since modifications to register settings will not be made during active video, but take effect on the start of the active video. Double buffering can be activated on the following HD registers: HD Gamma A and Gamma B curves and HD CGMS registers. Double buffering can be activated on the following SD registers: SD Gamma A and Gamma B curves, SD Y Scale, SD U Scale, SD V Scale, SD Brightness, SD Closed Captioning, and SD Macrovision Bits 5–0. Figure 38. Examples of Brightness Control Values <sup>\*</sup>rounded to the nearest integer #### PROGRAMMABLE DAC GAIN CONTROL DACs A, B, and C are controlled by REG 0A. DACs D, E, and F are controlled by REG 0B. The I<sup>2</sup>C control registers will adjust the output signal gain up or down from its absolute level. #### CASE A Figure 39. Programmable DAC Gain—Positive and Negative Gain In case A, the video output signal is gained. The absolute level of the sync tip and blanking level both increase with respect to the reference video output signal. The overall gain of the signal is increased from the reference signal. In case B, the video output signal is reduced. The absolute level of the sync tip and blanking level both decrease with respect to the reference video output signal. The overall gain of the signal is reduced from the reference signal. The range of this feature is specified for $\pm 7.5\%$ of the nominal output from the DACs. For example, if the output current of the DAC is 4.33 mA, the DAC tune feature can change this output current from 4.008 mA (-7.5%) to 4.658 mA (+7.5%). The reset value of the vid\_out\_ctrl registers is $00h \rightarrow$ nominal DAC output current. The following table is an example of how the output current of the DACs varies for a nominal 4.33 mA output current. Table XI. | Reg 0Ah or 0Bh | DAC<br>Current<br>(mA) | % Gain | | |-----------------------------------------------------------|-------------------------|----------------------------------|--------------------------------| | 0100 0000 (40h) | 4.658 | 7.5000% | | | 0011 1111 (3Fh) | 4.653 | 7.3820% | | | 0011 1110 (3Eh) | 4.648 | 7.3640% | | | | | | (I <sup>2</sup> C Reset Value, | | 0000 0010 (02h) | 4.43 | 0.0360% | | | 0000 0001 (01h) | 4.38 | 0.0180% | | | 0000 0000 (00h) | 4.33 | 0.0000% | | | 1111 1111 (FFh) | 4.25 | -0.0180% | Nominal) | | 1111 1110 (FEh) | 4.23 | -0.0360% | | | | | | | | <br>1100 0010 (C2h)<br>1100 0001 (C1h)<br>1100 0000 (C0h) | 4.018<br>4.013<br>4.008 | -7.3640%<br>-7.3820%<br>-7.5000% | | REV. 0 -47- #### **Gamma Correction** [Subaddress 24h-37h for HD, Subaddress 66h-79h for SD] Gamma correction is available for SD and HD video. For each standard, there are twenty 8-bit wide registers. They are used to program the gamma correction curves A and B. HD gamma curve A is programmed at Addresses 24h to 2Dh, HD gamma curve B at 2Eh to 7h. SD gamma curve A is programmed at Addresses 66h to 6Fh, and SD gamma curve B at Addresses 70h to 79h. Generally gamma correction is applied to compensate for the nonlinear relationship between signal input and brightness level output (as perceived on the CRT). It can also be applied wherever nonlinear processing is used. Gamma correction uses the function $$Signal_{OUT} = (Signal_{IN})^{\gamma}$$ where $\gamma$ = gamma power factor. Gamma correction is performed on the luma data only. The user may choose either of two different curves, curve A or curve B. At any one time, only one of these curves can be used. The response of the curve is programmed at 10 predefined locations. In changing the values at these locations, the gamma curve can be modified. Between these points, linear interpolation is used to generate intermediate values. Considering the curve to have a total length of 256 points, the 10 locations are at 24, 32, 48, 64, 80, 96, 128, 160, 192, and 224. Locations 0, 16, 240, and 255 are fixed and cannot be changed. For the length of 16 to 240, the gamma correction curve has to be calculated as follows: $$y = x^{\gamma}$$ where: y = gamma corrected output x = linear input signal $\gamma$ = gamma power factor To program the gamma correction registers, the seven values for y have to be calculated using the following formula: $$y_n = \left\lceil \frac{x_{(n-16)}}{(240-16)} \right\rceil \gamma \times (240-16) + 16$$ where: $x_{(n-16)}$ = Value for x along x axis at points n = 24, 32, 48, 64, 80, 96, 128, 160, 192, or 224 $y_n$ = Value for y along the y axis, which has to be written into the gamma correction register For example: $$y_{24} = [(8 / 224)^{0.5} \times 224] + 16 = 58*$$ $$y_{32} = [(16 / 224)^{0.5} \times 224] + 16 = 76*$$ $$y_{48} = [(32 / 224)^{0.5} \times 224] + 16 = 101*$$ $$y_{64} = [(48 / 224)^{0.5} \times 224] + 16 = 120*$$ $$y_{80} = [(64 / 224)^{0.5} \times 224] + 16 = 136*$$ $$y_{96} = [(80 / 224)^{0.5} \times 224] + 16 = 150*$$ $$y_{128} = [(112 / 224)^{0.5} \times 224] + 16 = 174*$$ $$y_{160} = [(144 / 224)^{0.5} \times 224] + 16 = 195*$$ $$y_{192} = [(176 / 224)^{0.5} \times 224] + 16 = 214*$$ $$y_{224} = [(208 / 224)^{0.5} \times 224] + 16 = 232*$$ The gamma curves in Figures 40 and 41 are examples only; any user defined curve is acceptable in the range of 16 to 240. Figure 40. Signal Input (Ramp) and Signal Output for Gamma 0.5 Figure 41. Signal Input (Ramp) and Selectable Output Curves <sup>\*</sup>rounded to the nearest integer ## HD SHARPNESS FILTER CONTROL AND ADAPTIVE FILTER CONTROL ### [Subaddress 20h, 38h-3Dh] There are three filter modes available on the ADV7312/ADV7311: sharpness filter mode and two adaptive filter modes. ### **HD Sharpness Filter Mode** To enhance or attenuate the Y signal in the frequency ranges shown in the figures below, the following register settings must be used: HD sharpness filter must be enabled and HD adaptive filter enable must be set to disabled. To select one of the 256 individual responses, the according gain values for each filter, which range from -8 to +7, must be programmed into the HD sharpness filter gain register at Address 20h. ### **HD Adaptive Filter Mode** The HD adaptive filter threshold A, B, C registers, the HD adaptive filter gain 1, 2, 3 registers, and the HD sharpness gain register are used in adaptive filter mode. To activate the adaptive filter control, the HD sharpness filter must be enabled and HD adaptive filter enable must be enabled. The derivative of the incoming signal is compared to the three programmable threshold values: HD adaptive filter threshold A, B, C. The recommended threshold range is from 16 to 235 although any value in the range of 0 to 255 can be used. The edges can then be attenuated with the settings in HD adaptive filter gain 1, 2, 3 registers and HD sharpness filter gain register. According to the settings of the HD adaptive filter mode control, there are two adaptive filter modes available: - 1. Mode A is used when adaptive filter mode is set to 0. In this case, Filter B (LPF) will be used in the adaptive filter block. Also, only the programmed values for Gain B in the HD sharpness filter gain, HD adaptive filter gain 1, 2, 3 are applied when needed. The Gain A values are fixed and cannot be changed. - 2. Mode B is used when adaptive filter mode is set to 1. In this mode, a cascade of Filter A and Filter B is used. Both settings for Gain A and Gain B in the HD sharpness filter gain, HD adaptive filter gain 1, 2, 3 become active when needed. Figure 42. Sharpness and Adaptive Filter Control Block REV. 0 -49- # **HD Sharpness Filter and Adaptive Filter Application** Examples ### **HD Sharpness Filter Application** The HD sharpness filter can be used to enhance or attenuate the Y video output signal. The following register settings were used to achieve the results shown in the figures below. Input data was generated by an external signal source. Table XII. | Address | Register Setting | Reference* | |---------|------------------|------------| | 00h | FCh | | | 01h | 10h | | | 02h | 20h | | | 10h | 00h | | | 11h | 81h | | | 20h | 00h | a | | 20h | 08h | b | | 20h | 04h | С | | 20h | 40h | d | | 20h | 80h | e | | 20h | 22h | f | | | | | <sup>\*</sup>See Figure 43. The effect of the sharpness filter can also be seen when using the internally generated cross hatch pattern. Table XIII. | Address | Register Setting | |---------|------------------| | 00h | FCh | | 01h | 10h | | 02h | 20h | | 10h | 00h | | 11h | 85h | | 20h | 99h | Figure 43. HD Sharpness Filter Control with Different Gain Settings for HS Sharpness Filter Gain Value ### Adaptive Filter Control Application Figures 44 and 45 show typical signals to be processed by the adaptive filter control block. Figure 44. Input Signal to Adaptive Filter Control Figure 45. Output Signal after Adaptive Filter Control The following register settings were used to obtain the results shown in Figure 45, i.e., to remove the ringing on the Y signal. Input data was generated by an external signal source. Table XIV. | Address | Register Setting | |---------|------------------| | 00h | FCh | | 01h | 38h | | 02h | 20h | | 10h | 00h | | 11h | 81h | | 15h | 80h | | 20h | 00h | | 38h | ACh | | 39h | 9Ah | | 3Ah | 88h | | 3Bh | 28h | | 3Ch | 3Fh | | 3Dh | 64h | All other registers are set as normal/default. When changing the adaptive filter mode to Mode B [Address 15h, Bit 6], the following output can be obtained: Figure 46. Output Signal from Adaptive Filter Control The adaptive filter control can also be demonstrated using the internally generated cross hatch test pattern and toggling the adaptive filter control bit [Address 15h, Bit 7]. Table XV. | Address | Register Setting | |---------|------------------| | 00h | FCh | | 01h | 38h | | 02h | 20h | | 10h | 00h | | 11h | 85h | | 15h | 80h | | 20h | 00h | | 38h | ACh | | 39h | 9Ah | | 3Ah | 88h | | 3Bh | 28h | | 3Ch | 3Fh | | 3Dh | 64h | | | 0 111 | REV. 0 -51- # SD Digital Noise Reduction [Subaddress 63h, 64h, 65h] DNR is applied to the Y data only. A filter block selects the high frequency, low amplitude components of the incoming signal [DNR input select]. The absolute value of the filter output is compared to a programmable threshold value ['DNR threshold control]. There are two DNR modes available: DNR mode and DNR sharpness mode. In DNR mode, if the absolute value of the filter output is smaller than the threshold, it is assumed to be noise. A programmable amount [coring gain border, coring gain data] of this noise signal will be subtracted from the original signal. In DNR sharpness mode, if the absolute value of the filter output is less than the programmed threshold, it is assumed to be noise, as before. Otherwise, if the level exceeds the threshold, now being identified as a valid signal, a fraction of the signal [coring gain border, coring gain data] will be added to the original signal in order to boost high frequency components and sharpen the video image. In MPEG systems, it is common to process the video information in blocks of 8 pixels × 8 pixels for MPEG2 systems, or 16 pixels × 16 pixels for MPEG1 systems [block size control]. DNR can be applied to the resulting block transition areas that are known to contain noise. Generally, the block transition area contains two pixels. It is possible to define this area to contain four pixels [border area]. It is also possible to compensate for variable block positioning or differences in YCrCb pixel timing with the use of the [DNR block offset]. The digital noise reduction registers are three 8-bit registers. They are used to control the DNR processing. Figure 47. DNR Block Diagram -52- REV. 0 # Coring Gain Border [Address 63h, Bits 3-0] These four bits are assigned to the gain factor applied to border areas. In DNR mode, the range of gain values is 0 to 1 in increments of 1/8. This factor is applied to the DNR filter output, which lies below the set threshold range. The result is then subtracted from the original signal. In DNR sharpness mode, the range of gain values is 0 to 0.5 in increments of 1/16. This factor is applied to the DNR filter output, which lies above the threshold range. The result is added to the original signal. ### Coring Gain Data ### [Address 63h, Bits 7-4] These four bits are assigned to the gain factor applied to the luma data inside the MPEG pixel block. In DNR mode, the range of gain values is 0 to 1 in increments of 1/8. This factor is applied to the DNR filter output, which lies below the set threshold range. The result is then subtracted from the original signal. In DNR sharpness mode, the range of gain values is 0 to 0.5 in increments of 1/16. This factor is applied to the DNR filter output, which lies above the threshold range. The result is added to the original signal. Figure 48. DNR Offset Control #### **DNR Threshold** #### [Address 64h, Bits 5-0] These six bits are used to define the threshold value in the range of 0 to 63. The range is an absolute value. #### **Border Area** ### [Address 64h, Bit 6] When this bit is set to a Logic 1, the block transition area can be defined to consist of four pixels. If this bit is set to a Logic 0, the border transition area consists of two pixels, where one pixel refers to two clock cycles at 27 MHz. Figure 49. DNR Border Area # Block Size Control [Address 64h, Bit 7] This bit is used to select the size of the data blocks to be processed. Setting the block size control function to a Logic 1 defines a 16 pixel $\times$ 16 pixel data block, and a Logic 0 defines an 8 pixel $\times$ 8 pixel data block, where one pixel refers to two clock cycles at 27 MHz. # DNR Input Select Control [Address 65h, Bit 2-0] Three bits are assigned to select the filter, which is applied to the incoming Y data. The signal that lies in the pass band of the selected filter is the signal that will be DNR processed. Figure 50 shows the filter responses selectable with this control. Figure 50. DNR Input Select # DNR Mode Control [Address 65h, Bit 4] This bit controls the DNR mode selected. A Logic 0 selects DNR mode; a Logic 1 selects DNR sharpness mode. DNR works on the principle of defining low amplitude, high frequency signals as probable noise and subtracting this noise from the original signal. In DNR mode, it is possible to subtract a fraction of the signal that lies below the set threshold, assumed to be noise, from the original signal. The threshold is set in DNR Register 1. When DNR sharpness mode is enabled, it is possible to add a fraction of the signal that lies above the set threshold to the original signal, since this data is assumed to be valid data and not noise. The overall effect is that the signal will be boosted (similar to using Extended SSAF filter). ## Block Offset Control [Address 65h, Bits 7-4] Four bits are assigned to this control, which allows a shift of the data block of 15 pixels maximum. Consider the coring gain positions fixed. The block offset shifts the data in steps of one pixel such that the border coring gain factors can be applied at the same position regardless of variations in input timing of the data. REV. 0 -53- ### **SD ACTIVE VIDEO EDGE** ### [Subaddress 42h, Bit 7] When the active video edge is enabled, the first three pixels and the last three pixels of the active video on the luma channel are scaled in such a way that maximum transitions on these pixels are not possible. The scaling factors are $\times 1/8$ , $\times 1/2$ , and $\times 7/8$ . All other active video passes through unprocessed. ### SAV/EAV Step Edge Control The ADV7312 has the capability of controlling fast rising and falling signals at the start and end of active video to minimize ringing. An algorithm monitors SAV and EAV and governs when the edges are too fast. The result will be reduced ringing at the start and end of active video for fast transitions. Subaddress 0x42, Bit 7 = 1 enables this feature. Figure 51. Example of Active Video Edge Functionality Figure 52. Address 0x42, Bit 7 = 0 Figure 53. Address 0x42, Bit 7 = 1 # **BOARD DESIGN AND LAYOUT CONSIDERATIONS DAC Termination and Layout Considerations** The ADV7312 contain an on-board voltage reference. The ADV7312 can be used with an external $V_{REF}$ (AD1580). The $R_{SET}$ resistors are connected between the $R_{SET}$ pins and AGND and are used to control the full-scale output current and therefore the DAC voltage output levels. For full-scale output, $R_{SET}$ must have a value of 3040 $\Omega.$ The $R_{SET}$ values should not be changed. $R_{LOAD}$ has a value of 300 $\Omega$ for full-scale output. ### Video Output Buffer and Optional Output Filter Output buffering on all six DACs is necessary in order to drive output devices, such as SD or HD monitors. Analog Devices produces a range of suitable op amps for this application, for example the AD8061. More information on line driver buffering circuits is given in the relevant op amps' data sheets. An optional analog reconstruction low-pass filter (LPF) may be required as an anti-imaging filter if the ADV7312 is connected to a device that requires this filtering. The filter specifications vary with the application. Table XVI. External Filter Requirements | Application | Oversampling | Cutoff<br>Frequency<br>(MHz) | Attenuation<br>-50 dB @ (MHz) | |-------------|--------------|------------------------------|-------------------------------| | SD | 2× | >6.5 | 20.5 | | SD | 16× | >6.5 | 209.5 | | PS | 1× | >12.5 | 14.5 | | PS | 8× | >12.5 | 203.5 | | HDTV | 1× | >30 | 44.25 | | HDTV | 2× | >30 | 118.5 | Figure 54. Example of Output Filter for SD, 16× Oversampling Figure 55. Filter Plot for Output Filter for SD, 16× Oversampling REV. 0 -55- Figure 56. Example of Output Filter for PS, 8x Oversampling Figure 57. Example of Output Filter for HDTV, 2× Oversampling Table XVII. Possible Output Rates From the ADV7312 | Input Mode<br>Address 01h, Bit 6-4 | PLL<br>Address 00h, Bit 1 | Output<br>Rate (MHz) | |------------------------------------|---------------------------|--------------------------| | SD Only | Off<br>On | 27 (2×)<br>216 (16×) | | PS Only | Off<br>On | 27 (1×)<br>216 (8×) | | HDTV Only | Off<br>On | 74.25 (1×)<br>148.5 (2×) | Figure 58. Filter Plot for Output Filter for PS, 8× Oversampling Figure 59. Filter Plot for Output Filter for HDTV, 2× Oversampling -56- REV. 0 ### **PCB Board Layout Considerations** The ADV7312 are optimally designed for lowest noise performance, both radiated and conducted noise. To complement the excellent noise performance of the ADV7312, it is imperative that great care be given to the PC board layout. The layout should be optimized for lowest noise on the ADV7312 power and ground lines. This can be achieved by shielding the digital inputs and providing good decoupling. The lead length between groups of $V_{AA}$ and AGND, $V_{DD}$ and DGND, and $V_{DD\_IO}$ and GND\_IO pins should be kept as short as possible to minimized inductive ringing. It is recommended that a 4-layer printed circuit board is used, with power and ground planes separating the layer of the signal carrying traces of the components and solder side layer. Component placement should be carefully considered in order to separate noisy circuits, such as crystal clocks, high speed logic circuitry, and analog circuitry. There should be a separate analog ground plane and a separate digital ground plane. Power planes should encompass a digital power plane and an analog power plane. The analog power plane should contain the DACs and all associated circuitry, $V_{\rm REF}$ circuitry. The digital power plane should contain all logic circuitry. The analog and digital power planes should be individually connected to the common power plane at a single point through a suitable filtering device, such as a ferrite bead. DAC output traces on a PCB should be treated as transmission lines. It is recommended that the DACs be placed as close as possible to the output connector, with the analog output traces being as short as possible (less than 3 inches). The DAC termination resistors should be placed as close as possible to the DAC outputs and should overlay the PCB's ground plane. As well as minimizing reflections, short analog output traces will reduce noise pickup due to neighboring digital circuitry. To avoid crosstalk between the DAC outputs, it is recommended that as much space as possible be left between the tracks of the individual DAC output pins. The addition of ground tracks between outputs is also recommended. ### Supply Decoupling Noise on the analog power plane can be further reduced by the use of decoupling capacitors. Optimum performance is achieved by the use of 10 nF and 0.1 $\mu$ F ceramic capacitors. Each group of $V_{AA}$ , $V_{DD}$ , or $V_{DD\_IO}$ pins should be individually decoupled to ground. This should be done by placing the capacitors as close as possible to the device with the capacitor leads as short as possible, thus minimizing lead inductance. A 1 $\mu F$ tantalum capacitor is recommended across the $V_{AA}$ supply in addition to 10 nF ceramic. See the circuit layout in Figure 60. ### **Digital Signal Interconnect** The digital signal lines should be isolated as much as possible from the analog outputs and other analog circuitry. Digital signal lines should not overlay the analog power plane. Due to the high clock rates used, long clock lines to the ADV7312 should be avoided to minimize noise pickup. Any active pull-up termination resistors for the digital inputs should be connected to the digital power plane and not the analog power plane. ### **Analog Signal Interconnect** The ADV7312 should be located as close as possible to the output connectors, thus minimizing noise pickup and reflections due to impedance mismatch. For optimum performance, the analog outputs should each be source and load terminated, as shown in Figure 60. The termination resistors should be as close as possible to the ADV7312 to minimize reflections. For optimum performance, it is recommended that all decoupling and external components relating to the ADV7312 be located on the same side of the PCB and as close as possible to the ADV7312. Any unused inputs should be tied to ground. REV. 0 –57– Figure 60. Circuit Layout ### APPENDIX 1—COPY GENERATION MANAGEMENT SYSTEM PS CGMS Data Registers 2–0 ### [Subaddress 21h, 22h, 23h] PS CGMS is available in 525p mode conforming to CGMS-A EIA-J CPR1204-1, transfer method of video ID information using vertical blanking interval (525p system), March 1998, and IEC61880, 1998, Video systems (525/60)—video and accompanied data using the vertical blanking interval—analog interface. When PS CGMS is enabled [Subaddress 12h, Bit 6 = 1], CGMS data is inserted on line 41. The PS CGMS data registers are at Addresses 21h, 22h, and 23h. # SD CGMS Data Registers 2-0 [Subaddress 59h, 5Ah, 5Bh] The ADV7312 supports Copy Generation Management System (CGMS), conforming to the standard. CGMS data is transmitted on Line 20 of the odd fields and Line 283 of even fields. Bits C/W05 and C/W06 control whether or not CGMS data is output on odd and even fields. CGMS data can be transmitted only when the ADV7312 is configured in NTSC mode. The CGMS data is 20 bits long, and the function of each of these bits is as shown in the following table. The CGMS data is preceded by a reference pulse of the same amplitude and duration as a CGMS bit; see Figure 62. ### HD/PS CGMS [Address 12h, Bit 6] The ADV7312 supports Copy Generation Management System (CGMS) in HDTV mode (720p and 1080i) in accordance with EIAJ CPR-1204-2. The HD CGMS data registers are to be found at address 021h, 22h, 23h. ### **Function of CGMS Bits** Word 0-6 bits; Word 1-4 bits; Word 2-6 bits; CRC 6 bits CRC polynomial = $x^6 + x + 1$ (preset to 111111) ### 720p System CGMS data is applied to Line 24 of the luminance vertical blanking interval. ### 1080i System CGMS data is applied to Line 19 and on Line 582 of the luminance vertical blanking interval. #### **CGMS** Functionality If SD CGMS CRC [Address 59h, Bit 4] or PS/HD CGMS CRC [Subaddress 12h, Bit 7] is set to a Logic 1, the last six bits, C19–C14, which comprise the 6-bit CRC check sequence, are calculated automatically on the ADV7312 based on the lower 14 bits (C0–C13) of the data in the data registers and output with the remaining 14 bits to form the complete 20 bits of the CGMS data. The calculation of the CRC sequence is based on the polynomial $x^6 + x + 1$ with a preset value of 111111. If SD CGMS CRC [Address 59h, Bit 4] and PS/HD CGMS CRC [Address 12h, Bit 7] is set to a Logic 0, all 20 bits (C0–C19) are output directly from the CGMS registers (no CRC is calculated, must be calculated by the user). Table XVIII. | Bit | Function | | | |--------------------|------------------------------------------------------------------------|-----------|--------| | WORD0 | | 1 | 0 | | B1 | Aspect ratio | 16:9 | 4:3 | | B2 | Display format | Letterbox | Normal | | B3 | Undefined | | | | WORD0 | | | | | B4, B5, B6 | Identification information about video and other signals (e.g., audio) | | | | WORD1 | | | | | B7, B8, B9, B10 | Identification signal incidental to Word 0 | | | | WORD2 | | | | | B11, B12, B13, B14 | Identification signal and information | | | | | incidental to Wo | rd 0 | | REV. 0 –59– Figure 61. Progressive Scan CGMS Waveform Figure 62. Standard Definition CGMS Waveform Diagram Figure 63. HDTV 720p CGMS Waveform Figure 64. HDTV 1080i CGMS Waveform -60- REV. 0 # APPENDIX 2—SD WIDE SCREEN SIGNALING [Subaddress 59h, 5Ah, 5Bh] The ADV7312 support wide screen signaling (WSS) conforming to the standard. WSS data is transmitted on Line 23. WSS data can be transmitted only when the device is configured in PAL mode. The WSS data is 14 bits long, and the function of each of these bits is shown in Table XIX. The WSS data is preceded by a run-in sequence and a start code; see Figure 65. If SD WSS [Address 59h, Bit 7] is set to a Logic 1, it enables the WSS data to be transmitted on Line 23. The latter portion of Line 23 (42.5 $\mu s$ from the falling edge of $\overline{HSYNC}$ ) is available for the insertion of video. It is possible to blank the WSS portion of Line 23 with Subaddress 61h, Bit 7. | Table | XIX | Function | of WSS | Rite | |-------|-----|----------|--------|------| | | | | | | | Bit | | | Description | | | Bit | Description | |--------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 0-H<br>Bit 3<br>B0, B3<br>0 0<br>1 0<br>0 1<br>1 1<br>0 0<br>1 0<br>0 1<br>1 1 1 | 1, B2,<br>0<br>0<br>0<br>0 | B3<br>1<br>0<br>0<br>1<br>0<br>1<br>1<br>0<br>0 | 1 - | Format/Position eck of Bit 0 to Bi Format Full Format Letterbox Letterbox Letterbox Letterbox Letterbox Letterbox Full Format N/A | Position N/A Center Top Center Top Center Center Center N/A | B5<br>0<br>1<br>B6<br>0<br>1<br>B7<br>B9 B10<br>0 0<br>1 0<br>0 1<br>1 1 | Standard Coding Motion Adaptive Color Plus No Helper Modulated Helper Reserved No Open Subtitles Subtitles in Active Image Area Subtitles out of Active Image Area Reserved | | B4<br>0<br>1 | | | Camera Mode<br>Film Mode | | | B11<br>0<br>1<br>B12<br>B13 | No Surround Sound Information<br>Surround Sound Mode<br>Reserved<br>Reserved | Figure 65. WSS Waveform Diagram REV. 0 -61- ## APPENDIX 3—SD CLOSED CAPTIONING [Subaddress 51h-54h] The ADV7312 support closed captioning conforming to the standard television synchronizing waveform for color transmission. Closed captioning is transmitted during the blanked active line time of Line 21 of the odd fields and Line 284 of the even fields. Closed captioning consists of a 7-cycle sinusoidal burst that is frequency and phase locked to the caption data. After the clock run-in signal, the blanking level is held for two data bits and is followed by a Logic 1 start bit. Sixteen bits of data follow the start bit. These consist of two 8-bit bytes, seven data bits, and one odd parity bit. The data for these bytes is stored in the SD closed captioning registers [Address 53h–54h]. The ADV7312 also support the extended closed captioning operation, which is active during even fields and is encoded on Scan Line 284. The data for this operation is stored in the SD closed captioning registers [Address 51h–52h]. All clock run-in signals and timing to support closed captioning on Lines 21 and 284 are generated automatically by the ADV7312. All pixels inputs are ignored during Lines 21 and 284 if closed captioning is enabled. FCC Code of Federal Regulations (CFR) 47 section 15.119 and EIA608 describe the closed captioning information for Lines 21 and 284. The ADV7312 use a single buffering method. This means that the closed captioning buffer is only 1-byte deep; therefore there will be no frame delay in outputting the closed captioning data unlike other 2-byte deep buffering systems. The data must be loaded one line before (Line 20 or Line 283) it is output on Line 21 and Line 284. A typical implementation of this method is to use \$\overline{VSYNC}\$ to interrupt a microprocessor, which in turn will load the new data (two bytes) in every field. If no new data is required for transmission, 0s must be inserted in both data registers; this is called *nulling*. It is also important to load control codes, all of which are double bytes on Line 21, or a TV will not recognize them. If there is a message like "Hello World" that has an odd number of characters, it is important to pad it out to even in order to get "end of caption" 2-byte control code to land in the same field. Figure 66. Closed Captioning Waveform, NTSC -62- REV. 0 ### **APPENDIX 4—TEST PATTERNS** The ADV7312 can generate SD and HD test patterns. Figure 67. NTSC Color Bars Figure 68. PAL Color Bars Figure 69. NTSC Black Bar [-21 mV, 0 mV, 3.5 mV, 7 mV, 10.5 mV, 14 mV, 18 mV, 23 mV] Figure 70. PAL Black Bar [–21 mV, 0 mV, 3.5 mV, 7 mV, 10.5 mV, 14 mV, 18 mV, 23 mV] Figure 71. 525p Hatch Pattern Figure 72. 625p Hatch Pattern REV. 0 -63- Figure 73. 525p Field Pattern Figure 74. 625p Field Pattern Figure 75. 525p Black Bar [–35 mV, 0 mV, 7 mV, 14 mV, 21 mV, 28 mV, 35 mV] Figure 76. 625p Black Bar [–35 mV, 0 mV, 7 mV, 14 mV, 21 mV, 28 mV, 35 mV] -64- REV. 0 The following register settings are used to generate an SD NTSC CVBS output on DAC A: | Subaddress | Register<br>Setting | |------------|---------------------| | 00h | 80h | | 40h | 10h | | 42h | 40h | | 44h | 40h | | 4Ah | 08h | All other registers are set as normal/default. For PAL CVBS output on DAC A, the same settings are used except that subaddress = 40h and register setting = 11h. The following register settings are used to generate an SD NTSC black bar pattern output on DAC A: | Subaddress | Register<br>Setting | |------------|---------------------| | 00h | 80h | | 02h | 04h | | 40h | 10h | | 42h | 40h | | 44h | 40h | | 4Ah | 08h | All other registers are set as normal/default. For PAL black bar pattern output on DAC A, the same settings are used except that subaddress = 40h and register setting = 11h. The following register settings are used to generate a 525p hatch pattern on DAC D: | Subaddress | Register<br>Setting | |------------|---------------------| | 00h | 10h | | 01h | 10h | | 10h | 40h | | 11h | 05h | | 16h | A0h | | 17h | 80h | | 18h | 80h | All other registers are set as normal/default. For 625p hatch pattern on DAC D, the same register settings are used except that subaddress = 10h and register setting = 50h. For a 525p black bar pattern output on DAC D, the same settings are used as above except that subaddress = 02h and register setting = 24h. For 625p black bar pattern output on DAC D, the same settings are used as above except that subaddress = 02h and register setting = 24h; and subaddress = 10h and register setting = 50h. REV. 0 -65- APPENDIX 5—SD TIMING MODES [Subaddress 4Ah] Mode 0 (CCIR-656)—Slave Option (Timing Register 0 TR0 = X X X X X 0 0 0) The ADV7312 is controlled by the SAV (start active video) and EAV (end active video) time codes in the pixel data. All timing information is transmitted using a 4-byte synchronization pattern. A synchronization pattern is sent immediately before and after each line during active picture and retrace. S\_VSYNC, S\_HSYNC, and S\_BLANK (if not used) pins should be tied high during this mode. Blank output is available. Figure 77. SD Slave Mode 0 ### Mode 0 (CCIR-656)—Master Option ### (Timing Register 0 TR0 = X X X X X 0 0 1) The ADV7312 generates H, V, and F signals required for the SAV (start active video) and EAV (end active video) time codes in the CCIR656 standard. The H bit is output on the $\overline{S_HSYNC}$ , the V bit is output on $\overline{S_BLANK}$ , and the F bit is output on $\overline{S_VSYNC}$ . Figure 78. SD Master Mode 0, NTSC Figure 79. SD Master Mode 0, PAL REV. 0 Figure 80. SD Master Mode 0, Data Transitions ### Mode 1—Slave Option ### (Timing Register 0 TR0 = X X X X X 0 1 0) In this mode, the ADV7312 accept horizontal sync and odd/even field signals. A transition of the field input when $\overline{HSYNC}$ is low indicates a new frame, i.e., vertical retrace. The $\overline{BLANK}$ signal is optional. When the $\overline{BLANK}$ input is disabled, the ADV7312 automatically blank all normally blank lines as per $\overline{CCIR-624}$ . $\overline{HSYNC}$ is input on $\overline{S_HSYNC}$ , $\overline{BLANK}$ on $\overline{S_BLANK}$ , and FIELD on $\overline{S_VSYNC}$ . Figure 81. SD Slave Mode 1 (NTSC) ### Mode 1-Master Option ### (Timing Register 0 TR0 = X X X X X 0 1 1) In this mode, the ADV7312 can generate horizontal sync and odd/even field signals. A transition of the field input when $\overline{\text{HSYNC}}$ is low indicates a new frame, i.e., vertical retrace. The blank signal is optional. When the $\overline{\text{BLANK}}$ input is disabled, the ADV7312 automatically blank all normally blank lines as per CCIR-624. Pixel data is latched on the rising clock edge following the timing signal transitions. $\overline{\text{HSYNC}}$ is output on the $\overline{\text{S\_HSYNC}}$ , $\overline{\text{BLANK}}$ on $\overline{\text{S\_BLANK}}$ , and FIELD on $\overline{\text{S\_VSYNC}}$ . Figure 83. SD Timing Mode 1—Odd/Even Field Transitions Master/Slave REV. 0 -69- ### Mode 2— Slave Option ### (Timing Register 0 TR0 = X X X X X 1 0 0) In this mode, the ADV7312 accepts horizontal and vertical sync signals. A coincident low transition of both $\overline{HSYNC}$ and $\overline{VSYNC}$ inputs indicates the start of an odd field. A $\overline{VSYNC}$ low transition when $\overline{HSYNC}$ is high indicates the start of an even field. The $\overline{BLANK}$ signal is optional. When the $\overline{BLANK}$ input is disabled, the ADV7312 automatically blank all normally blank lines as per CCIR-624. $\overline{HSYNC}$ is input $\overline{S}_{\_}HSYNC$ , $\overline{BLANK}$ on $\overline{S}_{\_}BLANK$ , and $\overline{VSYNC}$ on $\overline{S}_{\_}VSYNC$ . Figure 84. SD Slave Mode 2 (NTSC) Figure 85. SD Slave Mode 2 (PAL) -70- REV. 0 ### Mode 2-Master Option ### (Timing Register 0 TR0 = X X X X X 1 0 1) In this mode, the ADV7312 can generate horizontal and vertical sync signals. A coincident low transition of both $\overline{HSYNC}$ and $\overline{VSYNC}$ inputs indicates the start of an odd field. A $\overline{VSYNC}$ low transition when $\overline{HSYNC}$ is high indicates the start of an even field. The $\overline{BLANK}$ signal is optional. When the $\overline{BLANK}$ input is disabled, the ADV7312 automatically blank all normally blank lines as per CCIR-624. $\overline{HSYNC}$ is output on $\overline{S\_HSYNC}$ , $\overline{BLANK}$ on $\overline{S\_BLANK}$ , and $\overline{VSYNC}$ on $\overline{S\_VSYNC}$ . Figure 86. SD Timing Mode 2 Even to Odd Field Transition Master/Slave Figure 87. SD Timing Mode 2 Odd to Even Field Transition Master/Slave REV. 0 -71- ### Mode 3-Master/Slave Option ### (Timing Register 0 TR0 = X X X X X 1 1 0 or X X X X X 1 1 1) In this mode, the ADV7312 accept or generate horizontal sync and odd/even field signals. A transition of the field input when $\overline{HSYNC}$ is high indicates a new frame, i.e., vertical retrace. The $\overline{BLANK}$ signal is optional. When the $\overline{BLANK}$ input is disabled, the ADV7312 automatically blank all normally blank lines as per CCIR-624. $\overline{HSYNC}$ is output in master mode and input in slave mode on $\overline{S_{-}VSYNC}$ , $\overline{BLANK}$ on $\overline{S_{-}BLANK}$ , and $\overline{VSYNC}$ on $\overline{S_{-}VSYNC}$ . Figure 88. SD Timing Mode 3 (NTSC) Figure 89. SD Timing Mode 3 (PAL) -72- REV. 0 #### APPENDIX 6—HD TIMING REV. 0 -73- ### **ADV7312** ## APPENDIX 7—VIDEO OUTPUT LEVELS HD YPrPb Output Levels Figure 91. EIA 770.2 Standard Output Signals (525p/625p) Figure 92. EIA 770.1 Standard Output Signals (525p/625p) Figure 93. EIA 770.3 Standard Output Signals (1080i, 720p) Figure 94. Output Levels for Full Input Selection -74- REV. 0 ### **RGB Output Levels** Pattern: 100%/75% Color Bars Figure 95. PS RGB Output Levels Figure 96. PS RGB Output Levels—RGB Sync Enabled Figure 97. SD RGB Output Levels—RGB Sync Disabled Figure 98. SD RGB Output Levels—RGB Sync Enabled REV. 0 -75- ## **ADV7312** #### YPrPb Levels—SMPTE/EBU N10 Pattern: 100% Color Bars Figure 99. Pb Levels—NTSC Figure 100. Pb Levels—PAL Figure 101. Pr Levels—NTSC Figure 102. Pr Levels—PAL Figure 103. Y Levels—NTSC Figure 104. Y Levels—PAL -76- REV. 0 Figure 105. NTSC Color Bars 75% Figure 106. NTSC Chroma REV. 0 -77- Figure 107. NTSC Luma Figure 108. PAL Color Bars 75% -78- REV. 0 Figure 109. PAL Chroma Figure 110. PAL Luma REV. 0 -79- ## **ADV7312** #### **APPENDIX 8—VIDEO STANDARDS** SAV/EAV: LINE 1-562: F = 0 SAV/EAV: LINE 1-302: T = 0 SAV/EAV: LINE 563-1125: F = 1 SAV/EAV: LINE 1-20; 561-583; 1124-1125: V = 1 SAV/EAV: LINE 21-560; 584-1123: V = 0 FOR A FIELD RATE OF 30Hz: 40 SAMPLES FOR A FIELD RATE OF 25Hz: 480 SAMPLES Figure 111. EAV/SAV Input Data Timing Diagram-SMPTE 274M FVH\* = FVH AND PARITY BITS SAV: LINE 43-525 = 200H SAV: LINE 1-42 = 2AC EAV: LINE 43-525 = 274H EAV: LINE 1-42 = 2D8 Figure 112. EAV/SAV Input Data Timing Diagram—SMPTE 293M Figure 113. SMPTE 293M (525p) Figure 114. ITU-R BT.1358 (625p) Figure 115. SMPTE 296M (720p) Figure 116. SMPTE 274M (1080i) REV. 0 -81- #### **OUTLINE DIMENSIONS** # 64-Lead Low Profile Quad Flat Package [LQFP] (ST-64-2) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MS-026BCD -82- REV. 0