











ADS1259-Q1

SLASE20 - MARCH 2014

# ADS1259-Q1 Automotive, 14.4-kSPS, 24-Bit Analog-to-Digital Converter With Integrated Low-Drift Reference

#### **Features**

- Qualified for Automotive Applications
- AEC-Q100 Qualified with the Following Results:
  - Temperature Grade 1: –40°C to 125°C
  - HBM ESD Classification 2
  - CDM ESD Classification C4B
- Programmable Data Rates: 10 SPS to 14.4 kSPS
- Single-Cycle Settling Digital Filter
- High Performance:
  - 21.3 ENOB at 1.2 kSPS
  - INL: 3 ppm
  - Offset Drift: 0.05 µV/°C Gain Drift: 0.5 ppm/°C
- Internal Reference: 2.5 V, 10 ppm/°C Drift
- Internal 2% Accurate Oscillator
- Input Signal Out-of-Range Detection
- Optional Checksum and Redundant Data-Read Capability to Augment Data Integrity
- SPI™-Compatible Interface, Mode 1
- Analog Supply: 5 V or ±2.5 V
- Digital Supply: 2.7 V to 5 V

# **Applications**

- Automotive Power Train
- **Electrical Vehicles**

### 3 Description

The ADS1259-Q1 is a precision, low-drift, 24-bit, analog-to-digital converter (ADC). The device can perform conversions at data rates up to 14.4 kSPS with high resolution and is therefore ideally suited to measure rapidly changing signals that have a wide dynamic range. An integrated low-noise, low-drift 2.5-V reference eliminates the need for an external voltage reference, thus reducing system cost and component count.

The converter uses a fourth-order, inherently stable, delta-sigma ( $\Delta\Sigma$ ) modulator that provides outstanding noise performance and linearity. The device can use the integrated oscillator, an external crystal, or an external clock as the ADC clock source.

A fast-responding input overrange detector flags the conversion data if an input overrange event occurs. To augment data integrity in noisy automotive environments the ADS1259-Q1 offers an optional checksum byte and a redundant conversion dataread capability.

The ADS1259-Q1 consumes 13 mW during operation and less than 25 µW when powered down. TI offers the ADS1259-Q1 device in a TSSOP-20 package with full specification from -40°C to 125°C.

#### **Device Information**

| ORDER NUMBER  | PACKAGE    | BODY SIZE       |
|---------------|------------|-----------------|
| ADS1259QPWRQ1 | TSSOP (20) | 6.5 mm × 4.4 mm |

#### ADS1259-Q1 Simplified Block Diagram





# **Table of Contents**

| 1 | Features 1                           |   | 6.4 Thermal Information              | 5              |
|---|--------------------------------------|---|--------------------------------------|----------------|
| 2 | Applications 1                       |   | 6.5 Electrical Characteristics       | 6              |
|   | Description 1                        | 7 | Residue                              | <mark>7</mark> |
|   | Revision History2                    | 8 | Device Documentation and Support     | 8              |
|   | Terminal Configuration and Functions |   | 8.1 Trademarks                       | 8              |
|   | Specifications4                      |   | 8.2 Electrostatic Discharge Caution  | 8              |
| ٠ | 6.1 Absolute Maximum Ratings         |   | 8.3 Glossary                         | 8              |
|   | 6.2 Handling Ratings                 | 9 | Mechanical, Packaging, and Orderable |                |
|   | 6.3 Recommended Operating Conditions |   | Information                          | 9              |

# 4 Revision History

| DATE       | REVISION | NOTES           |
|------------|----------|-----------------|
| March 2014 | *        | Initial release |

Submit Documentation Feedback



www.ti.com SLASE20 – MARCH 2014

# 5 Terminal Configuration and Functions

#### 20-Terminal TSSOP PW Package (Top View)



#### **Terminal Functions**

| т   | RMINAL      |                | Terminal Functions                                                                           |
|-----|-------------|----------------|----------------------------------------------------------------------------------------------|
|     | 1           | TYPE           | DESCRIPTION                                                                                  |
| NO. | NAME        |                |                                                                                              |
| 1   | AINP        | Analog input   | Positive analog input                                                                        |
| 2   | AINN        | Analog input   | Negative analog input                                                                        |
| 3   | RESET/PWDN  | Digital input  | Reset or power down; reset is active-low; hold low for power down.                           |
| 4   | START       | Digital input  | Start conversions, active-high                                                               |
| 5   | SYNCOUT     | Digital output | Sync clock output (f <sub>(CLK)</sub> / 8)                                                   |
| 6   | CS          | Digital input  | SPI chip-select, active-low                                                                  |
| 7   | SCLK        | Digital input  | SPI clock input                                                                              |
| 8   | DIN         | Digital input  | SPI data input                                                                               |
| 9   | DOUT        | Digital output | SPI data output                                                                              |
| 10  | DRDY        | Digital output | Data-ready output, active-low                                                                |
| 11  | XTAL1/CLKIN | Digital input  | Internal oscillator: DGND External clock: clock input Crystal oscillator: external crystal1  |
| 12  | XTAL2       | Digital        | External crystal2, otherwise no connection                                                   |
| 13  | BYPASS      | Analog         | Core voltage bypass. Connect a 1-µF capacitor to DGND.                                       |
| 14  | DGND        | Digital        | Digital ground                                                                               |
| 15  | DVDD        | Digital        | Digital power supply                                                                         |
| 16  | REFOUT      | Analog output  | Positive internal reference output. Connect a 1-µF capacitor, C <sub>REFOUT</sub> , to AVSS. |
| 17  | REFP        | Analog input   | Positive reference input. Connect a 1-µF capacitor, C <sub>REFIN</sub> , to REFN. (1)        |
| 18  | REFN        | Analog input   | Negative reference input <sup>(1)</sup>                                                      |
| 19  | AVSS        | Analog         | Negative analog power supply and negative internal reference output                          |
| 20  | AVDD        | Analog         | Positive analog power supply                                                                 |

<sup>(1)</sup> Leave unused reference inputs unconnected or tie to AVDD.



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating ambient temperature range (unless otherwise noted)

|                                |                                               | MIN        | MAX        | UNIT |
|--------------------------------|-----------------------------------------------|------------|------------|------|
| AVDD to AVSS                   |                                               | -0.3       | 7          | V    |
| AVSS to DGND                   |                                               | -2.8       | 0.3        | V    |
| DVDD to DGND                   |                                               | -0.3       | 7          | V    |
| Analog input voltage           | AINN, AINP, REFN, REFP                        | AVSS - 0.3 | AVDD + 0.3 | V    |
| Digital input voltage          | CS, DIN, RESET/PDWN, SCLK, START, XTAL1/CLKIN | DGND - 0.3 | DVDD + 0.3 | V    |
| Input current, continuous      | Any terminal except supply terminals          | -10        | 10         | mA   |
| Operating junction temperature | e, T <sub>J</sub>                             | -40        | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 Handling Ratings

|                        |                                                          | MIN | MAX | UNIT |
|------------------------|----------------------------------------------------------|-----|-----|------|
| T <sub>stg</sub>       | Storage temperature range                                | -60 | 150 | °C   |
| v (1)                  | Human-body model (HBM) ESD stress voltage <sup>(2)</sup> | -2  | 2   | kV   |
| V <sub>(ESD)</sub> (1) | Charged-device model (CDM) ESD stress voltage (2)        | -1  | 1   | kV   |

Electrostatic discharge (ESD) to measure device sensitivity or immunity to damage caused by assembly-line electrostatic discharges into the device.

Submit Documentation Feedback

<sup>(2)</sup> Meets or exceeds the passing level per AEC-Q100.



### 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                                                     |                                        | MIN               | NOM        | MAX               | UNIT |
|-----------------------------------------------------|----------------------------------------|-------------------|------------|-------------------|------|
| POWER SUPPLY                                        |                                        |                   |            | -1                |      |
| Analog newer august.                                | AVDD to AVSS                           | 4.75              | 5.0        | 5.25              | V    |
| Analog power supply                                 | AVSS to DGND                           | -2.6              | -2.5       | 0                 | V    |
| Digital power supply                                | DVDD to DGND                           | 2.7               | 3.3        | 5.25              | V    |
| ANALOG INPUTS                                       |                                        |                   |            |                   |      |
| Absolute input voltage                              | AINP or AINN                           | AVSS - 0.1        |            | AVDD + 0.1        | V    |
| Differential input voltage <sup>(1)</sup>           | $V_{(IN)} = (V_{(AINP)} - V_{(AINN)})$ | -V <sub>ref</sub> |            | $V_{ref}$         | V    |
| VOLTAGE REFERENCE INPUTS                            |                                        |                   |            |                   |      |
| Reference input voltage                             | $V_{ref} = (V_{(REFP)} - V_{(REFN)})$  | 0.5               | 2.5        | AVDD – AVSS + 0.2 | V    |
| Absolute negative reference voltage                 | REFN                                   | AVSS - 0.1        | AVSS       | REFP - 0.5        | V    |
| Absolute positive reference voltage                 | REFP                                   | REFN + 0.5        | AVSS + 2.5 | AVDD + 0.1        | V    |
| EXTERNAL CLOCK SOURCES (f <sub>(CL</sub>            | .к))                                   |                   |            | •                 |      |
| Crystal oscillator                                  | Frequency                              | 2                 | 7.3728     | 8                 | MHz  |
| Establish de la | Frequency                              | 0.1               | 7.3728     | 8                 | MHz  |
| External clock                                      | Duty cycle                             | 40%               |            | 60%               |      |
| DIGITAL INPUTS                                      |                                        |                   |            |                   |      |
| High-level input voltage, V <sub>IH</sub>           |                                        | 0.8 DVDD          |            | DVDD              | V    |
| Low-level input voltage, V <sub>IL</sub>            |                                        | DGND              |            | 0.2 DVDD          | V    |
| TEMPERATURE RANGE                                   | 1                                      |                   |            | 1                 |      |
| Operating ambient temperature, T <sub>A</sub>       |                                        | -40               |            | 125               | °C   |

<sup>(1)</sup> Excluding the effects of offset and gain error.

### 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | PW<br>(20 TERMINALS) | UNIT |
|-----------------------|----------------------------------------------|----------------------|------|
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 86.9                 | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 21                   | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 39.1                 | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.8                  | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 38.4                 | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A                  | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# TEXAS INSTRUMENTS

#### 6.5 Electrical Characteristics

Minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to 125°C. Typical specifications are at  $T_A = 25^{\circ}\text{C}$ , AVDD = 2.5 V, AVSS = -2.5 V, DVDD = 3.3 V, external  $f_{(CLK)} = 7.3728$  MHz, external  $V_{ref} = 2.5$  V, and  $f_{(DATA)} = 60$  SPS (unless otherwise noted)

| PARAMETER                                                | MHz, external $V_{ref} = 2.5 \text{ V}$ , and $f_{(DATA)} = 60 \text{ TEST CONDITIONS}$ | MIN      | TYP          | MAX      | UNIT          |  |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------|----------|--------------|----------|---------------|--|
| ANALOG INPUTS                                            |                                                                                         |          |              | <u> </u> |               |  |
| Differential input impedance                             |                                                                                         |          | 120          |          | kΩ            |  |
| Common-mode input impedance                              |                                                                                         |          | 500          |          | kΩ            |  |
| SYSTEM PERFORMANCE                                       | +                                                                                       |          |              |          |               |  |
| Resolution (no missing codes)                            |                                                                                         | 24       |              |          | Bits          |  |
| Data rate, f <sub>(DATA)</sub>                           |                                                                                         | 10       |              | 14,400   | SPS           |  |
| Noise (input referred)                                   | Shorted inputs, See SBAS424 for more information.                                       |          | 0.7          |          | $\mu V_{RMS}$ |  |
| Integral nonlinearity, INL                               | Best-fit method                                                                         | -10      | ±3           | 10       | ppm           |  |
| Offset voltage (input referred)                          |                                                                                         | -250     | ±40          | 250      | μV            |  |
| Offset voltage after calibration <sup>(1)</sup>          |                                                                                         |          | ±1           |          | μV            |  |
| Offset drift                                             | T <sub>A</sub> = -40°C to 125°C                                                         |          | 0.05         | 0.25     | μV/°C         |  |
| Gain error <sup>(2)</sup>                                |                                                                                         | -0.5%    | ±0.05%       | 0.5%     |               |  |
| Gain error after calibration <sup>(1)</sup>              |                                                                                         |          | ±0.0002%     |          |               |  |
| Gain drift                                               | T <sub>A</sub> = -40°C to 125°C                                                         |          | 0.5          | 2.5      | ppm/°C        |  |
| Normal-mode rejection ratio, NMRR                        |                                                                                         |          | See SBAS424. |          |               |  |
| Common-mode rejection ratio, CMRR                        | 60 Hz, ac <sup>(3)</sup>                                                                | 100      | 120          |          | dB            |  |
| AVDD, AVSS power-supply rejection ratio, PSRR            | 60 Hz, ac <sup>(3)</sup>                                                                | 85       | 95           |          | dB            |  |
| DVDD power supply-rejection ratio, PSRR                  | 60 Hz, ac <sup>(3)</sup>                                                                | 85       | 110          |          | dB            |  |
| OUT-OF-RANGE DETECTION                                   | +                                                                                       |          |              |          |               |  |
| Threshold level                                          | AVSS + 150 mV ≤ V <sub>(AINP)</sub> , V <sub>(AINN)</sub> ≤ AVDD − 150 mV               |          | ±105         |          | %FSR          |  |
| Threshold level accuracy                                 | AVSS + 150 mV ≤ V <sub>(AINP)</sub> , V <sub>(AINN)</sub> ≤ AVDD − 150 mV               |          | ±0.5         |          | %FSR          |  |
| VOLTAGE REFERENCE INPUTS                                 |                                                                                         |          |              |          |               |  |
| Average reference input current                          | AVSS ≤ V <sub>(REFP)</sub> , V <sub>(REFN)</sub> ≤ AVDD                                 |          | 350          |          | nA            |  |
| Average reference input current drift                    |                                                                                         |          | 0.2          |          | nA/°C         |  |
| INTERNAL VOLTAGE REFERENCE                               |                                                                                         |          |              |          |               |  |
| Reference output voltage                                 | $V_{(REFOUT)} = (REFOUT - AVSS)$                                                        |          | 2.5          |          | V             |  |
| Accuracy                                                 | T <sub>A</sub> = 25°C                                                                   | -0.4%    |              | 0.4%     |               |  |
| Temperature drift                                        | T <sub>A</sub> = -40°C to 125°C                                                         |          | 10           | 40       | ppm/°C        |  |
| Drive current (sink and source)                          |                                                                                         | -10      |              | 10       | mA            |  |
| Load regulation                                          |                                                                                         |          | 10           |          | μV/mA         |  |
| Turn-on settling time                                    | $\pm 0.001\%$ settling, $C_{REFIN} = 1 \mu F$ , $C_{REFOUT} = 1 \mu F$                  |          | 1            |          | S             |  |
| Long-term stability                                      | 0 to 1000 hours                                                                         |          | 70           |          | ppm           |  |
| Thermal hysteresis                                       |                                                                                         |          | 30           |          | ppm           |  |
| CLOCK SOURCE (f <sub>(CLK)</sub> )                       |                                                                                         |          |              |          |               |  |
| Internal oscillator frequency                            |                                                                                         |          | 7.3728       |          | MHz           |  |
| Internal oscillator accuracy                             |                                                                                         | -2%      | ±0.2%        | 2%       |               |  |
| External crystal oscillator start-up time <sup>(4)</sup> | 18-pF load capacitors                                                                   |          | 20           |          | ms            |  |
| DIGITAL INPUTS AND OUTPUTS (DVDD = 2.7 V                 | to 5.25 V)                                                                              |          |              |          |               |  |
| ·                                                        | I <sub>OH</sub> = 1 mA                                                                  | 0.8 DVDD |              |          |               |  |
| High-level output voltage, V <sub>OH</sub>               | I <sub>OH</sub> = 8 mA                                                                  |          | 0.75 DVDD    |          | V             |  |
|                                                          | I <sub>OL</sub> = 1 mA                                                                  |          |              | 0.2 DVDD |               |  |
| Low-level output voltage, $V_{OL}$                       | I <sub>OL</sub> = 8 mA                                                                  |          | 0.2 DVDD     |          | V             |  |
| Input hysteresis                                         |                                                                                         |          | 0.1          |          | V             |  |
| • • • • • • • • • • • • • • • • • • • •                  |                                                                                         |          |              |          | -             |  |

<sup>1)</sup> Calibration accuracy is on the level of noise (signal and ADC), reduced by the effect of 16-reading averaging.

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated

<sup>(2)</sup> Excludes internal reference error.

<sup>(3)</sup> f<sub>(DATA)</sub> = 14.4 kSPS. Placing a notch of the digital filter at 60 Hz (setting f<sub>(DATA)</sub> = 10 SPS or 60 SPS) further improves the common-mode rejection and power-supply rejection of this input frequency.

<sup>(4)</sup> External crystal start-up time can vary with crystal manufacturer and over temperature.



www.ti.com SLASE20 – MARCH 2014

### **Electrical Characteristics (continued)**

Minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to 125°C. Typical specifications are at  $T_A = 25^{\circ}\text{C}$ , AVDD = 2.5 V, AVSS = -2.5 V, DVDD = 3.3 V, external  $f_{(CLK)} = 7.3728$  MHz, external  $V_{ref} = 2.5$  V, and  $f_{(DATA)} = 60$  SPS (unless otherwise noted)

| PARAMETER                                   | TEST CONDITIONS                                                                                                                | MIN | TYP MAX | UNIT |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|
| POWER SUPPLY                                |                                                                                                                                |     |         |      |
|                                             | Operating (internal reference enabled)                                                                                         |     | 2.3 5   | mA   |
| Absolute analog supply current (AVDD, AVSS) | Standby mode (internal reference enabled)                                                                                      |     | 200     |      |
|                                             | Standby mode (internal reference disabled)                                                                                     |     | 1       | μA   |
|                                             | Power-down mode                                                                                                                |     | 1       |      |
|                                             | Operating (internal oscillator <sup>(5)</sup> )                                                                                |     | 500 700 |      |
| Digital supply current (DVDD)               | Standby mode (internal oscillator)                                                                                             |     | 160 300 | μА   |
|                                             | Power-down mode (external CLKIN, SCLK stopped, digital inputs maintained at V <sub>IH</sub> or V <sub>IL</sub> voltage levels) |     | 1 10    |      |
|                                             | Operating (internal reference enabled, internal oscillator)                                                                    |     | 13 28   |      |
| Power dissipation                           | Standby mode (internal reference enabled, internal oscillator)                                                                 |     | 1.5     | mW   |
|                                             | Standby mode (internal reference disabled, internal oscillator)                                                                |     | 0.5     |      |
|                                             | Power-down mode                                                                                                                |     | 10      | μW   |

(5) Internal oscillator current: 40 μA (typ.)

### 7 Residue

See SBAS424 for any information on the ADS1259-Q1 device that is not covered in the foregoing sections.

# TEXAS INSTRUMENTS

# 8 Device Documentation and Support

#### 8.1 Trademarks

SPI is a trademark of Motorola.

All other trademarks are the property of their respective owners.

### 8.2 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

Submit Documentation Feedback

www.ti.com SLASE20 – MARCH 2014

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

26-Mar-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| ADS1259QPWRQ1    | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AD1259Q1             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

26-Mar-2014

#### OTHER QUALIFIED VERSIONS OF ADS1259-Q1:

www.ti.com

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Mar-2016

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS1259QPWRQ1 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 12-Mar-2016



#### \*All dimensions are nominal

| Device Package Typ |       | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------------|-------|-----------------|------|------|-------------|------------|-------------|--|
| ADS1259QPWRQ1      | TSSOP | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |  |

PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>