# ANALOG50 mA/500 mA, Ultralow Power Step-DownDEVICESRegulator With Battery Voltage Monitor

### **Data Sheet**

#### **FEATURES**

Input supply voltage range: 2.15 V to 6.50 V Operates down to 2.00 V Ultralow 240 nA quiescent current with no load Selectable output voltages of 1.2 V to 3.6 V, or 0.8 V to 5.0 V ±1.5% output accuracy over the full temperature range in pulse-width modulation (PWM) mode Selectable hysteresis mode or PWM operation mode **Output current** Up to 50 mA in hysteresis mode Up to 500 mA in PWM mode VINOK flag to monitor input battery voltage 100% duty cycle operation mode 2 MHz switching frequency with optional synchronization input from 1.5 MHz to 2.5 MHz Quick output discharge (QOD) option UVLO, OCP, and TSD protection 9-ball, 1.65 mm × 1.87 mm WLCSP Junction temperature: -40°C to +125°C

#### **APPLICATIONS**

Energy (gas, water) metering Portable and battery-powered equipment Medical applications Keep-alive power supply

#### **GENERAL DESCRIPTION**

The ADP5303 is high efficiency, ultralow quiescent current step-down regulator that draws only 240 nA quiescent current to regulate the output at no load.

The ADP5303 runs from an input voltage of 2.15 V to 6.50 V, allowing the use of multiple alkaline or NiMH cells, Li-Ion cells, or other power sources. The output voltage is selectable from 0.8 V to 5.0 V by an external VID resistor and a factory fuse. The total solution requires only four tiny external components.

The ADP5303 can operate between hysteresis mode and PWM mode via the SYNC/MODE pin. In hysteresis mode, the regulator achieves excellent efficiency at less than 1 mW and provides up to 50 mA of output current. In PWM mode, the regulator produces a lower output ripple and supplies up to 500 mA of output current. The flexible configuration capability during operation of the device enables very efficient power management to meet both long battery life and low system noise requirements.

The ADP5303 integrates an ultralow power comparator with a factory programmable voltage reference to monitor the input battery voltage. The regulator runs at a 2 MHz switching frequency in PWM mode and the SYNC/MODE pin can be synchronized to an external clock from 1.5 MHz to 2.5 MHz.

Other key features in the ADP5303 include separate enabling, QOD, and safety features such as overcurrent protection (OCP), thermal shutdown (TSD), and input undervoltage lockout (UVLO).

The ADP5303 is available in 9-ball, 1.65 mm  $\times$  1.87 mm WLCSP package rated for the -40°C to +125°C junction temperature range.



**ADP5303** 



Rev. B

Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2015–2019 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

# TABLE OF CONTENTS

| Features                                     |
|----------------------------------------------|
| Applications1                                |
| Typical Application Circuit 1                |
| General Description                          |
| Revision History 2                           |
| Detailed Functional Block Diagram            |
| Specifications                               |
| Absolute Maximum Ratings                     |
| Thermal Resistance                           |
| ESD Caution                                  |
| Pin Configuration and Function Descriptions7 |
| Typical Performance Characteristics          |
| Theory of Operation14                        |
| Buck Regulator Operational Modes14           |
| Oscillator and Synchronization14             |
| Adjustable and Fixed Output Voltages14       |
| Undervoltage Lockout (UVLO)15                |
| Enable/Disable15                             |
| Current Limit                                |

#### **REVISION HISTORY**

#### 3/2019—Rev. A to Rev. B

| Changes to Adjustable and Fixed Output Voltages Section | 14 |
|---------------------------------------------------------|----|
| Changes to Table 8, Table 9, Table 10, and Table 11     | 20 |
| Changes to Ordering Guide                               | 21 |

#### 6/2016—Rev. 0 to Rev. A

| Change to Features Section and General Description |  |
|----------------------------------------------------|--|
| Section1                                           |  |

| Change to SYNC Clock Range Parameter, Table 1    | 4  |
|--------------------------------------------------|----|
| Change to Table 4                                | 7  |
| Change to Oscillator and Synchronization Section | 14 |
| Changes to Table 8                               | 20 |

10/2015—Revision 0: Initial Version

# **DETAILED FUNCTIONAL BLOCK DIAGRAM**



Figure 2. Detailed Functional Block Diagram

# SPECIFICATIONS

 $V_{IN}$  = 3.6 V,  $V_{OUT}$  = 2.5 V,  $T_J$  = -40°C to +125°C for minimum and maximum specifications, and  $T_A$  = 25°C for typical specifications, unless otherwise noted.

| Parameter                                                                  | Symbol                                    | Min   | Тур  | Max                        | Unit            | Test Conditions/Comments                                                     |
|----------------------------------------------------------------------------|-------------------------------------------|-------|------|----------------------------|-----------------|------------------------------------------------------------------------------|
| INPUT SUPPLY VOLTAGE RANGE                                                 | VIN                                       | 2.15  |      | 6.50                       | V               |                                                                              |
| SHUTDOWN CURRENT                                                           | Ishutdown                                 |       | 18   | 40                         | nA              | $V_{EN} = 0 V, -40^{\circ}C \le T_{J} \le +85^{\circ}C$                      |
|                                                                            |                                           |       | 18   | 130                        | nA              | $V_{EN} = 0 V, -40^{\circ}C \le T_{J} \le +125^{\circ}C$                     |
| QUIESCENT CURRENT                                                          |                                           |       |      |                            |                 |                                                                              |
| Operating Quiescent Current in Hysteresis<br>Mode                          | I <sub>Q_HYS</sub>                        |       | 240  | 360                        | nA              | $-40^{\circ}C \le T_{J} \le +85^{\circ}C$                                    |
|                                                                            |                                           |       | 240  | 520                        | nA              | –40°C ≤ T <sub>J</sub> ≤ +125°C                                              |
|                                                                            |                                           |       | 640  | 1500                       | nA              | 100% duty cycle operation, $V_{IN} = 3.0 \text{ V}$ , $V_{OUT}$ set to 3.3 V |
| Operating Quiescent Current in PWM Mode                                    | Iq_pwm                                    |       | 425  | 630                        | μA              |                                                                              |
| UNDERVOLTAGE LOCKOUT                                                       | UVLO                                      |       |      |                            |                 |                                                                              |
| UVLO Threshold                                                             |                                           |       |      |                            |                 |                                                                              |
| Rising                                                                     | $V_{\text{UVLO}_{\text{RISING}}}$         |       | 2.06 | 2.14                       | V               |                                                                              |
| Falling                                                                    | $V_{\text{UVLO}\_\text{FALLING}}$         | 1.90  | 2.00 |                            | V               |                                                                              |
| OSCILLATOR CIRCUIT                                                         |                                           |       |      |                            |                 |                                                                              |
| Switching Frequency in PWM Mode                                            | fsw                                       | 1.7   | 2.0  | 2.3                        | MHz             |                                                                              |
| Feedback (FB) Threshold of Frequency Fold                                  | V <sub>OSC_FOLD</sub>                     |       | 0.3  |                            | V               |                                                                              |
| SYNCHRONIZATION THRESHOLD <sup>1</sup>                                     |                                           |       |      |                            |                 |                                                                              |
| SYNC Clock Range                                                           | SYNCCLOCK                                 | 1.5   |      | 2.5                        | MHz             |                                                                              |
| SYNC High Level Threshold                                                  | SYNCHIGH                                  | 1.2   |      |                            | V               |                                                                              |
| SYNC Low Level Threshold                                                   | SYNCLOW                                   |       |      | 0.4                        | V               |                                                                              |
| SYNC Duty Cycle Range                                                      | SYNCDUTY                                  | 100   |      | 1/f <sub>sw</sub> –<br>150 | ns              |                                                                              |
| SYNC/MODE Leakage Current                                                  | I <sub>SYNC_LEAKAGE</sub>                 |       | 50   | 150                        | nA              | $V_{SYNC/MODE} = 3.6 V$                                                      |
| MODE TRANSITION                                                            |                                           |       |      |                            |                 |                                                                              |
| Transition Delay from Hysteresis Mode to<br>PWM Mode                       | <b>t</b> <sub>HYS_TO_PWM</sub>            |       | 20   |                            | Clock<br>cycles | SYNC/MODE goes logic high from<br>logic low                                  |
| EN PIN                                                                     |                                           |       |      |                            |                 |                                                                              |
| Input Voltage Threshold                                                    |                                           |       |      |                            |                 |                                                                              |
| High                                                                       | VIH                                       | 1.2   |      |                            | V               |                                                                              |
| Low                                                                        | VIL                                       |       |      | 0.4                        | V               |                                                                              |
| Input Leakage Current                                                      | I <sub>EN_LEAKAGE</sub>                   |       |      | 25                         | nA              |                                                                              |
| FB PIN                                                                     |                                           |       |      |                            |                 |                                                                              |
| Output Options by VID Resistor                                             | V <sub>OUT_OPT</sub>                      | 0.8   |      | 5.0                        | V               | 0.8 V to 5.0 V in various factory options                                    |
| PWM Mode                                                                   |                                           |       |      |                            |                 |                                                                              |
| Fixed VID Code Voltage Accuracy                                            | VFB_PWM_FIX                               | -0.6  |      | +0.6                       | %               | T」= 25°C, output voltage setting via<br>factory fuse                         |
|                                                                            |                                           | -1.2  |      | +1.2                       | %               | $-40^{\circ}C \le T_{J} \le +125^{\circ}C$                                   |
| Adjustable VID Code Voltage Accuracy                                       | $V_{\text{FB}\_\text{PWM}\_\text{ADJ}}$   | -1.5  |      | +1.5                       | %               | Output voltage setting via the VID resistor                                  |
| Hysteresis Mode                                                            |                                           |       |      |                            |                 |                                                                              |
| Fixed VID Code Threshold Accuracy from<br>Active Mode to Standby Mode      | $V_{\text{FB}_{\text{HYS}}_{\text{FIX}}}$ | -0.75 |      | +0.75                      | %               | T <sub>J</sub> = 25°C                                                        |
|                                                                            |                                           | -2.5  |      | +2.5                       | %               | –40°C ≤ TJ ≤ +125°C                                                          |
| Adjustable VID Code Threshold Accuracy<br>from Active Mode to Standby Mode | $V_{\text{FB}\_\text{HYS}\_\text{ADJ}}$   | -3    |      | +3                         | %               | $-40^{\circ}C \le T_{J} \le +125^{\circ}C$                                   |

| Parameter                                                            | Symbol                    | Min  | Тур  | Max  | Unit | Test Conditions/Comments                  |
|----------------------------------------------------------------------|---------------------------|------|------|------|------|-------------------------------------------|
| Hysteresis of Threshold Accuracy from<br>Active Mode to Standby Mode | V <sub>FB_HYS</sub> (Hys) |      | 1    |      | %    |                                           |
| Feedback Bias Current                                                | I <sub>FB</sub>           |      | 66   | 95   | nA   | Output Option 0, V <sub>OUT</sub> = 2.5 V |
|                                                                      |                           |      | 25   | 45   | nA   | Output Option 1, Vout = 1.3 V             |
| SW PIN                                                               |                           |      |      |      |      |                                           |
| High-Side Power FET On Resistance                                    | Rds (ON) H                |      | 386  | 520  | mΩ   | Pin to pin measurement                    |
| Low-Side Power FET On Resistance                                     | R <sub>DS (ON) L</sub>    |      | 299  | 470  | mΩ   | Pin to pin measurement                    |
| Current-Limit in PWM Mode                                            | ILIM_PWM                  | 800  | 1000 | 1200 | mA   | SYNC/MODE = high                          |
| Peak Current in Hysteresis Mode                                      | I <sub>LIM_HYS</sub>      |      | 265  |      | mA   | SYNC/MODE = low                           |
| Minimum On Time                                                      | t <sub>MIN_ON</sub>       |      | 40   | 70   | ns   |                                           |
| VINOK PIN                                                            |                           |      |      |      |      |                                           |
| VINOK Monitor Threshold Range                                        | V <sub>VINOK(RISE)</sub>  | 2.05 |      | 5.15 | V    | Factory programmable                      |
| VINOK Monitor Accuracy                                               |                           | -1.5 |      | +1.5 | %    | $T_J = 25^{\circ}C$                       |
|                                                                      |                           | -3   |      | +3   | %    | $-40^{\circ}C \le T_J \le +125^{\circ}C$  |
| VINOK Monitor Threshold Hysteresis                                   | V <sub>VINOK(HYS)</sub>   |      | 1.5  |      | %    |                                           |
| VINOK Rising Delay                                                   | t <sub>vinok_rise</sub>   |      | 190  |      | μs   |                                           |
| VINOK Falling Delay                                                  | tvinok_fall               |      | 130  |      | μs   |                                           |
| Leakage Current for VINOK Pin                                        | IVINOK_LEAKAGE            |      | 0.1  | 1    | μΑ   |                                           |
| Output Low Voltage for VINOK Pin                                     | VVINOK_LOW                |      | 50   | 100  | mV   | I <sub>VINOK</sub> = 100 μA               |
| SOFT START                                                           |                           |      |      |      |      |                                           |
| Default Soft Start Time                                              | tss                       |      | 350  |      | μs   | Factory trim, 1 bit (350 µs, 2800 µs)     |
| Start-Up Delay                                                       | t <sub>start_delay</sub>  |      | 2    |      | ms   | Delay from the EN pin being pulled high   |
| Cout DISCHARGE SWITCH ON RESISTANCE                                  | R <sub>DIS</sub>          |      | 290  |      | Ω    |                                           |
| THERMAL SHUTDOWN                                                     |                           |      |      |      |      |                                           |
| Threshold                                                            | T <sub>SHDN</sub>         |      | 142  |      | °C   |                                           |
| Hysteresis                                                           | T <sub>HYS</sub>          |      | 127  |      | °C   |                                           |

 $^{\rm 1}$  SYNC refers to the synchronization function of the multifunction SYNC/MODE pin only.

# **ABSOLUTE MAXIMUM RATINGS**

#### Table 2.

| Parameter                              | Rating                 |  |  |
|----------------------------------------|------------------------|--|--|
| PVIN to PGND                           | –0.3 V to +7 V         |  |  |
| SW to PGND                             | –0.3 V to PVIN + 0.3 V |  |  |
| FB to AGND                             | –0.3 V to +7 V         |  |  |
| VID to AGND                            | –0.3 V to +7 V         |  |  |
| EN to AGND                             | –0.3 V to +7 V         |  |  |
| VINOK to AGND                          | –0.3 V to +7 V         |  |  |
| SYNC/MODE to AGND                      | –0.3 V to +7 V         |  |  |
| PGND to AGND                           | –0.3 V to +0.3 V       |  |  |
| Storage Temperate Range                | –65°C to +150°C        |  |  |
| Operational Junction Temperature Range | -40°C to +125°C        |  |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### Table 3. Thermal Resistance

| Package Type                        | θ <sub>JA</sub> | Unit |
|-------------------------------------|-----------------|------|
| 9-Ball, 1.5 mm $	imes$ 1.5 mm WLCSP | 132             | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 3. Pin Configuration

| Pin No. | Mnemonic  | Description                                                                                                                                                                                  |
|---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1      | SW        | Switching Node Output for the Regulator.                                                                                                                                                     |
| A2      | PVIN      | Power Input for the Regulator.                                                                                                                                                               |
| A3      | EN        | Enable Input for the Regulator. Set this pin to logic low to disable the regulator.                                                                                                          |
| B1      | PGND      | Power Ground.                                                                                                                                                                                |
| B2      | AGND      | Analog Ground.                                                                                                                                                                               |
| B3      | SYNC/MODE | Synchronization Input Pin (SYNC). To synchronize the switching frequency of the device to an external clock, connect this pin to an external clock with a frequency from 1.5 MHz to 2.5 MHz. |
|         |           | PWM or Hysteresis Mode Selection Pin (MODE). When this pin is logic high, the regulator operates in PWM mode. When this pin is logic low, the regulator operates in hysteresis mode.         |
| C1      | VINOK     | Output Power-Good Signal. This open-drain output is the power-good signal for the input voltage.                                                                                             |
| C2      | FB        | Feedback Sensing Input for the Regulator.                                                                                                                                                    |
| C3      | VID       | Voltage Configuration Pin. Connect an external resistor (R <sub>VID</sub> ) from this pin to ground to configure the output voltage of the regulator (see Table 5).                          |

#### **Table 4. Pin Function Descriptions**

# ADP5303

# **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{\rm IN}$  = 3.6 V,  $V_{\rm OUT}$  = 2.5 V, L1 = 2.2  $\mu$ H,  $C_{\rm IN}$  =  $C_{\rm OUT}$  = 10  $\mu$ F,  $f_{\rm SW}$  = 2 MHz,  $T_{\rm A}$  = 25°C, unless otherwise noted.

004

3444-



Figure 4. Hysteresis Efficiency vs. Load Current,  $V_{OUT} = 1.2 V$ 



Figure 5. Hysteresis Efficiency vs. Load Current, Vout = 1.8 V



Figure 6. Hysteresis Efficiency vs. Load Current,  $V_{OUT} = 3.3 V$ 













# **Data Sheet**



# ADP5303



Figure 16. Feedback Voltage vs. Temperature, PWM Mode







Figure 18. Peak Current Limit vs. Temperature



Figure 19. Feedback Voltage vs. Temperature, Hysteresis Mode







# **Data Sheet**

#### 2.10 2.08 RISING UVLO THRESHOLD (V) 2.06 2.04 2.02 FALLING 2.00 1.98 1.96 13444-022 -40 25 85 125 TEMPERATURE (°C)

Figure 22. UVLO Threshold, Rising and Falling, vs. Temperature



Figure 23. Steady Waveform of Hysteresis Mode,  $I_{LOAD} = 1$  mA ( $I_L$  is the Inductor Current)















Figure 28. Load Transient of Hysteresis Mode, ILOAD from 0 mA to 50 mA



Figure 29. Line Transient of Hysteresis Mode,  $I_{LOAD} = 10 \,\mu$ A,  $V_{IN}$  from 2.5 V to 6 V



Figure 30. Input Voltage Ramp-Up and Ramp-Down in Hysteresis Mode



Figure 31. Load Transient of PWM Mode, ILOAD from 125 mA to 375 mA



Figure 32. Line Transient of PWM Mode,  $I_{LOAD} = 500 \text{ mA}$ ,  $V_{IN}$  from 2.5 V to 6 V



Figure 33. VINOK Function at VINOK Threshold = 3.0 V

# **Data Sheet**

# Vour <t







Figure 36. Hysteresis Mode to PWM Mode with 10 mA Load Current



Figure 37. Output Short Recovery







Figure 39. PWM Mode to Hysteresis Mode with 10 mA Load Current

# THEORY OF OPERATION

The ADP5303 is a high efficiency, ultralow quiescent current step-down regulator in a 9-ball WLCSP to meet demanding performance and board space requirements. The device enables direct connection to a wide input voltage range of 2.15 V to 6.50 V, allowing the use of multiple alkaline/NiMH or Li-Ion cells and other power sources.

# BUCK REGULATOR OPERATIONAL MODES *PWM Mode*

In PWM mode, the buck regulator in the ADP5303 operates at a fixed frequency set by an internal oscillator. At the start of each oscillator cycle, the high-side MOSFET switch turns on and sends a positive voltage across the inductor. The inductor current increases until the current sense signal exceeds the peak inductor current threshold, which turns off the high-side MOSFET switch. This threshold is set by the error amplifier output. During the highside MOSFET off time, the inductor current decreases through the low-side MOSFET until the next oscillator clock pulse starts a new cycle.

#### Hysteresis Mode

In hysteresis mode, the buck regulator in the ADP5303 charges the output voltage slightly higher than its nominal output voltage with PWM pulses by regulating the constant peak inductor current. When the output voltage increases until the output sense signal exceeds the hysteresis upper threshold, the regulator enters standby mode. In standby mode, the high-side and low-side MOSFETs and a majority of the circuitry are disabled to allow a low quiescent current as well as high efficiency performance.

During standby mode, the output capacitor supplies energy into the load and the output voltage decreases until it falls below the hysteresis comparator lower threshold. The buck regulator wakes up and generates the PWM pulses to charge the output again.

Because the output voltage occasionally enters standby mode and then recovers, the output voltage ripple in hysteresis mode is larger than the ripple in PWM mode.

#### **Mode Selection**

The ADP5303 includes the SYNC/MODE pin to allow flexible configuration in hysteresis mode or PWM mode.

When a logic high level is applied to the SYNC/MODE pin, the buck regulator is forced to operate in PWM mode. In PWM mode, the regulator can supply up to 500 mA of output current. The regulator can provide lower output ripple and output noise in PWM mode, which is useful for noise sensitive applications.

When a logic low level is applied to the SYNC/MODE pin, the buck regulator is forced to operate in hysteresis mode. In hysteresis mode, the regulator draws only 240 nA of quiescent current typical to regulate the output under zero load, which allows the regulator to act as a keep-alive power supply in a battery-powered system. In hysteresis mode, the regulator supplies up to 50 mA of output current with a relatively large output ripple compared to PWM mode. The user can alternate between hysteresis mode and PWM mode during operation. The flexible configuration capability during operation of the device enables efficient power management to meet high efficiency and low output ripple requirements when the system switches between active mode and standby mode.

#### **OSCILLATOR AND SYNCHRONIZATION**

The ADP5303 operates at a typical 2 MHz switching frequency in PWM operation mode.

The switching frequency of the ADP5303 can be synchronized to an external clock with a frequency range from 1.5 MHz to 2.5 MHz. The ADP5303 automatically detects the presence of an external clock applied to the SYNC/MODE pin, and the switching frequency transitions to the frequency of the external clock. When the external clock signal stops, the device automatically switches back to the internal clock.

#### ADJUSTABLE AND FIXED OUTPUT VOLTAGES

The ADP5303 provides adjustable output voltage settings by connecting one resistor through the VID pin to AGND. The VID detection circuitry works in the start-up, and the voltage ID code is sampled and held in the internal register and does not change until the next power cycle. Furthermore, the ADP5303 provides a fixed output voltage programmed via the factory fuse. In this condition, connect the VID pin to the PVIN pin.

The feedback resistor divider is built into the ADP5303, and the feedback pin (FB) must be tied directly to the output. An ultralow power voltage reference and an integrated high impedance feedback divider network contribute to the low quiescent current. Table 5 lists the output voltage options by the VID pin configurations. A 1% accuracy resistor through VID to ground is recommended.

|                                  | Vout                 |                      |  |  |  |
|----------------------------------|----------------------|----------------------|--|--|--|
| VID Configuration                | Factory Option 0 (V) | Factory Option 1 (V) |  |  |  |
| Short to ground                  | 3.0                  | 3.1                  |  |  |  |
| Short to PVIN                    | 2.5                  | 1.3                  |  |  |  |
| $R_{VID} = 499 \ k\Omega$        | 3.6                  | 5.0                  |  |  |  |
| $R_{VID} = 316 \ k\Omega$        | 3.3                  | 4.5                  |  |  |  |
| $R_{VID} = 226 \ k\Omega$        | 2.9                  | 4.2                  |  |  |  |
| $R_{VID} = 174 \ k\Omega$        | 2.8                  | 3.9                  |  |  |  |
| $R_{VID} = 127 \ k\Omega$        | 2.7                  | 3.4                  |  |  |  |
| $R_{VID} = 97.6 \ k\Omega$       | 2.6                  | 3.2                  |  |  |  |
| $R_{VID} = 76.8 \ k\Omega$       | 2.4                  | 1.9                  |  |  |  |
| $R_{VID} = 56.2 \ k\Omega$       | 2.3                  | 1.7                  |  |  |  |
| $R_{VID} = 43 \ k\Omega$         | 2.2                  | 1.6                  |  |  |  |
| $R_{VID} = 32.4 \text{ k}\Omega$ | 2.1                  | 1.4                  |  |  |  |
| $R_{VID} = 25.5 \ k\Omega$       | 2.0                  | 1.1                  |  |  |  |
| $R_{VID} = 19.6 \ k\Omega$       | 1.8                  | 1.0                  |  |  |  |
| $R_{VID} = 15 \ k\Omega$         | 1.5                  | 0.9                  |  |  |  |
| $R_{VID} = 11.8 \ k\Omega$       | 1.2                  | 0.8                  |  |  |  |

Any of the individual VID settings are available as internally fixed options. Contact an Analog Devices, Inc. sales representative for more information on generating new models.

#### **UNDERVOLTAGE LOCKOUT (UVLO)**

The UVLO circuitry monitors the input voltage level on the PVIN pin. If the input voltage falls below 2.00 V (typical), the regulator turns off. After the input voltage rises above 2.06 V (typical), the soft start period initiates, and the regulator is enabled when the EN pin is high.

#### **ENABLE/DISABLE**

The ADP5303 includes a separate enable pin (EN). A logic high on the enable pin starts the regulator. Due to the low quiescent current design, it is typical for the regulator to start switching after a delay of few milliseconds from the enable pin (EN) being pulled high.

A logic low on the enable pin immediately disables the regulator and brings the regulator into an extremely low current consumption state.

#### **CURRENT LIMIT**

The buck regulator in the ADP5303 has protection circuitry that limits the direction and the amount of current to a certain level that flows through the high-side MOSFET and the lowside MOSFET in cycle-by-cycle mode. The positive current limit on the high-side MOSFET limits the amount of current that can flow from the input to the output. The negative current limit on the low-side MOSFET prevents the inductor current from reversing direction and flowing out of the load.

#### SHORT-CIRCUIT PROTECTION

The buck regulator in the ADP5303 includes frequency foldback to prevent current runaway on a hard short. When the output voltage at the feedback pin falls below 0.3 V (typical), indicating the possibility of a hard short at the output, the switching frequency in PWM mode is reduced to one-fourth of the internal oscillator frequency. The reduction in the switching frequency allows more time for the inductor to discharge, preventing a runaway of output current.

#### SOFT START

The ADP5303 has an internal soft start function that ramps up the output voltage in a controlled manner upon startup, thereby limiting the inrush current. This control prevents possible input voltage drops when a battery or a high impedance power source is connected to the input of the device. The typical default soft start time for the regulator is 350 µs.

A different soft start time (2800  $\mu$ s) can be programmed for ADP5303 by the factory fuse.

#### **STARTUP WITH PRECHARGED OUTPUT**

The buck regulator in the ADP5303 includes a precharged start-up feature to protect the low-side MOSFET from damage during startup. If the output voltage is precharged before the regulator turns on, the regulator prevents reverse inductor

current—which discharges the output capacitor—until the internal soft start reference voltage exceeds the precharged voltage on the feedback pin.

#### **100% DUTY CYCLE OPERATION**

When the input voltage approaches the output voltage, the ADP5303 stops switching and enters 100% duty cycle operation. The device connects the output via the inductor and the internal high-side power switch to the input. When the input voltage is charged again and the required duty cycle falls to 95% (typical), the buck regulator immediately restarts switching and regulation without allowing overshoot on the output voltage. In hysteresis mode, the ADP5303 draws an ultralow quiescent current of only 640 nA (typical) during 100% duty cycle operation.

#### **ACTIVE DISCHARGE**

The regulator in the ADP5303 integrates an optional, factory programmable discharge switch from the switching node to ground. This switch turns on when its associated regulator is disabled, which helps discharge the output capacitor quickly. The typical value of the discharge switch is 290  $\Omega$  for the regulator.

By default, the discharge function is not enabled. The active discharge function can be enabled by the factory fuse.

#### **VINOK FUNCTION**

The ADP5303 includes an open-drain VINOK output that indicates the battery voltage status. The VINOK output becomes active high when the input voltage on the PVIN pin is above the reference threshold. When the input voltage falls below the reference threshold, the VINOK pin goes low. Note that a relatively typical long validation time of 130 µs exists for the VINOK output status change due to the ultralow power comparator design.

Different VINOK thresholds are factory programmable from 2.05 V to 5.15 V in 50 mV steps. To order a device with options other than the default options, contact your local Analog Devices sales or distribution representative.

#### THERMAL SHUTDOWN

If the ADP5303 junction temperature exceeds 142°C, the thermal shutdown circuit turns off the IC except for the internal linear regulator. Extreme junction temperatures may be the result of high current operation, poor circuit board design, or high ambient temperature. A 15°C hysteresis is included so that the ADP5303 does not return to operation after thermal shutdown until the junction temperature falls below 127°C. When the device exits thermal shutdown, a soft start is initiated for each enabled channel.

# **APPLICATIONS INFORMATION**

This section describes the external components selection for the ADP5303. A typical application circuit is shown in Figure 40.



Figure 40. Typical Application Circuit

#### **EXTERNAL COMPONENT SELECTION**

The ADP5303 is optimized for operation with a 2.2  $\mu$ H inductor and 10  $\mu$ F output capacitors for various output voltages using the closed-loop compensation and adaptive slope compensation circuits. The selection of components depends on the efficiency, the load current transient, and other application requirements. The trade-offs among performance parameters, such as efficiency and transient response, are made by varying the choice of external components.

#### SELECTING THE INDUCTOR

The high frequency switching of the ADP5303 allows the use of small surface-mount power inductors. The dc resistance (DCR) value of the selected inductor affects efficiency. In addition, it is recommended to select a multilayer inductor rather than a magnetic iron inductor because the high switching frequency increases the core temperature rise and enlarges the core loss. A minimum requirement of the dc current rating of the inductor is for it to be equal to the maximum load current plus half of the inductor current ripple ( $\Delta I_L$ ), as shown by the following equations:

| $\Delta I_{L} = V_{OUT} \times \left( \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}} \right)$ |   |
|---------------------------------------------------------------------------------------------------|---|
| $I_{PK} = I_{LOAD(MAX)} + \left(\frac{\Delta I_L}{2}\right)$                                      | ) |

where  $I_{PK}$  is the peak inductor current.

Use the inductor series from different vendors shown in Table 6.

#### **OUTPUT CAPACITOR**

Output capacitance is required to minimize the voltage overshoot, the voltage undershoot, and the ripple voltage present on the output. Capacitors with low equivalent series resistance (ESR) values produce the lowest output ripple. Furthermore, use capacitors such as X5R and X7R dielectric capacitors. Do not use Y5V and Z5U capacitors, which are unsuitable choices due to their large capacitance variation over temperature and their dc bias voltage changes. Because ESR is important, select the capacitor using the following equation:

$$ESR_{COUT} \le \frac{V_{RIPPLE}}{\Delta I_{I}}$$

where:

 $ESR_{COUT}$  is the ESR of the chosen capacitor.  $V_{RIPPLE}$  is the peak-to-peak output voltage ripple.

Increasing the output capacitor value has no effect on stability and may reduce output ripple and enhance load transient response. When choosing the output capacitor value, it is important to account for the loss of capacitance due to output voltage dc bias.

Choose the capacitor series from the different vendors shown in Table 7.

| Table 6. Recommended Inductors |                  |                 |                             |          |                       |
|--------------------------------|------------------|-----------------|-----------------------------|----------|-----------------------|
| Vendor                         | Model            | Inductance (µH) | Dimensions (mm)             | DCR (mΩ) | Isat <sup>1</sup> (A) |
| TDK                            | MLP2016V2R2MT0S1 | 2.2             | 2.0 × 1.6 × 0.85            | 280      | 1.0                   |
| Würth                          | 74479889222      | 2.2             | $2.5 \times 2.0 \times 1.2$ | 250      | 1.7                   |
| Coilcraft                      | LPS3314-222MR    | 2.2             | 3.3 × 3.3 × 1.3             | 100      | 1.5                   |

<sup>1</sup> I<sub>SAT</sub> is the dc current at which the inductance drops 30% (typical) from its value without current.

#### Table 7. Input and Output Capacitors

| Vendor | Model             | Capacitance (µF) | Size |
|--------|-------------------|------------------|------|
| Murata | GRM188D71A106MA73 | 10               | 0603 |
| Murata | GRM21BR71A106KE51 | 10               | 0805 |
| Murata | GRM31CR71A106KA01 | 10               | 1206 |

An input capacitor is required to reduce the input voltage ripple, input ripple current, and source impedance. Place the input capacitor as close as possible to the PVIN pin. A low ESR X7R or X5R capacitor is highly recommended to minimize the input voltage ripple. Use the following equation to determine the rms input current:

$$I_{RMS} \ge I_{LOAD(MAX)} \sqrt{\frac{V_{OUT} (V_{IN} - V_{OUT})}{V_{IN}}}$$

For most applications, a 10  $\mu F$  capacitor is sufficient. The input capacitor can be increased without any limit for better input voltage filtering.

#### EFFICIENCY

Efficiency is the ratio of output power to input power. The high efficiency of the ADP5303 has two distinct advantages. First, only a small amount of power is lost in the dc-to-dc converter package, which in turn reduces thermal constraints. Second, the high efficiency delivers the maximum output power for the given input power, thereby extending battery life in portable applications.

#### **Power Switch Conduction Losses**

Power switch dc conduction losses are caused by the flow of output current through the high-side P-channel power switch and the low-side N-channel synchronous rectifier, which have internal resistances ( $R_{DS(ON)}$ ) associated with them. The amount of power loss is approximated by

 $P_{SW\_COND} = (R_{DS(ON)H} \times D + R_{DS(ON)L} \times (1 - D)) \times I_{OUT}^{2}$ 

where 
$$D = \frac{V_{OUT}}{V_{IN}}$$

The internal resistance of the power switches increases with temperature and with the input voltage decrease.

#### Inductor Losses

Inductor conduction losses are caused by the flow of current through the inductor, which has an associated internal DCR. Larger inductors have a smaller DCR, which can decrease inductor conduction losses. Inductor core losses relate to the magnetic permeability of the core material. Because the ADP5303 is a high switching frequency dc-to-dc regulator, shielded ferrite core material is recommended because of its low core losses and low electromagnetic interference (EMI). To estimate the total amount of power lost in the inductor ( $P_L$ ), use the following equation:

 $P_L = DCR \times I_{OUT}^2 + Core \ Losses$ 

#### **Driver Losses**

Driver losses are associated with the current drawn by the driver to turn on and turn off the power devices at the switching frequency. Each time a power device gate is turned on and turned off, the driver transfers a charge from the input supply to the gate, and then from the gate to ground.

Estimate driver losses (P<sub>DRIVER</sub>) using the following equation:

 $P_{DRIVER} = (C_{GATE\_H} + C_{GATE\_L}) \times V_{IN}^2 \times f_{SW}$ 

where:

 $C_{GATE_{L}H}$  is the gate capacitance of the internal high-side switch.  $C_{GATE_{L}L}$  is the gate capacitance of the internal low-side switch.  $f_{SW}$  is the switching frequency in PWM mode.

The typical values for the gate capacitances are 69 pF for  $C_{\mbox{GATE}\_H}$  and 31 pF for  $C_{\mbox{GATE}\_L}.$ 

#### **Transition Losses**

Transition losses occur because the P-channel switch cannot turn on or turn off instantaneously. In the middle of a switch node transition, the power switch provides all of the inductor current. The source to drain voltage of the power switch is half of the input voltage, resulting in power loss. Transition losses increase with both load current and input voltage and occur twice for each switching cycle.

Use the following equation to estimate transition losses (P<sub>TRAN</sub>):

 $P_{TRAN} = V_{IN}/2 \times I_{OUT} \times (t_R + t_F) \times f_{SW}$ 

where:

 $t_R$  is the rise time of the SW node.  $t_F$  is the fall time of the SW node.

The typical value for the rise and fall times,  $t_R$  and  $t_F$ , is 2 ns.

#### PRINTED CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Figure 41 shows the typical printed circuit board (PCB) layout for the ADP5303.



Figure 41. Typical PCB Layout for the ADP5303

# **TYPICAL APPLICATION CIRCUITS**

The ADP5303 can be used as a keep-alive, ultralow power stepdown regulator to extend battery life (see Figure 42), and as a battery-powered equipment or wireless sensor network controlled by a microcontroller or a processor (see Figure 43).



Figure 42. Typical Application Circuit with Li-Ion Battery



Figure 43. Typical Application Circuit with Two Alkaline or NiMH Batteries

# FACTORY PROGRAMMABLE OPTIONS

To order a device with options other than the default options, contact your local Analog Devices sales or distribution representative.

| Table 6. Output Voltage VID Setting Options |                                                                                                                                                                                                                                |  |  |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Option                                      | Description                                                                                                                                                                                                                    |  |  |
| Option 0                                    | VID resistor to set the output voltage as follows: 1.2 V, 1.5 V, 1.8 V, 2.0 V, 2.1 V, 2.2 V, 2.3 V, 2.4 V, 2.5 V, 2.6 V, 2.7 V, 2.8 V, 2.9 V, 3.0 V, 3.6 V, or 3.3 V (ADP5303ACBZ-1, ADP5303ACBZ-2, and ADP5303ACBZ-3 default) |  |  |
| Option 1                                    | VID resistor to set the output voltage as follows: 0.8 V, 0.9 V, 1.0 V, 1.1 V, 1.3 V, 1.4 V, 1.6 V, 1.7 V, 1.9 V, 3.1 V, 3.2 V, 3.4 V, 3.9 V, 4.2 V, 4.5 V, or 5.0 V                                                           |  |  |

#### Table 9. VINOK Monitor Threshold Options

| Option    | VINOK Monitor Threshold Setting (V)            |
|-----------|------------------------------------------------|
| Option 0  | 2.05                                           |
| Option 1  | 2.10                                           |
| Option 2  | 2.15                                           |
| Option 3  | 2.20 (ADP5303ACBZ-3 default)                   |
|           |                                                |
| Option 20 | 3.00 (ADP5303ACBZ-1 and ADP5303ACBZ-2 default) |
|           |                                                |
| Option 62 | 5.10                                           |
| Option 63 | 5.15                                           |

#### Table 10. Output Discharge Functionality Options

| Option   | Description                                                                                        |
|----------|----------------------------------------------------------------------------------------------------|
| Option 0 | Output discharge function disabled for the buck regulator (ADP5303ACBZ-2 default)                  |
| Option 1 | Output discharge function enabled for the buck regulator (ADP5303ACBZ-1 and ADP5303ACBZ-3 default) |

#### Table 11. Soft Start Timer Options

| Option   | Description                                      |
|----------|--------------------------------------------------|
| Option 0 | 350 μs (ADP5303ACBZ-1 and ADP5303ACBZ-2 default) |
| Option 1 | 2800 μs (ADP5303ACBZ-3 default)                  |

# **OUTLINE DIMENSIONS**



Figure 44. 9-Ball Wafer Level Chip Scale Package [WLCSP] 1.65 mm × 1.87 mm Body (CB-9-6) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                           | Package Option |
|--------------------|-------------------|-----------------------------------------------|----------------|
| ADP5303ACBZ-1-R7   | -40°C to +125°C   | 9-Ball Wafer Level Chip Scale Package [WLCSP] | CB-9-6         |
| ADP5303ACBZ-2-R7   | -40°C to +125°C   | 9-Ball Wafer Level Chip Scale Package [WLCSP] | CB-9-6         |
| ADP5303ACBZ-3-R7   | -40°C to +125°C   | 9-Ball Wafer Level Chip Scale Package [WLCSP] | CB-9-6         |
| ADP5303-EVALZ      |                   | Evaluation Board                              |                |

<sup>1</sup> Z = RoHS Compliant Part.

©2015–2019 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D13444-0-3/19(B)



www.analog.com

Rev. B | Page 21 of 21