# Dual 3 MHz, 800 mA Buck Regulators with Two 300 mA LDOs **ADP5033** #### **FEATURES** Main input voltage range: 2.3 V to 5.5 V Two 800 mA buck regulators and two 300 mA LDOs Tiny, 16-ball, 2 mm × 2 mm WLCSP package Regulator accuracy: ±3% Factory programmable VOUTx 3 MHz buck operation with forced PWM and auto PWM/PSM $\,$ modes BUCK1/BUCK2: output voltage range from 0.8 V to 3.3 V LDO1/LDO2: output voltage range from 0.8 V to 3.3V LDO1/LDO2: low input supply voltage from 1.7 V to 5.5 V LDO1/LDO2: high PSRR and low output noise #### **APPLICATIONS** Power for processors, ASICS, FPGAs, and RF chipsets Portable instrumentation and medical devices Space constrained devices #### **GENERAL DESCRIPTION** The ADP5033 combines two high performance buck regulators and two low dropout regulators (LDO) in a tiny, 16-ball, 2 mm $\times$ 2 mm WLCSP to meet demanding performance and board space requirements. The high switching frequency of the buck regulators enables tiny multilayer external components and minimizes the board space. When the MODE pin is set high, the buck regulators operate in forced PWM mode. When the MODE pin is set low, the buck regulators operate in bai Wieshw aVWPEMfi When fZWaSV [earound the nominal value and the load current falls TWai Spredefined threshold, the regulator operates in BE? I improving the light load efficiency. The two bucks operate out of phase to reduce the input capacitor requirement and noise. The low quiescent current, low dropout voltage, and wide input voltage range of the ADP5033 LDO extend the battery life of portable devices. The ADP5033 LDOs maintain power supply rejection greater than 60 dB for frequencies as high as 10 kHz while operating with a low headroom voltage. The regulators in the ADP5033 are activated by the ENA and ENB pins. The specific channels controlled by ENA and ENB are set by factory programming. A high voltage level applied to the enable pins activates the regulators. The default output voltages are factory programmable and can be set to a wide range of options. #### TYPICAL APPLICATION CIRCUIT # **TABLE OF CONTENTS** | 1 | |---| | 1 | | 1 | | 1 | | 2 | | 3 | | 3 | | 4 | | 4 | | 5 | | 6 | | 6 | | 6 | | 7 | | 8 | | | | Power Dissipation and Thermal Considerations | 13 | |----------------------------------------------|----| | Buck Regulator Power Dissipation | 15 | | Junction Temperature | 16 | | Theory of Operation | 17 | | Power Management Unit | 17 | | BUCK1 and BUCK2 | 18 | | LDO1 and LDO2 | 19 | | Applications Information | 20 | | Buck External Component Selection | 20 | | LDO Capacitor Selection | 22 | | PCB Layout Guidelines | 23 | | Typical Application Schematic | 24 | | Outline Dimensions | 25 | | Ordering Guide | 25 | #### **REVISION HISTORY** 5/11—Revision 0: Initial Version # **SPECIFICATIONS** #### **GENERAL SPECIFICATIONS** $V_{IN1} = V_{IN2} = V_{IN3} = V_{IN4} = 2.3 \text{ V}$ to 5.5 V; $V_{IN3} = V_{IN4} = 1.7 \text{ V}$ to 5.5 V; $T_J = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ for minimum/maximum specifications, and $T_A = 25^{\circ}\text{C}$ for typical specifications, unless otherwise noted. Table 1. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------|-------------------------------------|----------------------------|------|------|-------|------| | INPUT VOLTAGE RANGE | V <sub>IN1</sub> , V <sub>IN2</sub> | | 2.3 | | 5.5 | V | | THERMAL SHUTDOWN | | | | | | | | Threshold | TS <sub>SD</sub> | T <sub>J</sub> rising | | 150 | | °C | | Hysteresis | TS <sub>SD-HYS</sub> | | | 20 | | °C | | START-UP TIME <sup>1</sup> | | | | | | | | BUCK1, LDO1, LDO2 | tstart1 | | | 250 | | μs | | BUCK2 | t <sub>START2</sub> | | | 300 | | μs | | ENA, ENB, MODE INPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | | 1.1 | | | V | | Input Logic Low | V <sub>IL</sub> | | | | 0.4 | V | | Input Leakage Current | V <sub>I-LEAKAGE</sub> | | | 0.05 | 1 | μΑ | | STANDBY CURRENT | | | | | | | | All Channels Enabled | I <sub>STBY-NOSW</sub> | No load, no buck switching | | 108 | 175 | μΑ | | All Channels Disabled | I <sub>SHUTDOWN</sub> | $T_J = -40$ °C to $+85$ °C | | 0.3 | 1 | μΑ | | VIN1 UNDERVOLTAGE LOCKOUT | | | | | | | | High UVLO Input Voltage Rising | UVLO <sub>VIN1RISE</sub> | | | | 3.9 | V | | High UVLO Input Voltage Falling | UVLO <sub>VIN1FALL</sub> | | 3.1 | | | V | | Low UVLO Input Voltage Rising | UVLO <sub>VIN1RISE</sub> | | | | 2.275 | V | | Low UVLO Input Voltage Falling | UVLO <sub>VIN1FALL</sub> | | 1.95 | | | V | $<sup>^{1}</sup>$ Start-up time is defined as the time from $V_{\text{IN1}} > \text{UVLO}_{\text{VIN1RISE}}$ to VOUT1, VOUT2, VOUT3, and VOUT4 reaching 90% of their nominal levels. #### **BUCK1 AND BUCK2 SPECIFICATIONS** $V_{\rm IN1} = V_{\rm IN2} = 2.3~{\rm V}$ to 5.5 V; $T_{\rm J} = -40$ °C to +125 °C for minimum/maximum specifications, and $T_{\rm A} = 25$ °C for typical specifications, unless otherwise noted. Table 2. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |--------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------| | INPUT CHARACTERISTICS | | | | | | | | Input Voltage Range | $V_{IN1}$ , $V_{IN2}$ | PWM mode, ILOAD1 = ILOAD2 = 0 mA to 800 mA | 2.3 | | 5.5 | V | | OUTPUT CHARACTERISTICS | | | | | | | | Output Voltage Accuracy | $V_{\text{OUT1}}, V_{\text{OUT2}}$ | PWM mode; $V_{IN1} = V_{IN2} = 2.3 \text{ V to } 5.5 \text{ V}$ ; $I_{LOAD1} = I_{LOAD2} = 0 \text{ mA to } 800 \text{ mA}$ | -3 | | +3 | % | | Line Regulation | $V_{\text{OUT1}}, V_{\text{OUT2}}$ | PWM mode | | -0.05 | | %/V | | Load Regulation | I <sub>OUT1</sub> , I <sub>OUT2</sub> | I <sub>LOAD</sub> = 0 mA to 800mA, PWM mode | | -0.1 | | %/A | | PSM CURRENT THRESHOLD | | | | | | | | PSM to PWM Operation | I <sub>PSM</sub> | | | 100 | | mA | | OPERATING SUPPLY CURRENT | | MODE = ground | | | | | | BUCK1 Only | I <sub>IN</sub> | $I_{LOAD1} = 0$ mA, device not switching, all other channels disabled. | | 44 | | μΑ | | BUCK2 Only | I <sub>IN</sub> | $I_{LOAD2} = 0$ mA, device not switching, all other channels disabled. | | 55 | | μΑ | | BUCK1 and BUCK2 | I <sub>IN</sub> | $I_{LOAD1} = I_{LOAD2} = 0$ mA, device not switching, LDO channels disabled. | | 67 | | μΑ | | SW CHARACTERISTICS | | | | | | | | SW On Resistance | R <sub>PFET</sub> | pFET at VIN1 = 5 V | | 145 | 235 | mΩ | | | R <sub>PFET</sub> | pFET at VIN1 = 3.6 V | | 180 | 295 | mΩ | | | R <sub>NFET</sub> | nFET at VIN1 = 5 V | | 110 | 190 | mΩ | | | R <sub>NFET</sub> | nFET at VIN1 = 3.6 V | | 125 | 220 | mΩ | | Current Limit | I <sub>LIMIT1</sub> , I <sub>LIMIT2</sub> | pFET switch peak current limit | 1100 | 1350 | | mA | | ACTIVE PULL-DOWN | R <sub>PDWN-B</sub> | Channel disabled | | 75 | | Ω | | OSCILLATOR FREQUENCY | f <sub>sw</sub> | | 2.5 | 3.0 | 3.5 | MHz | $<sup>^1\,\</sup>text{All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC)}.$ #### **LDO1 AND LDO2 SPECIFICATIONS** $V_{IN3} = (V_{OUT3} + 0.5 \text{ V})$ or 1.7 V (whichever is greater) to 5.5 V, $V_{IN4} = (V_{OUT4} + 0.5 \text{ V})$ or 1.7 V (whichever is greater) to 5.5 V; $C_{IN} = C_{OUT} = 1 \mu F$ ; $T_J = -40$ °C to +125°C for minimum/maximum specifications, and $T_A = 25$ °C for typical specifications, unless otherwise noted. Table 3. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |-----------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------| | INPUT VOLTAGE RANGE | V <sub>IN3</sub> , V <sub>IN4</sub> | | 1.7 | | 5.5 | ٧ | | OPERATING SUPPLY CURRENT | | | | | | | | Bias Current per LDO <sup>2</sup> | I <sub>VIN3BIAS</sub> /I <sub>VIN4BIAS</sub> | Ιουτ3 = Ιουτ4 = 0 μΑ | | 10 | 30 | μΑ | | | | $I_{OUT3} = I_{OUT4} = 10 \text{ mA}$ | | 60 | 100 | μΑ | | | | I <sub>ОUТ3</sub> = I <sub>ОUТ4</sub> = 300 mA | | 165 | 245 | μΑ | | <b>Total System Input Current</b> | I <sub>IN</sub> | Includes all current into VIN1, VIN2, VIN3, and VIN4 | | | | | | LDO1 or LDO2 Only | | I <sub>OUT3</sub> = I <sub>OUT4</sub> = 0 μA, all other channels disabled | | 53 | | μΑ | | LDO1 and LDO2 Only | | $I_{OUT3} = I_{OUT4} = 0 \mu A$ , buck channels disabled | | 74 | | μΑ | | OUTPUT CHARACTERISTICS | | | | | | | | Output Voltage Accuracy | V <sub>OUT3</sub> , V <sub>OUT4</sub> | $100 \ \mu A < I_{OUT3} < 300 \ mA, \ 100 \ \mu A < I_{OUT4} < 300 \ mA; \\ V_{IN3} = (V_{OUT3} + 0.5 \ V) \ to \ 5.5 \ V, V_{IN4} = (V_{OUT4} + 0.5 \ V) \ to \ 5.5 \ V$ | -3 | | +3 | % | | Line Regulation | ΔV <sub>OUT3</sub> /ΔV <sub>IN3</sub> ,<br>ΔV <sub>OUT4</sub> /ΔV <sub>IN4</sub> | $V_{IN3} = (V_{OUT3} + 0.5 \text{ V})$ to 5.5 V, $V_{IN4} = (V_{OUT4} + 0.5 \text{ V})$ to 5.5 V, $I_{OUT3} = I_{OUT4} = 1 \text{ mA}$ | -0.03 | | +0.03 | %/V | | Load Regulation <sup>3</sup> | ΔV <sub>OUT3</sub> /ΔI <sub>OUT3</sub> ,<br>ΔV <sub>OUT4</sub> /ΔI <sub>OUT4</sub> | louт3 = louт4 = 1 mA to 300 mA | | 0.001 | 0.003 | %/mA | | DROPOUT VOLTAGE⁴ | V <sub>DROPOUT</sub> | $V_{OUT3} = V_{OUT4} = 3.3 \text{ V}$ | | 65 | 110 | mV | | | | $V_{OUT3} = V_{OUT4} = 2.5 \text{ V}$ | | 85 | | mV | | | | $V_{OUT3} = V_{OUT4} = 1.8 V$ | | 165 | | mV | | CURRENT-LIMIT THRESHOLD⁵ | I <sub>LIMIT3</sub> , I <sub>LIMIT4</sub> | | 335 | 600 | | mA | | ACTIVE PULL-DOWN | R <sub>PDWN-L</sub> | Channel disabled | | 600 | | Ω | | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |------------------------------|--------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | POWER SUPPLY REJECTION RATIO | PSRR | | | | | | | Regulator LDO1 | | 10 kHz, $V_{IN3} = 3.3 \text{ V}$ , $V_{OUT3} = 2.8 \text{ V}$ , $I_{OUT3} = 1 \text{ mA}$ | | 60 | | dB | | | | $100 \text{ kHz}$ , $V_{IN3} = 3.3 \text{ V}$ , $V_{OUT3} = 2.8 \text{ V}$ , $I_{OUT3} = 1 \text{ mA}$ | | 62 | | dB | | | | 1 MHz, $V_{IN3} = 3.3 \text{ V}$ , $V_{OUT3} = 2.8 \text{ V}$ , $I_{OUT3} = 1 \text{ mA}$ | | 63 | | dB | | Regulator LDO2 | | 10 kHz, $V_{IN4} = 1.8 \text{ V}$ , $V_{OUT4} = 1.2 \text{ V}$ , $I_{OUT4} = 1 \text{ mA}$ | | 54 | | dB | | | | 100 kHz, V <sub>IN4</sub> = 1.8 V, V <sub>OUT4</sub> = 1.2 V, I <sub>OUT4</sub> = 1 mA | | 57 | | dB | | | | 1 MHz, V <sub>IN4</sub> = 1.8 V, V <sub>OUT4</sub> = 1.2 V, I <sub>OUT4</sub> = 1 mA | | 64 | | dB | <sup>&</sup>lt;sup>1</sup> All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC).<sup>2</sup> #### INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS $T_A = -40$ °C to +125°C, unless otherwise specified. #### Table 4. | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|---------------------------------------|-------|-----|-----|------| | SUGGESTED INPUT AND OUTPUT CAPACITANCE | | | | | | | BUCK1, BUCK2 Input Capacitor | C <sub>MIN1</sub> , C <sub>MIN2</sub> | 4.7 | | 40 | μF | | BUCK1, BUCK2 Output Capacitor | C <sub>MIN1</sub> , C <sub>MIN2</sub> | 10 | | 40 | μF | | LDO1, LDO21 Input and Output Capacitors | C <sub>MIN3</sub> , C <sub>MIN4</sub> | 0.70 | | | μF | | CAPACITOR ESR | Resr | 0.001 | | 1 | Ω | <sup>&</sup>lt;sup>1</sup> The minimum input and output capacitance should be greater than 0.70 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R- and X5R-type capacitors are recommended; Y5V and Z5U capacitors are not recommended for use with LDOs. <sup>&</sup>lt;sup>2</sup> This is the input current into VIN3/VIN4, which is not delivered to the output load. <sup>&</sup>lt;sup>3</sup> Based on an endpoint calculation using 1 mA and 100 mA loads. <sup>&</sup>lt;sup>4</sup> Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. This applies only to output voltages above 1.7 V <sup>&</sup>lt;sup>5</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 3.0 V, or 2.7 V. ### **ABSOLUTE MAXIMUM RATINGS** Table 5. | Parameter | Rating | |------------------------------------------------------------------------------------|-----------------| | VIN1, VIN2, VIN3, VIN4, VOUT1, VOUT2,<br>VOUT3, VOUT4, ENA, MODE, ENB to<br>Ground | -0.3 V to +6 V | | Storage Temperature Range | −65°C to +150°C | | Operating Junction Temperature Range | −40°C to +125°C | | Soldering Conditions | JEDEC J-STD-020 | | ESD Human Body Model | ±1500 V | | ESD Charged Device Model | ±500 V | | ESD Machine Model | ±100 V | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. For detailed information on power dissipation, see the Power Dissipation and Thermal Considerations section. #### THERMAL RESISTANCE $\theta_{JA}$ and $\Psi_{JB}$ are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. **Table 6. Thermal Resistance** | Package Type | θја | $\Psi_{JB}$ | Unit | |-----------------------------|-----|-------------|------| | 16-Ball, 0.5 mm Pitch WLCSP | 57 | 14 | °C/W | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. Pin Configuration—View from the Top of the Die **Table 7. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|----------|----------------------------------------------------------------------------------------------------| | A1 | VOUT3 | LDO1 Output Voltage and Sensing Input. | | A2 | VIN3 | LDO1 Input Supply (1.7 V to 5.5 V, VIN4 $\leq$ VIN1 = VIN2). | | A3 | VIN4 | LDO2 Input Supply (1.7 V to 5.5 V, VIN3 $\leq$ VIN1 = VIN2). | | A3 | VOUT4 | LDO2 Output Voltage and Sensing Input. | | B1 | AGND | Analog Ground. | | B2 | MODE | BUCK1/BUCK2 Operating Mode. MODE = high: forced PWM operation. MODE = low: auto PWM/PSM operation. | | B3 | ENA | Regulator Enable Pin A, Active High. The regulators turned on with ENA are factory programmed. | | B4 | ENB | Regulator Enable Pin B, Active High. The regulators turned on with ENB are factory programmed. | | C1 | VIN1 | BUCK1 Input Supply (2.3 V to 5.5 V) and UVLO Detection. Connect VIN1 to VIN2. | | C2 | VOUT1 | BUCK1 Output Voltage Sensing Input. | | C3 | VOUT2 | BUCK2 Output Voltage Sensing Input. | | C4 | VIN2 | BUCK2 Input Supply (2.3 V to 5.5 V). Connect VIN2 to VIN1. | | D1 | PGND1 | Dedicated Power Ground for BUCK1. | | D2 | SW1 | BUCK1 Switching Node. | | D3 | SW2 | BUCK2 Switching Node. | | D4 | PGND2 | Dedicated Power Ground for BUCK2. | ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{\rm IN1}$ = $V_{\rm IN2}$ = $V_{\rm IN3}$ = $V_{\rm IN4}$ = 5.0 V, $T_A$ = 25°C, unless otherwise noted. Figure 3. System Quiescent Current vs. Input Voltage, $V_{OUT1} = 3.3 \text{ V}$ , $V_{OUT2} = 1.8 \text{ V}$ , $V_{OUT3} = 1.2 \text{ V}$ , $V_{OUT4} = 3.3 \text{ V}$ , All Channels Unloaded Figure 4. Buck1 Startup, $V_{OUT1} = 3.3 \text{ V}$ , $I_{OUT1} = 10 \text{ mA}$ Figure 5. BUCK2 Startup, $V_{OUT2} = 1.8 \text{ V}$ , $I_{OUT2} = 5 \text{ mA}$ Figure 6. BUCK1 Load Regulation Across Temperature, $V_{OUT1} = 3.3 V$ , Auto Mode Figure 7. BUCK2 Load Regulation Across Temperature, $V_{OUT2} = 1.8 V$ , Auto Mode Figure 8. BUCK1 Load Regulation Across Input Voltage, $V_{OUT1} = 3.3 V$ , PWM Mode Figure 9. BUCK1 Efficiency vs. Load Current, Across Input Voltage, $V_{\text{OUT}} = 3.3 \text{ V}$ , Auto Mode Figure 10. BUCK1 Efficiency vs. Load Current, Across Input Voltage, $V_{OUTI} = 3.3 \text{ V}$ , PWM Mode Figure 11. BUCK2 Efficiency vs. Load Current, Across Input Voltage, $V_{OUT2} = 1.8 \text{ V}$ , Auto Mode Figure 12. BUCK2 Efficiency vs. Load Current, Across Input Voltage, $V_{\text{OUT2}} = 1.8 \text{ V}$ , PWM Mode Figure 13. BUCK1 Efficiency vs. Load Current, Across Input Voltage, $V_{OUT1} = 0.8 \, V$ , Auto Mode Figure 14. BUCK1 Efficiency vs. Load Current, Across Input Voltage, $V_{OUTI} = 0.8 \text{ V}$ , PWM Mode Figure 15. BUCK1 Efficiency vs. Load Current, Across Temperature, $V_{OUT1} = 3.3 \text{ V}$ , Auto Mode Figure 16. BUCK2 Efficiency vs. Load Current, Across Temperature, $V_{OUZ} = 1.8 \text{ V}$ , Auto Mode Figure 17. BUCK2 Efficiency vs. Load Current, Across Temperature, Figure 18. BUCK2 Switching Frequency vs. Output Current, Across Temperature, $V_{OUZ} = 1.8 V$ , PWM Mode Figure 19. Typical Waveforms, $V_{OUT1} = 3.3 \text{ V}$ , $I_{OUT1} = 30 \text{ mA}$ , Auto Mode Figure 20. Typical Waveforms, $V_{OUT2} = 1.8 \text{ V}$ , $I_{OUT2} = 30 \text{ mA}$ , Auto Mode Figure 21. Typical Waveforms, $V_{OUT1} = 3.3 \text{ V}$ , $I_{OUT1} = 30 \text{ mA}$ , PWM Mode Figure 22. Typical Waveforms, VOUT2 = 1.8 V, I<sub>OUT2</sub> = 30 mA, PWM Mode Figure 23. Buck1 Response to Line Transient, Input Voltage from 4.5 V to $5.0 \text{ V}, V_{\text{OUTI}} = 3.3 \text{ V}, PWM \text{ Mode}$ Figure 24. BUCK2 Response to Line Transient, $V_{\rm IN}$ = 4.5 V to 5.0 V, $V_{\rm OUT2}$ = 1.8 V, PWM Mode Figure 25. BUCK1 Response to Load Transient, $I_{OUT1}$ from 1 mA to 50 mA, $V_{OUT1} = 3.3 \text{ V}$ , Auto Mode Figure 26. BUCK2 Response to Load Transient, $I_{OUT2}$ from 1 mA to 50 mA, $V_{OUT2} = 1.8 \text{ V}$ , Auto Mode Figure 27. BUCK1 Response to Load Transient, $I_{OUT1}$ from 20 mA to 180 mA, $V_{OUT1} = 3.3$ V, Auto Mode Figure 28. BUCK2 Response to Load Transient, $I_{OUT2}$ from 20 mA to 180 mA, $V_{OUT2}$ = 1.8 V, Auto Mode Figure 29. VOUT and SW Waveforms for BUCK1 and BUCK2 in PWM Mode Showing Out-of-Phase Operation Figure 30. LDO Startup, VOUT3 = 3.0 V, $I_{OUT3} = 5 \text{ mA}$ Figure 31. LDO Load Regulation Across Input Voltage, $V_{OUT3} = 2.8 \text{ V}$ Figure 32. LDO Load Regulation Across Temperature, $V_{IN3} = 3.3 \text{ V}$ , $V_{OUT3} = 2.8 \text{ V}$ Figure 33. LDO Line Regulation Across Output Load, Vout3 = 2.8 V Figure 34. LDO Ground Current vs. Output Load, $V_{IN3} = 3.3 \text{ V}$ , $V_{OUT3} = 2.8 \text{ V}$ Figure 35. LDO Response to Load Transient, $I_{OUT3}$ from 1 mA to 80 mA, $V_{OUT3} = 2.8 \ V$ Figure 36. LDO Response to Line Transient, Input Voltage from 4.5 V to 5.5 V, $V_{OUT3} = 2.8~V$ Figure 37. LDO Output Noise vs. Load Current, Across Input Voltage, $V_{OUT3} = 2.8 \ V$ Figure 38. LDO Output Noise vs. Load Current, Across Input Voltage, $V_{OU73} = 3.0 \text{ V}$ Figure 39. LDO PSRR Across Output Load, $V_{IN3} = 3.3 \text{ V}$ , $V_{OUT3} = 2.8 \text{ V}$ Figure 40. LDO PSRR Across Output Load, $V_{IN3} = 3.3 \text{ V}$ , $V_{OUT3} = 3.0 \text{ V}$ Figure 41. LDO PSRR Across Output Load, $V_{IN3} = 5.0 \text{ V}$ , $V_{OUT3} = 2.8 \text{ V}$ Figure 42. LDO PSRR Across Output Load, $V_{IN3} = 5.0 \text{ V}$ , $V_{OUT3} = 3.0 \text{ V}$ ### POWER DISSIPATION AND THERMAL CONSIDERATIONS The ADP5033 is a highly efficient micropower management unit ( $\mu$ PMU), and, in most cases, the power dissipated in the device is not a concern. However, if the device operates at high ambient temperatures and maximum loading condition, the junction temperature can reach the maximum allowable operating limit (125°C). When the temperature exceeds 150°C, the ADP5033 turns off all the regulators, allowing the device to cool down. When the die temperature falls below 130°C, the ADP5033 resumes normal operation. This section provides guidelines to calculate the power dissipated in the device and ensure that the ADP5033 operates below the maximum allowable junction temperature. The efficiency for each regulator on the ADP5033 is given by $$\eta = \frac{P_{OUT}}{P_{IN}} \times 100\% \tag{1}$$ where: $\eta$ is the efficiency. $P_{IN}$ is the input power. $P_{OUT}$ is the output power. Power loss is given by $$P_{LOSS} = P_{IN} - P_{OUT} \tag{2a}$$ or $$P_{LOSS} = P_{OUT} (1 - \eta)/\eta \tag{2b}$$ Power dissipation can be calculated in several ways. The most intuitive and practical is to measure the power dissipated at the input and all the outputs. Perform the measurements at the worst-case conditions (voltages, currents, and temperature). The difference between input and output power is dissipated in the device and the inductor. Use Equation 4 to derive the power lost in the inductor and, from this, use Equation 3 to calculate the power dissipation in the ADP5033 buck converter. A second method to estimate the power dissipation uses the efficiency curves provided for the buck regulator, and the power lost on each LDO can be calculated using Equation 12. When the buck efficiency is known, use Equation 2b to derive the total power lost in the buck regulator and inductor, use Equation 4 to derive the power lost in the inductor, and then calculate the power dissipation in the buck converter using Equation 3. Add the power dissipated in the buck and in the two LDOs to find the total dissipated power. Note that the buck efficiency curves are typical values and may not be provided for all possible combinations of $V_{\text{IN}}$ , $V_{\text{OUT}}$ , and $I_{\text{OUT}}$ . To account for these variations, it is necessary to include a safety margin when calculating the power dissipated in the buck. A third way to estimate the power dissipation is analytical and involves modeling the losses in the buck circuit provided by Equation 8 to Equation 11 and the losses in the LDO provided by Equation 12. #### **BUCK REGULATOR POWER DISSIPATION** The power loss of the buck regulator is approximated by $$P_{LOSS} = P_{DBUCK1} + P_{DBUCK2} + P_L \tag{3}$$ where: $P_{DBUCK}$ is the power dissipation on one of the ADP5033 buck regulators. $P_L$ is the inductor power losses. The inductor losses are external to the device, and they do not have any effect on the die temperature. The inductor losses are estimated (without core losses) by $$P_{L} \approx I_{OUT1(RMS)}^{2} \times DCR_{L} \tag{4}$$ where: DCR<sub>L</sub> is the inductor series resistance. *I*<sub>OUT1(RMS)</sub> is the rms load current of the buck regulator. $$I_{OUT1(RMS)} = I_{OUT1} \times \sqrt{1 + \frac{r}{12}}$$ (5) where r is the inductor ripple current $$r \approx V_{OUT1} \times (1 - D)/(I_{OUT1} \times L \times f_{SW})$$ (6) where: *L* is the inductance. *f*<sub>SW</sub> is the switching frequency. D is the duty cycle. $$D = V_{OUTI}/V_{INI} \tag{7}$$ ADP5033 buck regulator power dissipation, PDBUCK, includes the power switch conductive losses, the switch losses, and the transition losses of each channel. There are other sources of loss, but these are generally less significant at high output load currents, where the thermal limit of the application is. Equation 8 captures the calculation that must be made to estimate the power dissipation in the buck regulator. $$P_{DBUCK} = P_{COND} + P_{SW} + P_{TRAN}$$ (8) The power switch conductive losses are due to the output current, $I_{OUTI}$ , flowing through the P-MOSFET and the N-MOSFET power switches that have internal resistance, RDS<sub>ON-P</sub> and RDS<sub>ON-N</sub>. The amount of conductive power loss is found by $$P_{COND} = [RDS_{ON-P} \times D + RDS_{ON-N} \times (1 - D)] \times I_{OUT1}^{2}$$ (9) where $RDS_{ON-P}$ is approximately 0.2 $\Omega$ , and $RDS_{ON-N}$ is approximately 0.16 $\Omega$ at 125°C junction temperature and VIN1 = VIN2 = 3.6 V. At VIN1 = VIN2 = 2.3 V, these values change to 0.31 $\Omega$ and 0.21 $\Omega$ , respectively, and at VIN1 = VIN2 = 5.5 V, the values are 0.16 $\Omega$ and 0.14 $\Omega$ , respectively. Switching losses are associated with the current drawn by the driver to turn on and turn off the power devices at the switching frequency. The amount of switching power loss is given by $$P_{SW} = (C_{GATE-P} + C_{GATE-N}) \times V_{INI}^2 \times f_{SW}$$ (10) where: $C_{GATE-P}$ is the P-MOSFET gate capacitance. $C_{GATE-N}$ is the N-MOSFET gate capacitance. For the ADP5033, the total of ( $C_{GATE-P} + C_{GATE-N}$ ) is approximately 150 pF. The transition losses occur because the P-channel power MOSFET cannot be turned on or off instantaneously, and the SW node takes some time to slew from near ground to near $V_{\text{OUT1}}$ (and from $V_{\text{OUT1}}$ to ground). The amount of transition loss is calculated by $$P_{TRAN} = V_{INI} \times I_{OUTI} \times (t_{RISE} + t_{FALL}) \times f_{SW}$$ (11) where $t_{RISE}$ and $t_{FALL}$ are the rise time and the fall time of the switching node, SW. For the ADP5033, the rise and fall times of SW are in the order of 5 ns. If the preceding equations and parameters are used for estimating the converter efficiency, it must be noted that the equations do not describe all of the converter losses, and the parameter values given are typical numbers. The converter performance also depends on the choice of passive components and board layout; therefore, a sufficient safety margin should be included in the estimate. #### **LDO Regulator Power Dissipation** The power loss of a LDO regulator is given by $$P_{DLDO} = [(V_{IN} - V_{OUT}) \times I_{LOAD}] + (V_{IN} \times I_{GND})$$ (12) where: $I_{LOAD}$ is the load current of the LDO regulator. $V_{IN}$ and $V_{OUT}$ are input and output voltages of the LDO, respectively. $I_{GND}$ is the ground current of the LDO regulator. Power dissipation due to the ground current is small, and it can be ignored. #### JUNCTION TEMPERATURE The total power dissipation in the ADP5033 simplifies to $$P_D = P_{DBUCK} + P_{DLDO1} + P_{DLDO2} \tag{13}$$ In cases where the board temperature $T_A$ is known, the thermal resistance parameter, $\theta_{JA}$ , can be used to estimate the junction temperature rise. $T_J$ is calculated from $T_A$ and $P_D$ using the formula $$T_I = T_A + (P_D \times \theta_{IA}) \tag{14}$$ The typical $\theta_{JA}$ value for the 16-ball, 0.5 mm pitch WLCSP is 57°C/W (see Table 6). A very important factor to consider is that $\theta_{JA}$ is based on a 4-layer 4 in × 3 in, 2.5 oz copper, as per JEDEC standard, and real applications may use different sizes and layers. It is important to maximize the copper used to remove the heat from the device. Copper exposed to air dissipates heat better than copper used in the inner layers. The exposed pad should be connected to the ground plane with several vias. If the case temperature can be measured, the junction temperature is calculated by $$T_I = T_C + (P_D \times \Psi_{IB}) \tag{15}$$ where $T_C$ is the case temperature and $\Psi_{JB}$ is the junction-to-board thermal resistance provided in Table 6. When designing an application for a particular ambient temperature range, calculate the expected ADP5033 power dissipation ( $P_D$ ) due to the losses of all channels by using the Equation 8 to Equation 13. From this power calculation, the junction temperature, $T_D$ , can be estimated using Equation 14. The reliable operation of the converter and the two LDO regulators can be achieved only if the estimated die junction temperature of the ADP5033 (Equation 14) is less than 125°C. Reliability and mean time between failures (MTBF) is highly affected by increasing the junction temperature. Additional information about product reliability can be found in the *ADI Reliability Handbook*, which can be found at www.analog.com/reliability\_handbook. ## THEORY OF OPERATION Figure 43. Functional Block Diagram #### **POWER MANAGEMENT UNIT** The ADP5033 is a micropower management unit ( $\mu$ PMU) combing two step-down (buck) dc-to-dc convertors and two low dropout linear regulators (LDO). The high switching frequency and tiny 16-ball WLCSP package allow for a small power management solution. To combine these high performance regulators into the $\mu PMU$ , there is a system controller allowing them to operate together. The buck regulators can operate in forced PWM mode if the MODE pin is at a logic high level. In forced PWM mode, the buck switching frequency is always constant and does not change with the load current. If the MODE pin is at logic low, the switching regulators operate in auto PWM/PSM mode. In this mode, the regulators operate at fixed PWM frequency when the load current is above the power saving current threshold. When the load current falls below the power save current threshold, the regulator in question enters PSM where the switching occurs in bursts. The burst repetition is a function of the current load and the output capacitor value. This operating mode reduces the switching and quiescent current losses. The auto PWM/PSM mode transition is controlled independently for each buck regulator. The two bucks operate synchronized to each other. When a regulator is turned on, the output voltage ramp is controlled through a soft start circuit to avoid a large inrush current due to the charging of the output capacitors. #### **Thermal Protection** In the event that the junction temperature rises above 150°C, the thermal shutdown circuit turns off all the regulators. Extreme junction temperatures can be the result of high current operation, poor circuit board design, or high ambient temperature. A 20°C hysteresis is included so that when thermal shutdown occurs, the regulators do not return to operation until the on-chip temperature drops below 130°C. When coming out of thermal shutdown, all regulators restart with soft start control. #### **Undervoltage Lockout** To protect against battery discharge, undervoltage lockout (UVLO) circuitry is integrated in the system. If the input voltage on VIN1 drops below a typical 2.15 V UVLO threshold, all channels shut down. In the buck channels, both the power switch and the synchronous rectifier turn off. When the voltage on VIN1 rises above the UVLO threshold, the part is enabled once more. Alternatively, the user can select device models with a UVLO set at a higher level, suitable for USB applications. For these models, the device reaches the turn-off threshold when the input supply drops to 3.65 V typical. In case of a thermal or UVLO event, the active pull-downs (if factory enabled) are enabled to discharge the output capacitors quickly. The pull-downs remain engaged until the input supply voltage or thermal fault event is no longer present. #### Enable/Shutdown The ADP5033 has two enable pins (ENA and ENB). A high level applied to the enable pins enables a certain selection of regulators defined by factory programming. For example, the ADP5033 can be factory programmed to enable BUCK1 and LDO2 with ENA and BUCK2 and LDO1 with ENB. When both enables are low, all regulators are turned off. When both enable pins are high, all regulators are turned on. All possible regulator combinations can be factory programmed to operate with the ENA and ENB pins. Figure 44 shows the regulator activation timings for the ADP5033 when both enables are connected to VINx. Figure 44 also shows the active pull-down activation. #### **BUCK1 AND BUCK2** The two bucks use a fixed frequency and high speed current mode architecture. The bucks operate with an input voltage of 2.3 V to 5.5 V. #### **Control Scheme** The bucks operate with a fixed frequency, current mode PWM control architecture at medium to high loads for high efficiency but shift to a PSM control scheme at light loads to lower the regulation power losses. When operating in fixed frequency PWM mode, the duty cycle of the integrated switches is adjusted and regulates the output voltage. When operating in PSM at light loads, the output voltage is controlled in a hysteretic manner, with higher output voltage ripple. During part of this time, the converter is able to stop switching and enters an idle mode, which improves conversion efficiency. #### **PWM Mode** In PWM mode, the bucks operate at a fixed frequency of 3 MHz set by an internal oscillator. At the start of each oscillator cycle, the pFET switch is turned on, sending a positive voltage across the inductor. Current in the inductor increases until the current sense signal crosses the peak inductor current threshold that turns off the pFET switch and turns on the nFET synchronous rectifier. This sends a negative voltage across the inductor, causing the inductor current to decrease. The synchronous rectifier stays on for the rest of the cycle. The buck regulates the output voltage by adjusting the peak inductor current threshold. Figure 44. Regulators Sequencing on the ADP5033 (ENx = VINx) #### **PSM** The bucks smoothly transition to PSM operation when the load current decreases below the PSM current threshold. When either of the bucks enters PSM, an offset is induced in the PWM regulation level, which makes the output voltage rise. When the output voltage reaches a level approximately 1.5% above the PWM regulation level, PWM operation is turned off. At this point, both power switches are off, and the buck enters an idle mode. The output capacitor discharges until the output voltage falls to the PWM regulation voltage, at which point the device drives the inductor to make the output voltage rise again to the upper threshold. This process is repeated while the load current is below the PSM current threshold. The ADP5033 has a dedicated MODE pin controlling the PSM and PWM operation. A high logic level applied to the MODE pin forces both bucks to operate in PWM mode. A logic level low sets the bucks to operate in auto PSM/PWM. #### **PSM Current Threshold** The PSM current threshold is set to 100 mA. The bucks employ a scheme that enables this current to remain accurately controlled, independent of input and output voltage levels. This scheme also ensures that there is very little hysteresis between the PSM current threshold for entry to and exit from the PSM. The PSM current threshold is optimized for excellent efficiency over all load currents. #### Oscillator/Phasing of Inductor Switching The ADP5033 ensures that both bucks operate at the same switching frequency when both bucks are in PWM mode. Additionally, the ADP5033 ensures that when both bucks are in PWM mode, they operate out of phase, whereby the Buck2 pFET starts conducting exactly half a clock period after the Buck1 pFET starts conducting. #### **Short-Circuit Protection** The bucks include frequency foldback to prevent output current runaway on a hard short. When the voltage at the feedback pin falls below half the target output voltage, indicating the possibility of a hard short at the output, the switching frequency is reduced to half the internal oscillator frequency. The reduction in the switching frequency allows more time for the inductor to discharge, preventing a runaway of output current. #### Soft Start The bucks have an internal soft start function that ramps the output voltage in a controlled manner upon startup, thereby limiting the inrush current. This prevents possible input voltage drops when a battery or a high impedance power source is connected to the input of the converter. #### **Current Limit** Each buck has protection circuitry to limit the amount of positive current flowing through the pFET switch and the amount of negative current flowing through the synchronous rectifier. The positive current limit on the power switch limits the amount of current that can flow from the input to the output. The negative current limit prevents the inductor current from reversing direction and flowing out of the load. #### 100% Duty Operation With a dropin input voltage or with an increase in load current, the buck may reach a limit where, even with the pFET switch on 100% of the time, the output voltage drops below the desired output voltage. At this limit, the buck transitions to a mode where the pFET switch stays on 100% of the time. When the input conditions change again and the required duty cycle falls, the buck immediately restarts PWM regulation without allowing overshoot on the output voltage. #### **Active Pull-Downs** All regulators have optional, factory programmable, active pull-down resistors discharging the respective output capacitors when the regulators are disabled by the ENx pins or by a faulty condition. The pull-down resistors are connected between VOUTx and AGND. Active pull-downs are disabled when the regulators are turned on. The typical value of the pull-down resistor is 600 $\Omega$ for the LDOs and 75 $\Omega$ for the bucks. Figure 44 shows the activation timings for the active pull-down during regulator activation and deactivation. #### LDO1 AND LDO2 The ADP5033 contains two LDOs with low quiescent current and two low dropout linear regulators and provides up to 300 mA of output current. Drawing a low 25 $\mu A$ quiescent current (typical) at no load makes the LDO ideal for battery-operated portable equipment. Each LDO operates with an input voltage of 1.7 V to 5.5 V. The wide operating range makes these LDOs suitable for cascading configurations where the LDO supply voltage is provided from one of the buck regulators. Each LDO also provides high power supply rejection ratio (PSRR), low output noise, and excellent line and load transient response with just a small 1 $\mu$ F ceramic input and output capacitor. LDO1 is optimized to supply analog circuits because it offers better noise performance compared to LDO2. LDO1 should be used in applications where noise performance is critical. # APPLICATIONS INFORMATION BUCK EXTERNAL COMPONENT SELECTION Trade-offs between performance parameters such as efficiency and transient response can be made by varying the choice of external components in the applications circuit, as shown in Figure 1. #### Inductor The high switching frequency of the ADP5033 bucks allows for the selection of small chip inductors. For best performance, use inductor values between 0.7 $\mu H$ and 3 $\mu H$ . Suggested inductors are shown in Table 8. The peak-to-peak inductor current ripple is calculated using the following equation: $$I_{\mathit{RIPPLE}} = \frac{V_{\mathit{OUT}} \times (V_{\mathit{IN}} - V_{\mathit{OUT}})}{V_{\mathit{IN}} \times f_{\mathit{SW}} \times L}$$ where: $f_{SW}$ is the switching frequency. *L* is the inductor value. The minimum dc current rating of the inductor must be greater than the inductor peak current. The inductor peak current is calculated using the following equation: $$I_{\textit{PEAK}} = I_{\textit{LOAD}(\textit{MAX})} + \frac{I_{\textit{RIPPLE}}}{2}$$ Inductor conduction losses are caused by the flow of current through the inductor, which has an associated internal dc resistance (DCR). Larger sized inductors have smaller DCR, which may decrease inductor conduction losses. Inductor core losses are related to the magnetic permeability of the core material. Because the bucks are high switching frequency dc-to-dc converters, shielded ferrite core material is recommended for its low core losses and low EMI. Table 8. Suggested 1.0 $\mu H$ Inductors | | | Dimensions | I <sub>SAT</sub> | DCR | |-------------|------------------|-----------------------------|------------------|------| | Vendor | Model | (mm) | (mA) | (mΩ) | | Murata | LQM2MPN1R0NG0B | $2.0 \times 1.6 \times 0.9$ | 1400 | 85 | | Murata | LQM18FN1R0M00B | $1.6 \times 0.8 \times 0.8$ | 150 | 26 | | Taiyo Yuden | BRC1608T1R0M | $1.6 \times 0.8 \times 0.8$ | 520 | 180 | | Coilcraft® | EPL2014-102ML | $2.0 \times 2.0 \times 1.4$ | 900 | 59 | | TDK | GLFR1608T1R0M-LR | $1.6 \times 0.8 \times 0.8$ | 230 | 80 | | Coilcraft | 0603LS-102 | 1.8 × 1.69 × 1.1 | 400 | 81 | | Toko | MDT2520-CN | $2.5 \times 2.0 \times 1.2$ | 1350 | 85 | #### **Output Capacitor** Higher output capacitor values reduce the output voltage ripple and improve load transient response. When choosing this value, it is also important to account for the loss of capacitance due to output voltage dc bias. Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended for best performance. Y5V and Z5U dielectrics are not recommended for use with any dc-to-dc converter because of their poor temperature and dc bias characteristics. The worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage is calculated using the following equation: $$C_{EFF} = C_{OUT} \times (1 - TEMPCO) \times (1 - TOL)$$ where: $C_{\it EFF}$ is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance. In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ}$ C to $+85^{\circ}$ C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and $C_{OUT}$ is 9.24 $\mu$ F at 1.8 V, as shown in Figure 45. Substituting these values in the equation yields $$C_{EFF} = 9.24 \ \mu\text{F} \times (1 - 0.15) \times (1 - 0.1) = 7.074 \ \mu\text{F}$$ To guarantee the performance of the bucks, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application. Figure 45. Typical Capacitor Performance The peak-to-peak output voltage ripple for the selected output capacitor and inductor values is calculated using the following equation: $$V_{\mathit{RIPPLE}} = \frac{V_{\mathit{IN}}}{\left(2\pi \times f_{\mathit{SW}}\right) \times 2 \times L \times C_{\mathit{OUT}}} = \frac{I_{\mathit{RIPPLE}}}{8 \times f_{\mathit{SW}} \times C_{\mathit{OUT}}}$$ Capacitors with lower equivalent series resistance (ESR) are preferred to guarantee low output voltage ripple, as shown in the following equation: $$ESR_{COUT} \le \frac{V_{RIPPLE}}{I_{DIDDLE}}$$ The effective capacitance needed for stability, which includes temperature and dc bias effects, is a minimum of 7 $\mu F$ and a maximum of 40 $\mu F$ . The buck regulators require 10 $\mu F$ output capacitors to guarantee stability and response to rapid load variations and to transition into and out of the PWM/PSM modes. In certain applications, where one or both buck regulators power a processor, the operating state is known because it is controlled by software. In this condition, the processor can drive the MODE pin according to the operating state; consequently, it is possible to reduce the output capacitor from 10 $\mu F$ to 4.7 $\mu F$ because the regulator does not expect a large load variation when working in PSM mode (see Figure 47). Table 9. Suggested 10 µF Capacitors | Vendor | Туре | Model | Case Size | Voltage Rating (V) | |-------------|------|---------------|-----------|--------------------| | Murata | X5R | GRM188R60J106 | 0603 | 6.3 | | Taiyo Yuden | X5R | JMK107BJ475 | 0603 | 6.3 | | TDK | X5R | C1608JB0J106K | 0603 | 6.3 | | Panasonic | X5R | ECJ1VB0J106M | 0603 | 6.3 | #### **Input Capacitor** Higher value input capacitors help to reduce the input voltage ripple and improve transient response. Maximum input capacitor current is calculated using the following equation: $$I_{\mathit{CIN}} \geq I_{\mathit{LOAD(MAX)}} \sqrt{\frac{V_{\mathit{OUT}}(V_{\mathit{IN}} - V_{\mathit{OUT}})}{V_{\mathit{IN}}}}$$ To minimize supply noise, place the input capacitor as close to the VINx pin of the buck as possible. As with the output capacitor, a low ESR capacitor is recommended. The effective capacitance needed for stability, which includes temperature and dc bias effects, is a minimum of 3 $\mu F$ and a maximum of 10 $\mu F$ . A list of suggested capacitors is shown in Table 10. Table 10. Suggested 4.7 μF Capacitors | Vendor | Type | Model | Case<br>Size | Voltage<br>Rating<br>(V) | |-------------|------|--------------------|--------------|--------------------------| | Murata | X5R | GRM188R60J475ME19D | 0402 | 6.3 | | Taiyo Yuden | X5R | JMK107BJ475 | 0402 | 6.3 | | Panasonic | X5R | ECJ-0EB0J475M | 0402 | 6.3 | #### LDO CAPACITOR SELECTION #### **Output Capacitor** The ADP5033 LDOs are designed for operation with small, space-saving ceramic capacitors, but function with most commonly used capacitors as long as care is taken with the ESR value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 0.70 $\mu F$ capacitance with an ESR of 1 $\Omega$ or less is recommended to ensure the stability of the ADP5033. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP5033 to large changes in load current. #### **Input Bypass Capacitor** Connecting a 1 $\mu$ F capacitor from VIN3 and VIN4 to ground reduces the circuit sensitivity to printed circuit board (PCB) layout, especially when long input traces or a high source impedance is encountered. If greater than 1 $\mu$ F of output capacitance is required, increase the input capacitor to match it. Table 11. Suggested 1.0 μF Capacitors | Vendor | Туре | Model | Case<br>Size | Voltage<br>Rating (V) | |-------------|------|-----------------|--------------|-----------------------| | Murata | X5R | GRM155B30J105K | 0402 | 6.3 | | TDK | X5R | C1005JB0J105KT | 0402 | 6.3 | | Panasonic | X5R | ECJ0EB0J105K | 0402 | 6.3 | | Taiyo Yuden | X5R | LMK105BJ105MV-F | 0402 | 10.0 | #### **Input and Output Capacitor Properties** Use any good quality ceramic capacitors with the ADP5033 as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended for best performance. Y5V and Z5U dielectrics are not recommended for use with any LDO because of their poor temperature and dc bias characteristics. Figure 46 depicts the capacitance vs. voltage bias characteristic of a 0402 1 $\mu\text{F}$ , 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is about $\pm15\%$ over the $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ temperature range and is not a function of package or voltage rating. Figure 46. Capacitance vs. Voltage Characteristic Use the following equation to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage: $$C_{EFF} = C_{BIAS} \times (1 - TEMPCO) \times (1 - TOL)$$ #### where: *C<sub>BIAS</sub>* is the effective capacitance at the operating voltage. *TEMPCO* is the worst-case capacitor temperature coefficient. *TOL* is the worst-case component tolerance. In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ}$ C to $+85^{\circ}$ C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and $C_{BIAS}$ is 0.94 $\mu$ F at 1.8 V, as shown in Figure 46. Substituting these values into the following equation, $$C_{EFF} = 0.94 \ \mu\text{F} \times (1 - 0.15) \times (1 - 0.1) = 0.719 \ \mu\text{F}$$ Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage. To guarantee the performance of the ADP5033, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application. ### **PCB LAYOUT GUIDELINES** Poor layout can affect ADP5033 performance, causing electromagnetic interference (EMI) and electromagnetic compatibility (EMC) problems, ground bounce, and voltage losses. Poor layout can also affect regulation and stability. A good layout is implemented using the following guidelines: - Place the inductor, input capacitor, and output capacitor close to the IC using short tracks. These components carry high switching frequencies, and large tracks act as antennas. - Route the output voltage path away from the inductor and SW node to minimize noise and magnetic interference. - Maximize the size of ground metal on the component side to help with thermal dissipation. - Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes. - Connect VIN1 and VIN2 together close to the IC using short tracks. # TYPICAL APPLICATION SCHEMATIC Figure 47. Processor System Power Management with PSM/PWM Control ### **OUTLINE DIMENSIONS** Figure 48. 16-Ball Wafer Level Chip Scale Package [WLCSP] Back-Coating Included (CB-16-7) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature<br>Range | Output<br>Voltage (V) <sup>2</sup> | Options | ENA<br>Controlled<br>Channels <sup>3</sup> | Package<br>Description | Package<br>Option | Branding<br>Code | |--------------------|----------------------|--------------------------------------------------------------|-----------------------------------------------|--------------------------------------------|------------------------------------------------------|-------------------|------------------| | ADP5033ACBZ-1-R7 | −40°C to +125°C | VOUT1: 1.2 V<br>VOUT2: 3.3 V<br>VOUT3: 2.8 V<br>VOUT4: 1.8 V | UVLO: 2.25 V<br>Pull-Downs on<br>All Channels | BUCK2,<br>LDO1 | 16-Ball Wafer Level<br>Chip Scale<br>Package [WLCSP] | CB-16-7 | LHX | | ADP5033-1-EVALZ | | | | | Evaluation Board | | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. <sup>&</sup>lt;sup>2</sup> For additional options, contact a local sales or distribution representative. Additional options available are BUCK1 and BUCK2: 3.3 V, 3.0 V, 2.8 V, 2.5 V, 2.3 V, 2.0 V, 1.82 V, 1.8 V, 1.6 V, 1.5 V, 1.3 V, 1.2 V, 1.1 V, 1.0 V, 0.9 V, 0.8 V. LDO1 and LDO2: 3.3 V, 3.0 V, 2.9 V, 2.8 V, 2.775 V, 2.5 V, 2.0 V, 1.875 V, 1.8 V, 1.75 V, 1.7 V, 1.65 V, 1.6 V, 1.55 V, 1.5 V, 1.2 V. UVLO: 2.25 V or 3.9 V. Active pull-down: Yes/No. <sup>&</sup>lt;sup>3</sup> ENA activated channels (ENB controls the other channels). **NOTES** # **NOTES** | ADP5033 | | | | |---------|--|--|--| |---------|--|--|--| NOTES