# 650 kHz /1.3 MHz Step-Up **PWM DC-to-DC Switching Converters** # ADP1612/ADP1613 #### **FEATURES** #### **Current limit** 1.4 A for the ADP1612 2.0 A for the ADP 1613 Minimum input voltage 1.8 V for the ADP1612 2.5 V for the ADP1613 Pin-selectable 650 kHz or 1.3 MHz PWM frequency Adjustable output voltage up to 20 V Adjustable soft start **Undervoltage lockout** Thermal shutdown 8-lead MSOP #### **APPLICATIONS** **TFT LCD bias supplies** Portable applications Industrial/instrumentation equipment #### GENERAL DESCRIPTION The ADP1612/ADP1613 are step-up dc-to-dc switching converters with an integrated power switch capable of providing an output voltage as high as 20 V. With a package height of less than 1.1 mm, the ADP1612/ADP1613 are optimal for spaceconstrained applications such as portable devices or thin film transistor (TFT) liquid crystal displays (LCDs). The ADP1612/ADP1613 operate in current mode pulse-width modulation (PWM) with up to 94% efficiency. Adjustable soft start prevents inrush currents when the part is enabled. The pin-selectable switching frequency and PWM current-mode architecture allow for excellent transient response, easy noise filtering, and the use of small, cost-saving external inductors and capacitors. Other key features include undervoltage lockout (UVLO), thermal shutdown (TSD), and logic controlled enable. The ADP1612/ADP1613 are available in the lead-free 8-lead MSOP. #### TYPICAL APPLICATION CIRCUIT Figure 1. Step-Up Regulator Configuration Figure 2. ADP1612/ADP1613 Efficiency for Various Output Voltages ©2009 Analog Devices, Inc. All rights reserved. # **TABLE OF CONTENTS** | Features | |---------------------------------------------| | Applications | | Typical Application Circuit | | General Description | | Revision History | | Specifications | | Absolute Maximum Ratings | | Thermal Resistance | | Boundary Condition | | ESD Caution | | Pin Configuration and Function Descriptions | | Typical Performance Characteristics | | Theory of Operation | | Current-Mode PWM Operation11 | | Frequency Selection11 | | Soft Start11 | | Thermal Shutdown (TSD)12 | | | | | UnderVoltage Lockout (UVLO) | 12 | |----|------------------------------------------|----| | | Enable/Shutdown Control | 12 | | A | pplications Information | 13 | | | Setting the Output Voltage | 13 | | | Inductor Selection | 13 | | | Choosing the Input and Output Capacitors | 13 | | | Diode Selection | 14 | | | Loop Compensation | 14 | | | Soft Start Capacitor | 15 | | Ty | ypical Application Circuits | 16 | | | Step-Up Regulator | 16 | | | Step-Up Regulator Circuit Examples | 16 | | | SEPIC Converter | 22 | | | TFT LCD Bias Supply | 22 | | P | CB Layout Guidelines | 24 | | О | outline Dimensions | 25 | | | Ordering Guide | 25 | #### **REVISION HISTORY** #### 9/09—Rev. 0 to Rev. A | Changes to Figure 45 | 17 | |------------------------------------|----| | Changes to Figure 48 and Figure 51 | 18 | | Changes to Figure 54 and Figure 57 | 19 | | Changes to Figure 60 and Figure 63 | 20 | | Changes to Figure 66 and Figure 69 | 21 | | Changes to Figure 72 | 22 | | Changes to Ordering Guide | 25 | | | | #### 4/09—Revision 0: Initial Version ### **SPECIFICATIONS** $V_{\rm IN}$ = 3.6 V, unless otherwise noted. Minimum and maximum values are guaranteed for $T_{\rm J}$ = -40°C to +125°C. Typical values specified are at $T_{\rm J}$ = 25°C. All limits at temperature extremes are guaranteed by correlation and characterization using standard statistical quality control (SQC), unless otherwise noted. Table 1. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------|--------------------|-----------------------------------------------------------------------------------------------|----------|-------|--------|-------| | SUPPLY | | | | | | | | Input Voltage | $V_{IN}$ | ADP1612 | 1.8 | | 5.5 | V | | | | ADP1613 | 2.5 | | 5.5 | V | | Quiescent Current | | | | | | | | Nonswitching State | IQ | $V_{FB} = 1.5 \text{ V}, \text{FREQ} = V_{IN}$ | | 900 | 1350 | μΑ | | | | $V_{FB} = 1.5 \text{ V}, FREQ = GND$ | | 700 | 1300 | μΑ | | Shutdown | I <sub>QSHDN</sub> | $V_{EN} = 0 V$ | | 0.01 | 2 | μΑ | | Switching State <sup>1</sup> | I <sub>QSW</sub> | FREQ = V <sub>IN</sub> , no load | | 4 | 5.8 | mA | | | | FREQ = GND, no load | | 2.2 | 4 | mA | | <b>Enable Pin Bias Current</b> | I <sub>EN</sub> | $V_{EN} = 3.6 \text{ V}$ | | 3.3 | 7 | μΑ | | OUTPUT | | | | | | | | Output Voltage | $V_{OUT}$ | | $V_{IN}$ | | 20 | V | | Load Regulation | | $I_{LOAD} = 10 \text{ mA to } 150 \text{ mA}, V_{IN} = 3.3 \text{ V}, V_{OUT} = 12 \text{ V}$ | | 0.1 | | mV/mA | | REFERENCE | | | | | | | | Feedback Voltage | $V_{FB}$ | | 1.2041 | 1.235 | 1.2659 | V | | Line Regulation | | ADP1612, $V_{IN} = 1.8 \text{ V}$ to 5.5 V; ADP1613, $V_{IN} = 2.5 \text{ V}$ to 5.5 V | | 0.07 | 0.24 | %/V | | ERROR AMPLIFIER | | | | | | | | Transconductance | G <sub>MEA</sub> | $\Delta I = 4 \mu A$ | | 80 | | μA/V | | Voltage Gain | Av | | | 60 | | dB | | FB Pin Bias Current | | $V_{FB} = 1.3 \text{ V}$ | | 1 | 50 | nA | | SWITCH | | | | | | | | SW On Resistance | R <sub>DSON</sub> | I <sub>SW</sub> = 1.0 A | | 130 | 300 | mΩ | | SW Leakage Current | | $V_{SW} = 20 \text{ V}$ | | 0.01 | 10 | μΑ | | Peak Current Limit <sup>2</sup> | I <sub>CL</sub> | ADP1612, duty cycle = 70% | 0.9 | 1.4 | 1.9 | A | | | | ADP1613, duty cycle = 70% | 1.3 | 2.0 | 2.5 | Α | | OSCILLATOR | | | | | | | | Oscillator Frequency | f <sub>SW</sub> | FREQ = GND | 500 | 650 | 720 | kHz | | | | $FREQ = V_{IN}$ | 1.1 | 1.3 | 1.4 | MHz | | Maximum Duty Cycle | D <sub>MAX</sub> | $COMP = open, V_{FB} = 1 V, FREQ = V_{IN}$ | 88 | 90 | | % | | FREQ Pin Current | I <sub>FREQ</sub> | FREQ = 3.6 V | | 5 | 8 | μΑ | | EN/FREQ LOGIC THRESHOLD | | ADP1612, $V_{IN} = 1.8 \text{ V}$ to 5.5 V; ADP1613, $V_{IN} = 2.5 \text{ V}$ to 5.5 V | | | | | | Input Voltage Low | $V_{IL}$ | | | | 0.3 | V | | Input Voltage High | V <sub>IH</sub> | | 1.6 | | | V | | SOFT START | | | | | | | | SS Charging Current | I <sub>SS</sub> | $V_{SS} = 0 V$ | 3.4 | 5 | 6.2 | μΑ | | SS Voltage | V <sub>SS</sub> | $V_{FB} = 1.3 \text{ V}$ | 1 | 1.2 | | V | | UNDERVOLTAGE LOCKOUT (UVLO) | | | | | | | | Undervoltage Lockout Threshold | | ADP1612, V <sub>IN</sub> rising | 1 | 1.70 | | V | | | | ADP1612, V <sub>IN</sub> falling | 1 | 1.62 | | V | | | | ADP1613, V <sub>IN</sub> rising | 1 | 2.25 | | V | | | | ADP1613, V <sub>IN</sub> falling | 1 | 2.16 | | V | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Threshold | | | 1 | 150 | | °C | | Thermal Shutdown Hysteresis | | | | 20 | | °C | <sup>&</sup>lt;sup>1</sup> This parameter specifies the average current while switching internally and with SW (Pin 5) floating. <sup>&</sup>lt;sup>2</sup> Current limit is a function of duty cycle. See the Typical Performance Characteristics section for typical values over operating ranges. ### **ABSOLUTE MAXIMUM RATINGS** Table 2. | Parameter | Rating | |--------------------------------------|--------------------------------------------| | VIN, EN, FB to GND | −0.3 V to +6 V | | FREQ to GND | $-0.3 \text{ V to V}_{IN} + 0.3 \text{ V}$ | | COMP to GND | 1.0 V to 1.6 V | | SS to GND | −0.3 V to +1.3 V | | SW to GND | 21 V | | Operating Junction Temperature Range | −40°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | Soldering Conditions | JEDEC J-STD-020 | | ESD (Electrostatic Discharge) | | | Human Body Model | ±5 kV | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute maximum ratings apply individually only, not in combination. #### THERMAL RESISTANCE Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) of the package is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, attention to thermal board design is required. The value of $\theta_{JA}$ may vary, depending on PCB material, layout, and environmental conditions. Table 3. | Package Type | θја | θις | Unit | |----------------------------|-------|-------|------| | 8-Lead MSOP | | | | | 2-Layer Board <sup>1</sup> | 206.9 | 44.22 | °C/W | | 4-Layer Board <sup>1</sup> | 162.2 | 44.22 | °C/W | <sup>&</sup>lt;sup>1</sup> Thermal numbers per JEDEC standard JESD 51-7. #### **BOUNDARY CONDITION** Modeled under natural convection cooling at 25°C ambient temperature, JESD 51-7, and 1 W power input with 2- and 4-layer boards. #### **ESD CAUTION** **ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration #### **Table 4. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | COMP | Compensation Input. Connect a series resistor-capacitor network from COMP to GND to compensate the regulator. | | 2 | FB | Output Voltage Feedback Input. Connect a resistive voltage divider from the output voltage to FB to set the regulator output voltage. | | 3 | EN | Enable Input. Drive EN low to shut down the regulator; drive EN high to turn on the regulator. | | 4 | GND | Ground. | | 5 | SW | Switching Output. Connect the power inductor from the input voltage to SW and connect the external rectifier from SW to the output voltage to complete the step-up converter. | | 6 | VIN | Main Power Supply Input. VIN powers the ADP1612/ADP1613 internal circuitry. Connect VIN to the input source voltage. Bypass VIN to GND with a 10 $\mu$ F or greater capacitor as close to the ADP1612/ADP1613 as possible. | | 7 | FREQ | Frequency Setting Input. FREQ controls the switching frequency. Connect FREQ to GND to program the oscillator to 650 kHz, or connect FREQ to VIN to program it to 1.3 MHz. If FREQ is left floating, the part defaults to 650 kHz. | | 8 | SS | Soft Start Timing Capacitor Input. A capacitor connected from SS to GND brings up the output slowly at power-up and reduces inrush current. | ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{EN} = V_{IN}$ and $T_A = 25$ °C, unless otherwise noted. Figure 4. ADP1612 Efficiency vs. Load Current, $V_{IN} = 3.3 \text{ V}$ , $f_{SW} = 650 \text{ kHz}$ Figure 5. ADP1612 Efficiency vs. Load Current, $V_{IN} = 3.3 \text{ V}$ , $f_{SW} = 1.3 \text{ MHz}$ Figure 6. ADP1612 Efficiency vs. Load Current, $V_{IN} = 5 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 7. ADP1612 Efficiency vs. Load Current, $V_{IN} = 5 V$ , $f_{SW} = 1.3 MHz$ Figure 8. ADP1613 Efficiency vs. Load Current, $V_{IN} = 5 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 9. ADP1613 Efficiency vs. Load Current, $V_{IN} = 5 \text{ V}$ , $f_{SW} = 1.3 \text{ MHz}$ Figure 10. ADP1612 Switch Current Limit vs. Input Voltage, $V_{OUT} = 5 V$ Figure 11. ADP1612 Switch Current Limit vs. Input Voltage, Vout = 8 V Figure 12. ADP1612 Switch Current Limit vs. Input Voltage, $V_{OUT} = 15 \text{ V}$ Figure 13. ADP1613 Switch Current Limit vs. Input Voltage, $V_{OUT} = 5 \text{ V}$ Figure 14. ADP1613 Switch Current Limit vs. Input Voltage, V<sub>OUT</sub> = 8 V Figure 15. ADP1613 Switch Current Limit vs. Input Voltage, $V_{OUT} = 15 V$ Figure 16. ADP1612/ADP1613 Quiescent Current vs. Input Voltage, Nonswitching, f<sub>sw</sub> = 650 kHz Figure 17. ADP1612/ADP1613 Quiescent Current vs. Input Voltage, Nonswitching, f<sub>sw</sub> = 1.3 MHz Figure 18. ADP1612/ADP1613 Quiescent Current vs. Input Voltage, Switching, $f_{SW} = 650 \text{ kHz}$ Figure 19. ADP1612/ADP1613 Quiescent Current vs. Input Voltage, Switching, $f_{SW} = 1.3 \text{ MHz}$ Figure 20. ADP1612/ADP1613 On Resistance vs. Input Voltage Figure 21. ADP1612/ADP1613 On Resistance vs. Temperature Figure 22. ADP1612/ADP1613 Frequency vs. Input Voltage, fsw = 650 kHz Figure 23. ADP1612/ADP1613 Frequency vs. Input Voltage, $f_{SW} = 1.3 \text{ MHz}$ Figure 24. ADP1612/ADP1613 EN Pin Current vs. EN Pin Voltage Figure 25. ADP1612/ADP1613 SS Pin Current vs. Temperature Figure 26. ADP1612/ADP1613 Maximum Duty Cycle vs. Input Voltage, $f_{SW} = 650 \text{ kHz}$ Figure 27. ADP1612/ADP1613 Maximum Duty Cycle vs. Input Voltage, $f_{SW} = 1.3~\mathrm{MHz}$ Figure 28. ADP1612/ADP1613 Switching Waveform in Discontinuous Conduction Mode Figure 29. ADP1612/ADP1613 Switching Waveform in Continuous Conduction Mode Figure 30. ADP1612/ADP1613 Start-Up from $V_{IN}$ , $C_{SS} = 33 \text{ nF}$ Figure 31. ADP1612/ADP1613 Start-Up from $V_{IN}$ , $C_{SS} = 100 \text{ nF}$ Figure 32. ADP1612/ADP1613 Start-Up from Shutdown, $C_{SS} = 33 \text{ nF}$ Figure 33. ADP1612/ADP1613 Start-Up from Shutdown, $C_{SS} = 100 \text{ nF}$ ### THEORY OF OPERATION Figure 34. Block Diagram with Step-Up Regulator Application Circuit The ADP1612/ADP1613 current-mode step-up switching converters boost a 1.8 V to 5.5 V input voltage to an output voltage as high as 20 V. The internal switch allows a high output current, and the high 650 kHz/1.3 MHz switching frequency allows for the use of tiny external components. The switch current is monitored on a pulse-by-pulse basis to limit it to 1.4 A typical (ADP1612) or 2.0 A typical (ADP1613). #### **CURRENT-MODE PWM OPERATION** The ADP1612/ADP1613 utilize a current-mode PWM control scheme to regulate the output voltage over all load conditions. The output voltage is monitored at FB through a resistive voltage divider. The voltage at FB is compared to the internal 1.235 V reference by the internal transconductance error amplifier to create an error voltage at COMP. The switch current is internally measured and added to the stabilizing ramp. The resulting sum is compared to the error voltage at COMP to control the PWM modulator. This current-mode regulation system allows fast transient response, while maintaining a stable output voltage. By selecting the proper resistor-capacitor network from COMP to GND, the regulator response is optimized for a wide range of input voltages, output voltages, and load conditions. #### **FREQUENCY SELECTION** The frequency of the ADP1612/ADP1613 is pin-selectable to operate at either 650 kHz to optimize the regulator for high efficiency or at 1.3 MHz for use with small external components. If FREQ is left floating, the part defaults to 650 kHz. Connect FREQ to GND for 650 kHz operation or connect FREQ to VIN for 1.3 MHz operation. When connected to VIN for 1.3 MHz operation, an additional 5 $\mu A$ , typical, of quiescent current is active. This current is turned off when the part is shutdown. #### **SOFT START** To prevent input inrush current to the converter when the part is enabled, connect a capacitor from SS to GND to set the soft start period. Once the ADP1612/ADP1613 are turned on, SS sources 5 $\mu A$ , typical, to the soft start capacitor ( $C_{SS}$ ) until it reaches 1.2 V at startup. As the soft start capacitor charges, it limits the peak current allowed by the part. By slowly charging the soft start capacitor, the input current ramps slowly to prevent it from overshooting excessively at startup. When the ADP1612/ ADP1613 are in shutdown mode (EN $\leq 0.3$ V), a thermal shutdown event occurs, or the input voltage is below the falling undervoltage lockout voltage, SS is internally shorted to GND to discharge the soft start capacitor. #### THERMAL SHUTDOWN (TSD) The ADP1612/ADP1613 include TSD protection. If the die temperature exceeds 150°C (typical), TSD turns off the NMOS power device, significantly reducing power dissipation in the device and preventing output voltage regulation. The NMOS power device remains off until the die temperature reduces to 130°C (typical). The soft start capacitor is discharged during TSD to ensure low output voltage overshoot and inrush currents when regulation resumes. #### **UNDERVOLTAGE LOCKOUT (UVLO)** If the input voltage is below the UVLO threshold, the ADP1612/ ADP1613 automatically turn off the power switch and place the part into a low power consumption mode. This prevents potentially erratic operation at low input voltages and prevents the power device from turning on when the control circuitry cannot operate it. The UVLO levels have $\sim \! 100$ mV of hysteresis to ensure glitch free startup. #### **ENABLE/SHUTDOWN CONTROL** The EN input turns the ADP1612/ADP1613 regulator on or off. Drive EN low to turn off the regulator and reduce the input current to 0.01 $\mu A,$ typical. Drive EN high to turn on the regulator. When the step-up dc-to-dc switching converter is in shutdown mode (EN $\leq 0.3$ V), there is a dc path from the input to the output through the inductor and output rectifier. This causes the output voltage to remain slightly below the input voltage by the forward voltage of the rectifier, preventing the output voltage from dropping to ground when the regulator is shutdown. Figure 37 provides a circuit modification to disconnect the output voltage from the input voltage at shutdown. Regardless of the state of the EN pin, when a voltage is applied to VIN of the ADP1612/ADP1613, a large current spike occurs due to the nonisolated path through the inductor and diode between $V_{\rm IN}$ and $V_{\rm OUT}$ . The high current is a result of the output capacitor charging. The peak value is dependent on the inductor, output capacitor, and any load active on the output of the regulator. # APPLICATIONS INFORMATION SETTING THE OUTPUT VOLTAGE The ADP1612/ADP1613 feature an adjustable output voltage range of $V_{\rm IN}$ to 20 V. The output voltage is set by the resistor voltage divider, R1 and R2, (see Figure 34) from the output voltage ( $V_{\rm OUT}$ ) to the 1.235 V feedback input at FB. Use the following equation to determine the output voltage: $$V_{OUT} = 1.235 \times (1 + R1/R2) \tag{1}$$ Choose R1 based on the following equation: $$R1 = R2 \times \left(\frac{V_{OUT} - 1.235}{1.235}\right) \tag{2}$$ #### **INDUCTOR SELECTION** The inductor is an essential part of the step-up switching converter. It stores energy during the on time of the power switch, and transfers that energy to the output through the output rectifier during the off time. To balance the tradeoffs between small inductor current ripple and efficiency, inductance values in the range of 4.7 $\mu H$ to 22 $\mu H$ are recommended. In general, lower inductance values have higher saturation current and lower series resistance for a given physical size. However, lower inductance results in a higher peak current that can lead to reduced efficiency and greater input and/or output ripple and noise. A peak-to-peak inductor ripple current close to 30% of the maximum dc input current typically yields an optimal compromise. For determining the inductor ripple current in continuous operation, the input $(V_{\rm IN})$ and output $(V_{\rm OUT})$ voltages determine the switch duty cycle (D) by the following equation: $$D = \frac{V_{OUT} - V_{IN}}{V_{OUT}} \tag{3}$$ Using the duty cycle and switching frequency, $f_{\text{SW}}$ , determine the on time by the following equation: $$t_{\rm ON} = \frac{D}{f_{\rm SW}} \tag{4}$$ The inductor ripple current ( $\Delta I_L$ ) in steady state is calculated by $$\Delta I_L = \frac{V_{IN} \times t_{ON}}{L} \tag{5}$$ Solve for the inductance value (L) by the following equation: $$L = \frac{V_{IN} \times t_{ON}}{\Delta I_L} \tag{6}$$ Ensure that the peak inductor current (the maximum input current plus half the inductor ripple current) is below the rated saturation current of the inductor. Likewise, make sure that the maximum rated rms current of the inductor is greater than the maximum dc input current to the regulator. For CCM duty cycles greater than 50% that occur with input voltages less than one-half the output voltage, slope compensation is required to maintain stability of the current-mode regulator. For stable current-mode operation, ensure that the selected inductance is equal to or greater than the minimum calculated inductance, $L_{\rm MIN}$ , for the application parameters in the following equation: $$L > L_{MIN} = \frac{(V_{OUT} - 2 \times V_{IN})}{2.7 \times f_{SW}} \tag{7}$$ Inductors smaller than the 4.7 $\mu$ H to 22 $\mu$ H recommended range can be used as long as Equation 7 is satisfied for the given application. For input/output combinations that approach the 90% maximum duty cycle, doubling the inductor is recommended to ensure stable operation. Table 5 suggests a series of inductors for use with the ADP1612/ADP1613. **Table 5. Suggested Inductors** | Manufacturer | Part Series | Dimensions<br>L×W×H (mm) | |--------------|----------------------|--------------------------------| | Sumida | CMD4D11 | 5.8 × 4.4 × 1.2 | | | CDRH4D28CNP | $5.1 \times 5.1 \times 3.0$ | | | CDRH5D18NP | $6.0\times6.0\times2.0$ | | | CDRH6D26HPNP | $7.0 \times 7.0 \times 2.8$ | | Coilcraft | DO3308P | $12.95 \times 9.4 \times 3.0$ | | | DO3316P | $12.95 \times 9.4 \times 5.21$ | | Toko | D52LC | $5.2 \times 5.2 \times 2.0$ | | | D62LCB | $6.2\times6.3\times2.0$ | | | D63LCB | $6.2 \times 6.3 \times 3.5$ | | Würth | WE-TPC | Assorted | | Elektronik | WE-PD, PD2, PD3, PD4 | Assorted | #### **CHOOSING THE INPUT AND OUTPUT CAPACITORS** The ADP1612/ADP1613 require input and output bypass capacitors to supply transient currents while maintaining constant input and output voltages. Use a low equivalent series resistance (ESR), 10 $\mu F$ or greater input capacitor to prevent noise at the ADP1612/ADP1613 input. Place the capacitor between VIN and GND as close to the ADP1612/ADP1613 as possible. Ceramic capacitors are preferred because of their low ESR characteristics. Alternatively, use a high value, medium ESR capacitor in parallel with a 0.1 $\mu F$ low ESR capacitor as close to the ADP1612/ADP1613 as possible. The output capacitor maintains the output voltage and supplies current to the load while the ADP1612/ADP1613 switch is on. The value and characteristics of the output capacitor greatly affect the output voltage ripple and stability of the regulator. A low ESR ceramic dielectric capacitor is preferred. The output voltage ripple ( $\Delta V_{OUT}$ ) is calculated as follows: $$\Delta V_{OUT} = \frac{Q_C}{C_{OUT}} = \frac{I_L \times t_{ON}}{C_{OUT}}$$ (8) where: $Q_C$ is the charge removed from the capacitor. $t_{ON}$ is the on time of the switch. $C_{OUT}$ is the output capacitance. $I_L$ is the average inductor current. $$t_{\rm ON} = \frac{D}{f_{\rm SW}} \tag{9}$$ and $$D = \frac{V_{OUT} - V_{IN}}{V_{OUT}} \tag{10}$$ Choose the output capacitor based on the following equation: $$C_{OUT} \ge \frac{I_L \times (V_{OUT} - V_{IN})}{f_{SW} \times V_{OUT} \times \Delta V_{OUT}}$$ (11) Multilayer ceramic capacitors are recommended for this application. #### **DIODE SELECTION** The output rectifier conducts the inductor current to the output capacitor and load while the switch is off. For high efficiency, minimize the forward voltage drop of the diode. For this reason, Schottky rectifiers are recommended. However, for high voltage, high temperature applications, where the Schottky rectifier reverse leakage current becomes significant and can degrade efficiency, use an ultrafast junction diode. Ensure that the diode is rated to handle the average output load current. Many diode manufacturers derate the current capability of the diode as a function of the duty cycle. Verify that the output diode is rated to handle the average output load current with the minimum duty cycle. The minimum duty cycle of the ADP1612/ADP1613 is $$D_{MIN} = \frac{V_{OUT} - V_{IN(MAX)}}{V_{OUT}} \tag{12}$$ where $V_{IN(MAX)}$ is the maximum input voltage. The following are suggested Schottky diode manufacturers: - ON Semiconductor - Diodes, Inc. #### LOOP COMPENSATION The ADP1612/ADP1613 use external components to compensate the regulator loop, allowing optimization of the loop dynamics for a given application. The step-up converter produces an undesirable right-half plane zero in the regulation feedback loop. This requires compensating the regulator such that the crossover frequency occurs well below the frequency of the right-half plane zero. The righthalf plane zero is determined by the following equation: $$F_Z(RHP) = \left(\frac{V_{IN}}{V_{OUT}}\right)^2 \times \frac{R_{LOAD}}{2\pi \times L}$$ (13) where: $F_Z(RHP)$ is the right-half plane zero. $R_{LOAD}$ is the equivalent load resistance or the output voltage divided by the load current. To stabilize the regulator, ensure that the regulator crossover frequency is less than or equal to one-fifth of the right-half plane zero. The regulator loop gain is $$A_{VL} = \frac{V_{FB}}{V_{OUT}} \times \frac{V_{IN}}{V_{OUT}} \times G_{MEA} \times \left| Z_{COMP} \right| \times G_{CS} \times \left| Z_{OUT} \right|$$ (14) where: $A_{VL}$ is the loop gain. $V_{FB}$ is the feedback regulation voltage, 1.235 V. $V_{OUT}$ is the regulated output voltage. $V_{IN}$ is the input voltage. $G_{MEA}$ is the error amplifier transconductance gain. $Z_{COMP}$ is the impedance of the series RC network from COMP to GND. $G_{CS}$ is the current sense transconductance gain (the inductor current divided by the voltage at COMP), which is internally set by the ADP1612/ADP1613. $Z_{OUT}$ is the impedance of the load and output capacitor. To determine the crossover frequency, it is important to note that, at that frequency, the compensation impedance $(Z_{\text{COMP}})$ is dominated by a resistor, and the output impedance $(Z_{\text{OUT}})$ is dominated by the impedance of an output capacitor. Therefore, when solving for the crossover frequency, the equation (by definition of the crossover frequency) is simplified to $$\begin{split} \left|A_{VL}\right| &= \frac{V_{FB}}{V_{OUT}} \times \frac{V_{IN}}{V_{OUT}} \times G_{MEA} \times R_{COMP} \times G_{CS} \times \\ &\frac{1}{2\pi \times f_C \times C_{OUT}} = 1 \end{split} \tag{15}$$ where: $f_C$ is the crossover frequency. $R_{COMP}$ is the compensation resistor. Solve for R<sub>COMP</sub>, $$R_{COMP} = \frac{2\pi \times f_C \times C_{OUT} \times (V_{OUT})^2}{V_{FR} \times V_{IN} \times G_{MFA} \times G_{CS}}$$ (16) where: $V_{FB} = 1.235 \text{ V}.$ $G_{MEA} = 80 \mu A/V.$ $G_{CS} = 13.4 \text{ A/V}.$ $$R_{COMP} = \frac{4746 \times f_C \times C_{OUT} \times (V_{OUT})^2}{V_{IN}}$$ (17) Once the compensation resistor is known, set the zero formed by the compensation capacitor and resistor to one-fourth of the crossover frequency, or $$C_{COMP} = \frac{2}{\pi \times f_C \times R_{COMP}} \tag{18}$$ where $C_{COMP}$ is the compensation capacitor. Figure 35. Compensation Components The capacitor, C2, is chosen to cancel the zero introduced by output capacitance, ESR. Solve for C2 as follows: $$C2 = \frac{ESR \times C_{OUT}}{R_{COMP}} \tag{19}$$ For low ESR output capacitance such as with a ceramic capacitor, C2 is optional. For optimal transient performance, $R_{\text{COMP}}$ and $C_{\text{COMP}}$ might need to be adjusted by observing the load transient response of the ADP1612/ADP1613. For most applications, the compensation resistor should be within the range of 4.7 $k\Omega$ to 100 $k\Omega$ and the compensation capacitor should be within the range of 100 pF to 3.3 nF. #### **SOFT START CAPACITOR** Upon startup (EN $\geq$ 1.6 V), the voltage at SS ramps up slowly by charging the soft start capacitor ( $C_{SS}$ ) with an internal 5 $\mu$ A current source ( $I_{SS}$ ). As the soft start capacitor charges, it limits the peak current allowed by the part to prevent excessive overshoot at startup. The necessary soft start capacitor, $C_{SS}$ , for a specific overshoot and start-up time can be calculated for the maximum load condition when the part is at current limit by: $$C_{SS} = I_{SS} \frac{\Delta t}{V_{SS}} \tag{20}$$ where: $I_{SS} = 5 \mu A$ (typical). $V_{SS} = 1.2 \text{ V}.$ $\Delta t$ = startup time, at current limit. If the applied load does not place the part at current limit, the necessary C<sub>SS</sub> will be smaller. A 33 nF soft start capacitor results in negligible input current overshoot at start up, and therefore is suitable for most applications. However, if an unusually large output capacitor is used, a longer soft start period is required to prevent input inrush current. Conversely, if fast startup is a requirement, the soft start capacitor can be reduced or removed, allowing the ADP1612/ADP1613 to start quickly, but allowing greater peak switch current. ### TYPICAL APPLICATION CIRCUITS Both the ADP1612 and ADP1613 can be used in the application circuits in this section. The ADP1612 is geared toward applications requiring input voltages as low as 1.8 V, where the ADP1613 is more suited for applications needing the output power capabilities of a 2.0 A switch. The primary differences are shown in Table 6. Table 6. ADP1612/ADP1613 Differences | Parameter | ADP1612 | ADP1613 | | | |---------------------|----------------|----------------|--|--| | Current Limit | 1.4 A | 2.0 A | | | | Input Voltage Range | 1.8 V to 5.5 V | 2.5 V to 5.5 V | | | The Step-Up Regulator Circuit Examples section recommends component values for several common input, output, and load conditions. The equations in the Applications Information section can be used to select components for alternate configurations. #### **STEP-UP REGULATOR** The circuit in Figure 36 shows the ADP1612/ADP1613 in a basic step-up configuration. Figure 36. Step-Up Regulator The modified step-up circuit in Figure 37 incorporates true shutdown capability advantageous for battery-powered applications requiring low standby current. Driving the EN pin below 0.3 V shuts down the ADP1612/ADP1613 and completely disconnects the input from the output. Figure 37. Step-Up Regulator with True Shutdown # STEP-UP REGULATOR CIRCUIT EXAMPLES ADP1612 Step-Up Regulator Figure 38. ADP1612 Step-Up Regulator Configuration $V_{OUT} = 5 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 39. ADP1612 Efficiency vs. Load Current $V_{OUT} = 5 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 40. ADP1612 50 mA to 150 mA Load Transient ( $V_{IN} = 3.3 V$ ) $V_{OUT} = 5 V$ , $f_{SW} = 650 \, \text{kHz}$ Figure 41. ADP1612 Step-Up Regulator Configuration $V_{OUT} = 5 V$ , $f_{SW} = 1.3 MHz$ Figure 42. ADP1612 Efficiency vs. Load Current $V_{OUT} = 5 V$ , $f_{SW} = 1.3 \text{ MHz}$ Figure 43. ADP1612 50 mA to 150 mA Load Transient ( $V_{\rm IN}$ = 3.3 V) $V_{\rm OUT}$ = 5 V, $f_{\rm SW}$ = 1.3 MHz Figure 44. ADP1612 Step-Up Regulator Configuration $V_{OUT} = 12 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 45. ADP1612 Efficiency vs. Load Current $V_{OUT} = 12 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 46. ADP1612 50 mA to 150 mA Load Transient ( $V_{IN}$ = 3.3 V) $V_{OUT}$ = 12 V, $f_{SW}$ = 650 kHz Figure 47. ADP1612 Step-Up Regulator Configuration $V_{OUT} = 12 V$ , $f_{SW} = 1.3 MHz$ Figure 48. ADP1612 Efficiency vs. Load Current $V_{OUT} = 12 V$ , $f_{SW} = 1.3 MHz$ Figure 49. ADP1612 50 mA to 150 mA Load Transient ( $V_{IN} = 3.3 \text{ V}$ ) $V_{OUT} = 12 \text{ V}, f_{SW} = 1.3 \text{ MHz}$ Figure 50. ADP1612 Step-Up Regulator Configuration $V_{OUT} = 15 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 51. ADP1612 Efficiency vs. Load Current $V_{OUT} = 15 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 52. ADP1612 50 mA to 150 mA Load Transient ( $V_{\rm IN}$ = 3.3 V) $V_{\rm OUT}$ = 15 V, $f_{\rm SW}$ = 650 kHz #### ADP1613 Step-Up Regulator Figure 53. ADP1612 Step-Up Regulator Configuration $V_{OUT} = 15 V$ , $f_{SW} = 1.3 MHz$ Figure 54. ADP1612 Efficiency vs. Load Current $V_{OUT} = 15 V$ , $f_{SW} = 1.3 MHz$ Figure 55. ADP1612 50 mA to 150 mA Load Transient ( $V_{IN} = 3.3 \text{ V}$ ) $V_{OUT} = 15 \text{ V}, f_{SW} = 1.3 \text{ MHz}$ Figure 56. ADP1613 Step-Up Regulator Configuration $V_{OUT} = 12 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 57. ADP1613 Efficiency vs. Load Current $V_{OUT} = 12 \text{ V}$ , $f_{SW} = 650 \text{ kHz}$ Figure 58. ADP1613 50 mA to 150 mA Load Transient ( $V_{IN} = 5 V$ ) $V_{OUT} = 12 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 59. ADP1613 Step-Up Regulator Configuration $V_{OUT} = 12 V$ , $f_{SW} = 1.3 MHz$ Figure 60. ADP1613 Efficiency vs. Load Current $V_{OUT} = 12 \text{ V}$ , $f_{SW} = 1.3 \text{ MHz}$ Figure 61. ADP1613 50 mA to 150 mA Load Transient ( $V_{IN} = 5 V$ ) $V_{OUT} = 12 V$ , $f_{SW} = 1.3 MHz$ Figure 62. ADP1613 Step-Up Regulator Configuration $V_{OUT} = 15 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 63. ADP1613 Efficiency vs. Load Current $V_{OUT} = 15 \text{ V}$ , $f_{SW} = 650 \text{ kHz}$ Figure 64. ADP1613 50 mA to 150 mA Load Transient ( $V_{IN} = 5 V$ ) $V_{OUT} = 15 V$ , $f_{SW} = 650 \text{ kHz}$ Figure 65. ADP1613 Step-Up Regulator Configuration $V_{OUT} = 15 V$ , $f_{SW} = 1.3 MHz$ Figure 66. ADP1613 Efficiency vs. Load Current $V_{OUT} = 15 \text{ V}$ , $f_{SW} = 1.3 \text{ MHz}$ Figure 67. ADP1613 50 mA to 150 mA Load Transient ( $V_{IN} = 5 V$ ) $V_{OUT} = 15 V$ , $f_{SW} = 1.3 \ MHz$ Figure 68. ADP1613 Step-Up Regulator Configuration $V_{OUT} = 20 \text{ V}, f_{SW} = 650 \text{ kHz}$ Figure 69. ADP1613 Efficiency vs. Load Current $V_{OUT} = 20 \text{ V}$ , $f_{SW} = 650 \text{ kHz}$ Figure 70. ADP1613 50 mA to 150 mA Load Transient ( $V_{IN} = 5~V$ ) $V_{OUT} = 20~V$ , $f_{SW} = 650~kHz$ Figure 71. ADP1613 Step-Up Regulator Configuration $V_{OUT} = 20 V$ , $f_{SW} = 1.3 MHz$ Figure 72. ADP1613 Efficiency vs. Load Current $V_{OUT} = 20 \text{ V}$ , $f_{SW} = 1.3 \text{ MHz}$ Figure 73. ADP1613 50 mA to 150 mA Load Transient ( $V_{IN} = 5 V$ ) $V_{OUT} = 20 V$ , $f_{SW} = 1.3 MHz$ #### **SEPIC CONVERTER** The circuit in Figure 74 shows the ADP1612/ADP1613 in a single-ended primary inductance converter (SEPIC) topology. This topology is useful for an unregulated input voltage, such as a battery-powered application in which the input voltage can vary between 2.7 V to 5 V and the regulated output voltage falls within the input voltage range. The input and the output are dc isolated by a coupling capacitor (C1). In steady state, the average voltage of C1 is the input voltage. When the ADP1612/ADP1613 switch turns on and the diode turns off, the input voltage provides energy to L1 and C1 provides energy to L2. When the ADP1612/ADP1613 switch turns off and the diode turns on, the energy in L1 and L2 is released to charge the output capacitor (Cout) and the coupling capacitor (C1) and to supply current to the load. **TFT LCD BIAS SUPPLY** Figure 75 shows a power supply circuit for TFT LCD module applications. This circuit has +10 V, -5 V, and +22 V outputs. The +10 V is generated in the step-up configuration. The -5 V and +22 V are generated by the charge-pump circuit. During the step-up operation, the SW node switches between +10 V and ground (neglecting the forward drop of the diode and on resistance of the switch). When the SW node is high, C5 charges up to +10 V. When the SW node is low, C5 holds its charge and forward-biases D8 to charge C6 to -10 V. The Zener diode (D9) clamps and regulates the output to -5 V. The VGH output is generated in a similar manner by the charge-pump capacitors, C1, C2, and C4. The output voltage is tripled and regulated down to 22 V by the Zener diode, D5. ### PCB LAYOUT GUIDELINES Figure 76. Example Layout for ADP1612/ADP1613 Boost Application (Top Layer) Figure 77. Example Layout for ADP1612/ADP1613 Boost Application (Bottom Layer) For high efficiency, good regulation, and stability, a well-designed printed circuit board layout is required. Use the following guidelines when designing printed circuit boards (also see Figure 34 for a block diagram and Figure 3 for a pin configuration). - Keep the low ESR input capacitor, C<sub>IN</sub> (labeled as C7 in Figure 76), close to VIN and GND. This minimizes noise injected into the part from board parasitic inductance. - Keep the high current path from $C_{IN}$ (labeled as C7 in Figure 76) through the L1 inductor to SW and GND as short as possible. - Keep the high current path from VIN through L1, the rectifier (D1) and the output capacitor, C<sub>OUT</sub> (labeled as C4 in Figure 76) as short as possible. - Keep high current traces as short and as wide as possible. - Place the feedback resistors as close to FB as possible to prevent noise pickup. Connect the ground of the feedback network directly to an AGND plane that makes a Kelvin connection to the GND pin. - Place the compensation components as close as possible to COMP. Connect the ground of the compensation network directly to an AGND plane that makes a Kelvin connection to the GND pin. - Connect the softstart capacitor, C<sub>SS</sub> (labeled as C1 in Figure 76) as close to the device as possible. Connect the ground of the softstart capacitor to an AGND plane that makes a Kelvin connection to the GND pin. - Avoid routing high impedance traces from the compensation and feedback resistors near any node connected to SW or near the inductor to prevent radiated noise injection. # **OUTLINE DIMENSIONS** Figure 78. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | Branding | |-------------------------------|-------------------|-----------------------------------------------------|----------------|----------| | ADP1612ARMZ-R7 <sup>1</sup> | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | L7Z | | ADP1613ARMZ-R7 <sup>1</sup> | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | L96 | | ADP1612-5-EVALZ <sup>1</sup> | | Evaluation Board, 5 V Output Voltage Configuration | | | | ADP1612-BL1-EVZ <sup>1</sup> | | Blank Evaluation Board | | | | ADP1613-12-EVALZ <sup>1</sup> | | Evaluation Board, 12 V Output Voltage Configuration | | | | ADP1613-BL1-EVZ <sup>1</sup> | | Blank Evaluation Board | | | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. | ٨ | n | D <sub>1</sub> | l ቤ 1 | 12 | /Λ | n | D <sub>1</sub> | 61 | 1 2 | |---|---|----------------|-------|----|-----|---|----------------|-----|-----| | н | U | Г | 10 | L | / A | U | Г | 101 | J | NOTES # **NOTES** | A | $\mathbf{n}$ | n | 1 | n | 4 | $\mathbf{a}$ | / A | n | D. | 1 | A 1 | 13 | | |---|--------------|---|---|---|---|--------------|------|----|----|---|-----|-----|--| | Λ | • | μ | | h | ı | • | / IN | ш | ν | | h | . ≺ | | | п | v | | | u | | | | ۱U | | | u | u | | NOTES