# **NXP Semiconductors**Data Sheet # WCT101XADS #### **Features** - Compliant with the latest version Wireless Power Consortium (WPC) power class 0 specification power transmitter design - Supports wide transmitter DC input voltage range of 6V (limited duration at Start/Stop operation) to 16V - Integrated digital demodulation - Supports two-way communication, transmitter to receiver by FSK and receiver to transmitter by ASK - Supports Q factor detection and calibrated power loss based Foreign Object Detection (FOD) framework - Supports low standby power - Uses rail voltage control, phase difference control or duty cycle control with the fixed operation frequency to alleviate EMI in automotive system - Supports key FOB avoidance function - Supports operation frequency dithering technology to eliminate AM band interference - Supports CAN/LIN/IIC/SCI/SPI interfaces - LED for system status indication - Over-voltage/current/temperature protection - Software based solution to provide maximum design freedom and product differentiation - Qualified to AEC100 Test Group A&B #### **Applications** - Automotive Extended Power Profile Power Transmitter - WPC compliant or customer properties **Document Number: WCT101XADS** Rev. 1.1, 01/2021 #### **Overview Description** The WCT101xA is a wireless power transmitter controller that integrates all required functions for WPC "Qi" compliant wireless power transmitter design. It is an intelligent device that works with the NXP touch sensing technology or uses periodically analog PING to detect a mobile device for charging while gaining super low standby power. Once the mobile device is detected, the WCT101xA controls the power transfer by adjusting the rail voltage, the phase difference, or the duty cycle of the power stage according to message packets sent by the mobile device. To maximize the design freedom and product differentiation, the WCT101xA supports the extended power profile consumer power transmitter design (WPC MP-Ax types, MP-Bx types or customization) using the fixed operation frequency control methods such as rail voltage control, phase difference control or duty cycle control etc. by software based solution, which can support wireless charging with both extended power profile power receiver and baseline power profile power receiver. In addition, the easy-to-use FreeMASTER GUI tool has configuration, calibration and debugging functions to provide the user-friendly design experience and reduce time-to-market. The WCT101xA includes a digital demodulation module to reduce the external components, an FSK modulation module to support two-way communication, a protection module to handle the over-voltage/current/temperature protection, an FOD module to protect from overheating by misplaced metallic foreign objects, and general CAN/IIC/SCI/SPI interfaces for external communications. It also handles any abnormal condition and operational status and provides comprehensive indicator outputs for robust system design. #### **Wireless Charging System Functional Diagram** ### **Contents** | Absolute Maximum Ratings | 4 | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Electrical operating ratings | 4 | | Thermal handling ratings | 5 | | ESD handling ratings | 5 | | Moisture handling ratings | 5 | | Electrical Characteristics | 6 | | General characteristics | 6 | | Device characteristics | 8 | | Thermal operating characteristics | 22 | | Typical Performance Characteristics | 23 | | System efficiency | 23 | | Standby power | 23 | | Digital demodulation | 23 | | Two-way communication | 23 | | Foreign object detection | 23 | | Device Information | 24 | | Functional block diagram | 24 | | Product features overview | 24 | | Pinout diagram | 26 | | Pin function description | 26 | | | Electrical operating ratings Thermal handling ratings ESD handling ratings Moisture handling ratings Electrical Characteristics General characteristics Device characteristics Thermal operating characteristics System efficiency Standby power Digital demodulation Two-way communication Foreign object detection Device Information Functional block diagram Product features overview Pinout diagram | | 4.5 | Ordering information | 37 | |-----|--------------------------------------|----| | 4.6 | Package outline drawing | 37 | | 5 | Software Library | 38 | | 5.1 | Memory map | 38 | | 5.2 | Software library and API description | 38 | | 6 | Design Considerations | 39 | | 6.1 | Electrical design considerations | 39 | | 6.2 | PCB layout considerations | 40 | | 6.3 | Thermal design considerations | 40 | | 7 | Links | 42 | | 8 | Revision History | 42 | | 9 | Addendum for MWCT1011A3VLH | 42 | | 9.1 | Ordering information | 42 | | 9.2 | Package outline drawing | 42 | # 1 Absolute Maximum Ratings # 1.1 Electrical operating ratings Table 1. Absolute maximum electrical ratings ( $V_{SS} = 0 \text{ V}, V_{SSA} = 0 \text{ V}$ ) | Characteristic | Symbol | Notes <sup>1</sup> | Min. | Max. | Unit | |------------------------------------------------------------------------------|-----------------------|--------------------|-------------|-------|------| | Supply Voltage Range | V <sub>DD</sub> | | -0.3 | 4.0 | V | | Analog Supply Voltage Range | V <sub>DDA</sub> | | -0.3 | 4.0 | V | | ADC High Voltage Reference | $V_{REFHx}$ | | -0.3 | 4.0 | V | | Voltage difference V <sub>DD</sub> to V <sub>DDA</sub> | $\Delta V_{DD}$ | | -0.3 | 0.3 | V | | Voltage difference V <sub>SS</sub> to V <sub>SSA</sub> | $\Delta V_{ss}$ | | -0.3 | 0.3 | V | | Digital Input Voltage Range | V <sub>IN</sub> | Pin Group 1 | -0.3 | 5.5 | V | | RESET Input Voltage Range | V <sub>IN_RESET</sub> | Pin Group 2 | -0.3 | 4.0 | V | | Oscillator Input Voltage Range | Vosc | Pin Group 4 | -0.4 | 4.0 | V | | Analog Input Voltage Range | V <sub>INA</sub> | Pin Group 3 | -0.3 | 4.0 | V | | Input clamp current, per pin $(V_{IN} < V_{SS} - 0.3 \ V)^{2,3}$ | Vic | | _ | -5.0 | mA | | Output clamp current, per pin <sup>4</sup> | Voc | | _ | ±20.0 | mA | | Contiguous pin DC injection current—regional limit sum of 16 contiguous pins | licont | | -25 | 25 | mA | | Output Voltage Range (normal push-pull mode) | V <sub>OUT</sub> | Pin Group 1,2 | -0.3 | 4.0 | V | | Output Voltage Range (open drain mode) | Voutod | Pin Group 1 | -0.3 | 5.5 | V | | RESET Output Voltage Range | Voutod_reset | Pin Group 2 | -0.3 | 4.0 | V | | DAC Output Voltage Range | V <sub>OUT_DAC</sub> | Pin Group 5 | -0.3 | 4.0 | V | | Ambient Temperature | TA | | -40 | 105 | °C | | Storage Temperature Range | T <sub>STG</sub> | | <b>–</b> 55 | 150 | °C | - Default Mode: - Pin Group 1: GPIO, TDI, TDO, TMS, TCK - Pin Group 2: RESET - Pin Group 3: ADC and Comparator Analog Inputs - Pin Group 4: XTAL, EXTAL - Pin Group 5: DAC analog output - 2. Continuous clamp current. - 3. All 5 volt tolerant digital I/O pins are internally clamped to $V_{SS}$ through an ESD protection diode. There is no diode connection to $V_{DD}$ . If VIN greater than VDIO\_MIN (= $V_{SS}$ -0.3 V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed, then a current limiting resistor is required. - 4. I/O is configured as push-pull mode. # 1.2 Thermal handling ratings Table 2. Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | - | 260 | °C | 2 | <sup>1.</sup> Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. # 1.3 ESD handling ratings Table 3. ESD handling ratings | Characteristic <sup>1</sup> | Min. | Max. | Unit | |--------------------------------------------------|-------|-------|------| | ESD for Human Body Model (HBM) | -2000 | +2000 | V | | ESD for Machine Model (MM) | -200 | +200 | V | | ESD for Charge Device Model (CDM) | -500 | +500 | V | | Latch-up current at TA= 85°C (I <sub>LAT</sub> ) | -100 | +100 | mA | Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. ### 1.4 Moisture handling ratings **Table 4. Moisture handling ratings** | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | - | 3 | - | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. <sup>2.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. # 2 Electrical Characteristics # 2.1 General characteristics **Table 5. General electrical characteristics** | Recommended operating conditions (V <sub>REFLx</sub> = 0 V, V <sub>SSA</sub> = 0 V, V <sub>SS</sub> = 0 V) | | | | | | | | | |------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------|---------------------|------|-----------------------|----------|-----------------|--| | Characteristic | Symbol | Notes | Min. | Тур. | Max. | Unit | Test conditions | | | Supply Voltage <sup>2</sup> | V <sub>DD</sub> ,V <sub>DDA</sub> | - | 2.7 | 3.3 | 3.6 | V | - | | | ADC (Cyclic) Reference<br>Voltage High | V <sub>REFHA</sub><br>V <sub>REFHB</sub> | - | 3.0 | - | $V_{DDA}$ | V | - | | | ADC (SAR) Reference<br>Voltage High | V <sub>REFHC</sub> | 3 | 2.0 | - | $V_{\text{DDA}}$ | V | - | | | Voltage difference V <sub>DD</sub> to V <sub>DDA</sub> | $\Delta V_{DD}$ | - | -0.1 | 0 | 0.1 | ٧ | - | | | Voltage difference V <sub>SS</sub> to V <sub>SSA</sub> | $\Delta V_{ss}$ | - | -0.1 | 0 | 0.1 | ٧ | - | | | Input Voltage High (digital inputs) | Vін | 1 (Pin Group 1) | 0.7×V <sub>DD</sub> | - | 5.5 | V | - | | | RESET Voltage High | V <sub>IH_RESET</sub> | 1 (Pin Group 2) | 0.7×V <sub>DD</sub> | - | $V_{DD}$ | V | - | | | Input Voltage Low (digital inputs) | V <sub>IL</sub> | 1 (Pin Group 1,2) | - | - | 0.35×V <sub>DD</sub> | <b>V</b> | - | | | Oscillator Input Voltage High XTAL driven by an external clock source | Vihosc | 1 (Pin Group 4) | 2.0 | - | V <sub>DD</sub> + 0.3 | V | - | | | Oscillator Input Voltage Low | VILOSC | 1 (Pin Group 4) | -0.3 | - | 0.8 | V | - | | | Output Source Current High (at VoH min.) 4,5 • Programmed for low drive strength • Programmed for high | Іон | 1 (Pin Group 1)<br>1 (Pin Group 1) | - | - | -2<br>-9 | mA | - | | | drive strength | | | | | | | | | | Output Source Current Low (at VoL max.) 4,5 • Programmed for low drive strength • Programmed for high drive strength | loL | 1 (Pin Group 1,2)<br>1 (Pin Group 1,2) | - | | 2<br>9 | mA | | |------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------|-------------------------|----|-------------------------|--------------|-------------------------------------------| | Output Voltage High | $V_{OH}$ | 1 (Pin Group 1) | V <sub>DD</sub> - 0.5 | - | - | V | $I_{OH} = I_{OHmax}$ | | Output Voltage Low | Vol | 1 (Pin Group 1,2) | - | - | 0.5 | V | IoL = IoLmax | | Digital Input Current High | | 1 (Pin Group 1) | | | . / 0.5 | ^ | V <sub>IN</sub> = 2.4 V<br>to 5.5 V | | pull-up enabled or disabled | Іін | 1 (Pin Group 2) | | 0 | +/-2.5 | μA | $V_{IN} = 2.4 \text{ V}$<br>to $V_{DD}$ | | Comparator Input Current High | Іінс | 1 (Pin Group 3) | - | 0 | +/-2 | μΑ | VIN = VDDA | | Oscillator Input Current High | Ііноѕс | 1 (Pin Group 4) | - | 0 | +/-2 | μA | V <sub>IN</sub> = V <sub>DDA</sub> | | Internal Pull-Up Resistance | R <sub>Pull-Up</sub> | - | 20 | - | 50 | kΩ | - | | Internal Pull-Down Resistance | R <sub>Pull-Down</sub> | - | 20 | - | 50 | kΩ | - | | Comparator Input Current<br>Low | lilc | 1 (Pin Group 3) | - | 0 | +/-2 | μΑ | V <sub>IN</sub> = 0V | | Oscillator Input Current Low | lilosc | 1 (Pin Group 4) | - | 0 | +/-2 | μA | V <sub>IN</sub> = 0V | | DAC Output Voltage Range | VDAC | 1 (Pin Group 5) | V <sub>SSA</sub> + 0.04 | - | V <sub>DDA</sub> - 0.04 | V | $R_{LD} = 3 k\Omega,$ $C_{LD} = 400$ $pF$ | | Output Current <sup>1</sup> High<br>Impedance State | loz | 1 (Pin Group 1,2) | - | 0 | +/-1 | μΑ | - | | Schmitt Trigger Input<br>Hysteresis | V <sub>HYS</sub> | 1 (Pin Group 1,2) | 0.06×V <sub>DD</sub> | - | - | V | - | | Input capacitance | Cin | - | - | 10 | - | pF | - | | Output capacitance | Соит | - | - | 10 | - | pF | - | | GPIO pin interrupt pulse width <sup>6</sup> | T <sub>INT_Pulse</sub> | 7 | 1.5 | - | - | Bus<br>clock | - | | Port rise and fall time (high drive strength). Slew disabled. | T <sub>Port_H_DIS</sub> | 8 | 5.5 | - | 15.1 | ns | 2.7 ≤ VDD ≤<br>3.6 V | | Port rise and fall time (high drive strength). Slew enabled. | T <sub>Port_</sub> H_EN | 8 | 1.5 | - | 6.8 | ns | 2.7 ≤ VDD ≤<br>3.6 V | | Port rise and fall time (low drive strength). Slew disabled. | T <sub>Port_L_DIS</sub> | 9 | 8.2 | - | 17.8 | ns | 2.7 ≤ VDD ≤<br>3.6 V | |--------------------------------------------------------------|-------------------------|----|-----|---|--------|-----|----------------------| | Port rise and fall time (low drive strength). Slew enabled. | T <sub>Port_L_EN</sub> | 9 | 3.2 | ı | 9.2 | ns | 2.7 ≤ VDD ≤<br>3.6 V | | Device (system and core) clock frequency | fsysclk | - | 0 | - | 100 | MHz | - | | Bus clock | f <sub>BUS</sub> | 10 | - | - | 50/100 | MHz | - | #### Default Mode - o Pin Group 1: GPIO, TDI, TDO, TMS, TCK - o Pin Group 2: RESET - o Pin Group 3: ADC and Comparator Analog Inputs - o Pin Group 4: XTAL, EXTAL - o Pin Group 5: DAC analog output - 2. ADC (Cyclic) specifications are not guaranteed when VDDA is below 3.0 V. - 3. ADC (SAR) is only on WCT1013A device. - 4. Total chip source or sink current cannot exceed 75 mA. - 5. Contiguous pin DC injection current of regional limit—including sum of negative injection currents or sum of positive injection currents of 16 contiguous pins—is 25 mA. - 6. Applies to a pin only when it is configured as GPIO and configured to cause an interrupt by appropriately programming GPIOn\_IPOLR and GPIOn\_IENR. - 7. The greater synchronous and asynchronous timing must be met. - 8. 75 pF load - 9. 15 pF load - 10. WCT1011A only supports the maximum bus clock of 50 MHz, and WCT1013A supports 100 MHz maximum bus clock. #### 2.2 Device characteristics Table 6. General device characteristics | Symbol | Description | Min. | Max. | Unit | Notes | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|-------| | Tpor | After a POR event, the amount of delay from when VDD reaches 2.7 V to when the first instruction executes (over the operating temperature range). | 199 | 225 | μs | - | | T <sub>S2R</sub> | STOP mode to RUN mode | 6.79 | 7.27 | μs | 1 | | T <sub>LPS2LPR</sub> | LPS mode to LPRUN mode | 240.9 | 551 | μs | 2 | | T <sub>VLPS2VLPR</sub> | VLPS mode to VLPRUN mode | 1424 | 1459 | μs | 4 | | T <sub>W2R</sub> | WAIT mode to RUN mode | 0.57 | 0.62 | μs | 3 | | T <sub>LPW2LPR</sub> | LPWAIT mode to LPRUN mode | 237.2 | 554 | μs | 2 | | T <sub>VLPW2VLPR</sub> | VLPWAIT mode to VLPRUN mode | 1413 | 1500 | μs | 4 | | Mada | Mode Conditions | | Typical at 3.3 | Netes | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|----------------------|-------| | Mode | Conditions | Max. frequency | I <sub>DD</sub> | I <sub>DDA</sub> | Notes | | RUN1 | 100 MHz core clock, 50 MHz peripheral clock, regulators are in full regulation, relaxation oscillator on, PLL powered on, continuous MAC instructions with fetches from program Flash, all peripheral modules enabled, TMRs and SCIs using 1x peripheral clock, NanoEdge within eFlexPWM using 2x peripheral clock, ADC/DAC (only one 12-bit DAC and all 6-bit DACs) powered on and clocked, comparator powered on, all ports configured as inputs with input low and no DC loads | 100 MHz | 38.1 mA/- | 9.9 mA/- | 5 | | RUN2 | 50 MHz/100 MHz <sup>5</sup> core and peripheral clock, regulators are in full regulation, relaxation oscillator on, PLL powered on, continuous MAC instructions with fetches from program Flash, all peripheral modules enabled, TMRs and SCIs using 1× peripheral clock, NanoEdge within eFlexPWM using 2× peripheral clock, ADC/DAC (only one 12-bit DAC and all 6-bit DACs) powered on and clocked, comparator powered on, all ports configured as inputs with input low and no DC loads | 50 MHz/100<br>MHz⁵ | 27.6 mA/63.7<br>mA | 9.9<br>mA/16.7<br>mA | 5 | | WAIT | 50 MHz/100 MHz <sup>5</sup> core and peripheral clock, regulators are in full regulation, relaxation oscillator on, PLL powered on, core in WAIT state, all peripheral modules enabled, TMRs and SCIs using 1x clock, NanoEdge within eFlexPWM using 2x clock, ADC/DAC (one 12-bit DAC, all 6-bit DACs)/comparator powered off, all ports configured as inputs with input low and no DC loads | 50 MHz/100<br>MHz <sup>5</sup> | 24.0 mA/43.5<br>mA | -/- | 5 | | STOP | 4 MHz core and peripheral clock, regulators are in full regulation, relaxation oscillator on, PLL powered off, core in STOP state, all peripheral module and core clocks are off, ADC/DAC/Comparator powered off, all ports configured as inputs with input low and no DC loads | 4 MHz | 6.3 mA/10.1 mA | -/- | 5 | | LPRUN | 200 kHz core and peripheral clock from relaxation oscillator's low speed clock, relaxation oscillator in standby mode, regulators are in standby, PLL disabled, repeat NOP instructions, all peripheral modules enabled, except NanoEdge within eFlexPWM and cyclic ADCs, one 12-bit DAC and all 6-bit DACs enabled, simple loop with running from platform instruction buffer, all ports configured as inputs with input low and no DC loads | 2 MHz | 2.8 mA/2.3 mA | 3.1<br>mA/2.73<br>mA | 5 | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------|----------------------|---| | LPWAIT | 200 kHz core and peripheral clock from relaxation oscillator's low speed clock, relaxation oscillator in standby mode, regulators are in standby, PLL disabled, all peripheral modules enabled, except NanoEdge within eFlexPWM and cyclic ADCs, one 12-bit DAC and all 6-bit DACs enabled, core in WAIT mode, all ports configured as inputs with input low and no DC loads | 2 MHz | 2.7 mA/2.29 mA | 3.1<br>mA/2.73<br>mA | 5 | | LPSTOP | 200 kHz core and peripheral clock from relaxation oscillator's low speed clock, relaxation oscillator in standby mode, regulators are in standby, PLL disabled, only PITs and COP enabled, other peripheral modules disabled and clocks gated off, core in STOP mode, all ports configured as inputs with input low and no DC loads | 2 MHz | 1.2 mA/1.55 mA | - | 5 | | VLPRUN | 32 kHz core and peripheral clock from a 64 kHz external clock source, oscillator in power down, all relaxation oscillators disabled, large regulator is in standby, small regulator is disabled, PLL disabled, repeat NOP instructions, all peripheral modules, except COP and EWM, disabled and clocks gated off, simple loop running from platform instruction buffer, all ports configured as inputs with input low and no DC loads | 200 kHz | 0.7 mA/1.18 mA | -/- | 5 | | VLPWAIT | 32 kHz core and peripheral clock from a 64 kHz external clock source, oscillator in power down, all relaxation oscillators disabled, large regulator is in standby, small regulator is disabled, PLL disabled, all peripheral modules, except COP, disabled and clocks gated off, core in WAIT mode, all ports configured as inputs with input low and no DC loads | 200 kHz | 0.7 mA/1.1 mA | -/- | 5 | | VLPSTOP | 32 kHz core and peripheral clock from a 64 kHz external clock source, oscillator in power down, all relaxation oscillators disabled, large regulator is in standby, small regulator is disabled, PLL disabled, all peripheral modules, except COP, disabled and clocks gated off, core in STOP mode, all ports configured as inputs with input low and no DC loads | 200 kHz | 0.7 mA/1.03 mA | -/- | 5 | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------|------|-------| | Reset and int | errupt timing | | | | | | Symbol | Characteristic | Min. | Max. | Unit | Notes | | t <sub>RA</sub> | Minimum RESET Assertion Duration | 16 | - | ns | 6 | | <b>t</b> <sub>RDA</sub> | RESET desertion to First Address Fetch | 865 × Tosc + 8 ×<br>Tsysclk | - | ns | 7 | | tıғ | Delay from Interrupt Assertion to Fetch of first instruction (exiting STOP mode) | 361.3 | 570.9 | ns | - | | PMC Low-Vo | Itage Detection (LVD) and Power-On Reset ( | (POR) parameters | | | | | Symbol | Characteristic | Min. | Тур. | Max. | Unit | | V <sub>POR_A</sub> | POR Assert Voltage <sup>8</sup> | - | 2.0 | - | V | | V <sub>POR_R</sub> | POR Release Voltage <sup>9</sup> | - | 2.7 | - | V | | V <sub>LVI_2p7</sub> | LVI_2p7 Threshold Voltage | - | 2.73 | - | V | | V <sub>LVI_2p2</sub> | LVI_2p2 Threshold Voltage | - | 2.23 | - | V | | JTAG timing | | | | | | | Symbol | Description | Min. | Max. | Unit | Notes | | f <sub>OP</sub> | TCK frequency of operation | DC | fsysclk/8 (16) | MHz | 10 | | t <sub>PW</sub> | TCK clock pulse width | 50 | - | ns | - | | t <sub>DS</sub> | TMS, TDI data set-up time | 5 | - | ns | - | | t <sub>DH</sub> | TMS, TDI data hold time | 5 | - | ns | - | | t <sub>DV</sub> | TCK low to TDO data valid | - | 30 | ns | - | | t <sub>TS</sub> | TCK low to TDO tri-state | - | 30 | ns | - | | Regulator 1.2 | 2 V parameters | 1 | <u>. </u> | | 1 | | Symbol | Characteristic | Min. | Тур. | Max. | Unit | | VCAP | Output Voltage <sup>11</sup> | - | 1.22 | - | V | | Iss | Short Circuit Current <sup>12</sup> | - | 600 | - | mA | | $T_{RSC}$ | Short Circuit Tolerance (V <sub>CAP</sub> shorted to ground) | - | - | 30 | Mins | | $V_{REF}$ | Reference Voltage (after trim) | - | 1.21 | - | V | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|---------------------|-------------------| | External cloc | k timing | | | | | | Symbol | Characteristic | Min. | Тур. | Max. | Unit | | fosc | Frequency of operation (external clock driver) | - | - | 50 | MHz | | t <sub>PW</sub> | Clock pulse width <sup>13</sup> | 8 | | | ns | | t <sub>rise</sub> | External clock input rise time <sup>14</sup> | - | - | 1 | ns | | t <sub>fall</sub> | External clock input fall time <sup>15</sup> | - | - | 1 | ns | | $V_{ih}$ | Input high voltage overdrive by an external clock | 0.85×V <sub>DD</sub> | - | - | V | | Vil | Input low voltage overdrive by an external clock | - | - | 0.3×V <sub>DD</sub> | V | | Phase-Locke | d Loop (PLL) timing | | | | | | Symbol | Characteristic | Min. | Тур. | Max. | Unit | | f <sub>Ref_PLL</sub> | PLL input reference frequency <sup>16</sup> | 8 | 8 | 16 | MHz | | f <sub>OP_PLL</sub> | PLL output frequency <sup>17</sup> | 200/240 | - | 400 | MHz | | t <sub>Lock_PLL</sub> | PLL lock time <sup>18</sup> | 35.5 | - | 73.2 | μs | | tDC_PLL | Allowed Duty Cycle of input reference | 40 | 50 | 60 | % | | External crys | tal or resonator specifications | | | • | • | | Symbol | Characteristic | Min. | Тур. | Max. | Unit | | f <sub>xosc</sub> | Frequency of operation | 4 | 8 | 16 | MHz | | Relaxation os | scillator electrical specifications | | | • | • | | Symbol | Characteristic | Min. | Тур. | Max. | Unit | | frosc_8M | 8 MHz Output Frequency <sup>20</sup> RUN Mode • 0 °C to 105 °C • -40 °C to 105 °C Standby Mode (IRC trimmed @ 8 MHz) • -40 °C to 105 °C | 7.84<br>7.76<br>- | 8<br>8<br>405 | 8.16<br>8.24 | MHz<br>MHz<br>kHz | | fROSC_8M_Delta | 8 MHz Frequency Variation over 25 °C RUN Mode Due to temperature • 0 °C to 105 °C • -40 °C to 105 °C | -<br>- | +/-1.5<br>+/-1.5 | +/-2<br>+/-3 | %<br>% | | fROSC_200k/32k <sup>19,</sup><br>20 | 200 kHz/32 kHz Output Frequency <sup>19,21</sup> RUN Mode • -40 °C to 105 °C | 194/30.1 | 200/32 | 206/33.9 | kHz | | | T | T | | 1 | | |-------------------------------------------|------------------------------------------------------------------------------------------------------------|------|----------------------|------------------------|------| | fROSC_200k/32k_D<br>elta <sup>19,20</sup> | 200 kHz/32 kHz Output Frequency<br>Variation over 25 °C <sup>19,21</sup><br>RUN Mode<br>Due to temperature | | | | | | eita | • 0 °C to 85 °C | _ | | / 0 | 0.4 | | | | _ | +/-1.5 | +/-2 | % | | | • -40 °C to 105 °C <sup>22</sup> | _ | +/-1.5 (2.5) | +/-3 (4) | % | | | Stabilization Time | | | | | | <b>t</b> Stab | 8 MHz output <sup>23</sup> | - | 0.12 | - | μs | | | <ul> <li>200 kHz/32 kHz output<sup>19,24</sup></li> </ul> | - | 10/14.4 | - | μs | | t <sub>DC_ROSC</sub> | Output Duty Cycle | 48 | 50 | 52 | % | | Flash specific | ations | | | | | | Symbol | Description | Min. | Тур. | Max. | Unit | | t <sub>hvpgm4</sub> | Longword Program high-voltage time | - | 7.5 | 18 | μs | | t <sub>hversscr</sub> | Sector Erase high-voltage time <sup>25</sup> | - | 13 | 113 | ms | | t <sub>hversall</sub> | Erase All high-voltage time <sup>25,26</sup> | - | 52 | 452 | ms | | thversblk32k | Erase Block high-voltage time for 32 KB <sup>25,27</sup> | - | 52 | 452 | ms | | thversblk256k | Erase Block high-voltage time for 256 KB <sup>25,27</sup> | - | 104 | 904 | ms | | trd1sec1k/2k | Read 1s Section execution time (flash sector) <sup>28</sup> | - | - | 60 | μs | | | Read 1s Block execution time <sup>27</sup> | | | | | | t <sub>rd1blk32k</sub> | 32 KB FlexNVM | - | - | 0.5 | ms | | trd1blk256k | 256 KB program Flash | - | - | 1.7 | ms | | tpgmchk | Program Check execution time <sup>28</sup> | - | - | 45 | μs | | trdrsrc | Read Resource execution time <sup>28</sup> | - | - | 30 | μs | | t <sub>pgm4</sub> | Program Longword execution time | - | 65 | 145 | μs | | tersscr | Erase Flash Sector execution time <sup>29</sup> | - | 14 | 114 | ms | | | Erase Flash Block execution time <sup>27,29</sup> | | | | | | t <sub>ersblk32k</sub> | 32 KB FlexNVM | - | 55 | 465 | ms | | tersblk256k | 256 KB program Flash | - | 122 | 985 | ms | | | Program Section execution time <sup>27</sup> | | | | | | tpgmsec512p | 512 B program Flash | _ | 2.4 | _ | ms | | tpgmsec512n | • 512 B FlexNVM | _ | 4.7 | - | ms | | tpgmsec1kp | 1 KB program Flash | - | 4.7 | - | ms | | tpgmsec1kn | 1 KB FlexNVM | - | 9.3 | - | ms | | t <sub>rd1all</sub> | Read 1s All Blocks execution time | - | - | 0.9/1.8 <sup>30</sup> | ms | | trdonce | Read Once execution time <sup>28</sup> | - | - | 25 | μs | | t <sub>pgmonce</sub> | Program Once execution time | - | 65 | - | μs | | t <sub>ersall</sub> | Erase All Blocks execution time <sup>29</sup> | - | 70/175 <sup>30</sup> | 575/1500 <sup>30</sup> | ms | | tvfykey | Verify Backdoor Access Key execution time <sup>28</sup> | - | - | 30 | μs | |-------------------------|-----------------------------------------------------------------------------|--------|--------------------|------|--------| | tpgmpart32k | Program Partition for EEPROM execution time for 32 KB FlexNVM <sup>27</sup> | - | 70 | - | ms | | | Set FlexRAM Function execution time <sup>27</sup> | | | | | | t <sub>setramff</sub> | Control Code 0xFF | - | 50 | - | μs | | t <sub>setram8k</sub> | 8 KB EEPROM backup | - | 0.3 | 0.5 | ms | | t <sub>setram32k</sub> | 32 KB EEPROM backup | - | 0.7 | 1.0 | ms | | teewr8bers | Byte-write to erased FlexRAM location execution time <sup>27,31</sup> | - | 175 | 260 | μs | | | Byte-write to FlexRAM execution time <sup>27</sup> | | | | | | t <sub>eewr8b8k</sub> | 8 KB EEPROM backup | - | 340 | 1700 | μs | | teewr8b16k | 16 KB EEPROM backup | - | 385 | 1800 | μs | | teewr8b32k | 32 KB EEPROM backup | - | 475 | 2000 | μs | | teewr16bers | Word-write to erased FlexRAM location execution time <sup>27</sup> | - | 175 | 260 | μs | | | Word-write to FlexRAM execution time <sup>27</sup> | | | | | | t <sub>eewr16b8k</sub> | 8 KB EEPROM backup | - | 340 | 1700 | μs | | teewr16b16k | 16 KB EEPROM backup | - | 385 | 1800 | μs | | teewr16b32k | 32 KB EEPROM backup | - | 475 | 2000 | μs | | t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time <sup>27</sup> | - | 360 | 540 | μs | | | Longword-write to FlexRAM execution time <sup>27</sup> | | | | | | teewr32b8k | 8 KB EEPROM backup | - | 545 | 1950 | μs | | teewr32b16k | 16 KB EEPROM backup | - | 630 | 2050 | μs | | teewr32b32k | 32 KB EEPROM backup | - | 810 | 2250 | μs | | tflashret10k | Data retention after up to 10 K cycles | 5 | 50 <sup>32</sup> | - | years | | t <sub>flashret1k</sub> | Data retention after up to 1 K cycles | 20 | 100 <sup>32</sup> | - | years | | n <sub>flashcyc</sub> | Cycling endurance <sup>33</sup> | 10 K | 50 K <sup>32</sup> | - | cycles | | teeret100 | Data retention up to 100% of write endurance <sup>27</sup> | 5 | 50 <sup>32</sup> | - | years | | teeret10 | Data retention up to 10% of write endurance <sup>27</sup> | 20 | 100 <sup>32</sup> | - | years | | Neewr16 | Write endurance <sup>27,34</sup> • EEPROM backup to FlexRAM ratio = 16 | 35 K | 175 K | - | writes | | Neewr128 | • EEPROM backup to FlexRAM ratio = 128 | 315 K | 1.6 M | - | writes | | Neewr512 | • EEPROM backup to FlexRAM ratio = 512 | 1.27 M | 6.4 M | - | writes | | N <sub>eewr4k</sub> | • EEPROM backup to FlexRAM ratio = 4096 | 10 M | 50 M | - | writes | | N <sub>eewr8k</sub> | EEPROM backup to FlexRAM ratio = 8192 | 20 M | 100 M | - | writes | | Symbol | Characteristic | Min. | Тур. | Max. | Unit | |---------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------|------------------| | $V_{DDA}$ | Supply voltage <sup>35</sup> | 3.0 | 3.3 | 3.6 | V | | V <sub>REFHX</sub> | V <sub>REFH</sub> supply voltage <sup>36</sup> | V <sub>DDA</sub> - 0.6 | | $V_{DDA}$ | V | | fadcclk | ADC conversion clock <sup>37</sup> | 0.1/0.6 | - | 10/20 | MHz | | Radc | Conversion range <sup>38</sup> • Fully differential <sup>26</sup> • Single-ended/unipolar | -( Vrefh - Vrefl)<br>Vrefl | - | V <sub>REFH</sub> -<br>V <sub>REFL</sub><br>V <sub>REFH</sub> | V | | V <sub>ADCIN</sub> | Input voltage range (per input) <sup>39</sup> • External Reference • Internal Reference | V <sub>REFL</sub><br>V <sub>SSA</sub> | - | V <sub>REFH</sub><br>V <sub>DDA</sub> | V | | tadc | Conversion time <sup>40</sup> | - | 8/6 | - | tADCCL | | tadcpu | ADC power-up time (from adc_pdn) | - | 13 | - | tadcci | | | ADC RUN current (per ADC block) <sup>26</sup> ADC RUN current (per ADC block) <sup>27</sup> | - | 1.8 | - | mA | | | at 600 kHz ADC clock, LP mode | - | 1 | - | mA | | I <sub>ADCRUN</sub> | • 8.33 MHz ADC clock, 00 mode | - | 5 | - | mA | | | • 12.5 MHz ADC clock, 01 mode | - | 9 | - | mA | | | <ul> <li>≤ 16.67 MHz ADC clock, 10 mode</li> <li>≤ 20 MHz ADC clock, 11 mode</li> </ul> | - | 15<br>19 | - | mA<br>mA | | ADPWRDWN | ADC power down current (adc_pdn enabled) <sup>41</sup> | - | 0.1/0.02 | - | μA | | Ivrefh | V <sub>REFH</sub> current (in external mode) <sup>42</sup> | - | 190/0.001 | - | μA | | INLADC | Integral non-linearity <sup>43</sup> | - | +/-1.5 (3) | +/-2.2 (5) | LSB <sup>4</sup> | | DNL <sub>ADC</sub> | Differential non-linearity <sup>43</sup> | - | +/-0.5 (0.6) | +/-0.8 (1) | LSB <sup>4</sup> | | V <sub>OFFSET</sub> | Offset <sup>45</sup> • Fully differential <sup>26</sup> • Single ended/Unipolar <sup>46</sup> | | +/-8<br>+/-12 (13.7) | - | mV<br>mV | | Egain | Gain Error | | 0.996 to 1.004 <sup>26</sup><br>0.801 to 0.809 <sup>27</sup> | 0.99 to<br>1.101 <sup>26</sup><br>0.798 to<br>0.814 <sup>27</sup> | - | | ENOB | Effective number of bits <sup>47</sup> | - | 10.6/9.5 | - | bits | | I <sub>INJ</sub> | Input injection current <sup>48</sup> | - | - | +/-3 | mA | | CADCI | Input sampling capacitance | - | 4.8 | - | pF | | -bit SAR AI | DC electrical specifications <sup>27</sup> | • | | | • | | Symbol | Characteristic | Min. | <b>Typ.</b> <sup>49</sup> | Max. | Unit | | V <sub>DDA</sub> | Supply voltage | 2.7 | - | 3.6 | V | | $\Delta$ V <sub>DDA</sub> | Supply voltage delta to V <sub>DD</sub> | - 0.1 | 0 | + 0.1 | V | | $\DeltaV_SSA$ | Supply voltage delta to V <sub>SS</sub> | - 0.1 | 0 | + 0.1 | V | |----------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------|-------------------------------|-------------------------------------------------------------| | V <sub>REFH</sub> | ADC reference voltage high | V <sub>DDA</sub> | V <sub>DDA</sub> | V <sub>DDA</sub> | V | | V <sub>REFL</sub> | ADC reference voltage low | Vssa | Vssa | Vssa | V | | V <sub>ADIN</sub> | Input voltage range | Vssa | - | V <sub>DDA</sub> | V | | C <sub>ADIN</sub> | Input capacitance • 16-bit mode • 8/10/12-bit mode | - | 8<br>4 | 10<br>5 | pF<br>pF | | R <sub>ADIN</sub> | Input resistance | - | 2 | 5 | kΩ | | fadck | ADC conversion clock frequency <sup>50</sup> • 16-bit mode • 8/10/12-bit mode | 2<br>1 | | 12<br>18 | MHz<br>MHz | | Crate | ADC conversion rate without ADC hardware averaging • 16-bit mode • 8/10/12-bit mode | 37.037<br>20.000 | | 461.467<br>818.330 | ksps<br>ksps | | I <sub>DDA_ADC</sub> | Supply current <sup>51</sup> | - | - | 1.7 | mA | | fadack | ADC asynchronous clock source • ADLPC = 1, ADHSC = 0 • ADLPC = 1, ADHSC = 1 • ADLPC = 0, ADHSC = 0 • ADLPC = 0, ADHSC = 1 | 1.2<br>3.0<br>2.4<br>4.4 | 2.4<br>4.0<br>5.2<br>6.2 | 3.9<br>7.3<br>6.1<br>9.5 | MHz<br>MHz<br>MHz<br>MHz | | INL <sub>AD</sub> | Integral non-linearity <sup>53</sup> • 16-bit mode • 12-bit mode • < 12-bit modes | -<br>-<br>- | +/-7.0<br>+/-1.0<br>+/-0.5 | - 2.7 to + 1.9 - 0.7 to + 0.5 | LSB <sup>52</sup><br>LSB <sup>52</sup><br>LSB <sup>52</sup> | | DNLad | Differential non-linearity <sup>53</sup> • 16-bit mode • 12-bit mode • < 12-bit modes | | - 1.0 to + 4.0<br>+/-0.7<br>+/-0.2 | -<br>- 0.3 to +<br>0.5 | LSB <sup>52</sup><br>LSB <sup>52</sup><br>LSB <sup>52</sup> | | Efs | Full-scale error (V <sub>ADIN</sub> = V <sub>DDA</sub> ) <sup>53</sup> • 12-bit mode • < 12-bit modes | - | - 4<br>- 1.4 | - 5.4<br>- 1.8 | LSB <sup>52</sup><br>LSB <sup>52</sup> | | Eq | Quantization error • 16-bit mode • 12-bit mode | | - 1 to 0 | -<br>+/-0.5 | LSB <sup>52</sup><br>LSB <sup>52</sup> | | | Effective number of bits <sup>54</sup> | | | | | |--------------------|-------------------------------------------------------------------|-------------------------|--------------|-------------------------|------------------| | | 16-bit single-ended mode | | | | | | | • Avg = 32 | 12.2 | 13.9 | - | bits | | ENOB | • Avg = 4 | 11.4 | 13.1 | - | bits | | | 12-bit single-ended mode | | | | | | | • Avg = 32 | - | 10.8<br>10.2 | - | bits | | | • Avg = 4 | - | 10.2 | - | bits | | STEMP | Temp sensor slope under -40 °C to 105 °C | - | 1.715 | - | mV/° | | $V_{TEMP25}$ | Temp sensor voltage <sup>55</sup> at 25 °C | - | 722 | - | mV | | 2-bit DAC el | ectrical specifications | | | | | | Symbol | Characteristic | Min. | Тур. | Max. | Unit | | tsettle | Settling time $^{56}$ under $R_{LD}=3~k\Omega,~C_{LD}=400$ pF | - | 1 | - | μs | | t <sub>DACPU</sub> | DAC power-up time (from PWRDWN release to valid DACOUT) | - | - | 11 | μs | | INL <sub>DAC</sub> | Integral non-linearity <sup>58</sup> | - | +/-3 | +/-4 | LSB <sup>5</sup> | | DNLDAC | Differential non-linearity <sup>58</sup> | - | +/-0.8 | +/-0.9 | LSB <sup>5</sup> | | MONDAC | Monotonicity (> 6 sigma monotonicity, < 3.4 ppm non-monotonicity) | | Guaranteed | | - | | Voffset | Offset error <sup>58</sup> (5% to 95% of full range) | - | + 25 | + 35 | mV | | Egain | Gain error <sup>58</sup> (5% to 95% of full range) | - | +/-0.5 | +/-1.5 | % | | Vout | Output voltage range | V <sub>SSA</sub> + 0.04 | - | V <sub>DDA</sub> - 0.04 | V | | SNR | Signal-to-noise ratio | - | 85 | - | dB | | ENOB | Effective number of bits | - | 11 | - | bits | | omparator a | and 6-bit DAC electrical specifications | | | | | | Symbol | Description | Min. | Тур. | Max. | Unit | | $V_{DD}$ | Supply voltage | 2.7 | - | 3.6 | V | | I <sub>DDHS</sub> | Supply current, High-speed mode(EN=1, PMODE=1) <sup>59</sup> | - | 300/- | -/200 | μA | | IDDLS | Supply current, Low-speed mode(EN=1, PMODE=0) <sup>59</sup> | - | 36/- | -/20 | μА | | Vain | Analog input voltage | Vss | - | V <sub>DD</sub> | V | | VAIO | Analog input offset voltage | | | 20 | mV | | | Analog comparator hysteresis <sup>60</sup> | - | 5 | 5 | 13 | mV | |---------------------------|-----------------------------------------------------------------|-------------------------|---------|-------|-----------------|-------------------| | | • CR0[HYSTCTR]=00 | - | 25/ | 10 | 48 | mV | | VH | CR0[HYSTCTR]=01 CR0[HYSTCTR]=10 | - | 55/ | 20 | 105 | mV | | | • CR0[HYSTCTR]=11 | - | 80/ | 30 | 148 | mV | | V <sub>CMPOh</sub> | Output high | V <sub>DD</sub> - 0.5 | - | | - | V | | Vсмроі | Output low | - | - | | 0.5 | V | | t <sub>DHS</sub> | Propagation delay, high-speed mode(EN=1, PMODE=1) <sup>61</sup> | - | - | | 50 | ns | | t <sub>DLS</sub> | Propagation delay, low-speed mode(EN=1, PMODE=0) 61 | - | - | | 200 | ns | | t <sub>DInit</sub> | Analog comparator initialization delay <sup>62</sup> | - | 4 | 0 | - | μs | | I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled) | - | 7 | , | - | μΑ | | R <sub>DAC6b</sub> | 6-bit DAC reference inputs | $V_{\text{DDA}}$ | - | | $V_{\text{DD}}$ | V | | INL <sub>DAC6b</sub> | 6-bit DAC integral non-linearity | -0.5 | - | | 0.5 | LSB <sup>63</sup> | | DNL <sub>DAC6b</sub> | 6-bit DAC differential non-linearity | -0.3 | - | | 0.3 | LSB <sup>63</sup> | | PWM timing p | parameters | | | | | | | Symbol | Characteristic | Min. | Ту | p. | Max. | Unit | | f <sub>PWM</sub> | PWM clock frequency | - | 10 | 00 | - | MHz | | SPWMNEP | NanoEdge Placement (NEP) step size <sup>64,65</sup> | - | 31 | 2 | - | ps | | t <sub>DFLT</sub> | Delay for fault input activating to PWM output deactivated | 1 | - | | - | ns | | t <sub>PWMPU</sub> | Power-up time <sup>66</sup> | - | 2 | 5 | - | μs | | Quad timer til | ming | | | | | | | Symbol | Characteristic | Min. | Ma | ıx. | Unit | Notes | | P <sub>IN</sub> | Timer input period | 2T <sub>timer</sub> + 6 | - | | ns | 67 | | P <sub>INHL</sub> | Timer input high/low period | 1T <sub>timer</sub> + 3 | - | | ns | 67 | | Pout | Timer output period | 2T <sub>timer</sub> - 2 | - | | ns | 67 | | PouthL | Timer output high/low period | 1T <sub>timer</sub> - 2 | - | | ns | 67 | | QSPI timing <sup>68</sup> | | | | • | | | | 0 | | Mi | n. | ı | Max. | 11.24 | | Symbol | Characteristic | Master | Slave | Maste | r Slave | Unit | | t <sub>C</sub> | Cycle time | 60/35 | 60/35 | - | - | ns | | t <sub>ELD</sub> | Enable lead time | - | 20/17.5 | - | - | ns | | | | | | | | | | t <sub>ELG</sub> | Enable lag time | - | 20/17.5 | - | - | ns | | t <sub>CL</sub> | Clock (SCLK) low time | 28/16.6 | 28 | 3/16.6 | - | | - | ns | | | | | | | |---------------------|----------------------------------------------------------------------------------------------|----------|------|------------------------|-----------|------------------------|---------------------|------------|---|------------------------|--|----|--|---| | t <sub>DS</sub> | Data set-up time required for inputs | 20/16.5 | | 1 | - | | - | ns | | | | | | | | tон | Data hold time required for inputs | 1 | | 3 | - | | 1 | ns | | | | | | | | tA | Access time (time to data active from high-impedance state) | - | | 5 | - | | - | ns | | | | | | | | t <sub>D</sub> | Disable time (hold time to high-impedance state) | - | | 5 | - | | - | ns | | | | | | | | t <sub>DV</sub> | Data valid for outputs | - | | - | -/5 | | -/15 | ns | | | | | | | | t⊳ı | Data invalid | 0 | | 0 | - | | ı | ns | | | | | | | | t <sub>R</sub> | Rise time | - | | - | 1 | | 1 | ns | | | | | | | | tғ | Fall time | 1 | | - | 1 | | 1 | ns | | | | | | | | QSCI timing | | | | | | | | | | | | | | | | Symbol | Characteristic | Min. | | Max | <b>(.</b> | | Unit | Notes | | | | | | | | BR <sub>SCI</sub> | Baud rate | - | | (f <sub>MAX_SC</sub> | ı /16) | | Mbit/s | 69 | | | | | | | | PW <sub>RXD</sub> | RXD pulse width | 0.965/B | Rscı | 1.04/BR <sub>SCI</sub> | | | μs | - | | | | | | | | $PW_{TXD}$ | TXD pulse width | 0.965/B | Rscı | 1.04/BR <sub>SCI</sub> | | 1.04/BR <sub>SCI</sub> | | 1.04/BRsci | | 1.04/BR <sub>SCI</sub> | | μs | | - | | | LIN Sla | ave Mode | | | | | | | | | | | | | | FTOL_UNSYNCH | Deviation of slave node clock from nominal clock rate before synchronization | - 14 | | 14 | | 14 % | | % | - | | | | | | | FTOL_SYNCH | Deviation of slave node clock relative to the master node clock after synchronization | - 2 | | 2 | | | % | - | | | | | | | | Т | Minimum brook abarostar langth | 13 | 13 - | | | ter node<br>periods | - | | | | | | | | | $T_{BREAK}$ | Minimum break character length | 11 | | - | | | ave node<br>periods | - | | | | | | | | CAN timing | | | | | | | | | | | | | | | | Symbol | Characteristic | Min. | | Max | ζ. | | Unit | Notes | | | | | | | | BRCAN | Baud rate | - | | 1 | | | Mbit/s | - | | | | | | | | T <sub>WAKEUP</sub> | CAN Wakeup dominant pulse filtered | - | | 1.5/ | 2 | | μs | 70 | | | | | | | | TWAKEUP | CAN Wakeup dominant pulse pass | 5 - | | | μs | - | | | | | | | | | | IIC timing | | | | | | • | | | | | | | | | | Cumbal | Characteristic | Mir | ۱. | ı | Max. | | l lm!4 | Notes | | | | | | | | Symbol | Characteristic | Min. | Max. | Min | . M | lax. | Unit | Notes | | | | | | | | f <sub>SCL</sub> | SCL clock frequency | 0 | 100 | 0 | 4 | 100 | kHz | - | | | | | | | | thd_sta | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4 | - | 0.6 | | - | μs | - | | | | | | | | tscl_low | LOW period of the SCL clock | 4.7 | - | 1.3 | | - | μs | - | | | | | | | | | I . | | 1 | 1 | | | i | 1 | | | | | | | | t <sub>SCL_HIGH</sub> | HIGH period of the SCL clock | 4 | - | 0.6 | - | μs | - | |-----------------------|-------------------------------------------------------------------|-------------------|--------------------|------------------------|-------|----|----| | tsu_sta | Set-up time for a repeated START condition | 4.7 | - | 0.6 | - | μs | - | | thd_dat | Data hold time for IIC bus devices | 0 <sup>71</sup> | 3.45 <sup>72</sup> | 0 <sup>73</sup> | 0.971 | μs | - | | tsu_dat | Data set-up time | 250 <sup>74</sup> | - | 100 <sup>75</sup> | - | ns | 72 | | t <sub>r</sub> | Rise time of SDA and SCL signals | - | 1000 | 20 + 0.1C <sub>b</sub> | 300 | ns | 76 | | t <sub>f</sub> | Fall time of SDA and SCL signals | - | 300 | 20 + 0.1C <sub>b</sub> | 300 | ns | 75 | | t <sub>SU_STOP</sub> | Set-up time for STOP condition | 4 | - | 0.6 | - | μs | - | | t <sub>BUS_Free</sub> | Bus free time between STOP and START condition | 4.7 | - | 1.3 | - | μs | - | | t <sub>SP</sub> | Pulse width of spikes that must be suppressed by the input filter | N/A | N/A | 0 | 50 | ns | - | - 1. CPU clock = 4 MHz and System running from 8 MHz IRC Applicable to all wakeup times: Wakeup times (in 1,2,3,4) are measured from GPIO toggle for wakeup till GPIO toggle at the wakeup interrupt subroutine from respective stop/wait mode. - 2. CPU clock = 200 kHz and 8 MHz IRC on standby. Exit via interrupt on Port C GPIO. - 3. Clock configuration: CPU and system clocks= 100 MHz; Bus Clock = 50 MHz. Exit via an interrupt on PortC GPIO. - 4. Using 64 KHz external clock; CPU Clock = 32 KHz. Exit via an interrupt on PortC GPIO. - WCT1011A supports maximum 100 MHz CPU clock and 50 MHz peripheral bus clock, maximum 100 MHz CPU and peripheral bus clock for WCT1013A. In total, WCT1013A has higher power consumption than WCT1011A in the same operating mode. For the current consumption data, the former is for WCT1011A, and the latter for WCT1013A. - If the RESET pin filter is enabled by setting the RST\_FLT bit in the SIM\_CTRL register to 1, the minimum pulse assertion must be greater than 21 ns. - 7. TOSC means oscillator clock cycle; TSYSCLK means system clock cycle. - 8. During 3.3 V VDD power supply ramp down. - During 3.3 V VDD power supply ramp up (gated by LVI 2p7). - 10. The maximum TCK operation frequency is f<sub>SYSCLK</sub>/8 for WCT1011A, f<sub>SYSCLK</sub>/16 for WCT1013A. - 11. Value is after trim. - 12. Guaranteed by design. - 13. The chip may not function if the high or low pulse width is smaller than 6.25 ns. - 14. External clock input rise time is measured from 10% to 90%. - 15. External clock input fall time is measured from 90% to 10%. - 16. An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 8 MHz input. - 17. The frequency of the core system clock cannot exceed 100 MHz. If the NanoEdge PWM is available, the PLL output must be set to 400 MHz. And the minimum PLL output frequency is 200 MHz for WCT1011A, 240 MHz for WCT1013A. - 18. This is the time required after the PLL is enabled to ensure reliable operation. - 19. 200 kHz internal RC oscillator is on WCT1011A, 32 kHz internal RC oscillator on WCT1013A. - 20. Frequency after application of 8 MHz trimmed. - 21. Frequency after application of 200 kHz/32 kHz trimmed. - 22. Typical +/-1.5%, maximum +/-3% frequency variation for 200 kHz internal RC oscillator, and typical +/-2.5%, maximum +/-4% frequency variation for 32 kHz internal RC oscillator. - 23. Standby to run mode transition. - 24. Power down to run mode transition. Typical 10 μs stabilization time for 200 kHz internal RC oscillator, and 14.4 μs stabilization time for 32 kHz internal RC oscillator. - 25. Maximum time based on expectations at cycling end-of-life. - 26. The specification is only for WCT1011A. - 27. The specification is only for WCT1013A. - 28. Assumes 25 MHz flash clock frequency. - 29. Maximum times for erase parameters based on expectations at cycling end-of-life. - 30. All blocks size is 64 KB on WCT1011A, 256 KB on WCT1013A. Longer all blocks command operation time for WCT1013A. - 31. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased. - 32. Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use - profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619. - 33. Cycling endurance represents number of program/erase cycles at -40°C $\leq$ Tj $\leq$ 125°C. - 34. Write endurance represents the number of writes to each FlexRAM location at -40°C ≤ Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM and the allocated EEPROM backup. Minimum and typical values assume all byte-writes to FlexRAM. - 35. The ADC functions up to VDDA = 2.7 V. When VDDA is below 3.0 V, ADC specifications are not guaranteed. - 36. When the input is at the V<sub>REFL</sub> level, the resulting output will be all zeros (hex 000), plus any error contribution due to offset and gain error. When the input is at the V<sub>REFH</sub> level, the output will be all ones (hex FFF), minus any error contribution due to offset and gain error - 37. ADC clock duty cycle is 45% ~ 55%. WCT1011A only supports the maximum ADC clock of 10 MHz and minimum ADC clock of 0.1 MHz, and WCT1013A supports 20 MHz maximum ADC clock and 0.6 MHz minimum ADC clock. - 38. Conversion range is defined for x1 gain setting. For x2 and x4 the range is 1/2 and 1/4, respectively. - 39. In unipolar mode, positive input must be ensured to be always greater than negative input. - 40. For WCT1011A, the first conversion takes 10 clock cycles, 8 clock cycles for the subsequent conversion; On WCT1013A, 8.5 clock cycles for the first conversion, 6 clock cycles for the subsequent conversion. - 41. For WCT1011A, the power down current of ADC is 0.1 $\mu$ A, and 0.02 $\mu$ A for WCT1013A. - 42. For WCT1011A, the $V_{REFH}$ current of ADC is 190 $\mu$ A, and 0.001 $\mu$ A for WCT1013A. - 43. INL<sub>ADC</sub>/DNL<sub>ADC</sub> is measured from VADCIN = VREFL to VADCIN = VREFH using Histogram method at x1 gain setting. On WCT1011A, typical value is +/-1.5 LSB, and maximum value +/-2.2 LSB for INL<sub>ADC</sub>; typical value is +/-0.5 LSB, and maximum value +/-0.8 LSB for DNL<sub>ADC</sub>. On WCT1013A, typical value is +/-3 LSB, and maximum value +/-5 LSB for INL<sub>ADC</sub>; typical value is +/-0.6 LSB, and maximum value +/-1 LSB for DNL<sub>ADC</sub>. - 44. Least Significant Bit = 0.806 mV at 3.3 V VDDA, x1 gain setting. - 45. Any off-channel with 50 kHz full-scale input to the channel being sampled with DC input (isolation crosstalk). - 46. Typical +/-12 mV offset for WCT1011A, +/-13.7 mV offset for WCT1013A. - 47. Typical ENOB is 10.6 bits for WCT1011A, 9.5 bits for WCT1013A. - 48. The current that can be injected into or sourced from an unselected ADC input without affecting the performance of the ADC. - 49. Typical values assume VDDA = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. - 50. To use the maximum ADC conversion clock frequency, the ADHSC bit must be set and the ADLPC bit must be clear. - 51. The ADC supply current depends on the ADC conversion clock speed, conversion rate and the ADLPC bit (low power). For lowest power operation the ADLPC bit should be set, the HSC bit should be clear with 1MHz ADC conversion clock speed. - 52. $1 LSB = (VREFH VREFL)/2^{N}$ . - 53. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11). - 54. Input data is 100 Hz sine wave; ADC conversion clock < 12 MHz. - 55. System clock = 4 MHz, ADC clock = 2 MHz, AVG = Max, Long Sampling = Max. - 56. Settling time is swing range from VSSA to VDDA. - 57. LSB = 0.806 mV. - 58. No guaranteed specification within 5% of VDDA or VSSA. - 59. Typical supply current with high-speed mode is 300 μA, typical supply current with low-speed mode is 36 μA on WCT1011A. Maximum supply current with high-speed mode is 200 μA, maximum supply current with low-speed mode is 20 μA on WCT1013A. - 60. Typical hysteresis is measured with input voltage range limited to 0.7 to VDD-0.7 V. On WCT1011A, typical 25 mV for CR0[HYSTCTR] = 01, typical 55 mV for CR0[HYSTCTR] = 10, typical 80 mV for CR0[HYSTCTR] = 11. On WCT1013A, typical 10 mV for CR0[HYSTCTR] = 01, typical 20 mV for CR0[HYSTCTR] = 10, typical 30 mV for CR0[HYSTCTR] = 11. - 61. Signal swing is 100 mV. - 62. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level. - 63. 1 LSB = Vreference/64. - 64. Reference IPbus clock of 100 MHz in NanoEdge Placement mode. - 65. Temperature and voltage variations do not affect NanoEdge Placement step size. - 66. Powerdown to NanoEdge mode transition. - 67. Ttimer = Timer input clock cycle. For 100 MHz operation, Ttimer = 10 ns. - 68. For QSPI specifications, all data with xx/xx format, the former is for WCT1011A, the latter is for WCT1013A. - 69. fMAX SCI is the frequency of operation of the SCI clock in MHz, which can be selected as the bus clock or 2x bus clock for the device. - 70. WCT1011A supports maximum 1.5 us pulse filtered, and WCT1013A supports maximum 2 us pulse filtered. - 71. The master mode IIC deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines. - 72. The maximum tHD DAT must be met only if the device does not stretch the LOW period (tSCL LOW) of the SCL signal. - 73. Input signal Slew = 10 ns and Output Load = 50 pF - 74. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty. - 75. A Fast mode IIC bus device can be used in a Standard mode IIC bus system, but the requirement tSU\_DAT ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line trmax + tSU\_DAT = 1000 + 250 = 1250 ns (according to the Standard mode IIC bus specification) before the SCL line is released. - 76. Cb = total capacitance of the one bus line in pF. 22 # 2.3 Thermal operating characteristics Table 7. General thermal characteristics | Symbol | Description | Min | Max | Unit | |--------|--------------------------|-----|-----|------| | TJ | Die junction temperature | -40 | 125 | °C | | TA | Ambient temperature | -40 | 105 | °C | # 3 Typical Performance Characteristics ### 3.1 System efficiency The typical system efficiency (receiver output power vs. transmitter input power) on NXP WCT101xA-based transmitter solutions can usually reach more than 65%. The detailed number depends on the specific solution type. For example, NXP WCT-15WTXAUTO reference solution has more than 70% system efficiency with the MP Qi Receiver Simulator. **Note:** Power components are the main factor to determine the system efficiency, such as drivers and MOSFETs. ### 3.2 Standby power The purpose of the standby mode of operation is to reduce the power consumption of a wireless power transfer system when power transfer is not required. There are two ways to enter standby mode. The first is when the transmitter does not detect the presence of a valid receiver. The second is when the receiver sends only an End Power Transfer Packet. In standby mode, the transmitter only monitors if a receiver is placed on the active charging area of the transmitter or removed from there. It is recommended that the power consumption of the transmitter in standby mode meets the relative regional regulations especially for "No-load power consumption". # 3.3 Digital demodulation To optimize system BOM cost, the WCT101xA solution employs digital demodulation algorithm to communicate with the receiver. This method can achieve high performance, low cost, and very simple coil signal sensing circuit with less components number. # 3.4 Two-way communication The WCT101xA solution supports two-way communication and uses FSK to send messages to receiver. This method allows transmitter to negotiate with receiver to establish advanced power transfer contract, and calibrate power loss for more precise FOD protection. # 3.5 Foreign object detection The WCT101xA solution supports power class 0 FOD framework, which is based on calibrated power loss method and quality factor (Q factor) method. With NXP FreeMASTER GUI tool, the FOD algorithm can be easily calibrated to get accurate power loss information especially for very sensitive foreign objects. #### 4 Device Information # 4.1 Functional block diagram This functional block diagram shows the common pin assignment information by all members of the family. For the detailed pin multiplexing information, see Section 4.4 "Pin Function Description". Figure 1. WCT1011/3AVLH function block diagram #### 4.2 Product features overview The following table lists the features that differ among members of the family. Features not listed are shared in common by all members of the family. Table 8. Feature comparison between WCT1011A and WCT1013A | Part | | WCT1011A | WCT1013A | |---------------------------------------------|--------------------------|----------------------------------------------------------------------------------|----------| | Maximum Core/Bus ( | Clock (MHz) | 100/50 | 100/100 | | Maximum Fully Run | Current Consumption (mA) | Consumption (mA) $38.1 (V_{DD}) + 9.9 (V_{DDA})$ $63.7 (V_{DD}) + 16.7 (V_{DD})$ | | | | Program Flash Memory | 64 | 256 | | On-Chip Flash<br>Memory Size (KB) | FlexNVM/FlexRAM | 0/0 | 32/2 | | | Total Flash Memory | 64 | 288 | | On-Chip SRAM Mem | ory Size (KB) | 8 | 32 | | Memory Resource Protection | | Yes | Yes | | Inter-Peripheral Crossbar Switches with AOI | | Yes | Yes | | On-Chip Relaxation Os | cillator | 1 (8 MHz) + 1 (200 kHz) | 1 (8 MHz) + 1 (32 kHz) | |--------------------------|---------------------|-------------------------|------------------------| | Computer Operating Pr | operly (Watchdog) | 1 (windowed) | 1 | | External Watchdog Mo | nitor | 1 | 1 | | Cyclic Redundancy Ch | eck | 1 | 1 | | Periodic Interrupt Time | 7 | 2 | 2 | | Quad Timer | | 1 x 4 | 2 x 4 | | Programmable Delay B | lock | 0 | 2 | | 12-bit Cyclic ADC Char | nnels | 2 x 8 | 2 x 8 | | 16-bit SAR ADC Chann | nels | 0 | 1 x 8 | | DIAMA Observation | High-Resolution | 8 | 8 | | PWM Channels | Standard | 4 | 1 | | 12-bit DAC | | 2 | 1 | | Analog Comparator /w | 6-bit REF DAC | 4 | 4 | | DMA Channels | | 4 | 4 | | Queued Serial Commu | nications Interface | 2 | 2 | | Queued Serial Periphe | ral Interface | 2 | 1 | | Inter-Integrated Circuit | | 1 | 2 | | Controller Area Network | | 1 (MSCAN) | 1 (FlexCAN) | | GPIO | | 54 | 54 | | Package | | 64 LQFP | 64 LQFP | ### 4.3 Pinout diagram Figure 2. WCT1011/3AVLH pinout diagram # 4.4 Pin function description By default, each pin is configured for its primary function (listed first). Any alternative functionality, shown in parentheses, can be programmed through GPIO module peripheral enable registers and SIM module GPIO peripheral select registers. Signal name Pin No. Multiplexing signals Function description TCK 1 GPIOD2 Test Clock Input — This input pin provides a gated clock to synchronize the test logic and shift serial data to the JTAG/EOnCE port. The pin is connected internally to a pull-up resistor. A Schmitt-trigger input is used for noise immunity. Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. After reset, the default state is TCK. Table 9. Pin signal descriptions | RESET | 2 | GPIOD4 | RESET — This input is a direct hardware reset on the processor. When RESET is asserted low, the device is initialized and placed in the reset state. A Schmitt-trigger input is used for noise immunity. The internal reset signal is de-asserted synchronous with the internal clocks after a fixed number of internal clocks. Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. If RESET functionality is disabled in this mode and the chip can be reset only via POR, COP reset, or software reset. | | | |--------|---|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | GPIOC0 | 3 | EXTAL/CLKIN0 | After reset, the default state is RESET. Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. EXTAL — External Crystal Oscillator Input. This input connects the internal crystal oscillator input to an external crystal or ceramic resonator. CLKINO — This pin serves as an external clock input 0. After reset, the default state is GPIOCO. | | | | GPIOC1 | 4 | XTAL | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. XTAL — External Crystal Oscillator Output. This output connects the internal crystal oscillator output to an external crystal or ceramic resonator. After reset, the default state is GPIOC1. | | | | GPIOC2 | 5 | TXD0/XB_OUT<br>11(TB0)/XB_IN<br>2/CLKO0 | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. TXD0 — The SCI0 transmit data output or transmit/receive in single wire operation. XB_OUT11 — Crossbar module output 11 only on WCT1011A. TB0 — Quad timer module B channel 0 input/output only on WCT1013A. XB_IN2 — Crossbar module input 2. CLKO0 — This is a buffered clock output 0; the clock source is selected by clock out select (CLKOSEL) bits in the clock output select register (CLKOUT) of the SIM. After reset, the default state is GPIOC2. | | | | GPIOF8 | 6 | RXD0/XB_OUT<br>10(TB1)/CMPD<br>_O/PWM_2X | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. RXD0 — The SCI0 receive data input. XB_OUT10 — Crossbar module output 10 only on WCT1011A. TB1 — Quad timer module B channel 1 input/output only on WCT1013A. CMPD_O — Analog comparator D output. PWM_2X — NanoEdge eFlexPWM sub-module 2 output X or input capture X only on WCT1011A. After reset, the default state is GPIOF8. | | | | GPIOC3 | 7 | TA0/CMPA_O/<br>RXD0/CLKIN1 | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | | | TA0 — Quad timer module A channel 0 input/output. | |---------|----|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | CMPA_O — Analog comparator A output. | | | | | RXD0 — The SCI0 receive data input. | | | | | CLKIN1 — This pin serves as an external clock input 1. | | | | | After reset, the default state is GPIOC3. | | | | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | TA1 — Quad timer module A channel 1 input/output. | | GPIOC4 | 8 | TA1/CMPB_O/X<br>B_IN6(XB_IN8)/ | CMPB_O — Analog comparator B output. | | | | EWM_OUT | XB_IN6 — Crossbar module input 6 only on WCT1011A. XB_IN8 — Crossbar module input 8 only on WCT1013A. | | | | | EWM_OUT — External watchdog monitor output. | | | | | After reset, the default state is GPIOC4. | | | | | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOA7 | 9 | ANA7&CMPD_I | ANA7&CMPD_IN3 — Analog input to channel 7 of ADCA and input 3 of analog comparator D only on WCT1011A. When used as an analog input, the signal goes to the ANA7 and CMPD_IN3. | | | | N3(ANC11) | ANA7&ANC11 — Analog input to channel 7 of ADCA and analog input 11 of ADCC only on WCT1013A. When used as an analog input, the signal goes to the ANA7 and ANC11. | | | | | After reset, the default state is GPIOA7. | | | | | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | ANA6&CMPD_IN2 — Analog input to channel 6 of ADCA and input 2 of | | GPIOA6 | 10 | ANA6&CMPD_I | analog comparator D only on WCT1011A. When used as an analog input, the signal goes to the ANA6 and CMPD_IN2. | | | | N2(ANC10) | ANA6&ANC10 — Analog input to channel 6 of ADCA and analog input 10 of ADCC only on WCT1013A. When used as an analog input, the signal goes to the ANA6 and ANC10. | | | | | After reset, the default state is GPIOA6. | | | | | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOA5 | 11 | ANA5&CMPD_I | ANA5&CMPD_IN1 — Analog input to channel 5 of ADCA and input 1 of analog comparator D only on WCT1011A. When used as an analog input, the signal goes to the ANA5 and CMPD_IN1. | | | | N1(ANC9) | ANA5&ANC9 — Analog input to channel 5 of ADCA and analog input 9 of ADCC only on WCT1013A. When used as an analog input, the signal goes to the ANA5 and ANC9. | | | | | After reset, the default state is GPIOA5. | | ODICA 1 | 46 | ANA4&CMPD_I | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOA4 | 12 | N0&ANC8 | ANA4&CMPD_IN0 — Analog input to channel 4 of ADCA and input 0 of analog comparator D only on WCT1011A. When used as an analog input, | | | | | the signal goes to the ANA4 and CMPD_IN0. ANA4&CMPD_IN0&ANC8 — Analog input to channel 4 of ADCA and input 0 of analog comparator D and analog input to channel 8 of ADCC only on WCT1013A. When used as an analog input, the signal goes to the ANA4 and CMPD_IN0 and ANC8. | |--------|----|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | After reset, the default state is GPIOA4. Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOA0 | 13 | ANA0&CMPA_I<br>N3/CMPC_O | ANA0&CMPA_IN3 — Analog input to channel 0 of ADCA and input 3 of analog comparator A. When used as an analog input, the signal goes to the ANA0 and CMPA_IN3. | | | | | CMPC_O — Analog comparator C output. | | | | | After reset, the default state is GPIOA0. | | | | | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOA1 | 14 | ANA1&CMPA_I<br>N0 | ANA1 and CMPA_IN0 — Analog input to channel 1 of ADCA and input 0 of analog comparator A. When used as an analog input, the signal goes to the ANA1 and CMPA_IN0. | | | | | After reset, the default state is GPIOA1. | | | | | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOA2 | 15 | ANA2&VREFH<br>A&CMPA_IN1 | ANA2&VREFHA&CMPA_IN1 — Analog input to channel 2 of ADCA and analog references high of ADCA and input 1 of analog comparator A. When used as an analog input, the signal goes to ANA2 and VREFHA and CMPA_IN1. ADC control register configures this input as ANA2 or VREFHA. | | | | | After reset, the default state is GPIOA2. | | | | | Port A GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOA3 | 16 | ANA3&VREFLA<br>&CMPA_IN2 | ANA3&VREFLA&CMPA_IN2 — Analog input to channel 3 of ADCA and analog references low of ADCA and input 2 of analog comparator A. When used as an analog input, the signal goes to ANA3 and VREFLA and CMPA_IN2. ADC control register configures this input as ANA3 or VREFLA. | | | | | Att. Att. I C. It. Att. C. ODIOAO | | | | | After reset, the default state is GPIOA3. Port B GPIO — This GPIO pin can be individually programmed as an input | | | | | or output pin. | | GPIOB7 | 17 | ANB7&CMPB_I<br>N2&ANC15 | ANB7&CMPB_IN2 — Analog input to channel 7 of ADCB and input 2 of analog comparator B only on WCT1011A. When used as an analog input, the signal goes to the ANB7 and CMPB_IN2. ANB7&CMPB_IN2&ANC15 — Analog input to channel 7 of ADCB and input 2 of analog comparator B and analog input to channel 15 of ADCC only on WCT1013A. When used as an analog input, the signal goes to the ANB7 | | | | | and CMPB_IN2 and ANC15. | | | | | After reset, the default state is GPIOB7. Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOC5 | 18 | DAC_O/XB_IN7 | DAC_O — 12-bit Digital-to-Analog Converter output. For WCT1011A, it's DACA output. | | | | | XB_IN7 — Crossbar module input 7. | |--------|----|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | After reset, the default state is GPIOC5. | | | | | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOB6 | 19 | ANB6&CMPB_I<br>N1&ANC14 | ANB6&CMPB_IN1 — Analog input to channel 6 of ADCB and input 1 of analog comparator B only on WCT1011A. When used as an analog input, the signal goes to the ANB6 and CMPB_IN1. ANB6&CMPB_IN1&ANC14 — Analog input to channel 6 of ADCB and input 1 of analog comparator B and analog input to channel 14 of ADCC only on WCT1013A. When used as an analog input, the signal goes to the ANB6 and CMPB_IN1 and ANC14. | | | | | After reset, the default state is GPIOB6. | | | | | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOB5 | 20 | ANB5&CMPC_I<br>N2&ANC13 | ANB5&CMPC_IN2 — Analog input to channel 5 of ADCB and input 2 of analog comparator C only on WCT1011A. When used as an analog input, the signal goes to the ANB5 and CMPC_IN2. ANB5&CMPC_IN2&ANC13 — Analog input to channel 5 of ADCB and input 2 of analog comparator C and analog input to channel 13 of ADCC only on WCT1013A. When used as an analog input, the signal goes to the ANB5 and CMPC_IN2 and ANC13. | | | | | After reset, the default state is GPIOB5. | | GPIOB4 | 21 | ANB4&CMPC_I<br>N1&ANC12 | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. ANB4&CMPC_IN1 — Analog input to channel 4 of ADCB and input 1 of analog comparator C only on WCT1011A. When used as an analog input, the signal goes to the ANB4 and CMPC_IN1. ANB4&CMPC_IN1&ANC12 — Analog input to channel 4 of ADCB and input 1 of analog comparator C and analog input to channel 12 of ADCC only on WCT1013A. When used as an analog input, the signal goes to the ANB4 and CMPC_IN1 and ANC12. After reset, the default state is GPIOB4. | | VDDA | 22 | - | Analog Power — This pin supplies 3.3 V power to the analog modules. It | | VSSA | 23 | - | must be connected to a clean analog power supply. Analog Ground — This pin supplies an analog ground to the analog | | | | | modules. It must be connected to a clean power supply. Port B GPIO — This GPIO pin can be individually programmed as an input | | GPIOB0 | 24 | ANB0&CMPB_I<br>N3 | or output pin. ANB0&CMPB_IN3 — Analog input to channel 0 of ADCB and input 3 of analog comparator B. When used as an analog input, the signal goes to ANB0 and CMPB_IN3. After reset, the default state is GPIOB0. | | | | | Port B GPIO — This GPIO pin can be individually programmed as an input | | GPIOB1 | 25 | ANB1&CMPB_I<br>N0/DACB_O | or output pin. ANB1&CMPB_IN0 — Analog input to channel 1 of ADCB and input 0 of analog comparator B. When used as an analog input, the signal goes to ANB1 and CMPB_IN0. | | | | | DACB_O — 12-bit Digital-to-Analog Converter B output only on WCT1011A. | | | | | After reset, the default state is GPIOB1. | |--------|----|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCAP1 | 26 | - | Connect a 2.2 µF or greater bypass capacitor between this pin and VSS to stabilize the core voltage regulator output required for proper device operation. | | GPIOB2 | 27 | ANB2&VREFH<br>B&CMPC_IN3 | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. ANB2&VREFHB&CMPC_IN3 — Analog input to channel 2 of ADCB and analog references high of ADCB and input 3 of analog comparator C. When used as an analog input, the signal goes to ANB2 and VREFHB and CMPC_IN3. ADC control register configures this input as ANB2 or VREFHB. After reset, the default state is GPIOB2. | | GPIOB3 | 28 | ANB3&VREFLB<br>&CMPC_IN0 | Port B GPIO — This GPIO pin can be individually programmed as an input or output pin. ANB3&VREFLB&CMPC_IN0 — Analog input to channel 3 of ADCB and analog references low of ADCB and input 0 of analog comparator C. When used as an analog input, the signal goes to ANB3 and VREFLB and CMPC_IN0. ADC control register configures this input as ANB3 or VREFLB. After reset, the default state is GPIOB3. | | VDD1 | 29 | - | I/O Power — Supplies 3.3 V power to on-chip digital module. | | VSS1 | 30 | - | I/O Ground — Provides ground on-chip digital module. | | GPIOC6 | 31 | TA2/XB_IN3/C<br>MP_REF/SS0 | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. TA2 — Quad timer module A channel 2 input/output. XB_IN3 — Crossbar module input 3. CMP_REF — Input 5 of analog comparator A and B and C and D. SSO — SSO is used in slave mode to indicate to the SPIO module that the current transfer is to be received. This signal is only on WCT1011A. After reset, the default state is GPIOC6. | | GPIOC7 | 32 | SS0/TXD0/XB_I<br>N8 | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. SSO — SSO is used in slave mode to indicate to the SPIO module that the current transfer is to be received. TXDO — SCIO transmit data output or transmit/receive in single wire operation. XB_IN8 — Crossbar module input 8 only on WCT1011A. After reset, the default state is GPIOC7. | | GPIOC8 | 33 | MISO0<br>/RXD0/XB_IN9/<br>XB_OUT6 | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. MISO0 — Master in/slave out. In master mode, this pin serves as the data input. In slave mode, this pin serves as the data output. The MISO0 line of a slave device is placed in the high-impedance state if the slave device is not selected. RXD0 — SCI0 receive data input. | | | | | XB_IN9 — Crossbar module input 9. | |---------|----|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | XB_OUT6 — Crossbar module output 6 only on WCT1011A. | | | | | After reset, the default state is GPIOC8. | | | | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | SCLK0 — The SPI0 serial clock. In master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. | | GPIOC9 | 34 | SCLK0/XB_IN4/<br>TXD0/XB_OUT | XB_IN4 — Crossbar module input 4. | | | | 8 | TXD0 — SCI0 transmit data output or transmit/receive in single wire operation. This signal is only on WCT1011A. | | | | | XB_OUT8 — Crossbar module output 8 only on WCT1011A. | | | | | After reset, the default state is GPIOC9. | | | | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | MOSI0<br>/XB_IN5/MISO0<br>/XB_OUT9 | MOSI0 — Master out/slave in. In master mode, this pin serves as the data output. In slave mode, this pin serves as the data input. | | | | | XB_IN5 — Crossbar module input 5. | | GPIOC10 | 35 | | MISO0 — Master in/slave out. In master mode, this pin serves as the data input. In slave mode, this pin serves as the data output. The MISO0 line of a slave device is placed in the high-impedance state if the slave device is not selected. | | | | | XB_OUT9 — Crossbar module output 9 only on WCT1011A. | | | | | After reset, the default state is GPIOC10. | | | | | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | XB_IN6 — Crossbar module input 6. | | GPIOF0 | 36 | XB_IN6/TB2/SC<br>LK1 | TB2 — Quad timer module B channel 2 input/output only on WCT1013A. | | | | | SCLK1 — The SPI1 serial clock. In master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. | | | | | After reset, the default state is GPIOF0. | | | | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | CANTX — CAN transmit data output. | | GPIOC11 | 37 | CAN_TX/SCL0(<br>SCL1)/TXD1 | SCL0 — IIC0 serial clock only on WCT1011A. SCL1 — IIC1 serial clock only on WCT1013A. | | | | | TXD1 — SCI1 transmit data output or transmit/receive in single wire operation. | | | | | After reset, the default state is GPIOC11. | | GPIOC12 | 38 | CAN_RX/SDA0(<br>SDA1)/RXD1 | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. CANRX — CAN receive data input. SDA0 — IIC0 serial data line only on WCT1011A. SDA1 — IIC1 serial data line only on WCT1013A. RXD1 — SCI1 receive data input. After reset, the default state is GPIOC12. | | | |---------|----|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | GPIOF2 | 39 | SCL0(SCL1)/XB<br>_OUT6/MISO1 | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. SCL0 — IIC0 serial clock only on WCT1011A. SCL1 — IIC1 serial clock only on WCT1013A. XB_OUT6 — Crossbar module output 6. MISO1 — Master in/slave out. In master mode, this pin serves as the data input. In slave mode, this pin serves as the data output. The MISO1 line of a slave device is placed in the high-impedance state if the slave device is not selected. This signal is only on WCT1011A. After reset, the default state is GPIOF2. | | | | GPIOF3 | 40 | SDA0(SDA1)/X<br>B_OUT7/<br>MOSI1 | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. SDA0 — IIC0 serial data line only on WCT1011A. SDA1 — IIC1 serial data line only on WCT1013A. XB_OUT7 — Crossbar module output 7. MOSI1 — Master out/slave in. In master mode, this pin serves as the data output. In slave mode, this pin serves as the data input. This signal is only on WCT1011A. After reset, the default state is GPIOF3. | | | | GPIOF4 | 41 | TXD1/XB_OUT<br>8/PWM_0X/PW<br>M_FAULT6 | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. TXD1 — The SCI1 transmit data output or transmit/receive in single wire operation. XB_OUT8 — Crossbar module output 8. PWM_0X — NanoEdge eFlexPWM sub-module 0 output X or input capture X only on WCT1011A. PWM_FAULT6 — NanoEdge eFlexPWM fault input 6 only on WCT1011A. After reset, the default state is GPIOF4. | | | | GPIOF5 | 42 | RXD1/XB_OUT<br>9/PWM_1X/PW<br>M_FAULT7 | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. RXD1 — The SCI1 receive data input. XB_OUT9 — Crossbar module output 9. PWM_1X — NanoEdge eFlexPWM sub-module 1 output X or input capture X only on WCT1011A. | | | | | | | PWM_FAULT7 — NanoEdge eFlexPWM fault input 7 only on WCT1011A. | |---------|----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | After react, the default state is CDIOE5 | | VSS2 | 43 | - | After reset, the default state is GPIOF5. I/O Ground — Provides ground to on-chip digital module. | | VDD2 | 44 | - | I/O Power — Supplies 3.3 V power to on-chip digital module. | | 1002 | | | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOE0 | 45 | PWM_0B | PWM_0B — NanoEdge eFlexPWM sub-module 0 output B or input capture B. | | | | | After reset, the default state is GPIOE0. Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOE1 | 46 | PWM_0A | PWM_0A — NanoEdge eFlexPWM sub-module 0 output A or input capture A. | | | | | After reset, the default state is GPIOE1. | | | | | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOE2 | 47 | PWM_1B | PWM_1B — NanoEdge eFlexPWM sub-module 1 output B or input capture B. | | | | | After reset, the default state is GPIOE2. | | | | | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOE3 | 48 | PWM_1A | PWM_1A — NanoEdge eFlexPWM sub-module 1 output A or input capture A. | | | | | After reset, the default state is GPIOE3. | | | | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | 0010040 | 40 | TA3/XB_IN6/ | TA3 — Quad timer module A channel 3 input/output. | | GPIOC13 | 49 | EWM_OUT | XB_IN6 — Crossbar module input 6. | | | | | EWM_OUT — External watchdog monitor output. | | | | | After reset, the default state is GPIOC13. Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOF1 | 50 | CLKO1/XB_IN7/ | CLKO1 — This is a buffered clock output 1; the clock source is selected by clock out select (CLKOSEL) bits in the clock output select register (CLKOUT) of the SIM. | | | | CMPD_O | XB_IN7 — Crossbar module input 7. | | | | | CMPD_O — Analog comparator D output. | | | | | After reset, the default state is GPIOF1. | | GPIOE4 | 51 | PWM_2B/XB_I<br>N2 | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | PWM_2B — NanoEdge eFlexPWM sub-module 2 output B or input capture | | | | | В. | |---------|----|----------------------------|----------------------------------------------------------------------------------------------------------------------| | | | | XB_IN2 — Crossbar module input 2. | | | | | After reset, the default state is GPIOE4. | | | | | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOE5 | 52 | PWM_2A/XB_I<br>N3 | PWM_2A — NanoEdge eFlexPWM sub-module 2 output A or input capture A. | | | | | XB_IN3 — Crossbar module input 3. | | | | | After reset, the default state is GPIOE5. | | | | | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOE6 | 53 | PWM_3B/XB_I<br>N4 | PWM_3B — NanoEdge eFlexPWM sub-module 3 output B or input capture B. | | | | | XB_IN4 — Crossbar module input 4. | | | | | After reset, the default state is GPIOE6. | | | | | Port E GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOE7 | 54 | PWM_3A/XB_I<br>N5 | PWM_3A — NanoEdge eFlexPWM sub-module 3 output A or input capture A. | | | | | XB_IN5 — Crossbar module input 5. | | | | | After reset, the default state is GPIOE7. | | | | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOC14 | 55 | SDA0/XB_OUT<br>4/PWM_FAULT | SDA0 — IIC0 serial data line. | | GF10014 | 33 | 4 | XB_OUT4 — Crossbar module output 4. | | | | | PWM_FAULT4 — NanoEdge eFlexPWM fault input 4 only on WCT1011A. | | | | | After reset, the default state is GPIOC14. | | | | | Port C GPIO — This GPIO pin can be individually programmed as an input or output pin. | | GPIOC15 | 56 | SCL0/XB_OUT<br>5/PWM_FAULT | SCL0 — IIC0 serial clock. | | 355.0 | | 5 | XB_OUT5 — Crossbar module output 5. | | | | | PWM_FAULT5 — NanoEdge eFlexPWM fault input 5 only on WCT1011A. | | | | | After reset, the default state is GPIOC15. Connect a 2.2 µF or greater bypass capacitor between this pin and VSS to | | VCAP2 | 57 | - | stabilize the core voltage regulator output required for proper device operation. | | | | | Port F GPIO — This GPIO pin can be individually programmed as an input or | | GPIOF6 | 58 | TB2/PWM_3X/X<br>B_IN2 | output pin. TB2 — Quad timer module B channel 2 input/output only on WCT1013A. | | | | | | | | | | PWM_3X — NanoEdge eFlexPWM sub-module 3 output X or input capture X. XB_IN2 — Crossbar module input 2. | |----------|----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | After reset, the default state is GPIOF6. | | | | | Port F GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | TB3 — Quad timer module B channel 3 input/output only on WCT1013A. | | GPIOF7 | 59 | TB3/CMPC_O/ | CMPC_O— Analog comparator C output. | | G. 161 7 | | SS1/XB_IN3 | $\overline{\rm SS1}$ — $\overline{\rm SS1}$ is used in slave mode to indicate to the SPI1 module that the current transfer is to be received. | | | | | XB_IN3 — Crossbar module input 3. | | | | | After reset, the default state is GPIOF7. | | VDD3 | 60 | - | I/O Power — Supplies 3.3 V power to on-chip digital module. | | VSS3 | 61 | - | I/O Ground — Provides ground to on-chip digital module. | | TDO | 62 | GPIOD1 | Test Data Output — This tri-stateable output pin provides a serial output data stream from the JTAG/EOnCE port. It is driven in the shift-IR and shift-DR controller states, and changes on the falling edge of TCK. Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | After reset, the default state is TDO. | | | | | Test Mode Select Input — This input pin is used to sequence the JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor. | | TMS | 63 | GPIOD3 | Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | After reset, the default state is TMS. | | | | | NOTE: Always tie the TMS pin to VDD through a 2.2 k $\Omega$ resistor if need to keep on-board debug capability. Otherwise, directly tie to VDD. | | | | | Test Data Input — This input pin provides a serial input data stream to the JTAG/EOnCE port. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor. | | TDI | 64 | GPIOD0 | Port D GPIO — This GPIO pin can be individually programmed as an input or output pin. | | | | | After reset, the default state is TDI. | # 4.5 Ordering information Table 10 lists the pertinent information needed to place an order. Consult a NXP Semiconductors sales office to determine availability and to order this device. Table 10. MWCT101xAVLH ordering information | Device | Supply voltage | Package type | Pin count | Ambient temp. | Order number | |--------------|----------------|--------------|-----------|---------------|--------------| | MWCT1011AVLH | 3.0 to 3.6 V | LQFP | 64 | -40 to +105°C | MWCT1011AVLH | | MWCT1013AVLH | 3.0 to 3.6 V | LQFP | 64 | -40 to +105°C | MWCT1013AVLH | # 4.6 Package outline drawing To find a package drawing, go to <a href="mailto:nxp.com">nxp.com</a> and perform a keyword search for the drawing's document number of 98ASS23234W. # 5 Software Library The software for WCT101xA is matured and tested for production ready. NXP provides a Wireless Charging Transmitter (WCT) software library for speeding user designs. In this library, low-level drivers of HAL (Hardware Abstract Layer), callback functions for library access are open to user. For the software API and library details, see the *WCT101xA TX Library User's Guide* (WCT101XALIBUG). ### 5.1 Memory map WCT101xA has large on-chip Flash memory and RAM for user design. Besides wireless charging transmitter library code, the user can develop private functions and link it to library through predefined APIs. | | Part | Memory | Total size | Library size | FreeMASTER size | EEPROM size | Free size | |--|----------|--------|------------|--------------|-----------------|-------------|--------------| | | WCT1011A | Flash | 64 Kbytes | 41.9 Kbytes | 3.5 Kbytes | 1 Kbytes | 17.6 Kbytes | | | | RAM | 8 Kbytes | 3.22 Kbytes | 0.13 Kbytes | 0 Kbytes | 4.65 Kbytes | | | WCT1013A | Flash | 288 Kbytes | 41.9 Kbytes | 3.5 Kbytes | 1 Kbytes | 241.6 Kbytes | | | | RAM | 32 Kbytes | 3.22 Kbytes | 0.13 Kbytes | 0 Kbytes | 28.65 Kbytes | Table 11. WCT101xA memory footprint # 5.2 Software library and API description For more information about WCT software library and API definition, see the WCT101xA TX Library User's Guide (WCT101XALIBUG). # 6 Design Considerations ### 6.1 Electrical design considerations To ensure correct operations on the device and system, pay attention to the following points: - The minimum bypass requirement is to place 0.01 0.1 µ F capacitors positioned as near as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the VDD/VSS pairs, including VDDA/VSSA. Ceramic and tantalum capacitors tend to provide better tolerances. - Bypass the VDD and VSS with approximately 10 $\mu$ F, plus the number of 0.1 $\mu$ F ceramic capacitors. - Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the VDD and VSS circuits. - Take special care to minimize noise levels on the VDDA and VSSA pins. - It is recommended to use separate power planes for VDD and VDDA and use separate ground planes for VSS and VSSA. Connect the separate analog and digital power and ground planes as near as possible to power supply outputs. If an analog circuit and digital circuit are powered by the same power supply, connect a small inductor or ferrite bead in serial with VDDA trace. - If desired, connect an external RC circuit to the RESET pin. The resistor value should be in the range of 4.7 k $\Omega$ 10 k $\Omega$ ; and the capacitor value should be in the range of 0.1 $\mu$ F 4.7 $\mu$ F. - Add a 2.2 kΩ external pull-up on the TMS pin of the JTAG port to keep device in a restate during normal operation if JTAG converter is not present. - During reset and after reset but before I/O initialization, all I/O pins are at input mode with internal weak pull-up. - To eliminate PCB trace impedance effect, each ADC input should have a no less than 33 pF/10 $\Omega$ RC filter. - To assure chip reliable operation, reserve enough margin for chip electrical design. Figure 3 shows the relationship between electrical ratings and electrical operating characteristics for correct chip operation. Figure 3. Relationship between ratings and operating characteristics ### 6.2 PCB layout considerations - Provide a low-impedance path from the board power supply to each VDD pin on the device and from the board ground to each VSS pin. - Ensure that capacitor leads and associated printed circuit traces that connect to the chip VDD and VSS pins are as short as possible. - PCB trace lengths should be minimal for high-frequency signals. - Physically separate analog components from noisy digital components by ground planes. Do not place an analog trace in parallel with digital traces. Place an analog ground trace around an analog signal trace to isolate it from digital traces. - The decoupling capacitors of 0.1 µ F must be placed on the VDD pins as close as possible, and place those ceramic capacitors on the same PCB layer with WCT101xA device. VIA is not recommend between the VDD pins and decoupling capacitors. - As the wireless charging system functions as a switching-mode power supply, the power components layout is very important for the whole system power transfer efficiency and EMI performance. The power routing loop should be as small and short as possible. Especially for the resonant network, the traces of this circuit should be short and wide, and the current loop should be optimized smaller for the MOSFETs, resonant capacitor and primary coil. Another important thing is that the control circuit and power circuit should be separated. # 6.3 Thermal design considerations WCT101xA power consumption is not so critical, so there is not additional part needed for power dissipation. However, the power inverter needs the additional PCB Cu copper to dissipate the heat, so good thermal package MOSFET is recommended, such as DFN package, and for the resonant capacitor, COG material, and 1206 or 1210 package are recommended to meet the thermal requirement. The worst thermal case is on the inverter, so the user should make some special actions to dissipate the heat for good transmitter system thermal performance. #### 7 Links - nxp.com - nxp.com/products/power-management/wireless-charging-ics - www.wirelesspowerconsortium.com # 8 Revision History This table summarizes revisions to this document. Table 12. Revision history | Revision number | Date | Substantive changes | | | | |-----------------|---------|-----------------------------------------------------------------------------------|--|--|--| | 0 09/2016 | | Initial release. | | | | | 1 | 05/2020 | Added MWCT1011A3VLH. | | | | | 1.1 | 01/2021 | Changed "AEC-Q100 grade 2 certification" to "Qualified to AEC100 Test Group A&B". | | | | #### 9 Addendum for MWCT1011A3VLH This addendum provides update to all revisions of the MWCT1011AVLH Data Sheet (document MWCT101XADS). The purpose of the addendum is to outline the differences that need to be considered in designing the MWCT1011A3VLH and MWCT1011AVLH. MWCT1011A3VLH has exactly the same peripherals and electrical specifications and package as the MWCT1011AVLH. # 9.1 Ordering information The following table lists the pertinent information needed to place an order. Consult a NXP Semiconductors sales office to determine availability and order this device. Table 13. MWCT1011A3VLH ordering information | Device | Supply voltage | Package type | Pin count | Ambient temp. | Order number | |---------------|----------------|--------------|-----------|----------------|---------------| | MWCT1011A3VLH | 3.0 to 3.6 V | LQFP | 64 | -40 to +105 °C | MWCT1011A3VLH | # 9.2 Package outline drawing To find a package drawing, go to <a href="www.nxp.com">www.nxp.com</a> and perform a keyword search for the drawing's document number of 98ASS23234W. How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C 5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, AMBA, Arm Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and $\mu Vision$ are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, Mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2021 NXP B.V. Document Number: WCT101XADS Rev. 1.1.1