# TVP5158, TVP5157, TVP5156 Four-Channel NTSC/PAL Video Decoders

With Independent Scalers, Noise Reduction, Auto Contrast, and Flexible Output Formatter for Security and Other Multi-Channel Video Applications

# Data Manual



PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

> Literature Number: SLES243F July 2009–Revised July 2011



# Contents

| 1 | Introd | luction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     | . <u>9</u> |  |  |  |  |
|---|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------|--|--|--|--|
|   | 1.1    | Feature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | s                                   | . <u>9</u> |  |  |  |  |
|   | 1.2    | Applicat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | tions                               | . <u>9</u> |  |  |  |  |
|   | 1.3    | Descrip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | tion                                | <u>10</u>  |  |  |  |  |
|   | 1.4    | Related                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Products                            | <u>10</u>  |  |  |  |  |
|   | 1.5    | Tradem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | arks                                | <u>10</u>  |  |  |  |  |
|   | 1.6    | Docume                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ent Conventions                     | <u>11</u>  |  |  |  |  |
|   | 1.7    | Ordering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | g Information                       | <u>11</u>  |  |  |  |  |
|   | 1.8    | Functio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | nal Block Diagram                   | <u>12</u>  |  |  |  |  |
| 2 | Term   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | signments                           |            |  |  |  |  |
| - | 2.1    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     | _          |  |  |  |  |
| 3 |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | escription                          |            |  |  |  |  |
|   | 3.1    | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Video Processing and A/D Converters |            |  |  |  |  |
|   |        | 3.1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Analog Video Input                  |            |  |  |  |  |
|   |        | 3.1.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Analog Video Input Clamping         |            |  |  |  |  |
|   | 3.2    | 3.1.3<br>Digital \                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | A/D Converter                       |            |  |  |  |  |
|   | J.Z    | 3.2.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2x Decimation Filter                |            |  |  |  |  |
|   |        | 3.2.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Automatic Gain Control              |            |  |  |  |  |
|   |        | 3.2.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Composite Processor                 |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.2.3.1 Color Low-Pass Filter       |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.2.3.2 Y/C Separation              |            |  |  |  |  |
|   |        | 3.2.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Luminance Processing                |            |  |  |  |  |
|   | 3.3    | AVID C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ropping                             |            |  |  |  |  |
|   | 3.4    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ded Syncs                           |            |  |  |  |  |
|   | 3.5    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ·                                   |            |  |  |  |  |
|   | 3.6    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Reduction                           |            |  |  |  |  |
|   | 3.7    | Auto Co                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ontrast                             | 22         |  |  |  |  |
|   | 3.8    | Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Formatter                           | 23         |  |  |  |  |
|   |        | 3.8.1 Non-Interleaved Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                     |            |  |  |  |  |
|   |        | 3.8.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        | 3.8.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                                   |            |  |  |  |  |
|   | 2.0    | Audio C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |            |  |  |  |  |
|   | 3.9    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                     |            |  |  |  |  |
|   |        | Auto Contrast         Output Formatter         3.8.1       Non-Interleaved Mode         3.8.2       Pixel-Interleaved Mode         3.8.2.1       2-Ch Pixel-Interleaved Mode         3.8.2.2       4-Ch Pixel-Interleaved Mode         3.8.2.3       Metadata Insertion for Non-Interleave Mode and Pixel-Interleaved Mode         3.8.3       Line-Interleaved Mode Support (TVP5158 only)         3.8.3.1       2-Ch Line-Interleaved Mode         3.8.3.2       4-Ch Line-Interleaved Mode         3.8.3.3       8-Ch Line-Interleaved Mode         3.8.3.4       Hybrid Modes         3.8.3.5       Metadata Insertion for Line-Interleaved Mode |                                     |            |  |  |  |  |
|   |        | ა.ყ.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     | 35         |  |  |  |  |

SLES243F-JULY 2009-REVISED JULY 2011

|       |        | 3.9.5 Audio Cascade Connection 36               |
|-------|--------|-------------------------------------------------|
|       | 3.10   | I <sup>2</sup> C Host Interface <u>38</u>       |
|       |        | 3.10.1 I <sup>2</sup> C Write Operation         |
|       |        | 3.10.2 I <sup>2</sup> C Read Operation          |
|       |        | 3.10.3 VBUS Access                              |
|       | 3.11   | Clock Circuits                                  |
|       | 3.12   | Reset Mode 43                                   |
| 4     | Intern | al Control Registers                            |
|       | 4.1    | Overview                                        |
|       | 4.2    | Register Definitions                            |
| 5     | Electr | rical Specifications                            |
|       | 5.1    | Absolute Maximum Ratings                        |
|       | 5.2    | Recommended Operating Conditions                |
|       | 5.3    | Reference Clock Specifications                  |
|       | 5.4    | Electrical Characteristics                      |
|       | 5.5    | DC Electrical Characteristics                   |
|       | 5.6    | Video A/D Converters Electrical Characteristics |
|       | 5.7    | Audio A/D Converters Electrical Characteristics |
|       | 5.8    | Video Output Clock and Data Timing              |
|       |        | 5.8.1 Video Input Clock and Data Timing         |
|       | 5.9    | I <sup>2</sup> C Host Port Timing               |
|       |        | 5.9.1 I <sup>2</sup> S Port Timing              |
|       | 5.10   | Miscellaneous Timings                           |
|       | 5.11   | Power Dissipation Ratings                       |
| 6     | Appli  | cation Information                              |
|       | 6.1    | 4-Ch D1 Applications                            |
|       | 6.2    | 8-Ch CIF Applications                           |
|       | 6.3    | 16-Ch CIF Applications                          |
|       | 6.4    | Application Circuit Examples                    |
|       | 6.5    | Designing with PowerPAD <sup>™</sup> Devices    |
| Revis | on His | story                                           |

Texas Instruments

www.ti.com

# List of Figures

| 1-1  | Functional Block Diagram                                                          | 12         |
|------|-----------------------------------------------------------------------------------|------------|
| 3-1  | Video Analog Processing and ADC Block Diagram                                     |            |
| 3-2  | Anti-Aliasing Filter Frequency Response                                           |            |
| 3-3  | Composite Processor Block Diagram                                                 |            |
| 3-4  | Color Low-Pass Filter Frequency Response                                          |            |
| 3-5  | Color Low-Pass Filter with Filter Characteristics, NTSC/PAL ITU-R BT.601 Sampling | 19         |
| 3-6  | Chroma Trap Filter Frequency Response, NTSC ITU-R BT.601 Sampling                 | 20         |
| 3-7  | Chroma Trap Filter Frequency Response, PAL ITU-R BT.601 Sampling                  | 20         |
| 3-8  | Luminance Edge-Enhancer Peaking Block Diagram                                     | 21         |
| 3-9  | Peaking Filter Response, NTSC/PAL ITU-R BT.601 Sampling                           |            |
| 3-10 | 2-Ch Pixel-Interleaved Mode Timing Diagram                                        | 24         |
| 3-11 | 4-Ch Pixel-Interleaved Mode Timing Diagram                                        | 25         |
| 3-12 | Cascade Connection for 16-Ch CIF Recoding and Multi-Ch CIF Preview                |            |
| 3-13 | Cascade Connection for 16-Ch CIF Recoding and Multi-Ch Half-D1 Preview            | 29         |
| 3-14 | Cascade Connection for 16-Ch CIF Recoding and 2-Ch D1/Multi-Ch CIF Preview        |            |
| 3-15 | Start Code in 8-Bit BT.656 Interface                                              | 30         |
| 3-16 | Start Code in 16-Bit YCbCr 4:2:2 Interface                                        | 31         |
| 3-17 | Audio Sub-System Functional Diagram                                               | 34         |
| 3-18 | Serial Audio Interface Timing Diagram                                             | 35         |
| 3-19 | Audio Cascade Connection                                                          | 36         |
| 3-20 | VBUS Access                                                                       | 41         |
| 3-21 | Clock and Crystal Connectivity                                                    | 42         |
| 3-22 | Reset Timing                                                                      | <u>43</u>  |
| 5-1  | Video Output Clock and Data Timing                                                | <u>96</u>  |
| 5-2  | I <sup>2</sup> C Host Port Timing                                                 | <u>97</u>  |
| 6-1  | 4-Ch D1 Application (Single BT.656 Interface)                                     | 99         |
| 6-2  | 4-Ch D1 Application (16-Bit YCbCr 4:2:2 Interface)                                | 99         |
| 6-3  | 8-Ch CIF Real Time Encoding and Multi-Ch D1 Preview Application                   | 100        |
| 6-4  | 8-Ch CIF Real Time Encoding and Multi-Ch D1 Preview Application                   | 100        |
| 6-5  | Video Input Connectivity                                                          | 102        |
| 6-6  | Audio Input Connectivity                                                          | <u>102</u> |



# www.ti.com

# List of Tables

|            | Device Options                                                                   | 40        |
|------------|----------------------------------------------------------------------------------|-----------|
| 1-1        | Device Options                                                                   |           |
| 2-1        | Terminal Functions                                                               |           |
| 3-1        | EAV and SAV Sequence                                                             |           |
| 3-2        | Standard Video Resolutions                                                       |           |
| 3-3        | Video Resolutions Converted by the Scaler                                        |           |
| 3-4        | Summary of Line Frequencies, Data Rates and Pixel Counts for Different Standards |           |
| 3-5        | Output Ports Configuration for Non-Interleaved Mode                              |           |
| 3-6        | Output Ports Configuration for Pixel-Interleaved Mode                            |           |
| 3-7        | VDET Statues Insertion in SAV/EAV Codes                                          | <u>25</u> |
| 3-8        | Channel ID Insertion in Horizontal Blanking Code                                 | <u>25</u> |
| 3-9        | Channel ID Insertion in SAV/EAV Code Sequence                                    | <u>25</u> |
| 3-10       | Output Ports Configuration for Line-Interleaved Mode                             | <u>26</u> |
| 3-11       | Default Super-Frame Format and Timing                                            | <u>30</u> |
| 3-12       | Bit Assignment of 4-Byte Start Code for Active Video Line                        | 31        |
| 3-13       | Bit Field Definition of 4-Byte Start Code for Active Video Line                  | 31        |
| 3-14       | Bit Assignment of 4-Byte Start Code for the Dummy Line                           | 32        |
| 3-15       | Serial Audio Output Channel Assignment                                           |           |
| 3-16       | I <sup>2</sup> C Terminal Description                                            |           |
| 3-17       | I <sup>2</sup> C Host Interface Device Addresses                                 |           |
| 3-18       | Reset Mode                                                                       |           |
| 3-19       | Reset Sequence                                                                   |           |
| 4-1        | Registers Summary                                                                |           |
| 4-2        | Status 1                                                                         |           |
| 4-3        | Status 2                                                                         |           |
| 4-4        | Color Subcarrier Phase Status                                                    |           |
| 4-4<br>4-5 | ROM Version                                                                      |           |
| 4-5<br>4-6 | RAM Version MSB                                                                  |           |
| 4-0<br>4-7 | RAM Version MSB                                                                  |           |
|            |                                                                                  |           |
| 4-8        | Chip ID MSB                                                                      |           |
| 4-9        | Chip ID LSB                                                                      |           |
| 4-10       | Video Standard Status                                                            |           |
| 4-11       | Video Standard Select                                                            |           |
| 4-12       | CVBS Autoswitch Mask                                                             |           |
| 4-13       | Auto Contrast Mode                                                               | <u>51</u> |
| 4-14       | Luminance Brightness                                                             |           |
| 4-15       | Luminance Contrast                                                               | <u>52</u> |
| 4-16       | Brightness and Contrast Range Extender                                           | <u>52</u> |
| 4-17       | Chrominance Saturation                                                           | <u>52</u> |
| 4-18       | Chrominance Hue                                                                  | <u>53</u> |
| 4-19       | Color Killer                                                                     | <u>53</u> |
| 4-20       | Luminance Processing Control 1                                                   | <u>54</u> |
| 4-21       | Luminance Processing Control 2                                                   | <u>54</u> |
| 4-22       | Power Control                                                                    | 55        |
| 4-23       | Chrominance Processing Control 1                                                 | 56        |
| 4-24       | Chrominance Processing Control 2                                                 | 56        |
| 4-25       | AGC Gain Status                                                                  |           |
| 4-26       | Back-End AGC Status                                                              |           |
|            | © 2009–2011, Texas Instruments Incorporated List of Tables                       | 5         |

SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

| 4.07 | Statua Deguast                                                            | 57        |
|------|---------------------------------------------------------------------------|-----------|
| 4-27 | Status Request                                                            |           |
| 4-28 | AFE Gain Control                                                          |           |
| 4-29 | Luma ALC Freeze Upper Threshold         Chroma ALC Freeze Upper Threshold |           |
| 4-30 |                                                                           |           |
| 4-31 | AGC Increment Speed                                                       |           |
| 4-32 | AGC Increment Delay                                                       |           |
| 4-33 | AGC Decrement Speed                                                       |           |
| 4-34 | AGC Decrement Delay                                                       |           |
| 4-35 | AGC White Peak Processing                                                 |           |
| 4-36 | Back-End AGC Control                                                      |           |
| 4-37 | AFE Fine Gain                                                             |           |
| 4-38 | AVID Start Pixel                                                          |           |
| 4-39 | AVID Pixel Width                                                          |           |
| 4-40 | Noise Reduction Max Noise                                                 |           |
| 4-41 | Noise Reduction Control                                                   |           |
| 4-42 | Noise Reduction Noise Filter Beta                                         |           |
| 4-43 | Operation Mode Control                                                    |           |
| 4-44 | Color PLL Speed Control                                                   |           |
| 4-45 | Sync Height Low Threshold                                                 |           |
| 4-46 | Sync Height High Threshold                                                |           |
| 4-47 | Clear Lost Lock Detect                                                    |           |
| 4-48 | VSYNC Filter Shift                                                        |           |
| 4-49 | 656 Version/F-bit Control                                                 |           |
| 4-50 | F-Bit and V-Bit Decode Control                                            |           |
| 4-51 | F-Bit and V-Bit Control                                                   |           |
| 4-52 | Output Timing Delay                                                       |           |
| 4-53 | Auto Contrast User Table Index                                            |           |
| 4-54 | Blue Screen Y Control                                                     |           |
| 4-55 | Blue Screen Cb Control                                                    |           |
| 4-56 | Blue Screen Cr Control                                                    |           |
| 4-57 | Blue Screen LSB Control                                                   |           |
| 4-58 | Noise Measurement                                                         |           |
| 4-59 |                                                                           | <u>70</u> |
| 4-60 | Weak Signal Low Threshold                                                 |           |
| 4-61 | Noise Reduction Y/U/V T0                                                  |           |
| 4-62 | Vertical Line Count Status                                                |           |
| 4-63 | Output Formatter Control 1                                                | <u>71</u> |
| 4-64 | Output Formatter Control 2                                                | <u>72</u> |
| 4-65 | Interrupt Control                                                         | <u>72</u> |
| 4-66 | Embedded Sync Offset Control 1                                            |           |
| 4-67 | Embedded Sync Offset Control 2                                            | <u>73</u> |
| 4-68 | AVD Output Control 1                                                      | <u>74</u> |
| 4-69 | AVD Output Control 2                                                      | <u>75</u> |
| 4-70 | OFM Mode Control                                                          |           |
| 4-71 | OFM Channel Select 1                                                      | <u>77</u> |
| 4-72 | OFM Channel Select 2                                                      |           |
| 4-73 | OFM Channel Select 3                                                      |           |
| 4-74 | OFM Super-Frame Size                                                      | <u>79</u> |



# TVP5158, TVP5157, TVP5156

SLES243F-JULY 2009-REVISED JULY 2011

| 4-75 | OFM EAV2SAV Duration                            | <u>79</u> |
|------|-------------------------------------------------|-----------|
| 4-76 | Misc OFM Control                                | <u>80</u> |
| 4-77 | Audio Sample Rate Control                       | 80        |
| 4-78 | Analog Audio Gain Control 1                     | 81        |
| 4-79 | Analog Audio Gain Control 2                     | <u>82</u> |
| 4-80 | Audio Mode Control                              | <u>83</u> |
| 4-81 | Audio Mixer Select                              | 84        |
| 4-82 | Audio Mute Control                              | <u>85</u> |
| 4-83 | Analog Mixing Ratio Control 1                   | <u>85</u> |
| 4-84 | Analog Mixing Ratio Control 2                   | <u>86</u> |
| 4-85 | Audio Cascade Mode Control                      | <u>86</u> |
| 4-86 | Super-Frame EAV2SAV Duration Status             | <u>86</u> |
| 4-87 | Super-Frame SAV2EAV Duration Status             | <u>87</u> |
| 4-88 | VBUS Data Access With No VBUS Address Increment | <u>87</u> |
| 4-89 | VBUS Data Access With VBUS Address Increment    | <u>87</u> |
| 4-90 | VBUS Address Access                             | <u>87</u> |
| 4-91 | Interrupt Status                                | <u>88</u> |
| 4-92 | Interrupt Mask                                  | <u>89</u> |
| 4-93 | Interrupt Clear                                 | <u>90</u> |
| 4-94 | Decoder Write Enable                            | <u>90</u> |
| 4-95 | Decoder Read Enable                             | <u>91</u> |
|      |                                                 |           |



www.ti.com



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

# Four-Channel NTSC/PAL Video Decoders

Check for Samples: TVP5158, TVP5157, TVP5156

# 1 Introduction

# 1.1 Features

- Common Device Features (TVP5156, TVP5157, TVP5158)
  - Four separate video decoder channels having the following features for each channel
    - Accepts NTSC (J, M, 4.43) and PAL (B, D, G, H, I, M, N, Nc, 60) video data
    - Composite video inputs, Pseudo-differential video inputs to improved noise immunity
    - High-speed 10-bit ADC
    - Fully differential CMOS analog
       preprocessing channels with clamping
    - Integrated Anti-Aliasing filter
    - 2D 5-line (5H) adaptive comb filter
    - Noise reduction and auto contrast
    - Robust automatic video standard detection (NTSC/PAL) and switching
    - Programmable hue, saturation, sharpness, brightness and contrast
    - Luma-peaking processing
    - Patented architecture for locking to weak, noisy, or unstable signals
  - Four independent scalers support horizontal and/or vertical 2:1 downscaling
  - Channel multiplexing capabilities with metadata insertion
    - Pixel-interleaved mode supports up to four-channel D1 multiplexed 8-bit output at 108 MHz
    - Supports concurrent NTSC and PAL inputs

- Support crystal interface with on-chip oscillator and single clock input mode
- Single 27-MHz clock input or crystal for all standards and all channels
- Internal phase-locked loop (PLL) for line-locked clock (separate for each channel) and sampling
- Standard programmable video output format
  - ITU-R BT.656, 8-bit 4:2:2 with embedded syncs
  - YCbCr 16-bit 4:2:2 with embedded syncs
- Macrovision<sup>™</sup> copy protection detection
- 3.3-V compatible I/O
- 128-pin TQFP package
- Available in commercial (0°C to 70°C) temperature range
- Additional TVP5158/TVP5157 Specific Features
  - Integrated four-channel audio ADC with audio sample rate of 8 kHz or 16 kHz
  - Support Master and Slave mode I<sup>2</sup>S Output
  - Support audio cascade connection
- Additional TVP5158 Specific Features
  - Enhanced channel multiplexing capability Line-interleaved mode
  - Four-channel D1 multiplexed output at 8 bit at 108 MHz
  - Video cascade connection for 8-Ch CIF, 8-Ch Half-D1, and 8-Ch CIF + 1-Ch D1 outputs
  - Also available in Industrial (-40°C to 85°C) temperature range
- Qualified for Automotive Applications (AEC-Q100 Rev G – TVP5158IPNPQ1, TVP5158IPNPRQ1)

### 1.2 Applications

- Security/surveillance digital video recorders/servers and PCI products
- Automotive infotainment video hub
- Large format video wall displays
- Game systems



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DaVinci is a trademark of Texas Instruments. Macrovision is a trademark of Macrovision Corporation. All other trademarks are the property of their respective owners.



### 1.3 Description

The TVP5158, TVP5157, and TVP5156 devices are 4-channel high-quality NTSC/PAL video decoders that digitize and decode all popular base-band analog video formats into digital video output. Each channel of this decoder includes 10-bit 27-MSPS A/D converter (ADC). Preceding each ADC in the device, the corresponding analog channel contains an analog circuit that clamps the input to a reference voltage and applies the gain.

Composite input signal is sampled at 2x the ITU-R BT.601 clock frequency, line-locked alignment, and is then decimated to the 1x pixel rate. CVBS decoding uses five-line adaptive comb filtering for both the luma and chroma data paths to reduce both cross-luma and cross-chroma artifacts. A chroma trap filter is also available. On CVBS inputs, the user can control video characteristics such as contrast, brightness, saturation, and hue via an I<sup>2</sup>C host port interface. Furthermore, luma peaking (sharpness) with programmable gain is included.

All 4 channels are independently controllable. These decoders share a single clock input for all channels and for all supported standards.

TVP5158 provides a glueless audio and video interface to TI DaVinci<sup>™</sup> video processors. Video output ports support 8-bit ITU-R BT.656 and 16-bit 4:2:2 YCbCr with embedded synchronization. TVP5158 supports multiplexed pixel-interleaved and line-interleaved mode video outputs with metadata insertion. TVP5158 and TVP5157 integrate 4-Ch audio ADCs to reduce the BOM cost for surveillance market. Multiple TVP5158 devices can be cascade connected to support up to 8-Ch Video or 16-Ch audio processing.

Noise reduction and auto contrast functions improve the video quality under low light condition which is very critical for surveillance products.

The TVP5158, TVP5157, and TVP5156 can be programmed by using a single  $I^2C$  serial interface.  $I^2C$  commands can be sent to one or more decoder cores simultaneously, reducing the amount of  $I^2C$  activity necessary to configure each core. This is especially useful for fast downloading modified firmware to the decoder cores.

TVP5158, TVP5157, and TVP5156 use 1.1-V, 1.8-V, and 3.3-V power supplies for the analog/digital core and I/O. These devices are available in a 128-pin TQFP package.

| Device Name | 4-Ch Audio ADC | Line-Interleaved Modes |
|-------------|----------------|------------------------|
| TVP5156     | No             | No                     |
| TVP5157     | Yes            | No                     |
| TVP5158     | Yes            | Yes                    |

#### Table 1-1. Device Options

### 1.4 Related Products

- TVP5154A
- TVP5150AM1
- TVP5146M2
- TVP5147M1

#### 1.5 Trademarks

DaVinci, PowerPAD are trademarks of Texas Instruments.

Macrovision is a trademark of Macrovision Corporation.

Other trademarks are the property of their respective owners.



#### **1.6 Document Conventions**

Throughout this data manual, several conventions are used to convey information. These conventions are as follows:

- To identify a binary number or field, a lower case b follows the numbers. For example: 000b is a 3-bit binary field.
- To identify a hexadecimal number or field, a lower case h follows the numbers. For example: 8AFh is a 12-bit hexadecimal field.
- All other numbers that appear in this document that do not have either a b or h following the number are assumed to be decimal format.
- If the signal or terminal name has a bar above the name (for example, RESETB), then this indicates the logical NOT function. When asserted, this signal is a logic low, 0, or 0b.
- RSVD indicates that the referenced item is reserved.

### **1.7** Ordering Information

| T <sub>A</sub> | PACKAGED DEVICES <sup>(1) (2)</sup><br>TQFP 128-Pin PowerPAD <sup>™</sup> Package | PACKAGE OPTION |
|----------------|-----------------------------------------------------------------------------------|----------------|
|                | TVP5156PNP                                                                        | Tray           |
|                | TVP5156PNPR                                                                       | Tape and reel  |
| 0°C to 70°C    | TVP5157PNP                                                                        | Tray           |
| 0 C to 70 C    | TVP5157PNPR                                                                       | Tape and reel  |
|                | TVP5158PNP                                                                        | Tray           |
|                | TVP5158PNPR                                                                       | Tape and reel  |
|                | TVP5158IPNP                                                                       | Tray           |
|                | TVP5158IPNPR                                                                      | Tape and reel  |
| -40°C to 85°C  | TVP5158IPNPQ1 <sup>(3)</sup>                                                      | Tray           |
|                | TVP5158IPNPRQ1 <sup>(3)</sup>                                                     | Tape and reel  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(3) AEC-Q100 Rev G certified

SLES243F-JULY 2009-REVISED JULY 2011

TEXAS INSTRUMENTS

www.ti.com

# 1.8 Functional Block Diagram



Figure 1-1. Functional Block Diagram



# www.ti.com

### 2 Terminal Assignments

# 2.1 Pinout



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

Texas Instruments

# **Table 2-1. Terminal Functions**

| TERMINAL I/O    |                                                                                  | 1/0 | DESCRIPTION                                                                                                                                   |  |
|-----------------|----------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME NO.        |                                                                                  | 1/0 | DESCRIPTION                                                                                                                                   |  |
| Analog Section  |                                                                                  |     |                                                                                                                                               |  |
| VIN_1_P         | 108                                                                              | I   | Analog video input for ADC channel 1.                                                                                                         |  |
| VIN_1_N         | 109                                                                              | I   | Common-mode reference input for ADC channel 1.                                                                                                |  |
| VIN_2_P         | 112                                                                              | I   | Analog video input for ADC channel 2.                                                                                                         |  |
| VIN_2_N         | 113                                                                              | Ι   | Common-mode reference input for ADC channel 2.                                                                                                |  |
| VIN_3_P         | 121                                                                              | Ι   | Analog video input for ADC channel 3.                                                                                                         |  |
| VIN_3_N         | 122                                                                              | Ι   | Common-mode reference input for ADC channel 3.                                                                                                |  |
| VIN_4_P         | 125                                                                              | I   | Analog video input for ADC channel 4.                                                                                                         |  |
| VIN_4_N         | 126                                                                              | I   | Common-mode reference input for ADC channels.                                                                                                 |  |
| REXT_2K         | 116                                                                              | I   | External resistor for AFE bias generator. Connect external 1.8kΩ resistor to ground.                                                          |  |
| AIN_1           | 95                                                                               | I   | Analog audio input for channel 1 (No Connect for TVP5156 Only)                                                                                |  |
| AIN_2           | 94                                                                               | I   | Analog audio input for channel 2 (No Connect for TVP5156 Only)                                                                                |  |
| <br>AIN_3       | 93                                                                               | 1   | Analog audio input for channel 3 (No Connect for TVP5156 Only)                                                                                |  |
| AIN_4           | 92                                                                               | 1   | Analog audio input for channel 4 (No Connect for TVP5156 Only)                                                                                |  |
| <br>XTAL_IN     | 99                                                                               | I   | External clock reference input. It may be connected to external oscillator with 1.8-V compatible clock signal or 27.0-MHz crystal oscillator. |  |
| XTAL_REF        | 100                                                                              | G   | Crystal reference. Connected to analog ground internally.                                                                                     |  |
| <br>XTAL_OUT    | 101                                                                              | 0   | External clock reference output. Not connected if XTAL_IN is driven by an external single-ended oscillator.                                   |  |
| Analog Power    |                                                                                  |     |                                                                                                                                               |  |
| VDDA_1_1        | 103, 106, 119                                                                    | Р   | 1.1-V analog supply                                                                                                                           |  |
| VDDA_1_8        | 91, 102, 107,<br>114, 115, 120,<br>127                                           | Ρ   | 1.8-V analog supply                                                                                                                           |  |
| VDDA_3_3        | 128                                                                              | Р   | 3.3-V analog supply for all 4 video channels                                                                                                  |  |
| VSSA            | 96, 98, 104,<br>105, 110, 111,<br>117, 118, 123,<br>124                          | G   | Analog ground                                                                                                                                 |  |
| Digital Power   |                                                                                  |     |                                                                                                                                               |  |
| VSS             | 1, 6, 12, 14, 20,<br>26, 33, 38, 47,<br>49, 55, 61, 65,<br>73, 79, 82, 87,<br>90 | G   | Digital ground                                                                                                                                |  |
| VDD_1_1         | 13, 18, 23, 32,<br>35, 44, 52, 64,<br>67, 76, 84                                 | Ρ   | Digital core supply. Connect to 1.1-V digital supply.                                                                                         |  |
| VDD_3_3         | 15, 29, 41, 58,<br>70, 81                                                        | Ρ   | Digital I/O supply. Connect to 3.3-V digital supply.                                                                                          |  |
| Digital Section |                                                                                  |     |                                                                                                                                               |  |
| INTREQ          | 2                                                                                | 0   | Interrupt request. Interrupt signal to host processor.                                                                                        |  |
| RESETB          | 3                                                                                | I   | Reset. An active low signal that controls the reset state.                                                                                    |  |
| SCL             | 4                                                                                | I/O | I <sup>2</sup> C serial clock (open drain)                                                                                                    |  |
| SDA             | 5                                                                                | I/O | l <sup>2</sup> C serial data (open drain)                                                                                                     |  |
| OSC_OUT         | 97                                                                               | 0   | Buffered crystal oscillator output. 1.8-V compatible.                                                                                         |  |
| OCLK_P          | 51                                                                               | 0   | Output data clock+. All 4 digital video output ports are synchronized to this clock.                                                          |  |
| OCLK_N/CLKIN    | 50                                                                               | I/O | Output data clock- for 2-Ch time-multiplexed mode or data clock input for 8-Ch video cascade mode                                             |  |
| DVO_A_[7:0]     | 68, 69, 71, 72,<br>74, 75, 77, 78                                                | 0   | Digital video output data bus.                                                                                                                |  |

Submit Documentation Feedback Product Folder Link(s): TVP5158 TVP5157 TVP5156

Copyright © 2009–2011, Texas Instruments Incorporated

Texas Instruments

SLES243F-JULY 2009-REVISED JULY 2011

| TERMINAL                  |                                   |         |                                                                                                                                    |  |
|---------------------------|-----------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                      | NO.                               | I/O     | DESCRIPTION                                                                                                                        |  |
| DVO_B_[7:0]               | 53, 54, 56, 57,<br>59, 60, 62, 63 | 0       | Digital video output data bus.                                                                                                     |  |
| DVO_C_[7:0]               | 36, 37, 39, 40,<br>42, 43, 45, 46 | I/O     | Digital video output data bus. In cascade mode, all pins operate as input from another TVP5158 device.                             |  |
| DVO_D_[7:0]               | 21, 22, 24, 25,<br>27, 28, 30, 31 | I/O     | Digital video output data bus. In cascade mode, all pins operate as input from another TVP5158 device.                             |  |
| I2CA0                     | 80                                | Ι       | I <sup>2</sup> C slave address bit 0                                                                                               |  |
| I2CA1                     | 66                                | I       | I <sup>2</sup> C slave address bit 1                                                                                               |  |
| I2CA2                     | 48                                | I       | I <sup>2</sup> C slave address bit 2                                                                                               |  |
| Digital Audio Se          | ection (Not suppo                 | rted on | TVP5156)                                                                                                                           |  |
| BCLK_R                    | 85                                | I/O     | I <sup>2</sup> S bit clock for recording. Also known as I <sup>2</sup> S serial clock (SCK). Supports master and slave modes.      |  |
| LRCLK_R                   | 86                                | I/O     | I <sup>2</sup> S left/right clock for recording. Also known as I <sup>2</sup> S word select (WS). Supports master and slave modes. |  |
| SD_R                      | 88                                | 0       | I <sup>2</sup> S serial data output for recording.                                                                                 |  |
| SD_M                      | 89                                | 0       | I <sup>2</sup> S serial data output for mixed audio or recording.                                                                  |  |
| SD_CO                     | 83                                | 0       | Audio serial data output for cascade mode                                                                                          |  |
| LRCLK_CI                  | 16                                | I       | I I <sup>2</sup> S left/right clock input for cascade mode. Also known as I <sup>2</sup> S word select (WS).                       |  |
| BCLK_CI                   | 17                                | I       | I <sup>2</sup> S bit clock input for cascade mode. Also known as I <sup>2</sup> S serial clock (SCK).                              |  |
| SD_CI                     | 19                                | I       | Audio serial data input for cascade mode.                                                                                          |  |
| No Connect Pin            | s                                 |         | ·                                                                                                                                  |  |
| T1, T2, T3, T4,<br>T5, NC | 7, 8, 9, 10, 11,<br>34            | NC      | For normal operation, no connect                                                                                                   |  |

www.ti.com

# 3 Functional Description

### 3.1 Analog Video Processing and A/D Converters

Each video decoder accepts one composite video input and performs video clamping, anti-aliasing filtering, video amplification, A/D conversion, and gain and offset adjustments to center the digitized video signal. Figure 3-1 shows the video analog processing and ADC block diagram.



Figure 3-1. Video Analog Processing and ADC Block Diagram

### 3.1.1 Analog Video Input

Supports NTSC (J, M, 4.43) and PAL (B, D, G, H, I, M, N, Nc, 60) video standards. Each video decoder channel supports a composite video input with a pseudo-differential pin which improves the noise immunity and analog performance.

Each video decoder input should be ac-coupled through a  $0.1-\mu F$  capacitor. The nominal parallel termination resistor before the input to the device is 75  $\Omega$ .

Each video decoder integrates an anti-aliasing filter to provide good stop-band rejection on the analog video input signal. Figure 3-2 shows the frequency response of the anti-aliasing filter.



Figure 3-2. Anti-Aliasing Filter Frequency Response



# 3.1.2 Analog Video Input Clamping

An internal clamping circuit provides dc restoration for all four analog composite video inputs. The dc restoration circuit (sync-tip clamp) restores sync-tip level of the ac-coupled composite video signal to a fixed dc level near the bottom of the A/D converter range.

### 3.1.3 A/D Converter

All ADCs have a resolution of 10 bits and can operate at 27 MSPS. Each A/D channel receives a clock from the on-chip phase-locked loop (PLL) at a nominal frequency of 27 MHz. All ADC reference voltages are generated internally.

# 3.2 Digital Video Processing

Digital Video Processing block receives digitized video signals from the ADCs and performs composite processing and YCbCr signal enhancements. The digital data output can be programmed to two formats: ITU-R BT.656 8-bit 4:2:2 with embedded syncs or 16-bit 4:2:2 with embedded syncs. The circuit also detects pseudo-sync pulses, AGC pulses, and color striping in Macrovision-encoded copy-protected material.

### 3.2.1 2x Decimation Filter

All input signals are over-sampled by a factor of 2 (by 27-MHz clock). The A/D outputs initially pass through decimation filters that reduce the data rate to 1x the pixel rate. The decimation filter is a half-band filter. Over-sampling and decimation filtering can effectively increase the overall signal-to-noise ratio by 3 dB.

### 3.2.2 Automatic Gain Control

The automatic gain control (AGC) can be enabled and can adjust the signal amplitude controlled by 14-bit digital gain stage after the ADC. The AGC algorithms can use up to four amplitude references: sync height, color burst amplitude, composite peak, and luma peak.

The specific amplitude references being used by the AGC algorithms can be controlled using the AGC white peak processing register located at subaddress 2Dh. The gain increment speed and gain increment delay can be controlled using the AGC increment speed register located at subaddress 29h and the AGC increment delay register located at subaddress 2Ah. The gain decrement speed and gain decrement delay can be controlled using the AGC decrement speed register located at subaddress 2Bh and the AGC decrement delay register located at subaddress 2Ch.

### 3.2.3 Composite Processor

This Composite Processor circuit receives a digitized composite signal from the ADCs and performs sync and Y/C separation, chroma demodulation for PAL/NTSC, and YUV signal enhancements. The slice levels of the sync separator are adaptive. The slice levels continually adapt to changes in the back-porch and sync-tip levels. The 10-bit composite video is multiplied by the sub carrier signals in the quadrature demodulator to generate U and V color difference signals. The U and V signals are then sent to low-pass filters to achieve the desired bandwidth. An adaptive 5-line comb filter separates UV from Y based on the unique property of color phase shifts from line to line. The chroma is re-modulated through a quadrature modulator and subtracted from line-delayed composite video to generate luma. This form of Y/C separation is completely complementary, thus there is no loss of information. However, in some applications, it is desirable to limit the U/V bandwidth to avoid crosstalk. In that case, notch filters can be turned on. To accommodate some viewing preferences, a peaking filter is also available in the luma path. Contrast, brightness, sharpness, hue, and saturation controls are programmable through the l<sup>2</sup>C host port. Figure 3-3 shows the block diagram of Composite Processor.

SLES243F-JULY 2009-REVISED JULY 2011



Figure 3-3. Composite Processor Block Diagram

### 3.2.3.1 Color Low-Pass Filter

18

High filter bandwidth preserves sharp color transitions and produces crisp color boundaries. However, for nonstandard video sources that have asymmetrical U and V side bands, it is desirable to limit the filter bandwidth to avoid UV crosstalk. The color low-pass filter bandwidth is programmable to enable one of the three notch filters. Figure 3-4 and Figure 3-5 represent the frequency responses of the wideband color low-pass filters.



www.ti.com

SLES243F-JULY 2009-REVISED JULY 2011



www.ti.com



Figure 3-4. Color Low-Pass Filter Frequency Response



Figure 3-5. Color Low-Pass Filter with Filter Characteristics, NTSC/PAL ITU-R BT.601 Sampling

#### 3.2.3.2 Y/C Separation

Y/C separation can be done using adaptive 5-line (5-H delay) comb filters or a chroma trap filter. The comb filter can be selectively bypassed in the luma or chroma path. If the comb filter is bypassed in the luma path, then chroma trap filters are used which are shown in Figure 3-6 and Figure 3-7. The TI patented adaptive comb filter algorithm reduces artifacts such as hanging dots at color boundaries. It detects and properly handles false colors in high-frequency luminance images such as a multiburst pattern or circle pattern.

Copyright © 2009–2011, Texas Instruments Incorporated



www.ti.com

SLES243F-JULY 2009-REVISED JULY 2011



Figure 3-6. Chroma Trap Filter Frequency Response, NTSC ITU-R BT.601 Sampling



Figure 3-7. Chroma Trap Filter Frequency Response, PAL ITU-R BT.601 Sampling

# 3.2.4 Luminance Processing

The digitized composite video signal passes through either a luminance comb filter or a chroma trap filter, either of which removes chrominance information from the composite signal to generate a luminance signal. The luminance signal is then fed into the input of a peaking circuit. Figure 3-8 shows the basic functions of the luminance data path. A peaking filter (edge enhancer) amplifies high-frequency components of the luminance signal. Figure 3-9 shows the characteristics of the peaking filter at four different gain settings that are user-programmable via the l<sup>2</sup>C interface.







#### www.ti.com



Figure 3-9. Peaking Filter Response, NTSC/PAL ITU-R BT.601 Sampling

# 3.3 AVID Cropping

AVID or active video cropping provides a means to decrease the amount of video data output. This is accomplished by horizontally blanking a number of AVID pulses and by vertically blanking a number of lines per frame. Horizontal cropping can be enabled/disabled using bit-6 of address B1h. When line cropping is enabled, active video is reduced from 720 to 704 pixels for unscaled video and from 360 to 352 pixels for down-scaled video.

When line cropping is enabled, the TVP5158 crops an equal amount from both the start and end of active video. Register 8Ch can be used to delay both the start and end of active video. It allows selecting which 704 pixels out of 720 are actually being used for active video when line cropping is enabled.

### 3.4 Embedded Syncs

Standards with embedded syncs insert SAV and EAV codes into the data stream at the beginning and end of horizontal blanking. These codes contain the V and F bits which also define vertical timing. F and V change on EAV. Table 3-1 gives the format of the SAV and EAV codes.

H equals 1 always indicates EAV. H equals 0 always indicates SAV. The alignment of V and F to the line and field counter varies depending on the standard. Please refer to ITU-R BT.656 for more information on embedded syncs.

The P bits are protection bits:

P3 = V xor H P2 = F xor H P1 = F xor V P0 = F xor V xor H

|             |          | 8-BIT DATA |    |    |    |    |    |    |  |  |  |  |  |
|-------------|----------|------------|----|----|----|----|----|----|--|--|--|--|--|
|             | D7 (MSB) | D6         | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |  |  |
| Preamble    | 1        | 1          | 1  | 1  | 1  | 1  | 1  | 1  |  |  |  |  |  |
| Preamble    | 0        | 0          | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |  |  |
| Preamble    | 0        | 0          | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |  |  |
| Status word | 1        | F          | V  | Н  | P3 | P2 | P1 | P0 |  |  |  |  |  |

#### Table 3-1. EAV and SAV Sequence

Copyright © 2009-2011, Texas Instruments Incorporated

SLES243F-JULY 2009-REVISED JULY 2011

# 3.5 Scaler

Each video decoder has an independent horizontal and vertical scaler, which supports D1 to half-D1 or CIF conversion. Table 3-2 gives the details of video resolution including un-cropped and cropped. Table 3-3 shows the video resolutions converted by the scaler.

| Format  | Uncro     | opped     | Cropped   |           |  |  |
|---------|-----------|-----------|-----------|-----------|--|--|
| Format  | NTSC      | PAL       | NTSC      | PAL       |  |  |
| D1      | 720 x 480 | 720 x 576 | 704 x 480 | 704 x 576 |  |  |
| Half-D1 | 360 x 480 | 360 x 576 | 352 x 480 | 352 x 576 |  |  |
| CIF     | 360 x 240 | 360 x 288 | 352 x 240 | 352 x 288 |  |  |

### Table 3-2. Standard Video Resolutions

# Table 3-3. Video Resolutions Converted by the Scaler

| Scaling Ratio | Format | Horizontal Scaling | Vertical Scaling | Total Pixel | Active Output<br>Resolution |
|---------------|--------|--------------------|------------------|-------------|-----------------------------|
| Dí            | NTSC   | 1:1                | 1:1              | 858 x 525   | 720 x 480                   |
| D1            | PAL    | 1:1                | 1:1              | 864 x 625   | 720 x 576                   |
|               | NTSC   | 2:1                | 1:1              | 429 x 525   | 360 x 480                   |
| D1 to Half-D1 | PAL    | 2:1                | 1:1              | 432 x 625   | 360 x 576                   |
|               | NTSC   | 2:1                | 2:1              | 429 x 262   | 360 x 240                   |
| D1 to CIF     | PAL    | 2:1                | 2:1              | 432 x 312   | 360 x 288                   |

# 3.6 Noise Reduction

A video sequence shot under low light condition, which is typical of video surveillance applications, can contain lots of noise. Human eyes are very sensitive to oscillating signals, the visual quality degenerates significantly even when the noise level is small.

Each video decoder uses a TI proprietary spatial filter to reduce video noise. For each frame of image, the video noise filter (VNF) produces an estimate of the Y/U/V noise. Based on the noise estimates, the firmware adjusts the threshold for Y/U/V filtering. The filtered video shows improved video quality and lower compression bit-rate. The firmware can also utilize the Y/U/V noise estimates to make decisions to disable color if the video noise is determined to be too high. This "color killer" decision bit can be used to control another module that implements the color killing function.

The Noise Reduction can be controlled using  $I^2C$  registers from 50h to 5Fh. This module can also be set to bypass mode by  $I^2C$  register 5Dh (Bit 0).

# 3.7 Auto Contrast

The Auto Contrast (AC) module can adjust the picture brightness automatically or manually (user programmable) for better image quality. The goal of AC processing is to make the dark area brighter and high-light area dimmer. This makes it possible for the viewer to see details hidden in the shadows. It also prevents loss of details in the washed-out high light area. The AC processing is mostly for video surveillance applications.

For each frame of image, the auto contrast module collects the statistics of its Y (luminance) values. The AC algorithm implemented in the firmware processes the statistics and generates a look-up table (LUT). This LUT is used to map each incoming pixel Y value to an output pixel Y value for the next frame of image. The LUT is updated during the blanking period between two frames.

The Auto Contrast Mode can be controlled by using  $I^2C$  registers 0Fh. This module can also be set to disable mode by  $I^2C$  register 0Fh (Bit 1:0).



### 3.8 Output Formatter

The output formatter is responsible for generating the output digital video stream. Table 3-4 provides a summary of line frequencies, data rates, and pixel counts for different input standards. TVP5158 supports non-interleaved output mode, pixel-interleaved output mode and line-interleaved output mode. The non-interleaved mode is similar to the TVP5154A device, except that a single fixed clock output is used. In the interleaved modes, the video output data from multiple decoder channels are multiplexed together and then output to a single 8-bit or 16-bit port. The video output data from selected channels can be interleaved on a pixel or line basis.

| Standards<br>(ITU-R BT.601) | Pixels per Line | Active Pixels per Line | Lines per<br>Frame | Pixel<br>Frequency<br>(MHz) | Color Subcarrier<br>Frequency<br>(MHz) | Horizontal Line<br>Rate<br>(kHz) |
|-----------------------------|-----------------|------------------------|--------------------|-----------------------------|----------------------------------------|----------------------------------|
| NTSC-J, M                   | 858             | 720                    | 525                | 13.5                        | 3.579545                               | 15.73426                         |
| NTSC-4.43                   | 858             | 720                    | 525                | 13.5                        | 4.43361875                             | 15.73426                         |
| PAL-M                       | 858             | 720                    | 525                | 13.5                        | 3.57561149                             | 15.73426                         |
| PAL-60                      | 858             | 720                    | 525                | 13.5                        | 4.43361875                             | 15.73426                         |
| PAL-B, D, G, H, I           | 864             | 720                    | 625                | 13.5                        | 4.43361875                             | 15.625                           |
| PAL-N                       | 864             | 720                    | 625                | 13.5                        | 4.43361875                             | 15.625                           |
| PAL-Nc                      | 864             | 720                    | 625                | 13.5                        | 3.58205625                             | 15.625                           |

Table 3-4. Summary of Line Frequencies, Data Rates and Pixel Counts for Different Standards

### 3.8.1 Non-Interleaved Mode

In the non-interleaved mode, the YCbCr digital output is programmed as 8-bit ITU-R BT.656 parallel interface standard. Depending on which output mode is selected, the output for each channel can be un-scaled data or scaled data. Also each video output port can be selected to output the video data from any 1 of 4 video decoders. Table 3-5 shows the detailed information about non-interleaved mode.

| Video Output<br>Format | Cascade<br>Stage | I <sup>2</sup> C Address:<br>B0h | OCLK<br>(MHz) | Port A        | Port B        | Port C        | Port D        |
|------------------------|------------------|----------------------------------|---------------|---------------|---------------|---------------|---------------|
| 1-Ch D1                | n/a              | 00h                              | 27            | Any 1 of 4 Ch |
| 1-Ch Half-D1           | n/a              | 02h                              | 27            | Any 1 of 4 Ch |
| 1-Ch CIF               | n/a              | 03h                              | 27            | Any 1 of 4 Ch |

 Table 3-5. Output Ports Configuration for Non-Interleaved Mode

#### 3.8.2 Pixel-Interleaved Mode

Each video decoder supports multiplexing two or four channels ITU-R BT.656 format data together on a pixel basis. The output from each video decoder channel is still ITU-R BT.656 format. After the processing in output formatter, two or four channels video data has been interleaved together by strictly one pixel from each channel.

The pixel-interleaved mode is dedicated for the backend chip which has limited video input ports. Table 3-6 gives the output port configuration for pixel-interleaved mode.

SLES243F-JULY 2009-REVISED JULY 2011

| Video Output<br>Format | Cascade<br>Stage | I <sup>2</sup> C Address:<br>B0h | OCLK<br>(MHz) | Port A        | Port B        | Port C | Port D |
|------------------------|------------------|----------------------------------|---------------|---------------|---------------|--------|--------|
| 2-Ch D1                | n/a              | 50h                              | 54            | Any 2 of 4 Ch | Any 2 of 4 Ch | Hi-Z   | Hi-Z   |
| 4-Ch D1                | n/a              | 60h                              | 108           | All 4 Ch      | Hi-Z          | Hi-Z   | Hi-Z   |
| 4-Ch Half-D1           | n/a              | 62h                              | 54            | All 4 Ch      | Hi-Z          | Hi-Z   | Hi-Z   |
| 4-Ch CIF               | n/a              | 63h                              | 54            | All 4 Ch      | Hi-Z          | Hi-Z   | Hi-Z   |

### Table 3-6. Output Ports Configuration for Pixel-Interleaved Mode

# 3.8.2.1 2-Ch Pixel-Interleaved Mode

In 2-Ch pixel-interleaved mode, the video output data with D1 resolution from two video channels is multiplexed pixel by pixel at 54 MHz. The output ports DVO\_A and DVO\_B are used in this mode. The output clocks OCLK\_P and OCLK\_N are synchronized with each channel so that the backend chip can de-multiplexed each video channel data easily. The video output from each channel is compatible with ITU-R BT.656 format. Figure 3-10 shows the timing diagram for 2-Ch pixel-interleaved mode.



Figure 3-10. 2-Ch Pixel-Interleaved Mode Timing Diagram

#### 3.8.2.2 4-Ch Pixel-Interleaved Mode

In 4-Ch pixel-interleaved mode, the video output data with D1 resolution from four video channels is multiplexed pixel by pixel at 108 MHz. The output DVO\_A is used in this mode. The output clock OCLK\_P is synchronized with all four channels data. Each channel video data is compatible with ITU-R BT.656 format. Figure 3-11 shows the timing diagram for 4-Ch pixel-interleaved mode.



STRUMENTS

In 4-Ch pixel-interleaved mode, TVP5158 also supports Half-D1 and CIF format data multiplexed at 54 MHz. The output DVO\_A is used in this mode. The output clock OCLK\_P is synchronized with all four channels data.

#### 3.8.2.3 Metadata Insertion for Non-Interleave Mode and Pixel-Interleaved Mode

In non-interleaved mode and pixel-interleaved mode, the video detection status (VDET) has also been inserted in MSB of SAV/EAV control byte. Table 3-7 shows VDET status insertion in SAV/EAV codes.

|       | CONDITION | l      | FVH VALUE |                 |     | SAV/EAV CODE SEQUENCE |     |     |          |          |  |
|-------|-----------|--------|-----------|-----------------|-----|-----------------------|-----|-----|----------|----------|--|
| FIELD | V TIME    | Н ТІМЕ | F         | V II Act and ar | 3rd | 4                     | th  |     |          |          |  |
| FIELD |           |        | Г         | V               | н   | 1st                   | 2nd | Sra | VDET = 1 | VDET = 0 |  |
| 1     | Active    | SAV    | 0         | 0               | 0   | FFh                   | 00h | 00h | 80h      | 00h      |  |
| 1     | Active    | EAV    | 0         | 0               | 1   | FFh                   | 00h | 00h | 9Dh      | 1Dh      |  |
| 1     | Blank     | SAV    | 0         | 1               | 0   | FFh                   | 00h | 00h | ABh      | 2Bh      |  |
| 1     | Blank     | EAV    | 0         | 1               | 1   | FFh                   | 00h | 00h | B6h      | 36h      |  |
| 2     | Active    | SAV    | 1         | 0               | 0   | FFh                   | 00h | 00h | C7h      | 47h      |  |
| 2     | Active    | EAV    | 1         | 0               | 1   | FFh                   | 00h | 00h | DAh      | 5Ah      |  |
| 2     | Blank     | SAV    | 1         | 1               | 0   | FFh                   | 00h | 00h | ECh      | 6Ch      |  |
| 2     | Blank     | EAV    | 1         | 1               | 1   | FFh                   | 00h | 00h | F1h      | 71h      |  |

Table 3-7. VDET Statues Insertion in SAV/EAV Codes

In the pixel-interleaved mode, Channel ID is inserted in the horizontal blanking code as Table 3-8. The backend chip can easily identify the video data from which video decoder channel by inserted Channel ID.

### Table 3-8. Channel ID Insertion in Horizontal Blanking Code

| CHANNEL | H BLANKING CODE WITH CHANNEL ID |     |     |  |  |  |  |  |
|---------|---------------------------------|-----|-----|--|--|--|--|--|
| CHANNEL | Y                               | Cb  | Cr  |  |  |  |  |  |
| Ch1     | 10h                             | 80h | 80h |  |  |  |  |  |
| Ch2     | 11h                             | 81h | 81h |  |  |  |  |  |
| Ch3     | 12h                             | 82h | 82h |  |  |  |  |  |
| Ch4     | 13h                             | 83h | 83h |  |  |  |  |  |

In the pixel-interleaved mode, Channel ID can also be inserted in 4 LSBs of SAV/EAV control byte replacing protection bits as Table 3-9.

| Table 3-9. | Channel ID | Insertion in | SAV/EAV | Code Sequence |
|------------|------------|--------------|---------|---------------|
|------------|------------|--------------|---------|---------------|

|       | CONDITIO | N      | I | FVH VALU | E | SAV/EAV CODE SEQUENCE |     |     |     |     |     |     |
|-------|----------|--------|---|----------|---|-----------------------|-----|-----|-----|-----|-----|-----|
|       |          |        | - | N        |   | 4.54                  |     |     |     | th  | n   |     |
| FIELD | V TIME   | H TIME | F | v        | н | 1st                   | 2nd | 3rd | Ch1 | Ch2 | Ch3 | Ch4 |
| 1     | Active   | SAV    | 0 | 0        | 0 | FFh                   | 00h | 00h | 80h | 81h | 82h | 83h |
| 1     | Active   | EAV    | 0 | 0        | 1 | FFh                   | 00h | 00h | 90h | 91h | 92h | 93h |
| 1     | Blank    | SAV    | 0 | 1        | 0 | FFh                   | 00h | 00h | A0h | A1h | A2h | A3h |
| 1     | Blank    | EAV    | 0 | 1        | 1 | FFh                   | 00h | 00h | B0h | B1h | B2h | B3h |
| 2     | Active   | SAV    | 1 | 0        | 0 | FFh                   | 00h | 00h | C0h | C1h | C2h | C3h |
| 2     | Active   | EAV    | 1 | 0        | 1 | FFh                   | 00h | 00h | D0h | D1h | D2h | D3h |
| 2     | Blank    | SAV    | 1 | 1        | 0 | FFh                   | 00h | 00h | E0h | E1h | E2h | E3h |
| 2     | Blank    | EAV    | 1 | 1        | 1 | FFh                   | 00h | 00h | F0h | F1h | F2h | F3h |

# 3.8.3 Line-Interleaved Mode Support (TVP5158 only)

The TVP5158 supports 2-Ch, 4-Ch, and 8-Ch line-interleaved modes. In the line-interleaved mode, the video channels are multiplexed together on a line-by-line basis. Compared to the pixel-interleaved mode, the line-interleaved mode significantly reduces the code complexity and MIPS consumption of the backend processor. The 8-Ch modes require connecting two TVP5158 devices together using a video cascade interface (see Section 3.8.3.3). The TVP5158 also supports different image resolutions (for example, D1, Half-D1, and CIF) in the line-interleaved mode. All supported line-interleaved modes are shown in Table 3-10.

| Video Output Format       | Cascade<br>Stage | I <sup>2</sup> C Address:<br>B0h | OCLK<br>(MHz) | Port A                             | Port B               | Port C        | Port D                |
|---------------------------|------------------|----------------------------------|---------------|------------------------------------|----------------------|---------------|-----------------------|
| 2-Ch D1                   | n/a              | 90h                              | 54            | Any 2 of 4 Ch                      | Any 2 of 4 Ch        | Hi-Z          | Hi-Z                  |
| 2-Ch Half-D1              | n/a              | 92h                              | 27            | Any 2 of 4 Ch                      | Any 2 of 4 Ch        | Hi-Z          | Hi-Z                  |
| 3-Ch D1                   | n/a              | 80h                              | 81/108        | Any 3 of 4 Ch                      | Hi-Z                 | Hi-Z          | Hi-Z                  |
| 4-Ch D1                   | n/a              | A0h                              | 108           | All 4 Ch                           | Hi-Z                 | Hi-Z          | Hi-Z                  |
| 4-Ch Half-D1              | n/a              | A2h                              | 54            | All 4 Ch                           | Hi-Z                 | Hi-Z          | Hi-Z                  |
| 4-Ch CIF                  | n/a              | A3h                              | 27            | All 4 Ch                           | Hi-Z                 | Hi-Z          | Hi-Z                  |
| 4-Ch D1 (16-bit)          | n/a              | A8h                              | 54            | All 4 Ch<br>(Y data)               | All 4 Ch<br>(C data) | Hi-Z          | Hi-Z                  |
| 4-Ch Half-D1 (16-bit)     | n/a              | AAh                              | 27            | All 4 Ch<br>(Y data)               | All 4 Ch<br>(C data) | Hi-Z          | Hi-Z                  |
|                           | 1st              | 82h                              | 81/108        | 6-Ch Half-D1<br>Output             | Hi-Z                 | Hi-Z          | 2-Ch Half-D1<br>Input |
| 6-Ch Half-D1              | 2nd              | 86h                              | 27            | 2-Ch Half-D1<br>Output             | Hi-Z                 | Hi-Z          | Hi-Z                  |
|                           | 1st              | B2h                              | 108           | 8-Ch Half-D1<br>Output             | Hi-Z                 | Hi-Z          | 4-Ch Half-D1<br>Input |
| 8-Ch Half-D1              | 2nd              | B6h                              | 54            | 4-Ch Half-D1<br>Output             | Hi-Z                 | Hi-Z          | Hi-Z                  |
|                           | 1st              | B3h                              | 54            | 8-Ch CIF<br>Output                 | Hi-Z                 | Hi-Z          | 4-Ch CIF Input        |
| 8-Ch CIF                  | 2nd              | B7h                              | 27            | 4-Ch CIF<br>Output                 | Hi-Z                 | Hi-Z          | Hi-Z                  |
| 4-Ch Half-D1 +<br>1-Ch D1 | n/a              | E2h                              | 81/108        | 4 Ch Half-D1<br>+ Any 1 of 4<br>D1 | Hi-Z                 | Hi-Z          | Hi-Z                  |
| 4-Ch CIF + 1-Ch D1        | n/a              | E3h                              | 54            | 4-Ch CIF +<br>Any 1 of 4 D1        | Hi-Z                 | Hi-Z          | Hi-Z                  |
| 6-Ch Half-D1 +            | 1st              | C2h                              | 108           | 6-Ch Half-D1<br>+ Any 1 of 8<br>D1 | Hi-Z                 | 1-Ch D1 Input | 2-Ch Half-D1<br>Input |
| 1-Ch D1 -                 | 2nd              | C6h                              | 27            | 2-Ch Half-D1<br>Output             | 1-Ch D1<br>Output    | Hi-Z          | Hi-Z                  |
|                           | 1st              | F3h                              | 81/108        | 8-Ch CIF +<br>Any 1 of 8 D1        | Hi-Z                 | 1-Ch D1 Input | 4-Ch CIF Input        |
| 8-Ch CIF + 1-Ch D1 -      | 2nd              | F7h                              | 27            | 4-Ch CIF<br>Output                 | 1-Ch D1<br>Output    | Hi-Z          | Hi-Z                  |

### Table 3-10. Output Ports Configuration for Line-Interleaved Mode

### 3.8.3.1 2-Ch Line-Interleaved Mode

TVP5158 supports 2-Ch line-interleaved mode at 54 MHz. The video output data with D1 resolution from any two video channels is multiplexed together on a line basis. The output ports DVO\_A and DVO\_B are used in this mode. The output clock OCLK\_P is synchronized with both output ports.

Copyright © 2009–2011, Texas Instruments Incorporated



www.ti.com

#### 3.8.3.2 4-Ch Line-Interleaved Mode

In 4-Ch line-interleaved mode, the video output data from all 4 channels is multiplexed together on a line basis. The output resolution of video data can be D1, Half-D1 or CIF. For D1 and Half-D1 output resolutions, the video output port can be configured to support 8-bit BT.656 or 16-Bit YCbCr 4:2:2 data with embedded sync. Port DVO\_A is used for 8-bit output. Ports DVO\_A and DVO\_B are used for 16-Bit output. The output clock OCLK P is synchronized with all four output ports.

TVP5158 supports multiplexing 4-Ch CIF and 1-Ch D1 data together and then output through DVO\_A at 54 MHz. 1-Ch D1 can be from any one of 4 video channels. In typical surveillance applications, CIF resolution is used for recording and D1 resolution is used for video preview.

TVP5158 also supports multiplexing 4-Ch Half-D1 and 1-Ch D1 data together and then output through DVO\_A at 108 MHz. The backend chip can use Half-D1 to generate CIF format by dropped one field.

Pleas note that the line-interleaved mode does NOT strictly output one line from each decoder channel sequentially. The order of multiplexed the video line data is based on the availability of video output data from each decoder channel. Therefore, it is possible to output two consecutive lines from the same decoder channel or to skip one decoder channel output.

#### 3.8.3.3 8-Ch Line-Interleaved Mode

Two TVP5158 devices can be cascade connected and work as single 8-Ch video decoder. In cascade mode, the port DVO\_C and DVO\_D of master TVP5158 (first stage) can be configured as the video input interface. The DVO\_A and DVO\_B of master TVP5158 are configured as the output interface for two devices. This mode is dedicated for the backend chip with extremely limited input ports.

In the video cascade mode, the open-drain interrupt request (INTREQ) outputs from the first and second stages can be combined using a wired-OR connection.

Typical applications with cascade mode show in the following diagrams.

Figure 3-12 shows the Cascade Connection for 16-Ch CIF Recoding and Multi-Ch CIF Preview.

Figure 3-13 shows the Cascade Connection for 16-Ch CIF Recoding and Multi-Ch Half-D1 Preview.

Figure 3-14 shows the Cascade Connection for 16-Ch CIF Recoding and 2-Ch D1/Multi-Ch CIF Preview.



SLES243F-JULY 2009-REVISED JULY 2011







Figure 3-13. Cascade Connection for 16-Ch CIF Recoding and Multi-Ch Half-D1 Preview



SLES243F-JULY 2009-REVISED JULY 2011



Figure 3-14. Cascade Connection for 16-Ch CIF Recoding and 2-Ch D1/Multi-Ch CIF Preview

#### 3.8.3.4 Hybrid Modes

The TVP5158 also supports multiplexing both scaled and unscaled data streams in the line-interleaved mode. In these hybrid modes (4-Ch Half-D1 + 1-Ch D1, 4-Ch CIF + 1-Ch D1, and 8-Ch CIF + 1-Ch D1), the D1 line is split into two equal-length half lines and then multiplexed with the other CIF lines. Therefore, all video data is actually multiplexed by CIF line length. In these hybrid modes, the line cropping mode affects both the scaled and unscaled data streams. The line cropping mode is controlled by bit 6 of  $I^2C$  register B1h.

#### 3.8.3.5 Metadata Insertion for Line-Interleaved Mode

In the line-interleaved mode, the video data is rearranged on a line-by-line basis. There can be no guaranteed output line order, because all analog video inputs are not synchronized. To be compatible with general backend BT.656 decoder, the video data is encapsulated on TVP5158 output so that all input data is preserved and output data is understandable to a BT.656 decoder.

To prevent confusion over image line count and vertical blanking appearing haphazardly, SAV/EAV codes have FID and V data stripped and replaced with FID = V = 0. Because vertical blanking in the input is being masked out, artificial vertical sync is inserted every encapsulated frame (a.k.a., super frame). Thus, to the unaware BT.656 decoder, the stream appears to be progressive data with two lines of vertical blanking. The default super-frame format and timing for each line-interleaved output format is shown in Table 3-11.

#### Copyright © 2009-2011, Texas Instruments Incorporated

SLES243F-JULY 2009-REVISED JULY 2011

| Video Output Formats                  | OCLK<br>(MHz) | EAV<br>(bytes) | EAV2SA | V (bytes) | SAV<br>(bytes) | SAV2EA | V (bytes) | SF HSIZE<br>(bytes) | SF VSIZE<br>(bytes) |
|---------------------------------------|---------------|----------------|--------|-----------|----------------|--------|-----------|---------------------|---------------------|
| Cropping Enable                       | n/a           | n/a            | 1      | 0         | n/a            | 1      | 0         | n/a                 | n/a                 |
| 2-Ch D1                               | 54            | 4              | 280    | 248       | 4              | 1416   | 1448      | 1704                | 1052                |
| 2-Ch Half-D1                          | 27            | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 1052                |
| 0.01. D4(1)                           | 108           | 4              | 848    | 816       | 4              | 1416   | 1448      | 2272                | 1577                |
| 3-Ch D1 <sup>(1)</sup>                | 81            | 4              | 280    | 248       | 4              | 1416   | 1448      | 1704                | 1577                |
| 4-Ch D1                               | 108           | 4              | 280    | 248       | 4              | 1416   | 1448      | 1704                | 2102                |
| 4-Ch Half-D1                          | 54            | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 2102                |
| 4-Ch CIF                              | 27            | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 1054                |
| 4-Ch D1 (16 bit)                      | 54            | 4              | 136    | 120       | 4              | 708    | 724       | 852                 | 2102                |
| 4-Ch Half-D1 (16 bit)                 | 27            | 4              | 60     | 52        | 4              | 356    | 364       | 424                 | 2102                |
| C C + L + K D (1)                     | 108           | 4              | 416    | 400       | 4              | 712    | 728       | 1136                | 3152                |
| 6-Ch Half-D1 <sup>(1)</sup>           | 81            | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 3152                |
| 8-Ch Half-D1                          | 108           | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 4095                |
| 8-Ch CIF                              | 54            | 4              | 128    | 1121      | 4              | 712    | 728       | 848                 | 2106                |
| 6-Ch Half-D1 + 1-Ch D1                | 108           | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 4095                |
|                                       | 108           | 4              | 416    | 400       | 4              | 712    | 728       | 1136                | 3152                |
| 4-Ch Half-D1 + 1-Ch D1 <sup>(1)</sup> | 81            | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 3152                |
| 4-Ch CIF + 1-Ch D1                    | 54            | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 2104                |
|                                       | 108           | 4              | 416    | 400       | 4              | 712    | 728       | 1136                | 3156                |
| 8-Ch CIF + 1-Ch D1 <sup>(1)</sup>     | 81            | 4              | 128    | 112       | 4              | 712    | 728       | 848                 | 3156                |

## Table 3-11. Default Super-Frame Format and Timing

The output clock frequency for these output formats can be selected using bit 6 of I<sup>2</sup>C register B2h. The default clock frequency is 108 MHz.

4-Byte Start Code (SC3:SC0) is inserted immediately after SAV code for encapsulated frame. Figure 3-15 and Figure 3-16 show the start code details.











www.ti.com

Table 3-12 and Table 3-13 show the bit assignment and field definition of 4-Byte start code for Active Video Line.

| BYTE  | 7         | 6          | 5   | 4    | 3         | 2  | 1          | 0  |
|-------|-----------|------------|-----|------|-----------|----|------------|----|
| SC[3] | 1         | BOP        | EOP | RS   | VD VCS_ID |    | CH_ID[1:0] |    |
| SC[2] | 0         | BOL        | EOL | VDET | RSVD      |    | LN_ID[8:7] |    |
| SC[1] | ~LD_ID[6] | LN_ID[6:0] |     |      |           |    |            |    |
| SC[0] | 1         | F          | V   | Н    | P3        | P2 | P1         | P0 |

### Table 3-12. Bit Assignment of 4-Byte Start Code for Active Video Line

# Table 3-13. Bit Field Definition of 4-Byte Start Code for Active Video Line

| BIT     | NAME       | FUNCTION                                                                                                                                                                                                                                                                                               |  |  |  |  |
|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 31      | 1          | Always set to 1.                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 30      | BOP        | Active-high beginning of period flag. Set high for first line of both active video and vertical blanking interval.<br>In split-line mode, the BOP bit is the same for both halves of the same line.                                                                                                    |  |  |  |  |
|         |            | 0: Not BOP                                                                                                                                                                                                                                                                                             |  |  |  |  |
|         |            | 1: BOP                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 29      | EOP        | Active-high end of period flag. Set high for last line of both active video and vertical blanking interval. In split-line mode, the EOP bit is the same for both halves of the same line.                                                                                                              |  |  |  |  |
|         |            | 0: Not EOP                                                                                                                                                                                                                                                                                             |  |  |  |  |
|         |            | 1: EOP                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| [28:27] | RSVD       | Reserved                                                                                                                                                                                                                                                                                               |  |  |  |  |
|         | VCS_ID     | Video cascade stage ID. Set to 0 for normal operation. In cascade mode, the back-end device (for example, TMS320DM6467) interfaces to the first stage.                                                                                                                                                 |  |  |  |  |
| 26      |            | 0: First stage (channels 1 to 4)                                                                                                                                                                                                                                                                       |  |  |  |  |
|         |            | 1: Second stage (channels 5 to 8)                                                                                                                                                                                                                                                                      |  |  |  |  |
|         | CH_ID[1:0] | 2-bit Channel ID. Video decoder channel number.                                                                                                                                                                                                                                                        |  |  |  |  |
|         |            | 00: Channel 1                                                                                                                                                                                                                                                                                          |  |  |  |  |
| [25:24] |            | 01: Channel 2                                                                                                                                                                                                                                                                                          |  |  |  |  |
|         |            | 10: Channel 3                                                                                                                                                                                                                                                                                          |  |  |  |  |
|         |            | 11: Channel 4                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 23      | 0          | Always set to 0.                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 22      | BOL        | Active-high beginning of line flag. Used in split-line mode which may be required for hybrid formats (e.g. 1-Ch D1 + 8-Ch CIF). Set high when the current encapsulated line of channel data includes the beginning of a video line.                                                                    |  |  |  |  |
| ~~~     |            | 0: BOL not included (2nd half of split line)                                                                                                                                                                                                                                                           |  |  |  |  |
|         |            | 1: BOL included (1st half of split line or full line)                                                                                                                                                                                                                                                  |  |  |  |  |
|         | EOL        | Active-high end of line flag. Used in split-line mode which may be required for hybrid formats (e.g. 1-Ch D1 + 8-Ch CIF). Set high when the current line of channel data includes the end of a video line.                                                                                             |  |  |  |  |
| 21      |            | 0: EOL not included (1st half of split line)                                                                                                                                                                                                                                                           |  |  |  |  |
|         |            | 1: EOL included (2nd half of split line or full line)                                                                                                                                                                                                                                                  |  |  |  |  |
|         | VDET       | Active-high video detection status                                                                                                                                                                                                                                                                     |  |  |  |  |
| 20      |            | 0: Video not detected                                                                                                                                                                                                                                                                                  |  |  |  |  |
|         |            | 1: Video detected                                                                                                                                                                                                                                                                                      |  |  |  |  |
| [19:18] | RSVD       | Reserved                                                                                                                                                                                                                                                                                               |  |  |  |  |
| [17:16] | LN_ID[8:7] | Two MSBs of 9-bit Line ID, active video line number. Line counter resets to 000h at beginning of active video (that is, resets once per field). During the vertical blanking interval, the line counter may either continue counting or hold the terminal count determined at the end of active video. |  |  |  |  |
| 15      | ~LN_ID[6]  | Always set to the complement of bit 14 (LN_ID[6]).                                                                                                                                                                                                                                                     |  |  |  |  |

Texas Instruments

www.ti.com

SLES243F-JULY 2009-REVISED JULY 2011

| BIT    | NAME       | FUNCTION                                                                                                                                                                                                                                                                                                 |
|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [14:8] | LN_ID[6:0] | Seven LSBs of 9-bit Line ID, active video line number. Line counter resets to 000h at beginning of active video (that is, resets once per field). During the vertical blanking interval, the line counter may either continue counting or hold the terminal count determined at the end of active video. |
| 7      | 1          | Always set to 1.                                                                                                                                                                                                                                                                                         |
|        |            | F-bit                                                                                                                                                                                                                                                                                                    |
| 6      | F          | 0: First field of frame                                                                                                                                                                                                                                                                                  |
|        |            | 1: Second field of frame                                                                                                                                                                                                                                                                                 |
|        |            | V-bit                                                                                                                                                                                                                                                                                                    |
| 5      | V          | 0: when not in vertical blanking                                                                                                                                                                                                                                                                         |
|        |            | 1: during vertical blanking                                                                                                                                                                                                                                                                              |
|        |            | H-bit. Always set to 0.                                                                                                                                                                                                                                                                                  |
| 4      | н          | 0: SAV                                                                                                                                                                                                                                                                                                   |
|        |            | 1: EAV (never used)                                                                                                                                                                                                                                                                                      |
| 3      | P3         | P3 = V XOR H, Protection bits used for error detection/correction                                                                                                                                                                                                                                        |
| 2      | P2         | P2 = F XOR H, Protection bits used for error detection/correction                                                                                                                                                                                                                                        |
| 1      | P1         | P1 = F XOR V, Protection bits used for error detection/correction                                                                                                                                                                                                                                        |
| 0      | P0         | P0 = F XOR V XOR H, Protection bits used for error detection/correction                                                                                                                                                                                                                                  |

#### NOTE

For line-interleaved output mode, if none of video decoder channels has the data ready at a given time, TVP5158 outputs the dummy line until any one of video decoder channels is ready to output a line. The backend chip needs to keep only the active video line and ignore the dummy line.

The start code of the dummy line is different with active video line. Table 3-14 shows the bit assignment and field definition of 4-Byte start code for the Dummy Line.

#### Table 3-14. Bit Assignment of 4-Byte Start Code for the Dummy Line

| BYTE  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|---|---|---|---|
| SC[3] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| SC[2] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| SC[1] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| SC[0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

#### NOTE

The Dummy Line can be distinguished from active video line by looking at the MSB of byte SC[0].

# 3.9 Audio Sub-System (TVP5157 and TVP5158 Only)

The audio sub-system integrates a 4-Ch audio analog-to-digital converter, digital processing, and  $I^2S$  encoder. TVP5158 audio sub-system supports 4-Ch mono analog audio input and standard/multiple  $I^2S$  output. TVP5158 also supports audio cascade connection up to four devices cascade connected for 16-Ch audio input.

SLES243F-JULY 2009-REVISED JULY 2011



#### www.ti.com

# 3.9.1 Features

- Four mono analog audio input channels
  - Requires external passive attenuator to support 2.828-Vpp analog audio input
- Programmable Gain Amplifier (PGA)
  - Gain range: -12 ~ 0 dB, Gain Step: 1.5 dB
- Integrated Anti-Aliasing Filter (AAF)
- 10-Bit Analog-to-Digital Converter
- Integrates Audio High-pass filter to eliminate low frequency hum
  - Digital serial audio interface
  - 16-Bit Linear PCM, 8-Bit A-Law and 8-Bit μ-Law Data
  - I<sup>2</sup>S or DSP Format
  - Master and Slave mode operation
  - Up to 16 slots TDM output
  - 64 f<sub>s</sub> or 256 f<sub>s</sub> system clock
  - Sampling Rate : 16 kHz, 8 kHz
- Audio Cascade connection
  - Up to 4 cascaded devices
  - I<sup>2</sup>S format
  - 256 f<sub>s</sub> system clock
- Audio Mixing Output
  - Audio ADC has one register to set mix ratio
  - The Mixing output pin SD\_M can also be used for recording. Combined with the recording output pin SD\_R, two I<sup>2</sup>S bit-streams can be output simultaneously.

TEXAS INSTRUMENTS

www.ti.com

SLES243F-JULY 2009-REVISED JULY 2011

# 3.9.2 Audio Sub-System Functional Diagram



Figure 3-17. Audio Sub-System Functional Diagram

### 3.9.3 Serial Audio Interface

The timing for the TVP5158 serial audio interface is shown in Figure 3-18. The TVP5158 audio data output (SD\_R) and frame sync pulse (LRCLK) are aligned with the falling edge of the bit clock (BCLK). The TVP5158 audio data is delayed one BCLK cycles from the falling edge of the frame sync pulse. In the DSP mode, the TVP5158 frame sync pulse is high for only one BCLK cycle.



# TVP5158, TVP5157, TVP5156

SLES243F-JULY 2009-REVISED JULY 2011



Figure 3-18. Serial Audio Interface Timing Diagram

# 3.9.4 Analog Audio Input Clamping

An internal clamping circuit provides mid-level clamping of all four analog audio inputs to a dc level of approximately 0.625 V.

Texas Instruments

SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## 3.9.5 Audio Cascade Connection



Figure 3-19. Audio Cascade Connection

TVP5158 supports up to four devices cascaded together for audio cascade connection. The I<sup>2</sup>S output of master TVP5158 (1st stage) combines all audio channel data from cascaded TVP5158 devices.

### Key Features of Audio Cascade Connection

- 16-Bit linear PCM data
- I<sup>2</sup>S format
- Bit Clock: 256 fs
- · All cascade inputs are always in slave mode
- · Second to fourth stage serial audio outputs are always in master mode
- · First stage serial audio output can be in either master or slave mode
- · Common clock source for all cascaded devices is required

The Serial Audio Output Channel Assignment shown on Table 3-15.
SLES243F-JULY 2009-REVISED JULY 2011



www.ti.com

| I²S            |             |      |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|----------------|-------------|------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------|---------|---------|---------|---------|---------|---------|
|                |             |      |        |        |        | LRCLK  | R Left |        |        |        |        |         |         | LRCLK   | R Right |         |         |         |
| tdm_ch         | tdm_out_pin |      | Slot 1 | Slot 2 | Slot 3 | Slot 4 | Slot 5 | Slot 6 | Slot 7 | Slot 8 | Slot 9 | Slot 10 | Slot 11 | Slot 12 | Slot 13 | Slot 14 | Slot 15 | Slot 16 |
|                |             | SD_R | AIN_1  |        |        |        |        |        |        |        | AIN_2  |         |         |         |         |         |         |         |
| o (o 1 - 1)    | 0           | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
| 0 (2 channel)  |             | SD_R | AIN_1  |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 1           | SD_M | AIN_2  |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 0           | SD_R | AIN_1  | AIN_3  |        |        |        |        |        |        | AIN_2  | AIN_4   |         |         |         |         |         |         |
| 1 (4 channel)  | U           | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
| i (4 channei)  | 1           | SD_R | AIN_1  |        |        |        |        |        |        |        | AIN_2  |         |         |         |         |         |         |         |
|                | 1           | SD_M | AIN_3  |        |        |        |        |        |        |        | AIN_4  |         |         |         |         |         |         |         |
|                | 0           | SD_R | AIN_1  | AIN_3  | AIN_5  | AIN_7  |        |        |        |        | AIN_2  | AIN_4   | AIN_6   | AIN_8   |         |         |         |         |
| 2 (8 channel)  | U           | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 1           | SD_R | AIN_1  | AIN_5  |        |        |        |        |        |        | AIN_2  | AIN_6   |         |         |         |         |         |         |
|                | 1           | SD_M | AIN_3  | AIN_7  |        |        |        |        |        |        | AIN_4  | AIN_8   |         |         |         |         |         |         |
|                | 0           | SD_R | AIN_1  | AIN_3  | AIN_5  | AIN_7  | AIN_9  | AIN_11 |        |        | AIN_2  | AIN_4   | AIN_6   | AIN_8   | AIN_10  | AIN_12  |         |         |
| 3 (12 channel) | 0           | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
| 5 (12 channel) | 1           | SD_R | AIN_1  | AIN_5  | AIN_9  |        |        |        |        |        | AIN_2  | AIN_6   | AIN_10  |         |         |         |         |         |
|                | 1           | SD_M | AIN_3  | AIN_7  | AIN_11 |        |        |        |        |        | AIN_4  | AIN_8   | AIN_12  |         |         |         |         |         |
|                | 0           | SD_R | AIN_1  | AIN_3  | AIN_5  | AIN_7  | AIN_9  | AIN_11 | AIN_13 | AIN_15 | AIN_2  | AIN_4   | AIN_6   | AIN_8   | AIN_10  | AIN_12  | AIN_14  | AIN_16  |
| 4 (16 channel) | 0           | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 1           | SD_R | AIN_1  | AIN_5  | AIN_9  | AIN_13 |        |        |        |        | AIN_2  | AIN_6   | AIN_10  | AIN_14  |         |         |         |         |
|                |             | SD_M | AIN_3  | AIN_7  | AIN_11 | AIN_15 |        |        |        |        | AIN_4  | AIN_8   | AIN_12  | AIN_16  |         |         |         |         |
| DSP Format     |             |      |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
| tdm_ch         | tdm_out_pin |      | Slot 1 | Slot 2 | Slot 3 | Slot 4 | Slot 5 | Slot 6 | Slot 7 | Slot 8 | Slot 9 | Slot 10 | Slot 11 | Slot 12 | Slot 13 | Slot 14 | Slot 15 | Slot 16 |
|                | 0           | SD_R | AIN_1  | AIN_2  |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
| 0 (2 channel)  | •           | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 1           | SD_R | AIN_1  |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                |             | SD_M | AIN_2  |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 0           | SD_R | AIN_1  | AIN_3  | AIN_2  | AIN_4  |        |        |        |        |        |         |         |         |         |         |         |         |
| 1 (4 channel)  |             | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
| ( i channoi)   | 1           | SD_R | AIN_1  | AIN_2  |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                |             | SD_M | AIN_3  | AIN_4  |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 0           | SD_R | AIN_1  | AIN_3  | AIN_5  | AIN_7  | AIN_2  | AIN_4  | AIN_6  | AIN_8  |        |         |         |         |         |         |         |         |
| 2 (8 channel)  |             | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 1           | SD_R | AIN_1  | AIN_5  | AIN_2  | AIN_6  |        |        |        |        |        |         |         |         |         |         |         |         |
|                |             | SD_M | AIN_3  | AIN_7  | AIN_4  | AIN_8  |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 0           | SD_R | AIN_1  | AIN_3  | AIN_5  | AIN_7  | AIN_9  | AIN_11 | AIN_2  | AIN_4  | AIN_6  | AIN_8   | AIN_10  | AIN_12  |         |         |         |         |
| 3 (12 channel) |             | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
| - (            | 1           | SD_R | AIN_1  | AIN_5  | AIN_9  | AIN_2  | AIN_6  | AIN_10 |        |        |        |         |         |         |         |         |         |         |
|                |             | SD_M | AIN_3  | AIN_7  | AIN_11 | AIN_4  | AIN_8  | AIN_12 |        |        |        |         |         |         |         |         |         |         |
|                | 0           | SD_R | AIN_1  | AIN_3  | AIN_5  | AIN_7  | AIN_9  | AIN_11 | AIN_13 | AIN_15 | AIN_2  | AIN_4   | AIN_6   | AIN_8   | AIN_10  | AIN_12  | AIN_14  | AIN_16  |
| 4 (16 channel) |             | SD_M |        |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |
|                | 1           | SD_R | AIN_1  | AIN_5  | AIN_9  | AIN_13 | AIN_2  | AIN_6  | AIN_10 | AIN_14 |        |         |         |         |         |         |         |         |
|                | 1 -         | SD_M | AIN_3  | AIN_7  | AIN_11 | AIN_15 | AIN_4  | AIN_8  | AIN_12 | AIN_16 |        |         |         |         |         |         |         |         |

## Table 3-15. Serial Audio Output Channel Assignment

## TEXAS INSTRUMENTS

## 3.10 I<sup>2</sup>C Host Interface

The I<sup>2</sup>C standard consists of two signals, serial input/output data line (SDA) and input/output clock line (SCL), which carry information between the devices connected to the bus. The input pins I2CA0, I2CA1 and I2CA2 are used to select the slave address to which the device responds. Although the I<sup>2</sup>C system can be multi-mastered, the TVP5158 decoder functions as a slave device only.

Both SDA and SCL must be connected to IOVDD via pullup resistors. When the bus is free, both lines are high. The slave address select terminals (I2CA0, I2CA1 and I2CA2) enable the use of up to eight devices on the same I<sup>2</sup>C bus. At the trailing edge of reset, the status of the I2CA0, I2CA1 and I2CA2 lines are sampled to determine the device address used. Table 3-16 summarizes the terminal functions of the I<sup>2</sup>C host interface. Table 3-17 shows the device address selection options.

| SIGNAL | TYPE             | DESCRIPTION             |  |  |
|--------|------------------|-------------------------|--|--|
| I2CA0  | I                | Slave address selection |  |  |
| I2CA1  | I                | Slave address selection |  |  |
| I2CA2  | l                | Slave address selection |  |  |
| SCL    | I/O (open drain) | Input/output clock line |  |  |
| SDA    | I/O (open drain) | Input/output data line  |  |  |

## Table 3-16. I<sup>2</sup>C Terminal Description

## Table 3-17. I<sup>2</sup>C Host Interface Device Addresses

| A6 | A5 | A4 | A3 | A2(I2CA2) | A1(I2CA1) | A0 (I2CA0) | R/W | HEX   |
|----|----|----|----|-----------|-----------|------------|-----|-------|
| 1  | 0  | 1  | 1  | 0         | 0         | 0          | 1/0 | B1/B0 |
| 1  | 0  | 1  | 1  | 0         | 0         | 1          | 1/0 | B3/B2 |
| 1  | 0  | 1  | 1  | 0         | 1         | 0          | 1/0 | B5/B4 |
| 1  | 0  | 1  | 1  | 0         | 1         | 1          | 1/0 | B7/B6 |
| 1  | 0  | 1  | 1  | 1         | 0         | 0          | 1/0 | B9/B8 |
| 1  | 0  | 1  | 1  | 1         | 0         | 1          | 1/0 | BB/BA |
| 1  | 0  | 1  | 1  | 1         | 1         | 0          | 1/0 | BD/BC |
| 1  | 0  | 1  | 1  | 1         | 1         | 1          | 1/0 | BF/BE |

Data transfer rate on the bus is up to 400 kbit/s. The number of devices connected to the bus is dependent on the bus capacitance limit of 400 pF. The data on the SDA line must be stable during the high period of the SCL except for start and stop conditions. The high or low state of the data line can only change with the clock signal on the SCL line being low. A high-to-low transition on the SDA line while the SCL is high indicates an  $I^2C$  start condition. A low-to-high transition on the SDA line while the SCL is high indicates an  $I^2C$  stop condition.

Every byte placed on the SDA must be 8 bits long. The number of bytes which can be transferred is unrestricted. Each byte must be followed by an acknowledge bit. The acknowledge-related clock pulse is generated by the  $l^2C$  master.

To simplify programming of each of the 4 decoder channels a single  $I^2C$  write transaction can be transmitted to any one or more of the 4 cores in parallel. This reduces the time required to download firmware or to configure the device when all channels are to be configured in the same manner. It also enables the addresses for all registers to be common across all decoders.

I<sup>2</sup>C subaddress FEh contains 4 bits with each bit corresponding to one of the decoder cores. If a decoder write enable bit is set, then I<sup>2</sup>C write transactions are sent to the corresponding decoder core. For multi-byte I<sup>2</sup>C write transactions, there are options to auto-increment the subaddress or to auto-increment through the selected decoders or both.



 $I^2C$  subaddress FFh contains 4 bits with each bit corresponding to one of the decoder cores. If a decoder read enable bit is set, then  $I^2C$  read transactions are sent to the corresponding decoder core.

If more than one decoder is enabled for reads, then the lowest numbered decoder that is enabled responds to the read transaction. For multi-byte  $I^2C$  read transactions, there are options to auto-increment the subaddress or to auto-increment through the selected decoders or both.

## 3.10.1 *PC* Write Operation

Data transfers occur utilizing the following formats.

An I<sup>2</sup>C master initiates a write operation to the decoder by generating a start condition (S) followed by the decoder I<sup>2</sup>C address (as shown below), in MSB first bit order, followed by a 0 to indicate a write cycle. After receiving an acknowledge from the decoder, the master presents the subaddress of the register, or the first of a block of registers it wants to write, followed by one or more bytes of data, MSB first. The decoder acknowledges each byte after completion of each transfer. The I<sup>2</sup>C master terminates the write operation by generating a stop condition (P).

| Step 1                                           | 0    |      |      |      |      |      |      |      |
|--------------------------------------------------|------|------|------|------|------|------|------|------|
| I <sup>2</sup> C Start (master)                  | S    |      |      |      |      |      |      |      |
| Step 2                                           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I <sup>2</sup> C General address (master)        | 1    | 0    | 1    | 1    | 1    | 0    | Х    | 0    |
| Step 3                                           | 9    | ]    |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (slave)             | А    |      |      |      |      |      |      |      |
| Step 4                                           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I <sup>2</sup> C Write register address (master) | Addr |
| Step 5                                           | 9    | ]    |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (slave)             | А    |      |      |      |      |      |      |      |
| Step 6 <sup>(1)</sup>                            | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| I <sup>2</sup> C Write data (master)             | Data |
| Step 7 <sup>(1)</sup>                            | 9    | ]    |      |      |      |      |      |      |
| I <sup>2</sup> C Acknowledge (slave)             | А    |      |      |      |      |      |      |      |
| Step 8                                           | 0    |      |      |      |      |      |      |      |
| I <sup>2</sup> C Stop (master)                   | Р    |      |      |      |      |      |      |      |

(1) Repeat steps 6 and 7 until all data have been written.

## 3.10.2 PC Read Operation

The read operation consists of two phases. The first phase is the address phase. In this phase, an  $I^2C$  master initiates a write operation to the decoder by generating a start condition (S) followed by the decoder slave address, in MSB first bit order, followed by a 0 to indicate a write cycle. After receiving acknowledge from the decoder, the master presents the subaddress of the register or the first of a block of registers it wants to read. After the cycle is acknowledged, the master has the option of generating a stop condition or not.

In the data phase, an  $I^2C$  master initiates a read operation to the decoder by generating a start condition followed by the decoder  $I^2C$  slave address (as shown below for a read operation), in MSB first bit order, followed by a 1 to indicate a read cycle. After an acknowledge from the decoder, the  $I^2C$  master receives one or more bytes of data from the decoder. The  $I^2C$  master acknowledges the transfer at the end of each byte. After the last data byte has been transferred from the decoder, the master generates a not acknowledge followed by a stop.

SLES243F-JULY 2009-REVISED JULY 2011



www.ti.com

| Read Phase 1 |
|--------------|
|--------------|

|      | Read Phase 1                                                                                                                                                                                                                                                                                                                                                 |                                                   | 1      |               |               |        |               |        |               |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------|---------------|---------------|--------|---------------|--------|---------------|
|      | Step 1                                                                                                                                                                                                                                                                                                                                                       | 0                                                 | 4      |               |               |        |               |        |               |
|      | I <sup>2</sup> C Start (master)                                                                                                                                                                                                                                                                                                                              | S                                                 |        |               |               |        |               |        |               |
|      | Step 2                                                                                                                                                                                                                                                                                                                                                       | 7                                                 | 6      | 5             | 4             | 3      | 2             | 1      | 0             |
|      | I <sup>2</sup> C General address (master)                                                                                                                                                                                                                                                                                                                    | 1                                                 | 0      | 1             | 1             | Х      | Х             | Х      | 0             |
|      | Step 3                                                                                                                                                                                                                                                                                                                                                       | 9                                                 | ]      |               |               |        |               |        |               |
|      | I <sup>2</sup> C Acknowledge (slave)                                                                                                                                                                                                                                                                                                                         | А                                                 | ]      |               |               |        |               |        |               |
|      | Step 4                                                                                                                                                                                                                                                                                                                                                       | 7                                                 | 6      | 5             | 4             | 3      | 2             | 1      | 0             |
|      | I <sup>2</sup> C Read register address (master)                                                                                                                                                                                                                                                                                                              | Addr                                              | Addr   | Addr          | Addr          | Addr   | Addr          | Addr   | Addı          |
|      | Step 5                                                                                                                                                                                                                                                                                                                                                       | 9                                                 | ]      |               |               |        |               |        |               |
|      | I <sup>2</sup> C Acknowledge (slave)                                                                                                                                                                                                                                                                                                                         | А                                                 | ]      |               |               |        |               |        |               |
|      | <b>e</b> (1)                                                                                                                                                                                                                                                                                                                                                 | •                                                 | 1      |               |               |        |               |        |               |
|      | Step 6 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                        | 0                                                 |        |               |               |        |               |        |               |
| Step | 1 <sup>2</sup> C Stop (master)<br>6 is optional.<br>Read Phase 2                                                                                                                                                                                                                                                                                             | P                                                 |        |               |               |        |               |        |               |
| Step | I <sup>2</sup> C Stop (master)<br>6 is optional.<br><b>Read Phase 2</b>                                                                                                                                                                                                                                                                                      | P                                                 | ]      |               |               |        |               |        |               |
| Step | 6 is optional.<br>Read Phase 2<br>Step 7                                                                                                                                                                                                                                                                                                                     | P<br>0                                            | ]      |               |               |        |               |        |               |
| Step | I <sup>2</sup> C Stop (master)<br>6 is optional.<br><b>Read Phase 2</b><br><b>Step 7</b><br>I <sup>2</sup> C Start (master)                                                                                                                                                                                                                                  | P<br>0<br>S                                       |        | -             |               |        | _             |        |               |
| Step | I <sup>2</sup> C Stop (master)<br>6 is optional.<br><b>Read Phase 2</b><br><b>Step 7</b><br>I <sup>2</sup> C Start (master)<br><b>Step 8</b>                                                                                                                                                                                                                 | P<br>0<br>S<br>7                                  | 6      | 5             | 4             | 3      | 2             | 1      | 0             |
| Step | I <sup>2</sup> C Stop (master)<br>6 is optional.<br><b>Read Phase 2</b><br><b>Step 7</b><br>I <sup>2</sup> C Start (master)                                                                                                                                                                                                                                  | P<br>0<br>S                                       | 6<br>0 | <b>5</b><br>1 | <b>4</b><br>1 | 3<br>X | <b>2</b><br>X | 1<br>X | <b>0</b><br>1 |
| Step | I <sup>2</sup> C Stop (master)<br>0 6 is optional.<br><b>Read Phase 2</b><br><b>Step 7</b><br>I <sup>2</sup> C Start (master)<br><b>Step 8</b><br>I <sup>2</sup> C General address (master)<br><b>Step 9</b>                                                                                                                                                 | P<br>0<br>S<br>7                                  |        |               |               |        |               |        |               |
| Step | I <sup>2</sup> C Stop (master)<br>6 is optional.<br><b>Read Phase 2</b><br><b>Step 7</b><br>I <sup>2</sup> C Start (master)<br><b>Step 8</b><br>I <sup>2</sup> C General address (master)                                                                                                                                                                    | P<br>0<br>S<br>7<br>1                             |        |               |               |        |               |        |               |
| Step | I <sup>2</sup> C Stop (master)<br>0 6 is optional.<br><b>Read Phase 2</b><br><b>Step 7</b><br>I <sup>2</sup> C Start (master)<br><b>Step 8</b><br>I <sup>2</sup> C General address (master)<br><b>Step 9</b>                                                                                                                                                 | P<br>0<br>S<br>7<br>1<br>9                        |        |               |               |        |               |        |               |
| Step | I <sup>2</sup> C Stop (master)<br>0 6 is optional.<br>Read Phase 2<br>Step 7<br>I <sup>2</sup> C Start (master)<br>Step 8<br>I <sup>2</sup> C General address (master)<br>Step 9<br>I <sup>2</sup> C Acknowledge (slave)                                                                                                                                     | P<br>0<br>S<br>7<br>1<br>9<br>A                   | 0      | 1             | 1             | X      | Х             | Х      | 1<br>0        |
| Step | I <sup>2</sup> C Stop (master)<br>0 6 is optional.<br><b>Read Phase 2</b><br><b>Step 7</b><br>I <sup>2</sup> C Start (master)<br><b>Step 8</b><br>I <sup>2</sup> C General address (master)<br><b>Step 9</b><br>I <sup>2</sup> C Acknowledge (slave)<br><b>Step 10</b> <sup>(1)</sup>                                                                        | P<br>0<br>S<br>7<br>1<br>9<br>A<br>7<br>Data<br>9 | 0<br>6 | 1<br>5        | 1             | X<br>3 | X<br>2        | X<br>1 | 1<br>0        |
| Step | I <sup>2</sup> C Stop (master)<br>0 6 is optional.<br>Read Phase 2<br>Step 7<br>I <sup>2</sup> C Start (master)<br>Step 8<br>I <sup>2</sup> C General address (master)<br>Step 9<br>I <sup>2</sup> C Acknowledge (slave)<br>Step 10 <sup>(1)</sup><br>I <sup>2</sup> C Read data (slave)                                                                     | P<br>0<br>S<br>7<br>1<br>9<br>A<br>7<br>Data      | 0<br>6 | 1<br>5        | 1             | X<br>3 | X<br>2        | X<br>1 | 1<br>0        |
| Step | I <sup>2</sup> C Stop (master)<br>0 6 is optional.<br><b>Read Phase 2</b><br><b>Step 7</b><br>I <sup>2</sup> C Start (master)<br><b>Step 8</b><br>I <sup>2</sup> C General address (master)<br><b>Step 9</b><br>I <sup>2</sup> C Acknowledge (slave)<br><b>Step 10</b> <sup>(1)</sup><br>I <sup>2</sup> C Read data (slave)<br><b>Step 11</b> <sup>(1)</sup> | P<br>0<br>S<br>7<br>1<br>9<br>A<br>7<br>Data<br>9 | 0<br>6 | 1<br>5        | 1             | X<br>3 | X<br>2        | X<br>1 | 1             |

(1) Repeat steps 10 and 11 for all bytes read. Master does not acknowledge the last read data received.



#### www.ti.com

## 3.10.3 VBUS Access

The TVP5158 video decoder has additional internal registers accessible through an indirect access to an internal 24-bit address wide VBUS. Figure 3-20 shows the VBUS registers access.



Figure 3-20. VBUS Access

## **VBUS Write**

| Single         | Byte |     |    |     |      |      |     |     |      |      |     |   |
|----------------|------|-----|----|-----|------|------|-----|-----|------|------|-----|---|
| S              | B8   | ACK | E8 | ACK | VA0  | ACK  | VA1 | ACK | VA2  | ACK  | Р   |   |
| S              | B8   | ACK | E0 | ACK | Send | Data | ACK | Р   |      |      |     |   |
| Multiple Bytes |      |     |    |     |      |      |     |     |      |      |     |   |
| S              | B8   | ACK | E8 | ACK | VA0  | ACK  | VA1 | ACK | VA2  | ACK  | Р   |   |
| S              | B8   | ACK | E1 | ACK | Send | Data | ACK |     | Send | Data | ACK | Р |

## VBUS Read

Single Byte

| S        | B8      | ACK | E8 | ACK | VA0 | ACK | VA1 | ACK  | VA2  | ACK  | Р |
|----------|---------|-----|----|-----|-----|-----|-----|------|------|------|---|
| S        | B8      | ACK | E0 | ACK | S   | B9  | ACK | Read | Data | NAK  | Р |
| Multiple | e Bytes |     |    |     |     |     |     |      |      |      |   |
| S        | B8      | ACK | E8 | ACK | VA0 | ACK | VA1 | ACK  | VA2  | ACK  | Р |
| S        | B8      | ACK | E1 | ACK | S   | B9  | ACK | Read | Data | MACK |   |

NOTE: Examples use default I<sup>2</sup>C address

ACK: Acknowledge generated by the slave

MACK: Acknowledge generated by the master

NAK: No Acknowledge generated by the master

Ρ

NAK



## 3.11 Clock Circuits

An analog clock multiplier PLL is used to generate a system clock from an external 27-MHz crystal (fundamental resonant frequency) or external clock reference input. A crystal can be connected across terminals 99 (XTAL\_IN) and 101 (XTAL\_OUT), or a 1.8-V external clock input can be connected to terminal 99. Four horizontal PLLs generate the line-locked sample clock for each video decoder core from the system clock. Four color PLLs generate the color subcarrier frequency for each video decoder core from the corresponding line-locked clock. Four vertical PLLs generate the field/frame sync for each video decoder core analog audio input from the system clock.

Figure 3-21 shows the reference clock configurations. For the example crystal circuit shown, the external capacitors must have the following relationship:

$$C_{L1} = C_{L2} = 2C_L - C_{STRAY}$$

Where,

 $C_{\mbox{\scriptsize STRAY}}$  is the terminal capacitance with respect to ground

C<sub>L</sub> is the crystal load capacitance specified by the crystal manufacturer



Figure 3-21. Clock and Crystal Connectivity



#### www.ti.com

## 3.12 Reset Mode

Terminal 3 (RESETB) is active low signal to hold the decoder into reset. Table 3-18 shows the configuration of reset mode. Table 3-19 describes the status of the decoder signals during and immediately after reset. Figure 3-22 shows the reset timing.

After power-up, the device is in an unknown state until properly reset. An active-low reset, Reset B, of greater than or equal to 20 ms is required following active and stable supply ramp-up. To avoid potential I<sup>2</sup>C issues, keep SCL and SDA inactive (high) for at least 260 µs after reset goes high. There are no power sequencing requirements except that all power supplies should become active and stable within 500 ms of each other.

### Table 3-18. Reset Mode

| RESETB | CONFIGURATION      |
|--------|--------------------|
| 0      | Resets the decoder |
| 1      | Normal operation   |

#### Table 3-19. Reset Sequence

| SIGNAL NAME                                                                                                                  | DURING RESET | RESET COMPLETED |
|------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|
| DVO_A_[7:0], DVO_B_[7:0], DVO_C_[7:0], DVO_D_[7:0], OCLK_P, OCLK_N,<br>INTREQ, I2CA[2:0], BCLK_R, LRCLK_R, SD_R, SD_M, SD_CO | Input        | High-impedance  |
| RESETB, SDA, SCL, LRCLK_CI, BCLK_CI, SD_CI, XTAL_IN                                                                          | Input        | Input           |
| XTAL_OUT, OSC_OUT                                                                                                            | Output       | Output          |



Figure 3-22. Reset Timing

Texas Instruments

www.ti.com

## 4 Internal Control Registers

### 4.1 Overview

The decoder is initialized and controlled by a set of internal registers which set all device operating parameters. Communication between the external controller and the decoder is through I<sup>2</sup>C. Table 4-1 shows the summary of these registers. The reserved registers must not be written. Reserved bits in the defined registers must be written with 0s, unless otherwise noted. The detailed programming information of each register is described in the following sections.

I<sup>2</sup>C register FEh controls which of the four decoders will receive I<sup>2</sup>C commands. I<sup>2</sup>C register FFh controls which decoder core responds to I<sup>2</sup>C reads. Note that for a read operation, it is necessary to perform a write first to set the desired subaddress for reading.

Compared to previous video decoder, TVP5154A, the TVP5158, TVP5157, and TVP5156 add decoder auto increment and address auto increment bits control. If decoder auto increment bit is set, the next read/write is from/to the next decoder that is enabled. If address auto-increment bit is set, the address increments after all the decoders enabled read/writes are completed. The detail of I<sup>2</sup>C registers FEh and FFh is shown in their register section.

| REGISTER NAME                          | I <sup>2</sup> C<br>SUBADDRESS | DEFAULT | R/W <sup>(1)</sup> |
|----------------------------------------|--------------------------------|---------|--------------------|
| Status 1                               | 00h                            |         | R                  |
| Status 2                               | 01h                            |         | R                  |
| Color Subcarrier Phase Status          | 02h                            |         | R                  |
| Reserved                               | 03h                            |         |                    |
| ROM Version                            | 04h                            |         | R                  |
| RAM Version MSB                        | 05h                            |         | R                  |
| RAM Version LSB                        | 06h                            |         | R                  |
| Reserved                               | 07h                            |         |                    |
| Chip ID MSB                            | 08h                            | 51h     | R                  |
| Chip ID LSB                            | 09h                            | 58h     | R                  |
| Reserved                               | 0Ah - 0Bh                      |         |                    |
| Video Standard Status                  | 0Ch                            |         | R                  |
| Video Standard Select                  | 0Dh                            | 00h     | R/W                |
| CVBS Autoswitch Mask                   | 0Eh                            | 03h     | R/W                |
| Auto Contrast Mode                     | 0Fh                            | 03h     | R/W                |
| Luminance Brightness                   | 10h                            | 80h     | R/W                |
| Luminance Contrast                     | 11h                            | 80h     | R/W                |
| Brightness and Contrast Range Extender | 12h                            | 00h     | R/W                |
| Chrominance Saturation                 | 13h                            | 80h     | R/W                |
| Chrominance Hue                        | 14h                            | 00h     | R/W                |
| Reserved                               | 15h                            |         |                    |
| Color Killer                           | 16h                            | 10h     | R/W                |
| Reserved                               | 17h                            |         |                    |
| Luminance Processing Control 1         | 18h                            | 40h     | R/W                |
| Luminance Processing Control 2         | 19h                            | 00h     | R/W                |
| Power Control                          | 1Ah                            | 00h     | R/W                |
| Chrominance Processing Control 1       | 1Bh                            | 00h     | R/W                |
| Chrominance Processing Control 2       | 1Ch                            | 0Ch     | R/W                |

### Table 4-1. Registers Summary

(1) R = Read only, W = Write only, R/W = Read and write



www.ti.com

## Table 4-1. Registers Summary (continued)

| REGISTER NAME                     | I <sup>2</sup> C<br>SUBADDRESS | DEFAULT     | R/W <sup>(1)</sup> |
|-----------------------------------|--------------------------------|-------------|--------------------|
| Reserved                          | 1Dh - 1Fh                      |             |                    |
| AGC Gain Status 1                 | 20h                            |             | R                  |
| AGC Gain Status 2                 | 21h                            |             | R                  |
| Reserved                          | 22h                            |             |                    |
| Back-End AGC Status               | 23h                            |             | R                  |
| Status Request                    | 24h                            | 00h         | R/W                |
| AFE Gain Control                  | 25h                            | F5h         | R/W                |
| Luma ALC Freeze Upper Threshold   | 26h                            | 00h         | R/W                |
| Chroma ALC Freeze Upper Threshold | 27h                            | 00h         | R/W                |
| Reserved                          | 28h                            |             |                    |
| AGC Increment Speed               | 29h                            | 06h         | R/W                |
| AGC Increment Delay               | 2Ah                            | 1Eh         | R/W                |
| AGC Decrement Speed               | 2Bh                            | 04h         | R/W                |
| AGC Decrement Delay               | 2Ch                            | 00h         | R/W                |
| AGC White Peak Processing         | 2Dh                            | F2h         | R/W                |
| Back-End AGC Control              | 2Eh                            | 08h         | R/W                |
| Reserved                          | 2Fh - 33h                      |             |                    |
| AFE Fine Gain                     | 34h - 35h                      | 086Ah       | R/W                |
| Reserved                          | 36h - 47h                      |             |                    |
| AVID Start Pixel LSBs             | 48h                            | 7Ah/84h     | R/W                |
| AVID Start Pixel MSBs             | 49h                            | 00h/00h     | R/W                |
| AVID Pixel Width                  | 4Ah - 4Bh                      | 02D0h/02D0h | R/W                |
| Reserved                          | 4Ch - 5Bh                      |             |                    |
| NR_Max_Noise                      | 5Ch                            | 28h         | R/W                |
| NR_Control                        | 5Dh                            | 09h         | R/W                |
| NR_Noise_Filter                   | 5Eh - 5Fh                      | 0330h       | R/W                |
| Operation Mode Control            | 60h                            | 00h         | R/W                |
| Color PLL Speed Control           | 61h                            | 09h         | R/W                |
| Reserved                          | 62h - 7Bh                      |             |                    |
| Sync Height Low Threshold         | 7Ch                            | 02h         | R/W                |
| Sync Height High Threshold        | 7Dh                            | 08h         | R/W                |
| Reserved                          | 7Eh - 80h                      | 03h         | R/W                |
| Clear Lost Lock Detect            | 81h                            | 00h         | R/W                |
| Reserved                          | 82h - 84h                      |             |                    |
| V-Sync Filter Shift               | 85h                            | 03h         | R/W                |
| Reserved                          | 86h                            |             |                    |
| 656 Version/F Bit Control         | 87h                            | 00h         | R/W                |
| F- and V-Bit Decode Control       | 88h                            | 00h         | R/W                |
| F- and V-Bit Control              | 89h                            | 16h         | R/W                |
| Reserved                          | 8Ah - 8Bh                      |             |                    |
| Output Timing Delay               | 8Ch                            | 00h         | R/W                |
| Reserved                          | 8Dh - 8Fh                      |             |                    |
| Auto Contrast User Table Index    | 8Fh                            | 04h         | R/W                |
| Blue Screen Y Control             | 90h                            | 10h         | R/W                |
| Blue Screen Cb Control            | 91h                            | 80h         | R/W                |
| Blue Screen Cr Control            | 92h                            | 80h         | R/W                |
| Blue Screen LSB Control           | 93h                            | 00h         | R/W                |

Copyright © 2009–2011, Texas Instruments Incorporated

Internal Control Registers 45

SLES243F-JULY 2009-REVISED JULY 2011

Texas Instruments

www.ti.com

| Table 1 1 | Dogistore | Summary | (continued) |
|-----------|-----------|---------|-------------|
|           | Negisters | Summary | (continued) |

| REGISTER NAME                                                    | I <sup>2</sup> C<br>SUBADDRESS | DEFAULT | R/W <sup>(1)</sup> |  |
|------------------------------------------------------------------|--------------------------------|---------|--------------------|--|
| Noise Measurement LSB                                            | 94h                            |         | R                  |  |
| Noise Measurement MSB                                            | 95h                            |         | R                  |  |
| Weak Signal High Threshold                                       | 96h                            | 60h     | R/W                |  |
| Weak Signal Low Threshold                                        | 97h                            | 50h     | R/W                |  |
| Reserved                                                         | 98h - 9Dh                      |         |                    |  |
| NR_Y_T0                                                          | 9Eh                            | 0Ah     | R/W                |  |
| NR_U_T0                                                          | 9Fh                            | BCh     | R/W                |  |
| NR_V_T0                                                          | A0h                            | BCh     | R/W                |  |
| Reserved                                                         | A1h                            |         |                    |  |
| Vertical Line Count Status                                       | A2h - A3h                      |         | R                  |  |
| Reserved                                                         | A4h - A7H                      |         |                    |  |
| Output Formatter Control 1 (write to all four decoder cores)     | A8h                            | 44h     | R/W                |  |
| Output Formatter Control 2 (write to all four decoder cores)     | A9h                            | 40h     | R/W                |  |
| Reserved                                                         | AAh - ACh                      |         |                    |  |
| Interrupt Control                                                | ADh                            | 00h     | R/W                |  |
| Embedded Sync Offset Control 1 (write to all four decoder cores) | AEh                            | 01h     | R/W                |  |
| Embedded Sync Offset Control 2 (write to all four decoder cores) | AFh                            | 00h     | R/W                |  |
| AVD Output Control 1                                             | B0h                            | 00h     | R/W                |  |
| AVD Output Control 2                                             | B1h                            | 10h     | R/W                |  |
| OFM Mode Control                                                 | B2h                            | 20h     | R/W                |  |
| OFM Channel Select 1                                             | B3h                            | E4h     | R/W                |  |
| OFM Channel Select 2                                             | B4h                            | E4h     | R/W                |  |
| OFM Channel Select 3                                             | B5h                            | 00h     | R/W                |  |
| OFM Super-Frame Size LSBs                                        | B6h                            | 1Bh     | R/W                |  |
| OFM Super-Frame Size MSBs                                        | B7h                            | 04h     | R/W                |  |
| OFM H-Blank Duration LSBs                                        | B8h                            | 40h     | R/W                |  |
| OFM H-Blank Duration MSBs                                        | B9h                            | 00h     | R/W                |  |
| Misc Ofm Control                                                 | BAh                            | 00h     | R/W                |  |
| Reserved                                                         | BBh - BFh                      | 00h     | R/W                |  |
| Audio Sample Rate Control                                        | C0h                            | 00h     | R/W                |  |
| Analog Audio Gain Control 1                                      | C1h                            | 88h     | R/W                |  |
| Analog Audio Gain Control 2                                      | C2h                            | 88h     | R/W                |  |
| Audio Mode Control                                               | C3h                            | C9h     | R/W                |  |
| Audio Mixer Select                                               | C4h                            | 01h     | R/W                |  |
| Audio Mute Control                                               | C5h                            | 00h     | R/W                |  |
| Audio Mixing Ratio Control 1                                     | C6h                            | 00h     | R/W                |  |
| Audio Mixing Ratio Control 2                                     | C7h                            | 00h     | R/W                |  |
| Audio Cascade Mode Control                                       | C8h                            | 00h     | R/W                |  |
| Reserved                                                         | C9h                            | A5h     | R/W                |  |
| Reserved                                                         | CAh                            | FFh     | R/W                |  |
| Reserved                                                         | CBh                            | 7Eh     | R/W                |  |
| Reserved                                                         | CCh                            | 01h     | R/W                |  |
| Reserved                                                         | CDh - CFh                      |         |                    |  |
| Super-frame EAV2SAV duration status LSBs                         | D0h                            |         | R                  |  |
| Super-frame EAV2SAV duration status MSBs                         | D1h                            |         | R                  |  |
| Super-frame SAV2EAV duration status LSBs                         | D2h                            |         | R                  |  |
| Super-frame SAV2EAV duration status MSBs                         | D3h                            |         | R                  |  |

46 Internal Control Registers

Copyright © 2009–2011, Texas Instruments Incorporated



SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

## Table 4-1. Registers Summary (continued)

| REGISTER NAME                                   | I <sup>2</sup> C<br>SUBADDRESS | DEFAULT  | R/W <sup>(1)</sup> |
|-------------------------------------------------|--------------------------------|----------|--------------------|
| Reserved                                        | D4h - DFh                      |          |                    |
| VBUS Data Access With No VBUS Address Increment | E0h                            |          | R/W                |
| VBUS Data Access With VBUS Address Increment    | E1h                            |          | R/W                |
| Reserved                                        | E2h - E7h                      |          |                    |
| VBUS Address Access                             | E8h - EAh                      | 00 0000h | R/W                |
| Reserved                                        | EBh - F1h                      |          | R/W                |
| Interrupt Status                                | F2h                            |          | R                  |
| Reserved                                        | F3h                            |          |                    |
| Interrupt Mask                                  | F4h                            | 00h      | R/W                |
| Reserved                                        | F5h                            |          |                    |
| Interrupt Clear                                 | F6h                            | 00h      | R/W                |
| Decoder Write Enable                            | FEh                            | 0Fh      | R/W                |
| Decoder Read Enable                             | FFh                            | 01h      | R/W                |

## 4.2 Register Definitions

## Table 4-2. Status 1

| Subaddress | 00h       |  |
|------------|-----------|--|
| Default    | Read only |  |

| 7        | 6                       | 5                    | 4                | 3                                  | 2                            | 1                              | 0             |
|----------|-------------------------|----------------------|------------------|------------------------------------|------------------------------|--------------------------------|---------------|
| Reserved | Line-alternating status | Field rate<br>status | Lost lock detect | Color<br>subcarrier lock<br>status | Vertical sync<br>lock status | Horizontal sync<br>lock status | TV/VCR status |

Line-alternating status

0 Non line alternating

1 Line alternating

Field rate status

0 60 Hz

1 50 Hz

Lost lock detect

0 No lost lock since this bit was last cleared

1 Lost lock since this bit was last cleared

- Color subcarrier lock status
  - 0 Color subcarrier is not locked
  - 1 Color subcarrier is locked
- Vertical sync lock status

0 Vertical sync is not locked

- 1 Vertical sync is locked
- Horizontal sync lock status
  - 0 Horizontal sync is not locked
  - 1 Horizontal sync is locked

```
TV/VCR status
```

0 TV

1 VCR



TEXAS INSTRUMENTS

www.ti.com

## Table 4-3. Status 2

| Subaddress      | 01h                   |                     |                       |              |     |                    |       |
|-----------------|-----------------------|---------------------|-----------------------|--------------|-----|--------------------|-------|
| Default         | Read only             |                     |                       |              |     |                    |       |
| 7               | 6                     | 5                   | 4                     | 3            | 2   | 1                  | 0     |
| Signal present  | Weak signal detection | PAL switch polarity | Field sequence status | Color killed | Mac | rovision detection | [2:0] |
| Signal present  |                       |                     |                       |              |     |                    |       |
| 0               | Signal is not pres    | ent                 |                       |              |     |                    |       |
| 1               | Signal is present     |                     |                       |              |     |                    |       |
| Weak signal de  | tection               |                     |                       |              |     |                    |       |
| 0               | No weak signal        |                     |                       |              |     |                    |       |
| 1               | Weak signal mod       | e                   |                       |              |     |                    |       |
| PAL switch pola | rity                  |                     |                       |              |     |                    |       |
| 0               | PAL switch is zer     | 0                   |                       |              |     |                    |       |
| 1               | PAL switch is one     | 9                   |                       |              |     |                    |       |
| Field sequence  | status                |                     |                       |              |     |                    |       |
| 0               | Even field            |                     |                       |              |     |                    |       |
| 1               | Odd field             |                     |                       |              |     |                    |       |
| Color killed    |                       |                     |                       |              |     |                    |       |
| 0               | Color killer is not   | active              |                       |              |     |                    |       |
| 1               | Color killer is activ | ve                  |                       |              |     |                    |       |
| Macrovision det | ection [2:0]          |                     |                       |              |     |                    |       |
| 000             | No copy protectio     | 'n                  |                       |              |     |                    |       |
| 001             | AGC pulses/pseu       | do syncs present    | t (Type 1)            |              |     |                    |       |
| 010             | 2-line colorstripe    | only present        |                       |              |     |                    |       |
| 011             | AGC pulses/pseu       | do syncs and 2-li   | ne colorstripe pres   | ent (Type 2) |     |                    |       |
| 100             | Reserved              |                     |                       |              |     |                    |       |
| 101             | Reserved              |                     |                       |              |     |                    |       |
| 110             | 4-line colorstripe    | only present        |                       |              |     |                    |       |
| 111             | AGC pulses/pseu       | do svncs and 4-li   | ne colorstripe pres   | ent (Type 3) |     |                    |       |

## Table 4-4. Color Subcarrier Phase Status

| Subaddress<br>Default | 02h<br>Read only |   |               |                 |   |   |   |
|-----------------------|------------------|---|---------------|-----------------|---|---|---|
| 7                     | 6                | 5 | 4             | 3               | 2 | 1 | 0 |
|                       |                  |   | Color subcarr | ier phase [7:0] |   |   |   |

This register shows the color subcarrier phase.

## Table 4-5. ROM Version

| Subaddress<br>Default | 04h<br>Read only |   |          |            |   |   |   |
|-----------------------|------------------|---|----------|------------|---|---|---|
| 7                     | 6                | 5 | 4        | 3          | 2 | 1 | 0 |
|                       |                  |   | ROM vers | sion [7:0] |   |   |   |
|                       |                  |   | ROM Vers | sion [7:0] |   |   |   |

ROM Version [7:0]

ROM revision number = 02h for PG 1.1



TEXAS INSTRUMENTS

SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-6. RAM Version MSB

| Subaddress                                                                     | 05h                                                                                                                                          |                |                               |                     |          |   |   |
|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------|---------------------|----------|---|---|
| efault                                                                         | Read only                                                                                                                                    |                |                               |                     |          |   |   |
| 7                                                                              | 6                                                                                                                                            | 5              | 4                             | 3                   | 2        | 1 | 0 |
|                                                                                |                                                                                                                                              |                | RAM v                         | ersion MSB [7:0]    |          |   |   |
| RAM version MS                                                                 | SB [7:0]                                                                                                                                     |                |                               |                     |          |   |   |
| This reg                                                                       | gister identifies the                                                                                                                        | MSB of the RA  | AM code revisio               | n number.           |          |   |   |
|                                                                                |                                                                                                                                              |                | Table 4                       | -7. RAM Versio      | n LSB    |   |   |
| Subaddress                                                                     | 06h                                                                                                                                          |                |                               |                     |          |   |   |
| Default                                                                        | Read only                                                                                                                                    |                |                               |                     |          |   |   |
| 7                                                                              | 6                                                                                                                                            | 5              | 4                             | 3                   | 2        | 1 | 0 |
|                                                                                |                                                                                                                                              |                | RAM                           | ersion LSB [7:0]    |          |   |   |
| R                                                                              | e:<br>elease = v02.01.2<br>OM Version = 02h<br>AM Version MSB :                                                                              |                |                               |                     |          |   |   |
| Patch R<br>R(<br>R/                                                            | elease = v02.01.2<br>OM Version = 02h                                                                                                        | = 01h          | Tabl                          | e 4-8. Chip ID M    | ISB      |   |   |
| Patch R<br>R<br>R<br>R<br>B <b>ubaddress</b>                                   | elease = v02.01.2<br>OM Version = 02h<br>AM Version MSB =<br>AM Version LSB =<br>08h                                                         | = 01h          | Tabl                          | e 4-8. Chip ID M    | ISB<br>2 | 1 | 0 |
| Patch R<br>R<br>R<br>R<br>Bubaddress<br>Default                                | elease = v02.01.2<br>OM Version = 02h<br>AM Version MSB =<br>AM Version LSB =<br>08h<br>Read only                                            | = 01h<br>= 22h | 4                             |                     |          | 1 | 0 |
| Patch R<br>R<br>R<br>Bubaddress<br>Default<br>7                                | elease = v02.01.2<br>OM Version = 02h<br>AM Version MSB =<br>AM Version LSB =<br>08h<br>Read only<br>6                                       | = 01h<br>= 22h | 4                             | 3                   |          | 1 | 0 |
| Patch R<br>R<br>R<br>Subaddress<br>Default<br>7<br>Chip ID MSB[7:0             | elease = v02.01.2<br>OM Version = 02h<br>AM Version MSB =<br>AM Version LSB =<br>08h<br>Read only<br>6                                       | = 01h<br>= 22h | 4<br>Chip                     | 3<br>0 ID MSB [7:0] |          | 1 | 0 |
| Patch R<br>R<br>R<br>Subaddress<br>Default<br>7<br>Chip ID MSB[7:0             | elease = v02.01.2<br>OM Version = 02h<br>AM Version MSB =<br>AM Version LSB =<br>08h<br>Read only<br>6                                       | = 01h<br>= 22h | 4<br>Chip<br>e ID. Value = 51 | 3<br>0 ID MSB [7:0] | 2        | 1 | 0 |
| Patch R<br>R<br>R<br>Subaddress<br>Default<br>7<br>Chip ID MSB[7:0             | elease = v02.01.2<br>OM Version = 02h<br>AM Version MSB =<br>AM Version LSB =<br>08h<br>Read only<br>6                                       | = 01h<br>= 22h | 4<br>Chip<br>e ID. Value = 51 | 3<br>0 ID MSB [7:0] | 2        | 1 | 0 |
| Patch R<br>R<br>R<br>Subaddress<br>Default<br>7<br>Chip ID MSB[7:0<br>This reg | elease = v02.01.2<br>OM Version = 02h<br>AM Version MSB =<br>AM Version LSB =<br>08h<br>Read only<br>6<br>0]<br>gister identifies the<br>09h | = 01h<br>= 22h | 4<br>Chip<br>e ID. Value = 51 | 3<br>0 ID MSB [7:0] | 2        | 1 | 0 |

Chip ID LSB [7:0]

This register identifies the LSB of device ID. This value equals 58h for TVP5158, 57h for TVP5157, and 56h for TVP5156.



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-10. Video Standard Status

| Subaddress<br>Default | 0Ch<br>Read only |      |       |   |     |                     |    |
|-----------------------|------------------|------|-------|---|-----|---------------------|----|
| 7                     | 6                | 5    | 4     | 3 | 2   | 1                   | 0  |
| Autoswitch            |                  | Rese | erved |   | l v | /ideo standard [2:0 | D] |

This register contains information about the detected video standard that the device is currently operating. When in autoswitch mode, this register can be tested to determine which video standard as has been detected. See subaddress: 0Dh.

Autoswitch Mode

- 0 Single standard set
- 1 Autoswitch mode enabled

## Video Standard [2:0]

00h Reserved 01h (M, J) NTSC 02h (B, D, G, H, I, N) PAL 03h (M) PAL 04h (Combination-N) PAL 05h NTSC 4.43 06h Reserved 07h **PAL 60** 

## Table 4-11. Video Standard Select

| Subaddress | 0Dh |          |   |   |   |                  |    |
|------------|-----|----------|---|---|---|------------------|----|
| Default    | 00h |          |   |   |   |                  |    |
| 7          | 6   | 5        | 4 | 3 | 2 | 1                | 0  |
|            |     | Reserved |   |   | C | VBS Standard [2: | 0] |

The user can force the device to operate in a particular video standard mode by writing the appropriate value into this register. Changing these bits causes some register settings to be reset to their defaults. See subaddress: 0Ch.

CVBS Standard [2:0]

00h CVBS Autoswitch mode (default)

- 01h (M, J) NTSC
- 02h (B, D, G, H, I, N) PAL
- 03h (M) PAL
- 04h (Combination-N) PAL
- 05h NTSC 4.43
- 06h Reserved
- 07h PAL 60

TEXAS INSTRUMENTS

SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

### Table 4-12. CVBS Autoswitch Mask

| Subaddress        | 0Eh           |                                                 |                     |                  |         |     |             |  |  |
|-------------------|---------------|-------------------------------------------------|---------------------|------------------|---------|-----|-------------|--|--|
| Default           | 03h           |                                                 |                     |                  |         |     |             |  |  |
| 7                 | 6             | 5                                               | 4                   | 3                | 2       | 1   | 0           |  |  |
| Reserved          | PAL 60        | Reserved                                        | NTSC 4.43           | (Nc) PAL         | (M) PAL | PAL | (M, J) NTSC |  |  |
| Autoswitch mode r | nask          |                                                 |                     |                  |         |     |             |  |  |
| Limits the        | video formats | between which aut                               | oswitch is possible | 2.               |         |     |             |  |  |
| PAL 60            | 0             | Autoswitch does                                 | not include PAL 6   | 0 (default)      |         |     |             |  |  |
|                   | 1             | Autoswitch inclu                                | des PAL 60          |                  |         |     |             |  |  |
| NTSC 4.4          | 30            | Autoswitch does not include NTSC 4.43 (default) |                     |                  |         |     |             |  |  |
|                   | 1             | Autoswitch inclu                                | des NTSC 4.43       |                  |         |     |             |  |  |
| (Nc) PAL          | 0             | Autoswitch does                                 | not include (Nc) F  | PAL (default)    |         |     |             |  |  |
|                   | 1             | Autoswitch inclu                                | des (Nc) PAL        |                  |         |     |             |  |  |
| (M) PAL           | 0             | Autoswitch does                                 | not include (M) P   | AL (default)     |         |     |             |  |  |
|                   | 1             | Autoswitch inclu                                | des (M) PAL         |                  |         |     |             |  |  |
| PAL               | 0             | Reserved                                        |                     |                  |         |     |             |  |  |
|                   | 1             | Autoswitch inclu                                | des (B, D, G, H, I, | N) PAL (default) |         |     |             |  |  |
| (M, J) NTS        | SC 0          | Reserved                                        |                     |                  |         |     |             |  |  |
|                   | 1             | Autoswitch inclu                                | des (M, J) NTSC (   | default)         |         |     |             |  |  |
|                   |               |                                                 |                     |                  |         |     |             |  |  |

## Table 4-13. Auto Contrast Mode

|  | Subaddress<br>Default             | 0Fh<br>03h |   |   |   |   |   |   |  |  |  |
|--|-----------------------------------|------------|---|---|---|---|---|---|--|--|--|
|  | 7                                 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|  | Reserved Auto Contrast Mode [1:0] |            |   |   |   |   |   |   |  |  |  |

Auto Contrast Mode [1:0]

- 00h Enabled
- 01h Reserved

02h User Mode

03h Disabled (default)

#### Table 4-14. Luminance Brightness

| Subaddress | 10h |   |   |   |   |   |   |
|------------|-----|---|---|---|---|---|---|
| Default    | 80h |   |   |   |   |   |   |
| 7          | 6   | 5 | 4 | 2 | 2 | 1 | 0 |

Brightness [7:0]

Brightness [7:0]

This register works for the luminance. See subaddress 12h.

0000 0000 0 (dark)

1000 0000 128 (default)

1111 1111 255 (bright)

The output black level relative to the nominal black level (64 out of 1024) as a function of the Brightness[7:0] setting is as follows: Black Level = nominal\_black\_level + ( $M_B$  + 1) × (Brightness[7:0] - 128)

Where  $M_B$  is the brightness multiplier setting in the Brightness and Contrast Range Extender register at I<sup>2</sup>C subaddress 12h.

www.ti.com

### Table 4-15. Luminance Contrast

| Subaddress<br>Default | 11h<br>80h     |   |   |   |   |   |   |  |  |  |  |
|-----------------------|----------------|---|---|---|---|---|---|--|--|--|--|
| 7                     | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|                       | Contrast [7:0] |   |   |   |   |   |   |  |  |  |  |

Contrast [7:0]

This register works for the luminance. See subaddress 12h.

0000 0000 0 (minimum contrast)

1000 0000 128 (default)

1111 1111 255 (maximum contrast)

The total luminance gain relative to the nominal luminance gain as a function of the Contrast [7:0] setting is as follows:

Luminance Gain = (nominal\_luminance\_gain) × [Contrast[7:0] / 64 / (2<sup>MC</sup>) + M<sub>C</sub> - 1]

Where  $M_C$  is the contrast multiplier setting in the Brightness and Contrast Range Extender register at I<sup>2</sup>C subaddress 12h.

## Table 4-16. Brightness and Contrast Range Extender

| Subaddress<br>Default | 12h<br>00h |   |   |                             |   |   |   |  |
|-----------------------|------------|---|---|-----------------------------|---|---|---|--|
| 7                     | 6          | 5 | 4 | 3                           | 2 | 1 | 0 |  |
|                       | Reserved   |   |   | Brightness multiplier [3:0] |   |   |   |  |

Contrast multiplier [4] (M<sub>C</sub>)

Increases the contrast control range.

0 2x contrast control range (default), Gain = n/64 - 1 where n is the contrast control and  $64 \le n \le 255$ 

1 Normal contrast control range, Gain = n/128 where n is the contrast control and  $0 \le n \le 255$ 

Brightness multiplier [3:0] (M<sub>B</sub>)

Increases the brightness control range from 1x to 16x.

- 0h 1x (default)
- 1h 2x
- 3h 4x
- 7h 8x
- Fh 16x

NOTE: The brightness multiplier should be set to 3h for 8-bit outputs.

## Table 4-17. Chrominance Saturation

| Subaddress<br>Default | 13h<br>80h       |   |   |   |   |   |   |  |  |  |
|-----------------------|------------------|---|---|---|---|---|---|--|--|--|
| 7                     | 6                | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|                       | Saturation [7:0] |   |   |   |   |   |   |  |  |  |

#### Saturation [7:0]

This register works for the chrominance.

0000 0000 0 (no color)

1000 0000 128 (default)

1111 1111 255 (maximum)

The total chrominance gain relative to the nominal chrominance gain as a function of the Saturation [7:0] setting is as follows: Chrominance Gain = (nominal\_chrominance\_gain) × (Saturation[7:0] / 128)



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-18. Chrominance Hue

|                                                                                             | 14h                                                                                                                                                                            |                                                                                      |                                                                                           |               |                                          |                                        |                              |
|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------|------------------------------------------|----------------------------------------|------------------------------|
| Default                                                                                     | 80h                                                                                                                                                                            |                                                                                      |                                                                                           |               |                                          |                                        |                              |
| 7                                                                                           | 6                                                                                                                                                                              | 5                                                                                    | 4                                                                                         | 3             | 2                                        | 1                                      | 0                            |
|                                                                                             |                                                                                                                                                                                |                                                                                      | Hue                                                                                       | [7:0]         |                                          |                                        |                              |
| Saturation [7:0                                                                             | l                                                                                                                                                                              |                                                                                      |                                                                                           |               |                                          |                                        |                              |
| This re                                                                                     | egister works for the                                                                                                                                                          | chrominance.                                                                         |                                                                                           |               |                                          |                                        |                              |
| 0000 (                                                                                      | )000 -180°                                                                                                                                                                     |                                                                                      |                                                                                           |               |                                          |                                        |                              |
| 1000 (                                                                                      | 0000 0° (default)                                                                                                                                                              |                                                                                      |                                                                                           |               |                                          |                                        |                              |
| 1111 <sup>-</sup>                                                                           | 111 +180°                                                                                                                                                                      |                                                                                      |                                                                                           |               |                                          |                                        |                              |
|                                                                                             |                                                                                                                                                                                |                                                                                      |                                                                                           |               |                                          |                                        |                              |
|                                                                                             |                                                                                                                                                                                |                                                                                      | Table 4-1                                                                                 | 9. Color Kill | er                                       |                                        |                              |
|                                                                                             |                                                                                                                                                                                |                                                                                      |                                                                                           |               |                                          |                                        |                              |
| Subaddress                                                                                  | 16h                                                                                                                                                                            |                                                                                      |                                                                                           |               |                                          |                                        |                              |
| Default                                                                                     | 10h                                                                                                                                                                            |                                                                                      |                                                                                           |               |                                          |                                        |                              |
| 7                                                                                           | 6                                                                                                                                                                              | 5                                                                                    | 4                                                                                         | 3             | 2                                        | 1                                      | 0                            |
|                                                                                             |                                                                                                                                                                                |                                                                                      |                                                                                           |               |                                          |                                        | -                            |
| Reserved                                                                                    | Automatic                                                                                                                                                                      | color killer                                                                         |                                                                                           |               | or killer threshold                      | [4:0]                                  | _                            |
| Reserved                                                                                    |                                                                                                                                                                                | color killer                                                                         |                                                                                           |               | or killer threshold                      | [4:0]                                  | 1                            |
|                                                                                             |                                                                                                                                                                                |                                                                                      |                                                                                           |               | or killer threshold                      | [4:0]                                  |                              |
| utomatic colo                                                                               | r killer                                                                                                                                                                       |                                                                                      |                                                                                           |               | or killer threshold                      | [4:0]                                  |                              |
| otomatic colo                                                                               | r killer<br>Automatic mode (<br>Reserved                                                                                                                                       | default)                                                                             | als are forced to a                                                                       | Col           | or killer threshold                      | [4:0]                                  |                              |
| Automatic colo<br>00<br>01                                                                  | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable                                                                                                                | default)<br>ed, The UV termin                                                        |                                                                                           | Col           | or killer threshold                      | [4:0]                                  |                              |
| Automatic colo<br>00<br>01<br>10                                                            | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable<br>color state.<br>Color killer disable                                                                        | default)<br>ed, The UV termin                                                        |                                                                                           | Col           | or killer threshold                      | [4:0]                                  |                              |
| Automatic colo<br>00<br>01<br>10<br>11<br>Color killer three                                | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable<br>color state.<br>Color killer disable                                                                        | default)<br>ed, The UV termin<br>ed                                                  | als are forced to a<br>resis thresholds.                                                  | Col           |                                          |                                        |                              |
| Automatic colo<br>00<br>01<br>10<br>11<br>Color killer three                                | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable<br>color state.<br>Color killer disable<br>shold [4:0]:                                                        | default)<br>ed, The UV termin                                                        | als are forced to a<br>resis thresholds.                                                  | Col           | PAL-B,                                   | [4:0]<br>D,G,H,I,M,N <sup>(1)(2)</sup> |                              |
| Automatic colo<br>00<br>01<br>10<br>11<br>Color killer three                                | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable<br>color state.<br>Color killer disable<br>shold [4:0]:                                                        | default)<br>ed, The UV termin<br>ed<br>color killer hyste<br>NTSC-M,J <sup>(1)</sup> | als are forced to a<br>resis thresholds.                                                  | Col           |                                          | D,G,H,I,M,N <sup>(1)(2)</sup>          | er Threshold                 |
| Automatic colo<br>00<br>01<br>10<br>11<br>Color killer three                                | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable<br>color state.<br>Color killer disable<br>shold [4:0]:<br>the upper and lower                                 | default)<br>ed, The UV termin<br>ed<br>color killer hyste<br>NTSC-M,J <sup>(1)</sup> | als are forced to a<br>resis thresholds.                                                  | Col           | PAL-B,                                   | D,G,H,I,M,N <sup>(1)(2)</sup>          |                              |
| Automatic colo<br>00<br>01<br>10<br>11<br>Color killer thre<br>Controls                     | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable<br>color state.<br>Color killer disable<br>shold [4:0]:<br>the upper and lower<br>Lower Thresh                 | default)<br>ed, The UV termin<br>ed<br>color killer hyste<br>NTSC-M,J <sup>(1)</sup> | als are forced to a<br>resis thresholds.<br>(2)<br><b>Jpper Threshold</b>                 | Col           | PAL-B,<br>ower Threshold                 | D,G,H,I,M,N <sup>(1)(2)</sup>          | er Threshold                 |
| Automatic colo<br>00<br>01<br>10<br>11<br>Color killer thre<br>Controls<br>0 0000           | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable<br>color state.<br>Color killer disable<br>shold [4:0]:<br>the upper and lower<br>Lower Thresh<br>1.0%         | default)<br>ed, The UV termin<br>ed<br>color killer hyste<br>NTSC-M,J <sup>(1)</sup> | resis thresholds.<br>(2)<br>Jpper Threshold<br>1.4%                                       | Col           | PAL-B,<br>ower Threshold.<br>0.8%        | D,G,H,I,M,N <sup>(1)(2)</sup>          | er Threshold<br>1.2%         |
| Automatic colo<br>00<br>01<br>10<br>11<br>Color killer thre<br>Controls<br>0 0000<br>0 1000 | r killer<br>Automatic mode (<br>Reserved<br>Color killer enable<br>color state.<br>Color killer disable<br>shold [4:0]:<br>the upper and lower<br>Lower Thresh<br>1.0%<br>3.0% | default)<br>ed, The UV termin<br>ed<br>color killer hyste<br>NTSC-M,J <sup>(1)</sup> | als are forced to a<br>resis thresholds.<br>(2)<br><b>Jpper Threshold</b><br>1.4%<br>4.3% | Col           | PAL-B,<br>ower Threshold<br>0.8%<br>2.4% | D,G,H,I,M,N <sup>(1)(2)</sup>          | er Threshold<br>1.2%<br>3.5% |

(1) Expressed as a percent of the nominal color burst amplitude (measured after front-end AGC).

(2) For proper color killer operation, the color PLL must be locked to the color burst frequency.



## SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-20. Luminance Processing Control 1

| Subaddress      | 18h               |                                              |                    |                   |         |                    |       |  |  |  |  |  |  |
|-----------------|-------------------|----------------------------------------------|--------------------|-------------------|---------|--------------------|-------|--|--|--|--|--|--|
| Default         | 40h               |                                              |                    |                   |         |                    |       |  |  |  |  |  |  |
| 7               | 6                 | 5                                            | 4                  | 3                 | 2       | 1                  | 0     |  |  |  |  |  |  |
| NTSC_Ped        |                   | Rese                                         | erved              |                   | Lumii   | nance signal delay | [2:0] |  |  |  |  |  |  |
| NTSC_Ped        |                   |                                              |                    |                   |         |                    |       |  |  |  |  |  |  |
| Specifie        | es whether NTSC   | composite video ir                           | nputs are compliar | nt with NTSC-M or | NTSC-J. |                    |       |  |  |  |  |  |  |
| 0               | NTSC-M (714/28    | FSC-M (714/286 ratio, w/ pedestal) - default |                    |                   |         |                    |       |  |  |  |  |  |  |
| 1               | NTSC-J (714/28    | TSC-J (714/286 ratio, w/o pedestal)          |                    |                   |         |                    |       |  |  |  |  |  |  |
| Luminance signa | al delay [2:0]    |                                              |                    |                   |         |                    |       |  |  |  |  |  |  |
| Lumina          | nce signal delays | respect to chroma                            | signal in 1x pixel | clock increments. |         |                    |       |  |  |  |  |  |  |
| 011             | 3 pixel clocks de | elay                                         |                    |                   |         |                    |       |  |  |  |  |  |  |
| 010             | 2 pixel clocks de | elay                                         |                    |                   |         |                    |       |  |  |  |  |  |  |
| 001             | 1 pixel clocks de | elay                                         |                    |                   |         |                    |       |  |  |  |  |  |  |
| 000             | 0 pixel clocks de | elay (default)                               |                    |                   |         |                    |       |  |  |  |  |  |  |
| 111             | -1 pixel clocks d | elay                                         |                    |                   |         |                    |       |  |  |  |  |  |  |
| 440             | -2 pixel clocks d | elay                                         |                    |                   |         |                    |       |  |  |  |  |  |  |
| 110             |                   |                                              |                    |                   |         |                    |       |  |  |  |  |  |  |
| 110<br>101      | -3 pixel clocks d | elay                                         |                    |                   |         |                    |       |  |  |  |  |  |  |

| Subaddress<br>Default    | 19h<br>00h |      |       |         |            |             |              |
|--------------------------|------------|------|-------|---------|------------|-------------|--------------|
| 7                        | 6          | 5    | 4     | 3       | 2          | 1           | 0            |
| Luma filter select [1:0] |            | Rese | erved | Peaking | gain [1:0] | Trap filter | select [1:0] |

Luma filter selected [1:0]

- 01 Luminance adaptive comb disable (trap filter selected)
- 10 Luma comb/trap filter bypassed
- 11 Reserved
- Peaking gain [1:0]
  - 00 0 (default)

2

- 01 0.5
- 10 1
- 11

Trap filter select [1:0]

Selects one of the four trap filters to produce the luminance signal by removing the chrominance signal from the composite video signal. The stop band of the chroma trap filter is centered at the chroma subcarrier frequency with the stop-band bandwidth controlled by the two control bits.

#### Trap filter stop-band bandwidth (MHz)

| Filter select [1:0] | NTSC ITU-R BT.601 | PAL ITU-R BT.601 |
|---------------------|-------------------|------------------|
| 00 = (default)      | 1.2129            | 1.2129           |
| 01                  | 0.8701            | 0.8701           |
| 10                  | 0.7183            | 0.7383           |
| 11                  | 0.5010            | 0.5010           |

<sup>00</sup> Luminance adaptive comb enable (default)

TEXAS INSTRUMENTS

www.ti.com

SLES243F-JULY 2009-REVISED JULY 2011

## Table 4-22. Power Control

| Subaddress  | 1Ah                  |                     |                   |                   |         |             |           |
|-------------|----------------------|---------------------|-------------------|-------------------|---------|-------------|-----------|
| Default     | 00h                  | Γ                   |                   |                   |         | 1           |           |
| 7           | 6                    | 5                   | 4                 | 3                 | 2       | 1           | 0         |
| Pwd_ach4    | Pwd_ach3             | Pwd_ach2            | Pwd_ach1          | Pwd_vpll          | Pwd_ref | Pwd_ofm_clk | Pwd_video |
| Pwd_ach4    |                      |                     |                   |                   |         |             |           |
| Powe        | er down audio channe | el 4, active high   |                   |                   |         |             |           |
| 0           | Normal operation     | (default)           |                   |                   |         |             |           |
| 1           | Audio channel 4      | oower down          |                   |                   |         |             |           |
| Pwd_ach3    |                      |                     |                   |                   |         |             |           |
| Powe        | er down audio channe | el 3, active high   |                   |                   |         |             |           |
| 0           | Normal operation     | (default)           |                   |                   |         |             |           |
| 1           | Audio channel 3      | power down          |                   |                   |         |             |           |
| Pwd_ach2    |                      |                     |                   |                   |         |             |           |
| Powe        | er down audio channe | el 2, active high   |                   |                   |         |             |           |
| 0           | Normal operation     | (default)           |                   |                   |         |             |           |
| 1           | Audio channel 2      | power down          |                   |                   |         |             |           |
| Pwd_ach1    |                      |                     |                   |                   |         |             |           |
| Powe        | er down audio channe | el 1, active high   |                   |                   |         |             |           |
| 0           | Normal operation     | (default)           |                   |                   |         |             |           |
| 1           | Audio channel 1      | oower down          |                   |                   |         |             |           |
| Pwd_vpll    |                      |                     |                   |                   |         |             |           |
| Powe        | er down video PLL, a | ctive high          |                   |                   |         |             |           |
| 0           | Normal operation     | (default)           |                   |                   |         |             |           |
| 1           | Video PLL power      | down                |                   |                   |         |             |           |
| Pwd_ref     |                      |                     |                   |                   |         |             |           |
| Powe        | er down bandgap refe | erence, active high | l                 |                   |         |             |           |
| 0           | Normal operation     | (default)           |                   |                   |         |             |           |
| 1           | Bandgap referend     | ce power down       |                   |                   |         |             |           |
| Pwd_ofm_clk |                      |                     |                   |                   |         |             |           |
| Powe        | er down OFM clock, a | active high         |                   |                   |         |             |           |
| 0           | Normal operation     |                     |                   |                   |         |             |           |
| 1           | OFM clock power      | ' down              |                   |                   |         |             |           |
| Pwd_video   |                      |                     |                   |                   |         |             |           |
| Powe        | er down video channe |                     | o current decoder | core, active high |         |             |           |
| 0           | Normal operation     | · · ·               |                   |                   |         |             |           |
| 1           | Power down vide      | o channel corresp   | onding to current | decoder core      |         |             |           |



#### SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-23. Chrominance Processing Control 1

| Subaddress<br>Default | 1Bh<br>00h |   |                 |                                   |          |                 |                    |
|-----------------------|------------|---|-----------------|-----------------------------------|----------|-----------------|--------------------|
| 7                     | 6          | 5 | 4               | 3                                 | 2        | 1               | 0                  |
|                       | Reserved   |   | Color PLL reset | Chroma<br>adaptive comb<br>enable | Reserved | Automatic color | gain control [1:0] |

Color PLL reset

0 Color subcarrier PLL not reset (default)

1 Color subcarrier PLL reset

Chrominance adaptive comb enable

This bit is effective on composite video only.

0 Enabled (default)

1 Disabled

Automatic color gain control (ACGC) [1:0]

00 ACGC enabled (default)

- 01 Reserved
- 10 ACGC disabled, ACGC set to the nominal value

11 ACGC frozen to the previously set value

## Table 4-24. Chrominance Processing Control 2

| Subaddress<br>Default | 1Ch<br>0Ch |       |   |                  |     |               |                    |
|-----------------------|------------|-------|---|------------------|-----|---------------|--------------------|
| 7                     | 6          | 5     | 4 | 3                | 2   | 1             | 0                  |
|                       | Res        | erved |   | PAL compensation | WCF | Chrominance f | ilter select [1:0] |

PAL compensation

This bit is not effective to NTSC mode.

0 Disabled

1 Enabled (default)

Wideband chroma LPF filter (WCF)

0 Disabled

1 Enabled (default)

Chrominance filter select [1:0]

This register trades chroma bandwidth for less false color.

00 Disabled (default)

01 Notch 1

- 10 Notch 2
- 11 Notch 3

www.ti.com

JMENTS

SLES243F-JULY 2009-REVISED JULY 2011

#### Table 4-25. AGC Gain Status

| Subaddress<br>Default | 20h-21h<br>Read Only |                           |   |   |   |   |   |   |  |
|-----------------------|----------------------|---------------------------|---|---|---|---|---|---|--|
| Subaddress            | 7                    | 6                         | 5 | 4 | 3 | 2 | 1 | 0 |  |
| 20h                   |                      | Fine Gain [7:0]           |   |   |   |   |   |   |  |
| 21h                   | Rese                 | Reserved Fine Gain [13:8] |   |   |   |   |   |   |  |

These AGC gain status registers are updated automatically when the AGC is enabled; in manual gain control mode these register values are not updated.

Because this register is a multi-byte register, it is necessary to "capture" the setting into the register to ensure that the value is not updated between reading the lower and upper bytes. To cause this register to "capture" the current settings bit 0 of I<sup>2</sup>C register 24h (Status Request) should be set to a 1. After the internal processor has updated this register, bit 0 of register 24h is cleared, indicating that both bytes of the AGC gain status register have been updated and can be read. Either byte may be read first, because no further update occurs until bit 0 of 24h is set to 1 again.

## Table 4-26. Back-End AGC Status

| Subaddress<br>Default | 23h<br>Read Only |   |      |       |   |   |   |
|-----------------------|------------------|---|------|-------|---|---|---|
| 7                     | 6                | 5 | 4    | 3     | 2 | 1 | 0 |
|                       |                  |   | Gain | [7:0] |   |   |   |

Current back-end AGC ratio = Gain/128.

### Table 4-27. Status Request

| Subaddress<br>Default | 24h<br>00h |   |          |   |   |   |         |
|-----------------------|------------|---|----------|---|---|---|---------|
| 7                     | 6          | 5 | 4        | 3 | 2 | 1 | 0       |
|                       |            |   | Reserved |   |   |   | Capture |

#### Capture

Setting a 1 in this register causes the inter processor to capture the current settings of the AGC status, noise measurement, and the vertical line count registers. Because this capture is not immediate, it is necessary to check for completion of the capture by reading the "capture" bit repeatedly after setting it and waiting for it to be cleared by the internal processor. After the "capture" bit is 0, the AGC status, noise measurement, and vertical line counters (20h/21h, 94h/95h, and A2h/A3h) have been updated, and can be safely read in any order.

#### Table 4-28. AFE Gain Control

| Subaddress<br>Default | 25h<br>F5h |          |   |   |     |          |     |
|-----------------------|------------|----------|---|---|-----|----------|-----|
| 7                     | 6          | 5        | 4 | 3 | 2   | 1        | 0   |
|                       |            | Reserved |   |   | ALC | Reserved | AGC |

#### Reserved

For future compatibility, all reserved bits must be set to logic 1.

ALC

Active-high automatic level control (ALC) enable

- 0 ALC disabled (manual level control)
- 1 ALC enabled (default)

AGC

Active-high automatic gain control (AGC) enable

- 0 AGC disabled (manual gain control)
- 1 AGC enabled (default)

TEXAS INSTRUMENTS

www.ti.com

SLES243F-JULY 2009-REVISED JULY 2011

## Table 4-29. Luma ALC Freeze Upper Threshold

| Subaddress<br>Default | 26h<br>00h |   |          |              |   |   |   |
|-----------------------|------------|---|----------|--------------|---|---|---|
| 7                     | 6          | 5 | 4        | 3            | 2 | 1 | 0 |
|                       |            |   | Luma ALC | freeze [7:0] |   |   |   |

Upper hysteresis threshold for luma ALC freeze function. The lower hysteresis threshold for the ALC freeze function is fixed at 1 count out of 4096. Setting the upper threshold to 00h (default condition) disables the ALC freeze function.

## Table 4-30. Chroma ALC Freeze Upper Threshold

| Subaddress<br>Default | 27h<br>00h |   |             |                |   |   |   |
|-----------------------|------------|---|-------------|----------------|---|---|---|
| 7                     | 6          | 5 | 4           | 3              | 2 | 1 | 0 |
|                       |            |   | Chroma Al ( | C freeze [7:0] |   |   |   |

Upper hysteresis threshold for chroma ALC freeze function. The lower hysteresis threshold for the ALC freeze function is fixed at 1 count out of 4096. Setting the upper threshold to 00h (default condition) disables the ALC freeze function. Recommend a setting of 02h or greater when enabled.

## Table 4-31. AGC Increment Speed

| Subaddress<br>Default | 29h<br>06h |          |   |   |     |                 |       |
|-----------------------|------------|----------|---|---|-----|-----------------|-------|
| 7                     | 6          | 5        | 4 | 3 | 2   | 1               | 0     |
|                       |            | Reserved |   |   | AGC | increment speed | [3:0] |

AGC increment speed

Controls the filter coefficient of the first-order, recursive automatic gain control (AGC) algorithm whenever incrementing the gain.

000 0 (fastest)

110 6 (default)

111 7 (slowest)

#### Table 4-32. AGC Increment Delay

| Subaddress<br>Default | 2Ah<br>1Eh |   |             |                 |   |   |   |
|-----------------------|------------|---|-------------|-----------------|---|---|---|
| 7                     | 6          | 5 | 4           | 3               | 2 | 1 | 0 |
|                       |            |   | AGC increme | ent delay [7:0] |   |   |   |

AGC increment delay [7:0]

Number of frames to delay gain increments. Also see AGC decrement delay at subaddress 2Ch.

00000000 0

00011110 30 frames (default)

11111111 255 frames



INSTRUMENTS

#### www.ti.com

SLES243F-JULY 2009-REVISED JULY 2011

## Table 4-33. AGC Decrement Speed

| Subaddress<br>Default | 2Bh<br>04h |          |   |   |     |                 |         |
|-----------------------|------------|----------|---|---|-----|-----------------|---------|
| 7                     | 6          | 5        | 4 | 3 | 2   | 1               | 0       |
|                       |            | Reserved |   |   | AGC | decrement speed | I [2:0] |

AGC decrement speed

Controls the filter coefficient of the first-order recursive automatic gain control (AGC) algorithm when decrementing the gain. NOTE: This register affects the decrement speed only when the amplitude reference used by the AGC is either the composite peak or the luma peak.

Also see AGC increment speed at subaddress 29h.

111 7 (slowest)

110 6 (default)

000 0 (fastest)

### Table 4-34. AGC Decrement Delay

| Subaddress<br>Default | 2Ch<br>00h |   |             |                 |   |   |   |
|-----------------------|------------|---|-------------|-----------------|---|---|---|
| 7                     | 6          | 5 | 4           | 3               | 2 | 1 | 0 |
|                       |            |   | AGC decreme | ent delay [7:0] |   |   |   |

AGC decrement delay [7:0]

Number of frames to delay gain decrements.

NOTE: This register affects the decrement delay only when the amplitude reference used by the AGC is either the composite peak or the luma peak.

Also see AGC increment delay at subaddress 2Ah.

111 0

110 30 (default)

000 255



## SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-35. AGC White Peak Processing

| Subaddress<br>Default | 2Dh<br>F2h |               |               |             |           |               |               |
|-----------------------|------------|---------------|---------------|-------------|-----------|---------------|---------------|
| 7                     | 6          | 5             | 4             | 3           | 2         | 1             | 0             |
| Luma peak A           | Reserved   | Color burst A | Sync height A | Luma peak B | Composite | Color burst B | Sync height B |

If all four bits of the lower nibble are set to logic 1 (that is, no amplitude reference selected), then the front-end analog and digital gains are automatically set to nominal values.

If all four bits of the upper nibble are set to logic 1 (that is, no amplitude reference selected), then the back-end gain is set automatically to unity. If the input sync height is greater than 100% and the AGC-adjusted output video amplitude becomes less than 100%, then the back-end scale factor attempts to increase the contrast in the back-end to restore the video amplitude to 100%.

#### Luma peak A

0

1

Use of the luma peak as a video amplitude reference for the back-end feed-forward type AGC algorithm

- Enabled (default)
- Disabled

#### Color burst A

Use of the color burst amplitude as a video amplitude reference for the back-end

- 0 Enabled (default)
- 1 Disabled

#### Sync height A

Use of the sync-height as a video amplitude reference for the back-end feed-forward type AGC algorithm

- 0 Enabled (default)
- 1 Disabled

#### Luma peak B

Use of the luma peak as a video amplitude reference for front-end feedback type AGC algorithm

- 0 Enabled (default)
- 1 Disabled

#### Composite peak

Use of the composite peak as a video amplitude reference for front-end feedback type AGC algorithm

- 0 Enabled (default)
- 1 Disabled

#### Color burst B

Use of the color burst amplitude as a video amplitude reference for front-end feedback type AGC algorithm

- 0 Enabled (default)
- 1 Disabled

### Sync height B

Use of the sync-height as a video amplitude reference for front-end feedback type AGC algorithm

- 0 Enabled (default)
- 1 Disabled



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-36. Back-End AGC Control

| Subaddress    | 2Eh                                                                 |                    |                    |                   |                     |       |      |
|---------------|---------------------------------------------------------------------|--------------------|--------------------|-------------------|---------------------|-------|------|
| Default       | 08h                                                                 |                    |                    |                   |                     |       |      |
| 7             | 6                                                                   | 5                  | 4                  | 3                 | 2                   | 1     | 0    |
|               | Rese                                                                | rved               |                    | 1                 | Peak                | Color | Sync |
| composite pea | llows disabling the b<br>k) to decrement the<br>uses the sync-heigh | front-end gain. Fo | r example, writing |                   |                     |       |      |
| Peak          |                                                                     |                    |                    |                   |                     |       |      |
| Disabl        | es back-end AGC w                                                   | hen the front-end  | AGC uses the cor   | nposite peak as   | an amplitude refer  | ence. |      |
| 0             | Enabled (default)                                                   |                    |                    |                   |                     |       |      |
| 1             | Disabled                                                            |                    |                    |                   |                     |       |      |
| Color         |                                                                     |                    |                    |                   |                     |       |      |
| Disabl        | es back-end AGC w                                                   | hen the front-end  | AGC uses the col   | or burst as an ar | nplitude reference. |       |      |
| 0             | Enabled (default)                                                   |                    |                    |                   |                     |       |      |
| 1             | Disabled                                                            |                    |                    |                   |                     |       |      |
| Sync          |                                                                     |                    |                    |                   |                     |       |      |
| Disabl        | es back-end AGC w                                                   | hen the front-end  | AGC uses the syr   | nc height as an a | mplitude reference  | ).    |      |
| 0             | Enabled (default)                                                   |                    |                    |                   |                     |       |      |
| 1             | Disabled                                                            |                    |                    |                   |                     |       |      |
|               |                                                                     |                    | Table 4-37         | . AFE Fine G      | ain                 |       |      |

| Subaddress | 34h-35h |
|------------|---------|
| Default    | 086Ah   |

| Subaddress | 7    | 6           | 5            | 4 | 3 | 2 | 1 | 0 |  |  |  |
|------------|------|-------------|--------------|---|---|---|---|---|--|--|--|
| 34h        |      | FGAIN [7:0] |              |   |   |   |   |   |  |  |  |
| 35h        | Rese | erved       | FGAIN [13:8] |   |   |   |   |   |  |  |  |

### FGAIN [13:0]

This fine gain applies to CVBS. Fine Gain =  $(1/2048) \times$  FGAIN where  $0 \leq$  FGAIN  $\leq$  16383. This register works only in manual gain control mode. When AGC is active, writing to any value is ignored.

|      |     | 0000<br>1111 | 0000 to<br>1111 | Reserved        |
|------|-----|--------------|-----------------|-----------------|
| 00 0 | 100 | 0000         | 0000            | 0.5             |
| 00 1 | 000 | 0000         | 0000            | 1               |
| 00 1 | 000 | 0110         | 1010            | 1.052 (default) |
| 00 1 | 100 | 0000         | 0000            | 1.5             |
| 11 1 | 111 | 1111         | 1111            | 7.9995          |
|      |     |              |                 |                 |



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-38. AVID Start Pixel

| Subaddress<br>Default | 48h-49h<br>007Ah/0084h |                                                |   |   |   |   |   |   |  |
|-----------------------|------------------------|------------------------------------------------|---|---|---|---|---|---|--|
| Subaddress            | 7                      | 6                                              | 5 | 4 | 3 | 2 | 1 | 0 |  |
| 48h                   |                        | AVID start [7:0]                               |   |   |   |   |   |   |  |
| 49h                   |                        | Reserved AVID active Reserved AVID start [9:8] |   |   |   |   |   |   |  |

#### AVID start [9:0]

AVID start pixel number, this is a absolute pixel location from HS start pixel 0.

The TVP5158 updates the AVID start only when the AVID start MSB byte is written to. AVID start pixel register also controls the position of SAV code. If these registers are modified, then the TVP5158 retains the values for each video standard until the device is reset. The values for a particular video standard should be set by forcing the TVP5158 to the desired video standard first using register 0Dh then setting this register. This should be repeated for each video standard where the default values need to be changed.

#### AVID active

0 AVID out active in VBLK (default)

1 AVID out inactive in VBLK

### Table 4-39. AVID Pixel Width

| Subaddress<br>Default | 4Ah-4Bh<br>02D0h          |   |   |   |   |   |   |   |  |  |
|-----------------------|---------------------------|---|---|---|---|---|---|---|--|--|
| Subaddress            | 7                         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| 4Ah                   | AVID Width [7:0]          |   |   |   |   |   |   |   |  |  |
| 4Bh                   | Reserved AVID Width [9:8] |   |   |   |   |   |   |   |  |  |

#### AVID Width [9:0]

AVID pixel width. The number of pixels width of active video must be an even number. This is an absolute pixel location from HS start pixel 0.

The TVP5158 updates the AVID pixel width only when the AVID pixel width MSB byte is written to. AVID Pixel Width register also controls the position of EAV code. If these registers are modified, then the TVP5158 retains the values for each video standard until the device is reset. The values for a particular video standard should be set by forcing the TVP5158 to the desired video standard first using register 0Dh then setting this register. This should be repeated for each video standard where the default values need to be changed.

## Table 4-40. Noise Reduction Max Noise

| Subaddress<br>Default | 5Ch<br>28h         |   |   |   |   |   |   |  |
|-----------------------|--------------------|---|---|---|---|---|---|--|
| 7                     | 6                  | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Reserved              | NR Max Noise [6:0] |   |   |   |   |   |   |  |

NR\_Max\_Noise [6:0]

User-defined maximum noise level 0010 1000 40 (default)



SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

## Table 4-41. Noise Reduction Control

| Subaddress                                    | 5Dh                                            |                  |                        |                    |                    |                     |                   |  |  |
|-----------------------------------------------|------------------------------------------------|------------------|------------------------|--------------------|--------------------|---------------------|-------------------|--|--|
| Default                                       | 09h                                            |                  |                        |                    |                    |                     |                   |  |  |
| 7                                             | 6                                              | 5                | 4                      | 3                  | 2                  | 1                   | 0                 |  |  |
|                                               | Reserved                                       |                  | NR_Color_<br>Killer_En | Block_Width_<br>UV | Block_Width_Y      | Test_ Bypass        | NR_ Bypass        |  |  |
| NR_Color_Kille                                | er_En                                          |                  |                        |                    |                    |                     |                   |  |  |
| Noise                                         | reduction color killer                         | enabled          |                        |                    |                    |                     |                   |  |  |
| 0                                             | Disabled (default)                             |                  |                        |                    |                    |                     |                   |  |  |
| 1                                             | Enabled                                        |                  |                        |                    |                    |                     |                   |  |  |
| Block_Width_U                                 | VL                                             |                  |                        |                    |                    |                     |                   |  |  |
| Numb                                          | er of UV pixel values                          | which the algor  | ithm uses to gene      | rate the noise ave | rage.              |                     |                   |  |  |
| 0                                             | 128 pixels                                     |                  |                        |                    |                    |                     |                   |  |  |
| 1                                             | 256 pixels (default)                           | )                |                        |                    |                    |                     |                   |  |  |
| Block_Width_Y                                 | ſ                                              |                  |                        |                    |                    |                     |                   |  |  |
| Numb                                          | er of Y pixel values w                         | hich the algorit | hm uses to genera      | te the noise avera | ige.               |                     |                   |  |  |
| 0                                             | 256 pixels (default                            | )                |                        |                    |                    |                     |                   |  |  |
| 1                                             | 512 pixels                                     |                  |                        |                    |                    |                     |                   |  |  |
| Test_Bypass                                   |                                                |                  |                        |                    |                    |                     |                   |  |  |
| Test n<br>proces                              | node bypass. This tes<br>ssing.                | st bypass mode   | bypasses the Nois      | se Reduction mod   | ule completely via | hard wires and ha   | as zero delay for |  |  |
| 0                                             | Bypass disabled (o                             | default)         |                        |                    |                    |                     |                   |  |  |
| 1                                             | Bypass enabled                                 |                  |                        |                    |                    |                     |                   |  |  |
| NR_Bypass                                     |                                                |                  |                        |                    |                    |                     |                   |  |  |
|                                               | reduction module by<br>luring the output activ |                  |                        |                    |                    | les it to pass thro | ugh the incoming  |  |  |
| 0                                             | Bypass disabled                                |                  |                        |                    |                    |                     |                   |  |  |
| 1                                             | Bypass enabled (d                              | lefault)         |                        |                    |                    |                     |                   |  |  |
| Table 4-42. Noise Reduction Noise Filter Beta |                                                |                  |                        |                    |                    |                     |                   |  |  |
| Subaddress                                    | 5Eh-5Fh                                        |                  |                        |                    |                    |                     |                   |  |  |

| Subaddress<br>Default | 0330h                         |                      |   |   |   |   |   |   |  |  |  |
|-----------------------|-------------------------------|----------------------|---|---|---|---|---|---|--|--|--|
| Subaddress            | 7                             | 6                    | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| 5Eh                   | u u                           | NR_NoiseFilter [7:0] |   |   |   |   |   |   |  |  |  |
| 5Fh                   | Reserved NR_NoiseFilter [9:8] |                      |   |   |   |   |   |   |  |  |  |

NR\_NoiseFilter [9:0]

Noise reduction noise filter setting 0000 0011 0011 0000 816 (default)

63

www.ti.com

### Table 4-43. Operation Mode Control

| Subaddress<br>Default | 60h<br>00h |                     |   |               |              |      |       |
|-----------------------|------------|---------------------|---|---------------|--------------|------|-------|
| 7                     | 6          | 5                   | 4 | 3             | 2            | 1    | 0     |
| V-PLL free run        | Reserved   | H-PLL Response Time |   | V-bit control | Freeze C-PLL | Rese | erved |

V-PLL free run mode

0 Disabled (default)

1 Enabled

#### H-PLL Response Time

When in the Normal mode, the horizontal PLL (H-PLL) response time is set to its slowest setting. This mode improves noise immunity and provides a more stable output line frequency for standard TV signal sources (for example, TV tuners, DVD players, video surveillance cameras, etc.).

When in the Fast mode, the H-PLL response time is set to its fastest setting. This mode enables the H-PLL to respond more quickly to large variations in the horizontal timing (for example, VCR head switching intervals). This mode is recommended for VCRs and also cameras locked to the AC power-line frequency.

When in the Adaptive mode, the H-PLL response time is automatically adjusted based on the measured horizontal phase error. In this mode, the H-PLL response time typically approaches its slowest setting for most standard TV signal sources and approaches its fastest setting for most VCR signal sources.

00 Adaptive (default)

- 01 Reserved
- 10 Fast
- 11 Normal

#### V-bit control mode

0 Vertical blanking interval remains constant as total number of lines per frame varies (default)

1 Active video interval remains constant as total number of lines per frame varies

## Freeze C-PLL

- 0 Normal operation (default)
- 1 Freeze color PLL

## Table 4-44. Color PLL Speed Control

| Subaddress | 61h |   |   |   |   |
|------------|-----|---|---|---|---|
| Default    | 09h |   |   |   |   |
| [          |     | 1 | 1 | 1 | 1 |

| 7 | 6   | 5     | 4 | 3 | 2       | 1         | 0 |
|---|-----|-------|---|---|---------|-----------|---|
|   | Res | erved |   |   | CPLL sp | eed [3:0] |   |

CPLL speed [3:0]

Color PLL speed control 0000 to Reserved 1000 1001 9: Faster (default) 1010 10 1011 11: Slower 1100 to Reserved 1111



SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

## Table 4-45. Sync Height Low Threshold

| Subaddress<br>Default | 7Ch<br>02h              |   |   |   |   |   |   |  |  |  |  |
|-----------------------|-------------------------|---|---|---|---|---|---|--|--|--|--|
| 7                     | 6                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|                       | VSync upper thres [7:0] |   |   |   |   |   |   |  |  |  |  |

Lower hysteresis threshold for vertical sync-height detection (value/32×target sync height).

## Table 4-46. Sync Height High Threshold

| Subaddress<br>Default | 7Dh<br>08h              |   |   |   |   |   |   |  |  |
|-----------------------|-------------------------|---|---|---|---|---|---|--|--|
| 7                     | 6                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|                       | VSync upper thres [7:0] |   |   |   |   |   |   |  |  |

Upper hysteresis threshold for vertical sync-height detection (value/32×target sync height).

## Table 4-47. Clear Lost Lock Detect

| Subaddress<br>Default | 81h<br>00h |   |   |   |   |   |   |
|-----------------------|------------|---|---|---|---|---|---|
| 7                     | 6          | 5 | 4 | 3 | 2 | 1 | 0 |
|                       | Reserved   |   |   |   |   |   |   |

Clear lost lock detect

Clear bit 4 (lost lock detect) in the status 1 register at subaddress 00h

0 No effect (default)

1 Clears bit 4 in the status 1 register (00h)

## Table 4-48. VSYNC Filter Shift

| Subaddress<br>Default | 85h<br>03h |                          |   |   |   |   |   |
|-----------------------|------------|--------------------------|---|---|---|---|---|
| 7                     | 6          | 5                        | 4 | 3 | 2 | 1 | 0 |
|                       |            | VSYNC filter shift [1:0] |   |   |   |   |   |

VSYNC filter shift [1:0]

Used for adaptation of VPLL time constant

- 00 0 (fast)
- 01 1
- 10 2
- 11 3 (slow)



## SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-49. 656 Version/F-bit Control

| Subaddress<br>Default | 87h<br>00h        |                                                            |       |   |   |             |           |  |  |
|-----------------------|-------------------|------------------------------------------------------------|-------|---|---|-------------|-----------|--|--|
| 7                     | 6                 | 5                                                          | 4     | 3 | 2 | 1           | 0         |  |  |
|                       |                   | Res                                                        | erved |   |   | 656 version | F-control |  |  |
| 656 version           |                   |                                                            |       |   |   |             |           |  |  |
| 0                     | Timing confirms t | Timing confirms to ITU-R BT.656-4 specifications (default) |       |   |   |             |           |  |  |
| 1                     | Timing confirms t | Timing confirms to ITU-R BT.656-3 specifications           |       |   |   |             |           |  |  |

#### F-control

- Odd field causes  $0 \rightarrow 1$  transition in F-bit when in TVP5146 F/V mode (see register 88h) 0
- 1 Even field causes  $0 \rightarrow 1$  transition in F-bit when in TVP5146 F/V mode (see register 88h)





#### www.ti.com

## Table 4-50. F-Bit and V-Bit Decode Control

| Subaddr                                                      | ress        | 88h                        |             |                                   |                   |              |                |                  |                          |
|--------------------------------------------------------------|-------------|----------------------------|-------------|-----------------------------------|-------------------|--------------|----------------|------------------|--------------------------|
| Default                                                      |             | 03h                        |             |                                   |                   |              |                |                  |                          |
| 7                                                            |             | 6                          |             | 5                                 | 4                 | 3            | 2              | 1                | 0                        |
|                                                              |             | Reserve                    | d           | V                                 | PLL Ada           | aptive       | Reserved       | F-N              | lode [1:0]               |
| VPLL                                                         |             |                            |             |                                   |                   |              |                |                  |                          |
| ,                                                            | VPLL time   | constant o                 | control     |                                   |                   |              |                |                  |                          |
|                                                              | 0 V         | PLL adapts                 | s time cons | stants to input signal            |                   |              |                |                  |                          |
| 1 VPLL time constants fixed                                  |             |                            |             |                                   |                   |              |                |                  |                          |
| Adaptive                                                     |             |                            |             |                                   |                   |              |                |                  |                          |
| 0 Enable F and V bit adaptation to detected lines per frame  |             |                            |             |                                   |                   |              |                |                  |                          |
| 1 Disable F and V bit adaptation to detected lines per frame |             |                            |             |                                   |                   |              |                |                  |                          |
| -Mode                                                        | [1:0]       |                            |             |                                   |                   |              |                |                  |                          |
| I                                                            | F-bit contr | ol mode                    |             |                                   |                   |              |                |                  |                          |
| (                                                            |             | uto: If lines<br>SYNC inpu |             | e is standard decode<br>V bit = 0 | F and V bits as p | er 656 stand | dard from line | count else decod | e F bit from             |
| (                                                            | 01 D        | ecode F ar                 | nd V from i | input syncs                       |                   |              |                |                  |                          |
|                                                              | 10 R        | eserved                    |             |                                   |                   |              |                |                  |                          |
|                                                              | 11 A        | lways deco                 | de F and    | V bits from line cour             | t (TVP5146 comp   | atible)      |                |                  |                          |
| This regi                                                    | ster is use | ed in conjur               | nction with | register 89h as sho               | wn:               |              |                |                  |                          |
| Reg                                                          | 188h        | Reg                        | Reg 89h     |                                   | Stan              | dard LPF     |                | Non-stan         | dard LPF                 |
| Bit 1                                                        | Bit 0       | Bit 3                      | Bit 2       | Mode                              | F                 |              | v              | F                | v                        |
| 0                                                            | 0           | 0                          | 0           | Reserved                          | Reserved          | Res          | erved          | Reserved         |                          |
| 0                                                            | 0           | 1                          |             |                                   | 050               |              |                |                  | Reserved                 |
| 0                                                            | 0           | 0                          | 1           | TVP5158                           | 656               | 6            | 56             | Toggle           | Reserved<br>Switch9      |
| 0                                                            | 0           | 0                          | 1<br>0      | TVP5158<br>TVP5158                | 656               | -            | 56<br>56       | l oggle<br>Pulse | Reserved<br>Switch9<br>0 |
| -                                                            | -           | -                          | •           |                                   |                   | 6            |                | 00               | Switch9                  |

| Reg   | 88h   | Reg   | 89h   | Mada     | Standa   | ard LPF  | Non-stan                 | dard LPF |
|-------|-------|-------|-------|----------|----------|----------|--------------------------|----------|
| Bit 1 | Bit 0 | Bit 3 | Bit 2 | Mode     | F        | v        | F                        | V        |
| 0     | 0     | 0     | 0     | Reserved | Reserved | Reserved | Reserved                 | Reserved |
| 0     | 0     | 0     | 1     | TVP5158  | 656      | 656      | Toggle                   | Switch9  |
| 0     | 0     | 1     | 0     | TVP5158  | 656      | 656      | Pulse                    | 0        |
| 0     | 0     | 1     | 1     | Reserved | Reserved | Reserved | Reserved                 | Reserved |
| 0     | 1     | 0     | 0     | Reserved | Reserved | Reserved | Reserved                 | Reserved |
| 0     | 1     | 0     | 1     |          | 656      | 656      | Toggle                   | Switch9  |
| 0     | 1     | 1     | 0     |          | 656      | 656      | Pulse                    | 0        |
| 0     | 1     | 1     | 1     | Reserved | Reserved | Reserved | Reserved                 | Reserved |
| 1     | 0     | 0     | 0     | Reserved | Reserved | Reserved | Reserved                 | Reserved |
| 1     | 0     | 0     | 1     | Reserved | Reserved | Reserved | Reserved                 | Reserved |
| 1     | 0     | 1     | 0     | Reserved | Reserved | Reserved | Reserved                 | Reserved |
| 1     | 0     | 1     | 1     | Reserved | Reserved | Reserved | Reserved                 | Reserved |
| 1     | 1     | 0     | 0     | TVP5146  | 656      | 656      | Even = 1<br>Odd = toggle | Switch   |
| 1     | 1     | 0     | 1     | TVP5146  | 656      | 656      | Toggle                   | Switch   |
| 1     | 1     | 1     | 0     | TVP5146  | 656      | 656      | Pulse                    | Switch   |
| 1     | 1     | 1     | 1     | Reserved | Reserved | Reserved | Reserved                 | Reserved |

656 ITU-R BT.656 standard

Toggle Toggles from field to field

Pulse Pulses low for 1 line prior to field transition

Switch V bit switches high before the F bit transition and low after the F bit transition

Switch9 V bit switches high 1 line prior to F bit transition, then low after 9 lines

Reserved Not used



#### SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-51. F-Bit and V-Bit Control

| Subaddress    | 89h                 |                     |                       |                     |                    |                          |                  |
|---------------|---------------------|---------------------|-----------------------|---------------------|--------------------|--------------------------|------------------|
| Default       | 16h                 |                     |                       |                     |                    |                          |                  |
| 7             | 6                   | 5                   | 4                     | 3                   | 2                  | 1                        | 0                |
| Rabbit        | Res                 | erved               | Fast lock             | F and               | V [1:0]            | Phase Det                | HPLL             |
| Rabbit        |                     |                     |                       |                     |                    |                          |                  |
| Enable        | e "rabbit ear"      |                     |                       |                     |                    |                          |                  |
| 0             | Disabled (default   | )                   |                       |                     |                    |                          |                  |
| 1             | Enabled             |                     |                       |                     |                    |                          |                  |
| Fast lock     |                     |                     |                       |                     |                    |                          |                  |
|               |                     | ertical PLL is rese | et and a 2 second tim | er is initialized v | when vertical lock | is lost; during timed    | out the detected |
|               | /S is output.       |                     |                       |                     |                    |                          |                  |
| 0             | Disabled            |                     |                       |                     |                    |                          |                  |
| 1             | Enabled (default)   | 1                   |                       |                     |                    |                          |                  |
| F and V [1:0] |                     |                     |                       |                     |                    |                          |                  |
|               | 1                   |                     | -bit control mode 01  |                     | gister 88h)        |                          |                  |
| F and V       |                     | es Per Frame        |                       | F Bit               |                    | V Bit                    |                  |
|               | Standard            |                     | ITU-R BT.6            |                     | ITU                | J-R BT.656               |                  |
| 00            | Non standard-       |                     |                       | Forced to 1         |                    | Switch at field boundary |                  |
|               | Non standard-       | odd                 | Toggles               |                     |                    | ritch at field boundar   | у                |
| 01 (default)  | Standard            |                     |                       | ITU-R BT.656 I      |                    | ITU-R BT.656             |                  |
|               | Non standard        |                     | Toggles               |                     | Sw                 | ritch at field boundar   | у                |
| 10            | Standard            |                     | ITU-R BT.6            | 56                  | ITU                | J-R BT.656               |                  |
| 10            | Non standard        |                     | Pulsed mo             | de                  | Sw                 | ritch at field boundar   | у                |
| 11            | Reserved            |                     |                       |                     |                    |                          |                  |
| Phase Det     |                     |                     |                       |                     |                    |                          |                  |
| Enable        | e integral-window p | hase detector       |                       |                     |                    |                          |                  |
| 0             | Disabled            |                     |                       |                     |                    |                          |                  |
| 1             | Enabled (default)   | )                   |                       |                     |                    |                          |                  |
| HPLL          |                     |                     |                       |                     |                    |                          |                  |
| Enable        | horizontal PLL to   | free run            |                       |                     |                    |                          |                  |
| 0             | Disabled (default   | )                   |                       |                     |                    |                          |                  |
| -             |                     | ,                   |                       |                     |                    |                          |                  |

1 Enabled

## Table 4-52. Output Timing Delay

| Subaddress<br>Default | 8Ch<br>00h                |   |   |   |   |   |   |  |  |
|-----------------------|---------------------------|---|---|---|---|---|---|--|--|
| 7                     | 6                         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|                       | Output timing delay [7:0] |   |   |   |   |   |   |  |  |

Output timing delay [7:0]

Adjusts delay for AVID start and stop.

| 0000 1111 | +15 pixel delay         |
|-----------|-------------------------|
| 0000 0001 | +1 pixel delay          |
| 0000 0000 | 0 pixel delay (default) |
| 1111 1111 | -1 pixel delay          |
| 1111 0000 | -16 pixel delay         |





110 to

111

Reserved

www.ti.com

### Table 4-53. Auto Contrast User Table Index

| Subaddress<br>Default | 8Fh<br>04h            |                                   |                  |                      |      |   |   |  |  |
|-----------------------|-----------------------|-----------------------------------|------------------|----------------------|------|---|---|--|--|
| 7                     | 6                     | 5                                 | 4                | 3                    | 2    | 1 | 0 |  |  |
| Reserved              | AC_                   | AC_User_Mode_Table [2:0] Reserved |                  |                      |      |   |   |  |  |
| AC_User_Mode          | e_Table [2:0]         |                                   |                  |                      |      |   |   |  |  |
| User ta               | able selection for au | uto contrast user r               | node when the re | gister 0Fh sets to 0 | )2h. |   |   |  |  |
| 000                   | Brighter 1            |                                   |                  | -                    |      |   |   |  |  |
| 001                   | Brighter 2            |                                   |                  |                      |      |   |   |  |  |
| 010                   | Brighter 3 (Bright    | est)                              |                  |                      |      |   |   |  |  |
| 011                   | Darker 1              |                                   |                  |                      |      |   |   |  |  |
| 100                   | Darker 2              |                                   |                  |                      |      |   |   |  |  |
| 101                   | Darker 3 (Darkes      | t)                                |                  |                      |      |   |   |  |  |

## Table 4-54. Blue Screen Y Control

| Subaddress<br>Default | 90h<br>10h    |   |   |   |   |   |   |  |  |
|-----------------------|---------------|---|---|---|---|---|---|--|--|
| 7                     | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|                       | Y value [9:2] |   |   |   |   |   |   |  |  |

The Y value of the color screen output when enabled by bit 2 or 3 of the Output Formatter 2 register is programmable using a 10-bit value. The 8 MSBs, bits [9:2], are represented in this register. The remaining two LSB are found in the Blue Screen LSB register. The default color screen output is black.

The following table shows the values for registers 90h, 91h, 92h and 93h for several different screen colors.

| Screen Color    | Reg 90h | Reg 91h | Reg 92h | Reg 93h |
|-----------------|---------|---------|---------|---------|
| Black (default) | 10h     | 80h     | 80h     | 00h     |
| Blue            | 29h     | F0h     | 6Eh     | 00h     |
| Green           | 91h     | 36h     | 22h     | 00h     |
| Cyan            | AAh     | A6h     | 10h     | 00h     |
| Red             | 51h     | 5Ah     | F0h     | 00h     |
| Magenta         | 6Ah     | CAh     | DEh     | 00h     |
| Yellow          | D2h     | 10h     | 92h     | 00h     |
| White           | EBh     | 80h     | 80h     | 00h     |

NOTE: The blue screen output mode can be enabled or disabled using bits 3:2 of I<sup>2</sup>C register A9h.

## Table 4-55. Blue Screen Cb Control

| Subaddress<br>Default | 91h<br>80h     |   |   |   |   |   |   |  |  |  |  |
|-----------------------|----------------|---|---|---|---|---|---|--|--|--|--|
| 7                     | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|                       | Cb value [9:2] |   |   |   |   |   |   |  |  |  |  |

The Cb value of the color screen output when enabled by bit 2 or 3 of the Output Formatter 2 register is programmable using a 10-bit value. The 8 MSBs, bits[9:2], are represented in this register. The remaining two LSB are found in the Blue screen LSB register. The default color screen output is black. See Table 4-54 for example colors.

TEXAS INSTRUMENTS

SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-56. Blue Screen Cr Control

| Subaddress<br>Default | 92h<br>80h |   |        |          |   |   |   |
|-----------------------|------------|---|--------|----------|---|---|---|
| 7                     | 6          | 5 | 4      | 3        | 2 | 1 | 0 |
|                       |            |   | Cr val | ue [9:2] |   |   |   |

The Cr value of the color screen output when enabled by bit 2 or 3 of the Output Formatter 2 register is programmable using a 10-bit value. The 8 MSBs, bits[9:2], are represented in this register. The remaining two LSB are found in the Blue Screen LSB register. The default color screen output is black. See Table 4-54 for example colors.

## Table 4-57. Blue Screen LSB Control

| Subaddress<br>Default | 93h<br>00h |                   |   |          |           |                    |   |  |
|-----------------------|------------|-------------------|---|----------|-----------|--------------------|---|--|
| 7                     | 6          | 5                 | 4 | 3        | 2         | 1                  | 0 |  |
| Reserved              |            | Y value LSB [1:0] |   | Cb value | LSB [1:0] | Cr value LSB [1:0] |   |  |

The two LSBs for the Blue screen Y, Cb, and Cr values are represented in this register. See Table 4-54 for example colors.

### Table 4-58. Noise Measurement

| Subaddress | 94h-95h   |
|------------|-----------|
| Default    | Read Only |

| Subaddress | 7 | 6                        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|------------|---|--------------------------|---|---|---|---|---|---|--|--|
| 94h        |   | Noise Measurement [7:0]  |   |   |   |   |   |   |  |  |
| 95h        |   | Noise Measurement [15:8] |   |   |   |   |   |   |  |  |

#### Noise measurement [15:0]

Used by the weak signal detection algorithm.

Because this register is a double-byte register, it is necessary to "capture" the setting into the register to ensure that the value is not updated between reading the lower and upper bytes. To cause this register to "capture" the current settings bit 0 of I<sup>2</sup>C register 24h (status request) should be set to a 1. After the internal processor has updated this register, bit 0 of register 24h is cleared, indicating that both bytes of the noise measurement register have been updated and can be read. Either byte may be read first, because no further update occurs until bit 0 of 24h is set to 1 again.

## Table 4-59. Weak Signal High Threshold

| Subaddress<br>Default | 96h<br>60h |   |      |         |   |   |   |
|-----------------------|------------|---|------|---------|---|---|---|
| 7                     | 6          | 5 | 4    | 3       | 2 | 1 | 0 |
|                       |            |   | Leve | l [7:0] |   |   |   |

This register controls the upper threshold of the noise measurement used to determine whether the input signal should be considered a weak signal.

## Table 4-60. Weak Signal Low Threshold

| Subaddress<br>Default | 97h<br>50h |   |      |       |   |   |   |
|-----------------------|------------|---|------|-------|---|---|---|
| 7                     | 6          | 5 | 4    | 3     | 2 | 1 | 0 |
|                       |            |   | Leve | [7:0] |   |   |   |

This register controls the lower threshold of the noise measurement used to determine whether the input signal should be considered a weak signal.



TEXAS INSTRUMENTS

SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-61. Noise Reduction Y/U/V T0

| Subaddress<br>Default | 9Eh<br>0Ah                 | 9Fh<br>BCh | A0h<br>BCh |              |                |   |   |   |  |
|-----------------------|----------------------------|------------|------------|--------------|----------------|---|---|---|--|
| Subaddress            | 7                          | 6          | 5          | 4            | 3              | 2 | 1 | 0 |  |
| 9Eh                   |                            |            |            | Noise Reduct | ion Y T0 [7:0] |   |   |   |  |
| 9Fh                   | Noise Reduction U T0 [7:0] |            |            |              |                |   |   |   |  |
| A0h                   |                            |            |            | Noise Reduct | ion V T0 [7:0] |   |   |   |  |

These registers control how much noise filtering is done for Y/U/V channels. The higher the value is, the more noise filtering at the expense of video details.

## Table 4-62. Vertical Line Count Status

# SubaddressA2h-A3hDefaultRead Only

|            | -                            |                     |  |  |  |  |  |  |  |  |  |
|------------|------------------------------|---------------------|--|--|--|--|--|--|--|--|--|
| Subaddress | 7                            | 7 6 5 4 3 2 1 0     |  |  |  |  |  |  |  |  |  |
| A2h        |                              | Vertical line [7:0] |  |  |  |  |  |  |  |  |  |
| A3h        | Reserved Vertical line [9:8] |                     |  |  |  |  |  |  |  |  |  |

This status register is only updated when a status request is initiated via bit 0 of subaddress 24h.

Vertical line [9:0] represent the detected a total number of lines from the previous frame. This can be used with nonstandard video signals such as a VCR in trick mode to synchronize downstream video circuitry.

NOTE: This register is not double buffered.

Because this register is a double-byte register, it is necessary to "capture" the setting into the register to ensure that the value is not updated between reading the lower and upper bytes. To cause this register to "capture" the current settings bit 0 of  $l^2C$  register 24h (Status Request) should be set to a 1. After the internal processor has updated this register, bit 0 of register 24h is cleared, indicating that both bytes of the vertical line count register have been updated and can be read. Either byte may be read first, because no further update occurs until bit 0 of 24h is set to 1 again.

## Table 4-63. Output Formatter Control 1

| Subaddress<br>Default | A8h<br>44h |            |   |   |          |   |   |
|-----------------------|------------|------------|---|---|----------|---|---|
| 7                     | 6          | 5          | 4 | 3 | 2        | 1 | 0 |
| Reserved              | YCbCr code | CbCr range |   |   | Reserved |   |   |

This register should be written to all four video decoder cores.

range

YCbCr output code range

- 0 ITU-R BT.601 coding range (Y ranges from 16 to 235. Cb and Cr range from 16 to 240.)
- 1 Extended coding range (Y, Cb and Cr range from 1 to 254.) (default)

CbCr range format

- 0 Offset binary code (2's complement + 512) (default)
- 1 Straight binary code (2's complement)



#### SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-64. Output Formatter Control 2

| Subaddress<br>Default | A9h<br>40h |       |   |             |              |      |       |
|-----------------------|------------|-------|---|-------------|--------------|------|-------|
| 7                     | 6          | 5     | 4 | 3           | 2            | 1    | 0     |
|                       | Rese       | erved |   | Blue screen | output [1:0] | Rese | erved |

This register should be written to all four video decoder cores.

#### Blue screen output [1:0]

Fully programmable color of "blue screen" to support clean input/channel switching. When enabled, in case of lost lock, or when forced, the TVP5158 waits until the end of the current frame, then switches the output data to a programmable color. Once displaying the "blue screen", the inputs can be switched without causing snow or noise to be displayed on the digital output data. Once the inputs have settled the "blue screen" can be disabled, where the TVP5158 then waits until the end of the current video frame before re-enabling the video stream data to the output ports.

- 00 Normal operation (default)
- 01 Blue screen out when TVP5158 detects lost lock
- 10 Force Blue screen out
- 11 Reserved

## Table 4-65. Interrupt Control

| Subaddress<br>Default | ADh<br>00h |   |          |   |   |   |   |  |  |  |
|-----------------------|------------|---|----------|---|---|---|---|--|--|--|
| 7                     | 6          | 5 | 4        | 3 | 2 | 1 | 0 |  |  |  |
| Int_Pol               | Int_Type   |   | Reserved |   |   |   |   |  |  |  |

Int\_Pol

Interrupt polarity

0 Active low (default)

1 Active high (do not use with open-drain output)

NOTE: Active-high output should be used only when push-pull output type is selected (Int\_Type = 1).

Int\_Type

Interrupt output type

- 0 Open-drain output (default)
- 1 Push-pull output

NOTE: An external pullup resistor is required when open drain output is selected (Int Type = 0).

## Table 4-66. Embedded Sync Offset Control 1

| Subaddress<br>Default | AEh<br>01h |   |   |   |   |   |   |  |
|-----------------------|------------|---|---|---|---|---|---|--|
| 7                     | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Offset [7:0]          |            |   |   |   |   |   |   |  |

Offset [7:0]

This register allows the line position of the embedded F and V bit signals to be offset from the 656 standard positions. This register is only applicable to input video signals with a standard number of lines per frame.

| 01111111 |                   |  |  |  |
|----------|-------------------|--|--|--|
| ÷        |                   |  |  |  |
| 0000001  | +1 line (default) |  |  |  |
| 0000000  | 0 line            |  |  |  |
| 11111111 | -1 line           |  |  |  |
| ÷        |                   |  |  |  |
| 1000000  | -128 lines        |  |  |  |

Copyright © 2009-2011, Texas Instruments Incorporated


SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-67. Embedded Sync Offset Control 2

| Subaddress<br>Default | AFh<br>00h |   |       |         |   |   |   |
|-----------------------|------------|---|-------|---------|---|---|---|
| 7                     | 6          | 5 | 4     | 3       | 2 | 1 | 0 |
|                       |            |   | Offse | t [7:0] |   |   |   |
|                       |            |   |       |         |   |   |   |

Offset [7:0]



## SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-68. AVD Output Control 1

| Subaddress<br>Default | B0h<br>00h                    |                       |                   |                            |                  |             |         |
|-----------------------|-------------------------------|-----------------------|-------------------|----------------------------|------------------|-------------|---------|
| 7                     | 6                             | 5                     | 4                 | 3                          | 2                | 1           | 0       |
| Interlea              | ave_mode                      | Channel_M             | ux_Number         | Output_ type               | VCS_ID           | Video_I     | Res_Sel |
| This register sh      | ould be written to a          | all four video decoo  | der cores.        |                            |                  |             |         |
| nterleave_mod         | le                            |                       |                   |                            |                  |             |         |
| Interlea              | ave mode for multi-           | channel formats       |                   |                            |                  |             |         |
| 00                    | Non-interleaved               | (a.k.a. 1-Ch mode)    | – (default)       |                            |                  |             |         |
| 01                    |                               | mode (2-Ch and 4      | I-Ch only)        |                            |                  |             |         |
| 10                    | Line-interleaved              |                       |                   |                            |                  |             |         |
| 11                    |                               | hybrid mode (adds     | s 1-Ch D1 to sel  | ected 4-Ch Half-D1,        | 4-Ch CIF or 8-Ch | CIF format) |         |
| Channel_Mux_          |                               | ad abaaaala           |                   |                            |                  |             |         |
| Numbe<br>00           | er of time-multiplex          | ed channels           |                   |                            |                  |             |         |
| 00                    | 1-Ch (reserved)<br>2-Ch       |                       |                   |                            |                  |             |         |
| 10                    |                               | alf-D1 or CIF + 1-C   | b D1 for line-int | erleaved, hybrid mod       |                  |             |         |
| 10                    |                               |                       |                   | erleaved mode only)        |                  |             |         |
|                       | Line-interleavel              | •                     | ,                 | ······,,                   |                  |             |         |
|                       | <ul> <li>1st stage</li> </ul> | e: 8-Ch Half-D1 or    | 8-Ch CIF (video   | port A)                    |                  |             |         |
| 11                    | -                             | e: 4-Ch Half-D1 or    | 4-Ch CIF (vide    | o port A)                  |                  |             |         |
|                       |                               | ved, hybrid mode      |                   |                            |                  |             |         |
|                       |                               | e: 8-Ch CIF + 1-Ch    |                   | A)<br>Ch D1 (video port B) |                  |             |         |
| Dutput_type           |                               |                       |                   |                            |                  |             |         |
|                       | interface type                |                       |                   |                            |                  |             |         |
| 0                     | •••                           | 56 interface (defau   | lt)               |                            |                  |             |         |
| 1                     |                               |                       |                   | alf-D1 line-interleave     | ed modes only)   |             |         |
| /CS_ID                |                               |                       |                   |                            |                  |             |         |
| Video o               | cascade stage ID.             | Set to 0 for normal   | operation. For    | ine-interleaved mode       | e only.          |             |         |
| 0                     | 1st stage (chann              | els 1 to 4) (default) | )                 |                            |                  |             |         |
| 1                     | 2nd stage (chanr              | nels 5 to 8)          |                   |                            |                  |             |         |
| /ideo_Res_Sel         |                               |                       |                   |                            |                  |             |         |
|                       | resolution select. E          | ffects multi-channe   | el OFM only.      |                            |                  |             |         |
| 00                    | D1 (default)                  |                       |                   |                            |                  |             |         |
| 01<br>10              | Reserved<br>Half-D1           |                       |                   |                            |                  |             |         |
| 10                    | CIF                           |                       |                   |                            |                  |             |         |
|                       | on                            |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |
|                       |                               |                       |                   |                            |                  |             |         |



SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

## Table 4-69. AVD Output Control 2

| Subaddress<br>Default | B1h<br>10h   |      |        |              |                       |                      |                         |
|-----------------------|--------------|------|--------|--------------|-----------------------|----------------------|-------------------------|
| 7                     | 6            | 5    | 4      | 3            | 2                     | 1                    | 0                       |
| LLC_En                | Line_Crop_En | Quai | n_Ctrl | Line_ID_Ctrl | Chan_ID_<br>SAVEAV En | Chan_ID_<br>Blank En | Video_Det_<br>SAVEAV En |

This register should be written to all four video decoder cores.

LLC\_En

Line-locked clock enable, active high. For non-interleaved mode only. For use with Port A only. For D1 resolution only.

Line-locked clock disabled (default)

1 Line-locked clock enabled

#### Line\_ Crop\_En

0

AVD line cropping enable, active high. Effects both scaled and unscaled AVD outputs.

0 Cropping disabled (unscaled: 720 pixels/line, down-scaled: 360 pixels/line) - (default)

1 Cropping enabled (unscaled: 704 pixels/line, down-scaled: 352 pixels/line)

#### Quan\_Ctrl

10-bit to 8-bit quantization control. Dithering algorithm based on truncation error from previous pixel.

- 00 Enable simple truncation
- 01 Enable dithering (default)
- 10 Enable simple rounding
- 11 Reserved

#### Line\_ID\_Ctrl

0

Line ID control. For line-interleaved mode only.

- Line ID continues counting through the vertical blanking interval (default)
- 1 Line ID holds the terminal count from the end of active video through the vertical blanking interval

#### Chan\_ID\_SAVEAV\_En

Channel ID inserted in SAV/EAV codes enable, active high. For pixel-interleaved mode only. Always disabled for non-interleaved and line-interleaved modes.

- 0 Disabled (default)
- 1 Enabled

### Chan\_ID\_Blank\_En

Channel ID inserted in blanking level enable, active high. For pixel-interleaved mode only. Always disabled for non-interleaved and line-interleaved modes.

- 0 Disabled (default)
- 1 Enabled

### Video\_Det\_SAVEAV\_En

Video detection status inserted in SAV/EAV codes enable, active high. For non-interleaved and pixel-interleaved modes. Always enabled for line-interleaved mode.

- 0 VDET insertion disabled (default)
- 1 VDET insertion enabled



## SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-70. OFM Mode Control

| 7         6         5         4         3         2         1         0           Video Part P         Out Ol K         Ou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Subaddress<br>Default | B2h<br>20h                            |                                    |                   |                   |                      |                   |               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------|------------------------------------|-------------------|-------------------|----------------------|-------------------|---------------|
| Video_Port_B_n       Out_CLK_<br>req_Ctil       OSC_OUT_En       Out_CLK_<br>Pol_Sel       Out_CLK_<br>Freq_Sel       Out_CLK_P_En       Out_CLK_N_E       Video_Port,<br>n         This register only needs to be written to video decoder core 0.       Video_Port B       Video Port B disabled (default)       Video_Port, B_En       Video Port B disabled (default)       Video Port B disabled       Video Port B disable       Video Port B disable<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                       | 1                                     | 5                                  | 4                 | 3                 | 2                    | 1                 | 0             |
| Video Port.B.ER<br>Video Port.B.ER<br>Video Port B disabled (default)<br>1 Video Port B disabled (default)<br>1 Output clock frequency control for 4-Ch Half-D1 + 1-Ch D1 and 8-Ch CIF + 1-Ch D1 line-interleaved, hybrid output formats only.<br>Affects both OCLK_P and OCLK_N.<br>0 108 MHz (default)<br>1 81 MHz<br>OSC_OUT_En<br>Oscillator output enable, active high<br>0 OSC_OUT enabled (default)<br>0 OSC_OUT enabled (default)<br>0 VIDUE (LK_Pel_Sel<br>0 Untput clock polarity select. Affects both OCLK_P and OCLK_N.<br>0 Non-inverted (default)<br>1 Inverted<br>0 VIDUE (LK_Freq_Sel<br>0 Untput clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.<br>0 S4 MHz (default)<br>1 27 MHz<br>0 Untput data clock+ (OCLK_P) enable, active high<br>0 OLLK_PEn<br>0 Untput data clock+ (OCLK_P) enable, active high<br>0 OLLK_PEn<br>0 Untput data clock- (OCLK_N) enable, active high<br>0 OCLK_P enabled<br>0 Untput data clock- (OCLK_N) enable, active high<br>0 OCLK_N enabled (default)<br>1 O           | Video_Port_B_         | Out_CLK_                              |                                    | Out_CLK_          | Out_CLK_          |                      | Out_CLK_N_E       | Video_Port_En |
| Video       >video       Port B disabled (default)         1       Video       Video       Port B disabled (default)         1       Video       Video       Port B enabled         Output:       Lock frequency control for 4-Ch Half-D1 + 1-Ch D1 and 8-Ch CIF + 1-Ch D1 line-interleaved, hybrid output formats only.         Affects       both OCLK_P and OCLK_N.       0       108 MHz (default)         1       81 MHz       0       OSC_OUT enable, active high       0         0       OSC_OUT enable, active high       0       OSC_OUT enabled (default)         1       INVerted       OSC_OUT enabled (default)       0         0       OSC_OUT enabled (default)       0       Non-inverted (default)         1       Inverted       0       Non-inverted (default)       0         1       Inverted       0       54 MHz (default)       0       0         1       Inverted       0       54 MHz (default)       0       0       0         1       Inverted       0       0       CLK_P (Second Second Se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | This register only    | y needs to be writ                    | ten to video decode                | er core 0.        |                   |                      |                   |               |
| 0       Video Port B disabled (default)         1       Video Port B enabled         Out_CLK_Freq_Cl       Output clock frequency control for 4-Ch Half-D1 + 1-Ch D1 and 8-Ch CIF + 1-Ch D1 line-interleaved, hybrid output formats only. Affects both OCLK_P and OCLK_N.         0       108 MHz (default)         1       81 MHz         OScillator output enable, active high       0         0       OSC_OUT disabled         1       0 SC_OUT disabled (default)         0       OSC_OUT disabled (default)         0       OSC_OUT disabled (default)         0       OSC_OUT disabled (default)         1       Inverted         Output clock requency select Affects both OCLK_P and OCLK_N.       0         0       Non-inverted (default)         1       Inverted         Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P enabled         0       OCLK_P enabled         0       OCLK_P disabled (default)         1       OCLK_P enabled         0       OCLK_P enabled         0       OCLK_P enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Video_Port_B_E        | n                                     |                                    |                   |                   |                      |                   |               |
| 1       Video Port B enabled         Out_CLK_Freq_Ct/       Output clock frequency control for 4-Ch Half-D1 + 1-Ch D1 and 8-Ch CIF + 1-Ch D1 line-interleaved, hybrid output formats only. Affects both OCLK_P and OCLK_N.         0       108 MHz (default)         1       81 MHz         OSC_OUT_En       Osc_OUT enabled (default)         0       OSC_OUT enabled (default)         0       Non-inverted (default)         1       Inverted         Output clock polarity select. Affects both OCLK_P and OCLK_N.       Non-inverted (default)         1       Inverted         Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       0CLK_P enabled         0       OCLK_P enabled         0       OCLK_P enabled         0       OCLK_P inable, active high         0       OCLK_P enabled         0       OCLK_P inabled (default)         1       OCLK_P enabled         0       OCLK_P enabled         0       OCLK_P enabled         0       OCLK_P enabled <td< td=""><td>Video p</td><td>ort B output enabl</td><td>e for 6-Ch Half-D1</td><td>(2nd stage), acti</td><td>ve high</td><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Video p               | ort B output enabl                    | e for 6-Ch Half-D1                 | (2nd stage), acti | ve high           |                      |                   |               |
| Out_CLK_Freq_Cll         Output clock frequency control for 4-Ch Half-D1 + 1-Ch D1 and 8-Ch CIF + 1-Ch D1 line-interleaved, hybrid output formats only. Affects both OCLK_P and OCLK_N.         0       108 MHz (default)         1       81 MHz         OSC_OUT_En       Oscillator output enable, active high         0       OSC_OUT disabled         1       OSC_OUT enabled (default)         Output clock polarity select. Affects both OCLK_P and OCLK_N.       0         0       Non-inverted (default)         1       Inverted         Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P enabled (default)         1       27 MHz         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P enabled (default)         1       OCLK_P enabled         0       OCLK_N enabled (default)         1       OCLK_P enabled         0       OCLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video port output enable, active high       0         0       OLLK_N enabled (for 2-Ch mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |                                       |                                    |                   |                   |                      |                   |               |
| Output clock frequency control for 4-Ch Half-D1 + 1-Ch D1 and 8-Ch ClF + 1-Ch D1 line-interleaved, hybrid output formats only.         Affects both OCLK_P and OCLK_N.         0       108 MHz (default)         1       81 MHz         OSc:Illator output enable, active high       0         0       OSC_OUT enabled (default)         0       OSC_OUT enabled (default)         0       OSC_OUT enabled (default)         0       OSC_OUT enabled (default)         0       Non-inverted (default)         1       Inverted         Output clock polarity select. Affects both OCLK_P and OCLK_N.       0         0       Non-inverted (default)         1       Inverted         Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       \$4 MHz (default)         1       27 MHz         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Output data clock- (OCLK_N) enable, active high         0       OCLK_N enabled (default)         1       OCLK_N enabled (default)         1       OCLK_N enabled (default)         1       OCLK_N enabled (default)         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                       |                                       | bled                               |                   |                   |                      |                   |               |
| Affects both OCLK_P and OCLK_N.<br>0 108 MHz (default)<br>1 81 MHz<br>OSC_OUT_En<br>Oscillator output enable, active high<br>0 OSC_OUT disabled<br>1 OSC_OUT enabled (default)<br>0 Ut_CLK_Pol_Sel<br>Output clock polarity select. Affects both OCLK_P and OCLK_N.<br>0 Non-inverted (default)<br>1 Inverted<br>Output clock polarity select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.<br>0 54 MHz (default)<br>1 27 MHz<br>Out_CLK_P_En<br>Output data clock+ (OCLK_P) enable, active high<br>0 OCLK_P disabled (default)<br>1 0CLK_P enabled<br>0 OCLK_N enabled.<br>0 OCLK_N enabled.<br>0 OCLK_N enabled.<br>0 OCLK_N enabled.<br>0 OCLK_N enabled.<br>0 OCLK_N enabled. (default)<br>1 0CLK_N enabled.<br>0 OCLK_N enabled. (default)<br>1 0CLK_N enable. (default) |                       |                                       |                                    |                   |                   |                      |                   |               |
| 0 108 MHz (default)<br>1 81 MHz<br>OSC_OUT EF<br>Oscillature training a citive high<br>0 OSC_OUT disabled<br>1 OSC_OUT enabled (default)<br>Out_CLK_Po_SS<br>Output clock polarity select. Affects both OCLK_P and OCLK_N.<br>0 Non-inverted (default)<br>1 Inverted<br>0 Non-inverted (default)<br>1 Inverted<br>0 S4 MHz (default)<br>1 Inverted<br>0 S4 MHz (default)<br>1 27 MHz<br>Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.<br>0 S4 MHz (default)<br>1 27 MHz<br>Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.<br>0 S4 MHz (default)<br>1 27 MHz<br>Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.<br>0 S4 CLK_P enable, active high<br>0 OLK_P disabled (default)<br>1 OLK_P enabled<br>OUT_CLK_N_EN<br>0 OLK_N disabled (default)<br>1 OLK_N enable, active high<br>0 OLK_N enabled (for 2-Ch mode only)<br>Video_Port_EF<br>Video port cutput enable, active high<br>0 All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Output o<br>Affects I | clock frequency co<br>both OCLK_P and | ontrol for 4-Ch Half-<br>I OCLK N. | D1 + 1-Ch D1 a    | nd 8-Ch CIF + 1-0 | Ch D1 line-interleav | ed, hybrid output | formats only. |
| 1       81 MHz         OSC_OUT_En       Oscillator output enable, active high         0       OSC_OUT disabled         1       OSC_OUT enabled (default)         Out_CLK_Pol_Sel       Output clock polarity select. Affects both OCLK_P and OCLK_N.         0       Non-inverted (default)         1       Inverted         Out_CLK_Freq_Sel       Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Output data clock- (OCLK_N) enable, active high         0       OCLK_N enabled (default)         1       OCLK_N clock         Output data clock- (OCLK_N) enable, active high         0       OCLK_N clock         Output data clock- (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N clock         Output data clock- (OCLK_N) enable, active high         0       OCLK_N clock         Output data clock (otput enable), active high         0       OCLK_N enabled (default)         1       OCLK_N enabled (default) </td <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |                                       |                                    |                   |                   |                      |                   |               |
| Oscillator output enable, active high         0       OSC_OUT disabled         1       OSC_OUT enabled (default)         Output clock polarity select. Affects both OCLK_P and OCLK_N.       0         0       Non-inverted (default)         1       Inverted         Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output clock requency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output clock + (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Output data clock + (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N enabled (default)         1       OCLK_N benabled (default)         1       OCLK_N to anabled (default)         1       OCLK_N disabled (default)         1       OCLK_N to anabled (for 2-Ch mode only)         Video_Fort_En       Video ports disabled (default)         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                       |                                       | ,                                  |                   |                   |                      |                   |               |
| 0 OSC_OUT disabled<br>1 OSC_OUT enabled (default)<br>Out_CLK_Pol_S⊌<br>Output clock polarity select. Affects both OCLK_P and OCLK_N.<br>0 Non-inverted (default)<br>1 Inverted<br>Out_CLK_Freq_Sel<br>Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.<br>0 54 MHz (default)<br>1 27 MHz<br>Out_CLK_P_En<br>Output data clock+ (OCLK_P) enable, active high<br>0 OCLK_P disabled (default)<br>1 OCLK_P enabled<br>Output data clock- (OCLK_N) enable, active high<br>0 OCLK_N disabled (default)<br>1 OCLK_N enabled (default)<br>1 OCLK_N enabled (default)<br>1 OCLK_N enabled (default)<br>1 OCLK_N disabled (default)<br>1 OCLK_N enabled (default)<br>1 OCLK_N enabled (default)<br>1 OCLK_N disabled (default)<br>1 OCLK_N disabled (default)<br>1 OCLK_N disabled (default)<br>1 OCLK_N enabled (for 2-Ch mode only)<br>Video_Port_En<br>Video port output enable, active high<br>0 All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OSC_OUT_En            |                                       |                                    |                   |                   |                      |                   |               |
| 1       OSC_OUT enabled (default)         Output CLK_Pol_S         Output CLK_pol_S         0       Non-inverted (default)         1       Inverted         0       Non-inverted (default)         1       Inverted         0       Vottput Clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output CLK_P_En         Output tat clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Output tat clock- (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N enabled         Output tat clock- (OCLK_N) enable, active high         0       OLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video_Vort_En         Video_Vort_En       Video_Vort_En         0       All four video ports disabled (default)         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Oscillato             | or output enable, a                   | active high                        |                   |                   |                      |                   |               |
| Out_CLK_Pol_S         Output clock polarity select. Affects both OCLK_P and OCLK_N.         0       Non-inverted (default)         1       Inverted         Out_CLK_Freq_S         Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output data clock + (OCLK_P) enable, active high         0       OCLK_P enabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video_Port senabled (default)         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |                                       |                                    |                   |                   |                      |                   |               |
| Output took polarity select. Affects both OCLK_P and OCLK_N.0Non-inverted (default)1InvertedOutput took frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.054 MHz (default)127 MHzOutput took frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.054 MHz (default)127 MHzOutput took frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.054 MHz (default)127 MHzOutput to clock + (OCLK_P) enable, active high0OLK_P disabled (default)1OCLK_P enabledOutput to clock - (OCLK_N) enable, active high0OLK_N disabled (default)1OCLK_N enabled (for 2-Ch mode only)Video_Port_EnVideo took option (of 2-Ch mode only)Video_Port_EnVideo ports disabled (default)0All four video ports disabled (default)0All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                     | OSC_OUT enabl                         | ed (default)                       |                   |                   |                      |                   |               |
| <ul> <li>Non-inverted (default)         <ol> <li>Inverted</li> </ol> </li> <li>Non-inverted (default)         <ol> <li>Inverted</li> </ol> </li> <li>Out_CLK_Freq_Sel         <ol> <li>Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.</li> <li>54 MHz (default)             <li>27 MHz</li> </li></ol> </li> <li>Out_CLK_P_En         <ol> <li>Output data clock+ (OCLK_P) enable, active high</li> <li>OCLK_P disabled (default)             <ol> <li>OCLK_P enabled</li> </ol> </li> <li>Output data clock- (OCLK_N) enable, active high</li> <li>OCLK_N En             <ol> <li>Output data clock- (OCLK_N) enable, active high</li> <li>OCLK_N lenabled (default)             <ol> <li>OCLK_N enabled (default)</li> <li>OCLK_N enabled (default)</li> <li>OCLK_N enabled (for 2-Ch mode only)</li> </ol> </li> <li>Video_Port_En         <ol> <li>Video port output enable, active high</li> <li>All four video ports disabled (default)</li> <li>All four video ports disabled (default)</li> </ol> </li> </ol></li></ol></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                       |                                       |                                    |                   |                   |                      |                   |               |
| 1       Inverted         Out_CLK_Freq_SH       Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Out_CLK_P_En         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Out_CLK_N_En         Output data clock- (OCLK_N) enable, active high         0       OCLK_N enabled (default)         1       OCLK_N enabled, active high         0       OCLK_N enabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | •                     |                                       |                                    | _K_P and OCLK     | _N.               |                      |                   |               |
| Out_CLK_Freq_Sel         Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Output data clock- (OCLK_N) enable, active high         0       OCLK_N enabled         Output data clock- (OCLK_N) enable, active high         0       OCLK_N enabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                       |                                       | fault)                             |                   |                   |                      |                   |               |
| Output clock frequency select for 2-ch pixel-interleaved mode only. Affects both OCLK_P and OCLK_N.         0       54 MHz (default)         1       27 MHz         Output CLK_P_En         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Output data clock- (OCLK_N) enable, active high         0       OCLK_N enabled         Output data clock- (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -                     |                                       |                                    |                   |                   |                      |                   |               |
| 0 54 MHz (default)<br>1 27 MHz<br>Out_CLK_P_En<br>Output data clock+ (OCLK_P) enable, active high<br>0 OCLK_P disabled (default)<br>1 OCLK_P enabled<br>Out_CLK_N_En<br>Output data clock- (OCLK_N) enable, active high<br>0 OCLK_N disabled (default)<br>1 OCLK_N enabled (for 2-Ch mode only)<br>Video_Port_En<br>Video port output enable, active high<br>0 All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                       |                                       |                                    |                   |                   |                      |                   |               |
| 1       27 MHz         Out_CLK_P_En       Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Output data clock- (OCLK_N) enable, active high         0       OCLK_N enabled, active high         0       OCLK_N disabled (default)         1       OCLK_N disabled (default)         1       OCLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |                                       | elect for 2-ch pixel-i             | nterleaved mode   | only. Affects bot | h OCLK_P and OC      | CLK_N.            |               |
| Out_CLK_P_En         Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Output data clock- (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N disabled (default)         1       OCLK_N disabled (default)         1       OCLK_N disabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |                                       |                                    |                   |                   |                      |                   |               |
| Output data clock+ (OCLK_P) enable, active high         0       OCLK_P disabled (default)         1       OCLK_P enabled         Out_CLK_N_En         Output data clock- (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                     | 27 MHZ                                |                                    |                   |                   |                      |                   |               |
| 0       OCLK_P disabled (default)         1       OCLK_P enabled         Out_CLK_N_En       Output data clock- (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                       | lata clock I (OCI I                   | ( P) anabla activa                 | high              |                   |                      |                   |               |
| 1       OCLK_P enabled         Out_CLK_N_En                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |                                       |                                    | nıgri             |                   |                      |                   |               |
| Out_CLK_N_En         Output data clock- (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En         Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                       |                                       |                                    |                   |                   |                      |                   |               |
| Output data clock- (OCLK_N) enable, active high         0       OCLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En         Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       | OOEIC_I chabled                       | 4                                  |                   |                   |                      |                   |               |
| 0       OCLK_N disabled (default)         1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       | data clock- (OCI k                    | (N) enable, active                 | hiah              |                   |                      |                   |               |
| 1       OCLK_N enabled (for 2-Ch mode only)         Video_Port_En       Video port output enable, active high         0       All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |                                       |                                    |                   |                   |                      |                   |               |
| Video_Port_En<br>Video port output enable, active high<br>0 All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                       |                                       |                                    | nly)              |                   |                      |                   |               |
| Video port output enable, active high<br>0 All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       | —                                     | ,                                  | ,                 |                   |                      |                   |               |
| 0 All four video ports disabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       | ort output enable,                    | active high                        |                   |                   |                      |                   |               |
| 1 All video ports required for selected output format enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                       |                                       | -                                  | )                 |                   |                      |                   |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                     | All video ports re                    | quired for selected                | output format en  | abled             |                      |                   |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                     |                                       |                                    |                   | abled             |                      |                   |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       |                                       |                                    |                   |                   |                      |                   |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       |                                       |                                    |                   |                   |                      |                   |               |

76 Internal Control Registers

Copyright © 2009–2011, Texas Instruments Incorporated



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-71. OFM Channel Select 1

| Subaddress    | B3h                     |                   |                   |                  |                    |          |         |
|---------------|-------------------------|-------------------|-------------------|------------------|--------------------|----------|---------|
| Default       | E4h                     |                   |                   |                  |                    |          |         |
| 7             | 6                       | 5                 | 4                 | 3                | 2                  | 1        | 0       |
| Chan          | _Sel_Port_D             | Chan_S            | el_Port_C         | Chan_S           | el_Port_B          | Chan_Sel | _Port_A |
| This register | only needs to be writte | en to video decor | der core 0. OFM c | hannel select by | video port in 1-Ch | mode.    |         |
| Chan_Sel_Po   | ort_D                   |                   |                   |                  |                    |          |         |
| Char          | nel select for port D   |                   |                   |                  |                    |          |         |
| 00            | Ch 1                    |                   |                   |                  |                    |          |         |
| 01            | Ch 2                    |                   |                   |                  |                    |          |         |
| 10            | Ch 3                    |                   |                   |                  |                    |          |         |
| 11            | Ch 4 (default)          |                   |                   |                  |                    |          |         |
| Chan_Sel_Po   | ort_C                   |                   |                   |                  |                    |          |         |
| Char          | nel select for port C   |                   |                   |                  |                    |          |         |
| 00            | Ch 1                    |                   |                   |                  |                    |          |         |
| 01            | Ch 2                    |                   |                   |                  |                    |          |         |
| 10            | Ch 3 (default)          |                   |                   |                  |                    |          |         |
| 11            | Ch 4                    |                   |                   |                  |                    |          |         |
| Chan_Sel_Po   | ort_B                   |                   |                   |                  |                    |          |         |
| Char          | nel select for port B   |                   |                   |                  |                    |          |         |
| 00            | Ch 1                    |                   |                   |                  |                    |          |         |
| 01            | Ch 2 (default)          |                   |                   |                  |                    |          |         |
| 10            | Ch 3                    |                   |                   |                  |                    |          |         |
| 11            | Ch 4                    |                   |                   |                  |                    |          |         |
| Chan_Sel_Po   | ort_A                   |                   |                   |                  |                    |          |         |
| Char          | nel select for port A   |                   |                   |                  |                    |          |         |
| 00            | Ch 1 (default)          |                   |                   |                  |                    |          |         |
| 01            | Ch 2                    |                   |                   |                  |                    |          |         |
| 10            | Ch 3                    |                   |                   |                  |                    |          |         |

- 10 Ch 3
- 11 Ch 4

NOTE: Each video port must be set to a different channel.



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-72. OFM Channel Select 2

| Subaddress<br>Default | B4h<br>E4h          |                   |                   |                    |                    |           |             |
|-----------------------|---------------------|-------------------|-------------------|--------------------|--------------------|-----------|-------------|
| 7                     | 6                   | 5                 | 4                 | 3                  | 2                  | 1         | 0           |
| 2nd_Chan_             | _Sel_Port_B         | 1st_Chan_         | _Sel_Port_B       | 2nd_Chan_          | _Sel_Port_A        | 1st_Chan_ | _Sel_Port_A |
| This register onl     | y needs to be writ  | ten to video deco | der core 0. OFM c | hannel select by v | video port in 2-Ch | mode.     |             |
| 2nd_Chan_Sel_         | Port B              |                   |                   | -                  |                    |           |             |
|                       | channel select for  | · port B          |                   |                    |                    |           |             |
| 00                    | Ch 1                |                   |                   |                    |                    |           |             |
| 01                    | Ch 2                |                   |                   |                    |                    |           |             |
| 10                    | Ch 3                |                   |                   |                    |                    |           |             |
| 11                    | Ch 4 (default)      |                   |                   |                    |                    |           |             |
| 1st_Chan_Sel_F        | Port_B              |                   |                   |                    |                    |           |             |
| First cha             | annel select for po | ort B             |                   |                    |                    |           |             |
| 00                    | Ch 1                |                   |                   |                    |                    |           |             |
| 01                    | Ch 2                |                   |                   |                    |                    |           |             |
| 10                    | Ch 3 (default)      |                   |                   |                    |                    |           |             |
| 11                    | Ch 4                |                   |                   |                    |                    |           |             |
| 2nd_Chan_Sel_         | Port_A              |                   |                   |                    |                    |           |             |
| Second                | channel select for  | r port A          |                   |                    |                    |           |             |
| 00                    | Ch 1                |                   |                   |                    |                    |           |             |
| 01                    | Ch 2 (default)      |                   |                   |                    |                    |           |             |
| 10                    | Ch 3                |                   |                   |                    |                    |           |             |
| 11                    | Ch 4                |                   |                   |                    |                    |           |             |
| 1st_Chan_Sel_F        |                     |                   |                   |                    |                    |           |             |
| First cha             | annel select for po | ort A             |                   |                    |                    |           |             |
| 00                    | Ch 1 (default)      |                   |                   |                    |                    |           |             |
| 01                    | Ch 2                |                   |                   |                    |                    |           |             |
| 10                    | Ch 3                |                   |                   |                    |                    |           |             |

11 Ch 4

NOTE: Each video port must be set to a different channel.

## Table 4-73. OFM Channel Select 3

| Subaddress<br>Default | B5h<br>00h |          |   |   |   |                   |      |
|-----------------------|------------|----------|---|---|---|-------------------|------|
| 7                     | 6          | 5        | 4 | 3 | 2 | 1                 | 0    |
|                       |            | Reserved |   |   | H | /brid Chan Sel [2 | 2:0] |

This register only needs to be written to video decoder core 0.

Hybrid\_Chan\_Sel [2:0]

OFM channel select for 1-Ch D1 channel in video cascade mode and hybrid format mode.

- 000 Ch 1 (default) 001 Ch 2
- 010 Ch 3
- 011 Ch 4
- 100 Cascade input from Port C (for video cascade 1st stage only)
- 101 Reserved
- 110 Reserved
- 111 Reserved





SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

### Table 4-74. OFM Super-Frame Size

| Subaddress<br>Default | B6h-B7h<br>041Bh |                 |         |            |              |            |               |   |
|-----------------------|------------------|-----------------|---------|------------|--------------|------------|---------------|---|
| Subaddress            | 7                | 6               | 5       | 4          | 3            | 2          | 1             | 0 |
| B6h                   |                  |                 |         | Super_Fram | e_Size [7:0] |            |               |   |
| B7h                   | Rese             | erved           | Ctrl_Mo | ode [1:0]  |              | Super_Fram | e_Size [11:8] |   |
| These registers       | s write to decod | er core 0 only. |         |            |              |            |               |   |

Ctrl\_Mode [1:0]

Super-frame size control mode

- Super-frame size based on 525-line standard (default) 00
- 01 Super-frame size based on 625-line standard
- 10 Reserved

11 Super-frame size based on manual setting (see subaddress B6h/B7h)

Super\_Frame\_Size [11:0]

Total number of lines per super-frame. For line-interleaved mode only.

0100 0001 1011 1051 (default)

NOTE: Has no effect on port B in the video cascade interface.

## Table 4-75, OFM EAV2SAV Duration

| Subaddress<br>Default | B8h-B9h<br>0040h |                  |     |                               |                  |       |   |                       |
|-----------------------|------------------|------------------|-----|-------------------------------|------------------|-------|---|-----------------------|
| Subaddress            | 7                | 6                | 5   | 4                             | 3                | 2     | 1 | 0                     |
| B8h                   |                  |                  |     | OFM_EAV2SA                    | V_Duration [7:0] | ]     |   |                       |
| B9h                   | н                | orizontal_Freq_1 | ГоІ | EAV2SAV_<br>Duration_<br>Mode | Res              | erved | _ | SAV_ Duration<br>1:8] |

Mode

These registers only need to be written to video decoder core 0.

#### Horizontal\_Freq\_Tol

Nominal horizontal frequency tolerance (%). Only has an affect when bit 4 is set to 0.

000 0.5% (longest EAV2SAV duration) (default)

- 001 1.0%
- 010 1.5%
- 011 2.0%
- 100 2.5%
- 101 3.0%
- 110 3.5%
- 4.0% (shortest EAV2SAV duration) 111

#### EAV2SAV\_Duration\_Mode

EAV2SAV duration control mode.

- 0 EAV2SAV duration automatically controlled
- EAV2SAV duration based on manual setting (see subaddress B8h/B9h) 1

#### OFM\_EAV2SAV\_Duration [9:0]

EAV2SAV duration in OCLK\_P clock cycles. For non-interleaved and line-interleaved modes.

00 0100 0000 64 (default)

### NOTE

See result of automatic EAV2SAV duration algorithm at status registers D0h-D1h.



### SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-76. Misc OFM Control

| Subaddress<br>Default | BAh<br>00h |   |          |   |   |   |                    |
|-----------------------|------------|---|----------|---|---|---|--------------------|
| 7                     | 6          | 5 | 4        | 3 | 2 | 1 | 0                  |
|                       |            |   | Reserved |   |   |   | OFM_Soft_<br>Reset |

OFM\_Soft\_Reset

1

Soft reset for OFM logic.

NOTE: This bit is automatically cleared by firmware when the reset is completed.

0 Normal operation (default)

Reset output formatter logic

NOTE: In cascade mode, the OFM reset of the 1st stage should be asserted after the OCLK\_N output of the 2nd stage is enabled.

## Table 4-77. Audio Sample Rate Control

| Subaddress<br>Default | C0h<br>00h |       |   |    |                 |      |          |
|-----------------------|------------|-------|---|----|-----------------|------|----------|
| 7                     | 6          | 5     | 4 | 3  | 2               | 1    | 0        |
|                       | Rese       | erved |   | Au | d_SamRate_Set[2 | 2:0] | Reserved |

#### Aud\_SamRate\_Set[2:0]

Audio sample rate control bits

- 000 16 kHz (default)
- 001 8 kHz
- 010 22.05 kHz
- 011 11.025 kHz
- 100 24 kHz
- 101 12 kHz
- 110 Reserved
- 111 Reserved



SLES243F-JULY 2009-REVISED JULY 2011



www.ti.com

# Table 4-78. Analog Audio Gain Control 1

| Subaddress    | C1h                |                     |                  |   |            |            |   |
|---------------|--------------------|---------------------|------------------|---|------------|------------|---|
| Default       | 88h                |                     |                  |   |            |            |   |
| 7             | 6                  | 5                   | 4                | 3 | 2          | 1          | 0 |
|               | Audio_Gai          | in_Ctrl_CH2         |                  |   | Audio_Gair | n_Ctrl_CH1 |   |
| Audio_Gain_Ct | rl_CH2             |                     |                  |   |            |            |   |
|               | audio gain control | l for audio Ch 2. S | ee values below. |   |            |            |   |
| Audio_Gain_Ct | rl_CH1             |                     |                  |   |            |            |   |
| Analog        | audio gain control | l for audio Ch 1    |                  |   |            |            |   |
| 0000          | -12.0 dB           |                     |                  |   |            |            |   |
| 0001          | -10.5 dB           |                     |                  |   |            |            |   |
| 0010          | -9 dB              |                     |                  |   |            |            |   |
| 0011          | -7.5 dB            |                     |                  |   |            |            |   |
| 0100          | -6 dB              |                     |                  |   |            |            |   |
| 0101          | -4.5 dB            |                     |                  |   |            |            |   |
| 0110          | -3 dB              |                     |                  |   |            |            |   |
| 0111          | -1.5 dB            |                     |                  |   |            |            |   |
| 1000          | 0 dB (default)     |                     |                  |   |            |            |   |
| 1001          | Reserved           |                     |                  |   |            |            |   |
| 1010          | Reserved           |                     |                  |   |            |            |   |
| 1011          | Reserved           |                     |                  |   |            |            |   |
| 1100          | Reserved           |                     |                  |   |            |            |   |
| 1101          | Reserved           |                     |                  |   |            |            |   |
| 1110          | Reserved           |                     |                  |   |            |            |   |
| 1111          | Reserved           |                     |                  |   |            |            |   |



#### SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

# Table 4-79. Analog Audio Gain Control 2

| Subaddress    | C2h               |                    |                   |   |           |            |   |
|---------------|-------------------|--------------------|-------------------|---|-----------|------------|---|
| Default       | 88h               |                    |                   |   |           |            |   |
| 7             | 6                 | 5                  | 4                 | 3 | 2         | 1          | 0 |
|               | Audio_Ga          | ain_Ctrl_CH4       |                   |   | Audio_Gai | n_Ctrl_CH3 |   |
| Audio_Gain_Ct | rl_CH4            |                    |                   |   |           |            |   |
| Analog        | audio gain contro | ol for audio Ch 4. | See values below. |   |           |            |   |
| Audio_Gain_Ct | rl_CH3            |                    |                   |   |           |            |   |
| Analog        | audio gain contro | ol for audio Ch 3  |                   |   |           |            |   |
| 0000          | -12.0 dB          |                    |                   |   |           |            |   |
| 0001          | -10.5 dB          |                    |                   |   |           |            |   |
| 0010          | -9 dB             |                    |                   |   |           |            |   |
| 0011          | -7.5 dB           |                    |                   |   |           |            |   |
| 0100          | -6 dB             |                    |                   |   |           |            |   |
| 0101          | -4.5 dB           |                    |                   |   |           |            |   |
| 0110          | -3 dB             |                    |                   |   |           |            |   |
| 0111          | -1.5 dB           |                    |                   |   |           |            |   |
| 1000          | 0 dB (default)    |                    |                   |   |           |            |   |
| 1001          | Reserved          |                    |                   |   |           |            |   |
| 1010          | Reserved          |                    |                   |   |           |            |   |
| 1011          | Reserved          |                    |                   |   |           |            |   |
| 1100          | Reserved          |                    |                   |   |           |            |   |
| 1101          | Reserved          |                    |                   |   |           |            |   |
| 1110          | Reserved          |                    |                   |   |           |            |   |
|               | Reserved          |                    |                   |   |           |            |   |



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-80. Audio Mode Control

| Subaddress      | C3h                                |                   |                      |             |         |             |             |
|-----------------|------------------------------------|-------------------|----------------------|-------------|---------|-------------|-------------|
| Default         | C9h                                |                   |                      |             |         |             |             |
| 7               | 6                                  | 5                 | 4                    | 3           | 2       | 1           | 0           |
| SD_M_En         | SD_R_En                            | I2S_Mode          | Serial_IF_Form<br>at | BCLK_R_Freq | Audio_D | Data_Format | TDM_Pin_Sel |
| SD_M_En         |                                    |                   |                      |             |         |             |             |
|                 | utput enable, activ                | -                 |                      |             |         |             |             |
|                 | SD_M output disa                   |                   |                      |             |         |             |             |
|                 | SD_M output ena                    | bled (default)    |                      |             |         |             |             |
| SD_R_En         |                                    |                   |                      |             |         |             |             |
|                 | utput enable, activ                | -                 |                      |             |         |             |             |
|                 | SD_R output disa                   |                   |                      |             |         |             |             |
|                 | SD_R output enal                   | bled (default)    |                      |             |         |             |             |
| I2S_Mode        | erial I <sup>2</sup> S interface r | mada              |                      |             |         |             |             |
|                 | Slave mode (defa                   |                   |                      |             |         |             |             |
|                 | Master mode                        | iuit)             |                      |             |         |             |             |
| Serial_IF_Forma |                                    |                   |                      |             |         |             |             |
|                 | erial interface form               | at                |                      |             |         |             |             |
|                 | I <sup>2</sup> S justified mode    |                   |                      |             |         |             |             |
|                 | DSP justified mod                  |                   |                      |             |         |             |             |
| BCLK_R_Freq     | 201 jaounoa moo                    |                   |                      |             |         |             |             |
|                 | erial interface BCL                | K_R clock freque  | ncy                  |             |         |             |             |
|                 | 256 f <sub>s</sub>                 |                   | ,                    |             |         |             |             |
|                 | 64 fs (stand alone                 | operation only) ( | default)             |             |         |             |             |
| Audio_Data_For  |                                    |                   |                      |             |         |             |             |
| Audio se        | erial interface data               | format            |                      |             |         |             |             |
| 00              | 16-bit PCM (defau                  | ult)              |                      |             |         |             |             |
| 01              | 8-bit µ-Law                        |                   |                      |             |         |             |             |
| 10              | 8-bit A-Law                        |                   |                      |             |         |             |             |
|                 | Reserved                           |                   |                      |             |         |             |             |
| TDM_Pin_Sel     |                                    |                   |                      |             |         |             |             |
|                 | tput pin select                    |                   |                      |             |         |             |             |
|                 | SD_R only                          |                   |                      |             |         |             |             |
| 1               | SD_R and SD_M                      | (default)         |                      |             |         |             |             |
|                 |                                    |                   |                      |             |         |             |             |
|                 |                                    |                   |                      |             |         |             |             |
|                 |                                    |                   |                      |             |         |             |             |
|                 |                                    |                   |                      |             |         |             |             |
|                 |                                    |                   |                      |             |         |             |             |
|                 |                                    |                   |                      |             |         |             |             |
|                 |                                    |                   |                      |             |         |             |             |
|                 |                                    |                   |                      |             |         |             |             |



#### SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

## Table 4-81. Audio Mixer Select

| Subaddress          | C4h                  |                   |     |   |     |                  |      |
|---------------------|----------------------|-------------------|-----|---|-----|------------------|------|
| efault              | 01h                  |                   |     |   |     |                  |      |
| 7                   | 6                    | 5                 | 4   | 3 | 2   | 1                | 0    |
|                     | Au                   | udio_Mixer_Sel [4 | :0] |   | TDI | M_Chan_Number [2 | 2:0] |
| udio_Mixer_S        | el [4:0]             |                   |     |   |     |                  |      |
|                     | mixer output select  |                   |     |   |     |                  |      |
| 00000               |                      | ult)              |     |   |     |                  |      |
| 00001               | Ch 1                 |                   |     |   |     |                  |      |
| 00010               | Ch 2                 |                   |     |   |     |                  |      |
| 00011               | Ch 3                 |                   |     |   |     |                  |      |
| 00100               | Ch 4                 |                   |     |   |     |                  |      |
| 00101               | Ch 5                 |                   |     |   |     |                  |      |
| 00110               | Ch 6                 |                   |     |   |     |                  |      |
| 00111               | Ch 7                 |                   |     |   |     |                  |      |
| 01000               | Ch 8                 |                   |     |   |     |                  |      |
| 01001               | Ch 9                 |                   |     |   |     |                  |      |
| 01010               | Ch 10                |                   |     |   |     |                  |      |
| 01011               | Ch 11                |                   |     |   |     |                  |      |
| 01100               | Ch 12                |                   |     |   |     |                  |      |
| 01101               | Ch 13                |                   |     |   |     |                  |      |
| 01110               | Ch 14                |                   |     |   |     |                  |      |
| 01111               | Ch 15                |                   |     |   |     |                  |      |
| 10000               | Ch 16                |                   |     |   |     |                  |      |
| 10001               |                      |                   |     |   |     |                  |      |
| to                  | Reserved             |                   |     |   |     |                  |      |
| 11111<br>DM_Chan_Nu | mbor [2:0]           |                   |     |   |     |                  |      |
|                     | er of Audio channels | to TDM            |     |   |     |                  |      |
| 000                 | 2 channels           |                   |     |   |     |                  |      |
| 000                 | 4 channels (defau    | ul+)              |     |   |     |                  |      |
| 010                 | 8 channels           | iii <i>)</i>      |     |   |     |                  |      |
| 010                 | 12 channels          |                   |     |   |     |                  |      |
| 100                 | 16 channels          |                   |     |   |     |                  |      |
| 100                 | Reserved             |                   |     |   |     |                  |      |
| 110                 | Reserved             |                   |     |   |     |                  |      |
| 111                 | Reserved             |                   |     |   |     |                  |      |



TEXAS INSTRUMENTS

SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

## Table 4-82. Audio Mute Control

| Subaddress | C5h               |                      |                    |                    |                     |          |          |
|------------|-------------------|----------------------|--------------------|--------------------|---------------------|----------|----------|
| Default    | 00h               |                      |                    |                    |                     |          |          |
| 7          | 6                 | 5                    | 4                  | 3                  | 2                   | 1        | 0        |
|            | Res               | served               |                    | Ch4_Mute           | Ch3_Mute            | Ch2_Mute | Ch1_Mute |
| Ch4_Mute   |                   |                      |                    |                    |                     |          |          |
| Ch 4 A     | udio mute enable, | , active high. Affeo | cts the audio mixe | r output (SD_M) on | nly (see Figure 3-1 | 7).      |          |
| 0          | Disabled (defaul  | lt)                  |                    |                    |                     |          |          |
| 1          | Enabled           |                      |                    |                    |                     |          |          |
| Ch3_Mute   |                   |                      |                    |                    |                     |          |          |
| Ch 3 A     | udio mute enable  | , active high. Affeo | cts the audio mixe | r output (SD_M) on | nly (see Figure 3-1 | 7).      |          |
| 0          | Disabled (defaul  | lt)                  |                    |                    |                     |          |          |
| 1          | Enabled           |                      |                    |                    |                     |          |          |
| h2_Mute    |                   |                      |                    |                    |                     |          |          |
| Ch 2 A     | udio mute enable, | , active high. Affeo | cts the audio mixe | r output (SD_M) on | nly (see Figure 3-1 | 7).      |          |
| 0          | Disabled (defaul  | lt)                  |                    |                    |                     |          |          |
| 1          | Enabled           |                      |                    |                    |                     |          |          |
| Ch1_Mute   |                   |                      |                    |                    |                     |          |          |
| Ch 1 A     | udio mute enable, | , active high. Affeo | cts the audio mixe | r output (SD_M) on | nly (see Figure 3-1 | 7).      |          |
| 0          | Disabled (defaul  | lt)                  |                    |                    |                     |          |          |
| 1          | Enabled           |                      |                    |                    |                     |          |          |

## Table 4-83. Analog Mixing Ratio Control 1

| Subaddress | C6h |   |   |   |   |   |   |
|------------|-----|---|---|---|---|---|---|
| Default    | 00h |   |   |   |   |   |   |
| 7          | 6   | 5 | 4 | 3 | 2 | 1 | 0 |

| 7 | 6            | 5           | 4 | 3 | 2            | 1           | 0 |
|---|--------------|-------------|---|---|--------------|-------------|---|
|   | Audio_Mixing | g_Ratio_CH2 |   |   | Audio_Mixing | g_Ratio_CH1 |   |

#### Audio\_Mixing\_Ratio\_CH2

Audio mixing ratio for audio channel 2. See values below.

#### Audio\_Mixing\_Ratio\_CH1

Audio mixing ratio for audio channel 1

| / (uulo | Thinking ratio for |
|---------|--------------------|
| 0000    | 0.25 (default)     |
| 0001    | 0.31               |
| 0010    | 0.38               |
| 0011    | 0.44               |
| 0100    | 0.5                |
| 0101    | 0.63               |
| 0110    | 0.75               |
| 0111    | 0.88               |
| 1000    | 1.00               |
| 1001    | 1.25               |
| 1010    | 1.5                |
| 1011    | 1.75               |
| 1100    | 2.00               |
| 1101    | 2.25               |
| 1110    | 2.5                |
| 1111    | 2.75               |
|         |                    |



#### SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-84. Analog Mixing Ratio Control 2

| Subaddress    | C7h                 |                     |               |   |             |             |   |
|---------------|---------------------|---------------------|---------------|---|-------------|-------------|---|
| Default       | 00h                 |                     |               |   |             |             |   |
| 7             | 6                   | 5                   | 4             | 3 | 2           | 1           | 0 |
|               | Audio_Mixi          | ng_Ratio_CH4        |               |   | Audio_Mixin | g_Ratio_CH3 |   |
| Audio_Mixing_ | Ratio_CH4           |                     |               |   |             |             |   |
| Audio         | mixing ratio for au | idio channel 4. See | values below. |   |             |             |   |
| Audio_Mixing_ | Ratio_CH3           |                     |               |   |             |             |   |
| Audio         | mixing ratio for au | idio channel 3      |               |   |             |             |   |
| 0000          | 0.25 (default)      |                     |               |   |             |             |   |
| 0001          | 0.31                |                     |               |   |             |             |   |
| 0010          | 0.38                |                     |               |   |             |             |   |
| 0011          | 0.44                |                     |               |   |             |             |   |
| 0100          | 0.5                 |                     |               |   |             |             |   |
| 0101          | 0.63                |                     |               |   |             |             |   |
| 0110          | 0.75                |                     |               |   |             |             |   |
| 0111          | 0.88                |                     |               |   |             |             |   |
| 1000          | 1.00                |                     |               |   |             |             |   |
| 1001          | 1.25                |                     |               |   |             |             |   |
| 1010          | 1.5                 |                     |               |   |             |             |   |
| 1011          | 1.75                |                     |               |   |             |             |   |
|               | 2.00                |                     |               |   |             |             |   |
| 1100          |                     |                     |               |   |             |             |   |
| 1100<br>1101  | 2.25                |                     |               |   |             |             |   |
|               | 2.25<br>2.5         |                     |               |   |             |             |   |

| Subaddress<br>Default | C8h<br>00h |           |            |   |   |   |   |
|-----------------------|------------|-----------|------------|---|---|---|---|
| Delault               | 0011       | 1         | 1          |   | 1 | I |   |
| 7                     | 6          | 5         | 4          | 3 | 2 | 1 | 0 |
|                       |            | Audio_Cas | _Mode_Ctrl |   |   |   |   |

#### Audio\_Cas\_Mode\_Ctrl

Audio Cascade Mode control which is cascade stage ID. Set to 00 for standalone operation.

- 00 First stage (channels 1 to 4) (default)
- 01 Second stage (channels 5 to 8)
- 10 Third stage (channels 9 to 12)
- 11 Fourth stage (channels 13 to 16)

## Table 4-86. Super-Frame EAV2SAV Duration Status

| Subaddress<br>Default | D0h-D1h<br>Read Only |                        |   |   |   |   |   |   |  |  |
|-----------------------|----------------------|------------------------|---|---|---|---|---|---|--|--|
| Subaddress            | 7                    | 6                      | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| D0h                   |                      | EAV2SAV [7:0]          |   |   |   |   |   |   |  |  |
| D1h                   |                      | Reserved EAV2SAV [9:8] |   |   |   |   |   |   |  |  |

#### EAV2SAV [9:0]

Super-frame EAV2SAV duration (bytes). For line-interleaved mode only.



SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

## Table 4-87. Super-Frame SAV2EAV Duration Status

| Subaddress<br>Default | D2h-D3h<br>Read Only |               |          |   |   |   |               |    |  |  |
|-----------------------|----------------------|---------------|----------|---|---|---|---------------|----|--|--|
| Subaddress            | 7                    | 6             | 5        | 4 | 3 | 2 | 1             | 0  |  |  |
| D2h                   |                      | SAV2EAV [7:0] |          |   |   |   |               |    |  |  |
| D3h                   |                      |               | Reserved |   |   |   | EAV2SAV [10:8 | 5] |  |  |

SAV2EAV [10:0]

Super-frame SAV2EAV duration (bytes). For line-interleaved mode only.

## Table 4-88. VBUS Data Access With No VBUS Address Increment

| Subaddress<br>Default | E0h<br>00h      |   |   |   |   |   |   |  |  |  |  |  |
|-----------------------|-----------------|---|---|---|---|---|---|--|--|--|--|--|
| 7                     | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |
|                       | VBUS data [7:0] |   |   |   |   |   |   |  |  |  |  |  |

VBUS data [7:0]

VBUS data register for VBUS single-byte read/write transaction

## Table 4-89. VBUS Data Access With VBUS Address Increment

| Subaddress<br>Default | E1h<br>00h      |   |   |   |   |   |   |  |  |
|-----------------------|-----------------|---|---|---|---|---|---|--|--|
| 7                     | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|                       | VBUS data [7:0] |   |   |   |   |   |   |  |  |

VBUS data [7:0]

VBUS data register for VBUS multi-byte read/write transaction. VBUS address is auto-incremented after each data byte read/write.

### Table 4-90. VBUS Address Access

| Subaddress<br>Default | E8h<br>00h | E9h<br>00h          | EAh<br>00h |           |             |   |   |   |  |  |
|-----------------------|------------|---------------------|------------|-----------|-------------|---|---|---|--|--|
| Subaddress            | 7          | 6                   | 5          | 4         | 3           | 2 | 1 | 0 |  |  |
| E8h                   |            |                     |            | VBUS add  | tress [7:0] |   |   |   |  |  |
| E9h                   |            | VBUS address [15:8] |            |           |             |   |   |   |  |  |
| EAh                   |            |                     |            | VBUS addr | ess [23:16] |   |   |   |  |  |

VBUS access address [23:0]

VBUS is a 24-bit wide internal bus. The user needs to program the 24-bit address of the internal register to be accessed via host port indirect access mode.



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-91. Interrupt Status

| Subaddress<br>Default | F2h<br>Read Only |             |          |        |             |         |          |
|-----------------------|------------------|-------------|----------|--------|-------------|---------|----------|
| 7                     | 6                | 5           | 4        | 3      | 2           | 1       | 0        |
| Reserved              |                  | Sig_Present | Weak_Sig | V_Lock | Macrovision | Vid_Std | Reserved |

The host interrupt status register represents the interrupt status after applying mask bits. Therefore, the status bits are the result of a logical AND between the raw status and mask bits. The external interrupt pin is derived from this register as an OR function of all non-masked interrupts in this register.

Reading data from the corresponding register does not clear the status flags automatically. These flags are reset using the corresponding bits in the interrupt clear register.

#### Sig\_Present

Signal present change interrupt. This interrupt is asserted whenever there is a change in the signal present status (bit 7 of register 01h).

- 0 Not available
- 1 Available

### Weak\_Sig

Weak signal change interrupt. This interrupt is asserted whenever there is a change in the weak signal status (bit 6 of register 01h).

- 0 Not available
- 1 Available

#### V\_Lock

Vertical lock change interrupt. This interrupt is asserted whenever there is a change in the vertical lock status (bit 2 of register 00h).

- 0 Not available
- 1 Available

#### Macrovision

Macrovision change interrupt. This interrupt is asserted whenever there is a change in the Macrovision detection status (bits 2:0 of register 01h).

- 0 Not available
- 1 Available

### Vid\_Std

Video standard change interrupt. This interrupt is asserted whenever there is a change in the detected video standard (bits 2:0 of register 0Ch).

- 0 Not available
- 1 Available



SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

### Table 4-92. Interrupt Mask

| Subaddress | F4h                          |             |          |        |                                             |         |             |
|------------|------------------------------|-------------|----------|--------|---------------------------------------------|---------|-------------|
| Default    | 00h                          |             |          |        |                                             |         |             |
| 7          | 6                            | 5           | 4        | 3      | 2                                           | 1       | 0           |
| Res        | erved                        | Sig_Present | Weak_Sig | V_Lock | Macrovision                                 | Vid_Std | Reserved    |
|            |                              |             |          |        | essary interrupt sol<br>all non-masked inte |         | rupt status |
| Signal p   | present change inte          | errupt mask |          |        |                                             |         |             |
| 0          | Interrupt disabled (default) |             |          |        |                                             |         |             |
| 1          | Interrupt enabled            |             |          |        |                                             |         |             |
| Weak_Sig   |                              |             |          |        |                                             |         |             |

Weak signal change interrupt mask

- 0 Interrupt disabled (default)
  - Interrupt enabled

#### V\_Lock

1

- Vertical lock change interrupt mask
- 0 Interrupt disabled (default)
- 1 Interrupt enabled

#### Macrovision

- Macrovision change interrupt mask
- 0 Interrupt disabled (default)
- 1 Interrupt enabled

### Vid\_Std

Video standard change interrupt mask

- 0 Interrupt disabled (default)
- 1 Interrupt enabled



SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

### Table 4-93. Interrupt Clear

| Subaddress  | F6h                                            |              |          |        |             |                     |                  |
|-------------|------------------------------------------------|--------------|----------|--------|-------------|---------------------|------------------|
| Default     | 00h                                            |              |          |        |             |                     |                  |
| 7           | 6                                              | 5            | 4        | 3      | 2           | 1                   | 0                |
| Re          | served                                         | Sig_Present  | Weak_Sig | V_Lock | Macrovision | Vid_Std             | Reserved         |
|             | upt clear register is<br>I interrupts remain s |              |          |        |             | ost interrupt statu | s register. When |
| Sig_Present |                                                |              |          |        |             |                     |                  |
| Signal      | present change inte                            | errupt clear |          |        |             |                     |                  |
| 0           | No effect (default)                            | )            |          |        |             |                     |                  |
| 1           | Clear interrupt bit                            |              |          |        |             |                     |                  |
| Weak_Sig    |                                                |              |          |        |             |                     |                  |
| Weak        | signal change interr                           | upt clear    |          |        |             |                     |                  |
| 0           | No effect (default)                            | )            |          |        |             |                     |                  |
| 1           | Clear interrupt bit                            |              |          |        |             |                     |                  |
| V_Lock      |                                                |              |          |        |             |                     |                  |
| Vertica     | al lock change interr                          | upt clear    |          |        |             |                     |                  |
| 0           | No effect (default)                            | )            |          |        |             |                     |                  |
| 1           | Clear interrupt bit                            |              |          |        |             |                     |                  |
| Macrovision |                                                |              |          |        |             |                     |                  |
| Macro       | vision change interr                           | upt clear    |          |        |             |                     |                  |
| 0           | No effect (default)                            | )            |          |        |             |                     |                  |
| 1           | Clear interrupt bit                            |              |          |        |             |                     |                  |
| Vid_Std     |                                                |              |          |        |             |                     |                  |
| Video       | standard change inf                            | errupt clear |          |        |             |                     |                  |
| 0           | No effect (default)                            | )            |          |        |             |                     |                  |
| 1           | Clear interrupt bit                            |              |          |        |             |                     |                  |

## Table 4-94. Decoder Write Enable

| Subaddress | FEh |
|------------|-----|
| Default    | 0Fh |

| 7  | 6      | 5              | 4                    | 3         | 2         | 1         | 0         |
|----|--------|----------------|----------------------|-----------|-----------|-----------|-----------|
| Re | served | Addr Auto Incr | Decoder Auto<br>Incr | Decoder 4 | Decoder 3 | Decoder 2 | Decoder 1 |

This register controls which of the four decoder cores receives  $I^2C$  write transactions. A 1 in the corresponding Decoder bit enables the decoder to receive write commands. Any combination of decoders can be configured to receive write commands, allowing all four decoders to be programmed concurrently.

The following table shows how the address auto-increment and decoder auto-increment functions operate when a multi-byte  $I^2C$  write transaction occurs. For this example, decoders 2, 3 and 4 are enabled for writes, the subaddress is 0xA0 and 8 bytes of data are written.

| Decoder Auto Incr | 0<br>0 |      |       | 0    |     | 1    |     | 1    |  |
|-------------------|--------|------|-------|------|-----|------|-----|------|--|
| Addr Auto Incr    |        |      | 1     |      | 0   |      | 1   |      |  |
| Data              | Dec    | Addr | Dec   | Addr | Dec | Addr | Dec | Addr |  |
| 1st               | 2,3,4  | A0   | 2,3,4 | A0   | 2   | A0   | 2   | AO   |  |
| 2nd               | 2,3,4  | A0   | 2,3,4 | A1   | 3   | A0   | 3   | A0   |  |
| 3rd               | 2,3,4  | A0   | 2,3,4 | A2   | 4   | A0   | 4   | A0   |  |
| 4th               | 2,3,4  | A0   | 2,3,4 | A3   | 2   | A0   | 2   | A1   |  |
| 5th               | 2,3,4  | A0   | 2,3,4 | A4   | 3   | A0   | 3   | A1   |  |
| 6th               | 2,3,4  | A0   | 2,3,4 | A5   | 4   | A0   | 4   | A1   |  |
| 7th               | 2,3,4  | A0   | 2,3,4 | A6   | 2   | A0   | 2   | A2   |  |
| 8th               | 2,3,4  | A0   | 2,3,4 | A7   | 3   | A0   | 3   | A2   |  |



SLES243F-JULY 2009-REVISED JULY 2011

### Table 4-95. Decoder Read Enable

| Subaddress<br>Default | FFh<br>01h |                |              |           |           |           |           |
|-----------------------|------------|----------------|--------------|-----------|-----------|-----------|-----------|
| 7                     | 6          | 5              | 4            | 3         | 2         | 1         | 0         |
| Reserved              |            | Addr Auto Incr | Decoder Auto | Decoder 4 | Decoder 3 | Decoder 2 | Decoder 1 |

This register controls which of the four decoder cores responds to  $I^2C$  read transactions. A 1 in the corresponding bit position enables the decoder to respond to read commands. A 1 in Decoder Auto Increment reads the next byte from the next enabled decoder. If Decoder Auto Increment is 0 and more than one decoder is enabled for reading, then only the lowest numbered decoder responds. A 1 in Address Auto Increment causes the subaddress to increment after read(s) of the current subaddress are completed.

The following table shows how the address auto-increment and decoder auto-increment functions operate when a multi-byte  $I^2C$  read transaction occurs. For this example, decoders 2, 3 and 4 are enabled for reads, the subaddress is 0xA0, and 8 bytes of data are read.

| Decoder Auto Incr | 0   |      | 0   |      | 1   |      | 1   |      |
|-------------------|-----|------|-----|------|-----|------|-----|------|
| Addr Auto Incr    |     | 0    |     | 1    |     | 0    |     | 1    |
| Data              | Dec | Addr | Dec | Addr | Dec | Addr | Dec | Addr |
| 1st               | 2   | A0   | 2   | A0   | 2   | A0   | 2   | A0   |
| 2nd               | 2   | A0   | 2   | A1   | 3   | A0   | 3   | A0   |
| 3rd               | 2   | A0   | 2   | A2   | 4   | A0   | 4   | A0   |
| 4th               | 2   | A0   | 2   | A3   | 2   | A0   | 2   | A1   |
| 5th               | 2   | A0   | 2   | A4   | 3   | A0   | 3   | A1   |
| 6th               | 2   | A0   | 2   | A5   | 4   | A0   | 4   | A1   |
| 7th               | 2   | A0   | 2   | A6   | 2   | A0   | 2   | A2   |
| 8th               | 2   | A0   | 2   | A7   | 3   | A0   | 3   | A2   |



# 5 Electrical Specifications

## 5.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  | eeraanig nee an temperature range    | (                             |                         |                                       |                 |  |  |  |
|------------------|--------------------------------------|-------------------------------|-------------------------|---------------------------------------|-----------------|--|--|--|
|                  |                                      | VDD_3_3 to VSS_3_             | _3                      |                                       | 0.5 V to 4.0 V  |  |  |  |
|                  |                                      | VDD_1_1 to VSS_1_             | _1                      |                                       | -0.2 V to 1.2 V |  |  |  |
| $V_{DD}$         | Supply voltage range                 | VDDA_3_3 to VSSA              | VDDA_3_3 to VSSA_3_3    |                                       |                 |  |  |  |
|                  |                                      | VDDA_1_8 to VSSA              | _1_8                    |                                       | -0.2 V to 2.0 V |  |  |  |
|                  |                                      | VDDA_1_1 to VSSA              | _1_1                    |                                       | -0.2 V to 1.2 V |  |  |  |
| VI               | Digital input voltage range          | V <sub>I</sub> to DGND        |                         |                                       | -0.5 V to 4.5 V |  |  |  |
| Vo               | Digital output voltage range         | V <sub>O</sub> to DGND        |                         | -0.5 V to 4.5 V                       |                 |  |  |  |
|                  | Analog video input voltage range     | A <sub>IN</sub> to AGND       |                         |                                       | -0.2 V to 2.5 V |  |  |  |
|                  | Analog audio input voltage range     | A <sub>IN</sub> to AGND       |                         |                                       | -0.2 V to 2.0 V |  |  |  |
| Ŧ                |                                      | Commercial range              | 0°C to 70°C             |                                       |                 |  |  |  |
| T <sub>A</sub>   | Operating free-air temperature range | Industrial range              | -40°C to 85°C           |                                       |                 |  |  |  |
| T <sub>stg</sub> | Storage temperature range            |                               |                         |                                       | -65°C to 150°C  |  |  |  |
|                  |                                      | Human-body model              | JEDEC <sup>(3)</sup>    | All pins                              | >500 V          |  |  |  |
|                  |                                      |                               |                         | Excluding VSSA, VDD1_1, XTAL_REF pins | >1000 V         |  |  |  |
|                  |                                      | (HBM)                         |                         | All pins                              | >500 V          |  |  |  |
| $V_{\text{ESD}}$ | ESD stress voltage <sup>(2)</sup>    |                               | AEC-Q100 <sup>(4)</sup> | Excluding VSSA, VDD1_1, XTAL_REF pins | >1000 V         |  |  |  |
|                  |                                      |                               |                         | All pins                              | >250 V          |  |  |  |
|                  |                                      | Charged-device<br>model (CDM) | JEDEC <sup>(5)</sup>    | Excluding VSSA, VDD1_1, XTAL_REF pins | >500 V          |  |  |  |
|                  |                                      |                               | AEC-Q100 <sup>(6)</sup> | All pins                              | >400 V          |  |  |  |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Electrostatic discharge (ESD) to measure device sensitivity/immunity to damage caused by electrostatic discharges into the device.

(3) Level listed is the passing level per ANSI/ESDA/JEDEC JŚ-001-2010. JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process, and manufacturing with less than 500V HBM is possible if necessary precautions are taken. Pins listed as 1000V may actually have higher performance.

(4) Tested per AEC Q100-002 rev D

(5) Level listed is the passing level per EIA-JEDEC JESD22-C101E. JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. Pins listed s 250V may actually have higher performance.

(6) Tested per AEC Q100-011 rev B

# 5.2 Recommended Operating Conditions

|                    |                                                   |                                                    | MIN         | NOM | МАХ         | UNIT |
|--------------------|---------------------------------------------------|----------------------------------------------------|-------------|-----|-------------|------|
| VDD_3_3            | Supply voltage, digital                           |                                                    | 3           | 3.3 | 3.6         | V    |
| VDD_1_1            | Supply voltage, digital                           |                                                    | 1           | 1.1 | 1.2         | V    |
| VDDA_3_3           | Supply voltage, analog                            |                                                    | 3           | 3.3 | 3.6         | V    |
| VDDA_1_8           | Supply voltage, analog                            |                                                    | 1.65        | 1.8 | 1.95        | V    |
| VDDA_1_1           | Supply voltage, analog                            |                                                    | 1           | 1.1 | 1.2         | V    |
| V <sub>I(pp)</sub> | Analog video input voltage (ac-coupling neces     |                                                    | 1.2         |     | V           |      |
| V <sub>I(pp)</sub> | Analog audio input voltage (ac-coupling neces     | Analog audio input voltage (ac-coupling necessary) |             |     |             | V    |
| VIH                | Input voltage high, digital <sup>(2) (3)</sup>    |                                                    | 0.7 VDD_3_3 |     |             | V    |
| VIL                | Input voltage low, digital <sup>(4) (3)</sup>     |                                                    |             |     | 0.3 VDD_3_3 | V    |
| I <sub>OH</sub>    | Output current: DVO outputs/OCLK_N <sup>(3)</sup> | V <sub>OUT</sub> = 2.4 V                           |             | -4  |             | mA   |
| I <sub>OL</sub>    | Output current: DVO outputs/OCLK_N <sup>(3)</sup> | V <sub>OUT</sub> = 0.4 V                           |             | 4   |             | mA   |
| I <sub>OH</sub>    | Output current, OCLK_P <sup>(3)</sup>             | V <sub>OUT</sub> = 2.4 V                           |             | -8  |             | mA   |
| I <sub>OL</sub>    | Output current, OCLK_P <sup>(3)</sup>             | $V_{OUT} = 0.4 V$                                  |             | 8   |             | mA   |
| т                  | Operating free air temperature                    | Commercial                                         | 0           |     | 70          | °C   |
| T <sub>A</sub>     | Operating free-air temperature                    | Industrial                                         | -40         |     | 85          | °C   |

(1) Specified based on a typical 100% Color Bar Signal

(2) Exception: 0.7 VDDA\_1\_8 for XTAL\_IN terminal

(3) Specified by design

(4) Exception: 0.3 VDDA\_1\_8 for XTAL\_IN terminal

## 5.3 Reference Clock Specifications

|                                    | MIN | NOM | MAX | UNIT |
|------------------------------------|-----|-----|-----|------|
| Frequency                          |     | 27  |     | MHz  |
| Frequency tolerance <sup>(1)</sup> | -50 |     | 50  | ppm  |

(1) This number is the required specification for the external crystal/oscillator and is not tested.

SLES243F-JULY 2009-REVISED JULY 2011



www.ti.com

## 5.4 Electrical Characteristics

## 5.5 DC Electrical Characteristics

For minimum/maximum values: VDD\_1\_1 = 1.0 to 1.2 V, VDD\_3\_3 = 3.0 V to 3.6 V, VDDA\_1\_1 = 1.0 V to 1.2 V, VDDA\_1\_8 = 1.65 V to 1.95 V, VDDA\_3\_3 = 3.0 V to 3.6 V

For typical values ( $T_A = 25^{\circ}C$ ): VDD\_1\_1 = 1.1 V, VDD\_3\_3 = 3.3 V, VDDA\_1\_1 = 1.1 V, VDDA\_1\_8 = 1.8 V, VDDA\_3\_3 = 3.3 V<sup>(1)</sup>

|                      | PARAMETER                                                                          | TEST CONDITIONS         | MIN TYP MAX | UNIT |
|----------------------|------------------------------------------------------------------------------------|-------------------------|-------------|------|
|                      | 2.2. V/ I/O digital augusty august                                                 | 2-Ch D1 mode at 54 MHz  | 33          | mA   |
| I <sub>DD(33D)</sub> | 3.3-V I/O digital supply current                                                   | 4-Ch D1 mode at 108 MHz | 41          | mA   |
|                      | 1.1. V core digital supply surrout                                                 | 2-Ch D1 mode at 54 MHz  | 143         | mA   |
| I <sub>DD(11D)</sub> | 1.1-V core digital supply current                                                  | 4-Ch D1 mode at 108 MHz | 156         | mA   |
|                      | 2.2. V engles output output                                                        | 2-Ch D1 mode at 54 MHz  | 4.5         | mA   |
| I <sub>DD(33A)</sub> | 3.3-V analog supply current                                                        | 4-Ch D1 mode at 108 MHz | 4.5         | mA   |
|                      | 1.9. V opolog oupply ourroat                                                       | 2-Ch D1 mode at 54 MHz  | 172         | mA   |
| I <sub>DD(18A)</sub> | 1.8-V analog supply current                                                        | 4-Ch D1 mode at 108 MHz | 168         | mA   |
| I <sub>DD(11A)</sub> |                                                                                    | 2-Ch D1 mode at 54 MHz  | 14          | mA   |
|                      | 1.1-V analog supply current                                                        | 4-Ch D1 mode at 108 MHz | 17          | mA   |
| P                    | Total power dissipation, normal                                                    | 2-Ch D1 mode at 54 MHz  | 606         | mW   |
| P <sub>TOT</sub>     | operation                                                                          | 4-Ch D1 mode at 108 MHz | 643         | mW   |
| P <sub>APWD</sub>    | Power dissipation with audio powered down                                          | 4-Ch D1 mode at 108 MHz | 619         | mW   |
| P <sub>DOWN</sub>    | Total power dissipation with power down (I <sup>2</sup> C register 1Ah set to FFh) |                         | 90          | mW   |
| l <sub>lkg</sub>     | Input leakage current                                                              |                         | 20          | μA   |
| CI                   | Input capacitance <sup>(2)</sup>                                                   |                         | 8           | pF   |
| V <sub>OH</sub>      | Output voltage high                                                                | I <sub>OH</sub> = -4 mA | 0.8 VDD_3_3 | V    |
| V <sub>OL</sub>      | Output voltage low                                                                 | I <sub>OL</sub> = 4 mA  | 0.2 VDD_3_3 | V    |

(1) Typical current measurements made with 4-Ch D1 video output at 108 MHz with 4-Ch audio.

(2) Specified by design

Copyright © 2009-2011, Texas Instruments Incorporated



SLES243F-JULY 2009-REVISED JULY 2011

#### Video A/D Converters Electrical Characteristics 5.6

ADC sample rate = 27 MSPS for video Ch 1, Ch 2, Ch 3, Ch 4

| PARAMETER          |                                                       | TEST CONDITIONS                        | MIN | TYP  | MAX | UNIT |
|--------------------|-------------------------------------------------------|----------------------------------------|-----|------|-----|------|
|                    | Video ADC conversion rate                             |                                        |     | 27   |     | MHz  |
| Zi                 | Input impedance, analog video inputs <sup>(1)</sup>   |                                        | 200 |      |     | kΩ   |
| Ci                 | Input capacitance, analog video inputs <sup>(1)</sup> |                                        |     |      | 10  | pF   |
| V <sub>i(PP)</sub> | Full-scale input range of ADC <sup>(2)</sup>          | $C_{coupling} = 0.1 \ \mu F$           | 1.4 |      |     | V    |
| G                  | Nominal analog video gain <sup>(1)</sup>              |                                        |     | -2.9 |     | dB   |
| DNL                | Absolute differential non-linearity <sup>(3)</sup>    | AFE only                               |     | 0.75 | 1   | LSB  |
| INL                | Absolute integral non-linearity                       | AFE only                               |     | 1    | 2.5 | LSB  |
| FR                 | Frequency response                                    | Multiburst (60 IRE)                    |     | -0.9 |     | dB   |
| XTALK              | Input crosstalk <sup>(1)</sup>                        | 1 MHz                                  |     | -50  |     | dB   |
| SNR                | Signal-to-noise ratio (all channels) <sup>(4)</sup>   | Fin = 1 MHz, 1.0 Vpp                   |     | 54   |     | dB   |
| NS                 | Noise spectrum                                        | Luma ramp (100 kHz to full, tilt null) |     | -51  |     | dB   |
| DP                 | Differential phase                                    | Modulated ramp                         |     | 0.5  |     | deg  |
| DG                 | Differential gain                                     | Modulated ramp                         |     | ±1.5 |     | %    |

(1) Specified by design

(2) Full range video

No missing codes

(3) (4) Based on 10-bit internal ADC test mode

#### 5.7 Audio A/D Converters Electrical Characteristics

ADC sample rate = 32.768 MSPS for audio Ch 1, Ch 2, Ch 3, Ch 4

|                    | PARAMETER                                             | TEST CONDITIONS                                          | MIN | TYP                | MAX | UNIT |
|--------------------|-------------------------------------------------------|----------------------------------------------------------|-----|--------------------|-----|------|
|                    | Audio ADC conversion rate                             | f <sub>S</sub> = 16 kHz                                  |     | 32.768             |     | MHz  |
| Zi                 | Input impedance, analog audio inputs <sup>(1)</sup>   | 0-dB PGA gain                                            | 20  |                    |     | kΩ   |
| Ci                 | Input capacitance, analog audio inputs <sup>(1)</sup> |                                                          |     |                    | 10  | pF   |
| V <sub>i(PP)</sub> | Full-scale input voltage range of ADC                 | $C_{coupling} = 2.2 \ \mu F, 0 - dB \ PGA \ gain$        | 1   |                    |     | V    |
| DNL                | Absolute differential non-linearity <sup>(2)</sup>    | AFE only                                                 |     | 0.75               | 1   | LSB  |
| INL                | Absolute integral non-linearity                       | AFE only                                                 |     | 1                  | 2.5 | LSB  |
| XTALK              | Crosstalk between any two channels                    |                                                          |     | -50                |     | dB   |
| SNR                | Signal-to-noise ratio (all channels)                  | f <sub>S</sub> = 16 kHz, V <sub>IN</sub> = -60 dB, 1 kHz |     | 56                 |     | dB   |
|                    | System clock frequency per channel                    |                                                          |     | 512 f <sub>S</sub> |     | Hz   |

(1) Specified by design

(2) No missing codes SLES243F-JULY 2009-REVISED JULY 2011

## Texas Instruments

www.ti.com

# 5.8 Video Output Clock and Data Timing

10-pF load for 27 MHz and 54 MHz, 6-pF load for 108 MHz

| NO. | PARAMETER                              | TEST CONDITIONS                     | MIN  | TYP | MAX  | UNIT |
|-----|----------------------------------------|-------------------------------------|------|-----|------|------|
|     | Duty cycle, OCLK_P/OCLK_N              | ≤50%, OCLK_P/OCLK_N = 108 MHz       | 44   | 50  | 55   | %    |
| +2  |                                        | 90% to 10%, OCLK_P/OCLK_N = 27 MHz  |      |     | 1.4  | ns   |
| t3  | Fall time, OCLK_P/OCLK_N               | 90% to 10%, OCLK_P/OCLK_N = 108 MHz |      |     | 1.15 | ns   |
|     |                                        | 10% to 90%, OCLK_P/OCLK_N = 27 MHz  |      |     | 1.4  | ns   |
| t4  | Rise time, OCLK_P/OCLK_N               | 10% to 90%, OCLK_P/OCLK_N = 108 MHz |      |     | 1.15 | ns   |
|     |                                        | 90% to 10%, Data = 27 MHz           |      |     | 3.4  | ns   |
| t1  | Fall time, Data                        | 90% to 10%, Data = 108 MHz          |      |     | 2.9  |      |
| 40  | Diag time. Data                        | 10% to 90%, Data = 27 MHz           |      |     | 4.2  | ns   |
| t2  | Rise time, Data                        | 10% to 90%, Data = 108 MHz          |      |     | 3.4  |      |
| 45  | Propagation delay from falling edge of | 50%, OCLK_P/OCLK_N = 27 MHz         | 1.9  |     | 4.86 | ns   |
| t5  | OCLK_P/OCLK_N                          | 50%, OCLK_P/OCLK_N = 108 MHz        | 0.22 |     | 1.5  | ns   |



Figure 5-1. Video Output Clock and Data Timing

# 5.8.1 Video Input Clock and Data Timing

### NOTE

Video Cascade Modes: Timing is ensured by design at 27/54MHz input frequency with input trace delays < 2 ns.



SLES243F-JULY 2009-REVISED JULY 2011

# 5.9 I<sup>2</sup>C Host Port Timing<sup>(1)</sup>

| NO.              | PARAMETER                                   | MIN | ТҮР | MAX | UNIT |
|------------------|---------------------------------------------|-----|-----|-----|------|
| t1               | Bus free time between STOP and START        | 1.3 |     |     | μs   |
| t2               | Data Hold time                              | 0   |     | 0.9 | μs   |
| t3               | B Data Setup time                           |     |     |     | ns   |
| t4               | Setup time for a (repeated) START condition | 0.6 |     |     | μs   |
| t5               | Setup time for a STOP condition             | 0.6 |     |     | ns   |
| t6               | Hold time (repeated) START condition        | 0.6 |     |     | μs   |
| t7               | Rise time SDA and SCL signal                |     |     | 250 | ns   |
| t8               | Fall time SDA and SCL signal                |     |     | 250 | ns   |
| Cb               | Capacitive load for each bus line           |     |     | 400 | pF   |
| f <sub>I2C</sub> | I <sup>2</sup> C clock frequency            |     |     | 400 | kHz  |

(1) Specified by design



Figure 5-2. I<sup>2</sup>C Host Port Timing

97

SLES243F-JULY 2009-REVISED JULY 2011

#### www.ti.com

## 5.9.1 *P*S Port Timing

## NOTE

Philips  $I^2S$  bus compliant (specified by design) – See the Philips  $I^2S$  bus specification

## 5.10 Miscellaneous Timings

|                    | PARAMETER                                                                                 | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>RESET</sub> | RESETB Signal Low Time for valid reset                                                    | 20  |     |     | ms   |
| t <sub>valid</sub> | I <sup>2</sup> C valid time, Initialization time after reset until I <sup>2</sup> C ready | 260 |     |     | μs   |

## 5.11 Power Dissipation Ratings

|                      | PARAMETER                                           | TEST CONDITIONS <sup>(1)</sup>                | MIN | TYP   | MAX | UNIT |
|----------------------|-----------------------------------------------------|-----------------------------------------------|-----|-------|-----|------|
| $\theta_{JA}$        | Junction-to-ambient thermal resistance, still air   | Thermal PAD soldered to 4-layer<br>High-K PCB |     | 17.17 |     | °C/W |
| θ <sub>JC</sub>      | Junction-to-case thermal resistance, still air      | Thermal PAD soldered to 4-layer<br>High-K PCB |     | 0.12  |     | °C/W |
| T <sub>J</sub> (max) | Maximum junction temperature for reliable operation |                                               |     |       | 105 | °C   |

(1) Exposed thermal pad must be soldered to JEDEC High-K PCB with adequate ground plane (see Section 6.5).



SLES243F-JULY 2009-REVISED JULY 2011

## www.ti.com

# 6 Application Information

## 6.1 4-Ch D1 Applications



Figure 6-2. 4-Ch D1 Application (16-Bit YCbCr 4:2:2 Interface)

## 6.2 8-Ch CIF Applications



Figure 6-3. 8-Ch CIF Real Time Encoding and Multi-Ch D1 Preview Application



www.ti.com

SLES243F-JULY 2009-REVISED JULY 2011



NOTE: The backend DSP drops one field of Half-D1 to get CIF format video

## Figure 6-4. 8-Ch CIF Real Time Encoding and Multi-Ch D1 Preview Application

# 6.3 16-Ch CIF Applications

See Section 3.8.3.3 for the details of 16-Ch CIF applications.



SLES243F-JULY 2009-REVISED JULY 2011

## 6.4 Application Circuit Examples



NOTE: System level ESD protection is not included in above application circuit but is recommended.

Figure 6-5. Video Input Connectivity





www.ti.com



NOTE: System level ESD protection is not included in above application circuit but is recommended.

NOTE: Resistor divider may vary dependent on expected max input audio levels. Desired analog audio input levels should not exceed 1Vpp.

## Figure 6-6. Audio Input Connectivity

## 6.5 Designing with PowerPAD<sup>™</sup> Devices

The TVP5158 device is housed in a high-performance, thermally enhanced, 128-terminal PowerPAD package. Use of the PowerPAD package does not require any special considerations except to note that the thermal pad, which is an exposed die pad on the bottom of the device, is a metallic thermal and electrical conductor. Therefore, if not implementing the PowerPAD PCB features, the use of solder masks (or other assembly techniques) can be required to prevent any inadvertent shorting by the exposed thermal pad of connection etches or vias under the package. The recommended option, however, is not to run any etches or signal vias under the device, but to have only a grounded thermal land as in the following explanation. Although the actual size of the exposed die pad may vary, the minimum size required for the keep-out area for the 128-terminal PFP PowerPAD package is 9mm x 9mm.

It is recommended that there be a thermal land, which is an area of solder-tinned-copper, underneath the PowerPAD package. The thermal land varies in size, depending on the PowerPAD package being used, the PCB construction, and the amount of heat that needs to be removed. In addition, the thermal land may or may not contain numerous thermal vias depending on PCB construction.

Other requirements for using thermal lands and thermal vias are detailed in the TI application note *PowerPAD Thermally Enhanced Package* application report (SLMA002).

For the TVP5158 device, this thermal land must be grounded to the low-impedance ground plane of the device. This improves not only thermal performance but also the electrical grounding of the device. It is also recommended that the device ground terminal landing pads be connected directly to the grounded thermal land. The land size should be as large as possible without shorting device signal terminals. The thermal land can be soldered to the exposed thermal pad using standard reflow soldering techniques.

While the thermal land can be electrically floated and configured to remove heat to an external heat sink, it is recommended that the thermal land be connected to the low-impedance ground plane for the device. More information can be obtained from the TI application note PHY Layout (<u>SLLA020</u>).

SLES243F-JULY 2009-REVISED JULY 2011

www.ti.com

Texas

NSTRUMENTS

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| REVISION | age numbers for previous revisions may differ from page numbers in the current version. COMMENTS |
|----------|--------------------------------------------------------------------------------------------------|
| SLES243  | Initial release                                                                                  |
| SLES243A | Table 2-1, XTAL_REF description change.                                                          |
|          | Figure 3-21, 0-Ω resistor added inline between XTAL_REF pin and VSSA.                            |
| SLES243B | YUV references changed to YCbCr.                                                                 |
|          | Section 1, Trademarks added.                                                                     |
|          | Table 2-1, XTAL_IN, XTAL_REF, and XTAL_OUT terminal descriptions moved to Analog Section.        |
|          | Section 3.1.2, Analog Video Input Clamping description changed.                                  |
|          | Section 3.9.4, Analog Audio Input Clamping description added.                                    |
|          | Section 3.11, Clock Circuit description changed.                                                 |
| SLES243C | Section 1.5, Trademarks added.                                                                   |
|          | Section 1.6, Document Conventions added.                                                         |
|          | Section 1.7, Package options added.                                                              |
|          | Section 3.9.3, Serial Audio Interface added.                                                     |
|          | Figure 3-18, Serial Audio Interface Timing Diagram added.                                        |
|          | Table 4-14, Luminance Brightness description modified.                                           |
|          | Table 4-15, Luminance Contrast description modified.                                             |
|          | Table 4-16, Brightness and Contrast Range Extender register added.                               |
|          | Table 4-17, Chrominance Saturation description modified.                                         |
|          | Table 4-65, Interrupt Control register added.                                                    |
|          | Minor editorial changes throughout.                                                              |
| SLES243D | AEC-Q100 qualification added.                                                                    |
|          | Section 3.8.3.3, Added comment about INTREQ outputs in video cascade mode                        |
|          | Section 3.10.3, Added VBUS access information.                                                   |
|          | Table 4-1, Added VBUS data and address registers.                                                |
|          | Table 4-89, Added VBUS data register description.                                                |
|          | Table 4-90, Added VBUS address register description.                                             |
|          | Table 3-5, Added output format settings for I <sup>2</sup> C address B0h.                        |
|          | Table 3-6, Added output format settings for I <sup>2</sup> C address B0h.                        |
|          | Table 3-10, Combined original Table 3-11 with Table 3-10.                                        |
|          | Table 3-10, Added output format settings for I <sup>2</sup> C address B0h.                       |
|          | Section 3.8.3.4, Added Hybrid Mode section.                                                      |
|          | Table 3-11, Added default super-frame output format table.                                       |
|          | Figure 3-15, Made minor editorial changes.                                                       |
|          | Figure 3-16, Made minor editorial changes.                                                       |
|          | Table 4-1, Added super-frame EAV2SAV and SAV2EAV duration status (D0h-D3h)                       |
|          | Table 4-43, Modified TV/VCR mode detection description.                                          |
|          | Table 4-19, Modified definition for color killer threshold control.                              |
|          | Table 4-43, Deleted obsolete stable sync control bits.                                           |
|          | Table 4-50, Changed the default value for I <sup>2</sup> C address 88h from 00h to 03h.          |
|          | Table 4-86, Added super-frame EAV2SAV duration status (subaddress: D0h-D1h)                      |
|          | Table 4-87, Added super-frame SAV2EAV duration status (subaddress: D2h-D3h)                      |
|          | Section 5.11, Modified package thermal specifications.                                           |
|          | Minor editorial changes throughout                                                               |

SLES:

104

| REVISION | COMMENTS                                                                              |
|----------|---------------------------------------------------------------------------------------|
| SLES243E | Table 4-1, Added RAM version MSB and LSB registers (subaddress: 05h-06h).             |
|          | Table 4-6, Added RAM version MSB register (subaddress: 05h).                          |
|          | Table 4-7, Added RAM version LSB register (subaddress: 06h).                          |
|          | Section 5.1, Updated V <sub>ESD</sub> limits.                                         |
| SLES243F | Table 3-11, Super-frame format and timing information modified.                       |
|          | Table 3-10, 6-Ch Half-D1, 6-Ch Half-D1 + 1-Ch D1 and 3-Ch D1 formats added            |
|          | Table 3-12, Added BOP and EOP bits.                                                   |
|          | Table 3-13, Added definitions for BOP and EOP bits.                                   |
|          | Table 4-1, Changed default setting for I <sup>2</sup> C register AEh from 00h to 01h. |
|          | Table 4-1, Corrected register name for I <sup>2</sup> C register 06h.                 |
|          | Table 4-43, Definitions for bits 7 and 3 of $I^2C$ register 60h added.                |
|          | Table 4-52, Output timing delay control range modified.                               |
|          | Table 4-54, Register settings for several different screen colors provided.           |
|          | Table 4-63, YCbCr output code range modified.                                         |
|          | Table 4-67, Embedded sync offset control range modified.                              |
|          | Table 4-69, Definition for bit 7 of I <sup>2</sup> C register B1h modified.           |
|          | Table 4-70, Definition for bit 7 of I <sup>2</sup> C register B2h added.              |
|          | Table 4-75, Definition for bits 7:5 of I <sup>2</sup> C register B9h added.           |
|          | Table 4-77, 11.025kHz, 12kHz, 22.05kHz and 24kHz audio sample rates added.            |
|          | Table 4-82, Definition for bits 3:0 of I <sup>2</sup> C register C5h modified.        |

Table 4-93, Definition for bits 5:0 of I<sup>2</sup>C register F6h modified.





## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TVP5156PNP       | ACTIVE                | HTQFP        | PNP                | 128  | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| TVP5156PNPR      | ACTIVE                | HTQFP        | PNP                | 128  | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| TVP5157PNP       | ACTIVE                | HTQFP        | PNP                | 128  | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| TVP5157PNPR      | ACTIVE                | HTQFP        | PNP                | 128  | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| TVP5158IPNP      | ACTIVE                | HTQFP        | PNP                | 128  | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| TVP5158IPNPR     | ACTIVE                | HTQFP        | PNP                | 128  | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| TVP5158PNP       | ACTIVE                | HTQFP        | PNP                | 128  | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| TVP5158PNPR      | ACTIVE                | HTQFP        | PNP                | 128  | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



5-May-2011

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

## REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| All dimensions are nominal |       |                    |     |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     |       | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TVP5156PNPR                | HTQFP | PNP                | 128 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 1.5        | 20.0       | 24.0      | Q1               |
| TVP5157PNPR                | HTQFP | PNP                | 128 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 1.5        | 20.0       | 24.0      | Q1               |
| TVP5158IPNPR               | HTQFP | PNP                | 128 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 1.5        | 20.0       | 24.0      | Q1               |
| TVP5158PNPR                | HTQFP | PNP                | 128 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 1.5        | 20.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TVP5156PNPR  | HTQFP        | PNP             | 128  | 1000 | 367.0       | 367.0      | 55.0        |
| TVP5157PNPR  | HTQFP        | PNP             | 128  | 1000 | 367.0       | 367.0      | 55.0        |
| TVP5158IPNPR | HTQFP        | PNP             | 128  | 1000 | 367.0       | 367.0      | 55.0        |
| TVP5158PNPR  | HTQFP        | PNP             | 128  | 1000 | 367.0       | 367.0      | 55.0        |

PNP (S-PQFP-G128)

PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



NOTES: Α. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. Β.
- Body dimensions do not include mold flash or protrusion C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad This package is designed to be soldered to a thermal pad on the board. Refer to reclimical bird, rower ad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
   E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

PowerPAD is a trademark of Texas Instruments.



# PNP (S-PQFP-G128)

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

THERMAL INFORMATION

This PowerPAD  $\[mu]$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

#### PowerPAD is a trademark of Texas Instruments



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated